tg3.c 417 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798157991580015801158021580315804158051580615807158081580915810158111581215813158141581515816158171581815819158201582115822158231582415825158261582715828158291583015831158321583315834158351583615837158381583915840158411584215843158441584515846158471584815849158501585115852158531585415855158561585715858158591586015861158621586315864158651586615867158681586915870158711587215873158741587515876158771587815879158801588115882158831588415885158861588715888158891589015891158921589315894158951589615897158981589915900159011590215903159041590515906159071590815909159101591115912159131591415915159161591715918159191592015921159221592315924159251592615927159281592915930159311593215933159341593515936159371593815939159401594115942159431594415945159461594715948159491595015951159521595315954159551595615957159581595915960159611596215963159641596515966159671596815969159701597115972159731597415975159761597715978159791598015981159821598315984159851598615987159881598915990159911599215993159941599515996159971599815999160001600116002160031600416005160061600716008160091601016011160121601316014160151601616017160181601916020160211602216023160241602516026160271602816029160301603116032160331603416035160361603716038160391604016041160421604316044160451604616047160481604916050160511605216053160541605516056160571605816059160601606116062160631606416065160661606716068160691607016071160721607316074160751607616077160781607916080160811608216083160841608516086
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2012 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <net/checksum.h>
  46. #include <net/ip.h>
  47. #include <asm/system.h>
  48. #include <linux/io.h>
  49. #include <asm/byteorder.h>
  50. #include <linux/uaccess.h>
  51. #ifdef CONFIG_SPARC
  52. #include <asm/idprom.h>
  53. #include <asm/prom.h>
  54. #endif
  55. #define BAR_0 0
  56. #define BAR_2 2
  57. #include "tg3.h"
  58. /* Functions & macros to verify TG3_FLAGS types */
  59. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  60. {
  61. return test_bit(flag, bits);
  62. }
  63. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. set_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. clear_bit(flag, bits);
  70. }
  71. #define tg3_flag(tp, flag) \
  72. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  73. #define tg3_flag_set(tp, flag) \
  74. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  75. #define tg3_flag_clear(tp, flag) \
  76. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define DRV_MODULE_NAME "tg3"
  78. #define TG3_MAJ_NUM 3
  79. #define TG3_MIN_NUM 122
  80. #define DRV_MODULE_VERSION \
  81. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  82. #define DRV_MODULE_RELDATE "December 7, 2011"
  83. #define RESET_KIND_SHUTDOWN 0
  84. #define RESET_KIND_INIT 1
  85. #define RESET_KIND_SUSPEND 2
  86. #define TG3_DEF_RX_MODE 0
  87. #define TG3_DEF_TX_MODE 0
  88. #define TG3_DEF_MSG_ENABLE \
  89. (NETIF_MSG_DRV | \
  90. NETIF_MSG_PROBE | \
  91. NETIF_MSG_LINK | \
  92. NETIF_MSG_TIMER | \
  93. NETIF_MSG_IFDOWN | \
  94. NETIF_MSG_IFUP | \
  95. NETIF_MSG_RX_ERR | \
  96. NETIF_MSG_TX_ERR)
  97. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  98. /* length of time before we decide the hardware is borked,
  99. * and dev->tx_timeout() should be called to fix the problem
  100. */
  101. #define TG3_TX_TIMEOUT (5 * HZ)
  102. /* hardware minimum and maximum for a single frame's data payload */
  103. #define TG3_MIN_MTU 60
  104. #define TG3_MAX_MTU(tp) \
  105. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  106. /* These numbers seem to be hard coded in the NIC firmware somehow.
  107. * You can't change the ring sizes, but you can change where you place
  108. * them in the NIC onboard memory.
  109. */
  110. #define TG3_RX_STD_RING_SIZE(tp) \
  111. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  112. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  113. #define TG3_DEF_RX_RING_PENDING 200
  114. #define TG3_RX_JMB_RING_SIZE(tp) \
  115. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  116. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  117. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  118. /* Do not place this n-ring entries value into the tp struct itself,
  119. * we really want to expose these constants to GCC so that modulo et
  120. * al. operations are done with shifts and masks instead of with
  121. * hw multiply/modulo instructions. Another solution would be to
  122. * replace things like '% foo' with '& (foo - 1)'.
  123. */
  124. #define TG3_TX_RING_SIZE 512
  125. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  126. #define TG3_RX_STD_RING_BYTES(tp) \
  127. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  128. #define TG3_RX_JMB_RING_BYTES(tp) \
  129. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  130. #define TG3_RX_RCB_RING_BYTES(tp) \
  131. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  132. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  133. TG3_TX_RING_SIZE)
  134. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  135. #define TG3_DMA_BYTE_ENAB 64
  136. #define TG3_RX_STD_DMA_SZ 1536
  137. #define TG3_RX_JMB_DMA_SZ 9046
  138. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  139. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  140. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  141. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  142. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  143. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  144. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  145. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  146. * that are at least dword aligned when used in PCIX mode. The driver
  147. * works around this bug by double copying the packet. This workaround
  148. * is built into the normal double copy length check for efficiency.
  149. *
  150. * However, the double copy is only necessary on those architectures
  151. * where unaligned memory accesses are inefficient. For those architectures
  152. * where unaligned memory accesses incur little penalty, we can reintegrate
  153. * the 5701 in the normal rx path. Doing so saves a device structure
  154. * dereference by hardcoding the double copy threshold in place.
  155. */
  156. #define TG3_RX_COPY_THRESHOLD 256
  157. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  158. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  159. #else
  160. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  161. #endif
  162. #if (NET_IP_ALIGN != 0)
  163. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  164. #else
  165. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  166. #endif
  167. /* minimum number of free TX descriptors required to wake up TX process */
  168. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  169. #define TG3_TX_BD_DMA_MAX_2K 2048
  170. #define TG3_TX_BD_DMA_MAX_4K 4096
  171. #define TG3_RAW_IP_ALIGN 2
  172. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  173. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  174. #define FIRMWARE_TG3 "tigon/tg3.bin"
  175. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  176. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  177. static char version[] __devinitdata =
  178. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  179. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  180. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  181. MODULE_LICENSE("GPL");
  182. MODULE_VERSION(DRV_MODULE_VERSION);
  183. MODULE_FIRMWARE(FIRMWARE_TG3);
  184. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  185. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  186. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  187. module_param(tg3_debug, int, 0);
  188. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  189. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  269. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  270. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  271. {}
  272. };
  273. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  274. static const struct {
  275. const char string[ETH_GSTRING_LEN];
  276. } ethtool_stats_keys[] = {
  277. { "rx_octets" },
  278. { "rx_fragments" },
  279. { "rx_ucast_packets" },
  280. { "rx_mcast_packets" },
  281. { "rx_bcast_packets" },
  282. { "rx_fcs_errors" },
  283. { "rx_align_errors" },
  284. { "rx_xon_pause_rcvd" },
  285. { "rx_xoff_pause_rcvd" },
  286. { "rx_mac_ctrl_rcvd" },
  287. { "rx_xoff_entered" },
  288. { "rx_frame_too_long_errors" },
  289. { "rx_jabbers" },
  290. { "rx_undersize_packets" },
  291. { "rx_in_length_errors" },
  292. { "rx_out_length_errors" },
  293. { "rx_64_or_less_octet_packets" },
  294. { "rx_65_to_127_octet_packets" },
  295. { "rx_128_to_255_octet_packets" },
  296. { "rx_256_to_511_octet_packets" },
  297. { "rx_512_to_1023_octet_packets" },
  298. { "rx_1024_to_1522_octet_packets" },
  299. { "rx_1523_to_2047_octet_packets" },
  300. { "rx_2048_to_4095_octet_packets" },
  301. { "rx_4096_to_8191_octet_packets" },
  302. { "rx_8192_to_9022_octet_packets" },
  303. { "tx_octets" },
  304. { "tx_collisions" },
  305. { "tx_xon_sent" },
  306. { "tx_xoff_sent" },
  307. { "tx_flow_control" },
  308. { "tx_mac_errors" },
  309. { "tx_single_collisions" },
  310. { "tx_mult_collisions" },
  311. { "tx_deferred" },
  312. { "tx_excessive_collisions" },
  313. { "tx_late_collisions" },
  314. { "tx_collide_2times" },
  315. { "tx_collide_3times" },
  316. { "tx_collide_4times" },
  317. { "tx_collide_5times" },
  318. { "tx_collide_6times" },
  319. { "tx_collide_7times" },
  320. { "tx_collide_8times" },
  321. { "tx_collide_9times" },
  322. { "tx_collide_10times" },
  323. { "tx_collide_11times" },
  324. { "tx_collide_12times" },
  325. { "tx_collide_13times" },
  326. { "tx_collide_14times" },
  327. { "tx_collide_15times" },
  328. { "tx_ucast_packets" },
  329. { "tx_mcast_packets" },
  330. { "tx_bcast_packets" },
  331. { "tx_carrier_sense_errors" },
  332. { "tx_discards" },
  333. { "tx_errors" },
  334. { "dma_writeq_full" },
  335. { "dma_write_prioq_full" },
  336. { "rxbds_empty" },
  337. { "rx_discards" },
  338. { "rx_errors" },
  339. { "rx_threshold_hit" },
  340. { "dma_readq_full" },
  341. { "dma_read_prioq_full" },
  342. { "tx_comp_queue_full" },
  343. { "ring_set_send_prod_index" },
  344. { "ring_status_update" },
  345. { "nic_irqs" },
  346. { "nic_avoided_irqs" },
  347. { "nic_tx_threshold_hit" },
  348. { "mbuf_lwm_thresh_hit" },
  349. };
  350. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  351. static const struct {
  352. const char string[ETH_GSTRING_LEN];
  353. } ethtool_test_keys[] = {
  354. { "nvram test (online) " },
  355. { "link test (online) " },
  356. { "register test (offline)" },
  357. { "memory test (offline)" },
  358. { "mac loopback test (offline)" },
  359. { "phy loopback test (offline)" },
  360. { "ext loopback test (offline)" },
  361. { "interrupt test (offline)" },
  362. };
  363. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  364. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  365. {
  366. writel(val, tp->regs + off);
  367. }
  368. static u32 tg3_read32(struct tg3 *tp, u32 off)
  369. {
  370. return readl(tp->regs + off);
  371. }
  372. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  373. {
  374. writel(val, tp->aperegs + off);
  375. }
  376. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  377. {
  378. return readl(tp->aperegs + off);
  379. }
  380. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  381. {
  382. unsigned long flags;
  383. spin_lock_irqsave(&tp->indirect_lock, flags);
  384. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  385. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  386. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  387. }
  388. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  389. {
  390. writel(val, tp->regs + off);
  391. readl(tp->regs + off);
  392. }
  393. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  394. {
  395. unsigned long flags;
  396. u32 val;
  397. spin_lock_irqsave(&tp->indirect_lock, flags);
  398. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  399. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  400. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  401. return val;
  402. }
  403. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  404. {
  405. unsigned long flags;
  406. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  407. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  408. TG3_64BIT_REG_LOW, val);
  409. return;
  410. }
  411. if (off == TG3_RX_STD_PROD_IDX_REG) {
  412. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  413. TG3_64BIT_REG_LOW, val);
  414. return;
  415. }
  416. spin_lock_irqsave(&tp->indirect_lock, flags);
  417. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  418. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  419. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  420. /* In indirect mode when disabling interrupts, we also need
  421. * to clear the interrupt bit in the GRC local ctrl register.
  422. */
  423. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  424. (val == 0x1)) {
  425. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  426. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  427. }
  428. }
  429. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  430. {
  431. unsigned long flags;
  432. u32 val;
  433. spin_lock_irqsave(&tp->indirect_lock, flags);
  434. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  435. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  436. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  437. return val;
  438. }
  439. /* usec_wait specifies the wait time in usec when writing to certain registers
  440. * where it is unsafe to read back the register without some delay.
  441. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  442. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  443. */
  444. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  445. {
  446. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  447. /* Non-posted methods */
  448. tp->write32(tp, off, val);
  449. else {
  450. /* Posted method */
  451. tg3_write32(tp, off, val);
  452. if (usec_wait)
  453. udelay(usec_wait);
  454. tp->read32(tp, off);
  455. }
  456. /* Wait again after the read for the posted method to guarantee that
  457. * the wait time is met.
  458. */
  459. if (usec_wait)
  460. udelay(usec_wait);
  461. }
  462. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  463. {
  464. tp->write32_mbox(tp, off, val);
  465. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  466. tp->read32_mbox(tp, off);
  467. }
  468. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  469. {
  470. void __iomem *mbox = tp->regs + off;
  471. writel(val, mbox);
  472. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  473. writel(val, mbox);
  474. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  475. readl(mbox);
  476. }
  477. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  478. {
  479. return readl(tp->regs + off + GRCMBOX_BASE);
  480. }
  481. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  482. {
  483. writel(val, tp->regs + off + GRCMBOX_BASE);
  484. }
  485. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  486. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  487. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  488. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  489. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  490. #define tw32(reg, val) tp->write32(tp, reg, val)
  491. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  492. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  493. #define tr32(reg) tp->read32(tp, reg)
  494. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  495. {
  496. unsigned long flags;
  497. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  498. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  499. return;
  500. spin_lock_irqsave(&tp->indirect_lock, flags);
  501. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  502. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  503. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  504. /* Always leave this as zero. */
  505. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  506. } else {
  507. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  508. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  509. /* Always leave this as zero. */
  510. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  511. }
  512. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  513. }
  514. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  515. {
  516. unsigned long flags;
  517. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  518. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  519. *val = 0;
  520. return;
  521. }
  522. spin_lock_irqsave(&tp->indirect_lock, flags);
  523. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  524. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  525. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  526. /* Always leave this as zero. */
  527. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  528. } else {
  529. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  530. *val = tr32(TG3PCI_MEM_WIN_DATA);
  531. /* Always leave this as zero. */
  532. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  533. }
  534. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  535. }
  536. static void tg3_ape_lock_init(struct tg3 *tp)
  537. {
  538. int i;
  539. u32 regbase, bit;
  540. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  541. regbase = TG3_APE_LOCK_GRANT;
  542. else
  543. regbase = TG3_APE_PER_LOCK_GRANT;
  544. /* Make sure the driver hasn't any stale locks. */
  545. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  546. switch (i) {
  547. case TG3_APE_LOCK_PHY0:
  548. case TG3_APE_LOCK_PHY1:
  549. case TG3_APE_LOCK_PHY2:
  550. case TG3_APE_LOCK_PHY3:
  551. bit = APE_LOCK_GRANT_DRIVER;
  552. break;
  553. default:
  554. if (!tp->pci_fn)
  555. bit = APE_LOCK_GRANT_DRIVER;
  556. else
  557. bit = 1 << tp->pci_fn;
  558. }
  559. tg3_ape_write32(tp, regbase + 4 * i, bit);
  560. }
  561. }
  562. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  563. {
  564. int i, off;
  565. int ret = 0;
  566. u32 status, req, gnt, bit;
  567. if (!tg3_flag(tp, ENABLE_APE))
  568. return 0;
  569. switch (locknum) {
  570. case TG3_APE_LOCK_GPIO:
  571. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  572. return 0;
  573. case TG3_APE_LOCK_GRC:
  574. case TG3_APE_LOCK_MEM:
  575. if (!tp->pci_fn)
  576. bit = APE_LOCK_REQ_DRIVER;
  577. else
  578. bit = 1 << tp->pci_fn;
  579. break;
  580. default:
  581. return -EINVAL;
  582. }
  583. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  584. req = TG3_APE_LOCK_REQ;
  585. gnt = TG3_APE_LOCK_GRANT;
  586. } else {
  587. req = TG3_APE_PER_LOCK_REQ;
  588. gnt = TG3_APE_PER_LOCK_GRANT;
  589. }
  590. off = 4 * locknum;
  591. tg3_ape_write32(tp, req + off, bit);
  592. /* Wait for up to 1 millisecond to acquire lock. */
  593. for (i = 0; i < 100; i++) {
  594. status = tg3_ape_read32(tp, gnt + off);
  595. if (status == bit)
  596. break;
  597. udelay(10);
  598. }
  599. if (status != bit) {
  600. /* Revoke the lock request. */
  601. tg3_ape_write32(tp, gnt + off, bit);
  602. ret = -EBUSY;
  603. }
  604. return ret;
  605. }
  606. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  607. {
  608. u32 gnt, bit;
  609. if (!tg3_flag(tp, ENABLE_APE))
  610. return;
  611. switch (locknum) {
  612. case TG3_APE_LOCK_GPIO:
  613. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  614. return;
  615. case TG3_APE_LOCK_GRC:
  616. case TG3_APE_LOCK_MEM:
  617. if (!tp->pci_fn)
  618. bit = APE_LOCK_GRANT_DRIVER;
  619. else
  620. bit = 1 << tp->pci_fn;
  621. break;
  622. default:
  623. return;
  624. }
  625. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  626. gnt = TG3_APE_LOCK_GRANT;
  627. else
  628. gnt = TG3_APE_PER_LOCK_GRANT;
  629. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  630. }
  631. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  632. {
  633. int i;
  634. u32 apedata;
  635. /* NCSI does not support APE events */
  636. if (tg3_flag(tp, APE_HAS_NCSI))
  637. return;
  638. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  639. if (apedata != APE_SEG_SIG_MAGIC)
  640. return;
  641. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  642. if (!(apedata & APE_FW_STATUS_READY))
  643. return;
  644. /* Wait for up to 1 millisecond for APE to service previous event. */
  645. for (i = 0; i < 10; i++) {
  646. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  647. return;
  648. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  649. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  650. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  651. event | APE_EVENT_STATUS_EVENT_PENDING);
  652. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  653. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  654. break;
  655. udelay(100);
  656. }
  657. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  658. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  659. }
  660. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  661. {
  662. u32 event;
  663. u32 apedata;
  664. if (!tg3_flag(tp, ENABLE_APE))
  665. return;
  666. switch (kind) {
  667. case RESET_KIND_INIT:
  668. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  669. APE_HOST_SEG_SIG_MAGIC);
  670. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  671. APE_HOST_SEG_LEN_MAGIC);
  672. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  673. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  674. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  675. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  676. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  677. APE_HOST_BEHAV_NO_PHYLOCK);
  678. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  679. TG3_APE_HOST_DRVR_STATE_START);
  680. event = APE_EVENT_STATUS_STATE_START;
  681. break;
  682. case RESET_KIND_SHUTDOWN:
  683. /* With the interface we are currently using,
  684. * APE does not track driver state. Wiping
  685. * out the HOST SEGMENT SIGNATURE forces
  686. * the APE to assume OS absent status.
  687. */
  688. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  689. if (device_may_wakeup(&tp->pdev->dev) &&
  690. tg3_flag(tp, WOL_ENABLE)) {
  691. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  692. TG3_APE_HOST_WOL_SPEED_AUTO);
  693. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  694. } else
  695. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  696. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  697. event = APE_EVENT_STATUS_STATE_UNLOAD;
  698. break;
  699. case RESET_KIND_SUSPEND:
  700. event = APE_EVENT_STATUS_STATE_SUSPEND;
  701. break;
  702. default:
  703. return;
  704. }
  705. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  706. tg3_ape_send_event(tp, event);
  707. }
  708. static void tg3_disable_ints(struct tg3 *tp)
  709. {
  710. int i;
  711. tw32(TG3PCI_MISC_HOST_CTRL,
  712. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  713. for (i = 0; i < tp->irq_max; i++)
  714. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  715. }
  716. static void tg3_enable_ints(struct tg3 *tp)
  717. {
  718. int i;
  719. tp->irq_sync = 0;
  720. wmb();
  721. tw32(TG3PCI_MISC_HOST_CTRL,
  722. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  723. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  724. for (i = 0; i < tp->irq_cnt; i++) {
  725. struct tg3_napi *tnapi = &tp->napi[i];
  726. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  727. if (tg3_flag(tp, 1SHOT_MSI))
  728. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  729. tp->coal_now |= tnapi->coal_now;
  730. }
  731. /* Force an initial interrupt */
  732. if (!tg3_flag(tp, TAGGED_STATUS) &&
  733. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  734. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  735. else
  736. tw32(HOSTCC_MODE, tp->coal_now);
  737. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  738. }
  739. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  740. {
  741. struct tg3 *tp = tnapi->tp;
  742. struct tg3_hw_status *sblk = tnapi->hw_status;
  743. unsigned int work_exists = 0;
  744. /* check for phy events */
  745. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  746. if (sblk->status & SD_STATUS_LINK_CHG)
  747. work_exists = 1;
  748. }
  749. /* check for RX/TX work to do */
  750. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  751. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  752. work_exists = 1;
  753. return work_exists;
  754. }
  755. /* tg3_int_reenable
  756. * similar to tg3_enable_ints, but it accurately determines whether there
  757. * is new work pending and can return without flushing the PIO write
  758. * which reenables interrupts
  759. */
  760. static void tg3_int_reenable(struct tg3_napi *tnapi)
  761. {
  762. struct tg3 *tp = tnapi->tp;
  763. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  764. mmiowb();
  765. /* When doing tagged status, this work check is unnecessary.
  766. * The last_tag we write above tells the chip which piece of
  767. * work we've completed.
  768. */
  769. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  770. tw32(HOSTCC_MODE, tp->coalesce_mode |
  771. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  772. }
  773. static void tg3_switch_clocks(struct tg3 *tp)
  774. {
  775. u32 clock_ctrl;
  776. u32 orig_clock_ctrl;
  777. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  778. return;
  779. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  780. orig_clock_ctrl = clock_ctrl;
  781. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  782. CLOCK_CTRL_CLKRUN_OENABLE |
  783. 0x1f);
  784. tp->pci_clock_ctrl = clock_ctrl;
  785. if (tg3_flag(tp, 5705_PLUS)) {
  786. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  787. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  788. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  789. }
  790. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  791. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  792. clock_ctrl |
  793. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  794. 40);
  795. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  796. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  797. 40);
  798. }
  799. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  800. }
  801. #define PHY_BUSY_LOOPS 5000
  802. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  803. {
  804. u32 frame_val;
  805. unsigned int loops;
  806. int ret;
  807. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  808. tw32_f(MAC_MI_MODE,
  809. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  810. udelay(80);
  811. }
  812. *val = 0x0;
  813. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  814. MI_COM_PHY_ADDR_MASK);
  815. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  816. MI_COM_REG_ADDR_MASK);
  817. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  818. tw32_f(MAC_MI_COM, frame_val);
  819. loops = PHY_BUSY_LOOPS;
  820. while (loops != 0) {
  821. udelay(10);
  822. frame_val = tr32(MAC_MI_COM);
  823. if ((frame_val & MI_COM_BUSY) == 0) {
  824. udelay(5);
  825. frame_val = tr32(MAC_MI_COM);
  826. break;
  827. }
  828. loops -= 1;
  829. }
  830. ret = -EBUSY;
  831. if (loops != 0) {
  832. *val = frame_val & MI_COM_DATA_MASK;
  833. ret = 0;
  834. }
  835. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  836. tw32_f(MAC_MI_MODE, tp->mi_mode);
  837. udelay(80);
  838. }
  839. return ret;
  840. }
  841. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  842. {
  843. u32 frame_val;
  844. unsigned int loops;
  845. int ret;
  846. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  847. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  848. return 0;
  849. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  850. tw32_f(MAC_MI_MODE,
  851. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  852. udelay(80);
  853. }
  854. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  855. MI_COM_PHY_ADDR_MASK);
  856. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  857. MI_COM_REG_ADDR_MASK);
  858. frame_val |= (val & MI_COM_DATA_MASK);
  859. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  860. tw32_f(MAC_MI_COM, frame_val);
  861. loops = PHY_BUSY_LOOPS;
  862. while (loops != 0) {
  863. udelay(10);
  864. frame_val = tr32(MAC_MI_COM);
  865. if ((frame_val & MI_COM_BUSY) == 0) {
  866. udelay(5);
  867. frame_val = tr32(MAC_MI_COM);
  868. break;
  869. }
  870. loops -= 1;
  871. }
  872. ret = -EBUSY;
  873. if (loops != 0)
  874. ret = 0;
  875. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  876. tw32_f(MAC_MI_MODE, tp->mi_mode);
  877. udelay(80);
  878. }
  879. return ret;
  880. }
  881. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  882. {
  883. int err;
  884. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  885. if (err)
  886. goto done;
  887. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  888. if (err)
  889. goto done;
  890. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  891. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  892. if (err)
  893. goto done;
  894. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  895. done:
  896. return err;
  897. }
  898. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  899. {
  900. int err;
  901. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  902. if (err)
  903. goto done;
  904. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  905. if (err)
  906. goto done;
  907. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  908. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  909. if (err)
  910. goto done;
  911. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  912. done:
  913. return err;
  914. }
  915. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  916. {
  917. int err;
  918. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  919. if (!err)
  920. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  921. return err;
  922. }
  923. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  924. {
  925. int err;
  926. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  927. if (!err)
  928. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  929. return err;
  930. }
  931. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  932. {
  933. int err;
  934. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  935. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  936. MII_TG3_AUXCTL_SHDWSEL_MISC);
  937. if (!err)
  938. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  939. return err;
  940. }
  941. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  942. {
  943. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  944. set |= MII_TG3_AUXCTL_MISC_WREN;
  945. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  946. }
  947. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  948. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  949. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  950. MII_TG3_AUXCTL_ACTL_TX_6DB)
  951. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  952. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  953. MII_TG3_AUXCTL_ACTL_TX_6DB);
  954. static int tg3_bmcr_reset(struct tg3 *tp)
  955. {
  956. u32 phy_control;
  957. int limit, err;
  958. /* OK, reset it, and poll the BMCR_RESET bit until it
  959. * clears or we time out.
  960. */
  961. phy_control = BMCR_RESET;
  962. err = tg3_writephy(tp, MII_BMCR, phy_control);
  963. if (err != 0)
  964. return -EBUSY;
  965. limit = 5000;
  966. while (limit--) {
  967. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  968. if (err != 0)
  969. return -EBUSY;
  970. if ((phy_control & BMCR_RESET) == 0) {
  971. udelay(40);
  972. break;
  973. }
  974. udelay(10);
  975. }
  976. if (limit < 0)
  977. return -EBUSY;
  978. return 0;
  979. }
  980. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  981. {
  982. struct tg3 *tp = bp->priv;
  983. u32 val;
  984. spin_lock_bh(&tp->lock);
  985. if (tg3_readphy(tp, reg, &val))
  986. val = -EIO;
  987. spin_unlock_bh(&tp->lock);
  988. return val;
  989. }
  990. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  991. {
  992. struct tg3 *tp = bp->priv;
  993. u32 ret = 0;
  994. spin_lock_bh(&tp->lock);
  995. if (tg3_writephy(tp, reg, val))
  996. ret = -EIO;
  997. spin_unlock_bh(&tp->lock);
  998. return ret;
  999. }
  1000. static int tg3_mdio_reset(struct mii_bus *bp)
  1001. {
  1002. return 0;
  1003. }
  1004. static void tg3_mdio_config_5785(struct tg3 *tp)
  1005. {
  1006. u32 val;
  1007. struct phy_device *phydev;
  1008. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1009. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1010. case PHY_ID_BCM50610:
  1011. case PHY_ID_BCM50610M:
  1012. val = MAC_PHYCFG2_50610_LED_MODES;
  1013. break;
  1014. case PHY_ID_BCMAC131:
  1015. val = MAC_PHYCFG2_AC131_LED_MODES;
  1016. break;
  1017. case PHY_ID_RTL8211C:
  1018. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1019. break;
  1020. case PHY_ID_RTL8201E:
  1021. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1022. break;
  1023. default:
  1024. return;
  1025. }
  1026. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1027. tw32(MAC_PHYCFG2, val);
  1028. val = tr32(MAC_PHYCFG1);
  1029. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1030. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1031. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1032. tw32(MAC_PHYCFG1, val);
  1033. return;
  1034. }
  1035. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1036. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1037. MAC_PHYCFG2_FMODE_MASK_MASK |
  1038. MAC_PHYCFG2_GMODE_MASK_MASK |
  1039. MAC_PHYCFG2_ACT_MASK_MASK |
  1040. MAC_PHYCFG2_QUAL_MASK_MASK |
  1041. MAC_PHYCFG2_INBAND_ENABLE;
  1042. tw32(MAC_PHYCFG2, val);
  1043. val = tr32(MAC_PHYCFG1);
  1044. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1045. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1046. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1047. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1048. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1049. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1050. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1051. }
  1052. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1053. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1054. tw32(MAC_PHYCFG1, val);
  1055. val = tr32(MAC_EXT_RGMII_MODE);
  1056. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1057. MAC_RGMII_MODE_RX_QUALITY |
  1058. MAC_RGMII_MODE_RX_ACTIVITY |
  1059. MAC_RGMII_MODE_RX_ENG_DET |
  1060. MAC_RGMII_MODE_TX_ENABLE |
  1061. MAC_RGMII_MODE_TX_LOWPWR |
  1062. MAC_RGMII_MODE_TX_RESET);
  1063. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1064. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1065. val |= MAC_RGMII_MODE_RX_INT_B |
  1066. MAC_RGMII_MODE_RX_QUALITY |
  1067. MAC_RGMII_MODE_RX_ACTIVITY |
  1068. MAC_RGMII_MODE_RX_ENG_DET;
  1069. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1070. val |= MAC_RGMII_MODE_TX_ENABLE |
  1071. MAC_RGMII_MODE_TX_LOWPWR |
  1072. MAC_RGMII_MODE_TX_RESET;
  1073. }
  1074. tw32(MAC_EXT_RGMII_MODE, val);
  1075. }
  1076. static void tg3_mdio_start(struct tg3 *tp)
  1077. {
  1078. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1079. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1080. udelay(80);
  1081. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1082. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1083. tg3_mdio_config_5785(tp);
  1084. }
  1085. static int tg3_mdio_init(struct tg3 *tp)
  1086. {
  1087. int i;
  1088. u32 reg;
  1089. struct phy_device *phydev;
  1090. if (tg3_flag(tp, 5717_PLUS)) {
  1091. u32 is_serdes;
  1092. tp->phy_addr = tp->pci_fn + 1;
  1093. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1094. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1095. else
  1096. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1097. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1098. if (is_serdes)
  1099. tp->phy_addr += 7;
  1100. } else
  1101. tp->phy_addr = TG3_PHY_MII_ADDR;
  1102. tg3_mdio_start(tp);
  1103. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1104. return 0;
  1105. tp->mdio_bus = mdiobus_alloc();
  1106. if (tp->mdio_bus == NULL)
  1107. return -ENOMEM;
  1108. tp->mdio_bus->name = "tg3 mdio bus";
  1109. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1110. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1111. tp->mdio_bus->priv = tp;
  1112. tp->mdio_bus->parent = &tp->pdev->dev;
  1113. tp->mdio_bus->read = &tg3_mdio_read;
  1114. tp->mdio_bus->write = &tg3_mdio_write;
  1115. tp->mdio_bus->reset = &tg3_mdio_reset;
  1116. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1117. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1118. for (i = 0; i < PHY_MAX_ADDR; i++)
  1119. tp->mdio_bus->irq[i] = PHY_POLL;
  1120. /* The bus registration will look for all the PHYs on the mdio bus.
  1121. * Unfortunately, it does not ensure the PHY is powered up before
  1122. * accessing the PHY ID registers. A chip reset is the
  1123. * quickest way to bring the device back to an operational state..
  1124. */
  1125. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1126. tg3_bmcr_reset(tp);
  1127. i = mdiobus_register(tp->mdio_bus);
  1128. if (i) {
  1129. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1130. mdiobus_free(tp->mdio_bus);
  1131. return i;
  1132. }
  1133. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1134. if (!phydev || !phydev->drv) {
  1135. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1136. mdiobus_unregister(tp->mdio_bus);
  1137. mdiobus_free(tp->mdio_bus);
  1138. return -ENODEV;
  1139. }
  1140. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1141. case PHY_ID_BCM57780:
  1142. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1143. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1144. break;
  1145. case PHY_ID_BCM50610:
  1146. case PHY_ID_BCM50610M:
  1147. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1148. PHY_BRCM_RX_REFCLK_UNUSED |
  1149. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1150. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1151. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1152. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1153. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1154. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1155. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1156. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1157. /* fallthru */
  1158. case PHY_ID_RTL8211C:
  1159. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1160. break;
  1161. case PHY_ID_RTL8201E:
  1162. case PHY_ID_BCMAC131:
  1163. phydev->interface = PHY_INTERFACE_MODE_MII;
  1164. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1165. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1166. break;
  1167. }
  1168. tg3_flag_set(tp, MDIOBUS_INITED);
  1169. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1170. tg3_mdio_config_5785(tp);
  1171. return 0;
  1172. }
  1173. static void tg3_mdio_fini(struct tg3 *tp)
  1174. {
  1175. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1176. tg3_flag_clear(tp, MDIOBUS_INITED);
  1177. mdiobus_unregister(tp->mdio_bus);
  1178. mdiobus_free(tp->mdio_bus);
  1179. }
  1180. }
  1181. /* tp->lock is held. */
  1182. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1183. {
  1184. u32 val;
  1185. val = tr32(GRC_RX_CPU_EVENT);
  1186. val |= GRC_RX_CPU_DRIVER_EVENT;
  1187. tw32_f(GRC_RX_CPU_EVENT, val);
  1188. tp->last_event_jiffies = jiffies;
  1189. }
  1190. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1191. /* tp->lock is held. */
  1192. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1193. {
  1194. int i;
  1195. unsigned int delay_cnt;
  1196. long time_remain;
  1197. /* If enough time has passed, no wait is necessary. */
  1198. time_remain = (long)(tp->last_event_jiffies + 1 +
  1199. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1200. (long)jiffies;
  1201. if (time_remain < 0)
  1202. return;
  1203. /* Check if we can shorten the wait time. */
  1204. delay_cnt = jiffies_to_usecs(time_remain);
  1205. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1206. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1207. delay_cnt = (delay_cnt >> 3) + 1;
  1208. for (i = 0; i < delay_cnt; i++) {
  1209. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1210. break;
  1211. udelay(8);
  1212. }
  1213. }
  1214. /* tp->lock is held. */
  1215. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1216. {
  1217. u32 reg, val;
  1218. val = 0;
  1219. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1220. val = reg << 16;
  1221. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1222. val |= (reg & 0xffff);
  1223. *data++ = val;
  1224. val = 0;
  1225. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1226. val = reg << 16;
  1227. if (!tg3_readphy(tp, MII_LPA, &reg))
  1228. val |= (reg & 0xffff);
  1229. *data++ = val;
  1230. val = 0;
  1231. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1232. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1233. val = reg << 16;
  1234. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1235. val |= (reg & 0xffff);
  1236. }
  1237. *data++ = val;
  1238. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1239. val = reg << 16;
  1240. else
  1241. val = 0;
  1242. *data++ = val;
  1243. }
  1244. /* tp->lock is held. */
  1245. static void tg3_ump_link_report(struct tg3 *tp)
  1246. {
  1247. u32 data[4];
  1248. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1249. return;
  1250. tg3_phy_gather_ump_data(tp, data);
  1251. tg3_wait_for_event_ack(tp);
  1252. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1253. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1254. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1255. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1256. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1257. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1258. tg3_generate_fw_event(tp);
  1259. }
  1260. /* tp->lock is held. */
  1261. static void tg3_stop_fw(struct tg3 *tp)
  1262. {
  1263. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1264. /* Wait for RX cpu to ACK the previous event. */
  1265. tg3_wait_for_event_ack(tp);
  1266. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1267. tg3_generate_fw_event(tp);
  1268. /* Wait for RX cpu to ACK this event. */
  1269. tg3_wait_for_event_ack(tp);
  1270. }
  1271. }
  1272. /* tp->lock is held. */
  1273. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1274. {
  1275. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1276. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1277. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1278. switch (kind) {
  1279. case RESET_KIND_INIT:
  1280. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1281. DRV_STATE_START);
  1282. break;
  1283. case RESET_KIND_SHUTDOWN:
  1284. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1285. DRV_STATE_UNLOAD);
  1286. break;
  1287. case RESET_KIND_SUSPEND:
  1288. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1289. DRV_STATE_SUSPEND);
  1290. break;
  1291. default:
  1292. break;
  1293. }
  1294. }
  1295. if (kind == RESET_KIND_INIT ||
  1296. kind == RESET_KIND_SUSPEND)
  1297. tg3_ape_driver_state_change(tp, kind);
  1298. }
  1299. /* tp->lock is held. */
  1300. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1301. {
  1302. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1303. switch (kind) {
  1304. case RESET_KIND_INIT:
  1305. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1306. DRV_STATE_START_DONE);
  1307. break;
  1308. case RESET_KIND_SHUTDOWN:
  1309. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1310. DRV_STATE_UNLOAD_DONE);
  1311. break;
  1312. default:
  1313. break;
  1314. }
  1315. }
  1316. if (kind == RESET_KIND_SHUTDOWN)
  1317. tg3_ape_driver_state_change(tp, kind);
  1318. }
  1319. /* tp->lock is held. */
  1320. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1321. {
  1322. if (tg3_flag(tp, ENABLE_ASF)) {
  1323. switch (kind) {
  1324. case RESET_KIND_INIT:
  1325. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1326. DRV_STATE_START);
  1327. break;
  1328. case RESET_KIND_SHUTDOWN:
  1329. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1330. DRV_STATE_UNLOAD);
  1331. break;
  1332. case RESET_KIND_SUSPEND:
  1333. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1334. DRV_STATE_SUSPEND);
  1335. break;
  1336. default:
  1337. break;
  1338. }
  1339. }
  1340. }
  1341. static int tg3_poll_fw(struct tg3 *tp)
  1342. {
  1343. int i;
  1344. u32 val;
  1345. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1346. /* Wait up to 20ms for init done. */
  1347. for (i = 0; i < 200; i++) {
  1348. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1349. return 0;
  1350. udelay(100);
  1351. }
  1352. return -ENODEV;
  1353. }
  1354. /* Wait for firmware initialization to complete. */
  1355. for (i = 0; i < 100000; i++) {
  1356. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1357. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1358. break;
  1359. udelay(10);
  1360. }
  1361. /* Chip might not be fitted with firmware. Some Sun onboard
  1362. * parts are configured like that. So don't signal the timeout
  1363. * of the above loop as an error, but do report the lack of
  1364. * running firmware once.
  1365. */
  1366. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1367. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1368. netdev_info(tp->dev, "No firmware running\n");
  1369. }
  1370. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  1371. /* The 57765 A0 needs a little more
  1372. * time to do some important work.
  1373. */
  1374. mdelay(10);
  1375. }
  1376. return 0;
  1377. }
  1378. static void tg3_link_report(struct tg3 *tp)
  1379. {
  1380. if (!netif_carrier_ok(tp->dev)) {
  1381. netif_info(tp, link, tp->dev, "Link is down\n");
  1382. tg3_ump_link_report(tp);
  1383. } else if (netif_msg_link(tp)) {
  1384. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1385. (tp->link_config.active_speed == SPEED_1000 ?
  1386. 1000 :
  1387. (tp->link_config.active_speed == SPEED_100 ?
  1388. 100 : 10)),
  1389. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1390. "full" : "half"));
  1391. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1392. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1393. "on" : "off",
  1394. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1395. "on" : "off");
  1396. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1397. netdev_info(tp->dev, "EEE is %s\n",
  1398. tp->setlpicnt ? "enabled" : "disabled");
  1399. tg3_ump_link_report(tp);
  1400. }
  1401. }
  1402. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1403. {
  1404. u16 miireg;
  1405. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1406. miireg = ADVERTISE_1000XPAUSE;
  1407. else if (flow_ctrl & FLOW_CTRL_TX)
  1408. miireg = ADVERTISE_1000XPSE_ASYM;
  1409. else if (flow_ctrl & FLOW_CTRL_RX)
  1410. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1411. else
  1412. miireg = 0;
  1413. return miireg;
  1414. }
  1415. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1416. {
  1417. u8 cap = 0;
  1418. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1419. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1420. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1421. if (lcladv & ADVERTISE_1000XPAUSE)
  1422. cap = FLOW_CTRL_RX;
  1423. if (rmtadv & ADVERTISE_1000XPAUSE)
  1424. cap = FLOW_CTRL_TX;
  1425. }
  1426. return cap;
  1427. }
  1428. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1429. {
  1430. u8 autoneg;
  1431. u8 flowctrl = 0;
  1432. u32 old_rx_mode = tp->rx_mode;
  1433. u32 old_tx_mode = tp->tx_mode;
  1434. if (tg3_flag(tp, USE_PHYLIB))
  1435. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1436. else
  1437. autoneg = tp->link_config.autoneg;
  1438. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1439. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1440. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1441. else
  1442. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1443. } else
  1444. flowctrl = tp->link_config.flowctrl;
  1445. tp->link_config.active_flowctrl = flowctrl;
  1446. if (flowctrl & FLOW_CTRL_RX)
  1447. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1448. else
  1449. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1450. if (old_rx_mode != tp->rx_mode)
  1451. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1452. if (flowctrl & FLOW_CTRL_TX)
  1453. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1454. else
  1455. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1456. if (old_tx_mode != tp->tx_mode)
  1457. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1458. }
  1459. static void tg3_adjust_link(struct net_device *dev)
  1460. {
  1461. u8 oldflowctrl, linkmesg = 0;
  1462. u32 mac_mode, lcl_adv, rmt_adv;
  1463. struct tg3 *tp = netdev_priv(dev);
  1464. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1465. spin_lock_bh(&tp->lock);
  1466. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1467. MAC_MODE_HALF_DUPLEX);
  1468. oldflowctrl = tp->link_config.active_flowctrl;
  1469. if (phydev->link) {
  1470. lcl_adv = 0;
  1471. rmt_adv = 0;
  1472. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1473. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1474. else if (phydev->speed == SPEED_1000 ||
  1475. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1476. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1477. else
  1478. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1479. if (phydev->duplex == DUPLEX_HALF)
  1480. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1481. else {
  1482. lcl_adv = mii_advertise_flowctrl(
  1483. tp->link_config.flowctrl);
  1484. if (phydev->pause)
  1485. rmt_adv = LPA_PAUSE_CAP;
  1486. if (phydev->asym_pause)
  1487. rmt_adv |= LPA_PAUSE_ASYM;
  1488. }
  1489. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1490. } else
  1491. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1492. if (mac_mode != tp->mac_mode) {
  1493. tp->mac_mode = mac_mode;
  1494. tw32_f(MAC_MODE, tp->mac_mode);
  1495. udelay(40);
  1496. }
  1497. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1498. if (phydev->speed == SPEED_10)
  1499. tw32(MAC_MI_STAT,
  1500. MAC_MI_STAT_10MBPS_MODE |
  1501. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1502. else
  1503. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1504. }
  1505. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1506. tw32(MAC_TX_LENGTHS,
  1507. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1508. (6 << TX_LENGTHS_IPG_SHIFT) |
  1509. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1510. else
  1511. tw32(MAC_TX_LENGTHS,
  1512. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1513. (6 << TX_LENGTHS_IPG_SHIFT) |
  1514. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1515. if (phydev->link != tp->old_link ||
  1516. phydev->speed != tp->link_config.active_speed ||
  1517. phydev->duplex != tp->link_config.active_duplex ||
  1518. oldflowctrl != tp->link_config.active_flowctrl)
  1519. linkmesg = 1;
  1520. tp->old_link = phydev->link;
  1521. tp->link_config.active_speed = phydev->speed;
  1522. tp->link_config.active_duplex = phydev->duplex;
  1523. spin_unlock_bh(&tp->lock);
  1524. if (linkmesg)
  1525. tg3_link_report(tp);
  1526. }
  1527. static int tg3_phy_init(struct tg3 *tp)
  1528. {
  1529. struct phy_device *phydev;
  1530. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1531. return 0;
  1532. /* Bring the PHY back to a known state. */
  1533. tg3_bmcr_reset(tp);
  1534. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1535. /* Attach the MAC to the PHY. */
  1536. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1537. phydev->dev_flags, phydev->interface);
  1538. if (IS_ERR(phydev)) {
  1539. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1540. return PTR_ERR(phydev);
  1541. }
  1542. /* Mask with MAC supported features. */
  1543. switch (phydev->interface) {
  1544. case PHY_INTERFACE_MODE_GMII:
  1545. case PHY_INTERFACE_MODE_RGMII:
  1546. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1547. phydev->supported &= (PHY_GBIT_FEATURES |
  1548. SUPPORTED_Pause |
  1549. SUPPORTED_Asym_Pause);
  1550. break;
  1551. }
  1552. /* fallthru */
  1553. case PHY_INTERFACE_MODE_MII:
  1554. phydev->supported &= (PHY_BASIC_FEATURES |
  1555. SUPPORTED_Pause |
  1556. SUPPORTED_Asym_Pause);
  1557. break;
  1558. default:
  1559. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1560. return -EINVAL;
  1561. }
  1562. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1563. phydev->advertising = phydev->supported;
  1564. return 0;
  1565. }
  1566. static void tg3_phy_start(struct tg3 *tp)
  1567. {
  1568. struct phy_device *phydev;
  1569. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1570. return;
  1571. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1572. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1573. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1574. phydev->speed = tp->link_config.speed;
  1575. phydev->duplex = tp->link_config.duplex;
  1576. phydev->autoneg = tp->link_config.autoneg;
  1577. phydev->advertising = tp->link_config.advertising;
  1578. }
  1579. phy_start(phydev);
  1580. phy_start_aneg(phydev);
  1581. }
  1582. static void tg3_phy_stop(struct tg3 *tp)
  1583. {
  1584. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1585. return;
  1586. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1587. }
  1588. static void tg3_phy_fini(struct tg3 *tp)
  1589. {
  1590. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1591. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1592. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1593. }
  1594. }
  1595. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1596. {
  1597. int err;
  1598. u32 val;
  1599. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1600. return 0;
  1601. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1602. /* Cannot do read-modify-write on 5401 */
  1603. err = tg3_phy_auxctl_write(tp,
  1604. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1605. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1606. 0x4c20);
  1607. goto done;
  1608. }
  1609. err = tg3_phy_auxctl_read(tp,
  1610. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1611. if (err)
  1612. return err;
  1613. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1614. err = tg3_phy_auxctl_write(tp,
  1615. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1616. done:
  1617. return err;
  1618. }
  1619. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1620. {
  1621. u32 phytest;
  1622. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1623. u32 phy;
  1624. tg3_writephy(tp, MII_TG3_FET_TEST,
  1625. phytest | MII_TG3_FET_SHADOW_EN);
  1626. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1627. if (enable)
  1628. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1629. else
  1630. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1631. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1632. }
  1633. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1634. }
  1635. }
  1636. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1637. {
  1638. u32 reg;
  1639. if (!tg3_flag(tp, 5705_PLUS) ||
  1640. (tg3_flag(tp, 5717_PLUS) &&
  1641. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1642. return;
  1643. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1644. tg3_phy_fet_toggle_apd(tp, enable);
  1645. return;
  1646. }
  1647. reg = MII_TG3_MISC_SHDW_WREN |
  1648. MII_TG3_MISC_SHDW_SCR5_SEL |
  1649. MII_TG3_MISC_SHDW_SCR5_LPED |
  1650. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1651. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1652. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1653. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1654. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1655. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1656. reg = MII_TG3_MISC_SHDW_WREN |
  1657. MII_TG3_MISC_SHDW_APD_SEL |
  1658. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1659. if (enable)
  1660. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1661. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1662. }
  1663. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1664. {
  1665. u32 phy;
  1666. if (!tg3_flag(tp, 5705_PLUS) ||
  1667. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1668. return;
  1669. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1670. u32 ephy;
  1671. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1672. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1673. tg3_writephy(tp, MII_TG3_FET_TEST,
  1674. ephy | MII_TG3_FET_SHADOW_EN);
  1675. if (!tg3_readphy(tp, reg, &phy)) {
  1676. if (enable)
  1677. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1678. else
  1679. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1680. tg3_writephy(tp, reg, phy);
  1681. }
  1682. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1683. }
  1684. } else {
  1685. int ret;
  1686. ret = tg3_phy_auxctl_read(tp,
  1687. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1688. if (!ret) {
  1689. if (enable)
  1690. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1691. else
  1692. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1693. tg3_phy_auxctl_write(tp,
  1694. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1695. }
  1696. }
  1697. }
  1698. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1699. {
  1700. int ret;
  1701. u32 val;
  1702. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1703. return;
  1704. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1705. if (!ret)
  1706. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1707. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1708. }
  1709. static void tg3_phy_apply_otp(struct tg3 *tp)
  1710. {
  1711. u32 otp, phy;
  1712. if (!tp->phy_otp)
  1713. return;
  1714. otp = tp->phy_otp;
  1715. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1716. return;
  1717. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1718. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1719. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1720. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1721. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1722. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1723. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1724. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1725. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1726. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1727. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1728. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1729. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1730. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1731. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1732. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1733. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1734. }
  1735. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1736. {
  1737. u32 val;
  1738. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1739. return;
  1740. tp->setlpicnt = 0;
  1741. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1742. current_link_up == 1 &&
  1743. tp->link_config.active_duplex == DUPLEX_FULL &&
  1744. (tp->link_config.active_speed == SPEED_100 ||
  1745. tp->link_config.active_speed == SPEED_1000)) {
  1746. u32 eeectl;
  1747. if (tp->link_config.active_speed == SPEED_1000)
  1748. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1749. else
  1750. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1751. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1752. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1753. TG3_CL45_D7_EEERES_STAT, &val);
  1754. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1755. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1756. tp->setlpicnt = 2;
  1757. }
  1758. if (!tp->setlpicnt) {
  1759. if (current_link_up == 1 &&
  1760. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1761. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1762. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1763. }
  1764. val = tr32(TG3_CPMU_EEE_MODE);
  1765. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1766. }
  1767. }
  1768. static void tg3_phy_eee_enable(struct tg3 *tp)
  1769. {
  1770. u32 val;
  1771. if (tp->link_config.active_speed == SPEED_1000 &&
  1772. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1773. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1774. tg3_flag(tp, 57765_CLASS)) &&
  1775. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1776. val = MII_TG3_DSP_TAP26_ALNOKO |
  1777. MII_TG3_DSP_TAP26_RMRXSTO;
  1778. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1779. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1780. }
  1781. val = tr32(TG3_CPMU_EEE_MODE);
  1782. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1783. }
  1784. static int tg3_wait_macro_done(struct tg3 *tp)
  1785. {
  1786. int limit = 100;
  1787. while (limit--) {
  1788. u32 tmp32;
  1789. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1790. if ((tmp32 & 0x1000) == 0)
  1791. break;
  1792. }
  1793. }
  1794. if (limit < 0)
  1795. return -EBUSY;
  1796. return 0;
  1797. }
  1798. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1799. {
  1800. static const u32 test_pat[4][6] = {
  1801. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1802. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1803. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1804. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1805. };
  1806. int chan;
  1807. for (chan = 0; chan < 4; chan++) {
  1808. int i;
  1809. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1810. (chan * 0x2000) | 0x0200);
  1811. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1812. for (i = 0; i < 6; i++)
  1813. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1814. test_pat[chan][i]);
  1815. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1816. if (tg3_wait_macro_done(tp)) {
  1817. *resetp = 1;
  1818. return -EBUSY;
  1819. }
  1820. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1821. (chan * 0x2000) | 0x0200);
  1822. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1823. if (tg3_wait_macro_done(tp)) {
  1824. *resetp = 1;
  1825. return -EBUSY;
  1826. }
  1827. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1828. if (tg3_wait_macro_done(tp)) {
  1829. *resetp = 1;
  1830. return -EBUSY;
  1831. }
  1832. for (i = 0; i < 6; i += 2) {
  1833. u32 low, high;
  1834. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1835. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1836. tg3_wait_macro_done(tp)) {
  1837. *resetp = 1;
  1838. return -EBUSY;
  1839. }
  1840. low &= 0x7fff;
  1841. high &= 0x000f;
  1842. if (low != test_pat[chan][i] ||
  1843. high != test_pat[chan][i+1]) {
  1844. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1845. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1846. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1847. return -EBUSY;
  1848. }
  1849. }
  1850. }
  1851. return 0;
  1852. }
  1853. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1854. {
  1855. int chan;
  1856. for (chan = 0; chan < 4; chan++) {
  1857. int i;
  1858. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1859. (chan * 0x2000) | 0x0200);
  1860. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1861. for (i = 0; i < 6; i++)
  1862. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1863. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1864. if (tg3_wait_macro_done(tp))
  1865. return -EBUSY;
  1866. }
  1867. return 0;
  1868. }
  1869. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1870. {
  1871. u32 reg32, phy9_orig;
  1872. int retries, do_phy_reset, err;
  1873. retries = 10;
  1874. do_phy_reset = 1;
  1875. do {
  1876. if (do_phy_reset) {
  1877. err = tg3_bmcr_reset(tp);
  1878. if (err)
  1879. return err;
  1880. do_phy_reset = 0;
  1881. }
  1882. /* Disable transmitter and interrupt. */
  1883. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1884. continue;
  1885. reg32 |= 0x3000;
  1886. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1887. /* Set full-duplex, 1000 mbps. */
  1888. tg3_writephy(tp, MII_BMCR,
  1889. BMCR_FULLDPLX | BMCR_SPEED1000);
  1890. /* Set to master mode. */
  1891. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  1892. continue;
  1893. tg3_writephy(tp, MII_CTRL1000,
  1894. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  1895. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1896. if (err)
  1897. return err;
  1898. /* Block the PHY control access. */
  1899. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1900. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1901. if (!err)
  1902. break;
  1903. } while (--retries);
  1904. err = tg3_phy_reset_chanpat(tp);
  1905. if (err)
  1906. return err;
  1907. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1908. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1909. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1910. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1911. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  1912. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1913. reg32 &= ~0x3000;
  1914. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1915. } else if (!err)
  1916. err = -EBUSY;
  1917. return err;
  1918. }
  1919. /* This will reset the tigon3 PHY if there is no valid
  1920. * link unless the FORCE argument is non-zero.
  1921. */
  1922. static int tg3_phy_reset(struct tg3 *tp)
  1923. {
  1924. u32 val, cpmuctrl;
  1925. int err;
  1926. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1927. val = tr32(GRC_MISC_CFG);
  1928. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1929. udelay(40);
  1930. }
  1931. err = tg3_readphy(tp, MII_BMSR, &val);
  1932. err |= tg3_readphy(tp, MII_BMSR, &val);
  1933. if (err != 0)
  1934. return -EBUSY;
  1935. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1936. netif_carrier_off(tp->dev);
  1937. tg3_link_report(tp);
  1938. }
  1939. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1940. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1941. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1942. err = tg3_phy_reset_5703_4_5(tp);
  1943. if (err)
  1944. return err;
  1945. goto out;
  1946. }
  1947. cpmuctrl = 0;
  1948. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1949. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1950. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1951. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1952. tw32(TG3_CPMU_CTRL,
  1953. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1954. }
  1955. err = tg3_bmcr_reset(tp);
  1956. if (err)
  1957. return err;
  1958. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1959. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1960. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1961. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1962. }
  1963. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1964. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1965. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1966. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1967. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1968. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1969. udelay(40);
  1970. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1971. }
  1972. }
  1973. if (tg3_flag(tp, 5717_PLUS) &&
  1974. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1975. return 0;
  1976. tg3_phy_apply_otp(tp);
  1977. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1978. tg3_phy_toggle_apd(tp, true);
  1979. else
  1980. tg3_phy_toggle_apd(tp, false);
  1981. out:
  1982. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  1983. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1984. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1985. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1986. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1987. }
  1988. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1989. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1990. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1991. }
  1992. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1993. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1994. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1995. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1996. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1997. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1998. }
  1999. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2000. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2001. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2002. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2003. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2004. tg3_writephy(tp, MII_TG3_TEST1,
  2005. MII_TG3_TEST1_TRIM_EN | 0x4);
  2006. } else
  2007. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2008. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2009. }
  2010. }
  2011. /* Set Extended packet length bit (bit 14) on all chips that */
  2012. /* support jumbo frames */
  2013. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2014. /* Cannot do read-modify-write on 5401 */
  2015. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2016. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2017. /* Set bit 14 with read-modify-write to preserve other bits */
  2018. err = tg3_phy_auxctl_read(tp,
  2019. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2020. if (!err)
  2021. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2022. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2023. }
  2024. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2025. * jumbo frames transmission.
  2026. */
  2027. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2028. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2029. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2030. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2031. }
  2032. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2033. /* adjust output voltage */
  2034. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2035. }
  2036. tg3_phy_toggle_automdix(tp, 1);
  2037. tg3_phy_set_wirespeed(tp);
  2038. return 0;
  2039. }
  2040. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2041. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2042. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2043. TG3_GPIO_MSG_NEED_VAUX)
  2044. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2045. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2046. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2047. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2048. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2049. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2050. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2051. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2052. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2053. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2054. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2055. {
  2056. u32 status, shift;
  2057. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2058. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2059. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2060. else
  2061. status = tr32(TG3_CPMU_DRV_STATUS);
  2062. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2063. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2064. status |= (newstat << shift);
  2065. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2066. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2067. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2068. else
  2069. tw32(TG3_CPMU_DRV_STATUS, status);
  2070. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2071. }
  2072. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2073. {
  2074. if (!tg3_flag(tp, IS_NIC))
  2075. return 0;
  2076. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2077. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2078. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2079. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2080. return -EIO;
  2081. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2082. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2083. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2084. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2085. } else {
  2086. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2087. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2088. }
  2089. return 0;
  2090. }
  2091. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2092. {
  2093. u32 grc_local_ctrl;
  2094. if (!tg3_flag(tp, IS_NIC) ||
  2095. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2096. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  2097. return;
  2098. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2099. tw32_wait_f(GRC_LOCAL_CTRL,
  2100. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2101. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2102. tw32_wait_f(GRC_LOCAL_CTRL,
  2103. grc_local_ctrl,
  2104. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2105. tw32_wait_f(GRC_LOCAL_CTRL,
  2106. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2107. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2108. }
  2109. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2110. {
  2111. if (!tg3_flag(tp, IS_NIC))
  2112. return;
  2113. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2114. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2115. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2116. (GRC_LCLCTRL_GPIO_OE0 |
  2117. GRC_LCLCTRL_GPIO_OE1 |
  2118. GRC_LCLCTRL_GPIO_OE2 |
  2119. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2120. GRC_LCLCTRL_GPIO_OUTPUT1),
  2121. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2122. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2123. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2124. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2125. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2126. GRC_LCLCTRL_GPIO_OE1 |
  2127. GRC_LCLCTRL_GPIO_OE2 |
  2128. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2129. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2130. tp->grc_local_ctrl;
  2131. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2132. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2133. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2134. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2135. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2136. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2137. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2138. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2139. } else {
  2140. u32 no_gpio2;
  2141. u32 grc_local_ctrl = 0;
  2142. /* Workaround to prevent overdrawing Amps. */
  2143. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2144. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2145. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2146. grc_local_ctrl,
  2147. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2148. }
  2149. /* On 5753 and variants, GPIO2 cannot be used. */
  2150. no_gpio2 = tp->nic_sram_data_cfg &
  2151. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2152. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2153. GRC_LCLCTRL_GPIO_OE1 |
  2154. GRC_LCLCTRL_GPIO_OE2 |
  2155. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2156. GRC_LCLCTRL_GPIO_OUTPUT2;
  2157. if (no_gpio2) {
  2158. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2159. GRC_LCLCTRL_GPIO_OUTPUT2);
  2160. }
  2161. tw32_wait_f(GRC_LOCAL_CTRL,
  2162. tp->grc_local_ctrl | grc_local_ctrl,
  2163. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2164. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2165. tw32_wait_f(GRC_LOCAL_CTRL,
  2166. tp->grc_local_ctrl | grc_local_ctrl,
  2167. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2168. if (!no_gpio2) {
  2169. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2170. tw32_wait_f(GRC_LOCAL_CTRL,
  2171. tp->grc_local_ctrl | grc_local_ctrl,
  2172. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2173. }
  2174. }
  2175. }
  2176. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2177. {
  2178. u32 msg = 0;
  2179. /* Serialize power state transitions */
  2180. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2181. return;
  2182. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2183. msg = TG3_GPIO_MSG_NEED_VAUX;
  2184. msg = tg3_set_function_status(tp, msg);
  2185. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2186. goto done;
  2187. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2188. tg3_pwrsrc_switch_to_vaux(tp);
  2189. else
  2190. tg3_pwrsrc_die_with_vmain(tp);
  2191. done:
  2192. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2193. }
  2194. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2195. {
  2196. bool need_vaux = false;
  2197. /* The GPIOs do something completely different on 57765. */
  2198. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2199. return;
  2200. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2201. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2202. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2203. tg3_frob_aux_power_5717(tp, include_wol ?
  2204. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2205. return;
  2206. }
  2207. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2208. struct net_device *dev_peer;
  2209. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2210. /* remove_one() may have been run on the peer. */
  2211. if (dev_peer) {
  2212. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2213. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2214. return;
  2215. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2216. tg3_flag(tp_peer, ENABLE_ASF))
  2217. need_vaux = true;
  2218. }
  2219. }
  2220. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2221. tg3_flag(tp, ENABLE_ASF))
  2222. need_vaux = true;
  2223. if (need_vaux)
  2224. tg3_pwrsrc_switch_to_vaux(tp);
  2225. else
  2226. tg3_pwrsrc_die_with_vmain(tp);
  2227. }
  2228. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2229. {
  2230. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2231. return 1;
  2232. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2233. if (speed != SPEED_10)
  2234. return 1;
  2235. } else if (speed == SPEED_10)
  2236. return 1;
  2237. return 0;
  2238. }
  2239. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2240. {
  2241. u32 val;
  2242. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2243. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2244. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2245. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2246. sg_dig_ctrl |=
  2247. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2248. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2249. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2250. }
  2251. return;
  2252. }
  2253. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2254. tg3_bmcr_reset(tp);
  2255. val = tr32(GRC_MISC_CFG);
  2256. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2257. udelay(40);
  2258. return;
  2259. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2260. u32 phytest;
  2261. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2262. u32 phy;
  2263. tg3_writephy(tp, MII_ADVERTISE, 0);
  2264. tg3_writephy(tp, MII_BMCR,
  2265. BMCR_ANENABLE | BMCR_ANRESTART);
  2266. tg3_writephy(tp, MII_TG3_FET_TEST,
  2267. phytest | MII_TG3_FET_SHADOW_EN);
  2268. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2269. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2270. tg3_writephy(tp,
  2271. MII_TG3_FET_SHDW_AUXMODE4,
  2272. phy);
  2273. }
  2274. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2275. }
  2276. return;
  2277. } else if (do_low_power) {
  2278. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2279. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2280. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2281. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2282. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2283. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2284. }
  2285. /* The PHY should not be powered down on some chips because
  2286. * of bugs.
  2287. */
  2288. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2289. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2290. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2291. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  2292. return;
  2293. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2294. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2295. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2296. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2297. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2298. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2299. }
  2300. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2301. }
  2302. /* tp->lock is held. */
  2303. static int tg3_nvram_lock(struct tg3 *tp)
  2304. {
  2305. if (tg3_flag(tp, NVRAM)) {
  2306. int i;
  2307. if (tp->nvram_lock_cnt == 0) {
  2308. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2309. for (i = 0; i < 8000; i++) {
  2310. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2311. break;
  2312. udelay(20);
  2313. }
  2314. if (i == 8000) {
  2315. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2316. return -ENODEV;
  2317. }
  2318. }
  2319. tp->nvram_lock_cnt++;
  2320. }
  2321. return 0;
  2322. }
  2323. /* tp->lock is held. */
  2324. static void tg3_nvram_unlock(struct tg3 *tp)
  2325. {
  2326. if (tg3_flag(tp, NVRAM)) {
  2327. if (tp->nvram_lock_cnt > 0)
  2328. tp->nvram_lock_cnt--;
  2329. if (tp->nvram_lock_cnt == 0)
  2330. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2331. }
  2332. }
  2333. /* tp->lock is held. */
  2334. static void tg3_enable_nvram_access(struct tg3 *tp)
  2335. {
  2336. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2337. u32 nvaccess = tr32(NVRAM_ACCESS);
  2338. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2339. }
  2340. }
  2341. /* tp->lock is held. */
  2342. static void tg3_disable_nvram_access(struct tg3 *tp)
  2343. {
  2344. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2345. u32 nvaccess = tr32(NVRAM_ACCESS);
  2346. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2347. }
  2348. }
  2349. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2350. u32 offset, u32 *val)
  2351. {
  2352. u32 tmp;
  2353. int i;
  2354. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2355. return -EINVAL;
  2356. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2357. EEPROM_ADDR_DEVID_MASK |
  2358. EEPROM_ADDR_READ);
  2359. tw32(GRC_EEPROM_ADDR,
  2360. tmp |
  2361. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2362. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2363. EEPROM_ADDR_ADDR_MASK) |
  2364. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2365. for (i = 0; i < 1000; i++) {
  2366. tmp = tr32(GRC_EEPROM_ADDR);
  2367. if (tmp & EEPROM_ADDR_COMPLETE)
  2368. break;
  2369. msleep(1);
  2370. }
  2371. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2372. return -EBUSY;
  2373. tmp = tr32(GRC_EEPROM_DATA);
  2374. /*
  2375. * The data will always be opposite the native endian
  2376. * format. Perform a blind byteswap to compensate.
  2377. */
  2378. *val = swab32(tmp);
  2379. return 0;
  2380. }
  2381. #define NVRAM_CMD_TIMEOUT 10000
  2382. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2383. {
  2384. int i;
  2385. tw32(NVRAM_CMD, nvram_cmd);
  2386. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2387. udelay(10);
  2388. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2389. udelay(10);
  2390. break;
  2391. }
  2392. }
  2393. if (i == NVRAM_CMD_TIMEOUT)
  2394. return -EBUSY;
  2395. return 0;
  2396. }
  2397. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2398. {
  2399. if (tg3_flag(tp, NVRAM) &&
  2400. tg3_flag(tp, NVRAM_BUFFERED) &&
  2401. tg3_flag(tp, FLASH) &&
  2402. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2403. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2404. addr = ((addr / tp->nvram_pagesize) <<
  2405. ATMEL_AT45DB0X1B_PAGE_POS) +
  2406. (addr % tp->nvram_pagesize);
  2407. return addr;
  2408. }
  2409. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2410. {
  2411. if (tg3_flag(tp, NVRAM) &&
  2412. tg3_flag(tp, NVRAM_BUFFERED) &&
  2413. tg3_flag(tp, FLASH) &&
  2414. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2415. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2416. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2417. tp->nvram_pagesize) +
  2418. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2419. return addr;
  2420. }
  2421. /* NOTE: Data read in from NVRAM is byteswapped according to
  2422. * the byteswapping settings for all other register accesses.
  2423. * tg3 devices are BE devices, so on a BE machine, the data
  2424. * returned will be exactly as it is seen in NVRAM. On a LE
  2425. * machine, the 32-bit value will be byteswapped.
  2426. */
  2427. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2428. {
  2429. int ret;
  2430. if (!tg3_flag(tp, NVRAM))
  2431. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2432. offset = tg3_nvram_phys_addr(tp, offset);
  2433. if (offset > NVRAM_ADDR_MSK)
  2434. return -EINVAL;
  2435. ret = tg3_nvram_lock(tp);
  2436. if (ret)
  2437. return ret;
  2438. tg3_enable_nvram_access(tp);
  2439. tw32(NVRAM_ADDR, offset);
  2440. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2441. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2442. if (ret == 0)
  2443. *val = tr32(NVRAM_RDDATA);
  2444. tg3_disable_nvram_access(tp);
  2445. tg3_nvram_unlock(tp);
  2446. return ret;
  2447. }
  2448. /* Ensures NVRAM data is in bytestream format. */
  2449. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2450. {
  2451. u32 v;
  2452. int res = tg3_nvram_read(tp, offset, &v);
  2453. if (!res)
  2454. *val = cpu_to_be32(v);
  2455. return res;
  2456. }
  2457. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2458. u32 offset, u32 len, u8 *buf)
  2459. {
  2460. int i, j, rc = 0;
  2461. u32 val;
  2462. for (i = 0; i < len; i += 4) {
  2463. u32 addr;
  2464. __be32 data;
  2465. addr = offset + i;
  2466. memcpy(&data, buf + i, 4);
  2467. /*
  2468. * The SEEPROM interface expects the data to always be opposite
  2469. * the native endian format. We accomplish this by reversing
  2470. * all the operations that would have been performed on the
  2471. * data from a call to tg3_nvram_read_be32().
  2472. */
  2473. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2474. val = tr32(GRC_EEPROM_ADDR);
  2475. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2476. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2477. EEPROM_ADDR_READ);
  2478. tw32(GRC_EEPROM_ADDR, val |
  2479. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2480. (addr & EEPROM_ADDR_ADDR_MASK) |
  2481. EEPROM_ADDR_START |
  2482. EEPROM_ADDR_WRITE);
  2483. for (j = 0; j < 1000; j++) {
  2484. val = tr32(GRC_EEPROM_ADDR);
  2485. if (val & EEPROM_ADDR_COMPLETE)
  2486. break;
  2487. msleep(1);
  2488. }
  2489. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2490. rc = -EBUSY;
  2491. break;
  2492. }
  2493. }
  2494. return rc;
  2495. }
  2496. /* offset and length are dword aligned */
  2497. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2498. u8 *buf)
  2499. {
  2500. int ret = 0;
  2501. u32 pagesize = tp->nvram_pagesize;
  2502. u32 pagemask = pagesize - 1;
  2503. u32 nvram_cmd;
  2504. u8 *tmp;
  2505. tmp = kmalloc(pagesize, GFP_KERNEL);
  2506. if (tmp == NULL)
  2507. return -ENOMEM;
  2508. while (len) {
  2509. int j;
  2510. u32 phy_addr, page_off, size;
  2511. phy_addr = offset & ~pagemask;
  2512. for (j = 0; j < pagesize; j += 4) {
  2513. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2514. (__be32 *) (tmp + j));
  2515. if (ret)
  2516. break;
  2517. }
  2518. if (ret)
  2519. break;
  2520. page_off = offset & pagemask;
  2521. size = pagesize;
  2522. if (len < size)
  2523. size = len;
  2524. len -= size;
  2525. memcpy(tmp + page_off, buf, size);
  2526. offset = offset + (pagesize - page_off);
  2527. tg3_enable_nvram_access(tp);
  2528. /*
  2529. * Before we can erase the flash page, we need
  2530. * to issue a special "write enable" command.
  2531. */
  2532. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2533. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2534. break;
  2535. /* Erase the target page */
  2536. tw32(NVRAM_ADDR, phy_addr);
  2537. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2538. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2539. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2540. break;
  2541. /* Issue another write enable to start the write. */
  2542. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2543. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2544. break;
  2545. for (j = 0; j < pagesize; j += 4) {
  2546. __be32 data;
  2547. data = *((__be32 *) (tmp + j));
  2548. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2549. tw32(NVRAM_ADDR, phy_addr + j);
  2550. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2551. NVRAM_CMD_WR;
  2552. if (j == 0)
  2553. nvram_cmd |= NVRAM_CMD_FIRST;
  2554. else if (j == (pagesize - 4))
  2555. nvram_cmd |= NVRAM_CMD_LAST;
  2556. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2557. if (ret)
  2558. break;
  2559. }
  2560. if (ret)
  2561. break;
  2562. }
  2563. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2564. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2565. kfree(tmp);
  2566. return ret;
  2567. }
  2568. /* offset and length are dword aligned */
  2569. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2570. u8 *buf)
  2571. {
  2572. int i, ret = 0;
  2573. for (i = 0; i < len; i += 4, offset += 4) {
  2574. u32 page_off, phy_addr, nvram_cmd;
  2575. __be32 data;
  2576. memcpy(&data, buf + i, 4);
  2577. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2578. page_off = offset % tp->nvram_pagesize;
  2579. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2580. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2581. if (page_off == 0 || i == 0)
  2582. nvram_cmd |= NVRAM_CMD_FIRST;
  2583. if (page_off == (tp->nvram_pagesize - 4))
  2584. nvram_cmd |= NVRAM_CMD_LAST;
  2585. if (i == (len - 4))
  2586. nvram_cmd |= NVRAM_CMD_LAST;
  2587. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2588. !tg3_flag(tp, FLASH) ||
  2589. !tg3_flag(tp, 57765_PLUS))
  2590. tw32(NVRAM_ADDR, phy_addr);
  2591. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  2592. !tg3_flag(tp, 5755_PLUS) &&
  2593. (tp->nvram_jedecnum == JEDEC_ST) &&
  2594. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2595. u32 cmd;
  2596. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2597. ret = tg3_nvram_exec_cmd(tp, cmd);
  2598. if (ret)
  2599. break;
  2600. }
  2601. if (!tg3_flag(tp, FLASH)) {
  2602. /* We always do complete word writes to eeprom. */
  2603. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2604. }
  2605. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2606. if (ret)
  2607. break;
  2608. }
  2609. return ret;
  2610. }
  2611. /* offset and length are dword aligned */
  2612. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2613. {
  2614. int ret;
  2615. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2616. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2617. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2618. udelay(40);
  2619. }
  2620. if (!tg3_flag(tp, NVRAM)) {
  2621. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2622. } else {
  2623. u32 grc_mode;
  2624. ret = tg3_nvram_lock(tp);
  2625. if (ret)
  2626. return ret;
  2627. tg3_enable_nvram_access(tp);
  2628. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2629. tw32(NVRAM_WRITE1, 0x406);
  2630. grc_mode = tr32(GRC_MODE);
  2631. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2632. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2633. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2634. buf);
  2635. } else {
  2636. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2637. buf);
  2638. }
  2639. grc_mode = tr32(GRC_MODE);
  2640. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2641. tg3_disable_nvram_access(tp);
  2642. tg3_nvram_unlock(tp);
  2643. }
  2644. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2645. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2646. udelay(40);
  2647. }
  2648. return ret;
  2649. }
  2650. #define RX_CPU_SCRATCH_BASE 0x30000
  2651. #define RX_CPU_SCRATCH_SIZE 0x04000
  2652. #define TX_CPU_SCRATCH_BASE 0x34000
  2653. #define TX_CPU_SCRATCH_SIZE 0x04000
  2654. /* tp->lock is held. */
  2655. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  2656. {
  2657. int i;
  2658. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2659. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2660. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2661. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2662. return 0;
  2663. }
  2664. if (offset == RX_CPU_BASE) {
  2665. for (i = 0; i < 10000; i++) {
  2666. tw32(offset + CPU_STATE, 0xffffffff);
  2667. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2668. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2669. break;
  2670. }
  2671. tw32(offset + CPU_STATE, 0xffffffff);
  2672. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  2673. udelay(10);
  2674. } else {
  2675. for (i = 0; i < 10000; i++) {
  2676. tw32(offset + CPU_STATE, 0xffffffff);
  2677. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2678. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2679. break;
  2680. }
  2681. }
  2682. if (i >= 10000) {
  2683. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2684. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  2685. return -ENODEV;
  2686. }
  2687. /* Clear firmware's nvram arbitration. */
  2688. if (tg3_flag(tp, NVRAM))
  2689. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2690. return 0;
  2691. }
  2692. struct fw_info {
  2693. unsigned int fw_base;
  2694. unsigned int fw_len;
  2695. const __be32 *fw_data;
  2696. };
  2697. /* tp->lock is held. */
  2698. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2699. u32 cpu_scratch_base, int cpu_scratch_size,
  2700. struct fw_info *info)
  2701. {
  2702. int err, lock_err, i;
  2703. void (*write_op)(struct tg3 *, u32, u32);
  2704. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2705. netdev_err(tp->dev,
  2706. "%s: Trying to load TX cpu firmware which is 5705\n",
  2707. __func__);
  2708. return -EINVAL;
  2709. }
  2710. if (tg3_flag(tp, 5705_PLUS))
  2711. write_op = tg3_write_mem;
  2712. else
  2713. write_op = tg3_write_indirect_reg32;
  2714. /* It is possible that bootcode is still loading at this point.
  2715. * Get the nvram lock first before halting the cpu.
  2716. */
  2717. lock_err = tg3_nvram_lock(tp);
  2718. err = tg3_halt_cpu(tp, cpu_base);
  2719. if (!lock_err)
  2720. tg3_nvram_unlock(tp);
  2721. if (err)
  2722. goto out;
  2723. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2724. write_op(tp, cpu_scratch_base + i, 0);
  2725. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2726. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  2727. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  2728. write_op(tp, (cpu_scratch_base +
  2729. (info->fw_base & 0xffff) +
  2730. (i * sizeof(u32))),
  2731. be32_to_cpu(info->fw_data[i]));
  2732. err = 0;
  2733. out:
  2734. return err;
  2735. }
  2736. /* tp->lock is held. */
  2737. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2738. {
  2739. struct fw_info info;
  2740. const __be32 *fw_data;
  2741. int err, i;
  2742. fw_data = (void *)tp->fw->data;
  2743. /* Firmware blob starts with version numbers, followed by
  2744. start address and length. We are setting complete length.
  2745. length = end_address_of_bss - start_address_of_text.
  2746. Remainder is the blob to be loaded contiguously
  2747. from start address. */
  2748. info.fw_base = be32_to_cpu(fw_data[1]);
  2749. info.fw_len = tp->fw->size - 12;
  2750. info.fw_data = &fw_data[3];
  2751. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2752. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2753. &info);
  2754. if (err)
  2755. return err;
  2756. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  2757. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  2758. &info);
  2759. if (err)
  2760. return err;
  2761. /* Now startup only the RX cpu. */
  2762. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2763. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2764. for (i = 0; i < 5; i++) {
  2765. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  2766. break;
  2767. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2768. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2769. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2770. udelay(1000);
  2771. }
  2772. if (i >= 5) {
  2773. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  2774. "should be %08x\n", __func__,
  2775. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  2776. return -ENODEV;
  2777. }
  2778. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2779. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  2780. return 0;
  2781. }
  2782. /* tp->lock is held. */
  2783. static int tg3_load_tso_firmware(struct tg3 *tp)
  2784. {
  2785. struct fw_info info;
  2786. const __be32 *fw_data;
  2787. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  2788. int err, i;
  2789. if (tg3_flag(tp, HW_TSO_1) ||
  2790. tg3_flag(tp, HW_TSO_2) ||
  2791. tg3_flag(tp, HW_TSO_3))
  2792. return 0;
  2793. fw_data = (void *)tp->fw->data;
  2794. /* Firmware blob starts with version numbers, followed by
  2795. start address and length. We are setting complete length.
  2796. length = end_address_of_bss - start_address_of_text.
  2797. Remainder is the blob to be loaded contiguously
  2798. from start address. */
  2799. info.fw_base = be32_to_cpu(fw_data[1]);
  2800. cpu_scratch_size = tp->fw_len;
  2801. info.fw_len = tp->fw->size - 12;
  2802. info.fw_data = &fw_data[3];
  2803. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2804. cpu_base = RX_CPU_BASE;
  2805. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  2806. } else {
  2807. cpu_base = TX_CPU_BASE;
  2808. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  2809. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  2810. }
  2811. err = tg3_load_firmware_cpu(tp, cpu_base,
  2812. cpu_scratch_base, cpu_scratch_size,
  2813. &info);
  2814. if (err)
  2815. return err;
  2816. /* Now startup the cpu. */
  2817. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2818. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2819. for (i = 0; i < 5; i++) {
  2820. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  2821. break;
  2822. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2823. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2824. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2825. udelay(1000);
  2826. }
  2827. if (i >= 5) {
  2828. netdev_err(tp->dev,
  2829. "%s fails to set CPU PC, is %08x should be %08x\n",
  2830. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  2831. return -ENODEV;
  2832. }
  2833. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2834. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2835. return 0;
  2836. }
  2837. /* tp->lock is held. */
  2838. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2839. {
  2840. u32 addr_high, addr_low;
  2841. int i;
  2842. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2843. tp->dev->dev_addr[1]);
  2844. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2845. (tp->dev->dev_addr[3] << 16) |
  2846. (tp->dev->dev_addr[4] << 8) |
  2847. (tp->dev->dev_addr[5] << 0));
  2848. for (i = 0; i < 4; i++) {
  2849. if (i == 1 && skip_mac_1)
  2850. continue;
  2851. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2852. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2853. }
  2854. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2855. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2856. for (i = 0; i < 12; i++) {
  2857. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2858. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2859. }
  2860. }
  2861. addr_high = (tp->dev->dev_addr[0] +
  2862. tp->dev->dev_addr[1] +
  2863. tp->dev->dev_addr[2] +
  2864. tp->dev->dev_addr[3] +
  2865. tp->dev->dev_addr[4] +
  2866. tp->dev->dev_addr[5]) &
  2867. TX_BACKOFF_SEED_MASK;
  2868. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2869. }
  2870. static void tg3_enable_register_access(struct tg3 *tp)
  2871. {
  2872. /*
  2873. * Make sure register accesses (indirect or otherwise) will function
  2874. * correctly.
  2875. */
  2876. pci_write_config_dword(tp->pdev,
  2877. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2878. }
  2879. static int tg3_power_up(struct tg3 *tp)
  2880. {
  2881. int err;
  2882. tg3_enable_register_access(tp);
  2883. err = pci_set_power_state(tp->pdev, PCI_D0);
  2884. if (!err) {
  2885. /* Switch out of Vaux if it is a NIC */
  2886. tg3_pwrsrc_switch_to_vmain(tp);
  2887. } else {
  2888. netdev_err(tp->dev, "Transition to D0 failed\n");
  2889. }
  2890. return err;
  2891. }
  2892. static int tg3_setup_phy(struct tg3 *, int);
  2893. static int tg3_power_down_prepare(struct tg3 *tp)
  2894. {
  2895. u32 misc_host_ctrl;
  2896. bool device_should_wake, do_low_power;
  2897. tg3_enable_register_access(tp);
  2898. /* Restore the CLKREQ setting. */
  2899. if (tg3_flag(tp, CLKREQ_BUG)) {
  2900. u16 lnkctl;
  2901. pci_read_config_word(tp->pdev,
  2902. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2903. &lnkctl);
  2904. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2905. pci_write_config_word(tp->pdev,
  2906. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2907. lnkctl);
  2908. }
  2909. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2910. tw32(TG3PCI_MISC_HOST_CTRL,
  2911. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2912. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2913. tg3_flag(tp, WOL_ENABLE);
  2914. if (tg3_flag(tp, USE_PHYLIB)) {
  2915. do_low_power = false;
  2916. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2917. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2918. struct phy_device *phydev;
  2919. u32 phyid, advertising;
  2920. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2921. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2922. tp->link_config.speed = phydev->speed;
  2923. tp->link_config.duplex = phydev->duplex;
  2924. tp->link_config.autoneg = phydev->autoneg;
  2925. tp->link_config.advertising = phydev->advertising;
  2926. advertising = ADVERTISED_TP |
  2927. ADVERTISED_Pause |
  2928. ADVERTISED_Autoneg |
  2929. ADVERTISED_10baseT_Half;
  2930. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  2931. if (tg3_flag(tp, WOL_SPEED_100MB))
  2932. advertising |=
  2933. ADVERTISED_100baseT_Half |
  2934. ADVERTISED_100baseT_Full |
  2935. ADVERTISED_10baseT_Full;
  2936. else
  2937. advertising |= ADVERTISED_10baseT_Full;
  2938. }
  2939. phydev->advertising = advertising;
  2940. phy_start_aneg(phydev);
  2941. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2942. if (phyid != PHY_ID_BCMAC131) {
  2943. phyid &= PHY_BCM_OUI_MASK;
  2944. if (phyid == PHY_BCM_OUI_1 ||
  2945. phyid == PHY_BCM_OUI_2 ||
  2946. phyid == PHY_BCM_OUI_3)
  2947. do_low_power = true;
  2948. }
  2949. }
  2950. } else {
  2951. do_low_power = true;
  2952. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  2953. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2954. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  2955. tg3_setup_phy(tp, 0);
  2956. }
  2957. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2958. u32 val;
  2959. val = tr32(GRC_VCPU_EXT_CTRL);
  2960. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2961. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  2962. int i;
  2963. u32 val;
  2964. for (i = 0; i < 200; i++) {
  2965. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2966. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2967. break;
  2968. msleep(1);
  2969. }
  2970. }
  2971. if (tg3_flag(tp, WOL_CAP))
  2972. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2973. WOL_DRV_STATE_SHUTDOWN |
  2974. WOL_DRV_WOL |
  2975. WOL_SET_MAGIC_PKT);
  2976. if (device_should_wake) {
  2977. u32 mac_mode;
  2978. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2979. if (do_low_power &&
  2980. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  2981. tg3_phy_auxctl_write(tp,
  2982. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  2983. MII_TG3_AUXCTL_PCTL_WOL_EN |
  2984. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2985. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  2986. udelay(40);
  2987. }
  2988. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2989. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2990. else
  2991. mac_mode = MAC_MODE_PORT_MODE_MII;
  2992. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2993. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2994. ASIC_REV_5700) {
  2995. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  2996. SPEED_100 : SPEED_10;
  2997. if (tg3_5700_link_polarity(tp, speed))
  2998. mac_mode |= MAC_MODE_LINK_POLARITY;
  2999. else
  3000. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3001. }
  3002. } else {
  3003. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3004. }
  3005. if (!tg3_flag(tp, 5750_PLUS))
  3006. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3007. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3008. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3009. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3010. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3011. if (tg3_flag(tp, ENABLE_APE))
  3012. mac_mode |= MAC_MODE_APE_TX_EN |
  3013. MAC_MODE_APE_RX_EN |
  3014. MAC_MODE_TDE_ENABLE;
  3015. tw32_f(MAC_MODE, mac_mode);
  3016. udelay(100);
  3017. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3018. udelay(10);
  3019. }
  3020. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3021. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3022. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  3023. u32 base_val;
  3024. base_val = tp->pci_clock_ctrl;
  3025. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3026. CLOCK_CTRL_TXCLK_DISABLE);
  3027. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3028. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3029. } else if (tg3_flag(tp, 5780_CLASS) ||
  3030. tg3_flag(tp, CPMU_PRESENT) ||
  3031. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3032. /* do nothing */
  3033. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3034. u32 newbits1, newbits2;
  3035. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3036. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3037. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3038. CLOCK_CTRL_TXCLK_DISABLE |
  3039. CLOCK_CTRL_ALTCLK);
  3040. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3041. } else if (tg3_flag(tp, 5705_PLUS)) {
  3042. newbits1 = CLOCK_CTRL_625_CORE;
  3043. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3044. } else {
  3045. newbits1 = CLOCK_CTRL_ALTCLK;
  3046. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3047. }
  3048. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3049. 40);
  3050. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3051. 40);
  3052. if (!tg3_flag(tp, 5705_PLUS)) {
  3053. u32 newbits3;
  3054. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3055. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3056. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3057. CLOCK_CTRL_TXCLK_DISABLE |
  3058. CLOCK_CTRL_44MHZ_CORE);
  3059. } else {
  3060. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3061. }
  3062. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3063. tp->pci_clock_ctrl | newbits3, 40);
  3064. }
  3065. }
  3066. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3067. tg3_power_down_phy(tp, do_low_power);
  3068. tg3_frob_aux_power(tp, true);
  3069. /* Workaround for unstable PLL clock */
  3070. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  3071. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  3072. u32 val = tr32(0x7d00);
  3073. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3074. tw32(0x7d00, val);
  3075. if (!tg3_flag(tp, ENABLE_ASF)) {
  3076. int err;
  3077. err = tg3_nvram_lock(tp);
  3078. tg3_halt_cpu(tp, RX_CPU_BASE);
  3079. if (!err)
  3080. tg3_nvram_unlock(tp);
  3081. }
  3082. }
  3083. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3084. return 0;
  3085. }
  3086. static void tg3_power_down(struct tg3 *tp)
  3087. {
  3088. tg3_power_down_prepare(tp);
  3089. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3090. pci_set_power_state(tp->pdev, PCI_D3hot);
  3091. }
  3092. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3093. {
  3094. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3095. case MII_TG3_AUX_STAT_10HALF:
  3096. *speed = SPEED_10;
  3097. *duplex = DUPLEX_HALF;
  3098. break;
  3099. case MII_TG3_AUX_STAT_10FULL:
  3100. *speed = SPEED_10;
  3101. *duplex = DUPLEX_FULL;
  3102. break;
  3103. case MII_TG3_AUX_STAT_100HALF:
  3104. *speed = SPEED_100;
  3105. *duplex = DUPLEX_HALF;
  3106. break;
  3107. case MII_TG3_AUX_STAT_100FULL:
  3108. *speed = SPEED_100;
  3109. *duplex = DUPLEX_FULL;
  3110. break;
  3111. case MII_TG3_AUX_STAT_1000HALF:
  3112. *speed = SPEED_1000;
  3113. *duplex = DUPLEX_HALF;
  3114. break;
  3115. case MII_TG3_AUX_STAT_1000FULL:
  3116. *speed = SPEED_1000;
  3117. *duplex = DUPLEX_FULL;
  3118. break;
  3119. default:
  3120. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3121. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3122. SPEED_10;
  3123. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3124. DUPLEX_HALF;
  3125. break;
  3126. }
  3127. *speed = SPEED_UNKNOWN;
  3128. *duplex = DUPLEX_UNKNOWN;
  3129. break;
  3130. }
  3131. }
  3132. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3133. {
  3134. int err = 0;
  3135. u32 val, new_adv;
  3136. new_adv = ADVERTISE_CSMA;
  3137. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3138. new_adv |= mii_advertise_flowctrl(flowctrl);
  3139. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3140. if (err)
  3141. goto done;
  3142. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3143. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3144. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3145. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  3146. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3147. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3148. if (err)
  3149. goto done;
  3150. }
  3151. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3152. goto done;
  3153. tw32(TG3_CPMU_EEE_MODE,
  3154. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3155. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  3156. if (!err) {
  3157. u32 err2;
  3158. val = 0;
  3159. /* Advertise 100-BaseTX EEE ability */
  3160. if (advertise & ADVERTISED_100baseT_Full)
  3161. val |= MDIO_AN_EEE_ADV_100TX;
  3162. /* Advertise 1000-BaseT EEE ability */
  3163. if (advertise & ADVERTISED_1000baseT_Full)
  3164. val |= MDIO_AN_EEE_ADV_1000T;
  3165. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3166. if (err)
  3167. val = 0;
  3168. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  3169. case ASIC_REV_5717:
  3170. case ASIC_REV_57765:
  3171. case ASIC_REV_57766:
  3172. case ASIC_REV_5719:
  3173. /* If we advertised any eee advertisements above... */
  3174. if (val)
  3175. val = MII_TG3_DSP_TAP26_ALNOKO |
  3176. MII_TG3_DSP_TAP26_RMRXSTO |
  3177. MII_TG3_DSP_TAP26_OPCSINPT;
  3178. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3179. /* Fall through */
  3180. case ASIC_REV_5720:
  3181. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3182. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3183. MII_TG3_DSP_CH34TP2_HIBW01);
  3184. }
  3185. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  3186. if (!err)
  3187. err = err2;
  3188. }
  3189. done:
  3190. return err;
  3191. }
  3192. static void tg3_phy_copper_begin(struct tg3 *tp)
  3193. {
  3194. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3195. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3196. u32 adv, fc;
  3197. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3198. adv = ADVERTISED_10baseT_Half |
  3199. ADVERTISED_10baseT_Full;
  3200. if (tg3_flag(tp, WOL_SPEED_100MB))
  3201. adv |= ADVERTISED_100baseT_Half |
  3202. ADVERTISED_100baseT_Full;
  3203. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3204. } else {
  3205. adv = tp->link_config.advertising;
  3206. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3207. adv &= ~(ADVERTISED_1000baseT_Half |
  3208. ADVERTISED_1000baseT_Full);
  3209. fc = tp->link_config.flowctrl;
  3210. }
  3211. tg3_phy_autoneg_cfg(tp, adv, fc);
  3212. tg3_writephy(tp, MII_BMCR,
  3213. BMCR_ANENABLE | BMCR_ANRESTART);
  3214. } else {
  3215. int i;
  3216. u32 bmcr, orig_bmcr;
  3217. tp->link_config.active_speed = tp->link_config.speed;
  3218. tp->link_config.active_duplex = tp->link_config.duplex;
  3219. bmcr = 0;
  3220. switch (tp->link_config.speed) {
  3221. default:
  3222. case SPEED_10:
  3223. break;
  3224. case SPEED_100:
  3225. bmcr |= BMCR_SPEED100;
  3226. break;
  3227. case SPEED_1000:
  3228. bmcr |= BMCR_SPEED1000;
  3229. break;
  3230. }
  3231. if (tp->link_config.duplex == DUPLEX_FULL)
  3232. bmcr |= BMCR_FULLDPLX;
  3233. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3234. (bmcr != orig_bmcr)) {
  3235. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3236. for (i = 0; i < 1500; i++) {
  3237. u32 tmp;
  3238. udelay(10);
  3239. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3240. tg3_readphy(tp, MII_BMSR, &tmp))
  3241. continue;
  3242. if (!(tmp & BMSR_LSTATUS)) {
  3243. udelay(40);
  3244. break;
  3245. }
  3246. }
  3247. tg3_writephy(tp, MII_BMCR, bmcr);
  3248. udelay(40);
  3249. }
  3250. }
  3251. }
  3252. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3253. {
  3254. int err;
  3255. /* Turn off tap power management. */
  3256. /* Set Extended packet length bit */
  3257. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3258. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3259. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3260. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3261. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3262. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3263. udelay(40);
  3264. return err;
  3265. }
  3266. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3267. {
  3268. u32 advmsk, tgtadv, advertising;
  3269. advertising = tp->link_config.advertising;
  3270. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3271. advmsk = ADVERTISE_ALL;
  3272. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3273. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3274. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3275. }
  3276. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3277. return false;
  3278. if ((*lcladv & advmsk) != tgtadv)
  3279. return false;
  3280. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3281. u32 tg3_ctrl;
  3282. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3283. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3284. return false;
  3285. if (tgtadv &&
  3286. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3287. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
  3288. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3289. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3290. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3291. } else {
  3292. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3293. }
  3294. if (tg3_ctrl != tgtadv)
  3295. return false;
  3296. }
  3297. return true;
  3298. }
  3299. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3300. {
  3301. u32 lpeth = 0;
  3302. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3303. u32 val;
  3304. if (tg3_readphy(tp, MII_STAT1000, &val))
  3305. return false;
  3306. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3307. }
  3308. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3309. return false;
  3310. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3311. tp->link_config.rmt_adv = lpeth;
  3312. return true;
  3313. }
  3314. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3315. {
  3316. int current_link_up;
  3317. u32 bmsr, val;
  3318. u32 lcl_adv, rmt_adv;
  3319. u16 current_speed;
  3320. u8 current_duplex;
  3321. int i, err;
  3322. tw32(MAC_EVENT, 0);
  3323. tw32_f(MAC_STATUS,
  3324. (MAC_STATUS_SYNC_CHANGED |
  3325. MAC_STATUS_CFG_CHANGED |
  3326. MAC_STATUS_MI_COMPLETION |
  3327. MAC_STATUS_LNKSTATE_CHANGED));
  3328. udelay(40);
  3329. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3330. tw32_f(MAC_MI_MODE,
  3331. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3332. udelay(80);
  3333. }
  3334. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3335. /* Some third-party PHYs need to be reset on link going
  3336. * down.
  3337. */
  3338. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  3339. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  3340. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  3341. netif_carrier_ok(tp->dev)) {
  3342. tg3_readphy(tp, MII_BMSR, &bmsr);
  3343. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3344. !(bmsr & BMSR_LSTATUS))
  3345. force_reset = 1;
  3346. }
  3347. if (force_reset)
  3348. tg3_phy_reset(tp);
  3349. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3350. tg3_readphy(tp, MII_BMSR, &bmsr);
  3351. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3352. !tg3_flag(tp, INIT_COMPLETE))
  3353. bmsr = 0;
  3354. if (!(bmsr & BMSR_LSTATUS)) {
  3355. err = tg3_init_5401phy_dsp(tp);
  3356. if (err)
  3357. return err;
  3358. tg3_readphy(tp, MII_BMSR, &bmsr);
  3359. for (i = 0; i < 1000; i++) {
  3360. udelay(10);
  3361. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3362. (bmsr & BMSR_LSTATUS)) {
  3363. udelay(40);
  3364. break;
  3365. }
  3366. }
  3367. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3368. TG3_PHY_REV_BCM5401_B0 &&
  3369. !(bmsr & BMSR_LSTATUS) &&
  3370. tp->link_config.active_speed == SPEED_1000) {
  3371. err = tg3_phy_reset(tp);
  3372. if (!err)
  3373. err = tg3_init_5401phy_dsp(tp);
  3374. if (err)
  3375. return err;
  3376. }
  3377. }
  3378. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3379. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  3380. /* 5701 {A0,B0} CRC bug workaround */
  3381. tg3_writephy(tp, 0x15, 0x0a75);
  3382. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3383. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3384. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3385. }
  3386. /* Clear pending interrupts... */
  3387. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3388. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3389. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3390. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3391. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3392. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3393. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3394. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3395. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3396. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3397. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3398. else
  3399. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3400. }
  3401. current_link_up = 0;
  3402. current_speed = SPEED_UNKNOWN;
  3403. current_duplex = DUPLEX_UNKNOWN;
  3404. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3405. tp->link_config.rmt_adv = 0;
  3406. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3407. err = tg3_phy_auxctl_read(tp,
  3408. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3409. &val);
  3410. if (!err && !(val & (1 << 10))) {
  3411. tg3_phy_auxctl_write(tp,
  3412. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3413. val | (1 << 10));
  3414. goto relink;
  3415. }
  3416. }
  3417. bmsr = 0;
  3418. for (i = 0; i < 100; i++) {
  3419. tg3_readphy(tp, MII_BMSR, &bmsr);
  3420. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3421. (bmsr & BMSR_LSTATUS))
  3422. break;
  3423. udelay(40);
  3424. }
  3425. if (bmsr & BMSR_LSTATUS) {
  3426. u32 aux_stat, bmcr;
  3427. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3428. for (i = 0; i < 2000; i++) {
  3429. udelay(10);
  3430. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3431. aux_stat)
  3432. break;
  3433. }
  3434. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3435. &current_speed,
  3436. &current_duplex);
  3437. bmcr = 0;
  3438. for (i = 0; i < 200; i++) {
  3439. tg3_readphy(tp, MII_BMCR, &bmcr);
  3440. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3441. continue;
  3442. if (bmcr && bmcr != 0x7fff)
  3443. break;
  3444. udelay(10);
  3445. }
  3446. lcl_adv = 0;
  3447. rmt_adv = 0;
  3448. tp->link_config.active_speed = current_speed;
  3449. tp->link_config.active_duplex = current_duplex;
  3450. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3451. if ((bmcr & BMCR_ANENABLE) &&
  3452. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3453. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3454. current_link_up = 1;
  3455. } else {
  3456. if (!(bmcr & BMCR_ANENABLE) &&
  3457. tp->link_config.speed == current_speed &&
  3458. tp->link_config.duplex == current_duplex &&
  3459. tp->link_config.flowctrl ==
  3460. tp->link_config.active_flowctrl) {
  3461. current_link_up = 1;
  3462. }
  3463. }
  3464. if (current_link_up == 1 &&
  3465. tp->link_config.active_duplex == DUPLEX_FULL) {
  3466. u32 reg, bit;
  3467. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3468. reg = MII_TG3_FET_GEN_STAT;
  3469. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3470. } else {
  3471. reg = MII_TG3_EXT_STAT;
  3472. bit = MII_TG3_EXT_STAT_MDIX;
  3473. }
  3474. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3475. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3476. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3477. }
  3478. }
  3479. relink:
  3480. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3481. tg3_phy_copper_begin(tp);
  3482. tg3_readphy(tp, MII_BMSR, &bmsr);
  3483. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3484. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3485. current_link_up = 1;
  3486. }
  3487. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3488. if (current_link_up == 1) {
  3489. if (tp->link_config.active_speed == SPEED_100 ||
  3490. tp->link_config.active_speed == SPEED_10)
  3491. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3492. else
  3493. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3494. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3495. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3496. else
  3497. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3498. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3499. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3500. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3501. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  3502. if (current_link_up == 1 &&
  3503. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3504. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3505. else
  3506. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3507. }
  3508. /* ??? Without this setting Netgear GA302T PHY does not
  3509. * ??? send/receive packets...
  3510. */
  3511. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3512. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  3513. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3514. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3515. udelay(80);
  3516. }
  3517. tw32_f(MAC_MODE, tp->mac_mode);
  3518. udelay(40);
  3519. tg3_phy_eee_adjust(tp, current_link_up);
  3520. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3521. /* Polled via timer. */
  3522. tw32_f(MAC_EVENT, 0);
  3523. } else {
  3524. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3525. }
  3526. udelay(40);
  3527. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  3528. current_link_up == 1 &&
  3529. tp->link_config.active_speed == SPEED_1000 &&
  3530. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3531. udelay(120);
  3532. tw32_f(MAC_STATUS,
  3533. (MAC_STATUS_SYNC_CHANGED |
  3534. MAC_STATUS_CFG_CHANGED));
  3535. udelay(40);
  3536. tg3_write_mem(tp,
  3537. NIC_SRAM_FIRMWARE_MBOX,
  3538. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3539. }
  3540. /* Prevent send BD corruption. */
  3541. if (tg3_flag(tp, CLKREQ_BUG)) {
  3542. u16 oldlnkctl, newlnkctl;
  3543. pci_read_config_word(tp->pdev,
  3544. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  3545. &oldlnkctl);
  3546. if (tp->link_config.active_speed == SPEED_100 ||
  3547. tp->link_config.active_speed == SPEED_10)
  3548. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  3549. else
  3550. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  3551. if (newlnkctl != oldlnkctl)
  3552. pci_write_config_word(tp->pdev,
  3553. pci_pcie_cap(tp->pdev) +
  3554. PCI_EXP_LNKCTL, newlnkctl);
  3555. }
  3556. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3557. if (current_link_up)
  3558. netif_carrier_on(tp->dev);
  3559. else
  3560. netif_carrier_off(tp->dev);
  3561. tg3_link_report(tp);
  3562. }
  3563. return 0;
  3564. }
  3565. struct tg3_fiber_aneginfo {
  3566. int state;
  3567. #define ANEG_STATE_UNKNOWN 0
  3568. #define ANEG_STATE_AN_ENABLE 1
  3569. #define ANEG_STATE_RESTART_INIT 2
  3570. #define ANEG_STATE_RESTART 3
  3571. #define ANEG_STATE_DISABLE_LINK_OK 4
  3572. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3573. #define ANEG_STATE_ABILITY_DETECT 6
  3574. #define ANEG_STATE_ACK_DETECT_INIT 7
  3575. #define ANEG_STATE_ACK_DETECT 8
  3576. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3577. #define ANEG_STATE_COMPLETE_ACK 10
  3578. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3579. #define ANEG_STATE_IDLE_DETECT 12
  3580. #define ANEG_STATE_LINK_OK 13
  3581. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3582. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3583. u32 flags;
  3584. #define MR_AN_ENABLE 0x00000001
  3585. #define MR_RESTART_AN 0x00000002
  3586. #define MR_AN_COMPLETE 0x00000004
  3587. #define MR_PAGE_RX 0x00000008
  3588. #define MR_NP_LOADED 0x00000010
  3589. #define MR_TOGGLE_TX 0x00000020
  3590. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3591. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3592. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3593. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3594. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3595. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3596. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3597. #define MR_TOGGLE_RX 0x00002000
  3598. #define MR_NP_RX 0x00004000
  3599. #define MR_LINK_OK 0x80000000
  3600. unsigned long link_time, cur_time;
  3601. u32 ability_match_cfg;
  3602. int ability_match_count;
  3603. char ability_match, idle_match, ack_match;
  3604. u32 txconfig, rxconfig;
  3605. #define ANEG_CFG_NP 0x00000080
  3606. #define ANEG_CFG_ACK 0x00000040
  3607. #define ANEG_CFG_RF2 0x00000020
  3608. #define ANEG_CFG_RF1 0x00000010
  3609. #define ANEG_CFG_PS2 0x00000001
  3610. #define ANEG_CFG_PS1 0x00008000
  3611. #define ANEG_CFG_HD 0x00004000
  3612. #define ANEG_CFG_FD 0x00002000
  3613. #define ANEG_CFG_INVAL 0x00001f06
  3614. };
  3615. #define ANEG_OK 0
  3616. #define ANEG_DONE 1
  3617. #define ANEG_TIMER_ENAB 2
  3618. #define ANEG_FAILED -1
  3619. #define ANEG_STATE_SETTLE_TIME 10000
  3620. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3621. struct tg3_fiber_aneginfo *ap)
  3622. {
  3623. u16 flowctrl;
  3624. unsigned long delta;
  3625. u32 rx_cfg_reg;
  3626. int ret;
  3627. if (ap->state == ANEG_STATE_UNKNOWN) {
  3628. ap->rxconfig = 0;
  3629. ap->link_time = 0;
  3630. ap->cur_time = 0;
  3631. ap->ability_match_cfg = 0;
  3632. ap->ability_match_count = 0;
  3633. ap->ability_match = 0;
  3634. ap->idle_match = 0;
  3635. ap->ack_match = 0;
  3636. }
  3637. ap->cur_time++;
  3638. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3639. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3640. if (rx_cfg_reg != ap->ability_match_cfg) {
  3641. ap->ability_match_cfg = rx_cfg_reg;
  3642. ap->ability_match = 0;
  3643. ap->ability_match_count = 0;
  3644. } else {
  3645. if (++ap->ability_match_count > 1) {
  3646. ap->ability_match = 1;
  3647. ap->ability_match_cfg = rx_cfg_reg;
  3648. }
  3649. }
  3650. if (rx_cfg_reg & ANEG_CFG_ACK)
  3651. ap->ack_match = 1;
  3652. else
  3653. ap->ack_match = 0;
  3654. ap->idle_match = 0;
  3655. } else {
  3656. ap->idle_match = 1;
  3657. ap->ability_match_cfg = 0;
  3658. ap->ability_match_count = 0;
  3659. ap->ability_match = 0;
  3660. ap->ack_match = 0;
  3661. rx_cfg_reg = 0;
  3662. }
  3663. ap->rxconfig = rx_cfg_reg;
  3664. ret = ANEG_OK;
  3665. switch (ap->state) {
  3666. case ANEG_STATE_UNKNOWN:
  3667. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3668. ap->state = ANEG_STATE_AN_ENABLE;
  3669. /* fallthru */
  3670. case ANEG_STATE_AN_ENABLE:
  3671. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3672. if (ap->flags & MR_AN_ENABLE) {
  3673. ap->link_time = 0;
  3674. ap->cur_time = 0;
  3675. ap->ability_match_cfg = 0;
  3676. ap->ability_match_count = 0;
  3677. ap->ability_match = 0;
  3678. ap->idle_match = 0;
  3679. ap->ack_match = 0;
  3680. ap->state = ANEG_STATE_RESTART_INIT;
  3681. } else {
  3682. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3683. }
  3684. break;
  3685. case ANEG_STATE_RESTART_INIT:
  3686. ap->link_time = ap->cur_time;
  3687. ap->flags &= ~(MR_NP_LOADED);
  3688. ap->txconfig = 0;
  3689. tw32(MAC_TX_AUTO_NEG, 0);
  3690. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3691. tw32_f(MAC_MODE, tp->mac_mode);
  3692. udelay(40);
  3693. ret = ANEG_TIMER_ENAB;
  3694. ap->state = ANEG_STATE_RESTART;
  3695. /* fallthru */
  3696. case ANEG_STATE_RESTART:
  3697. delta = ap->cur_time - ap->link_time;
  3698. if (delta > ANEG_STATE_SETTLE_TIME)
  3699. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3700. else
  3701. ret = ANEG_TIMER_ENAB;
  3702. break;
  3703. case ANEG_STATE_DISABLE_LINK_OK:
  3704. ret = ANEG_DONE;
  3705. break;
  3706. case ANEG_STATE_ABILITY_DETECT_INIT:
  3707. ap->flags &= ~(MR_TOGGLE_TX);
  3708. ap->txconfig = ANEG_CFG_FD;
  3709. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3710. if (flowctrl & ADVERTISE_1000XPAUSE)
  3711. ap->txconfig |= ANEG_CFG_PS1;
  3712. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3713. ap->txconfig |= ANEG_CFG_PS2;
  3714. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3715. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3716. tw32_f(MAC_MODE, tp->mac_mode);
  3717. udelay(40);
  3718. ap->state = ANEG_STATE_ABILITY_DETECT;
  3719. break;
  3720. case ANEG_STATE_ABILITY_DETECT:
  3721. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3722. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3723. break;
  3724. case ANEG_STATE_ACK_DETECT_INIT:
  3725. ap->txconfig |= ANEG_CFG_ACK;
  3726. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3727. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3728. tw32_f(MAC_MODE, tp->mac_mode);
  3729. udelay(40);
  3730. ap->state = ANEG_STATE_ACK_DETECT;
  3731. /* fallthru */
  3732. case ANEG_STATE_ACK_DETECT:
  3733. if (ap->ack_match != 0) {
  3734. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3735. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3736. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3737. } else {
  3738. ap->state = ANEG_STATE_AN_ENABLE;
  3739. }
  3740. } else if (ap->ability_match != 0 &&
  3741. ap->rxconfig == 0) {
  3742. ap->state = ANEG_STATE_AN_ENABLE;
  3743. }
  3744. break;
  3745. case ANEG_STATE_COMPLETE_ACK_INIT:
  3746. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3747. ret = ANEG_FAILED;
  3748. break;
  3749. }
  3750. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3751. MR_LP_ADV_HALF_DUPLEX |
  3752. MR_LP_ADV_SYM_PAUSE |
  3753. MR_LP_ADV_ASYM_PAUSE |
  3754. MR_LP_ADV_REMOTE_FAULT1 |
  3755. MR_LP_ADV_REMOTE_FAULT2 |
  3756. MR_LP_ADV_NEXT_PAGE |
  3757. MR_TOGGLE_RX |
  3758. MR_NP_RX);
  3759. if (ap->rxconfig & ANEG_CFG_FD)
  3760. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3761. if (ap->rxconfig & ANEG_CFG_HD)
  3762. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3763. if (ap->rxconfig & ANEG_CFG_PS1)
  3764. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3765. if (ap->rxconfig & ANEG_CFG_PS2)
  3766. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3767. if (ap->rxconfig & ANEG_CFG_RF1)
  3768. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3769. if (ap->rxconfig & ANEG_CFG_RF2)
  3770. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3771. if (ap->rxconfig & ANEG_CFG_NP)
  3772. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3773. ap->link_time = ap->cur_time;
  3774. ap->flags ^= (MR_TOGGLE_TX);
  3775. if (ap->rxconfig & 0x0008)
  3776. ap->flags |= MR_TOGGLE_RX;
  3777. if (ap->rxconfig & ANEG_CFG_NP)
  3778. ap->flags |= MR_NP_RX;
  3779. ap->flags |= MR_PAGE_RX;
  3780. ap->state = ANEG_STATE_COMPLETE_ACK;
  3781. ret = ANEG_TIMER_ENAB;
  3782. break;
  3783. case ANEG_STATE_COMPLETE_ACK:
  3784. if (ap->ability_match != 0 &&
  3785. ap->rxconfig == 0) {
  3786. ap->state = ANEG_STATE_AN_ENABLE;
  3787. break;
  3788. }
  3789. delta = ap->cur_time - ap->link_time;
  3790. if (delta > ANEG_STATE_SETTLE_TIME) {
  3791. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3792. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3793. } else {
  3794. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3795. !(ap->flags & MR_NP_RX)) {
  3796. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3797. } else {
  3798. ret = ANEG_FAILED;
  3799. }
  3800. }
  3801. }
  3802. break;
  3803. case ANEG_STATE_IDLE_DETECT_INIT:
  3804. ap->link_time = ap->cur_time;
  3805. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3806. tw32_f(MAC_MODE, tp->mac_mode);
  3807. udelay(40);
  3808. ap->state = ANEG_STATE_IDLE_DETECT;
  3809. ret = ANEG_TIMER_ENAB;
  3810. break;
  3811. case ANEG_STATE_IDLE_DETECT:
  3812. if (ap->ability_match != 0 &&
  3813. ap->rxconfig == 0) {
  3814. ap->state = ANEG_STATE_AN_ENABLE;
  3815. break;
  3816. }
  3817. delta = ap->cur_time - ap->link_time;
  3818. if (delta > ANEG_STATE_SETTLE_TIME) {
  3819. /* XXX another gem from the Broadcom driver :( */
  3820. ap->state = ANEG_STATE_LINK_OK;
  3821. }
  3822. break;
  3823. case ANEG_STATE_LINK_OK:
  3824. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3825. ret = ANEG_DONE;
  3826. break;
  3827. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3828. /* ??? unimplemented */
  3829. break;
  3830. case ANEG_STATE_NEXT_PAGE_WAIT:
  3831. /* ??? unimplemented */
  3832. break;
  3833. default:
  3834. ret = ANEG_FAILED;
  3835. break;
  3836. }
  3837. return ret;
  3838. }
  3839. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3840. {
  3841. int res = 0;
  3842. struct tg3_fiber_aneginfo aninfo;
  3843. int status = ANEG_FAILED;
  3844. unsigned int tick;
  3845. u32 tmp;
  3846. tw32_f(MAC_TX_AUTO_NEG, 0);
  3847. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3848. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3849. udelay(40);
  3850. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3851. udelay(40);
  3852. memset(&aninfo, 0, sizeof(aninfo));
  3853. aninfo.flags |= MR_AN_ENABLE;
  3854. aninfo.state = ANEG_STATE_UNKNOWN;
  3855. aninfo.cur_time = 0;
  3856. tick = 0;
  3857. while (++tick < 195000) {
  3858. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3859. if (status == ANEG_DONE || status == ANEG_FAILED)
  3860. break;
  3861. udelay(1);
  3862. }
  3863. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3864. tw32_f(MAC_MODE, tp->mac_mode);
  3865. udelay(40);
  3866. *txflags = aninfo.txconfig;
  3867. *rxflags = aninfo.flags;
  3868. if (status == ANEG_DONE &&
  3869. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3870. MR_LP_ADV_FULL_DUPLEX)))
  3871. res = 1;
  3872. return res;
  3873. }
  3874. static void tg3_init_bcm8002(struct tg3 *tp)
  3875. {
  3876. u32 mac_status = tr32(MAC_STATUS);
  3877. int i;
  3878. /* Reset when initting first time or we have a link. */
  3879. if (tg3_flag(tp, INIT_COMPLETE) &&
  3880. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3881. return;
  3882. /* Set PLL lock range. */
  3883. tg3_writephy(tp, 0x16, 0x8007);
  3884. /* SW reset */
  3885. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3886. /* Wait for reset to complete. */
  3887. /* XXX schedule_timeout() ... */
  3888. for (i = 0; i < 500; i++)
  3889. udelay(10);
  3890. /* Config mode; select PMA/Ch 1 regs. */
  3891. tg3_writephy(tp, 0x10, 0x8411);
  3892. /* Enable auto-lock and comdet, select txclk for tx. */
  3893. tg3_writephy(tp, 0x11, 0x0a10);
  3894. tg3_writephy(tp, 0x18, 0x00a0);
  3895. tg3_writephy(tp, 0x16, 0x41ff);
  3896. /* Assert and deassert POR. */
  3897. tg3_writephy(tp, 0x13, 0x0400);
  3898. udelay(40);
  3899. tg3_writephy(tp, 0x13, 0x0000);
  3900. tg3_writephy(tp, 0x11, 0x0a50);
  3901. udelay(40);
  3902. tg3_writephy(tp, 0x11, 0x0a10);
  3903. /* Wait for signal to stabilize */
  3904. /* XXX schedule_timeout() ... */
  3905. for (i = 0; i < 15000; i++)
  3906. udelay(10);
  3907. /* Deselect the channel register so we can read the PHYID
  3908. * later.
  3909. */
  3910. tg3_writephy(tp, 0x10, 0x8011);
  3911. }
  3912. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3913. {
  3914. u16 flowctrl;
  3915. u32 sg_dig_ctrl, sg_dig_status;
  3916. u32 serdes_cfg, expected_sg_dig_ctrl;
  3917. int workaround, port_a;
  3918. int current_link_up;
  3919. serdes_cfg = 0;
  3920. expected_sg_dig_ctrl = 0;
  3921. workaround = 0;
  3922. port_a = 1;
  3923. current_link_up = 0;
  3924. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3925. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3926. workaround = 1;
  3927. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3928. port_a = 0;
  3929. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3930. /* preserve bits 20-23 for voltage regulator */
  3931. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3932. }
  3933. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3934. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3935. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3936. if (workaround) {
  3937. u32 val = serdes_cfg;
  3938. if (port_a)
  3939. val |= 0xc010000;
  3940. else
  3941. val |= 0x4010000;
  3942. tw32_f(MAC_SERDES_CFG, val);
  3943. }
  3944. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3945. }
  3946. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3947. tg3_setup_flow_control(tp, 0, 0);
  3948. current_link_up = 1;
  3949. }
  3950. goto out;
  3951. }
  3952. /* Want auto-negotiation. */
  3953. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3954. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3955. if (flowctrl & ADVERTISE_1000XPAUSE)
  3956. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3957. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3958. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3959. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3960. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3961. tp->serdes_counter &&
  3962. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3963. MAC_STATUS_RCVD_CFG)) ==
  3964. MAC_STATUS_PCS_SYNCED)) {
  3965. tp->serdes_counter--;
  3966. current_link_up = 1;
  3967. goto out;
  3968. }
  3969. restart_autoneg:
  3970. if (workaround)
  3971. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3972. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3973. udelay(5);
  3974. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3975. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3976. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3977. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3978. MAC_STATUS_SIGNAL_DET)) {
  3979. sg_dig_status = tr32(SG_DIG_STATUS);
  3980. mac_status = tr32(MAC_STATUS);
  3981. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3982. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3983. u32 local_adv = 0, remote_adv = 0;
  3984. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3985. local_adv |= ADVERTISE_1000XPAUSE;
  3986. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3987. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3988. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3989. remote_adv |= LPA_1000XPAUSE;
  3990. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3991. remote_adv |= LPA_1000XPAUSE_ASYM;
  3992. tp->link_config.rmt_adv =
  3993. mii_adv_to_ethtool_adv_x(remote_adv);
  3994. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3995. current_link_up = 1;
  3996. tp->serdes_counter = 0;
  3997. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3998. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3999. if (tp->serdes_counter)
  4000. tp->serdes_counter--;
  4001. else {
  4002. if (workaround) {
  4003. u32 val = serdes_cfg;
  4004. if (port_a)
  4005. val |= 0xc010000;
  4006. else
  4007. val |= 0x4010000;
  4008. tw32_f(MAC_SERDES_CFG, val);
  4009. }
  4010. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4011. udelay(40);
  4012. /* Link parallel detection - link is up */
  4013. /* only if we have PCS_SYNC and not */
  4014. /* receiving config code words */
  4015. mac_status = tr32(MAC_STATUS);
  4016. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4017. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4018. tg3_setup_flow_control(tp, 0, 0);
  4019. current_link_up = 1;
  4020. tp->phy_flags |=
  4021. TG3_PHYFLG_PARALLEL_DETECT;
  4022. tp->serdes_counter =
  4023. SERDES_PARALLEL_DET_TIMEOUT;
  4024. } else
  4025. goto restart_autoneg;
  4026. }
  4027. }
  4028. } else {
  4029. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4030. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4031. }
  4032. out:
  4033. return current_link_up;
  4034. }
  4035. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4036. {
  4037. int current_link_up = 0;
  4038. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4039. goto out;
  4040. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4041. u32 txflags, rxflags;
  4042. int i;
  4043. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4044. u32 local_adv = 0, remote_adv = 0;
  4045. if (txflags & ANEG_CFG_PS1)
  4046. local_adv |= ADVERTISE_1000XPAUSE;
  4047. if (txflags & ANEG_CFG_PS2)
  4048. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4049. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4050. remote_adv |= LPA_1000XPAUSE;
  4051. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4052. remote_adv |= LPA_1000XPAUSE_ASYM;
  4053. tp->link_config.rmt_adv =
  4054. mii_adv_to_ethtool_adv_x(remote_adv);
  4055. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4056. current_link_up = 1;
  4057. }
  4058. for (i = 0; i < 30; i++) {
  4059. udelay(20);
  4060. tw32_f(MAC_STATUS,
  4061. (MAC_STATUS_SYNC_CHANGED |
  4062. MAC_STATUS_CFG_CHANGED));
  4063. udelay(40);
  4064. if ((tr32(MAC_STATUS) &
  4065. (MAC_STATUS_SYNC_CHANGED |
  4066. MAC_STATUS_CFG_CHANGED)) == 0)
  4067. break;
  4068. }
  4069. mac_status = tr32(MAC_STATUS);
  4070. if (current_link_up == 0 &&
  4071. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4072. !(mac_status & MAC_STATUS_RCVD_CFG))
  4073. current_link_up = 1;
  4074. } else {
  4075. tg3_setup_flow_control(tp, 0, 0);
  4076. /* Forcing 1000FD link up. */
  4077. current_link_up = 1;
  4078. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4079. udelay(40);
  4080. tw32_f(MAC_MODE, tp->mac_mode);
  4081. udelay(40);
  4082. }
  4083. out:
  4084. return current_link_up;
  4085. }
  4086. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  4087. {
  4088. u32 orig_pause_cfg;
  4089. u16 orig_active_speed;
  4090. u8 orig_active_duplex;
  4091. u32 mac_status;
  4092. int current_link_up;
  4093. int i;
  4094. orig_pause_cfg = tp->link_config.active_flowctrl;
  4095. orig_active_speed = tp->link_config.active_speed;
  4096. orig_active_duplex = tp->link_config.active_duplex;
  4097. if (!tg3_flag(tp, HW_AUTONEG) &&
  4098. netif_carrier_ok(tp->dev) &&
  4099. tg3_flag(tp, INIT_COMPLETE)) {
  4100. mac_status = tr32(MAC_STATUS);
  4101. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4102. MAC_STATUS_SIGNAL_DET |
  4103. MAC_STATUS_CFG_CHANGED |
  4104. MAC_STATUS_RCVD_CFG);
  4105. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4106. MAC_STATUS_SIGNAL_DET)) {
  4107. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4108. MAC_STATUS_CFG_CHANGED));
  4109. return 0;
  4110. }
  4111. }
  4112. tw32_f(MAC_TX_AUTO_NEG, 0);
  4113. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4114. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4115. tw32_f(MAC_MODE, tp->mac_mode);
  4116. udelay(40);
  4117. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4118. tg3_init_bcm8002(tp);
  4119. /* Enable link change event even when serdes polling. */
  4120. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4121. udelay(40);
  4122. current_link_up = 0;
  4123. tp->link_config.rmt_adv = 0;
  4124. mac_status = tr32(MAC_STATUS);
  4125. if (tg3_flag(tp, HW_AUTONEG))
  4126. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4127. else
  4128. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4129. tp->napi[0].hw_status->status =
  4130. (SD_STATUS_UPDATED |
  4131. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4132. for (i = 0; i < 100; i++) {
  4133. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4134. MAC_STATUS_CFG_CHANGED));
  4135. udelay(5);
  4136. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4137. MAC_STATUS_CFG_CHANGED |
  4138. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4139. break;
  4140. }
  4141. mac_status = tr32(MAC_STATUS);
  4142. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4143. current_link_up = 0;
  4144. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4145. tp->serdes_counter == 0) {
  4146. tw32_f(MAC_MODE, (tp->mac_mode |
  4147. MAC_MODE_SEND_CONFIGS));
  4148. udelay(1);
  4149. tw32_f(MAC_MODE, tp->mac_mode);
  4150. }
  4151. }
  4152. if (current_link_up == 1) {
  4153. tp->link_config.active_speed = SPEED_1000;
  4154. tp->link_config.active_duplex = DUPLEX_FULL;
  4155. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4156. LED_CTRL_LNKLED_OVERRIDE |
  4157. LED_CTRL_1000MBPS_ON));
  4158. } else {
  4159. tp->link_config.active_speed = SPEED_UNKNOWN;
  4160. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4161. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4162. LED_CTRL_LNKLED_OVERRIDE |
  4163. LED_CTRL_TRAFFIC_OVERRIDE));
  4164. }
  4165. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4166. if (current_link_up)
  4167. netif_carrier_on(tp->dev);
  4168. else
  4169. netif_carrier_off(tp->dev);
  4170. tg3_link_report(tp);
  4171. } else {
  4172. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4173. if (orig_pause_cfg != now_pause_cfg ||
  4174. orig_active_speed != tp->link_config.active_speed ||
  4175. orig_active_duplex != tp->link_config.active_duplex)
  4176. tg3_link_report(tp);
  4177. }
  4178. return 0;
  4179. }
  4180. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4181. {
  4182. int current_link_up, err = 0;
  4183. u32 bmsr, bmcr;
  4184. u16 current_speed;
  4185. u8 current_duplex;
  4186. u32 local_adv, remote_adv;
  4187. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4188. tw32_f(MAC_MODE, tp->mac_mode);
  4189. udelay(40);
  4190. tw32(MAC_EVENT, 0);
  4191. tw32_f(MAC_STATUS,
  4192. (MAC_STATUS_SYNC_CHANGED |
  4193. MAC_STATUS_CFG_CHANGED |
  4194. MAC_STATUS_MI_COMPLETION |
  4195. MAC_STATUS_LNKSTATE_CHANGED));
  4196. udelay(40);
  4197. if (force_reset)
  4198. tg3_phy_reset(tp);
  4199. current_link_up = 0;
  4200. current_speed = SPEED_UNKNOWN;
  4201. current_duplex = DUPLEX_UNKNOWN;
  4202. tp->link_config.rmt_adv = 0;
  4203. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4204. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4205. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  4206. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4207. bmsr |= BMSR_LSTATUS;
  4208. else
  4209. bmsr &= ~BMSR_LSTATUS;
  4210. }
  4211. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4212. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4213. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4214. /* do nothing, just check for link up at the end */
  4215. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4216. u32 adv, newadv;
  4217. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4218. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4219. ADVERTISE_1000XPAUSE |
  4220. ADVERTISE_1000XPSE_ASYM |
  4221. ADVERTISE_SLCT);
  4222. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4223. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4224. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4225. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4226. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4227. tg3_writephy(tp, MII_BMCR, bmcr);
  4228. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4229. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4230. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4231. return err;
  4232. }
  4233. } else {
  4234. u32 new_bmcr;
  4235. bmcr &= ~BMCR_SPEED1000;
  4236. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4237. if (tp->link_config.duplex == DUPLEX_FULL)
  4238. new_bmcr |= BMCR_FULLDPLX;
  4239. if (new_bmcr != bmcr) {
  4240. /* BMCR_SPEED1000 is a reserved bit that needs
  4241. * to be set on write.
  4242. */
  4243. new_bmcr |= BMCR_SPEED1000;
  4244. /* Force a linkdown */
  4245. if (netif_carrier_ok(tp->dev)) {
  4246. u32 adv;
  4247. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4248. adv &= ~(ADVERTISE_1000XFULL |
  4249. ADVERTISE_1000XHALF |
  4250. ADVERTISE_SLCT);
  4251. tg3_writephy(tp, MII_ADVERTISE, adv);
  4252. tg3_writephy(tp, MII_BMCR, bmcr |
  4253. BMCR_ANRESTART |
  4254. BMCR_ANENABLE);
  4255. udelay(10);
  4256. netif_carrier_off(tp->dev);
  4257. }
  4258. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4259. bmcr = new_bmcr;
  4260. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4261. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4262. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  4263. ASIC_REV_5714) {
  4264. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4265. bmsr |= BMSR_LSTATUS;
  4266. else
  4267. bmsr &= ~BMSR_LSTATUS;
  4268. }
  4269. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4270. }
  4271. }
  4272. if (bmsr & BMSR_LSTATUS) {
  4273. current_speed = SPEED_1000;
  4274. current_link_up = 1;
  4275. if (bmcr & BMCR_FULLDPLX)
  4276. current_duplex = DUPLEX_FULL;
  4277. else
  4278. current_duplex = DUPLEX_HALF;
  4279. local_adv = 0;
  4280. remote_adv = 0;
  4281. if (bmcr & BMCR_ANENABLE) {
  4282. u32 common;
  4283. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4284. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4285. common = local_adv & remote_adv;
  4286. if (common & (ADVERTISE_1000XHALF |
  4287. ADVERTISE_1000XFULL)) {
  4288. if (common & ADVERTISE_1000XFULL)
  4289. current_duplex = DUPLEX_FULL;
  4290. else
  4291. current_duplex = DUPLEX_HALF;
  4292. tp->link_config.rmt_adv =
  4293. mii_adv_to_ethtool_adv_x(remote_adv);
  4294. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4295. /* Link is up via parallel detect */
  4296. } else {
  4297. current_link_up = 0;
  4298. }
  4299. }
  4300. }
  4301. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4302. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4303. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4304. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4305. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4306. tw32_f(MAC_MODE, tp->mac_mode);
  4307. udelay(40);
  4308. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4309. tp->link_config.active_speed = current_speed;
  4310. tp->link_config.active_duplex = current_duplex;
  4311. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4312. if (current_link_up)
  4313. netif_carrier_on(tp->dev);
  4314. else {
  4315. netif_carrier_off(tp->dev);
  4316. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4317. }
  4318. tg3_link_report(tp);
  4319. }
  4320. return err;
  4321. }
  4322. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4323. {
  4324. if (tp->serdes_counter) {
  4325. /* Give autoneg time to complete. */
  4326. tp->serdes_counter--;
  4327. return;
  4328. }
  4329. if (!netif_carrier_ok(tp->dev) &&
  4330. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4331. u32 bmcr;
  4332. tg3_readphy(tp, MII_BMCR, &bmcr);
  4333. if (bmcr & BMCR_ANENABLE) {
  4334. u32 phy1, phy2;
  4335. /* Select shadow register 0x1f */
  4336. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4337. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4338. /* Select expansion interrupt status register */
  4339. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4340. MII_TG3_DSP_EXP1_INT_STAT);
  4341. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4342. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4343. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4344. /* We have signal detect and not receiving
  4345. * config code words, link is up by parallel
  4346. * detection.
  4347. */
  4348. bmcr &= ~BMCR_ANENABLE;
  4349. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4350. tg3_writephy(tp, MII_BMCR, bmcr);
  4351. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4352. }
  4353. }
  4354. } else if (netif_carrier_ok(tp->dev) &&
  4355. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4356. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4357. u32 phy2;
  4358. /* Select expansion interrupt status register */
  4359. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4360. MII_TG3_DSP_EXP1_INT_STAT);
  4361. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4362. if (phy2 & 0x20) {
  4363. u32 bmcr;
  4364. /* Config code words received, turn on autoneg. */
  4365. tg3_readphy(tp, MII_BMCR, &bmcr);
  4366. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4367. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4368. }
  4369. }
  4370. }
  4371. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4372. {
  4373. u32 val;
  4374. int err;
  4375. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4376. err = tg3_setup_fiber_phy(tp, force_reset);
  4377. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4378. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4379. else
  4380. err = tg3_setup_copper_phy(tp, force_reset);
  4381. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  4382. u32 scale;
  4383. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4384. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4385. scale = 65;
  4386. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4387. scale = 6;
  4388. else
  4389. scale = 12;
  4390. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4391. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4392. tw32(GRC_MISC_CFG, val);
  4393. }
  4394. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4395. (6 << TX_LENGTHS_IPG_SHIFT);
  4396. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  4397. val |= tr32(MAC_TX_LENGTHS) &
  4398. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4399. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4400. if (tp->link_config.active_speed == SPEED_1000 &&
  4401. tp->link_config.active_duplex == DUPLEX_HALF)
  4402. tw32(MAC_TX_LENGTHS, val |
  4403. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4404. else
  4405. tw32(MAC_TX_LENGTHS, val |
  4406. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4407. if (!tg3_flag(tp, 5705_PLUS)) {
  4408. if (netif_carrier_ok(tp->dev)) {
  4409. tw32(HOSTCC_STAT_COAL_TICKS,
  4410. tp->coal.stats_block_coalesce_usecs);
  4411. } else {
  4412. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4413. }
  4414. }
  4415. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4416. val = tr32(PCIE_PWR_MGMT_THRESH);
  4417. if (!netif_carrier_ok(tp->dev))
  4418. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4419. tp->pwrmgmt_thresh;
  4420. else
  4421. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4422. tw32(PCIE_PWR_MGMT_THRESH, val);
  4423. }
  4424. return err;
  4425. }
  4426. static inline int tg3_irq_sync(struct tg3 *tp)
  4427. {
  4428. return tp->irq_sync;
  4429. }
  4430. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4431. {
  4432. int i;
  4433. dst = (u32 *)((u8 *)dst + off);
  4434. for (i = 0; i < len; i += sizeof(u32))
  4435. *dst++ = tr32(off + i);
  4436. }
  4437. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4438. {
  4439. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4440. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4441. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4442. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4443. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4444. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4445. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4446. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4447. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4448. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4449. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4450. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4451. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4452. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4453. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4454. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4455. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4456. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4457. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4458. if (tg3_flag(tp, SUPPORT_MSIX))
  4459. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4460. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4461. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4462. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4463. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4464. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4465. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4466. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4467. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4468. if (!tg3_flag(tp, 5705_PLUS)) {
  4469. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4470. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4471. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4472. }
  4473. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4474. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4475. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4476. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4477. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4478. if (tg3_flag(tp, NVRAM))
  4479. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4480. }
  4481. static void tg3_dump_state(struct tg3 *tp)
  4482. {
  4483. int i;
  4484. u32 *regs;
  4485. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4486. if (!regs) {
  4487. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  4488. return;
  4489. }
  4490. if (tg3_flag(tp, PCI_EXPRESS)) {
  4491. /* Read up to but not including private PCI registers */
  4492. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4493. regs[i / sizeof(u32)] = tr32(i);
  4494. } else
  4495. tg3_dump_legacy_regs(tp, regs);
  4496. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4497. if (!regs[i + 0] && !regs[i + 1] &&
  4498. !regs[i + 2] && !regs[i + 3])
  4499. continue;
  4500. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4501. i * 4,
  4502. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4503. }
  4504. kfree(regs);
  4505. for (i = 0; i < tp->irq_cnt; i++) {
  4506. struct tg3_napi *tnapi = &tp->napi[i];
  4507. /* SW status block */
  4508. netdev_err(tp->dev,
  4509. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4510. i,
  4511. tnapi->hw_status->status,
  4512. tnapi->hw_status->status_tag,
  4513. tnapi->hw_status->rx_jumbo_consumer,
  4514. tnapi->hw_status->rx_consumer,
  4515. tnapi->hw_status->rx_mini_consumer,
  4516. tnapi->hw_status->idx[0].rx_producer,
  4517. tnapi->hw_status->idx[0].tx_consumer);
  4518. netdev_err(tp->dev,
  4519. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4520. i,
  4521. tnapi->last_tag, tnapi->last_irq_tag,
  4522. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4523. tnapi->rx_rcb_ptr,
  4524. tnapi->prodring.rx_std_prod_idx,
  4525. tnapi->prodring.rx_std_cons_idx,
  4526. tnapi->prodring.rx_jmb_prod_idx,
  4527. tnapi->prodring.rx_jmb_cons_idx);
  4528. }
  4529. }
  4530. /* This is called whenever we suspect that the system chipset is re-
  4531. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4532. * is bogus tx completions. We try to recover by setting the
  4533. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4534. * in the workqueue.
  4535. */
  4536. static void tg3_tx_recover(struct tg3 *tp)
  4537. {
  4538. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4539. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4540. netdev_warn(tp->dev,
  4541. "The system may be re-ordering memory-mapped I/O "
  4542. "cycles to the network device, attempting to recover. "
  4543. "Please report the problem to the driver maintainer "
  4544. "and include system chipset information.\n");
  4545. spin_lock(&tp->lock);
  4546. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4547. spin_unlock(&tp->lock);
  4548. }
  4549. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4550. {
  4551. /* Tell compiler to fetch tx indices from memory. */
  4552. barrier();
  4553. return tnapi->tx_pending -
  4554. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4555. }
  4556. /* Tigon3 never reports partial packet sends. So we do not
  4557. * need special logic to handle SKBs that have not had all
  4558. * of their frags sent yet, like SunGEM does.
  4559. */
  4560. static void tg3_tx(struct tg3_napi *tnapi)
  4561. {
  4562. struct tg3 *tp = tnapi->tp;
  4563. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4564. u32 sw_idx = tnapi->tx_cons;
  4565. struct netdev_queue *txq;
  4566. int index = tnapi - tp->napi;
  4567. unsigned int pkts_compl = 0, bytes_compl = 0;
  4568. if (tg3_flag(tp, ENABLE_TSS))
  4569. index--;
  4570. txq = netdev_get_tx_queue(tp->dev, index);
  4571. while (sw_idx != hw_idx) {
  4572. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4573. struct sk_buff *skb = ri->skb;
  4574. int i, tx_bug = 0;
  4575. if (unlikely(skb == NULL)) {
  4576. tg3_tx_recover(tp);
  4577. return;
  4578. }
  4579. pci_unmap_single(tp->pdev,
  4580. dma_unmap_addr(ri, mapping),
  4581. skb_headlen(skb),
  4582. PCI_DMA_TODEVICE);
  4583. ri->skb = NULL;
  4584. while (ri->fragmented) {
  4585. ri->fragmented = false;
  4586. sw_idx = NEXT_TX(sw_idx);
  4587. ri = &tnapi->tx_buffers[sw_idx];
  4588. }
  4589. sw_idx = NEXT_TX(sw_idx);
  4590. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4591. ri = &tnapi->tx_buffers[sw_idx];
  4592. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4593. tx_bug = 1;
  4594. pci_unmap_page(tp->pdev,
  4595. dma_unmap_addr(ri, mapping),
  4596. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  4597. PCI_DMA_TODEVICE);
  4598. while (ri->fragmented) {
  4599. ri->fragmented = false;
  4600. sw_idx = NEXT_TX(sw_idx);
  4601. ri = &tnapi->tx_buffers[sw_idx];
  4602. }
  4603. sw_idx = NEXT_TX(sw_idx);
  4604. }
  4605. pkts_compl++;
  4606. bytes_compl += skb->len;
  4607. dev_kfree_skb(skb);
  4608. if (unlikely(tx_bug)) {
  4609. tg3_tx_recover(tp);
  4610. return;
  4611. }
  4612. }
  4613. netdev_completed_queue(tp->dev, pkts_compl, bytes_compl);
  4614. tnapi->tx_cons = sw_idx;
  4615. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4616. * before checking for netif_queue_stopped(). Without the
  4617. * memory barrier, there is a small possibility that tg3_start_xmit()
  4618. * will miss it and cause the queue to be stopped forever.
  4619. */
  4620. smp_mb();
  4621. if (unlikely(netif_tx_queue_stopped(txq) &&
  4622. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4623. __netif_tx_lock(txq, smp_processor_id());
  4624. if (netif_tx_queue_stopped(txq) &&
  4625. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4626. netif_tx_wake_queue(txq);
  4627. __netif_tx_unlock(txq);
  4628. }
  4629. }
  4630. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4631. {
  4632. if (!ri->data)
  4633. return;
  4634. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4635. map_sz, PCI_DMA_FROMDEVICE);
  4636. kfree(ri->data);
  4637. ri->data = NULL;
  4638. }
  4639. /* Returns size of skb allocated or < 0 on error.
  4640. *
  4641. * We only need to fill in the address because the other members
  4642. * of the RX descriptor are invariant, see tg3_init_rings.
  4643. *
  4644. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4645. * posting buffers we only dirty the first cache line of the RX
  4646. * descriptor (containing the address). Whereas for the RX status
  4647. * buffers the cpu only reads the last cacheline of the RX descriptor
  4648. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4649. */
  4650. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4651. u32 opaque_key, u32 dest_idx_unmasked)
  4652. {
  4653. struct tg3_rx_buffer_desc *desc;
  4654. struct ring_info *map;
  4655. u8 *data;
  4656. dma_addr_t mapping;
  4657. int skb_size, data_size, dest_idx;
  4658. switch (opaque_key) {
  4659. case RXD_OPAQUE_RING_STD:
  4660. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4661. desc = &tpr->rx_std[dest_idx];
  4662. map = &tpr->rx_std_buffers[dest_idx];
  4663. data_size = tp->rx_pkt_map_sz;
  4664. break;
  4665. case RXD_OPAQUE_RING_JUMBO:
  4666. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4667. desc = &tpr->rx_jmb[dest_idx].std;
  4668. map = &tpr->rx_jmb_buffers[dest_idx];
  4669. data_size = TG3_RX_JMB_MAP_SZ;
  4670. break;
  4671. default:
  4672. return -EINVAL;
  4673. }
  4674. /* Do not overwrite any of the map or rp information
  4675. * until we are sure we can commit to a new buffer.
  4676. *
  4677. * Callers depend upon this behavior and assume that
  4678. * we leave everything unchanged if we fail.
  4679. */
  4680. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  4681. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4682. data = kmalloc(skb_size, GFP_ATOMIC);
  4683. if (!data)
  4684. return -ENOMEM;
  4685. mapping = pci_map_single(tp->pdev,
  4686. data + TG3_RX_OFFSET(tp),
  4687. data_size,
  4688. PCI_DMA_FROMDEVICE);
  4689. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4690. kfree(data);
  4691. return -EIO;
  4692. }
  4693. map->data = data;
  4694. dma_unmap_addr_set(map, mapping, mapping);
  4695. desc->addr_hi = ((u64)mapping >> 32);
  4696. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4697. return data_size;
  4698. }
  4699. /* We only need to move over in the address because the other
  4700. * members of the RX descriptor are invariant. See notes above
  4701. * tg3_alloc_rx_data for full details.
  4702. */
  4703. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4704. struct tg3_rx_prodring_set *dpr,
  4705. u32 opaque_key, int src_idx,
  4706. u32 dest_idx_unmasked)
  4707. {
  4708. struct tg3 *tp = tnapi->tp;
  4709. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4710. struct ring_info *src_map, *dest_map;
  4711. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4712. int dest_idx;
  4713. switch (opaque_key) {
  4714. case RXD_OPAQUE_RING_STD:
  4715. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4716. dest_desc = &dpr->rx_std[dest_idx];
  4717. dest_map = &dpr->rx_std_buffers[dest_idx];
  4718. src_desc = &spr->rx_std[src_idx];
  4719. src_map = &spr->rx_std_buffers[src_idx];
  4720. break;
  4721. case RXD_OPAQUE_RING_JUMBO:
  4722. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4723. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4724. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4725. src_desc = &spr->rx_jmb[src_idx].std;
  4726. src_map = &spr->rx_jmb_buffers[src_idx];
  4727. break;
  4728. default:
  4729. return;
  4730. }
  4731. dest_map->data = src_map->data;
  4732. dma_unmap_addr_set(dest_map, mapping,
  4733. dma_unmap_addr(src_map, mapping));
  4734. dest_desc->addr_hi = src_desc->addr_hi;
  4735. dest_desc->addr_lo = src_desc->addr_lo;
  4736. /* Ensure that the update to the skb happens after the physical
  4737. * addresses have been transferred to the new BD location.
  4738. */
  4739. smp_wmb();
  4740. src_map->data = NULL;
  4741. }
  4742. /* The RX ring scheme is composed of multiple rings which post fresh
  4743. * buffers to the chip, and one special ring the chip uses to report
  4744. * status back to the host.
  4745. *
  4746. * The special ring reports the status of received packets to the
  4747. * host. The chip does not write into the original descriptor the
  4748. * RX buffer was obtained from. The chip simply takes the original
  4749. * descriptor as provided by the host, updates the status and length
  4750. * field, then writes this into the next status ring entry.
  4751. *
  4752. * Each ring the host uses to post buffers to the chip is described
  4753. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4754. * it is first placed into the on-chip ram. When the packet's length
  4755. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4756. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4757. * which is within the range of the new packet's length is chosen.
  4758. *
  4759. * The "separate ring for rx status" scheme may sound queer, but it makes
  4760. * sense from a cache coherency perspective. If only the host writes
  4761. * to the buffer post rings, and only the chip writes to the rx status
  4762. * rings, then cache lines never move beyond shared-modified state.
  4763. * If both the host and chip were to write into the same ring, cache line
  4764. * eviction could occur since both entities want it in an exclusive state.
  4765. */
  4766. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4767. {
  4768. struct tg3 *tp = tnapi->tp;
  4769. u32 work_mask, rx_std_posted = 0;
  4770. u32 std_prod_idx, jmb_prod_idx;
  4771. u32 sw_idx = tnapi->rx_rcb_ptr;
  4772. u16 hw_idx;
  4773. int received;
  4774. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4775. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4776. /*
  4777. * We need to order the read of hw_idx and the read of
  4778. * the opaque cookie.
  4779. */
  4780. rmb();
  4781. work_mask = 0;
  4782. received = 0;
  4783. std_prod_idx = tpr->rx_std_prod_idx;
  4784. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4785. while (sw_idx != hw_idx && budget > 0) {
  4786. struct ring_info *ri;
  4787. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4788. unsigned int len;
  4789. struct sk_buff *skb;
  4790. dma_addr_t dma_addr;
  4791. u32 opaque_key, desc_idx, *post_ptr;
  4792. u8 *data;
  4793. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4794. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4795. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4796. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4797. dma_addr = dma_unmap_addr(ri, mapping);
  4798. data = ri->data;
  4799. post_ptr = &std_prod_idx;
  4800. rx_std_posted++;
  4801. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4802. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4803. dma_addr = dma_unmap_addr(ri, mapping);
  4804. data = ri->data;
  4805. post_ptr = &jmb_prod_idx;
  4806. } else
  4807. goto next_pkt_nopost;
  4808. work_mask |= opaque_key;
  4809. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4810. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4811. drop_it:
  4812. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4813. desc_idx, *post_ptr);
  4814. drop_it_no_recycle:
  4815. /* Other statistics kept track of by card. */
  4816. tp->rx_dropped++;
  4817. goto next_pkt;
  4818. }
  4819. prefetch(data + TG3_RX_OFFSET(tp));
  4820. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4821. ETH_FCS_LEN;
  4822. if (len > TG3_RX_COPY_THRESH(tp)) {
  4823. int skb_size;
  4824. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  4825. *post_ptr);
  4826. if (skb_size < 0)
  4827. goto drop_it;
  4828. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4829. PCI_DMA_FROMDEVICE);
  4830. skb = build_skb(data);
  4831. if (!skb) {
  4832. kfree(data);
  4833. goto drop_it_no_recycle;
  4834. }
  4835. skb_reserve(skb, TG3_RX_OFFSET(tp));
  4836. /* Ensure that the update to the data happens
  4837. * after the usage of the old DMA mapping.
  4838. */
  4839. smp_wmb();
  4840. ri->data = NULL;
  4841. } else {
  4842. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4843. desc_idx, *post_ptr);
  4844. skb = netdev_alloc_skb(tp->dev,
  4845. len + TG3_RAW_IP_ALIGN);
  4846. if (skb == NULL)
  4847. goto drop_it_no_recycle;
  4848. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  4849. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4850. memcpy(skb->data,
  4851. data + TG3_RX_OFFSET(tp),
  4852. len);
  4853. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4854. }
  4855. skb_put(skb, len);
  4856. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4857. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4858. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4859. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4860. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4861. else
  4862. skb_checksum_none_assert(skb);
  4863. skb->protocol = eth_type_trans(skb, tp->dev);
  4864. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4865. skb->protocol != htons(ETH_P_8021Q)) {
  4866. dev_kfree_skb(skb);
  4867. goto drop_it_no_recycle;
  4868. }
  4869. if (desc->type_flags & RXD_FLAG_VLAN &&
  4870. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4871. __vlan_hwaccel_put_tag(skb,
  4872. desc->err_vlan & RXD_VLAN_MASK);
  4873. napi_gro_receive(&tnapi->napi, skb);
  4874. received++;
  4875. budget--;
  4876. next_pkt:
  4877. (*post_ptr)++;
  4878. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4879. tpr->rx_std_prod_idx = std_prod_idx &
  4880. tp->rx_std_ring_mask;
  4881. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4882. tpr->rx_std_prod_idx);
  4883. work_mask &= ~RXD_OPAQUE_RING_STD;
  4884. rx_std_posted = 0;
  4885. }
  4886. next_pkt_nopost:
  4887. sw_idx++;
  4888. sw_idx &= tp->rx_ret_ring_mask;
  4889. /* Refresh hw_idx to see if there is new work */
  4890. if (sw_idx == hw_idx) {
  4891. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4892. rmb();
  4893. }
  4894. }
  4895. /* ACK the status ring. */
  4896. tnapi->rx_rcb_ptr = sw_idx;
  4897. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4898. /* Refill RX ring(s). */
  4899. if (!tg3_flag(tp, ENABLE_RSS)) {
  4900. if (work_mask & RXD_OPAQUE_RING_STD) {
  4901. tpr->rx_std_prod_idx = std_prod_idx &
  4902. tp->rx_std_ring_mask;
  4903. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4904. tpr->rx_std_prod_idx);
  4905. }
  4906. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4907. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4908. tp->rx_jmb_ring_mask;
  4909. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4910. tpr->rx_jmb_prod_idx);
  4911. }
  4912. mmiowb();
  4913. } else if (work_mask) {
  4914. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4915. * updated before the producer indices can be updated.
  4916. */
  4917. smp_wmb();
  4918. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4919. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4920. if (tnapi != &tp->napi[1])
  4921. napi_schedule(&tp->napi[1].napi);
  4922. }
  4923. return received;
  4924. }
  4925. static void tg3_poll_link(struct tg3 *tp)
  4926. {
  4927. /* handle link change and other phy events */
  4928. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  4929. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4930. if (sblk->status & SD_STATUS_LINK_CHG) {
  4931. sblk->status = SD_STATUS_UPDATED |
  4932. (sblk->status & ~SD_STATUS_LINK_CHG);
  4933. spin_lock(&tp->lock);
  4934. if (tg3_flag(tp, USE_PHYLIB)) {
  4935. tw32_f(MAC_STATUS,
  4936. (MAC_STATUS_SYNC_CHANGED |
  4937. MAC_STATUS_CFG_CHANGED |
  4938. MAC_STATUS_MI_COMPLETION |
  4939. MAC_STATUS_LNKSTATE_CHANGED));
  4940. udelay(40);
  4941. } else
  4942. tg3_setup_phy(tp, 0);
  4943. spin_unlock(&tp->lock);
  4944. }
  4945. }
  4946. }
  4947. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4948. struct tg3_rx_prodring_set *dpr,
  4949. struct tg3_rx_prodring_set *spr)
  4950. {
  4951. u32 si, di, cpycnt, src_prod_idx;
  4952. int i, err = 0;
  4953. while (1) {
  4954. src_prod_idx = spr->rx_std_prod_idx;
  4955. /* Make sure updates to the rx_std_buffers[] entries and the
  4956. * standard producer index are seen in the correct order.
  4957. */
  4958. smp_rmb();
  4959. if (spr->rx_std_cons_idx == src_prod_idx)
  4960. break;
  4961. if (spr->rx_std_cons_idx < src_prod_idx)
  4962. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4963. else
  4964. cpycnt = tp->rx_std_ring_mask + 1 -
  4965. spr->rx_std_cons_idx;
  4966. cpycnt = min(cpycnt,
  4967. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4968. si = spr->rx_std_cons_idx;
  4969. di = dpr->rx_std_prod_idx;
  4970. for (i = di; i < di + cpycnt; i++) {
  4971. if (dpr->rx_std_buffers[i].data) {
  4972. cpycnt = i - di;
  4973. err = -ENOSPC;
  4974. break;
  4975. }
  4976. }
  4977. if (!cpycnt)
  4978. break;
  4979. /* Ensure that updates to the rx_std_buffers ring and the
  4980. * shadowed hardware producer ring from tg3_recycle_skb() are
  4981. * ordered correctly WRT the skb check above.
  4982. */
  4983. smp_rmb();
  4984. memcpy(&dpr->rx_std_buffers[di],
  4985. &spr->rx_std_buffers[si],
  4986. cpycnt * sizeof(struct ring_info));
  4987. for (i = 0; i < cpycnt; i++, di++, si++) {
  4988. struct tg3_rx_buffer_desc *sbd, *dbd;
  4989. sbd = &spr->rx_std[si];
  4990. dbd = &dpr->rx_std[di];
  4991. dbd->addr_hi = sbd->addr_hi;
  4992. dbd->addr_lo = sbd->addr_lo;
  4993. }
  4994. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4995. tp->rx_std_ring_mask;
  4996. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4997. tp->rx_std_ring_mask;
  4998. }
  4999. while (1) {
  5000. src_prod_idx = spr->rx_jmb_prod_idx;
  5001. /* Make sure updates to the rx_jmb_buffers[] entries and
  5002. * the jumbo producer index are seen in the correct order.
  5003. */
  5004. smp_rmb();
  5005. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5006. break;
  5007. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5008. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5009. else
  5010. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5011. spr->rx_jmb_cons_idx;
  5012. cpycnt = min(cpycnt,
  5013. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5014. si = spr->rx_jmb_cons_idx;
  5015. di = dpr->rx_jmb_prod_idx;
  5016. for (i = di; i < di + cpycnt; i++) {
  5017. if (dpr->rx_jmb_buffers[i].data) {
  5018. cpycnt = i - di;
  5019. err = -ENOSPC;
  5020. break;
  5021. }
  5022. }
  5023. if (!cpycnt)
  5024. break;
  5025. /* Ensure that updates to the rx_jmb_buffers ring and the
  5026. * shadowed hardware producer ring from tg3_recycle_skb() are
  5027. * ordered correctly WRT the skb check above.
  5028. */
  5029. smp_rmb();
  5030. memcpy(&dpr->rx_jmb_buffers[di],
  5031. &spr->rx_jmb_buffers[si],
  5032. cpycnt * sizeof(struct ring_info));
  5033. for (i = 0; i < cpycnt; i++, di++, si++) {
  5034. struct tg3_rx_buffer_desc *sbd, *dbd;
  5035. sbd = &spr->rx_jmb[si].std;
  5036. dbd = &dpr->rx_jmb[di].std;
  5037. dbd->addr_hi = sbd->addr_hi;
  5038. dbd->addr_lo = sbd->addr_lo;
  5039. }
  5040. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5041. tp->rx_jmb_ring_mask;
  5042. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5043. tp->rx_jmb_ring_mask;
  5044. }
  5045. return err;
  5046. }
  5047. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5048. {
  5049. struct tg3 *tp = tnapi->tp;
  5050. /* run TX completion thread */
  5051. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5052. tg3_tx(tnapi);
  5053. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5054. return work_done;
  5055. }
  5056. /* run RX thread, within the bounds set by NAPI.
  5057. * All RX "locking" is done by ensuring outside
  5058. * code synchronizes with tg3->napi.poll()
  5059. */
  5060. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5061. work_done += tg3_rx(tnapi, budget - work_done);
  5062. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5063. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5064. int i, err = 0;
  5065. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5066. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5067. for (i = 1; i < tp->irq_cnt; i++)
  5068. err |= tg3_rx_prodring_xfer(tp, dpr,
  5069. &tp->napi[i].prodring);
  5070. wmb();
  5071. if (std_prod_idx != dpr->rx_std_prod_idx)
  5072. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5073. dpr->rx_std_prod_idx);
  5074. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5075. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5076. dpr->rx_jmb_prod_idx);
  5077. mmiowb();
  5078. if (err)
  5079. tw32_f(HOSTCC_MODE, tp->coal_now);
  5080. }
  5081. return work_done;
  5082. }
  5083. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5084. {
  5085. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5086. schedule_work(&tp->reset_task);
  5087. }
  5088. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5089. {
  5090. cancel_work_sync(&tp->reset_task);
  5091. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5092. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5093. }
  5094. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5095. {
  5096. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5097. struct tg3 *tp = tnapi->tp;
  5098. int work_done = 0;
  5099. struct tg3_hw_status *sblk = tnapi->hw_status;
  5100. while (1) {
  5101. work_done = tg3_poll_work(tnapi, work_done, budget);
  5102. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5103. goto tx_recovery;
  5104. if (unlikely(work_done >= budget))
  5105. break;
  5106. /* tp->last_tag is used in tg3_int_reenable() below
  5107. * to tell the hw how much work has been processed,
  5108. * so we must read it before checking for more work.
  5109. */
  5110. tnapi->last_tag = sblk->status_tag;
  5111. tnapi->last_irq_tag = tnapi->last_tag;
  5112. rmb();
  5113. /* check for RX/TX work to do */
  5114. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5115. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5116. napi_complete(napi);
  5117. /* Reenable interrupts. */
  5118. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5119. mmiowb();
  5120. break;
  5121. }
  5122. }
  5123. return work_done;
  5124. tx_recovery:
  5125. /* work_done is guaranteed to be less than budget. */
  5126. napi_complete(napi);
  5127. tg3_reset_task_schedule(tp);
  5128. return work_done;
  5129. }
  5130. static void tg3_process_error(struct tg3 *tp)
  5131. {
  5132. u32 val;
  5133. bool real_error = false;
  5134. if (tg3_flag(tp, ERROR_PROCESSED))
  5135. return;
  5136. /* Check Flow Attention register */
  5137. val = tr32(HOSTCC_FLOW_ATTN);
  5138. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5139. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5140. real_error = true;
  5141. }
  5142. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5143. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5144. real_error = true;
  5145. }
  5146. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5147. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5148. real_error = true;
  5149. }
  5150. if (!real_error)
  5151. return;
  5152. tg3_dump_state(tp);
  5153. tg3_flag_set(tp, ERROR_PROCESSED);
  5154. tg3_reset_task_schedule(tp);
  5155. }
  5156. static int tg3_poll(struct napi_struct *napi, int budget)
  5157. {
  5158. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5159. struct tg3 *tp = tnapi->tp;
  5160. int work_done = 0;
  5161. struct tg3_hw_status *sblk = tnapi->hw_status;
  5162. while (1) {
  5163. if (sblk->status & SD_STATUS_ERROR)
  5164. tg3_process_error(tp);
  5165. tg3_poll_link(tp);
  5166. work_done = tg3_poll_work(tnapi, work_done, budget);
  5167. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5168. goto tx_recovery;
  5169. if (unlikely(work_done >= budget))
  5170. break;
  5171. if (tg3_flag(tp, TAGGED_STATUS)) {
  5172. /* tp->last_tag is used in tg3_int_reenable() below
  5173. * to tell the hw how much work has been processed,
  5174. * so we must read it before checking for more work.
  5175. */
  5176. tnapi->last_tag = sblk->status_tag;
  5177. tnapi->last_irq_tag = tnapi->last_tag;
  5178. rmb();
  5179. } else
  5180. sblk->status &= ~SD_STATUS_UPDATED;
  5181. if (likely(!tg3_has_work(tnapi))) {
  5182. napi_complete(napi);
  5183. tg3_int_reenable(tnapi);
  5184. break;
  5185. }
  5186. }
  5187. return work_done;
  5188. tx_recovery:
  5189. /* work_done is guaranteed to be less than budget. */
  5190. napi_complete(napi);
  5191. tg3_reset_task_schedule(tp);
  5192. return work_done;
  5193. }
  5194. static void tg3_napi_disable(struct tg3 *tp)
  5195. {
  5196. int i;
  5197. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5198. napi_disable(&tp->napi[i].napi);
  5199. }
  5200. static void tg3_napi_enable(struct tg3 *tp)
  5201. {
  5202. int i;
  5203. for (i = 0; i < tp->irq_cnt; i++)
  5204. napi_enable(&tp->napi[i].napi);
  5205. }
  5206. static void tg3_napi_init(struct tg3 *tp)
  5207. {
  5208. int i;
  5209. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5210. for (i = 1; i < tp->irq_cnt; i++)
  5211. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5212. }
  5213. static void tg3_napi_fini(struct tg3 *tp)
  5214. {
  5215. int i;
  5216. for (i = 0; i < tp->irq_cnt; i++)
  5217. netif_napi_del(&tp->napi[i].napi);
  5218. }
  5219. static inline void tg3_netif_stop(struct tg3 *tp)
  5220. {
  5221. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5222. tg3_napi_disable(tp);
  5223. netif_tx_disable(tp->dev);
  5224. }
  5225. static inline void tg3_netif_start(struct tg3 *tp)
  5226. {
  5227. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5228. * appropriate so long as all callers are assured to
  5229. * have free tx slots (such as after tg3_init_hw)
  5230. */
  5231. netif_tx_wake_all_queues(tp->dev);
  5232. tg3_napi_enable(tp);
  5233. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5234. tg3_enable_ints(tp);
  5235. }
  5236. static void tg3_irq_quiesce(struct tg3 *tp)
  5237. {
  5238. int i;
  5239. BUG_ON(tp->irq_sync);
  5240. tp->irq_sync = 1;
  5241. smp_mb();
  5242. for (i = 0; i < tp->irq_cnt; i++)
  5243. synchronize_irq(tp->napi[i].irq_vec);
  5244. }
  5245. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5246. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5247. * with as well. Most of the time, this is not necessary except when
  5248. * shutting down the device.
  5249. */
  5250. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5251. {
  5252. spin_lock_bh(&tp->lock);
  5253. if (irq_sync)
  5254. tg3_irq_quiesce(tp);
  5255. }
  5256. static inline void tg3_full_unlock(struct tg3 *tp)
  5257. {
  5258. spin_unlock_bh(&tp->lock);
  5259. }
  5260. /* One-shot MSI handler - Chip automatically disables interrupt
  5261. * after sending MSI so driver doesn't have to do it.
  5262. */
  5263. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5264. {
  5265. struct tg3_napi *tnapi = dev_id;
  5266. struct tg3 *tp = tnapi->tp;
  5267. prefetch(tnapi->hw_status);
  5268. if (tnapi->rx_rcb)
  5269. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5270. if (likely(!tg3_irq_sync(tp)))
  5271. napi_schedule(&tnapi->napi);
  5272. return IRQ_HANDLED;
  5273. }
  5274. /* MSI ISR - No need to check for interrupt sharing and no need to
  5275. * flush status block and interrupt mailbox. PCI ordering rules
  5276. * guarantee that MSI will arrive after the status block.
  5277. */
  5278. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5279. {
  5280. struct tg3_napi *tnapi = dev_id;
  5281. struct tg3 *tp = tnapi->tp;
  5282. prefetch(tnapi->hw_status);
  5283. if (tnapi->rx_rcb)
  5284. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5285. /*
  5286. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5287. * chip-internal interrupt pending events.
  5288. * Writing non-zero to intr-mbox-0 additional tells the
  5289. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5290. * event coalescing.
  5291. */
  5292. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5293. if (likely(!tg3_irq_sync(tp)))
  5294. napi_schedule(&tnapi->napi);
  5295. return IRQ_RETVAL(1);
  5296. }
  5297. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5298. {
  5299. struct tg3_napi *tnapi = dev_id;
  5300. struct tg3 *tp = tnapi->tp;
  5301. struct tg3_hw_status *sblk = tnapi->hw_status;
  5302. unsigned int handled = 1;
  5303. /* In INTx mode, it is possible for the interrupt to arrive at
  5304. * the CPU before the status block posted prior to the interrupt.
  5305. * Reading the PCI State register will confirm whether the
  5306. * interrupt is ours and will flush the status block.
  5307. */
  5308. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5309. if (tg3_flag(tp, CHIP_RESETTING) ||
  5310. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5311. handled = 0;
  5312. goto out;
  5313. }
  5314. }
  5315. /*
  5316. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5317. * chip-internal interrupt pending events.
  5318. * Writing non-zero to intr-mbox-0 additional tells the
  5319. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5320. * event coalescing.
  5321. *
  5322. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5323. * spurious interrupts. The flush impacts performance but
  5324. * excessive spurious interrupts can be worse in some cases.
  5325. */
  5326. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5327. if (tg3_irq_sync(tp))
  5328. goto out;
  5329. sblk->status &= ~SD_STATUS_UPDATED;
  5330. if (likely(tg3_has_work(tnapi))) {
  5331. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5332. napi_schedule(&tnapi->napi);
  5333. } else {
  5334. /* No work, shared interrupt perhaps? re-enable
  5335. * interrupts, and flush that PCI write
  5336. */
  5337. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5338. 0x00000000);
  5339. }
  5340. out:
  5341. return IRQ_RETVAL(handled);
  5342. }
  5343. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5344. {
  5345. struct tg3_napi *tnapi = dev_id;
  5346. struct tg3 *tp = tnapi->tp;
  5347. struct tg3_hw_status *sblk = tnapi->hw_status;
  5348. unsigned int handled = 1;
  5349. /* In INTx mode, it is possible for the interrupt to arrive at
  5350. * the CPU before the status block posted prior to the interrupt.
  5351. * Reading the PCI State register will confirm whether the
  5352. * interrupt is ours and will flush the status block.
  5353. */
  5354. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5355. if (tg3_flag(tp, CHIP_RESETTING) ||
  5356. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5357. handled = 0;
  5358. goto out;
  5359. }
  5360. }
  5361. /*
  5362. * writing any value to intr-mbox-0 clears PCI INTA# and
  5363. * chip-internal interrupt pending events.
  5364. * writing non-zero to intr-mbox-0 additional tells the
  5365. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5366. * event coalescing.
  5367. *
  5368. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5369. * spurious interrupts. The flush impacts performance but
  5370. * excessive spurious interrupts can be worse in some cases.
  5371. */
  5372. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5373. /*
  5374. * In a shared interrupt configuration, sometimes other devices'
  5375. * interrupts will scream. We record the current status tag here
  5376. * so that the above check can report that the screaming interrupts
  5377. * are unhandled. Eventually they will be silenced.
  5378. */
  5379. tnapi->last_irq_tag = sblk->status_tag;
  5380. if (tg3_irq_sync(tp))
  5381. goto out;
  5382. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5383. napi_schedule(&tnapi->napi);
  5384. out:
  5385. return IRQ_RETVAL(handled);
  5386. }
  5387. /* ISR for interrupt test */
  5388. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5389. {
  5390. struct tg3_napi *tnapi = dev_id;
  5391. struct tg3 *tp = tnapi->tp;
  5392. struct tg3_hw_status *sblk = tnapi->hw_status;
  5393. if ((sblk->status & SD_STATUS_UPDATED) ||
  5394. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5395. tg3_disable_ints(tp);
  5396. return IRQ_RETVAL(1);
  5397. }
  5398. return IRQ_RETVAL(0);
  5399. }
  5400. #ifdef CONFIG_NET_POLL_CONTROLLER
  5401. static void tg3_poll_controller(struct net_device *dev)
  5402. {
  5403. int i;
  5404. struct tg3 *tp = netdev_priv(dev);
  5405. for (i = 0; i < tp->irq_cnt; i++)
  5406. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5407. }
  5408. #endif
  5409. static void tg3_tx_timeout(struct net_device *dev)
  5410. {
  5411. struct tg3 *tp = netdev_priv(dev);
  5412. if (netif_msg_tx_err(tp)) {
  5413. netdev_err(dev, "transmit timed out, resetting\n");
  5414. tg3_dump_state(tp);
  5415. }
  5416. tg3_reset_task_schedule(tp);
  5417. }
  5418. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5419. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5420. {
  5421. u32 base = (u32) mapping & 0xffffffff;
  5422. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5423. }
  5424. /* Test for DMA addresses > 40-bit */
  5425. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5426. int len)
  5427. {
  5428. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5429. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5430. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5431. return 0;
  5432. #else
  5433. return 0;
  5434. #endif
  5435. }
  5436. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5437. dma_addr_t mapping, u32 len, u32 flags,
  5438. u32 mss, u32 vlan)
  5439. {
  5440. txbd->addr_hi = ((u64) mapping >> 32);
  5441. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5442. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5443. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5444. }
  5445. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5446. dma_addr_t map, u32 len, u32 flags,
  5447. u32 mss, u32 vlan)
  5448. {
  5449. struct tg3 *tp = tnapi->tp;
  5450. bool hwbug = false;
  5451. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5452. hwbug = true;
  5453. if (tg3_4g_overflow_test(map, len))
  5454. hwbug = true;
  5455. if (tg3_40bit_overflow_test(tp, map, len))
  5456. hwbug = true;
  5457. if (tp->dma_limit) {
  5458. u32 prvidx = *entry;
  5459. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5460. while (len > tp->dma_limit && *budget) {
  5461. u32 frag_len = tp->dma_limit;
  5462. len -= tp->dma_limit;
  5463. /* Avoid the 8byte DMA problem */
  5464. if (len <= 8) {
  5465. len += tp->dma_limit / 2;
  5466. frag_len = tp->dma_limit / 2;
  5467. }
  5468. tnapi->tx_buffers[*entry].fragmented = true;
  5469. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5470. frag_len, tmp_flag, mss, vlan);
  5471. *budget -= 1;
  5472. prvidx = *entry;
  5473. *entry = NEXT_TX(*entry);
  5474. map += frag_len;
  5475. }
  5476. if (len) {
  5477. if (*budget) {
  5478. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5479. len, flags, mss, vlan);
  5480. *budget -= 1;
  5481. *entry = NEXT_TX(*entry);
  5482. } else {
  5483. hwbug = true;
  5484. tnapi->tx_buffers[prvidx].fragmented = false;
  5485. }
  5486. }
  5487. } else {
  5488. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5489. len, flags, mss, vlan);
  5490. *entry = NEXT_TX(*entry);
  5491. }
  5492. return hwbug;
  5493. }
  5494. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5495. {
  5496. int i;
  5497. struct sk_buff *skb;
  5498. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5499. skb = txb->skb;
  5500. txb->skb = NULL;
  5501. pci_unmap_single(tnapi->tp->pdev,
  5502. dma_unmap_addr(txb, mapping),
  5503. skb_headlen(skb),
  5504. PCI_DMA_TODEVICE);
  5505. while (txb->fragmented) {
  5506. txb->fragmented = false;
  5507. entry = NEXT_TX(entry);
  5508. txb = &tnapi->tx_buffers[entry];
  5509. }
  5510. for (i = 0; i <= last; i++) {
  5511. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5512. entry = NEXT_TX(entry);
  5513. txb = &tnapi->tx_buffers[entry];
  5514. pci_unmap_page(tnapi->tp->pdev,
  5515. dma_unmap_addr(txb, mapping),
  5516. skb_frag_size(frag), PCI_DMA_TODEVICE);
  5517. while (txb->fragmented) {
  5518. txb->fragmented = false;
  5519. entry = NEXT_TX(entry);
  5520. txb = &tnapi->tx_buffers[entry];
  5521. }
  5522. }
  5523. }
  5524. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5525. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5526. struct sk_buff **pskb,
  5527. u32 *entry, u32 *budget,
  5528. u32 base_flags, u32 mss, u32 vlan)
  5529. {
  5530. struct tg3 *tp = tnapi->tp;
  5531. struct sk_buff *new_skb, *skb = *pskb;
  5532. dma_addr_t new_addr = 0;
  5533. int ret = 0;
  5534. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  5535. new_skb = skb_copy(skb, GFP_ATOMIC);
  5536. else {
  5537. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5538. new_skb = skb_copy_expand(skb,
  5539. skb_headroom(skb) + more_headroom,
  5540. skb_tailroom(skb), GFP_ATOMIC);
  5541. }
  5542. if (!new_skb) {
  5543. ret = -1;
  5544. } else {
  5545. /* New SKB is guaranteed to be linear. */
  5546. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5547. PCI_DMA_TODEVICE);
  5548. /* Make sure the mapping succeeded */
  5549. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5550. dev_kfree_skb(new_skb);
  5551. ret = -1;
  5552. } else {
  5553. u32 save_entry = *entry;
  5554. base_flags |= TXD_FLAG_END;
  5555. tnapi->tx_buffers[*entry].skb = new_skb;
  5556. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5557. mapping, new_addr);
  5558. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5559. new_skb->len, base_flags,
  5560. mss, vlan)) {
  5561. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  5562. dev_kfree_skb(new_skb);
  5563. ret = -1;
  5564. }
  5565. }
  5566. }
  5567. dev_kfree_skb(skb);
  5568. *pskb = new_skb;
  5569. return ret;
  5570. }
  5571. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5572. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5573. * TSO header is greater than 80 bytes.
  5574. */
  5575. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5576. {
  5577. struct sk_buff *segs, *nskb;
  5578. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5579. /* Estimate the number of fragments in the worst case */
  5580. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5581. netif_stop_queue(tp->dev);
  5582. /* netif_tx_stop_queue() must be done before checking
  5583. * checking tx index in tg3_tx_avail() below, because in
  5584. * tg3_tx(), we update tx index before checking for
  5585. * netif_tx_queue_stopped().
  5586. */
  5587. smp_mb();
  5588. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5589. return NETDEV_TX_BUSY;
  5590. netif_wake_queue(tp->dev);
  5591. }
  5592. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5593. if (IS_ERR(segs))
  5594. goto tg3_tso_bug_end;
  5595. do {
  5596. nskb = segs;
  5597. segs = segs->next;
  5598. nskb->next = NULL;
  5599. tg3_start_xmit(nskb, tp->dev);
  5600. } while (segs);
  5601. tg3_tso_bug_end:
  5602. dev_kfree_skb(skb);
  5603. return NETDEV_TX_OK;
  5604. }
  5605. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5606. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5607. */
  5608. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5609. {
  5610. struct tg3 *tp = netdev_priv(dev);
  5611. u32 len, entry, base_flags, mss, vlan = 0;
  5612. u32 budget;
  5613. int i = -1, would_hit_hwbug;
  5614. dma_addr_t mapping;
  5615. struct tg3_napi *tnapi;
  5616. struct netdev_queue *txq;
  5617. unsigned int last;
  5618. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5619. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5620. if (tg3_flag(tp, ENABLE_TSS))
  5621. tnapi++;
  5622. budget = tg3_tx_avail(tnapi);
  5623. /* We are running in BH disabled context with netif_tx_lock
  5624. * and TX reclaim runs via tp->napi.poll inside of a software
  5625. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5626. * no IRQ context deadlocks to worry about either. Rejoice!
  5627. */
  5628. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  5629. if (!netif_tx_queue_stopped(txq)) {
  5630. netif_tx_stop_queue(txq);
  5631. /* This is a hard error, log it. */
  5632. netdev_err(dev,
  5633. "BUG! Tx Ring full when queue awake!\n");
  5634. }
  5635. return NETDEV_TX_BUSY;
  5636. }
  5637. entry = tnapi->tx_prod;
  5638. base_flags = 0;
  5639. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5640. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5641. mss = skb_shinfo(skb)->gso_size;
  5642. if (mss) {
  5643. struct iphdr *iph;
  5644. u32 tcp_opt_len, hdr_len;
  5645. if (skb_header_cloned(skb) &&
  5646. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  5647. goto drop;
  5648. iph = ip_hdr(skb);
  5649. tcp_opt_len = tcp_optlen(skb);
  5650. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  5651. if (!skb_is_gso_v6(skb)) {
  5652. iph->check = 0;
  5653. iph->tot_len = htons(mss + hdr_len);
  5654. }
  5655. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5656. tg3_flag(tp, TSO_BUG))
  5657. return tg3_tso_bug(tp, skb);
  5658. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5659. TXD_FLAG_CPU_POST_DMA);
  5660. if (tg3_flag(tp, HW_TSO_1) ||
  5661. tg3_flag(tp, HW_TSO_2) ||
  5662. tg3_flag(tp, HW_TSO_3)) {
  5663. tcp_hdr(skb)->check = 0;
  5664. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5665. } else
  5666. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5667. iph->daddr, 0,
  5668. IPPROTO_TCP,
  5669. 0);
  5670. if (tg3_flag(tp, HW_TSO_3)) {
  5671. mss |= (hdr_len & 0xc) << 12;
  5672. if (hdr_len & 0x10)
  5673. base_flags |= 0x00000010;
  5674. base_flags |= (hdr_len & 0x3e0) << 5;
  5675. } else if (tg3_flag(tp, HW_TSO_2))
  5676. mss |= hdr_len << 9;
  5677. else if (tg3_flag(tp, HW_TSO_1) ||
  5678. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5679. if (tcp_opt_len || iph->ihl > 5) {
  5680. int tsflags;
  5681. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5682. mss |= (tsflags << 11);
  5683. }
  5684. } else {
  5685. if (tcp_opt_len || iph->ihl > 5) {
  5686. int tsflags;
  5687. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5688. base_flags |= tsflags << 12;
  5689. }
  5690. }
  5691. }
  5692. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  5693. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5694. base_flags |= TXD_FLAG_JMB_PKT;
  5695. if (vlan_tx_tag_present(skb)) {
  5696. base_flags |= TXD_FLAG_VLAN;
  5697. vlan = vlan_tx_tag_get(skb);
  5698. }
  5699. len = skb_headlen(skb);
  5700. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5701. if (pci_dma_mapping_error(tp->pdev, mapping))
  5702. goto drop;
  5703. tnapi->tx_buffers[entry].skb = skb;
  5704. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5705. would_hit_hwbug = 0;
  5706. if (tg3_flag(tp, 5701_DMA_BUG))
  5707. would_hit_hwbug = 1;
  5708. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  5709. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  5710. mss, vlan)) {
  5711. would_hit_hwbug = 1;
  5712. } else if (skb_shinfo(skb)->nr_frags > 0) {
  5713. u32 tmp_mss = mss;
  5714. if (!tg3_flag(tp, HW_TSO_1) &&
  5715. !tg3_flag(tp, HW_TSO_2) &&
  5716. !tg3_flag(tp, HW_TSO_3))
  5717. tmp_mss = 0;
  5718. /* Now loop through additional data
  5719. * fragments, and queue them.
  5720. */
  5721. last = skb_shinfo(skb)->nr_frags - 1;
  5722. for (i = 0; i <= last; i++) {
  5723. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5724. len = skb_frag_size(frag);
  5725. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  5726. len, DMA_TO_DEVICE);
  5727. tnapi->tx_buffers[entry].skb = NULL;
  5728. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5729. mapping);
  5730. if (dma_mapping_error(&tp->pdev->dev, mapping))
  5731. goto dma_error;
  5732. if (!budget ||
  5733. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  5734. len, base_flags |
  5735. ((i == last) ? TXD_FLAG_END : 0),
  5736. tmp_mss, vlan)) {
  5737. would_hit_hwbug = 1;
  5738. break;
  5739. }
  5740. }
  5741. }
  5742. if (would_hit_hwbug) {
  5743. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  5744. /* If the workaround fails due to memory/mapping
  5745. * failure, silently drop this packet.
  5746. */
  5747. entry = tnapi->tx_prod;
  5748. budget = tg3_tx_avail(tnapi);
  5749. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  5750. base_flags, mss, vlan))
  5751. goto drop_nofree;
  5752. }
  5753. skb_tx_timestamp(skb);
  5754. netdev_sent_queue(tp->dev, skb->len);
  5755. /* Packets are ready, update Tx producer idx local and on card. */
  5756. tw32_tx_mbox(tnapi->prodmbox, entry);
  5757. tnapi->tx_prod = entry;
  5758. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5759. netif_tx_stop_queue(txq);
  5760. /* netif_tx_stop_queue() must be done before checking
  5761. * checking tx index in tg3_tx_avail() below, because in
  5762. * tg3_tx(), we update tx index before checking for
  5763. * netif_tx_queue_stopped().
  5764. */
  5765. smp_mb();
  5766. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5767. netif_tx_wake_queue(txq);
  5768. }
  5769. mmiowb();
  5770. return NETDEV_TX_OK;
  5771. dma_error:
  5772. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  5773. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5774. drop:
  5775. dev_kfree_skb(skb);
  5776. drop_nofree:
  5777. tp->tx_dropped++;
  5778. return NETDEV_TX_OK;
  5779. }
  5780. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  5781. {
  5782. if (enable) {
  5783. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  5784. MAC_MODE_PORT_MODE_MASK);
  5785. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5786. if (!tg3_flag(tp, 5705_PLUS))
  5787. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5788. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  5789. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  5790. else
  5791. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5792. } else {
  5793. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5794. if (tg3_flag(tp, 5705_PLUS) ||
  5795. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  5796. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  5797. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5798. }
  5799. tw32(MAC_MODE, tp->mac_mode);
  5800. udelay(40);
  5801. }
  5802. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  5803. {
  5804. u32 val, bmcr, mac_mode, ptest = 0;
  5805. tg3_phy_toggle_apd(tp, false);
  5806. tg3_phy_toggle_automdix(tp, 0);
  5807. if (extlpbk && tg3_phy_set_extloopbk(tp))
  5808. return -EIO;
  5809. bmcr = BMCR_FULLDPLX;
  5810. switch (speed) {
  5811. case SPEED_10:
  5812. break;
  5813. case SPEED_100:
  5814. bmcr |= BMCR_SPEED100;
  5815. break;
  5816. case SPEED_1000:
  5817. default:
  5818. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  5819. speed = SPEED_100;
  5820. bmcr |= BMCR_SPEED100;
  5821. } else {
  5822. speed = SPEED_1000;
  5823. bmcr |= BMCR_SPEED1000;
  5824. }
  5825. }
  5826. if (extlpbk) {
  5827. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  5828. tg3_readphy(tp, MII_CTRL1000, &val);
  5829. val |= CTL1000_AS_MASTER |
  5830. CTL1000_ENABLE_MASTER;
  5831. tg3_writephy(tp, MII_CTRL1000, val);
  5832. } else {
  5833. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  5834. MII_TG3_FET_PTEST_TRIM_2;
  5835. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  5836. }
  5837. } else
  5838. bmcr |= BMCR_LOOPBACK;
  5839. tg3_writephy(tp, MII_BMCR, bmcr);
  5840. /* The write needs to be flushed for the FETs */
  5841. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  5842. tg3_readphy(tp, MII_BMCR, &bmcr);
  5843. udelay(40);
  5844. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  5845. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  5846. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  5847. MII_TG3_FET_PTEST_FRC_TX_LINK |
  5848. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  5849. /* The write needs to be flushed for the AC131 */
  5850. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  5851. }
  5852. /* Reset to prevent losing 1st rx packet intermittently */
  5853. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  5854. tg3_flag(tp, 5780_CLASS)) {
  5855. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5856. udelay(10);
  5857. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5858. }
  5859. mac_mode = tp->mac_mode &
  5860. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  5861. if (speed == SPEED_1000)
  5862. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5863. else
  5864. mac_mode |= MAC_MODE_PORT_MODE_MII;
  5865. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  5866. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  5867. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  5868. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5869. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  5870. mac_mode |= MAC_MODE_LINK_POLARITY;
  5871. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  5872. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  5873. }
  5874. tw32(MAC_MODE, mac_mode);
  5875. udelay(40);
  5876. return 0;
  5877. }
  5878. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  5879. {
  5880. struct tg3 *tp = netdev_priv(dev);
  5881. if (features & NETIF_F_LOOPBACK) {
  5882. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  5883. return;
  5884. spin_lock_bh(&tp->lock);
  5885. tg3_mac_loopback(tp, true);
  5886. netif_carrier_on(tp->dev);
  5887. spin_unlock_bh(&tp->lock);
  5888. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  5889. } else {
  5890. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  5891. return;
  5892. spin_lock_bh(&tp->lock);
  5893. tg3_mac_loopback(tp, false);
  5894. /* Force link status check */
  5895. tg3_setup_phy(tp, 1);
  5896. spin_unlock_bh(&tp->lock);
  5897. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  5898. }
  5899. }
  5900. static netdev_features_t tg3_fix_features(struct net_device *dev,
  5901. netdev_features_t features)
  5902. {
  5903. struct tg3 *tp = netdev_priv(dev);
  5904. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  5905. features &= ~NETIF_F_ALL_TSO;
  5906. return features;
  5907. }
  5908. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  5909. {
  5910. netdev_features_t changed = dev->features ^ features;
  5911. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  5912. tg3_set_loopback(dev, features);
  5913. return 0;
  5914. }
  5915. static void tg3_rx_prodring_free(struct tg3 *tp,
  5916. struct tg3_rx_prodring_set *tpr)
  5917. {
  5918. int i;
  5919. if (tpr != &tp->napi[0].prodring) {
  5920. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5921. i = (i + 1) & tp->rx_std_ring_mask)
  5922. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  5923. tp->rx_pkt_map_sz);
  5924. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  5925. for (i = tpr->rx_jmb_cons_idx;
  5926. i != tpr->rx_jmb_prod_idx;
  5927. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5928. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  5929. TG3_RX_JMB_MAP_SZ);
  5930. }
  5931. }
  5932. return;
  5933. }
  5934. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5935. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  5936. tp->rx_pkt_map_sz);
  5937. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5938. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5939. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  5940. TG3_RX_JMB_MAP_SZ);
  5941. }
  5942. }
  5943. /* Initialize rx rings for packet processing.
  5944. *
  5945. * The chip has been shut down and the driver detached from
  5946. * the networking, so no interrupts or new tx packets will
  5947. * end up in the driver. tp->{tx,}lock are held and thus
  5948. * we may not sleep.
  5949. */
  5950. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5951. struct tg3_rx_prodring_set *tpr)
  5952. {
  5953. u32 i, rx_pkt_dma_sz;
  5954. tpr->rx_std_cons_idx = 0;
  5955. tpr->rx_std_prod_idx = 0;
  5956. tpr->rx_jmb_cons_idx = 0;
  5957. tpr->rx_jmb_prod_idx = 0;
  5958. if (tpr != &tp->napi[0].prodring) {
  5959. memset(&tpr->rx_std_buffers[0], 0,
  5960. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5961. if (tpr->rx_jmb_buffers)
  5962. memset(&tpr->rx_jmb_buffers[0], 0,
  5963. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5964. goto done;
  5965. }
  5966. /* Zero out all descriptors. */
  5967. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5968. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5969. if (tg3_flag(tp, 5780_CLASS) &&
  5970. tp->dev->mtu > ETH_DATA_LEN)
  5971. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5972. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5973. /* Initialize invariants of the rings, we only set this
  5974. * stuff once. This works because the card does not
  5975. * write into the rx buffer posting rings.
  5976. */
  5977. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5978. struct tg3_rx_buffer_desc *rxd;
  5979. rxd = &tpr->rx_std[i];
  5980. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5981. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5982. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5983. (i << RXD_OPAQUE_INDEX_SHIFT));
  5984. }
  5985. /* Now allocate fresh SKBs for each rx ring. */
  5986. for (i = 0; i < tp->rx_pending; i++) {
  5987. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5988. netdev_warn(tp->dev,
  5989. "Using a smaller RX standard ring. Only "
  5990. "%d out of %d buffers were allocated "
  5991. "successfully\n", i, tp->rx_pending);
  5992. if (i == 0)
  5993. goto initfail;
  5994. tp->rx_pending = i;
  5995. break;
  5996. }
  5997. }
  5998. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  5999. goto done;
  6000. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6001. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6002. goto done;
  6003. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6004. struct tg3_rx_buffer_desc *rxd;
  6005. rxd = &tpr->rx_jmb[i].std;
  6006. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6007. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6008. RXD_FLAG_JUMBO;
  6009. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6010. (i << RXD_OPAQUE_INDEX_SHIFT));
  6011. }
  6012. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6013. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  6014. netdev_warn(tp->dev,
  6015. "Using a smaller RX jumbo ring. Only %d "
  6016. "out of %d buffers were allocated "
  6017. "successfully\n", i, tp->rx_jumbo_pending);
  6018. if (i == 0)
  6019. goto initfail;
  6020. tp->rx_jumbo_pending = i;
  6021. break;
  6022. }
  6023. }
  6024. done:
  6025. return 0;
  6026. initfail:
  6027. tg3_rx_prodring_free(tp, tpr);
  6028. return -ENOMEM;
  6029. }
  6030. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6031. struct tg3_rx_prodring_set *tpr)
  6032. {
  6033. kfree(tpr->rx_std_buffers);
  6034. tpr->rx_std_buffers = NULL;
  6035. kfree(tpr->rx_jmb_buffers);
  6036. tpr->rx_jmb_buffers = NULL;
  6037. if (tpr->rx_std) {
  6038. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6039. tpr->rx_std, tpr->rx_std_mapping);
  6040. tpr->rx_std = NULL;
  6041. }
  6042. if (tpr->rx_jmb) {
  6043. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6044. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6045. tpr->rx_jmb = NULL;
  6046. }
  6047. }
  6048. static int tg3_rx_prodring_init(struct tg3 *tp,
  6049. struct tg3_rx_prodring_set *tpr)
  6050. {
  6051. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6052. GFP_KERNEL);
  6053. if (!tpr->rx_std_buffers)
  6054. return -ENOMEM;
  6055. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6056. TG3_RX_STD_RING_BYTES(tp),
  6057. &tpr->rx_std_mapping,
  6058. GFP_KERNEL);
  6059. if (!tpr->rx_std)
  6060. goto err_out;
  6061. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6062. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6063. GFP_KERNEL);
  6064. if (!tpr->rx_jmb_buffers)
  6065. goto err_out;
  6066. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6067. TG3_RX_JMB_RING_BYTES(tp),
  6068. &tpr->rx_jmb_mapping,
  6069. GFP_KERNEL);
  6070. if (!tpr->rx_jmb)
  6071. goto err_out;
  6072. }
  6073. return 0;
  6074. err_out:
  6075. tg3_rx_prodring_fini(tp, tpr);
  6076. return -ENOMEM;
  6077. }
  6078. /* Free up pending packets in all rx/tx rings.
  6079. *
  6080. * The chip has been shut down and the driver detached from
  6081. * the networking, so no interrupts or new tx packets will
  6082. * end up in the driver. tp->{tx,}lock is not held and we are not
  6083. * in an interrupt context and thus may sleep.
  6084. */
  6085. static void tg3_free_rings(struct tg3 *tp)
  6086. {
  6087. int i, j;
  6088. for (j = 0; j < tp->irq_cnt; j++) {
  6089. struct tg3_napi *tnapi = &tp->napi[j];
  6090. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6091. if (!tnapi->tx_buffers)
  6092. continue;
  6093. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6094. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6095. if (!skb)
  6096. continue;
  6097. tg3_tx_skb_unmap(tnapi, i,
  6098. skb_shinfo(skb)->nr_frags - 1);
  6099. dev_kfree_skb_any(skb);
  6100. }
  6101. }
  6102. netdev_reset_queue(tp->dev);
  6103. }
  6104. /* Initialize tx/rx rings for packet processing.
  6105. *
  6106. * The chip has been shut down and the driver detached from
  6107. * the networking, so no interrupts or new tx packets will
  6108. * end up in the driver. tp->{tx,}lock are held and thus
  6109. * we may not sleep.
  6110. */
  6111. static int tg3_init_rings(struct tg3 *tp)
  6112. {
  6113. int i;
  6114. /* Free up all the SKBs. */
  6115. tg3_free_rings(tp);
  6116. for (i = 0; i < tp->irq_cnt; i++) {
  6117. struct tg3_napi *tnapi = &tp->napi[i];
  6118. tnapi->last_tag = 0;
  6119. tnapi->last_irq_tag = 0;
  6120. tnapi->hw_status->status = 0;
  6121. tnapi->hw_status->status_tag = 0;
  6122. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6123. tnapi->tx_prod = 0;
  6124. tnapi->tx_cons = 0;
  6125. if (tnapi->tx_ring)
  6126. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6127. tnapi->rx_rcb_ptr = 0;
  6128. if (tnapi->rx_rcb)
  6129. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6130. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6131. tg3_free_rings(tp);
  6132. return -ENOMEM;
  6133. }
  6134. }
  6135. return 0;
  6136. }
  6137. /*
  6138. * Must not be invoked with interrupt sources disabled and
  6139. * the hardware shutdown down.
  6140. */
  6141. static void tg3_free_consistent(struct tg3 *tp)
  6142. {
  6143. int i;
  6144. for (i = 0; i < tp->irq_cnt; i++) {
  6145. struct tg3_napi *tnapi = &tp->napi[i];
  6146. if (tnapi->tx_ring) {
  6147. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6148. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6149. tnapi->tx_ring = NULL;
  6150. }
  6151. kfree(tnapi->tx_buffers);
  6152. tnapi->tx_buffers = NULL;
  6153. if (tnapi->rx_rcb) {
  6154. dma_free_coherent(&tp->pdev->dev,
  6155. TG3_RX_RCB_RING_BYTES(tp),
  6156. tnapi->rx_rcb,
  6157. tnapi->rx_rcb_mapping);
  6158. tnapi->rx_rcb = NULL;
  6159. }
  6160. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6161. if (tnapi->hw_status) {
  6162. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6163. tnapi->hw_status,
  6164. tnapi->status_mapping);
  6165. tnapi->hw_status = NULL;
  6166. }
  6167. }
  6168. if (tp->hw_stats) {
  6169. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6170. tp->hw_stats, tp->stats_mapping);
  6171. tp->hw_stats = NULL;
  6172. }
  6173. }
  6174. /*
  6175. * Must not be invoked with interrupt sources disabled and
  6176. * the hardware shutdown down. Can sleep.
  6177. */
  6178. static int tg3_alloc_consistent(struct tg3 *tp)
  6179. {
  6180. int i;
  6181. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6182. sizeof(struct tg3_hw_stats),
  6183. &tp->stats_mapping,
  6184. GFP_KERNEL);
  6185. if (!tp->hw_stats)
  6186. goto err_out;
  6187. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6188. for (i = 0; i < tp->irq_cnt; i++) {
  6189. struct tg3_napi *tnapi = &tp->napi[i];
  6190. struct tg3_hw_status *sblk;
  6191. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6192. TG3_HW_STATUS_SIZE,
  6193. &tnapi->status_mapping,
  6194. GFP_KERNEL);
  6195. if (!tnapi->hw_status)
  6196. goto err_out;
  6197. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6198. sblk = tnapi->hw_status;
  6199. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6200. goto err_out;
  6201. /* If multivector TSS is enabled, vector 0 does not handle
  6202. * tx interrupts. Don't allocate any resources for it.
  6203. */
  6204. if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
  6205. (i && tg3_flag(tp, ENABLE_TSS))) {
  6206. tnapi->tx_buffers = kzalloc(
  6207. sizeof(struct tg3_tx_ring_info) *
  6208. TG3_TX_RING_SIZE, GFP_KERNEL);
  6209. if (!tnapi->tx_buffers)
  6210. goto err_out;
  6211. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6212. TG3_TX_RING_BYTES,
  6213. &tnapi->tx_desc_mapping,
  6214. GFP_KERNEL);
  6215. if (!tnapi->tx_ring)
  6216. goto err_out;
  6217. }
  6218. /*
  6219. * When RSS is enabled, the status block format changes
  6220. * slightly. The "rx_jumbo_consumer", "reserved",
  6221. * and "rx_mini_consumer" members get mapped to the
  6222. * other three rx return ring producer indexes.
  6223. */
  6224. switch (i) {
  6225. default:
  6226. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6227. break;
  6228. case 2:
  6229. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  6230. break;
  6231. case 3:
  6232. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  6233. break;
  6234. case 4:
  6235. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  6236. break;
  6237. }
  6238. /*
  6239. * If multivector RSS is enabled, vector 0 does not handle
  6240. * rx or tx interrupts. Don't allocate any resources for it.
  6241. */
  6242. if (!i && tg3_flag(tp, ENABLE_RSS))
  6243. continue;
  6244. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6245. TG3_RX_RCB_RING_BYTES(tp),
  6246. &tnapi->rx_rcb_mapping,
  6247. GFP_KERNEL);
  6248. if (!tnapi->rx_rcb)
  6249. goto err_out;
  6250. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6251. }
  6252. return 0;
  6253. err_out:
  6254. tg3_free_consistent(tp);
  6255. return -ENOMEM;
  6256. }
  6257. #define MAX_WAIT_CNT 1000
  6258. /* To stop a block, clear the enable bit and poll till it
  6259. * clears. tp->lock is held.
  6260. */
  6261. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6262. {
  6263. unsigned int i;
  6264. u32 val;
  6265. if (tg3_flag(tp, 5705_PLUS)) {
  6266. switch (ofs) {
  6267. case RCVLSC_MODE:
  6268. case DMAC_MODE:
  6269. case MBFREE_MODE:
  6270. case BUFMGR_MODE:
  6271. case MEMARB_MODE:
  6272. /* We can't enable/disable these bits of the
  6273. * 5705/5750, just say success.
  6274. */
  6275. return 0;
  6276. default:
  6277. break;
  6278. }
  6279. }
  6280. val = tr32(ofs);
  6281. val &= ~enable_bit;
  6282. tw32_f(ofs, val);
  6283. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6284. udelay(100);
  6285. val = tr32(ofs);
  6286. if ((val & enable_bit) == 0)
  6287. break;
  6288. }
  6289. if (i == MAX_WAIT_CNT && !silent) {
  6290. dev_err(&tp->pdev->dev,
  6291. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6292. ofs, enable_bit);
  6293. return -ENODEV;
  6294. }
  6295. return 0;
  6296. }
  6297. /* tp->lock is held. */
  6298. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6299. {
  6300. int i, err;
  6301. tg3_disable_ints(tp);
  6302. tp->rx_mode &= ~RX_MODE_ENABLE;
  6303. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6304. udelay(10);
  6305. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6306. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6307. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6308. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6309. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6310. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6311. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6312. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6313. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6314. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6315. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6316. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6317. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6318. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6319. tw32_f(MAC_MODE, tp->mac_mode);
  6320. udelay(40);
  6321. tp->tx_mode &= ~TX_MODE_ENABLE;
  6322. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6323. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6324. udelay(100);
  6325. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6326. break;
  6327. }
  6328. if (i >= MAX_WAIT_CNT) {
  6329. dev_err(&tp->pdev->dev,
  6330. "%s timed out, TX_MODE_ENABLE will not clear "
  6331. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6332. err |= -ENODEV;
  6333. }
  6334. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6335. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6336. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6337. tw32(FTQ_RESET, 0xffffffff);
  6338. tw32(FTQ_RESET, 0x00000000);
  6339. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6340. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6341. for (i = 0; i < tp->irq_cnt; i++) {
  6342. struct tg3_napi *tnapi = &tp->napi[i];
  6343. if (tnapi->hw_status)
  6344. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6345. }
  6346. return err;
  6347. }
  6348. /* Save PCI command register before chip reset */
  6349. static void tg3_save_pci_state(struct tg3 *tp)
  6350. {
  6351. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6352. }
  6353. /* Restore PCI state after chip reset */
  6354. static void tg3_restore_pci_state(struct tg3 *tp)
  6355. {
  6356. u32 val;
  6357. /* Re-enable indirect register accesses. */
  6358. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6359. tp->misc_host_ctrl);
  6360. /* Set MAX PCI retry to zero. */
  6361. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6362. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6363. tg3_flag(tp, PCIX_MODE))
  6364. val |= PCISTATE_RETRY_SAME_DMA;
  6365. /* Allow reads and writes to the APE register and memory space. */
  6366. if (tg3_flag(tp, ENABLE_APE))
  6367. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6368. PCISTATE_ALLOW_APE_SHMEM_WR |
  6369. PCISTATE_ALLOW_APE_PSPACE_WR;
  6370. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6371. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6372. if (!tg3_flag(tp, PCI_EXPRESS)) {
  6373. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6374. tp->pci_cacheline_sz);
  6375. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6376. tp->pci_lat_timer);
  6377. }
  6378. /* Make sure PCI-X relaxed ordering bit is clear. */
  6379. if (tg3_flag(tp, PCIX_MODE)) {
  6380. u16 pcix_cmd;
  6381. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6382. &pcix_cmd);
  6383. pcix_cmd &= ~PCI_X_CMD_ERO;
  6384. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6385. pcix_cmd);
  6386. }
  6387. if (tg3_flag(tp, 5780_CLASS)) {
  6388. /* Chip reset on 5780 will reset MSI enable bit,
  6389. * so need to restore it.
  6390. */
  6391. if (tg3_flag(tp, USING_MSI)) {
  6392. u16 ctrl;
  6393. pci_read_config_word(tp->pdev,
  6394. tp->msi_cap + PCI_MSI_FLAGS,
  6395. &ctrl);
  6396. pci_write_config_word(tp->pdev,
  6397. tp->msi_cap + PCI_MSI_FLAGS,
  6398. ctrl | PCI_MSI_FLAGS_ENABLE);
  6399. val = tr32(MSGINT_MODE);
  6400. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6401. }
  6402. }
  6403. }
  6404. /* tp->lock is held. */
  6405. static int tg3_chip_reset(struct tg3 *tp)
  6406. {
  6407. u32 val;
  6408. void (*write_op)(struct tg3 *, u32, u32);
  6409. int i, err;
  6410. tg3_nvram_lock(tp);
  6411. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6412. /* No matching tg3_nvram_unlock() after this because
  6413. * chip reset below will undo the nvram lock.
  6414. */
  6415. tp->nvram_lock_cnt = 0;
  6416. /* GRC_MISC_CFG core clock reset will clear the memory
  6417. * enable bit in PCI register 4 and the MSI enable bit
  6418. * on some chips, so we save relevant registers here.
  6419. */
  6420. tg3_save_pci_state(tp);
  6421. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6422. tg3_flag(tp, 5755_PLUS))
  6423. tw32(GRC_FASTBOOT_PC, 0);
  6424. /*
  6425. * We must avoid the readl() that normally takes place.
  6426. * It locks machines, causes machine checks, and other
  6427. * fun things. So, temporarily disable the 5701
  6428. * hardware workaround, while we do the reset.
  6429. */
  6430. write_op = tp->write32;
  6431. if (write_op == tg3_write_flush_reg32)
  6432. tp->write32 = tg3_write32;
  6433. /* Prevent the irq handler from reading or writing PCI registers
  6434. * during chip reset when the memory enable bit in the PCI command
  6435. * register may be cleared. The chip does not generate interrupt
  6436. * at this time, but the irq handler may still be called due to irq
  6437. * sharing or irqpoll.
  6438. */
  6439. tg3_flag_set(tp, CHIP_RESETTING);
  6440. for (i = 0; i < tp->irq_cnt; i++) {
  6441. struct tg3_napi *tnapi = &tp->napi[i];
  6442. if (tnapi->hw_status) {
  6443. tnapi->hw_status->status = 0;
  6444. tnapi->hw_status->status_tag = 0;
  6445. }
  6446. tnapi->last_tag = 0;
  6447. tnapi->last_irq_tag = 0;
  6448. }
  6449. smp_mb();
  6450. for (i = 0; i < tp->irq_cnt; i++)
  6451. synchronize_irq(tp->napi[i].irq_vec);
  6452. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6453. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6454. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6455. }
  6456. /* do the reset */
  6457. val = GRC_MISC_CFG_CORECLK_RESET;
  6458. if (tg3_flag(tp, PCI_EXPRESS)) {
  6459. /* Force PCIe 1.0a mode */
  6460. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6461. !tg3_flag(tp, 57765_PLUS) &&
  6462. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6463. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6464. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6465. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6466. tw32(GRC_MISC_CFG, (1 << 29));
  6467. val |= (1 << 29);
  6468. }
  6469. }
  6470. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6471. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6472. tw32(GRC_VCPU_EXT_CTRL,
  6473. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6474. }
  6475. /* Manage gphy power for all CPMU absent PCIe devices. */
  6476. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6477. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6478. tw32(GRC_MISC_CFG, val);
  6479. /* restore 5701 hardware bug workaround write method */
  6480. tp->write32 = write_op;
  6481. /* Unfortunately, we have to delay before the PCI read back.
  6482. * Some 575X chips even will not respond to a PCI cfg access
  6483. * when the reset command is given to the chip.
  6484. *
  6485. * How do these hardware designers expect things to work
  6486. * properly if the PCI write is posted for a long period
  6487. * of time? It is always necessary to have some method by
  6488. * which a register read back can occur to push the write
  6489. * out which does the reset.
  6490. *
  6491. * For most tg3 variants the trick below was working.
  6492. * Ho hum...
  6493. */
  6494. udelay(120);
  6495. /* Flush PCI posted writes. The normal MMIO registers
  6496. * are inaccessible at this time so this is the only
  6497. * way to make this reliably (actually, this is no longer
  6498. * the case, see above). I tried to use indirect
  6499. * register read/write but this upset some 5701 variants.
  6500. */
  6501. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6502. udelay(120);
  6503. if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
  6504. u16 val16;
  6505. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6506. int i;
  6507. u32 cfg_val;
  6508. /* Wait for link training to complete. */
  6509. for (i = 0; i < 5000; i++)
  6510. udelay(100);
  6511. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6512. pci_write_config_dword(tp->pdev, 0xc4,
  6513. cfg_val | (1 << 15));
  6514. }
  6515. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6516. pci_read_config_word(tp->pdev,
  6517. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6518. &val16);
  6519. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  6520. PCI_EXP_DEVCTL_NOSNOOP_EN);
  6521. /*
  6522. * Older PCIe devices only support the 128 byte
  6523. * MPS setting. Enforce the restriction.
  6524. */
  6525. if (!tg3_flag(tp, CPMU_PRESENT))
  6526. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  6527. pci_write_config_word(tp->pdev,
  6528. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6529. val16);
  6530. /* Clear error status */
  6531. pci_write_config_word(tp->pdev,
  6532. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
  6533. PCI_EXP_DEVSTA_CED |
  6534. PCI_EXP_DEVSTA_NFED |
  6535. PCI_EXP_DEVSTA_FED |
  6536. PCI_EXP_DEVSTA_URD);
  6537. }
  6538. tg3_restore_pci_state(tp);
  6539. tg3_flag_clear(tp, CHIP_RESETTING);
  6540. tg3_flag_clear(tp, ERROR_PROCESSED);
  6541. val = 0;
  6542. if (tg3_flag(tp, 5780_CLASS))
  6543. val = tr32(MEMARB_MODE);
  6544. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6545. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6546. tg3_stop_fw(tp);
  6547. tw32(0x5000, 0x400);
  6548. }
  6549. tw32(GRC_MODE, tp->grc_mode);
  6550. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6551. val = tr32(0xc4);
  6552. tw32(0xc4, val | (1 << 15));
  6553. }
  6554. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6555. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6556. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6557. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6558. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6559. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6560. }
  6561. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6562. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6563. val = tp->mac_mode;
  6564. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6565. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6566. val = tp->mac_mode;
  6567. } else
  6568. val = 0;
  6569. tw32_f(MAC_MODE, val);
  6570. udelay(40);
  6571. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6572. err = tg3_poll_fw(tp);
  6573. if (err)
  6574. return err;
  6575. tg3_mdio_start(tp);
  6576. if (tg3_flag(tp, PCI_EXPRESS) &&
  6577. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6578. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6579. !tg3_flag(tp, 57765_PLUS)) {
  6580. val = tr32(0x7c00);
  6581. tw32(0x7c00, val | (1 << 25));
  6582. }
  6583. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6584. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6585. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6586. }
  6587. /* Reprobe ASF enable state. */
  6588. tg3_flag_clear(tp, ENABLE_ASF);
  6589. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6590. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6591. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6592. u32 nic_cfg;
  6593. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6594. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6595. tg3_flag_set(tp, ENABLE_ASF);
  6596. tp->last_event_jiffies = jiffies;
  6597. if (tg3_flag(tp, 5750_PLUS))
  6598. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6599. }
  6600. }
  6601. return 0;
  6602. }
  6603. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  6604. struct rtnl_link_stats64 *);
  6605. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *,
  6606. struct tg3_ethtool_stats *);
  6607. /* tp->lock is held. */
  6608. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6609. {
  6610. int err;
  6611. tg3_stop_fw(tp);
  6612. tg3_write_sig_pre_reset(tp, kind);
  6613. tg3_abort_hw(tp, silent);
  6614. err = tg3_chip_reset(tp);
  6615. __tg3_set_mac_addr(tp, 0);
  6616. tg3_write_sig_legacy(tp, kind);
  6617. tg3_write_sig_post_reset(tp, kind);
  6618. if (tp->hw_stats) {
  6619. /* Save the stats across chip resets... */
  6620. tg3_get_stats64(tp->dev, &tp->net_stats_prev),
  6621. tg3_get_estats(tp, &tp->estats_prev);
  6622. /* And make sure the next sample is new data */
  6623. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6624. }
  6625. if (err)
  6626. return err;
  6627. return 0;
  6628. }
  6629. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6630. {
  6631. struct tg3 *tp = netdev_priv(dev);
  6632. struct sockaddr *addr = p;
  6633. int err = 0, skip_mac_1 = 0;
  6634. if (!is_valid_ether_addr(addr->sa_data))
  6635. return -EINVAL;
  6636. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6637. if (!netif_running(dev))
  6638. return 0;
  6639. if (tg3_flag(tp, ENABLE_ASF)) {
  6640. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6641. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6642. addr0_low = tr32(MAC_ADDR_0_LOW);
  6643. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6644. addr1_low = tr32(MAC_ADDR_1_LOW);
  6645. /* Skip MAC addr 1 if ASF is using it. */
  6646. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6647. !(addr1_high == 0 && addr1_low == 0))
  6648. skip_mac_1 = 1;
  6649. }
  6650. spin_lock_bh(&tp->lock);
  6651. __tg3_set_mac_addr(tp, skip_mac_1);
  6652. spin_unlock_bh(&tp->lock);
  6653. return err;
  6654. }
  6655. /* tp->lock is held. */
  6656. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6657. dma_addr_t mapping, u32 maxlen_flags,
  6658. u32 nic_addr)
  6659. {
  6660. tg3_write_mem(tp,
  6661. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6662. ((u64) mapping >> 32));
  6663. tg3_write_mem(tp,
  6664. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6665. ((u64) mapping & 0xffffffff));
  6666. tg3_write_mem(tp,
  6667. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6668. maxlen_flags);
  6669. if (!tg3_flag(tp, 5705_PLUS))
  6670. tg3_write_mem(tp,
  6671. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6672. nic_addr);
  6673. }
  6674. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6675. {
  6676. int i;
  6677. if (!tg3_flag(tp, ENABLE_TSS)) {
  6678. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6679. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6680. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6681. } else {
  6682. tw32(HOSTCC_TXCOL_TICKS, 0);
  6683. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6684. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6685. }
  6686. if (!tg3_flag(tp, ENABLE_RSS)) {
  6687. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6688. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6689. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6690. } else {
  6691. tw32(HOSTCC_RXCOL_TICKS, 0);
  6692. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6693. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6694. }
  6695. if (!tg3_flag(tp, 5705_PLUS)) {
  6696. u32 val = ec->stats_block_coalesce_usecs;
  6697. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6698. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6699. if (!netif_carrier_ok(tp->dev))
  6700. val = 0;
  6701. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6702. }
  6703. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6704. u32 reg;
  6705. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6706. tw32(reg, ec->rx_coalesce_usecs);
  6707. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6708. tw32(reg, ec->rx_max_coalesced_frames);
  6709. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6710. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6711. if (tg3_flag(tp, ENABLE_TSS)) {
  6712. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6713. tw32(reg, ec->tx_coalesce_usecs);
  6714. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6715. tw32(reg, ec->tx_max_coalesced_frames);
  6716. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6717. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6718. }
  6719. }
  6720. for (; i < tp->irq_max - 1; i++) {
  6721. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6722. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6723. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6724. if (tg3_flag(tp, ENABLE_TSS)) {
  6725. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6726. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6727. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6728. }
  6729. }
  6730. }
  6731. /* tp->lock is held. */
  6732. static void tg3_rings_reset(struct tg3 *tp)
  6733. {
  6734. int i;
  6735. u32 stblk, txrcb, rxrcb, limit;
  6736. struct tg3_napi *tnapi = &tp->napi[0];
  6737. /* Disable all transmit rings but the first. */
  6738. if (!tg3_flag(tp, 5705_PLUS))
  6739. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6740. else if (tg3_flag(tp, 5717_PLUS))
  6741. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6742. else if (tg3_flag(tp, 57765_CLASS))
  6743. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6744. else
  6745. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6746. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6747. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6748. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6749. BDINFO_FLAGS_DISABLED);
  6750. /* Disable all receive return rings but the first. */
  6751. if (tg3_flag(tp, 5717_PLUS))
  6752. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6753. else if (!tg3_flag(tp, 5705_PLUS))
  6754. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6755. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6756. tg3_flag(tp, 57765_CLASS))
  6757. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6758. else
  6759. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6760. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6761. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6762. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6763. BDINFO_FLAGS_DISABLED);
  6764. /* Disable interrupts */
  6765. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6766. tp->napi[0].chk_msi_cnt = 0;
  6767. tp->napi[0].last_rx_cons = 0;
  6768. tp->napi[0].last_tx_cons = 0;
  6769. /* Zero mailbox registers. */
  6770. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6771. for (i = 1; i < tp->irq_max; i++) {
  6772. tp->napi[i].tx_prod = 0;
  6773. tp->napi[i].tx_cons = 0;
  6774. if (tg3_flag(tp, ENABLE_TSS))
  6775. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6776. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6777. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6778. tp->napi[i].chk_msi_cnt = 0;
  6779. tp->napi[i].last_rx_cons = 0;
  6780. tp->napi[i].last_tx_cons = 0;
  6781. }
  6782. if (!tg3_flag(tp, ENABLE_TSS))
  6783. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6784. } else {
  6785. tp->napi[0].tx_prod = 0;
  6786. tp->napi[0].tx_cons = 0;
  6787. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6788. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6789. }
  6790. /* Make sure the NIC-based send BD rings are disabled. */
  6791. if (!tg3_flag(tp, 5705_PLUS)) {
  6792. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6793. for (i = 0; i < 16; i++)
  6794. tw32_tx_mbox(mbox + i * 8, 0);
  6795. }
  6796. txrcb = NIC_SRAM_SEND_RCB;
  6797. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6798. /* Clear status block in ram. */
  6799. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6800. /* Set status block DMA address */
  6801. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6802. ((u64) tnapi->status_mapping >> 32));
  6803. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6804. ((u64) tnapi->status_mapping & 0xffffffff));
  6805. if (tnapi->tx_ring) {
  6806. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6807. (TG3_TX_RING_SIZE <<
  6808. BDINFO_FLAGS_MAXLEN_SHIFT),
  6809. NIC_SRAM_TX_BUFFER_DESC);
  6810. txrcb += TG3_BDINFO_SIZE;
  6811. }
  6812. if (tnapi->rx_rcb) {
  6813. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6814. (tp->rx_ret_ring_mask + 1) <<
  6815. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6816. rxrcb += TG3_BDINFO_SIZE;
  6817. }
  6818. stblk = HOSTCC_STATBLCK_RING1;
  6819. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6820. u64 mapping = (u64)tnapi->status_mapping;
  6821. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6822. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6823. /* Clear status block in ram. */
  6824. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6825. if (tnapi->tx_ring) {
  6826. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6827. (TG3_TX_RING_SIZE <<
  6828. BDINFO_FLAGS_MAXLEN_SHIFT),
  6829. NIC_SRAM_TX_BUFFER_DESC);
  6830. txrcb += TG3_BDINFO_SIZE;
  6831. }
  6832. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6833. ((tp->rx_ret_ring_mask + 1) <<
  6834. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6835. stblk += 8;
  6836. rxrcb += TG3_BDINFO_SIZE;
  6837. }
  6838. }
  6839. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6840. {
  6841. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6842. if (!tg3_flag(tp, 5750_PLUS) ||
  6843. tg3_flag(tp, 5780_CLASS) ||
  6844. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6845. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6846. tg3_flag(tp, 57765_PLUS))
  6847. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6848. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6849. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6850. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6851. else
  6852. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6853. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6854. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6855. val = min(nic_rep_thresh, host_rep_thresh);
  6856. tw32(RCVBDI_STD_THRESH, val);
  6857. if (tg3_flag(tp, 57765_PLUS))
  6858. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6859. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6860. return;
  6861. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6862. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6863. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6864. tw32(RCVBDI_JUMBO_THRESH, val);
  6865. if (tg3_flag(tp, 57765_PLUS))
  6866. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6867. }
  6868. static inline u32 calc_crc(unsigned char *buf, int len)
  6869. {
  6870. u32 reg;
  6871. u32 tmp;
  6872. int j, k;
  6873. reg = 0xffffffff;
  6874. for (j = 0; j < len; j++) {
  6875. reg ^= buf[j];
  6876. for (k = 0; k < 8; k++) {
  6877. tmp = reg & 0x01;
  6878. reg >>= 1;
  6879. if (tmp)
  6880. reg ^= 0xedb88320;
  6881. }
  6882. }
  6883. return ~reg;
  6884. }
  6885. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6886. {
  6887. /* accept or reject all multicast frames */
  6888. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6889. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6890. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6891. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6892. }
  6893. static void __tg3_set_rx_mode(struct net_device *dev)
  6894. {
  6895. struct tg3 *tp = netdev_priv(dev);
  6896. u32 rx_mode;
  6897. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6898. RX_MODE_KEEP_VLAN_TAG);
  6899. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  6900. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6901. * flag clear.
  6902. */
  6903. if (!tg3_flag(tp, ENABLE_ASF))
  6904. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6905. #endif
  6906. if (dev->flags & IFF_PROMISC) {
  6907. /* Promiscuous mode. */
  6908. rx_mode |= RX_MODE_PROMISC;
  6909. } else if (dev->flags & IFF_ALLMULTI) {
  6910. /* Accept all multicast. */
  6911. tg3_set_multi(tp, 1);
  6912. } else if (netdev_mc_empty(dev)) {
  6913. /* Reject all multicast. */
  6914. tg3_set_multi(tp, 0);
  6915. } else {
  6916. /* Accept one or more multicast(s). */
  6917. struct netdev_hw_addr *ha;
  6918. u32 mc_filter[4] = { 0, };
  6919. u32 regidx;
  6920. u32 bit;
  6921. u32 crc;
  6922. netdev_for_each_mc_addr(ha, dev) {
  6923. crc = calc_crc(ha->addr, ETH_ALEN);
  6924. bit = ~crc & 0x7f;
  6925. regidx = (bit & 0x60) >> 5;
  6926. bit &= 0x1f;
  6927. mc_filter[regidx] |= (1 << bit);
  6928. }
  6929. tw32(MAC_HASH_REG_0, mc_filter[0]);
  6930. tw32(MAC_HASH_REG_1, mc_filter[1]);
  6931. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6932. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6933. }
  6934. if (rx_mode != tp->rx_mode) {
  6935. tp->rx_mode = rx_mode;
  6936. tw32_f(MAC_RX_MODE, rx_mode);
  6937. udelay(10);
  6938. }
  6939. }
  6940. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp)
  6941. {
  6942. int i;
  6943. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  6944. tp->rss_ind_tbl[i] =
  6945. ethtool_rxfh_indir_default(i, tp->irq_cnt - 1);
  6946. }
  6947. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  6948. {
  6949. int i;
  6950. if (!tg3_flag(tp, SUPPORT_MSIX))
  6951. return;
  6952. if (tp->irq_cnt <= 2) {
  6953. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  6954. return;
  6955. }
  6956. /* Validate table against current IRQ count */
  6957. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6958. if (tp->rss_ind_tbl[i] >= tp->irq_cnt - 1)
  6959. break;
  6960. }
  6961. if (i != TG3_RSS_INDIR_TBL_SIZE)
  6962. tg3_rss_init_dflt_indir_tbl(tp);
  6963. }
  6964. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  6965. {
  6966. int i = 0;
  6967. u32 reg = MAC_RSS_INDIR_TBL_0;
  6968. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  6969. u32 val = tp->rss_ind_tbl[i];
  6970. i++;
  6971. for (; i % 8; i++) {
  6972. val <<= 4;
  6973. val |= tp->rss_ind_tbl[i];
  6974. }
  6975. tw32(reg, val);
  6976. reg += 4;
  6977. }
  6978. }
  6979. /* tp->lock is held. */
  6980. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6981. {
  6982. u32 val, rdmac_mode;
  6983. int i, err, limit;
  6984. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6985. tg3_disable_ints(tp);
  6986. tg3_stop_fw(tp);
  6987. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6988. if (tg3_flag(tp, INIT_COMPLETE))
  6989. tg3_abort_hw(tp, 1);
  6990. /* Enable MAC control of LPI */
  6991. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6992. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6993. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6994. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6995. tw32_f(TG3_CPMU_EEE_CTRL,
  6996. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6997. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6998. TG3_CPMU_EEEMD_LPI_IN_TX |
  6999. TG3_CPMU_EEEMD_LPI_IN_RX |
  7000. TG3_CPMU_EEEMD_EEE_ENABLE;
  7001. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7002. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7003. if (tg3_flag(tp, ENABLE_APE))
  7004. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7005. tw32_f(TG3_CPMU_EEE_MODE, val);
  7006. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7007. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7008. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7009. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7010. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7011. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7012. }
  7013. if (reset_phy)
  7014. tg3_phy_reset(tp);
  7015. err = tg3_chip_reset(tp);
  7016. if (err)
  7017. return err;
  7018. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7019. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  7020. val = tr32(TG3_CPMU_CTRL);
  7021. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7022. tw32(TG3_CPMU_CTRL, val);
  7023. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7024. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7025. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7026. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7027. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7028. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7029. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7030. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7031. val = tr32(TG3_CPMU_HST_ACC);
  7032. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7033. val |= CPMU_HST_ACC_MACCLK_6_25;
  7034. tw32(TG3_CPMU_HST_ACC, val);
  7035. }
  7036. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  7037. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7038. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7039. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7040. tw32(PCIE_PWR_MGMT_THRESH, val);
  7041. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7042. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7043. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7044. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7045. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7046. }
  7047. if (tg3_flag(tp, L1PLLPD_EN)) {
  7048. u32 grc_mode = tr32(GRC_MODE);
  7049. /* Access the lower 1K of PL PCIE block registers. */
  7050. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7051. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7052. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7053. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7054. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7055. tw32(GRC_MODE, grc_mode);
  7056. }
  7057. if (tg3_flag(tp, 57765_CLASS)) {
  7058. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  7059. u32 grc_mode = tr32(GRC_MODE);
  7060. /* Access the lower 1K of PL PCIE block registers. */
  7061. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7062. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7063. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7064. TG3_PCIE_PL_LO_PHYCTL5);
  7065. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7066. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7067. tw32(GRC_MODE, grc_mode);
  7068. }
  7069. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  7070. u32 grc_mode = tr32(GRC_MODE);
  7071. /* Access the lower 1K of DL PCIE block registers. */
  7072. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7073. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7074. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7075. TG3_PCIE_DL_LO_FTSMAX);
  7076. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7077. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7078. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7079. tw32(GRC_MODE, grc_mode);
  7080. }
  7081. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7082. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7083. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7084. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7085. }
  7086. /* This works around an issue with Athlon chipsets on
  7087. * B3 tigon3 silicon. This bit has no effect on any
  7088. * other revision. But do not set this on PCI Express
  7089. * chips and don't even touch the clocks if the CPMU is present.
  7090. */
  7091. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7092. if (!tg3_flag(tp, PCI_EXPRESS))
  7093. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7094. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7095. }
  7096. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  7097. tg3_flag(tp, PCIX_MODE)) {
  7098. val = tr32(TG3PCI_PCISTATE);
  7099. val |= PCISTATE_RETRY_SAME_DMA;
  7100. tw32(TG3PCI_PCISTATE, val);
  7101. }
  7102. if (tg3_flag(tp, ENABLE_APE)) {
  7103. /* Allow reads and writes to the
  7104. * APE register and memory space.
  7105. */
  7106. val = tr32(TG3PCI_PCISTATE);
  7107. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7108. PCISTATE_ALLOW_APE_SHMEM_WR |
  7109. PCISTATE_ALLOW_APE_PSPACE_WR;
  7110. tw32(TG3PCI_PCISTATE, val);
  7111. }
  7112. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  7113. /* Enable some hw fixes. */
  7114. val = tr32(TG3PCI_MSI_DATA);
  7115. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7116. tw32(TG3PCI_MSI_DATA, val);
  7117. }
  7118. /* Descriptor ring init may make accesses to the
  7119. * NIC SRAM area to setup the TX descriptors, so we
  7120. * can only do this after the hardware has been
  7121. * successfully reset.
  7122. */
  7123. err = tg3_init_rings(tp);
  7124. if (err)
  7125. return err;
  7126. if (tg3_flag(tp, 57765_PLUS)) {
  7127. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7128. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7129. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  7130. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7131. if (!tg3_flag(tp, 57765_CLASS) &&
  7132. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7133. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7134. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7135. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  7136. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  7137. /* This value is determined during the probe time DMA
  7138. * engine test, tg3_test_dma.
  7139. */
  7140. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7141. }
  7142. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7143. GRC_MODE_4X_NIC_SEND_RINGS |
  7144. GRC_MODE_NO_TX_PHDR_CSUM |
  7145. GRC_MODE_NO_RX_PHDR_CSUM);
  7146. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7147. /* Pseudo-header checksum is done by hardware logic and not
  7148. * the offload processers, so make the chip do the pseudo-
  7149. * header checksums on receive. For transmit it is more
  7150. * convenient to do the pseudo-header checksum in software
  7151. * as Linux does that on transmit for us in all cases.
  7152. */
  7153. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7154. tw32(GRC_MODE,
  7155. tp->grc_mode |
  7156. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  7157. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  7158. val = tr32(GRC_MISC_CFG);
  7159. val &= ~0xff;
  7160. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  7161. tw32(GRC_MISC_CFG, val);
  7162. /* Initialize MBUF/DESC pool. */
  7163. if (tg3_flag(tp, 5750_PLUS)) {
  7164. /* Do nothing. */
  7165. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  7166. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  7167. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  7168. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  7169. else
  7170. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  7171. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  7172. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  7173. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  7174. int fw_len;
  7175. fw_len = tp->fw_len;
  7176. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7177. tw32(BUFMGR_MB_POOL_ADDR,
  7178. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7179. tw32(BUFMGR_MB_POOL_SIZE,
  7180. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  7181. }
  7182. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7183. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7184. tp->bufmgr_config.mbuf_read_dma_low_water);
  7185. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7186. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7187. tw32(BUFMGR_MB_HIGH_WATER,
  7188. tp->bufmgr_config.mbuf_high_water);
  7189. } else {
  7190. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7191. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7192. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7193. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7194. tw32(BUFMGR_MB_HIGH_WATER,
  7195. tp->bufmgr_config.mbuf_high_water_jumbo);
  7196. }
  7197. tw32(BUFMGR_DMA_LOW_WATER,
  7198. tp->bufmgr_config.dma_low_water);
  7199. tw32(BUFMGR_DMA_HIGH_WATER,
  7200. tp->bufmgr_config.dma_high_water);
  7201. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7202. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  7203. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7204. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7205. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7206. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  7207. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7208. tw32(BUFMGR_MODE, val);
  7209. for (i = 0; i < 2000; i++) {
  7210. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7211. break;
  7212. udelay(10);
  7213. }
  7214. if (i >= 2000) {
  7215. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7216. return -ENODEV;
  7217. }
  7218. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  7219. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7220. tg3_setup_rxbd_thresholds(tp);
  7221. /* Initialize TG3_BDINFO's at:
  7222. * RCVDBDI_STD_BD: standard eth size rx ring
  7223. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7224. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7225. *
  7226. * like so:
  7227. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7228. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7229. * ring attribute flags
  7230. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7231. *
  7232. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7233. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7234. *
  7235. * The size of each ring is fixed in the firmware, but the location is
  7236. * configurable.
  7237. */
  7238. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7239. ((u64) tpr->rx_std_mapping >> 32));
  7240. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7241. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7242. if (!tg3_flag(tp, 5717_PLUS))
  7243. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7244. NIC_SRAM_RX_BUFFER_DESC);
  7245. /* Disable the mini ring */
  7246. if (!tg3_flag(tp, 5705_PLUS))
  7247. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7248. BDINFO_FLAGS_DISABLED);
  7249. /* Program the jumbo buffer descriptor ring control
  7250. * blocks on those devices that have them.
  7251. */
  7252. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7253. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7254. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7255. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7256. ((u64) tpr->rx_jmb_mapping >> 32));
  7257. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7258. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7259. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7260. BDINFO_FLAGS_MAXLEN_SHIFT;
  7261. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7262. val | BDINFO_FLAGS_USE_EXT_RECV);
  7263. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7264. tg3_flag(tp, 57765_CLASS))
  7265. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7266. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7267. } else {
  7268. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7269. BDINFO_FLAGS_DISABLED);
  7270. }
  7271. if (tg3_flag(tp, 57765_PLUS)) {
  7272. val = TG3_RX_STD_RING_SIZE(tp);
  7273. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7274. val |= (TG3_RX_STD_DMA_SZ << 2);
  7275. } else
  7276. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7277. } else
  7278. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7279. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7280. tpr->rx_std_prod_idx = tp->rx_pending;
  7281. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7282. tpr->rx_jmb_prod_idx =
  7283. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7284. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7285. tg3_rings_reset(tp);
  7286. /* Initialize MAC address and backoff seed. */
  7287. __tg3_set_mac_addr(tp, 0);
  7288. /* MTU + ethernet header + FCS + optional VLAN tag */
  7289. tw32(MAC_RX_MTU_SIZE,
  7290. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7291. /* The slot time is changed by tg3_setup_phy if we
  7292. * run at gigabit with half duplex.
  7293. */
  7294. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7295. (6 << TX_LENGTHS_IPG_SHIFT) |
  7296. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7297. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7298. val |= tr32(MAC_TX_LENGTHS) &
  7299. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7300. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7301. tw32(MAC_TX_LENGTHS, val);
  7302. /* Receive rules. */
  7303. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7304. tw32(RCVLPC_CONFIG, 0x0181);
  7305. /* Calculate RDMAC_MODE setting early, we need it to determine
  7306. * the RCVLPC_STATE_ENABLE mask.
  7307. */
  7308. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7309. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7310. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7311. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7312. RDMAC_MODE_LNGREAD_ENAB);
  7313. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7314. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7315. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7316. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7317. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7318. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7319. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7320. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7321. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7322. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7323. if (tg3_flag(tp, TSO_CAPABLE) &&
  7324. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7325. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7326. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7327. !tg3_flag(tp, IS_5788)) {
  7328. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7329. }
  7330. }
  7331. if (tg3_flag(tp, PCI_EXPRESS))
  7332. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7333. if (tg3_flag(tp, HW_TSO_1) ||
  7334. tg3_flag(tp, HW_TSO_2) ||
  7335. tg3_flag(tp, HW_TSO_3))
  7336. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7337. if (tg3_flag(tp, 57765_PLUS) ||
  7338. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7339. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7340. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7341. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7342. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7343. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7344. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7345. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7346. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7347. tg3_flag(tp, 57765_PLUS)) {
  7348. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  7349. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7350. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7351. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7352. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7353. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7354. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7355. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7356. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7357. }
  7358. tw32(TG3_RDMA_RSRVCTRL_REG,
  7359. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7360. }
  7361. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7362. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7363. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7364. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7365. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7366. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7367. }
  7368. /* Receive/send statistics. */
  7369. if (tg3_flag(tp, 5750_PLUS)) {
  7370. val = tr32(RCVLPC_STATS_ENABLE);
  7371. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7372. tw32(RCVLPC_STATS_ENABLE, val);
  7373. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7374. tg3_flag(tp, TSO_CAPABLE)) {
  7375. val = tr32(RCVLPC_STATS_ENABLE);
  7376. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7377. tw32(RCVLPC_STATS_ENABLE, val);
  7378. } else {
  7379. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7380. }
  7381. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7382. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7383. tw32(SNDDATAI_STATSCTRL,
  7384. (SNDDATAI_SCTRL_ENABLE |
  7385. SNDDATAI_SCTRL_FASTUPD));
  7386. /* Setup host coalescing engine. */
  7387. tw32(HOSTCC_MODE, 0);
  7388. for (i = 0; i < 2000; i++) {
  7389. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7390. break;
  7391. udelay(10);
  7392. }
  7393. __tg3_set_coalesce(tp, &tp->coal);
  7394. if (!tg3_flag(tp, 5705_PLUS)) {
  7395. /* Status/statistics block address. See tg3_timer,
  7396. * the tg3_periodic_fetch_stats call there, and
  7397. * tg3_get_stats to see how this works for 5705/5750 chips.
  7398. */
  7399. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7400. ((u64) tp->stats_mapping >> 32));
  7401. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7402. ((u64) tp->stats_mapping & 0xffffffff));
  7403. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7404. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7405. /* Clear statistics and status block memory areas */
  7406. for (i = NIC_SRAM_STATS_BLK;
  7407. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7408. i += sizeof(u32)) {
  7409. tg3_write_mem(tp, i, 0);
  7410. udelay(40);
  7411. }
  7412. }
  7413. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7414. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7415. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7416. if (!tg3_flag(tp, 5705_PLUS))
  7417. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7418. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7419. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7420. /* reset to prevent losing 1st rx packet intermittently */
  7421. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7422. udelay(10);
  7423. }
  7424. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7425. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7426. MAC_MODE_FHDE_ENABLE;
  7427. if (tg3_flag(tp, ENABLE_APE))
  7428. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7429. if (!tg3_flag(tp, 5705_PLUS) &&
  7430. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7431. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7432. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7433. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7434. udelay(40);
  7435. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7436. * If TG3_FLAG_IS_NIC is zero, we should read the
  7437. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7438. * whether used as inputs or outputs, are set by boot code after
  7439. * reset.
  7440. */
  7441. if (!tg3_flag(tp, IS_NIC)) {
  7442. u32 gpio_mask;
  7443. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7444. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7445. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7446. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7447. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7448. GRC_LCLCTRL_GPIO_OUTPUT3;
  7449. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7450. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7451. tp->grc_local_ctrl &= ~gpio_mask;
  7452. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7453. /* GPIO1 must be driven high for eeprom write protect */
  7454. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7455. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7456. GRC_LCLCTRL_GPIO_OUTPUT1);
  7457. }
  7458. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7459. udelay(100);
  7460. if (tg3_flag(tp, USING_MSIX)) {
  7461. val = tr32(MSGINT_MODE);
  7462. val |= MSGINT_MODE_ENABLE;
  7463. if (tp->irq_cnt > 1)
  7464. val |= MSGINT_MODE_MULTIVEC_EN;
  7465. if (!tg3_flag(tp, 1SHOT_MSI))
  7466. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7467. tw32(MSGINT_MODE, val);
  7468. }
  7469. if (!tg3_flag(tp, 5705_PLUS)) {
  7470. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7471. udelay(40);
  7472. }
  7473. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7474. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7475. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7476. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7477. WDMAC_MODE_LNGREAD_ENAB);
  7478. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7479. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7480. if (tg3_flag(tp, TSO_CAPABLE) &&
  7481. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7482. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7483. /* nothing */
  7484. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7485. !tg3_flag(tp, IS_5788)) {
  7486. val |= WDMAC_MODE_RX_ACCEL;
  7487. }
  7488. }
  7489. /* Enable host coalescing bug fix */
  7490. if (tg3_flag(tp, 5755_PLUS))
  7491. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7492. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7493. val |= WDMAC_MODE_BURST_ALL_DATA;
  7494. tw32_f(WDMAC_MODE, val);
  7495. udelay(40);
  7496. if (tg3_flag(tp, PCIX_MODE)) {
  7497. u16 pcix_cmd;
  7498. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7499. &pcix_cmd);
  7500. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7501. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7502. pcix_cmd |= PCI_X_CMD_READ_2K;
  7503. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7504. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7505. pcix_cmd |= PCI_X_CMD_READ_2K;
  7506. }
  7507. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7508. pcix_cmd);
  7509. }
  7510. tw32_f(RDMAC_MODE, rdmac_mode);
  7511. udelay(40);
  7512. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7513. if (!tg3_flag(tp, 5705_PLUS))
  7514. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7515. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7516. tw32(SNDDATAC_MODE,
  7517. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7518. else
  7519. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7520. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7521. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7522. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7523. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7524. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7525. tw32(RCVDBDI_MODE, val);
  7526. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7527. if (tg3_flag(tp, HW_TSO_1) ||
  7528. tg3_flag(tp, HW_TSO_2) ||
  7529. tg3_flag(tp, HW_TSO_3))
  7530. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7531. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7532. if (tg3_flag(tp, ENABLE_TSS))
  7533. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7534. tw32(SNDBDI_MODE, val);
  7535. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7536. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7537. err = tg3_load_5701_a0_firmware_fix(tp);
  7538. if (err)
  7539. return err;
  7540. }
  7541. if (tg3_flag(tp, TSO_CAPABLE)) {
  7542. err = tg3_load_tso_firmware(tp);
  7543. if (err)
  7544. return err;
  7545. }
  7546. tp->tx_mode = TX_MODE_ENABLE;
  7547. if (tg3_flag(tp, 5755_PLUS) ||
  7548. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7549. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7550. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7551. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7552. tp->tx_mode &= ~val;
  7553. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7554. }
  7555. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7556. udelay(100);
  7557. if (tg3_flag(tp, ENABLE_RSS)) {
  7558. tg3_rss_write_indir_tbl(tp);
  7559. /* Setup the "secret" hash key. */
  7560. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7561. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7562. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7563. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7564. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7565. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7566. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7567. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7568. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7569. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7570. }
  7571. tp->rx_mode = RX_MODE_ENABLE;
  7572. if (tg3_flag(tp, 5755_PLUS))
  7573. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7574. if (tg3_flag(tp, ENABLE_RSS))
  7575. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7576. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7577. RX_MODE_RSS_IPV6_HASH_EN |
  7578. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7579. RX_MODE_RSS_IPV4_HASH_EN |
  7580. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7581. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7582. udelay(10);
  7583. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7584. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7585. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7586. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7587. udelay(10);
  7588. }
  7589. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7590. udelay(10);
  7591. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7592. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7593. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7594. /* Set drive transmission level to 1.2V */
  7595. /* only if the signal pre-emphasis bit is not set */
  7596. val = tr32(MAC_SERDES_CFG);
  7597. val &= 0xfffff000;
  7598. val |= 0x880;
  7599. tw32(MAC_SERDES_CFG, val);
  7600. }
  7601. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7602. tw32(MAC_SERDES_CFG, 0x616000);
  7603. }
  7604. /* Prevent chip from dropping frames when flow control
  7605. * is enabled.
  7606. */
  7607. if (tg3_flag(tp, 57765_CLASS))
  7608. val = 1;
  7609. else
  7610. val = 2;
  7611. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7612. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7613. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7614. /* Use hardware link auto-negotiation */
  7615. tg3_flag_set(tp, HW_AUTONEG);
  7616. }
  7617. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7618. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7619. u32 tmp;
  7620. tmp = tr32(SERDES_RX_CTRL);
  7621. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7622. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7623. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7624. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7625. }
  7626. if (!tg3_flag(tp, USE_PHYLIB)) {
  7627. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7628. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7629. err = tg3_setup_phy(tp, 0);
  7630. if (err)
  7631. return err;
  7632. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7633. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7634. u32 tmp;
  7635. /* Clear CRC stats. */
  7636. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7637. tg3_writephy(tp, MII_TG3_TEST1,
  7638. tmp | MII_TG3_TEST1_CRC_EN);
  7639. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7640. }
  7641. }
  7642. }
  7643. __tg3_set_rx_mode(tp->dev);
  7644. /* Initialize receive rules. */
  7645. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7646. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7647. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7648. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7649. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7650. limit = 8;
  7651. else
  7652. limit = 16;
  7653. if (tg3_flag(tp, ENABLE_ASF))
  7654. limit -= 4;
  7655. switch (limit) {
  7656. case 16:
  7657. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7658. case 15:
  7659. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7660. case 14:
  7661. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7662. case 13:
  7663. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7664. case 12:
  7665. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7666. case 11:
  7667. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7668. case 10:
  7669. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7670. case 9:
  7671. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7672. case 8:
  7673. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7674. case 7:
  7675. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7676. case 6:
  7677. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7678. case 5:
  7679. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7680. case 4:
  7681. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7682. case 3:
  7683. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7684. case 2:
  7685. case 1:
  7686. default:
  7687. break;
  7688. }
  7689. if (tg3_flag(tp, ENABLE_APE))
  7690. /* Write our heartbeat update interval to APE. */
  7691. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7692. APE_HOST_HEARTBEAT_INT_DISABLE);
  7693. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7694. return 0;
  7695. }
  7696. /* Called at device open time to get the chip ready for
  7697. * packet processing. Invoked with tp->lock held.
  7698. */
  7699. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7700. {
  7701. tg3_switch_clocks(tp);
  7702. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7703. return tg3_reset_hw(tp, reset_phy);
  7704. }
  7705. #define TG3_STAT_ADD32(PSTAT, REG) \
  7706. do { u32 __val = tr32(REG); \
  7707. (PSTAT)->low += __val; \
  7708. if ((PSTAT)->low < __val) \
  7709. (PSTAT)->high += 1; \
  7710. } while (0)
  7711. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7712. {
  7713. struct tg3_hw_stats *sp = tp->hw_stats;
  7714. if (!netif_carrier_ok(tp->dev))
  7715. return;
  7716. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7717. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7718. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7719. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7720. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7721. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7722. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7723. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7724. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7725. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7726. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7727. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7728. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7729. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7730. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7731. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7732. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7733. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7734. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7735. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7736. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7737. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7738. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7739. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7740. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7741. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7742. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7743. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7744. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7745. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  7746. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  7747. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7748. } else {
  7749. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7750. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7751. if (val) {
  7752. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7753. sp->rx_discards.low += val;
  7754. if (sp->rx_discards.low < val)
  7755. sp->rx_discards.high += 1;
  7756. }
  7757. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7758. }
  7759. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7760. }
  7761. static void tg3_chk_missed_msi(struct tg3 *tp)
  7762. {
  7763. u32 i;
  7764. for (i = 0; i < tp->irq_cnt; i++) {
  7765. struct tg3_napi *tnapi = &tp->napi[i];
  7766. if (tg3_has_work(tnapi)) {
  7767. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  7768. tnapi->last_tx_cons == tnapi->tx_cons) {
  7769. if (tnapi->chk_msi_cnt < 1) {
  7770. tnapi->chk_msi_cnt++;
  7771. return;
  7772. }
  7773. tg3_msi(0, tnapi);
  7774. }
  7775. }
  7776. tnapi->chk_msi_cnt = 0;
  7777. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  7778. tnapi->last_tx_cons = tnapi->tx_cons;
  7779. }
  7780. }
  7781. static void tg3_timer(unsigned long __opaque)
  7782. {
  7783. struct tg3 *tp = (struct tg3 *) __opaque;
  7784. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  7785. goto restart_timer;
  7786. spin_lock(&tp->lock);
  7787. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7788. tg3_flag(tp, 57765_CLASS))
  7789. tg3_chk_missed_msi(tp);
  7790. if (!tg3_flag(tp, TAGGED_STATUS)) {
  7791. /* All of this garbage is because when using non-tagged
  7792. * IRQ status the mailbox/status_block protocol the chip
  7793. * uses with the cpu is race prone.
  7794. */
  7795. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7796. tw32(GRC_LOCAL_CTRL,
  7797. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7798. } else {
  7799. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7800. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7801. }
  7802. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7803. spin_unlock(&tp->lock);
  7804. tg3_reset_task_schedule(tp);
  7805. goto restart_timer;
  7806. }
  7807. }
  7808. /* This part only runs once per second. */
  7809. if (!--tp->timer_counter) {
  7810. if (tg3_flag(tp, 5705_PLUS))
  7811. tg3_periodic_fetch_stats(tp);
  7812. if (tp->setlpicnt && !--tp->setlpicnt)
  7813. tg3_phy_eee_enable(tp);
  7814. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  7815. u32 mac_stat;
  7816. int phy_event;
  7817. mac_stat = tr32(MAC_STATUS);
  7818. phy_event = 0;
  7819. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7820. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7821. phy_event = 1;
  7822. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7823. phy_event = 1;
  7824. if (phy_event)
  7825. tg3_setup_phy(tp, 0);
  7826. } else if (tg3_flag(tp, POLL_SERDES)) {
  7827. u32 mac_stat = tr32(MAC_STATUS);
  7828. int need_setup = 0;
  7829. if (netif_carrier_ok(tp->dev) &&
  7830. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7831. need_setup = 1;
  7832. }
  7833. if (!netif_carrier_ok(tp->dev) &&
  7834. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7835. MAC_STATUS_SIGNAL_DET))) {
  7836. need_setup = 1;
  7837. }
  7838. if (need_setup) {
  7839. if (!tp->serdes_counter) {
  7840. tw32_f(MAC_MODE,
  7841. (tp->mac_mode &
  7842. ~MAC_MODE_PORT_MODE_MASK));
  7843. udelay(40);
  7844. tw32_f(MAC_MODE, tp->mac_mode);
  7845. udelay(40);
  7846. }
  7847. tg3_setup_phy(tp, 0);
  7848. }
  7849. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7850. tg3_flag(tp, 5780_CLASS)) {
  7851. tg3_serdes_parallel_detect(tp);
  7852. }
  7853. tp->timer_counter = tp->timer_multiplier;
  7854. }
  7855. /* Heartbeat is only sent once every 2 seconds.
  7856. *
  7857. * The heartbeat is to tell the ASF firmware that the host
  7858. * driver is still alive. In the event that the OS crashes,
  7859. * ASF needs to reset the hardware to free up the FIFO space
  7860. * that may be filled with rx packets destined for the host.
  7861. * If the FIFO is full, ASF will no longer function properly.
  7862. *
  7863. * Unintended resets have been reported on real time kernels
  7864. * where the timer doesn't run on time. Netpoll will also have
  7865. * same problem.
  7866. *
  7867. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7868. * to check the ring condition when the heartbeat is expiring
  7869. * before doing the reset. This will prevent most unintended
  7870. * resets.
  7871. */
  7872. if (!--tp->asf_counter) {
  7873. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  7874. tg3_wait_for_event_ack(tp);
  7875. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7876. FWCMD_NICDRV_ALIVE3);
  7877. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7878. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7879. TG3_FW_UPDATE_TIMEOUT_SEC);
  7880. tg3_generate_fw_event(tp);
  7881. }
  7882. tp->asf_counter = tp->asf_multiplier;
  7883. }
  7884. spin_unlock(&tp->lock);
  7885. restart_timer:
  7886. tp->timer.expires = jiffies + tp->timer_offset;
  7887. add_timer(&tp->timer);
  7888. }
  7889. static void __devinit tg3_timer_init(struct tg3 *tp)
  7890. {
  7891. if (tg3_flag(tp, TAGGED_STATUS) &&
  7892. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7893. !tg3_flag(tp, 57765_CLASS))
  7894. tp->timer_offset = HZ;
  7895. else
  7896. tp->timer_offset = HZ / 10;
  7897. BUG_ON(tp->timer_offset > HZ);
  7898. tp->timer_multiplier = (HZ / tp->timer_offset);
  7899. tp->asf_multiplier = (HZ / tp->timer_offset) *
  7900. TG3_FW_UPDATE_FREQ_SEC;
  7901. init_timer(&tp->timer);
  7902. tp->timer.data = (unsigned long) tp;
  7903. tp->timer.function = tg3_timer;
  7904. }
  7905. static void tg3_timer_start(struct tg3 *tp)
  7906. {
  7907. tp->asf_counter = tp->asf_multiplier;
  7908. tp->timer_counter = tp->timer_multiplier;
  7909. tp->timer.expires = jiffies + tp->timer_offset;
  7910. add_timer(&tp->timer);
  7911. }
  7912. static void tg3_timer_stop(struct tg3 *tp)
  7913. {
  7914. del_timer_sync(&tp->timer);
  7915. }
  7916. /* Restart hardware after configuration changes, self-test, etc.
  7917. * Invoked with tp->lock held.
  7918. */
  7919. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  7920. __releases(tp->lock)
  7921. __acquires(tp->lock)
  7922. {
  7923. int err;
  7924. err = tg3_init_hw(tp, reset_phy);
  7925. if (err) {
  7926. netdev_err(tp->dev,
  7927. "Failed to re-initialize device, aborting\n");
  7928. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7929. tg3_full_unlock(tp);
  7930. tg3_timer_stop(tp);
  7931. tp->irq_sync = 0;
  7932. tg3_napi_enable(tp);
  7933. dev_close(tp->dev);
  7934. tg3_full_lock(tp, 0);
  7935. }
  7936. return err;
  7937. }
  7938. static void tg3_reset_task(struct work_struct *work)
  7939. {
  7940. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  7941. int err;
  7942. tg3_full_lock(tp, 0);
  7943. if (!netif_running(tp->dev)) {
  7944. tg3_flag_clear(tp, RESET_TASK_PENDING);
  7945. tg3_full_unlock(tp);
  7946. return;
  7947. }
  7948. tg3_full_unlock(tp);
  7949. tg3_phy_stop(tp);
  7950. tg3_netif_stop(tp);
  7951. tg3_full_lock(tp, 1);
  7952. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  7953. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  7954. tp->write32_rx_mbox = tg3_write_flush_reg32;
  7955. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  7956. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  7957. }
  7958. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  7959. err = tg3_init_hw(tp, 1);
  7960. if (err)
  7961. goto out;
  7962. tg3_netif_start(tp);
  7963. out:
  7964. tg3_full_unlock(tp);
  7965. if (!err)
  7966. tg3_phy_start(tp);
  7967. tg3_flag_clear(tp, RESET_TASK_PENDING);
  7968. }
  7969. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7970. {
  7971. irq_handler_t fn;
  7972. unsigned long flags;
  7973. char *name;
  7974. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7975. if (tp->irq_cnt == 1)
  7976. name = tp->dev->name;
  7977. else {
  7978. name = &tnapi->irq_lbl[0];
  7979. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7980. name[IFNAMSIZ-1] = 0;
  7981. }
  7982. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7983. fn = tg3_msi;
  7984. if (tg3_flag(tp, 1SHOT_MSI))
  7985. fn = tg3_msi_1shot;
  7986. flags = 0;
  7987. } else {
  7988. fn = tg3_interrupt;
  7989. if (tg3_flag(tp, TAGGED_STATUS))
  7990. fn = tg3_interrupt_tagged;
  7991. flags = IRQF_SHARED;
  7992. }
  7993. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7994. }
  7995. static int tg3_test_interrupt(struct tg3 *tp)
  7996. {
  7997. struct tg3_napi *tnapi = &tp->napi[0];
  7998. struct net_device *dev = tp->dev;
  7999. int err, i, intr_ok = 0;
  8000. u32 val;
  8001. if (!netif_running(dev))
  8002. return -ENODEV;
  8003. tg3_disable_ints(tp);
  8004. free_irq(tnapi->irq_vec, tnapi);
  8005. /*
  8006. * Turn off MSI one shot mode. Otherwise this test has no
  8007. * observable way to know whether the interrupt was delivered.
  8008. */
  8009. if (tg3_flag(tp, 57765_PLUS)) {
  8010. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8011. tw32(MSGINT_MODE, val);
  8012. }
  8013. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8014. IRQF_SHARED, dev->name, tnapi);
  8015. if (err)
  8016. return err;
  8017. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  8018. tg3_enable_ints(tp);
  8019. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8020. tnapi->coal_now);
  8021. for (i = 0; i < 5; i++) {
  8022. u32 int_mbox, misc_host_ctrl;
  8023. int_mbox = tr32_mailbox(tnapi->int_mbox);
  8024. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  8025. if ((int_mbox != 0) ||
  8026. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  8027. intr_ok = 1;
  8028. break;
  8029. }
  8030. if (tg3_flag(tp, 57765_PLUS) &&
  8031. tnapi->hw_status->status_tag != tnapi->last_tag)
  8032. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  8033. msleep(10);
  8034. }
  8035. tg3_disable_ints(tp);
  8036. free_irq(tnapi->irq_vec, tnapi);
  8037. err = tg3_request_irq(tp, 0);
  8038. if (err)
  8039. return err;
  8040. if (intr_ok) {
  8041. /* Reenable MSI one shot mode. */
  8042. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  8043. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  8044. tw32(MSGINT_MODE, val);
  8045. }
  8046. return 0;
  8047. }
  8048. return -EIO;
  8049. }
  8050. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  8051. * successfully restored
  8052. */
  8053. static int tg3_test_msi(struct tg3 *tp)
  8054. {
  8055. int err;
  8056. u16 pci_cmd;
  8057. if (!tg3_flag(tp, USING_MSI))
  8058. return 0;
  8059. /* Turn off SERR reporting in case MSI terminates with Master
  8060. * Abort.
  8061. */
  8062. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8063. pci_write_config_word(tp->pdev, PCI_COMMAND,
  8064. pci_cmd & ~PCI_COMMAND_SERR);
  8065. err = tg3_test_interrupt(tp);
  8066. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8067. if (!err)
  8068. return 0;
  8069. /* other failures */
  8070. if (err != -EIO)
  8071. return err;
  8072. /* MSI test failed, go back to INTx mode */
  8073. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  8074. "to INTx mode. Please report this failure to the PCI "
  8075. "maintainer and include system chipset information\n");
  8076. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8077. pci_disable_msi(tp->pdev);
  8078. tg3_flag_clear(tp, USING_MSI);
  8079. tp->napi[0].irq_vec = tp->pdev->irq;
  8080. err = tg3_request_irq(tp, 0);
  8081. if (err)
  8082. return err;
  8083. /* Need to reset the chip because the MSI cycle may have terminated
  8084. * with Master Abort.
  8085. */
  8086. tg3_full_lock(tp, 1);
  8087. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8088. err = tg3_init_hw(tp, 1);
  8089. tg3_full_unlock(tp);
  8090. if (err)
  8091. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8092. return err;
  8093. }
  8094. static int tg3_request_firmware(struct tg3 *tp)
  8095. {
  8096. const __be32 *fw_data;
  8097. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  8098. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  8099. tp->fw_needed);
  8100. return -ENOENT;
  8101. }
  8102. fw_data = (void *)tp->fw->data;
  8103. /* Firmware blob starts with version numbers, followed by
  8104. * start address and _full_ length including BSS sections
  8105. * (which must be longer than the actual data, of course
  8106. */
  8107. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  8108. if (tp->fw_len < (tp->fw->size - 12)) {
  8109. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  8110. tp->fw_len, tp->fw_needed);
  8111. release_firmware(tp->fw);
  8112. tp->fw = NULL;
  8113. return -EINVAL;
  8114. }
  8115. /* We no longer need firmware; we have it. */
  8116. tp->fw_needed = NULL;
  8117. return 0;
  8118. }
  8119. static bool tg3_enable_msix(struct tg3 *tp)
  8120. {
  8121. int i, rc;
  8122. struct msix_entry msix_ent[tp->irq_max];
  8123. tp->irq_cnt = num_online_cpus();
  8124. if (tp->irq_cnt > 1) {
  8125. /* We want as many rx rings enabled as there are cpus.
  8126. * In multiqueue MSI-X mode, the first MSI-X vector
  8127. * only deals with link interrupts, etc, so we add
  8128. * one to the number of vectors we are requesting.
  8129. */
  8130. tp->irq_cnt = min_t(unsigned, tp->irq_cnt + 1, tp->irq_max);
  8131. }
  8132. for (i = 0; i < tp->irq_max; i++) {
  8133. msix_ent[i].entry = i;
  8134. msix_ent[i].vector = 0;
  8135. }
  8136. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  8137. if (rc < 0) {
  8138. return false;
  8139. } else if (rc != 0) {
  8140. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  8141. return false;
  8142. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  8143. tp->irq_cnt, rc);
  8144. tp->irq_cnt = rc;
  8145. }
  8146. for (i = 0; i < tp->irq_max; i++)
  8147. tp->napi[i].irq_vec = msix_ent[i].vector;
  8148. netif_set_real_num_tx_queues(tp->dev, 1);
  8149. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  8150. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  8151. pci_disable_msix(tp->pdev);
  8152. return false;
  8153. }
  8154. if (tp->irq_cnt > 1) {
  8155. tg3_flag_set(tp, ENABLE_RSS);
  8156. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  8157. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  8158. tg3_flag_set(tp, ENABLE_TSS);
  8159. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  8160. }
  8161. }
  8162. return true;
  8163. }
  8164. static void tg3_ints_init(struct tg3 *tp)
  8165. {
  8166. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  8167. !tg3_flag(tp, TAGGED_STATUS)) {
  8168. /* All MSI supporting chips should support tagged
  8169. * status. Assert that this is the case.
  8170. */
  8171. netdev_warn(tp->dev,
  8172. "MSI without TAGGED_STATUS? Not using MSI\n");
  8173. goto defcfg;
  8174. }
  8175. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  8176. tg3_flag_set(tp, USING_MSIX);
  8177. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  8178. tg3_flag_set(tp, USING_MSI);
  8179. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8180. u32 msi_mode = tr32(MSGINT_MODE);
  8181. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  8182. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  8183. if (!tg3_flag(tp, 1SHOT_MSI))
  8184. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8185. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  8186. }
  8187. defcfg:
  8188. if (!tg3_flag(tp, USING_MSIX)) {
  8189. tp->irq_cnt = 1;
  8190. tp->napi[0].irq_vec = tp->pdev->irq;
  8191. netif_set_real_num_tx_queues(tp->dev, 1);
  8192. netif_set_real_num_rx_queues(tp->dev, 1);
  8193. }
  8194. }
  8195. static void tg3_ints_fini(struct tg3 *tp)
  8196. {
  8197. if (tg3_flag(tp, USING_MSIX))
  8198. pci_disable_msix(tp->pdev);
  8199. else if (tg3_flag(tp, USING_MSI))
  8200. pci_disable_msi(tp->pdev);
  8201. tg3_flag_clear(tp, USING_MSI);
  8202. tg3_flag_clear(tp, USING_MSIX);
  8203. tg3_flag_clear(tp, ENABLE_RSS);
  8204. tg3_flag_clear(tp, ENABLE_TSS);
  8205. }
  8206. static int tg3_open(struct net_device *dev)
  8207. {
  8208. struct tg3 *tp = netdev_priv(dev);
  8209. int i, err;
  8210. if (tp->fw_needed) {
  8211. err = tg3_request_firmware(tp);
  8212. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  8213. if (err)
  8214. return err;
  8215. } else if (err) {
  8216. netdev_warn(tp->dev, "TSO capability disabled\n");
  8217. tg3_flag_clear(tp, TSO_CAPABLE);
  8218. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  8219. netdev_notice(tp->dev, "TSO capability restored\n");
  8220. tg3_flag_set(tp, TSO_CAPABLE);
  8221. }
  8222. }
  8223. netif_carrier_off(tp->dev);
  8224. err = tg3_power_up(tp);
  8225. if (err)
  8226. return err;
  8227. tg3_full_lock(tp, 0);
  8228. tg3_disable_ints(tp);
  8229. tg3_flag_clear(tp, INIT_COMPLETE);
  8230. tg3_full_unlock(tp);
  8231. /*
  8232. * Setup interrupts first so we know how
  8233. * many NAPI resources to allocate
  8234. */
  8235. tg3_ints_init(tp);
  8236. tg3_rss_check_indir_tbl(tp);
  8237. /* The placement of this call is tied
  8238. * to the setup and use of Host TX descriptors.
  8239. */
  8240. err = tg3_alloc_consistent(tp);
  8241. if (err)
  8242. goto err_out1;
  8243. tg3_napi_init(tp);
  8244. tg3_napi_enable(tp);
  8245. for (i = 0; i < tp->irq_cnt; i++) {
  8246. struct tg3_napi *tnapi = &tp->napi[i];
  8247. err = tg3_request_irq(tp, i);
  8248. if (err) {
  8249. for (i--; i >= 0; i--) {
  8250. tnapi = &tp->napi[i];
  8251. free_irq(tnapi->irq_vec, tnapi);
  8252. }
  8253. goto err_out2;
  8254. }
  8255. }
  8256. tg3_full_lock(tp, 0);
  8257. err = tg3_init_hw(tp, 1);
  8258. if (err) {
  8259. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8260. tg3_free_rings(tp);
  8261. }
  8262. tg3_full_unlock(tp);
  8263. if (err)
  8264. goto err_out3;
  8265. if (tg3_flag(tp, USING_MSI)) {
  8266. err = tg3_test_msi(tp);
  8267. if (err) {
  8268. tg3_full_lock(tp, 0);
  8269. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8270. tg3_free_rings(tp);
  8271. tg3_full_unlock(tp);
  8272. goto err_out2;
  8273. }
  8274. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8275. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8276. tw32(PCIE_TRANSACTION_CFG,
  8277. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8278. }
  8279. }
  8280. tg3_phy_start(tp);
  8281. tg3_full_lock(tp, 0);
  8282. tg3_timer_start(tp);
  8283. tg3_flag_set(tp, INIT_COMPLETE);
  8284. tg3_enable_ints(tp);
  8285. tg3_full_unlock(tp);
  8286. netif_tx_start_all_queues(dev);
  8287. /*
  8288. * Reset loopback feature if it was turned on while the device was down
  8289. * make sure that it's installed properly now.
  8290. */
  8291. if (dev->features & NETIF_F_LOOPBACK)
  8292. tg3_set_loopback(dev, dev->features);
  8293. return 0;
  8294. err_out3:
  8295. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8296. struct tg3_napi *tnapi = &tp->napi[i];
  8297. free_irq(tnapi->irq_vec, tnapi);
  8298. }
  8299. err_out2:
  8300. tg3_napi_disable(tp);
  8301. tg3_napi_fini(tp);
  8302. tg3_free_consistent(tp);
  8303. err_out1:
  8304. tg3_ints_fini(tp);
  8305. tg3_frob_aux_power(tp, false);
  8306. pci_set_power_state(tp->pdev, PCI_D3hot);
  8307. return err;
  8308. }
  8309. static int tg3_close(struct net_device *dev)
  8310. {
  8311. int i;
  8312. struct tg3 *tp = netdev_priv(dev);
  8313. tg3_napi_disable(tp);
  8314. tg3_reset_task_cancel(tp);
  8315. netif_tx_stop_all_queues(dev);
  8316. tg3_timer_stop(tp);
  8317. tg3_phy_stop(tp);
  8318. tg3_full_lock(tp, 1);
  8319. tg3_disable_ints(tp);
  8320. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8321. tg3_free_rings(tp);
  8322. tg3_flag_clear(tp, INIT_COMPLETE);
  8323. tg3_full_unlock(tp);
  8324. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8325. struct tg3_napi *tnapi = &tp->napi[i];
  8326. free_irq(tnapi->irq_vec, tnapi);
  8327. }
  8328. tg3_ints_fini(tp);
  8329. /* Clear stats across close / open calls */
  8330. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  8331. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  8332. tg3_napi_fini(tp);
  8333. tg3_free_consistent(tp);
  8334. tg3_power_down(tp);
  8335. netif_carrier_off(tp->dev);
  8336. return 0;
  8337. }
  8338. static inline u64 get_stat64(tg3_stat64_t *val)
  8339. {
  8340. return ((u64)val->high << 32) | ((u64)val->low);
  8341. }
  8342. static u64 calc_crc_errors(struct tg3 *tp)
  8343. {
  8344. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8345. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8346. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8347. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  8348. u32 val;
  8349. spin_lock_bh(&tp->lock);
  8350. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8351. tg3_writephy(tp, MII_TG3_TEST1,
  8352. val | MII_TG3_TEST1_CRC_EN);
  8353. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  8354. } else
  8355. val = 0;
  8356. spin_unlock_bh(&tp->lock);
  8357. tp->phy_crc_errors += val;
  8358. return tp->phy_crc_errors;
  8359. }
  8360. return get_stat64(&hw_stats->rx_fcs_errors);
  8361. }
  8362. #define ESTAT_ADD(member) \
  8363. estats->member = old_estats->member + \
  8364. get_stat64(&hw_stats->member)
  8365. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp,
  8366. struct tg3_ethtool_stats *estats)
  8367. {
  8368. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  8369. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8370. ESTAT_ADD(rx_octets);
  8371. ESTAT_ADD(rx_fragments);
  8372. ESTAT_ADD(rx_ucast_packets);
  8373. ESTAT_ADD(rx_mcast_packets);
  8374. ESTAT_ADD(rx_bcast_packets);
  8375. ESTAT_ADD(rx_fcs_errors);
  8376. ESTAT_ADD(rx_align_errors);
  8377. ESTAT_ADD(rx_xon_pause_rcvd);
  8378. ESTAT_ADD(rx_xoff_pause_rcvd);
  8379. ESTAT_ADD(rx_mac_ctrl_rcvd);
  8380. ESTAT_ADD(rx_xoff_entered);
  8381. ESTAT_ADD(rx_frame_too_long_errors);
  8382. ESTAT_ADD(rx_jabbers);
  8383. ESTAT_ADD(rx_undersize_packets);
  8384. ESTAT_ADD(rx_in_length_errors);
  8385. ESTAT_ADD(rx_out_length_errors);
  8386. ESTAT_ADD(rx_64_or_less_octet_packets);
  8387. ESTAT_ADD(rx_65_to_127_octet_packets);
  8388. ESTAT_ADD(rx_128_to_255_octet_packets);
  8389. ESTAT_ADD(rx_256_to_511_octet_packets);
  8390. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8391. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8392. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8393. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8394. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8395. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8396. ESTAT_ADD(tx_octets);
  8397. ESTAT_ADD(tx_collisions);
  8398. ESTAT_ADD(tx_xon_sent);
  8399. ESTAT_ADD(tx_xoff_sent);
  8400. ESTAT_ADD(tx_flow_control);
  8401. ESTAT_ADD(tx_mac_errors);
  8402. ESTAT_ADD(tx_single_collisions);
  8403. ESTAT_ADD(tx_mult_collisions);
  8404. ESTAT_ADD(tx_deferred);
  8405. ESTAT_ADD(tx_excessive_collisions);
  8406. ESTAT_ADD(tx_late_collisions);
  8407. ESTAT_ADD(tx_collide_2times);
  8408. ESTAT_ADD(tx_collide_3times);
  8409. ESTAT_ADD(tx_collide_4times);
  8410. ESTAT_ADD(tx_collide_5times);
  8411. ESTAT_ADD(tx_collide_6times);
  8412. ESTAT_ADD(tx_collide_7times);
  8413. ESTAT_ADD(tx_collide_8times);
  8414. ESTAT_ADD(tx_collide_9times);
  8415. ESTAT_ADD(tx_collide_10times);
  8416. ESTAT_ADD(tx_collide_11times);
  8417. ESTAT_ADD(tx_collide_12times);
  8418. ESTAT_ADD(tx_collide_13times);
  8419. ESTAT_ADD(tx_collide_14times);
  8420. ESTAT_ADD(tx_collide_15times);
  8421. ESTAT_ADD(tx_ucast_packets);
  8422. ESTAT_ADD(tx_mcast_packets);
  8423. ESTAT_ADD(tx_bcast_packets);
  8424. ESTAT_ADD(tx_carrier_sense_errors);
  8425. ESTAT_ADD(tx_discards);
  8426. ESTAT_ADD(tx_errors);
  8427. ESTAT_ADD(dma_writeq_full);
  8428. ESTAT_ADD(dma_write_prioq_full);
  8429. ESTAT_ADD(rxbds_empty);
  8430. ESTAT_ADD(rx_discards);
  8431. ESTAT_ADD(rx_errors);
  8432. ESTAT_ADD(rx_threshold_hit);
  8433. ESTAT_ADD(dma_readq_full);
  8434. ESTAT_ADD(dma_read_prioq_full);
  8435. ESTAT_ADD(tx_comp_queue_full);
  8436. ESTAT_ADD(ring_set_send_prod_index);
  8437. ESTAT_ADD(ring_status_update);
  8438. ESTAT_ADD(nic_irqs);
  8439. ESTAT_ADD(nic_avoided_irqs);
  8440. ESTAT_ADD(nic_tx_threshold_hit);
  8441. ESTAT_ADD(mbuf_lwm_thresh_hit);
  8442. return estats;
  8443. }
  8444. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  8445. struct rtnl_link_stats64 *stats)
  8446. {
  8447. struct tg3 *tp = netdev_priv(dev);
  8448. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8449. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8450. if (!hw_stats)
  8451. return old_stats;
  8452. stats->rx_packets = old_stats->rx_packets +
  8453. get_stat64(&hw_stats->rx_ucast_packets) +
  8454. get_stat64(&hw_stats->rx_mcast_packets) +
  8455. get_stat64(&hw_stats->rx_bcast_packets);
  8456. stats->tx_packets = old_stats->tx_packets +
  8457. get_stat64(&hw_stats->tx_ucast_packets) +
  8458. get_stat64(&hw_stats->tx_mcast_packets) +
  8459. get_stat64(&hw_stats->tx_bcast_packets);
  8460. stats->rx_bytes = old_stats->rx_bytes +
  8461. get_stat64(&hw_stats->rx_octets);
  8462. stats->tx_bytes = old_stats->tx_bytes +
  8463. get_stat64(&hw_stats->tx_octets);
  8464. stats->rx_errors = old_stats->rx_errors +
  8465. get_stat64(&hw_stats->rx_errors);
  8466. stats->tx_errors = old_stats->tx_errors +
  8467. get_stat64(&hw_stats->tx_errors) +
  8468. get_stat64(&hw_stats->tx_mac_errors) +
  8469. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8470. get_stat64(&hw_stats->tx_discards);
  8471. stats->multicast = old_stats->multicast +
  8472. get_stat64(&hw_stats->rx_mcast_packets);
  8473. stats->collisions = old_stats->collisions +
  8474. get_stat64(&hw_stats->tx_collisions);
  8475. stats->rx_length_errors = old_stats->rx_length_errors +
  8476. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8477. get_stat64(&hw_stats->rx_undersize_packets);
  8478. stats->rx_over_errors = old_stats->rx_over_errors +
  8479. get_stat64(&hw_stats->rxbds_empty);
  8480. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8481. get_stat64(&hw_stats->rx_align_errors);
  8482. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8483. get_stat64(&hw_stats->tx_discards);
  8484. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8485. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8486. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8487. calc_crc_errors(tp);
  8488. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8489. get_stat64(&hw_stats->rx_discards);
  8490. stats->rx_dropped = tp->rx_dropped;
  8491. stats->tx_dropped = tp->tx_dropped;
  8492. return stats;
  8493. }
  8494. static int tg3_get_regs_len(struct net_device *dev)
  8495. {
  8496. return TG3_REG_BLK_SIZE;
  8497. }
  8498. static void tg3_get_regs(struct net_device *dev,
  8499. struct ethtool_regs *regs, void *_p)
  8500. {
  8501. struct tg3 *tp = netdev_priv(dev);
  8502. regs->version = 0;
  8503. memset(_p, 0, TG3_REG_BLK_SIZE);
  8504. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8505. return;
  8506. tg3_full_lock(tp, 0);
  8507. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8508. tg3_full_unlock(tp);
  8509. }
  8510. static int tg3_get_eeprom_len(struct net_device *dev)
  8511. {
  8512. struct tg3 *tp = netdev_priv(dev);
  8513. return tp->nvram_size;
  8514. }
  8515. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8516. {
  8517. struct tg3 *tp = netdev_priv(dev);
  8518. int ret;
  8519. u8 *pd;
  8520. u32 i, offset, len, b_offset, b_count;
  8521. __be32 val;
  8522. if (tg3_flag(tp, NO_NVRAM))
  8523. return -EINVAL;
  8524. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8525. return -EAGAIN;
  8526. offset = eeprom->offset;
  8527. len = eeprom->len;
  8528. eeprom->len = 0;
  8529. eeprom->magic = TG3_EEPROM_MAGIC;
  8530. if (offset & 3) {
  8531. /* adjustments to start on required 4 byte boundary */
  8532. b_offset = offset & 3;
  8533. b_count = 4 - b_offset;
  8534. if (b_count > len) {
  8535. /* i.e. offset=1 len=2 */
  8536. b_count = len;
  8537. }
  8538. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8539. if (ret)
  8540. return ret;
  8541. memcpy(data, ((char *)&val) + b_offset, b_count);
  8542. len -= b_count;
  8543. offset += b_count;
  8544. eeprom->len += b_count;
  8545. }
  8546. /* read bytes up to the last 4 byte boundary */
  8547. pd = &data[eeprom->len];
  8548. for (i = 0; i < (len - (len & 3)); i += 4) {
  8549. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8550. if (ret) {
  8551. eeprom->len += i;
  8552. return ret;
  8553. }
  8554. memcpy(pd + i, &val, 4);
  8555. }
  8556. eeprom->len += i;
  8557. if (len & 3) {
  8558. /* read last bytes not ending on 4 byte boundary */
  8559. pd = &data[eeprom->len];
  8560. b_count = len & 3;
  8561. b_offset = offset + len - b_count;
  8562. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8563. if (ret)
  8564. return ret;
  8565. memcpy(pd, &val, b_count);
  8566. eeprom->len += b_count;
  8567. }
  8568. return 0;
  8569. }
  8570. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8571. {
  8572. struct tg3 *tp = netdev_priv(dev);
  8573. int ret;
  8574. u32 offset, len, b_offset, odd_len;
  8575. u8 *buf;
  8576. __be32 start, end;
  8577. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8578. return -EAGAIN;
  8579. if (tg3_flag(tp, NO_NVRAM) ||
  8580. eeprom->magic != TG3_EEPROM_MAGIC)
  8581. return -EINVAL;
  8582. offset = eeprom->offset;
  8583. len = eeprom->len;
  8584. if ((b_offset = (offset & 3))) {
  8585. /* adjustments to start on required 4 byte boundary */
  8586. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8587. if (ret)
  8588. return ret;
  8589. len += b_offset;
  8590. offset &= ~3;
  8591. if (len < 4)
  8592. len = 4;
  8593. }
  8594. odd_len = 0;
  8595. if (len & 3) {
  8596. /* adjustments to end on required 4 byte boundary */
  8597. odd_len = 1;
  8598. len = (len + 3) & ~3;
  8599. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8600. if (ret)
  8601. return ret;
  8602. }
  8603. buf = data;
  8604. if (b_offset || odd_len) {
  8605. buf = kmalloc(len, GFP_KERNEL);
  8606. if (!buf)
  8607. return -ENOMEM;
  8608. if (b_offset)
  8609. memcpy(buf, &start, 4);
  8610. if (odd_len)
  8611. memcpy(buf+len-4, &end, 4);
  8612. memcpy(buf + b_offset, data, eeprom->len);
  8613. }
  8614. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8615. if (buf != data)
  8616. kfree(buf);
  8617. return ret;
  8618. }
  8619. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8620. {
  8621. struct tg3 *tp = netdev_priv(dev);
  8622. if (tg3_flag(tp, USE_PHYLIB)) {
  8623. struct phy_device *phydev;
  8624. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8625. return -EAGAIN;
  8626. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8627. return phy_ethtool_gset(phydev, cmd);
  8628. }
  8629. cmd->supported = (SUPPORTED_Autoneg);
  8630. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8631. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8632. SUPPORTED_1000baseT_Full);
  8633. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8634. cmd->supported |= (SUPPORTED_100baseT_Half |
  8635. SUPPORTED_100baseT_Full |
  8636. SUPPORTED_10baseT_Half |
  8637. SUPPORTED_10baseT_Full |
  8638. SUPPORTED_TP);
  8639. cmd->port = PORT_TP;
  8640. } else {
  8641. cmd->supported |= SUPPORTED_FIBRE;
  8642. cmd->port = PORT_FIBRE;
  8643. }
  8644. cmd->advertising = tp->link_config.advertising;
  8645. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  8646. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  8647. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8648. cmd->advertising |= ADVERTISED_Pause;
  8649. } else {
  8650. cmd->advertising |= ADVERTISED_Pause |
  8651. ADVERTISED_Asym_Pause;
  8652. }
  8653. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8654. cmd->advertising |= ADVERTISED_Asym_Pause;
  8655. }
  8656. }
  8657. if (netif_running(dev) && netif_carrier_ok(dev)) {
  8658. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8659. cmd->duplex = tp->link_config.active_duplex;
  8660. cmd->lp_advertising = tp->link_config.rmt_adv;
  8661. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8662. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  8663. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  8664. else
  8665. cmd->eth_tp_mdix = ETH_TP_MDI;
  8666. }
  8667. } else {
  8668. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  8669. cmd->duplex = DUPLEX_UNKNOWN;
  8670. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  8671. }
  8672. cmd->phy_address = tp->phy_addr;
  8673. cmd->transceiver = XCVR_INTERNAL;
  8674. cmd->autoneg = tp->link_config.autoneg;
  8675. cmd->maxtxpkt = 0;
  8676. cmd->maxrxpkt = 0;
  8677. return 0;
  8678. }
  8679. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8680. {
  8681. struct tg3 *tp = netdev_priv(dev);
  8682. u32 speed = ethtool_cmd_speed(cmd);
  8683. if (tg3_flag(tp, USE_PHYLIB)) {
  8684. struct phy_device *phydev;
  8685. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8686. return -EAGAIN;
  8687. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8688. return phy_ethtool_sset(phydev, cmd);
  8689. }
  8690. if (cmd->autoneg != AUTONEG_ENABLE &&
  8691. cmd->autoneg != AUTONEG_DISABLE)
  8692. return -EINVAL;
  8693. if (cmd->autoneg == AUTONEG_DISABLE &&
  8694. cmd->duplex != DUPLEX_FULL &&
  8695. cmd->duplex != DUPLEX_HALF)
  8696. return -EINVAL;
  8697. if (cmd->autoneg == AUTONEG_ENABLE) {
  8698. u32 mask = ADVERTISED_Autoneg |
  8699. ADVERTISED_Pause |
  8700. ADVERTISED_Asym_Pause;
  8701. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8702. mask |= ADVERTISED_1000baseT_Half |
  8703. ADVERTISED_1000baseT_Full;
  8704. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8705. mask |= ADVERTISED_100baseT_Half |
  8706. ADVERTISED_100baseT_Full |
  8707. ADVERTISED_10baseT_Half |
  8708. ADVERTISED_10baseT_Full |
  8709. ADVERTISED_TP;
  8710. else
  8711. mask |= ADVERTISED_FIBRE;
  8712. if (cmd->advertising & ~mask)
  8713. return -EINVAL;
  8714. mask &= (ADVERTISED_1000baseT_Half |
  8715. ADVERTISED_1000baseT_Full |
  8716. ADVERTISED_100baseT_Half |
  8717. ADVERTISED_100baseT_Full |
  8718. ADVERTISED_10baseT_Half |
  8719. ADVERTISED_10baseT_Full);
  8720. cmd->advertising &= mask;
  8721. } else {
  8722. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8723. if (speed != SPEED_1000)
  8724. return -EINVAL;
  8725. if (cmd->duplex != DUPLEX_FULL)
  8726. return -EINVAL;
  8727. } else {
  8728. if (speed != SPEED_100 &&
  8729. speed != SPEED_10)
  8730. return -EINVAL;
  8731. }
  8732. }
  8733. tg3_full_lock(tp, 0);
  8734. tp->link_config.autoneg = cmd->autoneg;
  8735. if (cmd->autoneg == AUTONEG_ENABLE) {
  8736. tp->link_config.advertising = (cmd->advertising |
  8737. ADVERTISED_Autoneg);
  8738. tp->link_config.speed = SPEED_UNKNOWN;
  8739. tp->link_config.duplex = DUPLEX_UNKNOWN;
  8740. } else {
  8741. tp->link_config.advertising = 0;
  8742. tp->link_config.speed = speed;
  8743. tp->link_config.duplex = cmd->duplex;
  8744. }
  8745. if (netif_running(dev))
  8746. tg3_setup_phy(tp, 1);
  8747. tg3_full_unlock(tp);
  8748. return 0;
  8749. }
  8750. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8751. {
  8752. struct tg3 *tp = netdev_priv(dev);
  8753. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  8754. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  8755. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  8756. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  8757. }
  8758. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8759. {
  8760. struct tg3 *tp = netdev_priv(dev);
  8761. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  8762. wol->supported = WAKE_MAGIC;
  8763. else
  8764. wol->supported = 0;
  8765. wol->wolopts = 0;
  8766. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  8767. wol->wolopts = WAKE_MAGIC;
  8768. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8769. }
  8770. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8771. {
  8772. struct tg3 *tp = netdev_priv(dev);
  8773. struct device *dp = &tp->pdev->dev;
  8774. if (wol->wolopts & ~WAKE_MAGIC)
  8775. return -EINVAL;
  8776. if ((wol->wolopts & WAKE_MAGIC) &&
  8777. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  8778. return -EINVAL;
  8779. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8780. spin_lock_bh(&tp->lock);
  8781. if (device_may_wakeup(dp))
  8782. tg3_flag_set(tp, WOL_ENABLE);
  8783. else
  8784. tg3_flag_clear(tp, WOL_ENABLE);
  8785. spin_unlock_bh(&tp->lock);
  8786. return 0;
  8787. }
  8788. static u32 tg3_get_msglevel(struct net_device *dev)
  8789. {
  8790. struct tg3 *tp = netdev_priv(dev);
  8791. return tp->msg_enable;
  8792. }
  8793. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8794. {
  8795. struct tg3 *tp = netdev_priv(dev);
  8796. tp->msg_enable = value;
  8797. }
  8798. static int tg3_nway_reset(struct net_device *dev)
  8799. {
  8800. struct tg3 *tp = netdev_priv(dev);
  8801. int r;
  8802. if (!netif_running(dev))
  8803. return -EAGAIN;
  8804. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8805. return -EINVAL;
  8806. if (tg3_flag(tp, USE_PHYLIB)) {
  8807. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8808. return -EAGAIN;
  8809. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8810. } else {
  8811. u32 bmcr;
  8812. spin_lock_bh(&tp->lock);
  8813. r = -EINVAL;
  8814. tg3_readphy(tp, MII_BMCR, &bmcr);
  8815. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8816. ((bmcr & BMCR_ANENABLE) ||
  8817. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8818. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8819. BMCR_ANENABLE);
  8820. r = 0;
  8821. }
  8822. spin_unlock_bh(&tp->lock);
  8823. }
  8824. return r;
  8825. }
  8826. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8827. {
  8828. struct tg3 *tp = netdev_priv(dev);
  8829. ering->rx_max_pending = tp->rx_std_ring_mask;
  8830. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8831. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8832. else
  8833. ering->rx_jumbo_max_pending = 0;
  8834. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8835. ering->rx_pending = tp->rx_pending;
  8836. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8837. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8838. else
  8839. ering->rx_jumbo_pending = 0;
  8840. ering->tx_pending = tp->napi[0].tx_pending;
  8841. }
  8842. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8843. {
  8844. struct tg3 *tp = netdev_priv(dev);
  8845. int i, irq_sync = 0, err = 0;
  8846. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8847. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8848. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8849. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8850. (tg3_flag(tp, TSO_BUG) &&
  8851. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8852. return -EINVAL;
  8853. if (netif_running(dev)) {
  8854. tg3_phy_stop(tp);
  8855. tg3_netif_stop(tp);
  8856. irq_sync = 1;
  8857. }
  8858. tg3_full_lock(tp, irq_sync);
  8859. tp->rx_pending = ering->rx_pending;
  8860. if (tg3_flag(tp, MAX_RXPEND_64) &&
  8861. tp->rx_pending > 63)
  8862. tp->rx_pending = 63;
  8863. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8864. for (i = 0; i < tp->irq_max; i++)
  8865. tp->napi[i].tx_pending = ering->tx_pending;
  8866. if (netif_running(dev)) {
  8867. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8868. err = tg3_restart_hw(tp, 1);
  8869. if (!err)
  8870. tg3_netif_start(tp);
  8871. }
  8872. tg3_full_unlock(tp);
  8873. if (irq_sync && !err)
  8874. tg3_phy_start(tp);
  8875. return err;
  8876. }
  8877. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8878. {
  8879. struct tg3 *tp = netdev_priv(dev);
  8880. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  8881. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  8882. epause->rx_pause = 1;
  8883. else
  8884. epause->rx_pause = 0;
  8885. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  8886. epause->tx_pause = 1;
  8887. else
  8888. epause->tx_pause = 0;
  8889. }
  8890. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8891. {
  8892. struct tg3 *tp = netdev_priv(dev);
  8893. int err = 0;
  8894. if (tg3_flag(tp, USE_PHYLIB)) {
  8895. u32 newadv;
  8896. struct phy_device *phydev;
  8897. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8898. if (!(phydev->supported & SUPPORTED_Pause) ||
  8899. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8900. (epause->rx_pause != epause->tx_pause)))
  8901. return -EINVAL;
  8902. tp->link_config.flowctrl = 0;
  8903. if (epause->rx_pause) {
  8904. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8905. if (epause->tx_pause) {
  8906. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8907. newadv = ADVERTISED_Pause;
  8908. } else
  8909. newadv = ADVERTISED_Pause |
  8910. ADVERTISED_Asym_Pause;
  8911. } else if (epause->tx_pause) {
  8912. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8913. newadv = ADVERTISED_Asym_Pause;
  8914. } else
  8915. newadv = 0;
  8916. if (epause->autoneg)
  8917. tg3_flag_set(tp, PAUSE_AUTONEG);
  8918. else
  8919. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8920. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8921. u32 oldadv = phydev->advertising &
  8922. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8923. if (oldadv != newadv) {
  8924. phydev->advertising &=
  8925. ~(ADVERTISED_Pause |
  8926. ADVERTISED_Asym_Pause);
  8927. phydev->advertising |= newadv;
  8928. if (phydev->autoneg) {
  8929. /*
  8930. * Always renegotiate the link to
  8931. * inform our link partner of our
  8932. * flow control settings, even if the
  8933. * flow control is forced. Let
  8934. * tg3_adjust_link() do the final
  8935. * flow control setup.
  8936. */
  8937. return phy_start_aneg(phydev);
  8938. }
  8939. }
  8940. if (!epause->autoneg)
  8941. tg3_setup_flow_control(tp, 0, 0);
  8942. } else {
  8943. tp->link_config.advertising &=
  8944. ~(ADVERTISED_Pause |
  8945. ADVERTISED_Asym_Pause);
  8946. tp->link_config.advertising |= newadv;
  8947. }
  8948. } else {
  8949. int irq_sync = 0;
  8950. if (netif_running(dev)) {
  8951. tg3_netif_stop(tp);
  8952. irq_sync = 1;
  8953. }
  8954. tg3_full_lock(tp, irq_sync);
  8955. if (epause->autoneg)
  8956. tg3_flag_set(tp, PAUSE_AUTONEG);
  8957. else
  8958. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8959. if (epause->rx_pause)
  8960. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8961. else
  8962. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8963. if (epause->tx_pause)
  8964. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8965. else
  8966. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8967. if (netif_running(dev)) {
  8968. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8969. err = tg3_restart_hw(tp, 1);
  8970. if (!err)
  8971. tg3_netif_start(tp);
  8972. }
  8973. tg3_full_unlock(tp);
  8974. }
  8975. return err;
  8976. }
  8977. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8978. {
  8979. switch (sset) {
  8980. case ETH_SS_TEST:
  8981. return TG3_NUM_TEST;
  8982. case ETH_SS_STATS:
  8983. return TG3_NUM_STATS;
  8984. default:
  8985. return -EOPNOTSUPP;
  8986. }
  8987. }
  8988. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  8989. u32 *rules __always_unused)
  8990. {
  8991. struct tg3 *tp = netdev_priv(dev);
  8992. if (!tg3_flag(tp, SUPPORT_MSIX))
  8993. return -EOPNOTSUPP;
  8994. switch (info->cmd) {
  8995. case ETHTOOL_GRXRINGS:
  8996. if (netif_running(tp->dev))
  8997. info->data = tp->irq_cnt;
  8998. else {
  8999. info->data = num_online_cpus();
  9000. if (info->data > TG3_IRQ_MAX_VECS_RSS)
  9001. info->data = TG3_IRQ_MAX_VECS_RSS;
  9002. }
  9003. /* The first interrupt vector only
  9004. * handles link interrupts.
  9005. */
  9006. info->data -= 1;
  9007. return 0;
  9008. default:
  9009. return -EOPNOTSUPP;
  9010. }
  9011. }
  9012. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  9013. {
  9014. u32 size = 0;
  9015. struct tg3 *tp = netdev_priv(dev);
  9016. if (tg3_flag(tp, SUPPORT_MSIX))
  9017. size = TG3_RSS_INDIR_TBL_SIZE;
  9018. return size;
  9019. }
  9020. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  9021. {
  9022. struct tg3 *tp = netdev_priv(dev);
  9023. int i;
  9024. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9025. indir[i] = tp->rss_ind_tbl[i];
  9026. return 0;
  9027. }
  9028. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  9029. {
  9030. struct tg3 *tp = netdev_priv(dev);
  9031. size_t i;
  9032. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9033. tp->rss_ind_tbl[i] = indir[i];
  9034. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  9035. return 0;
  9036. /* It is legal to write the indirection
  9037. * table while the device is running.
  9038. */
  9039. tg3_full_lock(tp, 0);
  9040. tg3_rss_write_indir_tbl(tp);
  9041. tg3_full_unlock(tp);
  9042. return 0;
  9043. }
  9044. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  9045. {
  9046. switch (stringset) {
  9047. case ETH_SS_STATS:
  9048. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  9049. break;
  9050. case ETH_SS_TEST:
  9051. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  9052. break;
  9053. default:
  9054. WARN_ON(1); /* we need a WARN() */
  9055. break;
  9056. }
  9057. }
  9058. static int tg3_set_phys_id(struct net_device *dev,
  9059. enum ethtool_phys_id_state state)
  9060. {
  9061. struct tg3 *tp = netdev_priv(dev);
  9062. if (!netif_running(tp->dev))
  9063. return -EAGAIN;
  9064. switch (state) {
  9065. case ETHTOOL_ID_ACTIVE:
  9066. return 1; /* cycle on/off once per second */
  9067. case ETHTOOL_ID_ON:
  9068. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9069. LED_CTRL_1000MBPS_ON |
  9070. LED_CTRL_100MBPS_ON |
  9071. LED_CTRL_10MBPS_ON |
  9072. LED_CTRL_TRAFFIC_OVERRIDE |
  9073. LED_CTRL_TRAFFIC_BLINK |
  9074. LED_CTRL_TRAFFIC_LED);
  9075. break;
  9076. case ETHTOOL_ID_OFF:
  9077. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9078. LED_CTRL_TRAFFIC_OVERRIDE);
  9079. break;
  9080. case ETHTOOL_ID_INACTIVE:
  9081. tw32(MAC_LED_CTRL, tp->led_ctrl);
  9082. break;
  9083. }
  9084. return 0;
  9085. }
  9086. static void tg3_get_ethtool_stats(struct net_device *dev,
  9087. struct ethtool_stats *estats, u64 *tmp_stats)
  9088. {
  9089. struct tg3 *tp = netdev_priv(dev);
  9090. if (tp->hw_stats)
  9091. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  9092. else
  9093. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  9094. }
  9095. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  9096. {
  9097. int i;
  9098. __be32 *buf;
  9099. u32 offset = 0, len = 0;
  9100. u32 magic, val;
  9101. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  9102. return NULL;
  9103. if (magic == TG3_EEPROM_MAGIC) {
  9104. for (offset = TG3_NVM_DIR_START;
  9105. offset < TG3_NVM_DIR_END;
  9106. offset += TG3_NVM_DIRENT_SIZE) {
  9107. if (tg3_nvram_read(tp, offset, &val))
  9108. return NULL;
  9109. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  9110. TG3_NVM_DIRTYPE_EXTVPD)
  9111. break;
  9112. }
  9113. if (offset != TG3_NVM_DIR_END) {
  9114. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  9115. if (tg3_nvram_read(tp, offset + 4, &offset))
  9116. return NULL;
  9117. offset = tg3_nvram_logical_addr(tp, offset);
  9118. }
  9119. }
  9120. if (!offset || !len) {
  9121. offset = TG3_NVM_VPD_OFF;
  9122. len = TG3_NVM_VPD_LEN;
  9123. }
  9124. buf = kmalloc(len, GFP_KERNEL);
  9125. if (buf == NULL)
  9126. return NULL;
  9127. if (magic == TG3_EEPROM_MAGIC) {
  9128. for (i = 0; i < len; i += 4) {
  9129. /* The data is in little-endian format in NVRAM.
  9130. * Use the big-endian read routines to preserve
  9131. * the byte order as it exists in NVRAM.
  9132. */
  9133. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  9134. goto error;
  9135. }
  9136. } else {
  9137. u8 *ptr;
  9138. ssize_t cnt;
  9139. unsigned int pos = 0;
  9140. ptr = (u8 *)&buf[0];
  9141. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  9142. cnt = pci_read_vpd(tp->pdev, pos,
  9143. len - pos, ptr);
  9144. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  9145. cnt = 0;
  9146. else if (cnt < 0)
  9147. goto error;
  9148. }
  9149. if (pos != len)
  9150. goto error;
  9151. }
  9152. *vpdlen = len;
  9153. return buf;
  9154. error:
  9155. kfree(buf);
  9156. return NULL;
  9157. }
  9158. #define NVRAM_TEST_SIZE 0x100
  9159. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  9160. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  9161. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  9162. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  9163. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  9164. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  9165. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  9166. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  9167. static int tg3_test_nvram(struct tg3 *tp)
  9168. {
  9169. u32 csum, magic, len;
  9170. __be32 *buf;
  9171. int i, j, k, err = 0, size;
  9172. if (tg3_flag(tp, NO_NVRAM))
  9173. return 0;
  9174. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9175. return -EIO;
  9176. if (magic == TG3_EEPROM_MAGIC)
  9177. size = NVRAM_TEST_SIZE;
  9178. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  9179. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  9180. TG3_EEPROM_SB_FORMAT_1) {
  9181. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  9182. case TG3_EEPROM_SB_REVISION_0:
  9183. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  9184. break;
  9185. case TG3_EEPROM_SB_REVISION_2:
  9186. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  9187. break;
  9188. case TG3_EEPROM_SB_REVISION_3:
  9189. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  9190. break;
  9191. case TG3_EEPROM_SB_REVISION_4:
  9192. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  9193. break;
  9194. case TG3_EEPROM_SB_REVISION_5:
  9195. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  9196. break;
  9197. case TG3_EEPROM_SB_REVISION_6:
  9198. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  9199. break;
  9200. default:
  9201. return -EIO;
  9202. }
  9203. } else
  9204. return 0;
  9205. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9206. size = NVRAM_SELFBOOT_HW_SIZE;
  9207. else
  9208. return -EIO;
  9209. buf = kmalloc(size, GFP_KERNEL);
  9210. if (buf == NULL)
  9211. return -ENOMEM;
  9212. err = -EIO;
  9213. for (i = 0, j = 0; i < size; i += 4, j++) {
  9214. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9215. if (err)
  9216. break;
  9217. }
  9218. if (i < size)
  9219. goto out;
  9220. /* Selfboot format */
  9221. magic = be32_to_cpu(buf[0]);
  9222. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9223. TG3_EEPROM_MAGIC_FW) {
  9224. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9225. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9226. TG3_EEPROM_SB_REVISION_2) {
  9227. /* For rev 2, the csum doesn't include the MBA. */
  9228. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9229. csum8 += buf8[i];
  9230. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9231. csum8 += buf8[i];
  9232. } else {
  9233. for (i = 0; i < size; i++)
  9234. csum8 += buf8[i];
  9235. }
  9236. if (csum8 == 0) {
  9237. err = 0;
  9238. goto out;
  9239. }
  9240. err = -EIO;
  9241. goto out;
  9242. }
  9243. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9244. TG3_EEPROM_MAGIC_HW) {
  9245. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9246. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9247. u8 *buf8 = (u8 *) buf;
  9248. /* Separate the parity bits and the data bytes. */
  9249. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9250. if ((i == 0) || (i == 8)) {
  9251. int l;
  9252. u8 msk;
  9253. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9254. parity[k++] = buf8[i] & msk;
  9255. i++;
  9256. } else if (i == 16) {
  9257. int l;
  9258. u8 msk;
  9259. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9260. parity[k++] = buf8[i] & msk;
  9261. i++;
  9262. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9263. parity[k++] = buf8[i] & msk;
  9264. i++;
  9265. }
  9266. data[j++] = buf8[i];
  9267. }
  9268. err = -EIO;
  9269. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9270. u8 hw8 = hweight8(data[i]);
  9271. if ((hw8 & 0x1) && parity[i])
  9272. goto out;
  9273. else if (!(hw8 & 0x1) && !parity[i])
  9274. goto out;
  9275. }
  9276. err = 0;
  9277. goto out;
  9278. }
  9279. err = -EIO;
  9280. /* Bootstrap checksum at offset 0x10 */
  9281. csum = calc_crc((unsigned char *) buf, 0x10);
  9282. if (csum != le32_to_cpu(buf[0x10/4]))
  9283. goto out;
  9284. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9285. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9286. if (csum != le32_to_cpu(buf[0xfc/4]))
  9287. goto out;
  9288. kfree(buf);
  9289. buf = tg3_vpd_readblock(tp, &len);
  9290. if (!buf)
  9291. return -ENOMEM;
  9292. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9293. if (i > 0) {
  9294. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9295. if (j < 0)
  9296. goto out;
  9297. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9298. goto out;
  9299. i += PCI_VPD_LRDT_TAG_SIZE;
  9300. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9301. PCI_VPD_RO_KEYWORD_CHKSUM);
  9302. if (j > 0) {
  9303. u8 csum8 = 0;
  9304. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  9305. for (i = 0; i <= j; i++)
  9306. csum8 += ((u8 *)buf)[i];
  9307. if (csum8)
  9308. goto out;
  9309. }
  9310. }
  9311. err = 0;
  9312. out:
  9313. kfree(buf);
  9314. return err;
  9315. }
  9316. #define TG3_SERDES_TIMEOUT_SEC 2
  9317. #define TG3_COPPER_TIMEOUT_SEC 6
  9318. static int tg3_test_link(struct tg3 *tp)
  9319. {
  9320. int i, max;
  9321. if (!netif_running(tp->dev))
  9322. return -ENODEV;
  9323. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  9324. max = TG3_SERDES_TIMEOUT_SEC;
  9325. else
  9326. max = TG3_COPPER_TIMEOUT_SEC;
  9327. for (i = 0; i < max; i++) {
  9328. if (netif_carrier_ok(tp->dev))
  9329. return 0;
  9330. if (msleep_interruptible(1000))
  9331. break;
  9332. }
  9333. return -EIO;
  9334. }
  9335. /* Only test the commonly used registers */
  9336. static int tg3_test_registers(struct tg3 *tp)
  9337. {
  9338. int i, is_5705, is_5750;
  9339. u32 offset, read_mask, write_mask, val, save_val, read_val;
  9340. static struct {
  9341. u16 offset;
  9342. u16 flags;
  9343. #define TG3_FL_5705 0x1
  9344. #define TG3_FL_NOT_5705 0x2
  9345. #define TG3_FL_NOT_5788 0x4
  9346. #define TG3_FL_NOT_5750 0x8
  9347. u32 read_mask;
  9348. u32 write_mask;
  9349. } reg_tbl[] = {
  9350. /* MAC Control Registers */
  9351. { MAC_MODE, TG3_FL_NOT_5705,
  9352. 0x00000000, 0x00ef6f8c },
  9353. { MAC_MODE, TG3_FL_5705,
  9354. 0x00000000, 0x01ef6b8c },
  9355. { MAC_STATUS, TG3_FL_NOT_5705,
  9356. 0x03800107, 0x00000000 },
  9357. { MAC_STATUS, TG3_FL_5705,
  9358. 0x03800100, 0x00000000 },
  9359. { MAC_ADDR_0_HIGH, 0x0000,
  9360. 0x00000000, 0x0000ffff },
  9361. { MAC_ADDR_0_LOW, 0x0000,
  9362. 0x00000000, 0xffffffff },
  9363. { MAC_RX_MTU_SIZE, 0x0000,
  9364. 0x00000000, 0x0000ffff },
  9365. { MAC_TX_MODE, 0x0000,
  9366. 0x00000000, 0x00000070 },
  9367. { MAC_TX_LENGTHS, 0x0000,
  9368. 0x00000000, 0x00003fff },
  9369. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9370. 0x00000000, 0x000007fc },
  9371. { MAC_RX_MODE, TG3_FL_5705,
  9372. 0x00000000, 0x000007dc },
  9373. { MAC_HASH_REG_0, 0x0000,
  9374. 0x00000000, 0xffffffff },
  9375. { MAC_HASH_REG_1, 0x0000,
  9376. 0x00000000, 0xffffffff },
  9377. { MAC_HASH_REG_2, 0x0000,
  9378. 0x00000000, 0xffffffff },
  9379. { MAC_HASH_REG_3, 0x0000,
  9380. 0x00000000, 0xffffffff },
  9381. /* Receive Data and Receive BD Initiator Control Registers. */
  9382. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9383. 0x00000000, 0xffffffff },
  9384. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9385. 0x00000000, 0xffffffff },
  9386. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9387. 0x00000000, 0x00000003 },
  9388. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9389. 0x00000000, 0xffffffff },
  9390. { RCVDBDI_STD_BD+0, 0x0000,
  9391. 0x00000000, 0xffffffff },
  9392. { RCVDBDI_STD_BD+4, 0x0000,
  9393. 0x00000000, 0xffffffff },
  9394. { RCVDBDI_STD_BD+8, 0x0000,
  9395. 0x00000000, 0xffff0002 },
  9396. { RCVDBDI_STD_BD+0xc, 0x0000,
  9397. 0x00000000, 0xffffffff },
  9398. /* Receive BD Initiator Control Registers. */
  9399. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9400. 0x00000000, 0xffffffff },
  9401. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9402. 0x00000000, 0x000003ff },
  9403. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9404. 0x00000000, 0xffffffff },
  9405. /* Host Coalescing Control Registers. */
  9406. { HOSTCC_MODE, TG3_FL_NOT_5705,
  9407. 0x00000000, 0x00000004 },
  9408. { HOSTCC_MODE, TG3_FL_5705,
  9409. 0x00000000, 0x000000f6 },
  9410. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  9411. 0x00000000, 0xffffffff },
  9412. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  9413. 0x00000000, 0x000003ff },
  9414. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  9415. 0x00000000, 0xffffffff },
  9416. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  9417. 0x00000000, 0x000003ff },
  9418. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  9419. 0x00000000, 0xffffffff },
  9420. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9421. 0x00000000, 0x000000ff },
  9422. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  9423. 0x00000000, 0xffffffff },
  9424. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9425. 0x00000000, 0x000000ff },
  9426. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9427. 0x00000000, 0xffffffff },
  9428. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9429. 0x00000000, 0xffffffff },
  9430. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9431. 0x00000000, 0xffffffff },
  9432. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9433. 0x00000000, 0x000000ff },
  9434. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9435. 0x00000000, 0xffffffff },
  9436. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9437. 0x00000000, 0x000000ff },
  9438. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  9439. 0x00000000, 0xffffffff },
  9440. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  9441. 0x00000000, 0xffffffff },
  9442. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  9443. 0x00000000, 0xffffffff },
  9444. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9445. 0x00000000, 0xffffffff },
  9446. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9447. 0x00000000, 0xffffffff },
  9448. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9449. 0xffffffff, 0x00000000 },
  9450. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9451. 0xffffffff, 0x00000000 },
  9452. /* Buffer Manager Control Registers. */
  9453. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9454. 0x00000000, 0x007fff80 },
  9455. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9456. 0x00000000, 0x007fffff },
  9457. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9458. 0x00000000, 0x0000003f },
  9459. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9460. 0x00000000, 0x000001ff },
  9461. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9462. 0x00000000, 0x000001ff },
  9463. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9464. 0xffffffff, 0x00000000 },
  9465. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9466. 0xffffffff, 0x00000000 },
  9467. /* Mailbox Registers */
  9468. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9469. 0x00000000, 0x000001ff },
  9470. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9471. 0x00000000, 0x000001ff },
  9472. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9473. 0x00000000, 0x000007ff },
  9474. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9475. 0x00000000, 0x000001ff },
  9476. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9477. };
  9478. is_5705 = is_5750 = 0;
  9479. if (tg3_flag(tp, 5705_PLUS)) {
  9480. is_5705 = 1;
  9481. if (tg3_flag(tp, 5750_PLUS))
  9482. is_5750 = 1;
  9483. }
  9484. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9485. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9486. continue;
  9487. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9488. continue;
  9489. if (tg3_flag(tp, IS_5788) &&
  9490. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9491. continue;
  9492. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9493. continue;
  9494. offset = (u32) reg_tbl[i].offset;
  9495. read_mask = reg_tbl[i].read_mask;
  9496. write_mask = reg_tbl[i].write_mask;
  9497. /* Save the original register content */
  9498. save_val = tr32(offset);
  9499. /* Determine the read-only value. */
  9500. read_val = save_val & read_mask;
  9501. /* Write zero to the register, then make sure the read-only bits
  9502. * are not changed and the read/write bits are all zeros.
  9503. */
  9504. tw32(offset, 0);
  9505. val = tr32(offset);
  9506. /* Test the read-only and read/write bits. */
  9507. if (((val & read_mask) != read_val) || (val & write_mask))
  9508. goto out;
  9509. /* Write ones to all the bits defined by RdMask and WrMask, then
  9510. * make sure the read-only bits are not changed and the
  9511. * read/write bits are all ones.
  9512. */
  9513. tw32(offset, read_mask | write_mask);
  9514. val = tr32(offset);
  9515. /* Test the read-only bits. */
  9516. if ((val & read_mask) != read_val)
  9517. goto out;
  9518. /* Test the read/write bits. */
  9519. if ((val & write_mask) != write_mask)
  9520. goto out;
  9521. tw32(offset, save_val);
  9522. }
  9523. return 0;
  9524. out:
  9525. if (netif_msg_hw(tp))
  9526. netdev_err(tp->dev,
  9527. "Register test failed at offset %x\n", offset);
  9528. tw32(offset, save_val);
  9529. return -EIO;
  9530. }
  9531. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9532. {
  9533. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9534. int i;
  9535. u32 j;
  9536. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9537. for (j = 0; j < len; j += 4) {
  9538. u32 val;
  9539. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9540. tg3_read_mem(tp, offset + j, &val);
  9541. if (val != test_pattern[i])
  9542. return -EIO;
  9543. }
  9544. }
  9545. return 0;
  9546. }
  9547. static int tg3_test_memory(struct tg3 *tp)
  9548. {
  9549. static struct mem_entry {
  9550. u32 offset;
  9551. u32 len;
  9552. } mem_tbl_570x[] = {
  9553. { 0x00000000, 0x00b50},
  9554. { 0x00002000, 0x1c000},
  9555. { 0xffffffff, 0x00000}
  9556. }, mem_tbl_5705[] = {
  9557. { 0x00000100, 0x0000c},
  9558. { 0x00000200, 0x00008},
  9559. { 0x00004000, 0x00800},
  9560. { 0x00006000, 0x01000},
  9561. { 0x00008000, 0x02000},
  9562. { 0x00010000, 0x0e000},
  9563. { 0xffffffff, 0x00000}
  9564. }, mem_tbl_5755[] = {
  9565. { 0x00000200, 0x00008},
  9566. { 0x00004000, 0x00800},
  9567. { 0x00006000, 0x00800},
  9568. { 0x00008000, 0x02000},
  9569. { 0x00010000, 0x0c000},
  9570. { 0xffffffff, 0x00000}
  9571. }, mem_tbl_5906[] = {
  9572. { 0x00000200, 0x00008},
  9573. { 0x00004000, 0x00400},
  9574. { 0x00006000, 0x00400},
  9575. { 0x00008000, 0x01000},
  9576. { 0x00010000, 0x01000},
  9577. { 0xffffffff, 0x00000}
  9578. }, mem_tbl_5717[] = {
  9579. { 0x00000200, 0x00008},
  9580. { 0x00010000, 0x0a000},
  9581. { 0x00020000, 0x13c00},
  9582. { 0xffffffff, 0x00000}
  9583. }, mem_tbl_57765[] = {
  9584. { 0x00000200, 0x00008},
  9585. { 0x00004000, 0x00800},
  9586. { 0x00006000, 0x09800},
  9587. { 0x00010000, 0x0a000},
  9588. { 0xffffffff, 0x00000}
  9589. };
  9590. struct mem_entry *mem_tbl;
  9591. int err = 0;
  9592. int i;
  9593. if (tg3_flag(tp, 5717_PLUS))
  9594. mem_tbl = mem_tbl_5717;
  9595. else if (tg3_flag(tp, 57765_CLASS))
  9596. mem_tbl = mem_tbl_57765;
  9597. else if (tg3_flag(tp, 5755_PLUS))
  9598. mem_tbl = mem_tbl_5755;
  9599. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9600. mem_tbl = mem_tbl_5906;
  9601. else if (tg3_flag(tp, 5705_PLUS))
  9602. mem_tbl = mem_tbl_5705;
  9603. else
  9604. mem_tbl = mem_tbl_570x;
  9605. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9606. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9607. if (err)
  9608. break;
  9609. }
  9610. return err;
  9611. }
  9612. #define TG3_TSO_MSS 500
  9613. #define TG3_TSO_IP_HDR_LEN 20
  9614. #define TG3_TSO_TCP_HDR_LEN 20
  9615. #define TG3_TSO_TCP_OPT_LEN 12
  9616. static const u8 tg3_tso_header[] = {
  9617. 0x08, 0x00,
  9618. 0x45, 0x00, 0x00, 0x00,
  9619. 0x00, 0x00, 0x40, 0x00,
  9620. 0x40, 0x06, 0x00, 0x00,
  9621. 0x0a, 0x00, 0x00, 0x01,
  9622. 0x0a, 0x00, 0x00, 0x02,
  9623. 0x0d, 0x00, 0xe0, 0x00,
  9624. 0x00, 0x00, 0x01, 0x00,
  9625. 0x00, 0x00, 0x02, 0x00,
  9626. 0x80, 0x10, 0x10, 0x00,
  9627. 0x14, 0x09, 0x00, 0x00,
  9628. 0x01, 0x01, 0x08, 0x0a,
  9629. 0x11, 0x11, 0x11, 0x11,
  9630. 0x11, 0x11, 0x11, 0x11,
  9631. };
  9632. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  9633. {
  9634. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  9635. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9636. u32 budget;
  9637. struct sk_buff *skb;
  9638. u8 *tx_data, *rx_data;
  9639. dma_addr_t map;
  9640. int num_pkts, tx_len, rx_len, i, err;
  9641. struct tg3_rx_buffer_desc *desc;
  9642. struct tg3_napi *tnapi, *rnapi;
  9643. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9644. tnapi = &tp->napi[0];
  9645. rnapi = &tp->napi[0];
  9646. if (tp->irq_cnt > 1) {
  9647. if (tg3_flag(tp, ENABLE_RSS))
  9648. rnapi = &tp->napi[1];
  9649. if (tg3_flag(tp, ENABLE_TSS))
  9650. tnapi = &tp->napi[1];
  9651. }
  9652. coal_now = tnapi->coal_now | rnapi->coal_now;
  9653. err = -EIO;
  9654. tx_len = pktsz;
  9655. skb = netdev_alloc_skb(tp->dev, tx_len);
  9656. if (!skb)
  9657. return -ENOMEM;
  9658. tx_data = skb_put(skb, tx_len);
  9659. memcpy(tx_data, tp->dev->dev_addr, 6);
  9660. memset(tx_data + 6, 0x0, 8);
  9661. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9662. if (tso_loopback) {
  9663. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9664. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9665. TG3_TSO_TCP_OPT_LEN;
  9666. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  9667. sizeof(tg3_tso_header));
  9668. mss = TG3_TSO_MSS;
  9669. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  9670. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  9671. /* Set the total length field in the IP header */
  9672. iph->tot_len = htons((u16)(mss + hdr_len));
  9673. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  9674. TXD_FLAG_CPU_POST_DMA);
  9675. if (tg3_flag(tp, HW_TSO_1) ||
  9676. tg3_flag(tp, HW_TSO_2) ||
  9677. tg3_flag(tp, HW_TSO_3)) {
  9678. struct tcphdr *th;
  9679. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  9680. th = (struct tcphdr *)&tx_data[val];
  9681. th->check = 0;
  9682. } else
  9683. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  9684. if (tg3_flag(tp, HW_TSO_3)) {
  9685. mss |= (hdr_len & 0xc) << 12;
  9686. if (hdr_len & 0x10)
  9687. base_flags |= 0x00000010;
  9688. base_flags |= (hdr_len & 0x3e0) << 5;
  9689. } else if (tg3_flag(tp, HW_TSO_2))
  9690. mss |= hdr_len << 9;
  9691. else if (tg3_flag(tp, HW_TSO_1) ||
  9692. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  9693. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  9694. } else {
  9695. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  9696. }
  9697. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  9698. } else {
  9699. num_pkts = 1;
  9700. data_off = ETH_HLEN;
  9701. }
  9702. for (i = data_off; i < tx_len; i++)
  9703. tx_data[i] = (u8) (i & 0xff);
  9704. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9705. if (pci_dma_mapping_error(tp->pdev, map)) {
  9706. dev_kfree_skb(skb);
  9707. return -EIO;
  9708. }
  9709. val = tnapi->tx_prod;
  9710. tnapi->tx_buffers[val].skb = skb;
  9711. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  9712. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9713. rnapi->coal_now);
  9714. udelay(10);
  9715. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9716. budget = tg3_tx_avail(tnapi);
  9717. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  9718. base_flags | TXD_FLAG_END, mss, 0)) {
  9719. tnapi->tx_buffers[val].skb = NULL;
  9720. dev_kfree_skb(skb);
  9721. return -EIO;
  9722. }
  9723. tnapi->tx_prod++;
  9724. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9725. tr32_mailbox(tnapi->prodmbox);
  9726. udelay(10);
  9727. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9728. for (i = 0; i < 35; i++) {
  9729. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9730. coal_now);
  9731. udelay(10);
  9732. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9733. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9734. if ((tx_idx == tnapi->tx_prod) &&
  9735. (rx_idx == (rx_start_idx + num_pkts)))
  9736. break;
  9737. }
  9738. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  9739. dev_kfree_skb(skb);
  9740. if (tx_idx != tnapi->tx_prod)
  9741. goto out;
  9742. if (rx_idx != rx_start_idx + num_pkts)
  9743. goto out;
  9744. val = data_off;
  9745. while (rx_idx != rx_start_idx) {
  9746. desc = &rnapi->rx_rcb[rx_start_idx++];
  9747. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9748. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9749. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9750. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9751. goto out;
  9752. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  9753. - ETH_FCS_LEN;
  9754. if (!tso_loopback) {
  9755. if (rx_len != tx_len)
  9756. goto out;
  9757. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9758. if (opaque_key != RXD_OPAQUE_RING_STD)
  9759. goto out;
  9760. } else {
  9761. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9762. goto out;
  9763. }
  9764. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  9765. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  9766. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  9767. goto out;
  9768. }
  9769. if (opaque_key == RXD_OPAQUE_RING_STD) {
  9770. rx_data = tpr->rx_std_buffers[desc_idx].data;
  9771. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  9772. mapping);
  9773. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  9774. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  9775. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  9776. mapping);
  9777. } else
  9778. goto out;
  9779. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  9780. PCI_DMA_FROMDEVICE);
  9781. rx_data += TG3_RX_OFFSET(tp);
  9782. for (i = data_off; i < rx_len; i++, val++) {
  9783. if (*(rx_data + i) != (u8) (val & 0xff))
  9784. goto out;
  9785. }
  9786. }
  9787. err = 0;
  9788. /* tg3_free_rings will unmap and free the rx_data */
  9789. out:
  9790. return err;
  9791. }
  9792. #define TG3_STD_LOOPBACK_FAILED 1
  9793. #define TG3_JMB_LOOPBACK_FAILED 2
  9794. #define TG3_TSO_LOOPBACK_FAILED 4
  9795. #define TG3_LOOPBACK_FAILED \
  9796. (TG3_STD_LOOPBACK_FAILED | \
  9797. TG3_JMB_LOOPBACK_FAILED | \
  9798. TG3_TSO_LOOPBACK_FAILED)
  9799. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  9800. {
  9801. int err = -EIO;
  9802. u32 eee_cap;
  9803. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9804. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9805. if (!netif_running(tp->dev)) {
  9806. data[0] = TG3_LOOPBACK_FAILED;
  9807. data[1] = TG3_LOOPBACK_FAILED;
  9808. if (do_extlpbk)
  9809. data[2] = TG3_LOOPBACK_FAILED;
  9810. goto done;
  9811. }
  9812. err = tg3_reset_hw(tp, 1);
  9813. if (err) {
  9814. data[0] = TG3_LOOPBACK_FAILED;
  9815. data[1] = TG3_LOOPBACK_FAILED;
  9816. if (do_extlpbk)
  9817. data[2] = TG3_LOOPBACK_FAILED;
  9818. goto done;
  9819. }
  9820. if (tg3_flag(tp, ENABLE_RSS)) {
  9821. int i;
  9822. /* Reroute all rx packets to the 1st queue */
  9823. for (i = MAC_RSS_INDIR_TBL_0;
  9824. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  9825. tw32(i, 0x0);
  9826. }
  9827. /* HW errata - mac loopback fails in some cases on 5780.
  9828. * Normal traffic and PHY loopback are not affected by
  9829. * errata. Also, the MAC loopback test is deprecated for
  9830. * all newer ASIC revisions.
  9831. */
  9832. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  9833. !tg3_flag(tp, CPMU_PRESENT)) {
  9834. tg3_mac_loopback(tp, true);
  9835. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9836. data[0] |= TG3_STD_LOOPBACK_FAILED;
  9837. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9838. tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
  9839. data[0] |= TG3_JMB_LOOPBACK_FAILED;
  9840. tg3_mac_loopback(tp, false);
  9841. }
  9842. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9843. !tg3_flag(tp, USE_PHYLIB)) {
  9844. int i;
  9845. tg3_phy_lpbk_set(tp, 0, false);
  9846. /* Wait for link */
  9847. for (i = 0; i < 100; i++) {
  9848. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9849. break;
  9850. mdelay(1);
  9851. }
  9852. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9853. data[1] |= TG3_STD_LOOPBACK_FAILED;
  9854. if (tg3_flag(tp, TSO_CAPABLE) &&
  9855. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  9856. data[1] |= TG3_TSO_LOOPBACK_FAILED;
  9857. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9858. tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
  9859. data[1] |= TG3_JMB_LOOPBACK_FAILED;
  9860. if (do_extlpbk) {
  9861. tg3_phy_lpbk_set(tp, 0, true);
  9862. /* All link indications report up, but the hardware
  9863. * isn't really ready for about 20 msec. Double it
  9864. * to be sure.
  9865. */
  9866. mdelay(40);
  9867. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9868. data[2] |= TG3_STD_LOOPBACK_FAILED;
  9869. if (tg3_flag(tp, TSO_CAPABLE) &&
  9870. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  9871. data[2] |= TG3_TSO_LOOPBACK_FAILED;
  9872. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9873. tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
  9874. data[2] |= TG3_JMB_LOOPBACK_FAILED;
  9875. }
  9876. /* Re-enable gphy autopowerdown. */
  9877. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9878. tg3_phy_toggle_apd(tp, true);
  9879. }
  9880. err = (data[0] | data[1] | data[2]) ? -EIO : 0;
  9881. done:
  9882. tp->phy_flags |= eee_cap;
  9883. return err;
  9884. }
  9885. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9886. u64 *data)
  9887. {
  9888. struct tg3 *tp = netdev_priv(dev);
  9889. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  9890. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  9891. tg3_power_up(tp)) {
  9892. etest->flags |= ETH_TEST_FL_FAILED;
  9893. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  9894. return;
  9895. }
  9896. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9897. if (tg3_test_nvram(tp) != 0) {
  9898. etest->flags |= ETH_TEST_FL_FAILED;
  9899. data[0] = 1;
  9900. }
  9901. if (!doextlpbk && tg3_test_link(tp)) {
  9902. etest->flags |= ETH_TEST_FL_FAILED;
  9903. data[1] = 1;
  9904. }
  9905. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9906. int err, err2 = 0, irq_sync = 0;
  9907. if (netif_running(dev)) {
  9908. tg3_phy_stop(tp);
  9909. tg3_netif_stop(tp);
  9910. irq_sync = 1;
  9911. }
  9912. tg3_full_lock(tp, irq_sync);
  9913. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9914. err = tg3_nvram_lock(tp);
  9915. tg3_halt_cpu(tp, RX_CPU_BASE);
  9916. if (!tg3_flag(tp, 5705_PLUS))
  9917. tg3_halt_cpu(tp, TX_CPU_BASE);
  9918. if (!err)
  9919. tg3_nvram_unlock(tp);
  9920. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9921. tg3_phy_reset(tp);
  9922. if (tg3_test_registers(tp) != 0) {
  9923. etest->flags |= ETH_TEST_FL_FAILED;
  9924. data[2] = 1;
  9925. }
  9926. if (tg3_test_memory(tp) != 0) {
  9927. etest->flags |= ETH_TEST_FL_FAILED;
  9928. data[3] = 1;
  9929. }
  9930. if (doextlpbk)
  9931. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  9932. if (tg3_test_loopback(tp, &data[4], doextlpbk))
  9933. etest->flags |= ETH_TEST_FL_FAILED;
  9934. tg3_full_unlock(tp);
  9935. if (tg3_test_interrupt(tp) != 0) {
  9936. etest->flags |= ETH_TEST_FL_FAILED;
  9937. data[7] = 1;
  9938. }
  9939. tg3_full_lock(tp, 0);
  9940. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9941. if (netif_running(dev)) {
  9942. tg3_flag_set(tp, INIT_COMPLETE);
  9943. err2 = tg3_restart_hw(tp, 1);
  9944. if (!err2)
  9945. tg3_netif_start(tp);
  9946. }
  9947. tg3_full_unlock(tp);
  9948. if (irq_sync && !err2)
  9949. tg3_phy_start(tp);
  9950. }
  9951. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9952. tg3_power_down(tp);
  9953. }
  9954. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9955. {
  9956. struct mii_ioctl_data *data = if_mii(ifr);
  9957. struct tg3 *tp = netdev_priv(dev);
  9958. int err;
  9959. if (tg3_flag(tp, USE_PHYLIB)) {
  9960. struct phy_device *phydev;
  9961. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9962. return -EAGAIN;
  9963. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9964. return phy_mii_ioctl(phydev, ifr, cmd);
  9965. }
  9966. switch (cmd) {
  9967. case SIOCGMIIPHY:
  9968. data->phy_id = tp->phy_addr;
  9969. /* fallthru */
  9970. case SIOCGMIIREG: {
  9971. u32 mii_regval;
  9972. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9973. break; /* We have no PHY */
  9974. if (!netif_running(dev))
  9975. return -EAGAIN;
  9976. spin_lock_bh(&tp->lock);
  9977. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9978. spin_unlock_bh(&tp->lock);
  9979. data->val_out = mii_regval;
  9980. return err;
  9981. }
  9982. case SIOCSMIIREG:
  9983. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9984. break; /* We have no PHY */
  9985. if (!netif_running(dev))
  9986. return -EAGAIN;
  9987. spin_lock_bh(&tp->lock);
  9988. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9989. spin_unlock_bh(&tp->lock);
  9990. return err;
  9991. default:
  9992. /* do nothing */
  9993. break;
  9994. }
  9995. return -EOPNOTSUPP;
  9996. }
  9997. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9998. {
  9999. struct tg3 *tp = netdev_priv(dev);
  10000. memcpy(ec, &tp->coal, sizeof(*ec));
  10001. return 0;
  10002. }
  10003. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10004. {
  10005. struct tg3 *tp = netdev_priv(dev);
  10006. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  10007. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  10008. if (!tg3_flag(tp, 5705_PLUS)) {
  10009. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  10010. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  10011. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  10012. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  10013. }
  10014. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  10015. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  10016. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  10017. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  10018. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  10019. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  10020. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  10021. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  10022. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  10023. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  10024. return -EINVAL;
  10025. /* No rx interrupts will be generated if both are zero */
  10026. if ((ec->rx_coalesce_usecs == 0) &&
  10027. (ec->rx_max_coalesced_frames == 0))
  10028. return -EINVAL;
  10029. /* No tx interrupts will be generated if both are zero */
  10030. if ((ec->tx_coalesce_usecs == 0) &&
  10031. (ec->tx_max_coalesced_frames == 0))
  10032. return -EINVAL;
  10033. /* Only copy relevant parameters, ignore all others. */
  10034. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  10035. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  10036. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  10037. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  10038. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  10039. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  10040. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  10041. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  10042. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  10043. if (netif_running(dev)) {
  10044. tg3_full_lock(tp, 0);
  10045. __tg3_set_coalesce(tp, &tp->coal);
  10046. tg3_full_unlock(tp);
  10047. }
  10048. return 0;
  10049. }
  10050. static const struct ethtool_ops tg3_ethtool_ops = {
  10051. .get_settings = tg3_get_settings,
  10052. .set_settings = tg3_set_settings,
  10053. .get_drvinfo = tg3_get_drvinfo,
  10054. .get_regs_len = tg3_get_regs_len,
  10055. .get_regs = tg3_get_regs,
  10056. .get_wol = tg3_get_wol,
  10057. .set_wol = tg3_set_wol,
  10058. .get_msglevel = tg3_get_msglevel,
  10059. .set_msglevel = tg3_set_msglevel,
  10060. .nway_reset = tg3_nway_reset,
  10061. .get_link = ethtool_op_get_link,
  10062. .get_eeprom_len = tg3_get_eeprom_len,
  10063. .get_eeprom = tg3_get_eeprom,
  10064. .set_eeprom = tg3_set_eeprom,
  10065. .get_ringparam = tg3_get_ringparam,
  10066. .set_ringparam = tg3_set_ringparam,
  10067. .get_pauseparam = tg3_get_pauseparam,
  10068. .set_pauseparam = tg3_set_pauseparam,
  10069. .self_test = tg3_self_test,
  10070. .get_strings = tg3_get_strings,
  10071. .set_phys_id = tg3_set_phys_id,
  10072. .get_ethtool_stats = tg3_get_ethtool_stats,
  10073. .get_coalesce = tg3_get_coalesce,
  10074. .set_coalesce = tg3_set_coalesce,
  10075. .get_sset_count = tg3_get_sset_count,
  10076. .get_rxnfc = tg3_get_rxnfc,
  10077. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  10078. .get_rxfh_indir = tg3_get_rxfh_indir,
  10079. .set_rxfh_indir = tg3_set_rxfh_indir,
  10080. };
  10081. static void tg3_set_rx_mode(struct net_device *dev)
  10082. {
  10083. struct tg3 *tp = netdev_priv(dev);
  10084. if (!netif_running(dev))
  10085. return;
  10086. tg3_full_lock(tp, 0);
  10087. __tg3_set_rx_mode(dev);
  10088. tg3_full_unlock(tp);
  10089. }
  10090. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  10091. int new_mtu)
  10092. {
  10093. dev->mtu = new_mtu;
  10094. if (new_mtu > ETH_DATA_LEN) {
  10095. if (tg3_flag(tp, 5780_CLASS)) {
  10096. netdev_update_features(dev);
  10097. tg3_flag_clear(tp, TSO_CAPABLE);
  10098. } else {
  10099. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  10100. }
  10101. } else {
  10102. if (tg3_flag(tp, 5780_CLASS)) {
  10103. tg3_flag_set(tp, TSO_CAPABLE);
  10104. netdev_update_features(dev);
  10105. }
  10106. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  10107. }
  10108. }
  10109. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  10110. {
  10111. struct tg3 *tp = netdev_priv(dev);
  10112. int err;
  10113. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  10114. return -EINVAL;
  10115. if (!netif_running(dev)) {
  10116. /* We'll just catch it later when the
  10117. * device is up'd.
  10118. */
  10119. tg3_set_mtu(dev, tp, new_mtu);
  10120. return 0;
  10121. }
  10122. tg3_phy_stop(tp);
  10123. tg3_netif_stop(tp);
  10124. tg3_full_lock(tp, 1);
  10125. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10126. tg3_set_mtu(dev, tp, new_mtu);
  10127. err = tg3_restart_hw(tp, 0);
  10128. if (!err)
  10129. tg3_netif_start(tp);
  10130. tg3_full_unlock(tp);
  10131. if (!err)
  10132. tg3_phy_start(tp);
  10133. return err;
  10134. }
  10135. static const struct net_device_ops tg3_netdev_ops = {
  10136. .ndo_open = tg3_open,
  10137. .ndo_stop = tg3_close,
  10138. .ndo_start_xmit = tg3_start_xmit,
  10139. .ndo_get_stats64 = tg3_get_stats64,
  10140. .ndo_validate_addr = eth_validate_addr,
  10141. .ndo_set_rx_mode = tg3_set_rx_mode,
  10142. .ndo_set_mac_address = tg3_set_mac_addr,
  10143. .ndo_do_ioctl = tg3_ioctl,
  10144. .ndo_tx_timeout = tg3_tx_timeout,
  10145. .ndo_change_mtu = tg3_change_mtu,
  10146. .ndo_fix_features = tg3_fix_features,
  10147. .ndo_set_features = tg3_set_features,
  10148. #ifdef CONFIG_NET_POLL_CONTROLLER
  10149. .ndo_poll_controller = tg3_poll_controller,
  10150. #endif
  10151. };
  10152. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  10153. {
  10154. u32 cursize, val, magic;
  10155. tp->nvram_size = EEPROM_CHIP_SIZE;
  10156. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10157. return;
  10158. if ((magic != TG3_EEPROM_MAGIC) &&
  10159. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  10160. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  10161. return;
  10162. /*
  10163. * Size the chip by reading offsets at increasing powers of two.
  10164. * When we encounter our validation signature, we know the addressing
  10165. * has wrapped around, and thus have our chip size.
  10166. */
  10167. cursize = 0x10;
  10168. while (cursize < tp->nvram_size) {
  10169. if (tg3_nvram_read(tp, cursize, &val) != 0)
  10170. return;
  10171. if (val == magic)
  10172. break;
  10173. cursize <<= 1;
  10174. }
  10175. tp->nvram_size = cursize;
  10176. }
  10177. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  10178. {
  10179. u32 val;
  10180. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  10181. return;
  10182. /* Selfboot format */
  10183. if (val != TG3_EEPROM_MAGIC) {
  10184. tg3_get_eeprom_size(tp);
  10185. return;
  10186. }
  10187. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  10188. if (val != 0) {
  10189. /* This is confusing. We want to operate on the
  10190. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  10191. * call will read from NVRAM and byteswap the data
  10192. * according to the byteswapping settings for all
  10193. * other register accesses. This ensures the data we
  10194. * want will always reside in the lower 16-bits.
  10195. * However, the data in NVRAM is in LE format, which
  10196. * means the data from the NVRAM read will always be
  10197. * opposite the endianness of the CPU. The 16-bit
  10198. * byteswap then brings the data to CPU endianness.
  10199. */
  10200. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  10201. return;
  10202. }
  10203. }
  10204. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10205. }
  10206. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  10207. {
  10208. u32 nvcfg1;
  10209. nvcfg1 = tr32(NVRAM_CFG1);
  10210. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  10211. tg3_flag_set(tp, FLASH);
  10212. } else {
  10213. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10214. tw32(NVRAM_CFG1, nvcfg1);
  10215. }
  10216. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10217. tg3_flag(tp, 5780_CLASS)) {
  10218. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  10219. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  10220. tp->nvram_jedecnum = JEDEC_ATMEL;
  10221. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10222. tg3_flag_set(tp, NVRAM_BUFFERED);
  10223. break;
  10224. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  10225. tp->nvram_jedecnum = JEDEC_ATMEL;
  10226. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  10227. break;
  10228. case FLASH_VENDOR_ATMEL_EEPROM:
  10229. tp->nvram_jedecnum = JEDEC_ATMEL;
  10230. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10231. tg3_flag_set(tp, NVRAM_BUFFERED);
  10232. break;
  10233. case FLASH_VENDOR_ST:
  10234. tp->nvram_jedecnum = JEDEC_ST;
  10235. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  10236. tg3_flag_set(tp, NVRAM_BUFFERED);
  10237. break;
  10238. case FLASH_VENDOR_SAIFUN:
  10239. tp->nvram_jedecnum = JEDEC_SAIFUN;
  10240. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  10241. break;
  10242. case FLASH_VENDOR_SST_SMALL:
  10243. case FLASH_VENDOR_SST_LARGE:
  10244. tp->nvram_jedecnum = JEDEC_SST;
  10245. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  10246. break;
  10247. }
  10248. } else {
  10249. tp->nvram_jedecnum = JEDEC_ATMEL;
  10250. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10251. tg3_flag_set(tp, NVRAM_BUFFERED);
  10252. }
  10253. }
  10254. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  10255. {
  10256. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  10257. case FLASH_5752PAGE_SIZE_256:
  10258. tp->nvram_pagesize = 256;
  10259. break;
  10260. case FLASH_5752PAGE_SIZE_512:
  10261. tp->nvram_pagesize = 512;
  10262. break;
  10263. case FLASH_5752PAGE_SIZE_1K:
  10264. tp->nvram_pagesize = 1024;
  10265. break;
  10266. case FLASH_5752PAGE_SIZE_2K:
  10267. tp->nvram_pagesize = 2048;
  10268. break;
  10269. case FLASH_5752PAGE_SIZE_4K:
  10270. tp->nvram_pagesize = 4096;
  10271. break;
  10272. case FLASH_5752PAGE_SIZE_264:
  10273. tp->nvram_pagesize = 264;
  10274. break;
  10275. case FLASH_5752PAGE_SIZE_528:
  10276. tp->nvram_pagesize = 528;
  10277. break;
  10278. }
  10279. }
  10280. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  10281. {
  10282. u32 nvcfg1;
  10283. nvcfg1 = tr32(NVRAM_CFG1);
  10284. /* NVRAM protection for TPM */
  10285. if (nvcfg1 & (1 << 27))
  10286. tg3_flag_set(tp, PROTECTED_NVRAM);
  10287. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10288. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  10289. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  10290. tp->nvram_jedecnum = JEDEC_ATMEL;
  10291. tg3_flag_set(tp, NVRAM_BUFFERED);
  10292. break;
  10293. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10294. tp->nvram_jedecnum = JEDEC_ATMEL;
  10295. tg3_flag_set(tp, NVRAM_BUFFERED);
  10296. tg3_flag_set(tp, FLASH);
  10297. break;
  10298. case FLASH_5752VENDOR_ST_M45PE10:
  10299. case FLASH_5752VENDOR_ST_M45PE20:
  10300. case FLASH_5752VENDOR_ST_M45PE40:
  10301. tp->nvram_jedecnum = JEDEC_ST;
  10302. tg3_flag_set(tp, NVRAM_BUFFERED);
  10303. tg3_flag_set(tp, FLASH);
  10304. break;
  10305. }
  10306. if (tg3_flag(tp, FLASH)) {
  10307. tg3_nvram_get_pagesize(tp, nvcfg1);
  10308. } else {
  10309. /* For eeprom, set pagesize to maximum eeprom size */
  10310. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10311. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10312. tw32(NVRAM_CFG1, nvcfg1);
  10313. }
  10314. }
  10315. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  10316. {
  10317. u32 nvcfg1, protect = 0;
  10318. nvcfg1 = tr32(NVRAM_CFG1);
  10319. /* NVRAM protection for TPM */
  10320. if (nvcfg1 & (1 << 27)) {
  10321. tg3_flag_set(tp, PROTECTED_NVRAM);
  10322. protect = 1;
  10323. }
  10324. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10325. switch (nvcfg1) {
  10326. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10327. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10328. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10329. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  10330. tp->nvram_jedecnum = JEDEC_ATMEL;
  10331. tg3_flag_set(tp, NVRAM_BUFFERED);
  10332. tg3_flag_set(tp, FLASH);
  10333. tp->nvram_pagesize = 264;
  10334. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  10335. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  10336. tp->nvram_size = (protect ? 0x3e200 :
  10337. TG3_NVRAM_SIZE_512KB);
  10338. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  10339. tp->nvram_size = (protect ? 0x1f200 :
  10340. TG3_NVRAM_SIZE_256KB);
  10341. else
  10342. tp->nvram_size = (protect ? 0x1f200 :
  10343. TG3_NVRAM_SIZE_128KB);
  10344. break;
  10345. case FLASH_5752VENDOR_ST_M45PE10:
  10346. case FLASH_5752VENDOR_ST_M45PE20:
  10347. case FLASH_5752VENDOR_ST_M45PE40:
  10348. tp->nvram_jedecnum = JEDEC_ST;
  10349. tg3_flag_set(tp, NVRAM_BUFFERED);
  10350. tg3_flag_set(tp, FLASH);
  10351. tp->nvram_pagesize = 256;
  10352. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  10353. tp->nvram_size = (protect ?
  10354. TG3_NVRAM_SIZE_64KB :
  10355. TG3_NVRAM_SIZE_128KB);
  10356. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  10357. tp->nvram_size = (protect ?
  10358. TG3_NVRAM_SIZE_64KB :
  10359. TG3_NVRAM_SIZE_256KB);
  10360. else
  10361. tp->nvram_size = (protect ?
  10362. TG3_NVRAM_SIZE_128KB :
  10363. TG3_NVRAM_SIZE_512KB);
  10364. break;
  10365. }
  10366. }
  10367. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  10368. {
  10369. u32 nvcfg1;
  10370. nvcfg1 = tr32(NVRAM_CFG1);
  10371. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10372. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  10373. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10374. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  10375. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10376. tp->nvram_jedecnum = JEDEC_ATMEL;
  10377. tg3_flag_set(tp, NVRAM_BUFFERED);
  10378. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10379. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10380. tw32(NVRAM_CFG1, nvcfg1);
  10381. break;
  10382. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10383. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10384. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10385. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10386. tp->nvram_jedecnum = JEDEC_ATMEL;
  10387. tg3_flag_set(tp, NVRAM_BUFFERED);
  10388. tg3_flag_set(tp, FLASH);
  10389. tp->nvram_pagesize = 264;
  10390. break;
  10391. case FLASH_5752VENDOR_ST_M45PE10:
  10392. case FLASH_5752VENDOR_ST_M45PE20:
  10393. case FLASH_5752VENDOR_ST_M45PE40:
  10394. tp->nvram_jedecnum = JEDEC_ST;
  10395. tg3_flag_set(tp, NVRAM_BUFFERED);
  10396. tg3_flag_set(tp, FLASH);
  10397. tp->nvram_pagesize = 256;
  10398. break;
  10399. }
  10400. }
  10401. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  10402. {
  10403. u32 nvcfg1, protect = 0;
  10404. nvcfg1 = tr32(NVRAM_CFG1);
  10405. /* NVRAM protection for TPM */
  10406. if (nvcfg1 & (1 << 27)) {
  10407. tg3_flag_set(tp, PROTECTED_NVRAM);
  10408. protect = 1;
  10409. }
  10410. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10411. switch (nvcfg1) {
  10412. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10413. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10414. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10415. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10416. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10417. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10418. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10419. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10420. tp->nvram_jedecnum = JEDEC_ATMEL;
  10421. tg3_flag_set(tp, NVRAM_BUFFERED);
  10422. tg3_flag_set(tp, FLASH);
  10423. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10424. tp->nvram_pagesize = 256;
  10425. break;
  10426. case FLASH_5761VENDOR_ST_A_M45PE20:
  10427. case FLASH_5761VENDOR_ST_A_M45PE40:
  10428. case FLASH_5761VENDOR_ST_A_M45PE80:
  10429. case FLASH_5761VENDOR_ST_A_M45PE16:
  10430. case FLASH_5761VENDOR_ST_M_M45PE20:
  10431. case FLASH_5761VENDOR_ST_M_M45PE40:
  10432. case FLASH_5761VENDOR_ST_M_M45PE80:
  10433. case FLASH_5761VENDOR_ST_M_M45PE16:
  10434. tp->nvram_jedecnum = JEDEC_ST;
  10435. tg3_flag_set(tp, NVRAM_BUFFERED);
  10436. tg3_flag_set(tp, FLASH);
  10437. tp->nvram_pagesize = 256;
  10438. break;
  10439. }
  10440. if (protect) {
  10441. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  10442. } else {
  10443. switch (nvcfg1) {
  10444. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10445. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10446. case FLASH_5761VENDOR_ST_A_M45PE16:
  10447. case FLASH_5761VENDOR_ST_M_M45PE16:
  10448. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  10449. break;
  10450. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10451. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10452. case FLASH_5761VENDOR_ST_A_M45PE80:
  10453. case FLASH_5761VENDOR_ST_M_M45PE80:
  10454. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10455. break;
  10456. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10457. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10458. case FLASH_5761VENDOR_ST_A_M45PE40:
  10459. case FLASH_5761VENDOR_ST_M_M45PE40:
  10460. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10461. break;
  10462. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10463. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10464. case FLASH_5761VENDOR_ST_A_M45PE20:
  10465. case FLASH_5761VENDOR_ST_M_M45PE20:
  10466. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10467. break;
  10468. }
  10469. }
  10470. }
  10471. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  10472. {
  10473. tp->nvram_jedecnum = JEDEC_ATMEL;
  10474. tg3_flag_set(tp, NVRAM_BUFFERED);
  10475. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10476. }
  10477. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  10478. {
  10479. u32 nvcfg1;
  10480. nvcfg1 = tr32(NVRAM_CFG1);
  10481. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10482. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10483. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10484. tp->nvram_jedecnum = JEDEC_ATMEL;
  10485. tg3_flag_set(tp, NVRAM_BUFFERED);
  10486. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10487. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10488. tw32(NVRAM_CFG1, nvcfg1);
  10489. return;
  10490. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10491. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10492. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10493. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10494. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10495. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10496. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10497. tp->nvram_jedecnum = JEDEC_ATMEL;
  10498. tg3_flag_set(tp, NVRAM_BUFFERED);
  10499. tg3_flag_set(tp, FLASH);
  10500. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10501. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10502. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10503. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10504. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10505. break;
  10506. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10507. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10508. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10509. break;
  10510. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10511. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10512. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10513. break;
  10514. }
  10515. break;
  10516. case FLASH_5752VENDOR_ST_M45PE10:
  10517. case FLASH_5752VENDOR_ST_M45PE20:
  10518. case FLASH_5752VENDOR_ST_M45PE40:
  10519. tp->nvram_jedecnum = JEDEC_ST;
  10520. tg3_flag_set(tp, NVRAM_BUFFERED);
  10521. tg3_flag_set(tp, FLASH);
  10522. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10523. case FLASH_5752VENDOR_ST_M45PE10:
  10524. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10525. break;
  10526. case FLASH_5752VENDOR_ST_M45PE20:
  10527. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10528. break;
  10529. case FLASH_5752VENDOR_ST_M45PE40:
  10530. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10531. break;
  10532. }
  10533. break;
  10534. default:
  10535. tg3_flag_set(tp, NO_NVRAM);
  10536. return;
  10537. }
  10538. tg3_nvram_get_pagesize(tp, nvcfg1);
  10539. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10540. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10541. }
  10542. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  10543. {
  10544. u32 nvcfg1;
  10545. nvcfg1 = tr32(NVRAM_CFG1);
  10546. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10547. case FLASH_5717VENDOR_ATMEL_EEPROM:
  10548. case FLASH_5717VENDOR_MICRO_EEPROM:
  10549. tp->nvram_jedecnum = JEDEC_ATMEL;
  10550. tg3_flag_set(tp, NVRAM_BUFFERED);
  10551. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10552. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10553. tw32(NVRAM_CFG1, nvcfg1);
  10554. return;
  10555. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10556. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10557. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10558. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10559. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10560. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10561. case FLASH_5717VENDOR_ATMEL_45USPT:
  10562. tp->nvram_jedecnum = JEDEC_ATMEL;
  10563. tg3_flag_set(tp, NVRAM_BUFFERED);
  10564. tg3_flag_set(tp, FLASH);
  10565. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10566. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10567. /* Detect size with tg3_nvram_get_size() */
  10568. break;
  10569. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10570. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10571. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10572. break;
  10573. default:
  10574. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10575. break;
  10576. }
  10577. break;
  10578. case FLASH_5717VENDOR_ST_M_M25PE10:
  10579. case FLASH_5717VENDOR_ST_A_M25PE10:
  10580. case FLASH_5717VENDOR_ST_M_M45PE10:
  10581. case FLASH_5717VENDOR_ST_A_M45PE10:
  10582. case FLASH_5717VENDOR_ST_M_M25PE20:
  10583. case FLASH_5717VENDOR_ST_A_M25PE20:
  10584. case FLASH_5717VENDOR_ST_M_M45PE20:
  10585. case FLASH_5717VENDOR_ST_A_M45PE20:
  10586. case FLASH_5717VENDOR_ST_25USPT:
  10587. case FLASH_5717VENDOR_ST_45USPT:
  10588. tp->nvram_jedecnum = JEDEC_ST;
  10589. tg3_flag_set(tp, NVRAM_BUFFERED);
  10590. tg3_flag_set(tp, FLASH);
  10591. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10592. case FLASH_5717VENDOR_ST_M_M25PE20:
  10593. case FLASH_5717VENDOR_ST_M_M45PE20:
  10594. /* Detect size with tg3_nvram_get_size() */
  10595. break;
  10596. case FLASH_5717VENDOR_ST_A_M25PE20:
  10597. case FLASH_5717VENDOR_ST_A_M45PE20:
  10598. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10599. break;
  10600. default:
  10601. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10602. break;
  10603. }
  10604. break;
  10605. default:
  10606. tg3_flag_set(tp, NO_NVRAM);
  10607. return;
  10608. }
  10609. tg3_nvram_get_pagesize(tp, nvcfg1);
  10610. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10611. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10612. }
  10613. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10614. {
  10615. u32 nvcfg1, nvmpinstrp;
  10616. nvcfg1 = tr32(NVRAM_CFG1);
  10617. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10618. switch (nvmpinstrp) {
  10619. case FLASH_5720_EEPROM_HD:
  10620. case FLASH_5720_EEPROM_LD:
  10621. tp->nvram_jedecnum = JEDEC_ATMEL;
  10622. tg3_flag_set(tp, NVRAM_BUFFERED);
  10623. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10624. tw32(NVRAM_CFG1, nvcfg1);
  10625. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10626. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10627. else
  10628. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10629. return;
  10630. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10631. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10632. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10633. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10634. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10635. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10636. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10637. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10638. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10639. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10640. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10641. case FLASH_5720VENDOR_ATMEL_45USPT:
  10642. tp->nvram_jedecnum = JEDEC_ATMEL;
  10643. tg3_flag_set(tp, NVRAM_BUFFERED);
  10644. tg3_flag_set(tp, FLASH);
  10645. switch (nvmpinstrp) {
  10646. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10647. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10648. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10649. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10650. break;
  10651. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10652. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10653. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10654. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10655. break;
  10656. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10657. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10658. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10659. break;
  10660. default:
  10661. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10662. break;
  10663. }
  10664. break;
  10665. case FLASH_5720VENDOR_M_ST_M25PE10:
  10666. case FLASH_5720VENDOR_M_ST_M45PE10:
  10667. case FLASH_5720VENDOR_A_ST_M25PE10:
  10668. case FLASH_5720VENDOR_A_ST_M45PE10:
  10669. case FLASH_5720VENDOR_M_ST_M25PE20:
  10670. case FLASH_5720VENDOR_M_ST_M45PE20:
  10671. case FLASH_5720VENDOR_A_ST_M25PE20:
  10672. case FLASH_5720VENDOR_A_ST_M45PE20:
  10673. case FLASH_5720VENDOR_M_ST_M25PE40:
  10674. case FLASH_5720VENDOR_M_ST_M45PE40:
  10675. case FLASH_5720VENDOR_A_ST_M25PE40:
  10676. case FLASH_5720VENDOR_A_ST_M45PE40:
  10677. case FLASH_5720VENDOR_M_ST_M25PE80:
  10678. case FLASH_5720VENDOR_M_ST_M45PE80:
  10679. case FLASH_5720VENDOR_A_ST_M25PE80:
  10680. case FLASH_5720VENDOR_A_ST_M45PE80:
  10681. case FLASH_5720VENDOR_ST_25USPT:
  10682. case FLASH_5720VENDOR_ST_45USPT:
  10683. tp->nvram_jedecnum = JEDEC_ST;
  10684. tg3_flag_set(tp, NVRAM_BUFFERED);
  10685. tg3_flag_set(tp, FLASH);
  10686. switch (nvmpinstrp) {
  10687. case FLASH_5720VENDOR_M_ST_M25PE20:
  10688. case FLASH_5720VENDOR_M_ST_M45PE20:
  10689. case FLASH_5720VENDOR_A_ST_M25PE20:
  10690. case FLASH_5720VENDOR_A_ST_M45PE20:
  10691. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10692. break;
  10693. case FLASH_5720VENDOR_M_ST_M25PE40:
  10694. case FLASH_5720VENDOR_M_ST_M45PE40:
  10695. case FLASH_5720VENDOR_A_ST_M25PE40:
  10696. case FLASH_5720VENDOR_A_ST_M45PE40:
  10697. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10698. break;
  10699. case FLASH_5720VENDOR_M_ST_M25PE80:
  10700. case FLASH_5720VENDOR_M_ST_M45PE80:
  10701. case FLASH_5720VENDOR_A_ST_M25PE80:
  10702. case FLASH_5720VENDOR_A_ST_M45PE80:
  10703. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10704. break;
  10705. default:
  10706. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10707. break;
  10708. }
  10709. break;
  10710. default:
  10711. tg3_flag_set(tp, NO_NVRAM);
  10712. return;
  10713. }
  10714. tg3_nvram_get_pagesize(tp, nvcfg1);
  10715. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10716. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10717. }
  10718. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10719. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10720. {
  10721. tw32_f(GRC_EEPROM_ADDR,
  10722. (EEPROM_ADDR_FSM_RESET |
  10723. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10724. EEPROM_ADDR_CLKPERD_SHIFT)));
  10725. msleep(1);
  10726. /* Enable seeprom accesses. */
  10727. tw32_f(GRC_LOCAL_CTRL,
  10728. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10729. udelay(100);
  10730. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10731. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10732. tg3_flag_set(tp, NVRAM);
  10733. if (tg3_nvram_lock(tp)) {
  10734. netdev_warn(tp->dev,
  10735. "Cannot get nvram lock, %s failed\n",
  10736. __func__);
  10737. return;
  10738. }
  10739. tg3_enable_nvram_access(tp);
  10740. tp->nvram_size = 0;
  10741. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10742. tg3_get_5752_nvram_info(tp);
  10743. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10744. tg3_get_5755_nvram_info(tp);
  10745. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10746. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10747. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10748. tg3_get_5787_nvram_info(tp);
  10749. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10750. tg3_get_5761_nvram_info(tp);
  10751. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10752. tg3_get_5906_nvram_info(tp);
  10753. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10754. tg3_flag(tp, 57765_CLASS))
  10755. tg3_get_57780_nvram_info(tp);
  10756. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10757. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10758. tg3_get_5717_nvram_info(tp);
  10759. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10760. tg3_get_5720_nvram_info(tp);
  10761. else
  10762. tg3_get_nvram_info(tp);
  10763. if (tp->nvram_size == 0)
  10764. tg3_get_nvram_size(tp);
  10765. tg3_disable_nvram_access(tp);
  10766. tg3_nvram_unlock(tp);
  10767. } else {
  10768. tg3_flag_clear(tp, NVRAM);
  10769. tg3_flag_clear(tp, NVRAM_BUFFERED);
  10770. tg3_get_eeprom_size(tp);
  10771. }
  10772. }
  10773. struct subsys_tbl_ent {
  10774. u16 subsys_vendor, subsys_devid;
  10775. u32 phy_id;
  10776. };
  10777. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10778. /* Broadcom boards. */
  10779. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10780. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10781. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10782. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10783. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10784. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10785. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10786. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10787. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10788. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10789. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10790. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10791. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10792. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10793. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10794. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10795. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10796. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10797. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10798. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10799. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10800. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10801. /* 3com boards. */
  10802. { TG3PCI_SUBVENDOR_ID_3COM,
  10803. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10804. { TG3PCI_SUBVENDOR_ID_3COM,
  10805. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10806. { TG3PCI_SUBVENDOR_ID_3COM,
  10807. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10808. { TG3PCI_SUBVENDOR_ID_3COM,
  10809. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10810. { TG3PCI_SUBVENDOR_ID_3COM,
  10811. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10812. /* DELL boards. */
  10813. { TG3PCI_SUBVENDOR_ID_DELL,
  10814. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10815. { TG3PCI_SUBVENDOR_ID_DELL,
  10816. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10817. { TG3PCI_SUBVENDOR_ID_DELL,
  10818. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10819. { TG3PCI_SUBVENDOR_ID_DELL,
  10820. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10821. /* Compaq boards. */
  10822. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10823. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10824. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10825. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10826. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10827. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10828. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10829. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10830. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10831. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10832. /* IBM boards. */
  10833. { TG3PCI_SUBVENDOR_ID_IBM,
  10834. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10835. };
  10836. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10837. {
  10838. int i;
  10839. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10840. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10841. tp->pdev->subsystem_vendor) &&
  10842. (subsys_id_to_phy_id[i].subsys_devid ==
  10843. tp->pdev->subsystem_device))
  10844. return &subsys_id_to_phy_id[i];
  10845. }
  10846. return NULL;
  10847. }
  10848. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10849. {
  10850. u32 val;
  10851. tp->phy_id = TG3_PHY_ID_INVALID;
  10852. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10853. /* Assume an onboard device and WOL capable by default. */
  10854. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10855. tg3_flag_set(tp, WOL_CAP);
  10856. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10857. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10858. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10859. tg3_flag_set(tp, IS_NIC);
  10860. }
  10861. val = tr32(VCPU_CFGSHDW);
  10862. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10863. tg3_flag_set(tp, ASPM_WORKAROUND);
  10864. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10865. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  10866. tg3_flag_set(tp, WOL_ENABLE);
  10867. device_set_wakeup_enable(&tp->pdev->dev, true);
  10868. }
  10869. goto done;
  10870. }
  10871. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10872. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10873. u32 nic_cfg, led_cfg;
  10874. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10875. int eeprom_phy_serdes = 0;
  10876. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10877. tp->nic_sram_data_cfg = nic_cfg;
  10878. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10879. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10880. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10881. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10882. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  10883. (ver > 0) && (ver < 0x100))
  10884. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10885. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10886. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10887. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10888. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10889. eeprom_phy_serdes = 1;
  10890. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10891. if (nic_phy_id != 0) {
  10892. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10893. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10894. eeprom_phy_id = (id1 >> 16) << 10;
  10895. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10896. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10897. } else
  10898. eeprom_phy_id = 0;
  10899. tp->phy_id = eeprom_phy_id;
  10900. if (eeprom_phy_serdes) {
  10901. if (!tg3_flag(tp, 5705_PLUS))
  10902. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10903. else
  10904. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10905. }
  10906. if (tg3_flag(tp, 5750_PLUS))
  10907. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10908. SHASTA_EXT_LED_MODE_MASK);
  10909. else
  10910. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10911. switch (led_cfg) {
  10912. default:
  10913. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10914. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10915. break;
  10916. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10917. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10918. break;
  10919. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10920. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10921. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10922. * read on some older 5700/5701 bootcode.
  10923. */
  10924. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10925. ASIC_REV_5700 ||
  10926. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10927. ASIC_REV_5701)
  10928. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10929. break;
  10930. case SHASTA_EXT_LED_SHARED:
  10931. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10932. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10933. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10934. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10935. LED_CTRL_MODE_PHY_2);
  10936. break;
  10937. case SHASTA_EXT_LED_MAC:
  10938. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10939. break;
  10940. case SHASTA_EXT_LED_COMBO:
  10941. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10942. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10943. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10944. LED_CTRL_MODE_PHY_2);
  10945. break;
  10946. }
  10947. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10948. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10949. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10950. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10951. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10952. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10953. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10954. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10955. if ((tp->pdev->subsystem_vendor ==
  10956. PCI_VENDOR_ID_ARIMA) &&
  10957. (tp->pdev->subsystem_device == 0x205a ||
  10958. tp->pdev->subsystem_device == 0x2063))
  10959. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10960. } else {
  10961. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10962. tg3_flag_set(tp, IS_NIC);
  10963. }
  10964. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10965. tg3_flag_set(tp, ENABLE_ASF);
  10966. if (tg3_flag(tp, 5750_PLUS))
  10967. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  10968. }
  10969. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10970. tg3_flag(tp, 5750_PLUS))
  10971. tg3_flag_set(tp, ENABLE_APE);
  10972. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10973. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10974. tg3_flag_clear(tp, WOL_CAP);
  10975. if (tg3_flag(tp, WOL_CAP) &&
  10976. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  10977. tg3_flag_set(tp, WOL_ENABLE);
  10978. device_set_wakeup_enable(&tp->pdev->dev, true);
  10979. }
  10980. if (cfg2 & (1 << 17))
  10981. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10982. /* serdes signal pre-emphasis in register 0x590 set by */
  10983. /* bootcode if bit 18 is set */
  10984. if (cfg2 & (1 << 18))
  10985. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10986. if ((tg3_flag(tp, 57765_PLUS) ||
  10987. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10988. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10989. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10990. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10991. if (tg3_flag(tp, PCI_EXPRESS) &&
  10992. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10993. !tg3_flag(tp, 57765_PLUS)) {
  10994. u32 cfg3;
  10995. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10996. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10997. tg3_flag_set(tp, ASPM_WORKAROUND);
  10998. }
  10999. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  11000. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  11001. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  11002. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  11003. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  11004. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  11005. }
  11006. done:
  11007. if (tg3_flag(tp, WOL_CAP))
  11008. device_set_wakeup_enable(&tp->pdev->dev,
  11009. tg3_flag(tp, WOL_ENABLE));
  11010. else
  11011. device_set_wakeup_capable(&tp->pdev->dev, false);
  11012. }
  11013. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  11014. {
  11015. int i;
  11016. u32 val;
  11017. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  11018. tw32(OTP_CTRL, cmd);
  11019. /* Wait for up to 1 ms for command to execute. */
  11020. for (i = 0; i < 100; i++) {
  11021. val = tr32(OTP_STATUS);
  11022. if (val & OTP_STATUS_CMD_DONE)
  11023. break;
  11024. udelay(10);
  11025. }
  11026. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  11027. }
  11028. /* Read the gphy configuration from the OTP region of the chip. The gphy
  11029. * configuration is a 32-bit value that straddles the alignment boundary.
  11030. * We do two 32-bit reads and then shift and merge the results.
  11031. */
  11032. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  11033. {
  11034. u32 bhalf_otp, thalf_otp;
  11035. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  11036. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  11037. return 0;
  11038. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  11039. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11040. return 0;
  11041. thalf_otp = tr32(OTP_READ_DATA);
  11042. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  11043. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11044. return 0;
  11045. bhalf_otp = tr32(OTP_READ_DATA);
  11046. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  11047. }
  11048. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  11049. {
  11050. u32 adv = ADVERTISED_Autoneg;
  11051. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  11052. adv |= ADVERTISED_1000baseT_Half |
  11053. ADVERTISED_1000baseT_Full;
  11054. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11055. adv |= ADVERTISED_100baseT_Half |
  11056. ADVERTISED_100baseT_Full |
  11057. ADVERTISED_10baseT_Half |
  11058. ADVERTISED_10baseT_Full |
  11059. ADVERTISED_TP;
  11060. else
  11061. adv |= ADVERTISED_FIBRE;
  11062. tp->link_config.advertising = adv;
  11063. tp->link_config.speed = SPEED_UNKNOWN;
  11064. tp->link_config.duplex = DUPLEX_UNKNOWN;
  11065. tp->link_config.autoneg = AUTONEG_ENABLE;
  11066. tp->link_config.active_speed = SPEED_UNKNOWN;
  11067. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  11068. tp->old_link = -1;
  11069. }
  11070. static int __devinit tg3_phy_probe(struct tg3 *tp)
  11071. {
  11072. u32 hw_phy_id_1, hw_phy_id_2;
  11073. u32 hw_phy_id, hw_phy_id_masked;
  11074. int err;
  11075. /* flow control autonegotiation is default behavior */
  11076. tg3_flag_set(tp, PAUSE_AUTONEG);
  11077. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11078. if (tg3_flag(tp, USE_PHYLIB))
  11079. return tg3_phy_init(tp);
  11080. /* Reading the PHY ID register can conflict with ASF
  11081. * firmware access to the PHY hardware.
  11082. */
  11083. err = 0;
  11084. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  11085. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  11086. } else {
  11087. /* Now read the physical PHY_ID from the chip and verify
  11088. * that it is sane. If it doesn't look good, we fall back
  11089. * to either the hard-coded table based PHY_ID and failing
  11090. * that the value found in the eeprom area.
  11091. */
  11092. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11093. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11094. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11095. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11096. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11097. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11098. }
  11099. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11100. tp->phy_id = hw_phy_id;
  11101. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11102. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11103. else
  11104. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11105. } else {
  11106. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11107. /* Do nothing, phy ID already set up in
  11108. * tg3_get_eeprom_hw_cfg().
  11109. */
  11110. } else {
  11111. struct subsys_tbl_ent *p;
  11112. /* No eeprom signature? Try the hardcoded
  11113. * subsys device table.
  11114. */
  11115. p = tg3_lookup_by_subsys(tp);
  11116. if (!p)
  11117. return -ENODEV;
  11118. tp->phy_id = p->phy_id;
  11119. if (!tp->phy_id ||
  11120. tp->phy_id == TG3_PHY_ID_BCM8002)
  11121. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11122. }
  11123. }
  11124. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11125. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11126. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  11127. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  11128. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  11129. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  11130. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  11131. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  11132. tg3_phy_init_link_config(tp);
  11133. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11134. !tg3_flag(tp, ENABLE_APE) &&
  11135. !tg3_flag(tp, ENABLE_ASF)) {
  11136. u32 bmsr, dummy;
  11137. tg3_readphy(tp, MII_BMSR, &bmsr);
  11138. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  11139. (bmsr & BMSR_LSTATUS))
  11140. goto skip_phy_reset;
  11141. err = tg3_phy_reset(tp);
  11142. if (err)
  11143. return err;
  11144. tg3_phy_set_wirespeed(tp);
  11145. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  11146. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  11147. tp->link_config.flowctrl);
  11148. tg3_writephy(tp, MII_BMCR,
  11149. BMCR_ANENABLE | BMCR_ANRESTART);
  11150. }
  11151. }
  11152. skip_phy_reset:
  11153. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  11154. err = tg3_init_5401phy_dsp(tp);
  11155. if (err)
  11156. return err;
  11157. err = tg3_init_5401phy_dsp(tp);
  11158. }
  11159. return err;
  11160. }
  11161. static void __devinit tg3_read_vpd(struct tg3 *tp)
  11162. {
  11163. u8 *vpd_data;
  11164. unsigned int block_end, rosize, len;
  11165. u32 vpdlen;
  11166. int j, i = 0;
  11167. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  11168. if (!vpd_data)
  11169. goto out_no_vpd;
  11170. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  11171. if (i < 0)
  11172. goto out_not_found;
  11173. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  11174. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  11175. i += PCI_VPD_LRDT_TAG_SIZE;
  11176. if (block_end > vpdlen)
  11177. goto out_not_found;
  11178. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11179. PCI_VPD_RO_KEYWORD_MFR_ID);
  11180. if (j > 0) {
  11181. len = pci_vpd_info_field_size(&vpd_data[j]);
  11182. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11183. if (j + len > block_end || len != 4 ||
  11184. memcmp(&vpd_data[j], "1028", 4))
  11185. goto partno;
  11186. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11187. PCI_VPD_RO_KEYWORD_VENDOR0);
  11188. if (j < 0)
  11189. goto partno;
  11190. len = pci_vpd_info_field_size(&vpd_data[j]);
  11191. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11192. if (j + len > block_end)
  11193. goto partno;
  11194. memcpy(tp->fw_ver, &vpd_data[j], len);
  11195. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  11196. }
  11197. partno:
  11198. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11199. PCI_VPD_RO_KEYWORD_PARTNO);
  11200. if (i < 0)
  11201. goto out_not_found;
  11202. len = pci_vpd_info_field_size(&vpd_data[i]);
  11203. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  11204. if (len > TG3_BPN_SIZE ||
  11205. (len + i) > vpdlen)
  11206. goto out_not_found;
  11207. memcpy(tp->board_part_number, &vpd_data[i], len);
  11208. out_not_found:
  11209. kfree(vpd_data);
  11210. if (tp->board_part_number[0])
  11211. return;
  11212. out_no_vpd:
  11213. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11214. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  11215. strcpy(tp->board_part_number, "BCM5717");
  11216. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  11217. strcpy(tp->board_part_number, "BCM5718");
  11218. else
  11219. goto nomatch;
  11220. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  11221. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  11222. strcpy(tp->board_part_number, "BCM57780");
  11223. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  11224. strcpy(tp->board_part_number, "BCM57760");
  11225. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  11226. strcpy(tp->board_part_number, "BCM57790");
  11227. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  11228. strcpy(tp->board_part_number, "BCM57788");
  11229. else
  11230. goto nomatch;
  11231. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11232. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  11233. strcpy(tp->board_part_number, "BCM57761");
  11234. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  11235. strcpy(tp->board_part_number, "BCM57765");
  11236. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  11237. strcpy(tp->board_part_number, "BCM57781");
  11238. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  11239. strcpy(tp->board_part_number, "BCM57785");
  11240. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  11241. strcpy(tp->board_part_number, "BCM57791");
  11242. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11243. strcpy(tp->board_part_number, "BCM57795");
  11244. else
  11245. goto nomatch;
  11246. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
  11247. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  11248. strcpy(tp->board_part_number, "BCM57762");
  11249. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  11250. strcpy(tp->board_part_number, "BCM57766");
  11251. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  11252. strcpy(tp->board_part_number, "BCM57782");
  11253. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11254. strcpy(tp->board_part_number, "BCM57786");
  11255. else
  11256. goto nomatch;
  11257. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11258. strcpy(tp->board_part_number, "BCM95906");
  11259. } else {
  11260. nomatch:
  11261. strcpy(tp->board_part_number, "none");
  11262. }
  11263. }
  11264. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  11265. {
  11266. u32 val;
  11267. if (tg3_nvram_read(tp, offset, &val) ||
  11268. (val & 0xfc000000) != 0x0c000000 ||
  11269. tg3_nvram_read(tp, offset + 4, &val) ||
  11270. val != 0)
  11271. return 0;
  11272. return 1;
  11273. }
  11274. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  11275. {
  11276. u32 val, offset, start, ver_offset;
  11277. int i, dst_off;
  11278. bool newver = false;
  11279. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11280. tg3_nvram_read(tp, 0x4, &start))
  11281. return;
  11282. offset = tg3_nvram_logical_addr(tp, offset);
  11283. if (tg3_nvram_read(tp, offset, &val))
  11284. return;
  11285. if ((val & 0xfc000000) == 0x0c000000) {
  11286. if (tg3_nvram_read(tp, offset + 4, &val))
  11287. return;
  11288. if (val == 0)
  11289. newver = true;
  11290. }
  11291. dst_off = strlen(tp->fw_ver);
  11292. if (newver) {
  11293. if (TG3_VER_SIZE - dst_off < 16 ||
  11294. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11295. return;
  11296. offset = offset + ver_offset - start;
  11297. for (i = 0; i < 16; i += 4) {
  11298. __be32 v;
  11299. if (tg3_nvram_read_be32(tp, offset + i, &v))
  11300. return;
  11301. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  11302. }
  11303. } else {
  11304. u32 major, minor;
  11305. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  11306. return;
  11307. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  11308. TG3_NVM_BCVER_MAJSFT;
  11309. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  11310. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  11311. "v%d.%02d", major, minor);
  11312. }
  11313. }
  11314. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  11315. {
  11316. u32 val, major, minor;
  11317. /* Use native endian representation */
  11318. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  11319. return;
  11320. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  11321. TG3_NVM_HWSB_CFG1_MAJSFT;
  11322. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  11323. TG3_NVM_HWSB_CFG1_MINSFT;
  11324. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  11325. }
  11326. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  11327. {
  11328. u32 offset, major, minor, build;
  11329. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  11330. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  11331. return;
  11332. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  11333. case TG3_EEPROM_SB_REVISION_0:
  11334. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  11335. break;
  11336. case TG3_EEPROM_SB_REVISION_2:
  11337. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11338. break;
  11339. case TG3_EEPROM_SB_REVISION_3:
  11340. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11341. break;
  11342. case TG3_EEPROM_SB_REVISION_4:
  11343. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11344. break;
  11345. case TG3_EEPROM_SB_REVISION_5:
  11346. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11347. break;
  11348. case TG3_EEPROM_SB_REVISION_6:
  11349. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11350. break;
  11351. default:
  11352. return;
  11353. }
  11354. if (tg3_nvram_read(tp, offset, &val))
  11355. return;
  11356. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11357. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11358. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11359. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11360. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11361. if (minor > 99 || build > 26)
  11362. return;
  11363. offset = strlen(tp->fw_ver);
  11364. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11365. " v%d.%02d", major, minor);
  11366. if (build > 0) {
  11367. offset = strlen(tp->fw_ver);
  11368. if (offset < TG3_VER_SIZE - 1)
  11369. tp->fw_ver[offset] = 'a' + build - 1;
  11370. }
  11371. }
  11372. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11373. {
  11374. u32 val, offset, start;
  11375. int i, vlen;
  11376. for (offset = TG3_NVM_DIR_START;
  11377. offset < TG3_NVM_DIR_END;
  11378. offset += TG3_NVM_DIRENT_SIZE) {
  11379. if (tg3_nvram_read(tp, offset, &val))
  11380. return;
  11381. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11382. break;
  11383. }
  11384. if (offset == TG3_NVM_DIR_END)
  11385. return;
  11386. if (!tg3_flag(tp, 5705_PLUS))
  11387. start = 0x08000000;
  11388. else if (tg3_nvram_read(tp, offset - 4, &start))
  11389. return;
  11390. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11391. !tg3_fw_img_is_valid(tp, offset) ||
  11392. tg3_nvram_read(tp, offset + 8, &val))
  11393. return;
  11394. offset += val - start;
  11395. vlen = strlen(tp->fw_ver);
  11396. tp->fw_ver[vlen++] = ',';
  11397. tp->fw_ver[vlen++] = ' ';
  11398. for (i = 0; i < 4; i++) {
  11399. __be32 v;
  11400. if (tg3_nvram_read_be32(tp, offset, &v))
  11401. return;
  11402. offset += sizeof(v);
  11403. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11404. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11405. break;
  11406. }
  11407. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11408. vlen += sizeof(v);
  11409. }
  11410. }
  11411. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11412. {
  11413. int vlen;
  11414. u32 apedata;
  11415. char *fwtype;
  11416. if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
  11417. return;
  11418. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11419. if (apedata != APE_SEG_SIG_MAGIC)
  11420. return;
  11421. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11422. if (!(apedata & APE_FW_STATUS_READY))
  11423. return;
  11424. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11425. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11426. tg3_flag_set(tp, APE_HAS_NCSI);
  11427. fwtype = "NCSI";
  11428. } else {
  11429. fwtype = "DASH";
  11430. }
  11431. vlen = strlen(tp->fw_ver);
  11432. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11433. fwtype,
  11434. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11435. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11436. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11437. (apedata & APE_FW_VERSION_BLDMSK));
  11438. }
  11439. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11440. {
  11441. u32 val;
  11442. bool vpd_vers = false;
  11443. if (tp->fw_ver[0] != 0)
  11444. vpd_vers = true;
  11445. if (tg3_flag(tp, NO_NVRAM)) {
  11446. strcat(tp->fw_ver, "sb");
  11447. return;
  11448. }
  11449. if (tg3_nvram_read(tp, 0, &val))
  11450. return;
  11451. if (val == TG3_EEPROM_MAGIC)
  11452. tg3_read_bc_ver(tp);
  11453. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11454. tg3_read_sb_ver(tp, val);
  11455. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11456. tg3_read_hwsb_ver(tp);
  11457. else
  11458. return;
  11459. if (vpd_vers)
  11460. goto done;
  11461. if (tg3_flag(tp, ENABLE_APE)) {
  11462. if (tg3_flag(tp, ENABLE_ASF))
  11463. tg3_read_dash_ver(tp);
  11464. } else if (tg3_flag(tp, ENABLE_ASF)) {
  11465. tg3_read_mgmtfw_ver(tp);
  11466. }
  11467. done:
  11468. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11469. }
  11470. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11471. {
  11472. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11473. return TG3_RX_RET_MAX_SIZE_5717;
  11474. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11475. return TG3_RX_RET_MAX_SIZE_5700;
  11476. else
  11477. return TG3_RX_RET_MAX_SIZE_5705;
  11478. }
  11479. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11480. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11481. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11482. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11483. { },
  11484. };
  11485. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11486. {
  11487. struct pci_dev *peer;
  11488. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11489. for (func = 0; func < 8; func++) {
  11490. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11491. if (peer && peer != tp->pdev)
  11492. break;
  11493. pci_dev_put(peer);
  11494. }
  11495. /* 5704 can be configured in single-port mode, set peer to
  11496. * tp->pdev in that case.
  11497. */
  11498. if (!peer) {
  11499. peer = tp->pdev;
  11500. return peer;
  11501. }
  11502. /*
  11503. * We don't need to keep the refcount elevated; there's no way
  11504. * to remove one half of this device without removing the other
  11505. */
  11506. pci_dev_put(peer);
  11507. return peer;
  11508. }
  11509. static void __devinit tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  11510. {
  11511. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  11512. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11513. u32 reg;
  11514. /* All devices that use the alternate
  11515. * ASIC REV location have a CPMU.
  11516. */
  11517. tg3_flag_set(tp, CPMU_PRESENT);
  11518. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11519. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11520. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11521. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11522. reg = TG3PCI_GEN2_PRODID_ASICREV;
  11523. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11524. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11525. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11526. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11527. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11528. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11529. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  11530. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  11531. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  11532. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11533. reg = TG3PCI_GEN15_PRODID_ASICREV;
  11534. else
  11535. reg = TG3PCI_PRODID_ASICREV;
  11536. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  11537. }
  11538. /* Wrong chip ID in 5752 A0. This code can be removed later
  11539. * as A0 is not in production.
  11540. */
  11541. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11542. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11543. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11544. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11545. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11546. tg3_flag_set(tp, 5717_PLUS);
  11547. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11548. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  11549. tg3_flag_set(tp, 57765_CLASS);
  11550. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
  11551. tg3_flag_set(tp, 57765_PLUS);
  11552. /* Intentionally exclude ASIC_REV_5906 */
  11553. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11554. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11555. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11556. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11557. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11558. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11559. tg3_flag(tp, 57765_PLUS))
  11560. tg3_flag_set(tp, 5755_PLUS);
  11561. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11562. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11563. tg3_flag_set(tp, 5780_CLASS);
  11564. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11565. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11566. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11567. tg3_flag(tp, 5755_PLUS) ||
  11568. tg3_flag(tp, 5780_CLASS))
  11569. tg3_flag_set(tp, 5750_PLUS);
  11570. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11571. tg3_flag(tp, 5750_PLUS))
  11572. tg3_flag_set(tp, 5705_PLUS);
  11573. }
  11574. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11575. {
  11576. u32 misc_ctrl_reg;
  11577. u32 pci_state_reg, grc_misc_cfg;
  11578. u32 val;
  11579. u16 pci_cmd;
  11580. int err;
  11581. /* Force memory write invalidate off. If we leave it on,
  11582. * then on 5700_BX chips we have to enable a workaround.
  11583. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11584. * to match the cacheline size. The Broadcom driver have this
  11585. * workaround but turns MWI off all the times so never uses
  11586. * it. This seems to suggest that the workaround is insufficient.
  11587. */
  11588. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11589. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11590. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11591. /* Important! -- Make sure register accesses are byteswapped
  11592. * correctly. Also, for those chips that require it, make
  11593. * sure that indirect register accesses are enabled before
  11594. * the first operation.
  11595. */
  11596. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11597. &misc_ctrl_reg);
  11598. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11599. MISC_HOST_CTRL_CHIPREV);
  11600. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11601. tp->misc_host_ctrl);
  11602. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  11603. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11604. * we need to disable memory and use config. cycles
  11605. * only to access all registers. The 5702/03 chips
  11606. * can mistakenly decode the special cycles from the
  11607. * ICH chipsets as memory write cycles, causing corruption
  11608. * of register and memory space. Only certain ICH bridges
  11609. * will drive special cycles with non-zero data during the
  11610. * address phase which can fall within the 5703's address
  11611. * range. This is not an ICH bug as the PCI spec allows
  11612. * non-zero address during special cycles. However, only
  11613. * these ICH bridges are known to drive non-zero addresses
  11614. * during special cycles.
  11615. *
  11616. * Since special cycles do not cross PCI bridges, we only
  11617. * enable this workaround if the 5703 is on the secondary
  11618. * bus of these ICH bridges.
  11619. */
  11620. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11621. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11622. static struct tg3_dev_id {
  11623. u32 vendor;
  11624. u32 device;
  11625. u32 rev;
  11626. } ich_chipsets[] = {
  11627. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11628. PCI_ANY_ID },
  11629. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11630. PCI_ANY_ID },
  11631. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11632. 0xa },
  11633. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11634. PCI_ANY_ID },
  11635. { },
  11636. };
  11637. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11638. struct pci_dev *bridge = NULL;
  11639. while (pci_id->vendor != 0) {
  11640. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11641. bridge);
  11642. if (!bridge) {
  11643. pci_id++;
  11644. continue;
  11645. }
  11646. if (pci_id->rev != PCI_ANY_ID) {
  11647. if (bridge->revision > pci_id->rev)
  11648. continue;
  11649. }
  11650. if (bridge->subordinate &&
  11651. (bridge->subordinate->number ==
  11652. tp->pdev->bus->number)) {
  11653. tg3_flag_set(tp, ICH_WORKAROUND);
  11654. pci_dev_put(bridge);
  11655. break;
  11656. }
  11657. }
  11658. }
  11659. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11660. static struct tg3_dev_id {
  11661. u32 vendor;
  11662. u32 device;
  11663. } bridge_chipsets[] = {
  11664. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11665. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11666. { },
  11667. };
  11668. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11669. struct pci_dev *bridge = NULL;
  11670. while (pci_id->vendor != 0) {
  11671. bridge = pci_get_device(pci_id->vendor,
  11672. pci_id->device,
  11673. bridge);
  11674. if (!bridge) {
  11675. pci_id++;
  11676. continue;
  11677. }
  11678. if (bridge->subordinate &&
  11679. (bridge->subordinate->number <=
  11680. tp->pdev->bus->number) &&
  11681. (bridge->subordinate->subordinate >=
  11682. tp->pdev->bus->number)) {
  11683. tg3_flag_set(tp, 5701_DMA_BUG);
  11684. pci_dev_put(bridge);
  11685. break;
  11686. }
  11687. }
  11688. }
  11689. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11690. * DMA addresses > 40-bit. This bridge may have other additional
  11691. * 57xx devices behind it in some 4-port NIC designs for example.
  11692. * Any tg3 device found behind the bridge will also need the 40-bit
  11693. * DMA workaround.
  11694. */
  11695. if (tg3_flag(tp, 5780_CLASS)) {
  11696. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11697. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11698. } else {
  11699. struct pci_dev *bridge = NULL;
  11700. do {
  11701. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11702. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11703. bridge);
  11704. if (bridge && bridge->subordinate &&
  11705. (bridge->subordinate->number <=
  11706. tp->pdev->bus->number) &&
  11707. (bridge->subordinate->subordinate >=
  11708. tp->pdev->bus->number)) {
  11709. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11710. pci_dev_put(bridge);
  11711. break;
  11712. }
  11713. } while (bridge);
  11714. }
  11715. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11716. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11717. tp->pdev_peer = tg3_find_peer(tp);
  11718. /* Determine TSO capabilities */
  11719. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  11720. ; /* Do nothing. HW bug. */
  11721. else if (tg3_flag(tp, 57765_PLUS))
  11722. tg3_flag_set(tp, HW_TSO_3);
  11723. else if (tg3_flag(tp, 5755_PLUS) ||
  11724. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11725. tg3_flag_set(tp, HW_TSO_2);
  11726. else if (tg3_flag(tp, 5750_PLUS)) {
  11727. tg3_flag_set(tp, HW_TSO_1);
  11728. tg3_flag_set(tp, TSO_BUG);
  11729. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11730. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11731. tg3_flag_clear(tp, TSO_BUG);
  11732. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11733. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11734. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11735. tg3_flag_set(tp, TSO_BUG);
  11736. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11737. tp->fw_needed = FIRMWARE_TG3TSO5;
  11738. else
  11739. tp->fw_needed = FIRMWARE_TG3TSO;
  11740. }
  11741. /* Selectively allow TSO based on operating conditions */
  11742. if (tg3_flag(tp, HW_TSO_1) ||
  11743. tg3_flag(tp, HW_TSO_2) ||
  11744. tg3_flag(tp, HW_TSO_3) ||
  11745. tp->fw_needed) {
  11746. /* For firmware TSO, assume ASF is disabled.
  11747. * We'll disable TSO later if we discover ASF
  11748. * is enabled in tg3_get_eeprom_hw_cfg().
  11749. */
  11750. tg3_flag_set(tp, TSO_CAPABLE);
  11751. } else {
  11752. tg3_flag_clear(tp, TSO_CAPABLE);
  11753. tg3_flag_clear(tp, TSO_BUG);
  11754. tp->fw_needed = NULL;
  11755. }
  11756. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11757. tp->fw_needed = FIRMWARE_TG3;
  11758. tp->irq_max = 1;
  11759. if (tg3_flag(tp, 5750_PLUS)) {
  11760. tg3_flag_set(tp, SUPPORT_MSI);
  11761. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11762. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11763. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11764. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11765. tp->pdev_peer == tp->pdev))
  11766. tg3_flag_clear(tp, SUPPORT_MSI);
  11767. if (tg3_flag(tp, 5755_PLUS) ||
  11768. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11769. tg3_flag_set(tp, 1SHOT_MSI);
  11770. }
  11771. if (tg3_flag(tp, 57765_PLUS)) {
  11772. tg3_flag_set(tp, SUPPORT_MSIX);
  11773. tp->irq_max = TG3_IRQ_MAX_VECS;
  11774. tg3_rss_init_dflt_indir_tbl(tp);
  11775. }
  11776. }
  11777. if (tg3_flag(tp, 5755_PLUS))
  11778. tg3_flag_set(tp, SHORT_DMA_BUG);
  11779. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11780. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  11781. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11782. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11783. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11784. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  11785. if (tg3_flag(tp, 57765_PLUS) &&
  11786. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  11787. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  11788. if (!tg3_flag(tp, 5705_PLUS) ||
  11789. tg3_flag(tp, 5780_CLASS) ||
  11790. tg3_flag(tp, USE_JUMBO_BDFLAG))
  11791. tg3_flag_set(tp, JUMBO_CAPABLE);
  11792. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11793. &pci_state_reg);
  11794. if (pci_is_pcie(tp->pdev)) {
  11795. u16 lnkctl;
  11796. tg3_flag_set(tp, PCI_EXPRESS);
  11797. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0) {
  11798. int readrq = pcie_get_readrq(tp->pdev);
  11799. if (readrq > 2048)
  11800. pcie_set_readrq(tp->pdev, 2048);
  11801. }
  11802. pci_read_config_word(tp->pdev,
  11803. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  11804. &lnkctl);
  11805. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11806. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11807. ASIC_REV_5906) {
  11808. tg3_flag_clear(tp, HW_TSO_2);
  11809. tg3_flag_clear(tp, TSO_CAPABLE);
  11810. }
  11811. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11812. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11813. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11814. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11815. tg3_flag_set(tp, CLKREQ_BUG);
  11816. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11817. tg3_flag_set(tp, L1PLLPD_EN);
  11818. }
  11819. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11820. /* BCM5785 devices are effectively PCIe devices, and should
  11821. * follow PCIe codepaths, but do not have a PCIe capabilities
  11822. * section.
  11823. */
  11824. tg3_flag_set(tp, PCI_EXPRESS);
  11825. } else if (!tg3_flag(tp, 5705_PLUS) ||
  11826. tg3_flag(tp, 5780_CLASS)) {
  11827. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11828. if (!tp->pcix_cap) {
  11829. dev_err(&tp->pdev->dev,
  11830. "Cannot find PCI-X capability, aborting\n");
  11831. return -EIO;
  11832. }
  11833. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11834. tg3_flag_set(tp, PCIX_MODE);
  11835. }
  11836. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11837. * reordering to the mailbox registers done by the host
  11838. * controller can cause major troubles. We read back from
  11839. * every mailbox register write to force the writes to be
  11840. * posted to the chip in order.
  11841. */
  11842. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11843. !tg3_flag(tp, PCI_EXPRESS))
  11844. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  11845. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11846. &tp->pci_cacheline_sz);
  11847. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11848. &tp->pci_lat_timer);
  11849. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11850. tp->pci_lat_timer < 64) {
  11851. tp->pci_lat_timer = 64;
  11852. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11853. tp->pci_lat_timer);
  11854. }
  11855. /* Important! -- It is critical that the PCI-X hw workaround
  11856. * situation is decided before the first MMIO register access.
  11857. */
  11858. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11859. /* 5700 BX chips need to have their TX producer index
  11860. * mailboxes written twice to workaround a bug.
  11861. */
  11862. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  11863. /* If we are in PCI-X mode, enable register write workaround.
  11864. *
  11865. * The workaround is to use indirect register accesses
  11866. * for all chip writes not to mailbox registers.
  11867. */
  11868. if (tg3_flag(tp, PCIX_MODE)) {
  11869. u32 pm_reg;
  11870. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11871. /* The chip can have it's power management PCI config
  11872. * space registers clobbered due to this bug.
  11873. * So explicitly force the chip into D0 here.
  11874. */
  11875. pci_read_config_dword(tp->pdev,
  11876. tp->pm_cap + PCI_PM_CTRL,
  11877. &pm_reg);
  11878. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11879. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11880. pci_write_config_dword(tp->pdev,
  11881. tp->pm_cap + PCI_PM_CTRL,
  11882. pm_reg);
  11883. /* Also, force SERR#/PERR# in PCI command. */
  11884. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11885. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11886. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11887. }
  11888. }
  11889. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11890. tg3_flag_set(tp, PCI_HIGH_SPEED);
  11891. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11892. tg3_flag_set(tp, PCI_32BIT);
  11893. /* Chip-specific fixup from Broadcom driver */
  11894. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11895. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11896. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11897. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11898. }
  11899. /* Default fast path register access methods */
  11900. tp->read32 = tg3_read32;
  11901. tp->write32 = tg3_write32;
  11902. tp->read32_mbox = tg3_read32;
  11903. tp->write32_mbox = tg3_write32;
  11904. tp->write32_tx_mbox = tg3_write32;
  11905. tp->write32_rx_mbox = tg3_write32;
  11906. /* Various workaround register access methods */
  11907. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  11908. tp->write32 = tg3_write_indirect_reg32;
  11909. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11910. (tg3_flag(tp, PCI_EXPRESS) &&
  11911. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11912. /*
  11913. * Back to back register writes can cause problems on these
  11914. * chips, the workaround is to read back all reg writes
  11915. * except those to mailbox regs.
  11916. *
  11917. * See tg3_write_indirect_reg32().
  11918. */
  11919. tp->write32 = tg3_write_flush_reg32;
  11920. }
  11921. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  11922. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11923. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  11924. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11925. }
  11926. if (tg3_flag(tp, ICH_WORKAROUND)) {
  11927. tp->read32 = tg3_read_indirect_reg32;
  11928. tp->write32 = tg3_write_indirect_reg32;
  11929. tp->read32_mbox = tg3_read_indirect_mbox;
  11930. tp->write32_mbox = tg3_write_indirect_mbox;
  11931. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11932. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11933. iounmap(tp->regs);
  11934. tp->regs = NULL;
  11935. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11936. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11937. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11938. }
  11939. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11940. tp->read32_mbox = tg3_read32_mbox_5906;
  11941. tp->write32_mbox = tg3_write32_mbox_5906;
  11942. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11943. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11944. }
  11945. if (tp->write32 == tg3_write_indirect_reg32 ||
  11946. (tg3_flag(tp, PCIX_MODE) &&
  11947. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11948. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11949. tg3_flag_set(tp, SRAM_USE_CONFIG);
  11950. /* The memory arbiter has to be enabled in order for SRAM accesses
  11951. * to succeed. Normally on powerup the tg3 chip firmware will make
  11952. * sure it is enabled, but other entities such as system netboot
  11953. * code might disable it.
  11954. */
  11955. val = tr32(MEMARB_MODE);
  11956. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  11957. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  11958. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11959. tg3_flag(tp, 5780_CLASS)) {
  11960. if (tg3_flag(tp, PCIX_MODE)) {
  11961. pci_read_config_dword(tp->pdev,
  11962. tp->pcix_cap + PCI_X_STATUS,
  11963. &val);
  11964. tp->pci_fn = val & 0x7;
  11965. }
  11966. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11967. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  11968. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  11969. NIC_SRAM_CPMUSTAT_SIG) {
  11970. tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
  11971. tp->pci_fn = tp->pci_fn ? 1 : 0;
  11972. }
  11973. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11974. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  11975. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  11976. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  11977. NIC_SRAM_CPMUSTAT_SIG) {
  11978. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  11979. TG3_CPMU_STATUS_FSHFT_5719;
  11980. }
  11981. }
  11982. /* Get eeprom hw config before calling tg3_set_power_state().
  11983. * In particular, the TG3_FLAG_IS_NIC flag must be
  11984. * determined before calling tg3_set_power_state() so that
  11985. * we know whether or not to switch out of Vaux power.
  11986. * When the flag is set, it means that GPIO1 is used for eeprom
  11987. * write protect and also implies that it is a LOM where GPIOs
  11988. * are not used to switch power.
  11989. */
  11990. tg3_get_eeprom_hw_cfg(tp);
  11991. if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
  11992. tg3_flag_clear(tp, TSO_CAPABLE);
  11993. tg3_flag_clear(tp, TSO_BUG);
  11994. tp->fw_needed = NULL;
  11995. }
  11996. if (tg3_flag(tp, ENABLE_APE)) {
  11997. /* Allow reads and writes to the
  11998. * APE register and memory space.
  11999. */
  12000. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  12001. PCISTATE_ALLOW_APE_SHMEM_WR |
  12002. PCISTATE_ALLOW_APE_PSPACE_WR;
  12003. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12004. pci_state_reg);
  12005. tg3_ape_lock_init(tp);
  12006. }
  12007. /* Set up tp->grc_local_ctrl before calling
  12008. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  12009. * will bring 5700's external PHY out of reset.
  12010. * It is also used as eeprom write protect on LOMs.
  12011. */
  12012. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  12013. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12014. tg3_flag(tp, EEPROM_WRITE_PROT))
  12015. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  12016. GRC_LCLCTRL_GPIO_OUTPUT1);
  12017. /* Unused GPIO3 must be driven as output on 5752 because there
  12018. * are no pull-up resistors on unused GPIO pins.
  12019. */
  12020. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  12021. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  12022. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12023. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  12024. tg3_flag(tp, 57765_CLASS))
  12025. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12026. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12027. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  12028. /* Turn off the debug UART. */
  12029. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12030. if (tg3_flag(tp, IS_NIC))
  12031. /* Keep VMain power. */
  12032. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  12033. GRC_LCLCTRL_GPIO_OUTPUT0;
  12034. }
  12035. /* Switch out of Vaux if it is a NIC */
  12036. tg3_pwrsrc_switch_to_vmain(tp);
  12037. /* Derive initial jumbo mode from MTU assigned in
  12038. * ether_setup() via the alloc_etherdev() call
  12039. */
  12040. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  12041. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  12042. /* Determine WakeOnLan speed to use. */
  12043. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12044. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  12045. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  12046. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  12047. tg3_flag_clear(tp, WOL_SPEED_100MB);
  12048. } else {
  12049. tg3_flag_set(tp, WOL_SPEED_100MB);
  12050. }
  12051. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12052. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  12053. /* A few boards don't want Ethernet@WireSpeed phy feature */
  12054. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12055. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12056. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  12057. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  12058. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  12059. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12060. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  12061. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  12062. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  12063. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  12064. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  12065. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  12066. if (tg3_flag(tp, 5705_PLUS) &&
  12067. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  12068. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  12069. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  12070. !tg3_flag(tp, 57765_PLUS)) {
  12071. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12072. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  12073. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12074. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  12075. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  12076. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  12077. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  12078. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  12079. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  12080. } else
  12081. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  12082. }
  12083. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12084. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  12085. tp->phy_otp = tg3_read_otp_phycfg(tp);
  12086. if (tp->phy_otp == 0)
  12087. tp->phy_otp = TG3_OTP_DEFAULT;
  12088. }
  12089. if (tg3_flag(tp, CPMU_PRESENT))
  12090. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  12091. else
  12092. tp->mi_mode = MAC_MI_MODE_BASE;
  12093. tp->coalesce_mode = 0;
  12094. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  12095. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  12096. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  12097. /* Set these bits to enable statistics workaround. */
  12098. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12099. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  12100. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  12101. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  12102. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  12103. }
  12104. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12105. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12106. tg3_flag_set(tp, USE_PHYLIB);
  12107. err = tg3_mdio_init(tp);
  12108. if (err)
  12109. return err;
  12110. /* Initialize data/descriptor byte/word swapping. */
  12111. val = tr32(GRC_MODE);
  12112. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12113. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  12114. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  12115. GRC_MODE_B2HRX_ENABLE |
  12116. GRC_MODE_HTX2B_ENABLE |
  12117. GRC_MODE_HOST_STACKUP);
  12118. else
  12119. val &= GRC_MODE_HOST_STACKUP;
  12120. tw32(GRC_MODE, val | tp->grc_mode);
  12121. tg3_switch_clocks(tp);
  12122. /* Clear this out for sanity. */
  12123. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12124. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12125. &pci_state_reg);
  12126. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  12127. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  12128. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  12129. if (chiprevid == CHIPREV_ID_5701_A0 ||
  12130. chiprevid == CHIPREV_ID_5701_B0 ||
  12131. chiprevid == CHIPREV_ID_5701_B2 ||
  12132. chiprevid == CHIPREV_ID_5701_B5) {
  12133. void __iomem *sram_base;
  12134. /* Write some dummy words into the SRAM status block
  12135. * area, see if it reads back correctly. If the return
  12136. * value is bad, force enable the PCIX workaround.
  12137. */
  12138. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  12139. writel(0x00000000, sram_base);
  12140. writel(0x00000000, sram_base + 4);
  12141. writel(0xffffffff, sram_base + 4);
  12142. if (readl(sram_base) != 0x00000000)
  12143. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12144. }
  12145. }
  12146. udelay(50);
  12147. tg3_nvram_init(tp);
  12148. grc_misc_cfg = tr32(GRC_MISC_CFG);
  12149. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  12150. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12151. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  12152. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  12153. tg3_flag_set(tp, IS_5788);
  12154. if (!tg3_flag(tp, IS_5788) &&
  12155. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  12156. tg3_flag_set(tp, TAGGED_STATUS);
  12157. if (tg3_flag(tp, TAGGED_STATUS)) {
  12158. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  12159. HOSTCC_MODE_CLRTICK_TXBD);
  12160. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  12161. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12162. tp->misc_host_ctrl);
  12163. }
  12164. /* Preserve the APE MAC_MODE bits */
  12165. if (tg3_flag(tp, ENABLE_APE))
  12166. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  12167. else
  12168. tp->mac_mode = 0;
  12169. /* these are limited to 10/100 only */
  12170. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12171. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12172. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12173. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12174. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  12175. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  12176. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  12177. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12178. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  12179. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  12180. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  12181. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  12182. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12183. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12184. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12185. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  12186. err = tg3_phy_probe(tp);
  12187. if (err) {
  12188. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  12189. /* ... but do not return immediately ... */
  12190. tg3_mdio_fini(tp);
  12191. }
  12192. tg3_read_vpd(tp);
  12193. tg3_read_fw_ver(tp);
  12194. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  12195. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12196. } else {
  12197. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12198. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12199. else
  12200. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12201. }
  12202. /* 5700 {AX,BX} chips have a broken status block link
  12203. * change bit implementation, so we must use the
  12204. * status register in those cases.
  12205. */
  12206. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12207. tg3_flag_set(tp, USE_LINKCHG_REG);
  12208. else
  12209. tg3_flag_clear(tp, USE_LINKCHG_REG);
  12210. /* The led_ctrl is set during tg3_phy_probe, here we might
  12211. * have to force the link status polling mechanism based
  12212. * upon subsystem IDs.
  12213. */
  12214. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  12215. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12216. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  12217. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12218. tg3_flag_set(tp, USE_LINKCHG_REG);
  12219. }
  12220. /* For all SERDES we poll the MAC status register. */
  12221. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  12222. tg3_flag_set(tp, POLL_SERDES);
  12223. else
  12224. tg3_flag_clear(tp, POLL_SERDES);
  12225. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  12226. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  12227. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12228. tg3_flag(tp, PCIX_MODE)) {
  12229. tp->rx_offset = NET_SKB_PAD;
  12230. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  12231. tp->rx_copy_thresh = ~(u16)0;
  12232. #endif
  12233. }
  12234. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  12235. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  12236. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  12237. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  12238. /* Increment the rx prod index on the rx std ring by at most
  12239. * 8 for these chips to workaround hw errata.
  12240. */
  12241. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12242. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12243. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  12244. tp->rx_std_max_post = 8;
  12245. if (tg3_flag(tp, ASPM_WORKAROUND))
  12246. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  12247. PCIE_PWR_MGMT_L1_THRESH_MSK;
  12248. return err;
  12249. }
  12250. #ifdef CONFIG_SPARC
  12251. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  12252. {
  12253. struct net_device *dev = tp->dev;
  12254. struct pci_dev *pdev = tp->pdev;
  12255. struct device_node *dp = pci_device_to_OF_node(pdev);
  12256. const unsigned char *addr;
  12257. int len;
  12258. addr = of_get_property(dp, "local-mac-address", &len);
  12259. if (addr && len == 6) {
  12260. memcpy(dev->dev_addr, addr, 6);
  12261. memcpy(dev->perm_addr, dev->dev_addr, 6);
  12262. return 0;
  12263. }
  12264. return -ENODEV;
  12265. }
  12266. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  12267. {
  12268. struct net_device *dev = tp->dev;
  12269. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  12270. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  12271. return 0;
  12272. }
  12273. #endif
  12274. static int __devinit tg3_get_device_address(struct tg3 *tp)
  12275. {
  12276. struct net_device *dev = tp->dev;
  12277. u32 hi, lo, mac_offset;
  12278. int addr_ok = 0;
  12279. #ifdef CONFIG_SPARC
  12280. if (!tg3_get_macaddr_sparc(tp))
  12281. return 0;
  12282. #endif
  12283. mac_offset = 0x7c;
  12284. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12285. tg3_flag(tp, 5780_CLASS)) {
  12286. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  12287. mac_offset = 0xcc;
  12288. if (tg3_nvram_lock(tp))
  12289. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  12290. else
  12291. tg3_nvram_unlock(tp);
  12292. } else if (tg3_flag(tp, 5717_PLUS)) {
  12293. if (tp->pci_fn & 1)
  12294. mac_offset = 0xcc;
  12295. if (tp->pci_fn > 1)
  12296. mac_offset += 0x18c;
  12297. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12298. mac_offset = 0x10;
  12299. /* First try to get it from MAC address mailbox. */
  12300. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  12301. if ((hi >> 16) == 0x484b) {
  12302. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12303. dev->dev_addr[1] = (hi >> 0) & 0xff;
  12304. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  12305. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12306. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12307. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12308. dev->dev_addr[5] = (lo >> 0) & 0xff;
  12309. /* Some old bootcode may report a 0 MAC address in SRAM */
  12310. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  12311. }
  12312. if (!addr_ok) {
  12313. /* Next, try NVRAM. */
  12314. if (!tg3_flag(tp, NO_NVRAM) &&
  12315. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  12316. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  12317. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  12318. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  12319. }
  12320. /* Finally just fetch it out of the MAC control regs. */
  12321. else {
  12322. hi = tr32(MAC_ADDR_0_HIGH);
  12323. lo = tr32(MAC_ADDR_0_LOW);
  12324. dev->dev_addr[5] = lo & 0xff;
  12325. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12326. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12327. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12328. dev->dev_addr[1] = hi & 0xff;
  12329. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12330. }
  12331. }
  12332. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  12333. #ifdef CONFIG_SPARC
  12334. if (!tg3_get_default_macaddr_sparc(tp))
  12335. return 0;
  12336. #endif
  12337. return -EINVAL;
  12338. }
  12339. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  12340. return 0;
  12341. }
  12342. #define BOUNDARY_SINGLE_CACHELINE 1
  12343. #define BOUNDARY_MULTI_CACHELINE 2
  12344. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  12345. {
  12346. int cacheline_size;
  12347. u8 byte;
  12348. int goal;
  12349. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  12350. if (byte == 0)
  12351. cacheline_size = 1024;
  12352. else
  12353. cacheline_size = (int) byte * 4;
  12354. /* On 5703 and later chips, the boundary bits have no
  12355. * effect.
  12356. */
  12357. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12358. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12359. !tg3_flag(tp, PCI_EXPRESS))
  12360. goto out;
  12361. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  12362. goal = BOUNDARY_MULTI_CACHELINE;
  12363. #else
  12364. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  12365. goal = BOUNDARY_SINGLE_CACHELINE;
  12366. #else
  12367. goal = 0;
  12368. #endif
  12369. #endif
  12370. if (tg3_flag(tp, 57765_PLUS)) {
  12371. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  12372. goto out;
  12373. }
  12374. if (!goal)
  12375. goto out;
  12376. /* PCI controllers on most RISC systems tend to disconnect
  12377. * when a device tries to burst across a cache-line boundary.
  12378. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  12379. *
  12380. * Unfortunately, for PCI-E there are only limited
  12381. * write-side controls for this, and thus for reads
  12382. * we will still get the disconnects. We'll also waste
  12383. * these PCI cycles for both read and write for chips
  12384. * other than 5700 and 5701 which do not implement the
  12385. * boundary bits.
  12386. */
  12387. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  12388. switch (cacheline_size) {
  12389. case 16:
  12390. case 32:
  12391. case 64:
  12392. case 128:
  12393. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12394. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  12395. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  12396. } else {
  12397. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12398. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12399. }
  12400. break;
  12401. case 256:
  12402. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  12403. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  12404. break;
  12405. default:
  12406. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12407. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12408. break;
  12409. }
  12410. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  12411. switch (cacheline_size) {
  12412. case 16:
  12413. case 32:
  12414. case 64:
  12415. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12416. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12417. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12418. break;
  12419. }
  12420. /* fallthrough */
  12421. case 128:
  12422. default:
  12423. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12424. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12425. break;
  12426. }
  12427. } else {
  12428. switch (cacheline_size) {
  12429. case 16:
  12430. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12431. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12432. DMA_RWCTRL_WRITE_BNDRY_16);
  12433. break;
  12434. }
  12435. /* fallthrough */
  12436. case 32:
  12437. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12438. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12439. DMA_RWCTRL_WRITE_BNDRY_32);
  12440. break;
  12441. }
  12442. /* fallthrough */
  12443. case 64:
  12444. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12445. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12446. DMA_RWCTRL_WRITE_BNDRY_64);
  12447. break;
  12448. }
  12449. /* fallthrough */
  12450. case 128:
  12451. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12452. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12453. DMA_RWCTRL_WRITE_BNDRY_128);
  12454. break;
  12455. }
  12456. /* fallthrough */
  12457. case 256:
  12458. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12459. DMA_RWCTRL_WRITE_BNDRY_256);
  12460. break;
  12461. case 512:
  12462. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12463. DMA_RWCTRL_WRITE_BNDRY_512);
  12464. break;
  12465. case 1024:
  12466. default:
  12467. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12468. DMA_RWCTRL_WRITE_BNDRY_1024);
  12469. break;
  12470. }
  12471. }
  12472. out:
  12473. return val;
  12474. }
  12475. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12476. {
  12477. struct tg3_internal_buffer_desc test_desc;
  12478. u32 sram_dma_descs;
  12479. int i, ret;
  12480. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12481. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12482. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12483. tw32(RDMAC_STATUS, 0);
  12484. tw32(WDMAC_STATUS, 0);
  12485. tw32(BUFMGR_MODE, 0);
  12486. tw32(FTQ_RESET, 0);
  12487. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12488. test_desc.addr_lo = buf_dma & 0xffffffff;
  12489. test_desc.nic_mbuf = 0x00002100;
  12490. test_desc.len = size;
  12491. /*
  12492. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12493. * the *second* time the tg3 driver was getting loaded after an
  12494. * initial scan.
  12495. *
  12496. * Broadcom tells me:
  12497. * ...the DMA engine is connected to the GRC block and a DMA
  12498. * reset may affect the GRC block in some unpredictable way...
  12499. * The behavior of resets to individual blocks has not been tested.
  12500. *
  12501. * Broadcom noted the GRC reset will also reset all sub-components.
  12502. */
  12503. if (to_device) {
  12504. test_desc.cqid_sqid = (13 << 8) | 2;
  12505. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12506. udelay(40);
  12507. } else {
  12508. test_desc.cqid_sqid = (16 << 8) | 7;
  12509. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12510. udelay(40);
  12511. }
  12512. test_desc.flags = 0x00000005;
  12513. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12514. u32 val;
  12515. val = *(((u32 *)&test_desc) + i);
  12516. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12517. sram_dma_descs + (i * sizeof(u32)));
  12518. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12519. }
  12520. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12521. if (to_device)
  12522. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12523. else
  12524. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12525. ret = -ENODEV;
  12526. for (i = 0; i < 40; i++) {
  12527. u32 val;
  12528. if (to_device)
  12529. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12530. else
  12531. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12532. if ((val & 0xffff) == sram_dma_descs) {
  12533. ret = 0;
  12534. break;
  12535. }
  12536. udelay(100);
  12537. }
  12538. return ret;
  12539. }
  12540. #define TEST_BUFFER_SIZE 0x2000
  12541. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12542. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12543. { },
  12544. };
  12545. static int __devinit tg3_test_dma(struct tg3 *tp)
  12546. {
  12547. dma_addr_t buf_dma;
  12548. u32 *buf, saved_dma_rwctrl;
  12549. int ret = 0;
  12550. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12551. &buf_dma, GFP_KERNEL);
  12552. if (!buf) {
  12553. ret = -ENOMEM;
  12554. goto out_nofree;
  12555. }
  12556. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12557. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12558. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12559. if (tg3_flag(tp, 57765_PLUS))
  12560. goto out;
  12561. if (tg3_flag(tp, PCI_EXPRESS)) {
  12562. /* DMA read watermark not used on PCIE */
  12563. tp->dma_rwctrl |= 0x00180000;
  12564. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12565. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12566. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12567. tp->dma_rwctrl |= 0x003f0000;
  12568. else
  12569. tp->dma_rwctrl |= 0x003f000f;
  12570. } else {
  12571. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12572. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12573. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12574. u32 read_water = 0x7;
  12575. /* If the 5704 is behind the EPB bridge, we can
  12576. * do the less restrictive ONE_DMA workaround for
  12577. * better performance.
  12578. */
  12579. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12580. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12581. tp->dma_rwctrl |= 0x8000;
  12582. else if (ccval == 0x6 || ccval == 0x7)
  12583. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12584. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12585. read_water = 4;
  12586. /* Set bit 23 to enable PCIX hw bug fix */
  12587. tp->dma_rwctrl |=
  12588. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12589. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12590. (1 << 23);
  12591. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12592. /* 5780 always in PCIX mode */
  12593. tp->dma_rwctrl |= 0x00144000;
  12594. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12595. /* 5714 always in PCIX mode */
  12596. tp->dma_rwctrl |= 0x00148000;
  12597. } else {
  12598. tp->dma_rwctrl |= 0x001b000f;
  12599. }
  12600. }
  12601. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12602. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12603. tp->dma_rwctrl &= 0xfffffff0;
  12604. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12605. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12606. /* Remove this if it causes problems for some boards. */
  12607. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12608. /* On 5700/5701 chips, we need to set this bit.
  12609. * Otherwise the chip will issue cacheline transactions
  12610. * to streamable DMA memory with not all the byte
  12611. * enables turned on. This is an error on several
  12612. * RISC PCI controllers, in particular sparc64.
  12613. *
  12614. * On 5703/5704 chips, this bit has been reassigned
  12615. * a different meaning. In particular, it is used
  12616. * on those chips to enable a PCI-X workaround.
  12617. */
  12618. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12619. }
  12620. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12621. #if 0
  12622. /* Unneeded, already done by tg3_get_invariants. */
  12623. tg3_switch_clocks(tp);
  12624. #endif
  12625. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12626. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12627. goto out;
  12628. /* It is best to perform DMA test with maximum write burst size
  12629. * to expose the 5700/5701 write DMA bug.
  12630. */
  12631. saved_dma_rwctrl = tp->dma_rwctrl;
  12632. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12633. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12634. while (1) {
  12635. u32 *p = buf, i;
  12636. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12637. p[i] = i;
  12638. /* Send the buffer to the chip. */
  12639. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12640. if (ret) {
  12641. dev_err(&tp->pdev->dev,
  12642. "%s: Buffer write failed. err = %d\n",
  12643. __func__, ret);
  12644. break;
  12645. }
  12646. #if 0
  12647. /* validate data reached card RAM correctly. */
  12648. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12649. u32 val;
  12650. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12651. if (le32_to_cpu(val) != p[i]) {
  12652. dev_err(&tp->pdev->dev,
  12653. "%s: Buffer corrupted on device! "
  12654. "(%d != %d)\n", __func__, val, i);
  12655. /* ret = -ENODEV here? */
  12656. }
  12657. p[i] = 0;
  12658. }
  12659. #endif
  12660. /* Now read it back. */
  12661. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12662. if (ret) {
  12663. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12664. "err = %d\n", __func__, ret);
  12665. break;
  12666. }
  12667. /* Verify it. */
  12668. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12669. if (p[i] == i)
  12670. continue;
  12671. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12672. DMA_RWCTRL_WRITE_BNDRY_16) {
  12673. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12674. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12675. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12676. break;
  12677. } else {
  12678. dev_err(&tp->pdev->dev,
  12679. "%s: Buffer corrupted on read back! "
  12680. "(%d != %d)\n", __func__, p[i], i);
  12681. ret = -ENODEV;
  12682. goto out;
  12683. }
  12684. }
  12685. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12686. /* Success. */
  12687. ret = 0;
  12688. break;
  12689. }
  12690. }
  12691. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12692. DMA_RWCTRL_WRITE_BNDRY_16) {
  12693. /* DMA test passed without adjusting DMA boundary,
  12694. * now look for chipsets that are known to expose the
  12695. * DMA bug without failing the test.
  12696. */
  12697. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12698. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12699. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12700. } else {
  12701. /* Safe to use the calculated DMA boundary. */
  12702. tp->dma_rwctrl = saved_dma_rwctrl;
  12703. }
  12704. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12705. }
  12706. out:
  12707. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12708. out_nofree:
  12709. return ret;
  12710. }
  12711. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12712. {
  12713. if (tg3_flag(tp, 57765_PLUS)) {
  12714. tp->bufmgr_config.mbuf_read_dma_low_water =
  12715. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12716. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12717. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12718. tp->bufmgr_config.mbuf_high_water =
  12719. DEFAULT_MB_HIGH_WATER_57765;
  12720. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12721. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12722. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12723. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12724. tp->bufmgr_config.mbuf_high_water_jumbo =
  12725. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12726. } else if (tg3_flag(tp, 5705_PLUS)) {
  12727. tp->bufmgr_config.mbuf_read_dma_low_water =
  12728. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12729. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12730. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12731. tp->bufmgr_config.mbuf_high_water =
  12732. DEFAULT_MB_HIGH_WATER_5705;
  12733. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12734. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12735. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12736. tp->bufmgr_config.mbuf_high_water =
  12737. DEFAULT_MB_HIGH_WATER_5906;
  12738. }
  12739. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12740. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12741. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12742. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12743. tp->bufmgr_config.mbuf_high_water_jumbo =
  12744. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12745. } else {
  12746. tp->bufmgr_config.mbuf_read_dma_low_water =
  12747. DEFAULT_MB_RDMA_LOW_WATER;
  12748. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12749. DEFAULT_MB_MACRX_LOW_WATER;
  12750. tp->bufmgr_config.mbuf_high_water =
  12751. DEFAULT_MB_HIGH_WATER;
  12752. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12753. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12754. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12755. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12756. tp->bufmgr_config.mbuf_high_water_jumbo =
  12757. DEFAULT_MB_HIGH_WATER_JUMBO;
  12758. }
  12759. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12760. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12761. }
  12762. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12763. {
  12764. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12765. case TG3_PHY_ID_BCM5400: return "5400";
  12766. case TG3_PHY_ID_BCM5401: return "5401";
  12767. case TG3_PHY_ID_BCM5411: return "5411";
  12768. case TG3_PHY_ID_BCM5701: return "5701";
  12769. case TG3_PHY_ID_BCM5703: return "5703";
  12770. case TG3_PHY_ID_BCM5704: return "5704";
  12771. case TG3_PHY_ID_BCM5705: return "5705";
  12772. case TG3_PHY_ID_BCM5750: return "5750";
  12773. case TG3_PHY_ID_BCM5752: return "5752";
  12774. case TG3_PHY_ID_BCM5714: return "5714";
  12775. case TG3_PHY_ID_BCM5780: return "5780";
  12776. case TG3_PHY_ID_BCM5755: return "5755";
  12777. case TG3_PHY_ID_BCM5787: return "5787";
  12778. case TG3_PHY_ID_BCM5784: return "5784";
  12779. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12780. case TG3_PHY_ID_BCM5906: return "5906";
  12781. case TG3_PHY_ID_BCM5761: return "5761";
  12782. case TG3_PHY_ID_BCM5718C: return "5718C";
  12783. case TG3_PHY_ID_BCM5718S: return "5718S";
  12784. case TG3_PHY_ID_BCM57765: return "57765";
  12785. case TG3_PHY_ID_BCM5719C: return "5719C";
  12786. case TG3_PHY_ID_BCM5720C: return "5720C";
  12787. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12788. case 0: return "serdes";
  12789. default: return "unknown";
  12790. }
  12791. }
  12792. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12793. {
  12794. if (tg3_flag(tp, PCI_EXPRESS)) {
  12795. strcpy(str, "PCI Express");
  12796. return str;
  12797. } else if (tg3_flag(tp, PCIX_MODE)) {
  12798. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12799. strcpy(str, "PCIX:");
  12800. if ((clock_ctrl == 7) ||
  12801. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12802. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12803. strcat(str, "133MHz");
  12804. else if (clock_ctrl == 0)
  12805. strcat(str, "33MHz");
  12806. else if (clock_ctrl == 2)
  12807. strcat(str, "50MHz");
  12808. else if (clock_ctrl == 4)
  12809. strcat(str, "66MHz");
  12810. else if (clock_ctrl == 6)
  12811. strcat(str, "100MHz");
  12812. } else {
  12813. strcpy(str, "PCI:");
  12814. if (tg3_flag(tp, PCI_HIGH_SPEED))
  12815. strcat(str, "66MHz");
  12816. else
  12817. strcat(str, "33MHz");
  12818. }
  12819. if (tg3_flag(tp, PCI_32BIT))
  12820. strcat(str, ":32-bit");
  12821. else
  12822. strcat(str, ":64-bit");
  12823. return str;
  12824. }
  12825. static void __devinit tg3_init_coal(struct tg3 *tp)
  12826. {
  12827. struct ethtool_coalesce *ec = &tp->coal;
  12828. memset(ec, 0, sizeof(*ec));
  12829. ec->cmd = ETHTOOL_GCOALESCE;
  12830. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12831. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12832. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12833. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12834. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12835. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12836. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12837. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12838. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12839. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12840. HOSTCC_MODE_CLRTICK_TXBD)) {
  12841. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12842. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12843. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12844. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12845. }
  12846. if (tg3_flag(tp, 5705_PLUS)) {
  12847. ec->rx_coalesce_usecs_irq = 0;
  12848. ec->tx_coalesce_usecs_irq = 0;
  12849. ec->stats_block_coalesce_usecs = 0;
  12850. }
  12851. }
  12852. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12853. const struct pci_device_id *ent)
  12854. {
  12855. struct net_device *dev;
  12856. struct tg3 *tp;
  12857. int i, err, pm_cap;
  12858. u32 sndmbx, rcvmbx, intmbx;
  12859. char str[40];
  12860. u64 dma_mask, persist_dma_mask;
  12861. netdev_features_t features = 0;
  12862. printk_once(KERN_INFO "%s\n", version);
  12863. err = pci_enable_device(pdev);
  12864. if (err) {
  12865. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12866. return err;
  12867. }
  12868. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12869. if (err) {
  12870. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12871. goto err_out_disable_pdev;
  12872. }
  12873. pci_set_master(pdev);
  12874. /* Find power-management capability. */
  12875. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12876. if (pm_cap == 0) {
  12877. dev_err(&pdev->dev,
  12878. "Cannot find Power Management capability, aborting\n");
  12879. err = -EIO;
  12880. goto err_out_free_res;
  12881. }
  12882. err = pci_set_power_state(pdev, PCI_D0);
  12883. if (err) {
  12884. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  12885. goto err_out_free_res;
  12886. }
  12887. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12888. if (!dev) {
  12889. err = -ENOMEM;
  12890. goto err_out_power_down;
  12891. }
  12892. SET_NETDEV_DEV(dev, &pdev->dev);
  12893. tp = netdev_priv(dev);
  12894. tp->pdev = pdev;
  12895. tp->dev = dev;
  12896. tp->pm_cap = pm_cap;
  12897. tp->rx_mode = TG3_DEF_RX_MODE;
  12898. tp->tx_mode = TG3_DEF_TX_MODE;
  12899. if (tg3_debug > 0)
  12900. tp->msg_enable = tg3_debug;
  12901. else
  12902. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12903. /* The word/byte swap controls here control register access byte
  12904. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12905. * setting below.
  12906. */
  12907. tp->misc_host_ctrl =
  12908. MISC_HOST_CTRL_MASK_PCI_INT |
  12909. MISC_HOST_CTRL_WORD_SWAP |
  12910. MISC_HOST_CTRL_INDIR_ACCESS |
  12911. MISC_HOST_CTRL_PCISTATE_RW;
  12912. /* The NONFRM (non-frame) byte/word swap controls take effect
  12913. * on descriptor entries, anything which isn't packet data.
  12914. *
  12915. * The StrongARM chips on the board (one for tx, one for rx)
  12916. * are running in big-endian mode.
  12917. */
  12918. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12919. GRC_MODE_WSWAP_NONFRM_DATA);
  12920. #ifdef __BIG_ENDIAN
  12921. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12922. #endif
  12923. spin_lock_init(&tp->lock);
  12924. spin_lock_init(&tp->indirect_lock);
  12925. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12926. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12927. if (!tp->regs) {
  12928. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12929. err = -ENOMEM;
  12930. goto err_out_free_dev;
  12931. }
  12932. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12933. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  12934. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  12935. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  12936. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12937. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12938. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12939. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  12940. tg3_flag_set(tp, ENABLE_APE);
  12941. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12942. if (!tp->aperegs) {
  12943. dev_err(&pdev->dev,
  12944. "Cannot map APE registers, aborting\n");
  12945. err = -ENOMEM;
  12946. goto err_out_iounmap;
  12947. }
  12948. }
  12949. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12950. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12951. dev->ethtool_ops = &tg3_ethtool_ops;
  12952. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12953. dev->netdev_ops = &tg3_netdev_ops;
  12954. dev->irq = pdev->irq;
  12955. err = tg3_get_invariants(tp);
  12956. if (err) {
  12957. dev_err(&pdev->dev,
  12958. "Problem fetching invariants of chip, aborting\n");
  12959. goto err_out_apeunmap;
  12960. }
  12961. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12962. * device behind the EPB cannot support DMA addresses > 40-bit.
  12963. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12964. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12965. * do DMA address check in tg3_start_xmit().
  12966. */
  12967. if (tg3_flag(tp, IS_5788))
  12968. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12969. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  12970. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12971. #ifdef CONFIG_HIGHMEM
  12972. dma_mask = DMA_BIT_MASK(64);
  12973. #endif
  12974. } else
  12975. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12976. /* Configure DMA attributes. */
  12977. if (dma_mask > DMA_BIT_MASK(32)) {
  12978. err = pci_set_dma_mask(pdev, dma_mask);
  12979. if (!err) {
  12980. features |= NETIF_F_HIGHDMA;
  12981. err = pci_set_consistent_dma_mask(pdev,
  12982. persist_dma_mask);
  12983. if (err < 0) {
  12984. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12985. "DMA for consistent allocations\n");
  12986. goto err_out_apeunmap;
  12987. }
  12988. }
  12989. }
  12990. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12991. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12992. if (err) {
  12993. dev_err(&pdev->dev,
  12994. "No usable DMA configuration, aborting\n");
  12995. goto err_out_apeunmap;
  12996. }
  12997. }
  12998. tg3_init_bufmgr_config(tp);
  12999. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  13000. /* 5700 B0 chips do not support checksumming correctly due
  13001. * to hardware bugs.
  13002. */
  13003. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  13004. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  13005. if (tg3_flag(tp, 5755_PLUS))
  13006. features |= NETIF_F_IPV6_CSUM;
  13007. }
  13008. /* TSO is on by default on chips that support hardware TSO.
  13009. * Firmware TSO on older chips gives lower performance, so it
  13010. * is off by default, but can be enabled using ethtool.
  13011. */
  13012. if ((tg3_flag(tp, HW_TSO_1) ||
  13013. tg3_flag(tp, HW_TSO_2) ||
  13014. tg3_flag(tp, HW_TSO_3)) &&
  13015. (features & NETIF_F_IP_CSUM))
  13016. features |= NETIF_F_TSO;
  13017. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  13018. if (features & NETIF_F_IPV6_CSUM)
  13019. features |= NETIF_F_TSO6;
  13020. if (tg3_flag(tp, HW_TSO_3) ||
  13021. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  13022. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  13023. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  13024. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  13025. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  13026. features |= NETIF_F_TSO_ECN;
  13027. }
  13028. dev->features |= features;
  13029. dev->vlan_features |= features;
  13030. /*
  13031. * Add loopback capability only for a subset of devices that support
  13032. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  13033. * loopback for the remaining devices.
  13034. */
  13035. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  13036. !tg3_flag(tp, CPMU_PRESENT))
  13037. /* Add the loopback capability */
  13038. features |= NETIF_F_LOOPBACK;
  13039. dev->hw_features |= features;
  13040. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  13041. !tg3_flag(tp, TSO_CAPABLE) &&
  13042. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  13043. tg3_flag_set(tp, MAX_RXPEND_64);
  13044. tp->rx_pending = 63;
  13045. }
  13046. err = tg3_get_device_address(tp);
  13047. if (err) {
  13048. dev_err(&pdev->dev,
  13049. "Could not obtain valid ethernet address, aborting\n");
  13050. goto err_out_apeunmap;
  13051. }
  13052. /*
  13053. * Reset chip in case UNDI or EFI driver did not shutdown
  13054. * DMA self test will enable WDMAC and we'll see (spurious)
  13055. * pending DMA on the PCI bus at that point.
  13056. */
  13057. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  13058. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  13059. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  13060. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13061. }
  13062. err = tg3_test_dma(tp);
  13063. if (err) {
  13064. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  13065. goto err_out_apeunmap;
  13066. }
  13067. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  13068. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  13069. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  13070. for (i = 0; i < tp->irq_max; i++) {
  13071. struct tg3_napi *tnapi = &tp->napi[i];
  13072. tnapi->tp = tp;
  13073. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  13074. tnapi->int_mbox = intmbx;
  13075. if (i <= 4)
  13076. intmbx += 0x8;
  13077. else
  13078. intmbx += 0x4;
  13079. tnapi->consmbox = rcvmbx;
  13080. tnapi->prodmbox = sndmbx;
  13081. if (i)
  13082. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  13083. else
  13084. tnapi->coal_now = HOSTCC_MODE_NOW;
  13085. if (!tg3_flag(tp, SUPPORT_MSIX))
  13086. break;
  13087. /*
  13088. * If we support MSIX, we'll be using RSS. If we're using
  13089. * RSS, the first vector only handles link interrupts and the
  13090. * remaining vectors handle rx and tx interrupts. Reuse the
  13091. * mailbox values for the next iteration. The values we setup
  13092. * above are still useful for the single vectored mode.
  13093. */
  13094. if (!i)
  13095. continue;
  13096. rcvmbx += 0x8;
  13097. if (sndmbx & 0x4)
  13098. sndmbx -= 0x4;
  13099. else
  13100. sndmbx += 0xc;
  13101. }
  13102. tg3_init_coal(tp);
  13103. pci_set_drvdata(pdev, dev);
  13104. if (tg3_flag(tp, 5717_PLUS)) {
  13105. /* Resume a low-power mode */
  13106. tg3_frob_aux_power(tp, false);
  13107. }
  13108. tg3_timer_init(tp);
  13109. err = register_netdev(dev);
  13110. if (err) {
  13111. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  13112. goto err_out_apeunmap;
  13113. }
  13114. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  13115. tp->board_part_number,
  13116. tp->pci_chip_rev_id,
  13117. tg3_bus_string(tp, str),
  13118. dev->dev_addr);
  13119. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  13120. struct phy_device *phydev;
  13121. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  13122. netdev_info(dev,
  13123. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  13124. phydev->drv->name, dev_name(&phydev->dev));
  13125. } else {
  13126. char *ethtype;
  13127. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  13128. ethtype = "10/100Base-TX";
  13129. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  13130. ethtype = "1000Base-SX";
  13131. else
  13132. ethtype = "10/100/1000Base-T";
  13133. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  13134. "(WireSpeed[%d], EEE[%d])\n",
  13135. tg3_phy_string(tp), ethtype,
  13136. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  13137. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  13138. }
  13139. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  13140. (dev->features & NETIF_F_RXCSUM) != 0,
  13141. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  13142. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  13143. tg3_flag(tp, ENABLE_ASF) != 0,
  13144. tg3_flag(tp, TSO_CAPABLE) != 0);
  13145. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  13146. tp->dma_rwctrl,
  13147. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  13148. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  13149. pci_save_state(pdev);
  13150. return 0;
  13151. err_out_apeunmap:
  13152. if (tp->aperegs) {
  13153. iounmap(tp->aperegs);
  13154. tp->aperegs = NULL;
  13155. }
  13156. err_out_iounmap:
  13157. if (tp->regs) {
  13158. iounmap(tp->regs);
  13159. tp->regs = NULL;
  13160. }
  13161. err_out_free_dev:
  13162. free_netdev(dev);
  13163. err_out_power_down:
  13164. pci_set_power_state(pdev, PCI_D3hot);
  13165. err_out_free_res:
  13166. pci_release_regions(pdev);
  13167. err_out_disable_pdev:
  13168. pci_disable_device(pdev);
  13169. pci_set_drvdata(pdev, NULL);
  13170. return err;
  13171. }
  13172. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  13173. {
  13174. struct net_device *dev = pci_get_drvdata(pdev);
  13175. if (dev) {
  13176. struct tg3 *tp = netdev_priv(dev);
  13177. if (tp->fw)
  13178. release_firmware(tp->fw);
  13179. tg3_reset_task_cancel(tp);
  13180. if (tg3_flag(tp, USE_PHYLIB)) {
  13181. tg3_phy_fini(tp);
  13182. tg3_mdio_fini(tp);
  13183. }
  13184. unregister_netdev(dev);
  13185. if (tp->aperegs) {
  13186. iounmap(tp->aperegs);
  13187. tp->aperegs = NULL;
  13188. }
  13189. if (tp->regs) {
  13190. iounmap(tp->regs);
  13191. tp->regs = NULL;
  13192. }
  13193. free_netdev(dev);
  13194. pci_release_regions(pdev);
  13195. pci_disable_device(pdev);
  13196. pci_set_drvdata(pdev, NULL);
  13197. }
  13198. }
  13199. #ifdef CONFIG_PM_SLEEP
  13200. static int tg3_suspend(struct device *device)
  13201. {
  13202. struct pci_dev *pdev = to_pci_dev(device);
  13203. struct net_device *dev = pci_get_drvdata(pdev);
  13204. struct tg3 *tp = netdev_priv(dev);
  13205. int err;
  13206. if (!netif_running(dev))
  13207. return 0;
  13208. tg3_reset_task_cancel(tp);
  13209. tg3_phy_stop(tp);
  13210. tg3_netif_stop(tp);
  13211. tg3_timer_stop(tp);
  13212. tg3_full_lock(tp, 1);
  13213. tg3_disable_ints(tp);
  13214. tg3_full_unlock(tp);
  13215. netif_device_detach(dev);
  13216. tg3_full_lock(tp, 0);
  13217. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13218. tg3_flag_clear(tp, INIT_COMPLETE);
  13219. tg3_full_unlock(tp);
  13220. err = tg3_power_down_prepare(tp);
  13221. if (err) {
  13222. int err2;
  13223. tg3_full_lock(tp, 0);
  13224. tg3_flag_set(tp, INIT_COMPLETE);
  13225. err2 = tg3_restart_hw(tp, 1);
  13226. if (err2)
  13227. goto out;
  13228. tg3_timer_start(tp);
  13229. netif_device_attach(dev);
  13230. tg3_netif_start(tp);
  13231. out:
  13232. tg3_full_unlock(tp);
  13233. if (!err2)
  13234. tg3_phy_start(tp);
  13235. }
  13236. return err;
  13237. }
  13238. static int tg3_resume(struct device *device)
  13239. {
  13240. struct pci_dev *pdev = to_pci_dev(device);
  13241. struct net_device *dev = pci_get_drvdata(pdev);
  13242. struct tg3 *tp = netdev_priv(dev);
  13243. int err;
  13244. if (!netif_running(dev))
  13245. return 0;
  13246. netif_device_attach(dev);
  13247. tg3_full_lock(tp, 0);
  13248. tg3_flag_set(tp, INIT_COMPLETE);
  13249. err = tg3_restart_hw(tp, 1);
  13250. if (err)
  13251. goto out;
  13252. tg3_timer_start(tp);
  13253. tg3_netif_start(tp);
  13254. out:
  13255. tg3_full_unlock(tp);
  13256. if (!err)
  13257. tg3_phy_start(tp);
  13258. return err;
  13259. }
  13260. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  13261. #define TG3_PM_OPS (&tg3_pm_ops)
  13262. #else
  13263. #define TG3_PM_OPS NULL
  13264. #endif /* CONFIG_PM_SLEEP */
  13265. /**
  13266. * tg3_io_error_detected - called when PCI error is detected
  13267. * @pdev: Pointer to PCI device
  13268. * @state: The current pci connection state
  13269. *
  13270. * This function is called after a PCI bus error affecting
  13271. * this device has been detected.
  13272. */
  13273. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  13274. pci_channel_state_t state)
  13275. {
  13276. struct net_device *netdev = pci_get_drvdata(pdev);
  13277. struct tg3 *tp = netdev_priv(netdev);
  13278. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  13279. netdev_info(netdev, "PCI I/O error detected\n");
  13280. rtnl_lock();
  13281. if (!netif_running(netdev))
  13282. goto done;
  13283. tg3_phy_stop(tp);
  13284. tg3_netif_stop(tp);
  13285. tg3_timer_stop(tp);
  13286. /* Want to make sure that the reset task doesn't run */
  13287. tg3_reset_task_cancel(tp);
  13288. netif_device_detach(netdev);
  13289. /* Clean up software state, even if MMIO is blocked */
  13290. tg3_full_lock(tp, 0);
  13291. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  13292. tg3_full_unlock(tp);
  13293. done:
  13294. if (state == pci_channel_io_perm_failure)
  13295. err = PCI_ERS_RESULT_DISCONNECT;
  13296. else
  13297. pci_disable_device(pdev);
  13298. rtnl_unlock();
  13299. return err;
  13300. }
  13301. /**
  13302. * tg3_io_slot_reset - called after the pci bus has been reset.
  13303. * @pdev: Pointer to PCI device
  13304. *
  13305. * Restart the card from scratch, as if from a cold-boot.
  13306. * At this point, the card has exprienced a hard reset,
  13307. * followed by fixups by BIOS, and has its config space
  13308. * set up identically to what it was at cold boot.
  13309. */
  13310. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  13311. {
  13312. struct net_device *netdev = pci_get_drvdata(pdev);
  13313. struct tg3 *tp = netdev_priv(netdev);
  13314. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  13315. int err;
  13316. rtnl_lock();
  13317. if (pci_enable_device(pdev)) {
  13318. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  13319. goto done;
  13320. }
  13321. pci_set_master(pdev);
  13322. pci_restore_state(pdev);
  13323. pci_save_state(pdev);
  13324. if (!netif_running(netdev)) {
  13325. rc = PCI_ERS_RESULT_RECOVERED;
  13326. goto done;
  13327. }
  13328. err = tg3_power_up(tp);
  13329. if (err)
  13330. goto done;
  13331. rc = PCI_ERS_RESULT_RECOVERED;
  13332. done:
  13333. rtnl_unlock();
  13334. return rc;
  13335. }
  13336. /**
  13337. * tg3_io_resume - called when traffic can start flowing again.
  13338. * @pdev: Pointer to PCI device
  13339. *
  13340. * This callback is called when the error recovery driver tells
  13341. * us that its OK to resume normal operation.
  13342. */
  13343. static void tg3_io_resume(struct pci_dev *pdev)
  13344. {
  13345. struct net_device *netdev = pci_get_drvdata(pdev);
  13346. struct tg3 *tp = netdev_priv(netdev);
  13347. int err;
  13348. rtnl_lock();
  13349. if (!netif_running(netdev))
  13350. goto done;
  13351. tg3_full_lock(tp, 0);
  13352. tg3_flag_set(tp, INIT_COMPLETE);
  13353. err = tg3_restart_hw(tp, 1);
  13354. tg3_full_unlock(tp);
  13355. if (err) {
  13356. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  13357. goto done;
  13358. }
  13359. netif_device_attach(netdev);
  13360. tg3_timer_start(tp);
  13361. tg3_netif_start(tp);
  13362. tg3_phy_start(tp);
  13363. done:
  13364. rtnl_unlock();
  13365. }
  13366. static struct pci_error_handlers tg3_err_handler = {
  13367. .error_detected = tg3_io_error_detected,
  13368. .slot_reset = tg3_io_slot_reset,
  13369. .resume = tg3_io_resume
  13370. };
  13371. static struct pci_driver tg3_driver = {
  13372. .name = DRV_MODULE_NAME,
  13373. .id_table = tg3_pci_tbl,
  13374. .probe = tg3_init_one,
  13375. .remove = __devexit_p(tg3_remove_one),
  13376. .err_handler = &tg3_err_handler,
  13377. .driver.pm = TG3_PM_OPS,
  13378. };
  13379. static int __init tg3_init(void)
  13380. {
  13381. return pci_register_driver(&tg3_driver);
  13382. }
  13383. static void __exit tg3_cleanup(void)
  13384. {
  13385. pci_unregister_driver(&tg3_driver);
  13386. }
  13387. module_init(tg3_init);
  13388. module_exit(tg3_cleanup);