cik.c 244 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "cikd.h"
  31. #include "atom.h"
  32. #include "cik_blit_shaders.h"
  33. #include "radeon_ucode.h"
  34. #include "clearstate_ci.h"
  35. MODULE_FIRMWARE("radeon/BONAIRE_pfp.bin");
  36. MODULE_FIRMWARE("radeon/BONAIRE_me.bin");
  37. MODULE_FIRMWARE("radeon/BONAIRE_ce.bin");
  38. MODULE_FIRMWARE("radeon/BONAIRE_mec.bin");
  39. MODULE_FIRMWARE("radeon/BONAIRE_mc.bin");
  40. MODULE_FIRMWARE("radeon/BONAIRE_rlc.bin");
  41. MODULE_FIRMWARE("radeon/BONAIRE_sdma.bin");
  42. MODULE_FIRMWARE("radeon/BONAIRE_smc.bin");
  43. MODULE_FIRMWARE("radeon/KAVERI_pfp.bin");
  44. MODULE_FIRMWARE("radeon/KAVERI_me.bin");
  45. MODULE_FIRMWARE("radeon/KAVERI_ce.bin");
  46. MODULE_FIRMWARE("radeon/KAVERI_mec.bin");
  47. MODULE_FIRMWARE("radeon/KAVERI_rlc.bin");
  48. MODULE_FIRMWARE("radeon/KAVERI_sdma.bin");
  49. MODULE_FIRMWARE("radeon/KABINI_pfp.bin");
  50. MODULE_FIRMWARE("radeon/KABINI_me.bin");
  51. MODULE_FIRMWARE("radeon/KABINI_ce.bin");
  52. MODULE_FIRMWARE("radeon/KABINI_mec.bin");
  53. MODULE_FIRMWARE("radeon/KABINI_rlc.bin");
  54. MODULE_FIRMWARE("radeon/KABINI_sdma.bin");
  55. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  56. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  57. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  58. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  59. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  60. extern void sumo_rlc_fini(struct radeon_device *rdev);
  61. extern int sumo_rlc_init(struct radeon_device *rdev);
  62. extern void si_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  63. extern void si_rlc_reset(struct radeon_device *rdev);
  64. extern void si_init_uvd_internal_cg(struct radeon_device *rdev);
  65. extern int cik_sdma_resume(struct radeon_device *rdev);
  66. extern void cik_sdma_enable(struct radeon_device *rdev, bool enable);
  67. extern void cik_sdma_fini(struct radeon_device *rdev);
  68. static void cik_rlc_stop(struct radeon_device *rdev);
  69. static void cik_pcie_gen3_enable(struct radeon_device *rdev);
  70. static void cik_program_aspm(struct radeon_device *rdev);
  71. static void cik_init_pg(struct radeon_device *rdev);
  72. static void cik_init_cg(struct radeon_device *rdev);
  73. static void cik_fini_pg(struct radeon_device *rdev);
  74. static void cik_fini_cg(struct radeon_device *rdev);
  75. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  76. bool enable);
  77. /* get temperature in millidegrees */
  78. int ci_get_temp(struct radeon_device *rdev)
  79. {
  80. u32 temp;
  81. int actual_temp = 0;
  82. temp = (RREG32_SMC(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  83. CTF_TEMP_SHIFT;
  84. if (temp & 0x200)
  85. actual_temp = 255;
  86. else
  87. actual_temp = temp & 0x1ff;
  88. actual_temp = actual_temp * 1000;
  89. return actual_temp;
  90. }
  91. /* get temperature in millidegrees */
  92. int kv_get_temp(struct radeon_device *rdev)
  93. {
  94. u32 temp;
  95. int actual_temp = 0;
  96. temp = RREG32_SMC(0xC0300E0C);
  97. if (temp)
  98. actual_temp = (temp / 8) - 49;
  99. else
  100. actual_temp = 0;
  101. actual_temp = actual_temp * 1000;
  102. return actual_temp;
  103. }
  104. /*
  105. * Indirect registers accessor
  106. */
  107. u32 cik_pciep_rreg(struct radeon_device *rdev, u32 reg)
  108. {
  109. unsigned long flags;
  110. u32 r;
  111. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  112. WREG32(PCIE_INDEX, reg);
  113. (void)RREG32(PCIE_INDEX);
  114. r = RREG32(PCIE_DATA);
  115. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  116. return r;
  117. }
  118. void cik_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  119. {
  120. unsigned long flags;
  121. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  122. WREG32(PCIE_INDEX, reg);
  123. (void)RREG32(PCIE_INDEX);
  124. WREG32(PCIE_DATA, v);
  125. (void)RREG32(PCIE_DATA);
  126. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  127. }
  128. static const u32 spectre_rlc_save_restore_register_list[] =
  129. {
  130. (0x0e00 << 16) | (0xc12c >> 2),
  131. 0x00000000,
  132. (0x0e00 << 16) | (0xc140 >> 2),
  133. 0x00000000,
  134. (0x0e00 << 16) | (0xc150 >> 2),
  135. 0x00000000,
  136. (0x0e00 << 16) | (0xc15c >> 2),
  137. 0x00000000,
  138. (0x0e00 << 16) | (0xc168 >> 2),
  139. 0x00000000,
  140. (0x0e00 << 16) | (0xc170 >> 2),
  141. 0x00000000,
  142. (0x0e00 << 16) | (0xc178 >> 2),
  143. 0x00000000,
  144. (0x0e00 << 16) | (0xc204 >> 2),
  145. 0x00000000,
  146. (0x0e00 << 16) | (0xc2b4 >> 2),
  147. 0x00000000,
  148. (0x0e00 << 16) | (0xc2b8 >> 2),
  149. 0x00000000,
  150. (0x0e00 << 16) | (0xc2bc >> 2),
  151. 0x00000000,
  152. (0x0e00 << 16) | (0xc2c0 >> 2),
  153. 0x00000000,
  154. (0x0e00 << 16) | (0x8228 >> 2),
  155. 0x00000000,
  156. (0x0e00 << 16) | (0x829c >> 2),
  157. 0x00000000,
  158. (0x0e00 << 16) | (0x869c >> 2),
  159. 0x00000000,
  160. (0x0600 << 16) | (0x98f4 >> 2),
  161. 0x00000000,
  162. (0x0e00 << 16) | (0x98f8 >> 2),
  163. 0x00000000,
  164. (0x0e00 << 16) | (0x9900 >> 2),
  165. 0x00000000,
  166. (0x0e00 << 16) | (0xc260 >> 2),
  167. 0x00000000,
  168. (0x0e00 << 16) | (0x90e8 >> 2),
  169. 0x00000000,
  170. (0x0e00 << 16) | (0x3c000 >> 2),
  171. 0x00000000,
  172. (0x0e00 << 16) | (0x3c00c >> 2),
  173. 0x00000000,
  174. (0x0e00 << 16) | (0x8c1c >> 2),
  175. 0x00000000,
  176. (0x0e00 << 16) | (0x9700 >> 2),
  177. 0x00000000,
  178. (0x0e00 << 16) | (0xcd20 >> 2),
  179. 0x00000000,
  180. (0x4e00 << 16) | (0xcd20 >> 2),
  181. 0x00000000,
  182. (0x5e00 << 16) | (0xcd20 >> 2),
  183. 0x00000000,
  184. (0x6e00 << 16) | (0xcd20 >> 2),
  185. 0x00000000,
  186. (0x7e00 << 16) | (0xcd20 >> 2),
  187. 0x00000000,
  188. (0x8e00 << 16) | (0xcd20 >> 2),
  189. 0x00000000,
  190. (0x9e00 << 16) | (0xcd20 >> 2),
  191. 0x00000000,
  192. (0xae00 << 16) | (0xcd20 >> 2),
  193. 0x00000000,
  194. (0xbe00 << 16) | (0xcd20 >> 2),
  195. 0x00000000,
  196. (0x0e00 << 16) | (0x89bc >> 2),
  197. 0x00000000,
  198. (0x0e00 << 16) | (0x8900 >> 2),
  199. 0x00000000,
  200. 0x3,
  201. (0x0e00 << 16) | (0xc130 >> 2),
  202. 0x00000000,
  203. (0x0e00 << 16) | (0xc134 >> 2),
  204. 0x00000000,
  205. (0x0e00 << 16) | (0xc1fc >> 2),
  206. 0x00000000,
  207. (0x0e00 << 16) | (0xc208 >> 2),
  208. 0x00000000,
  209. (0x0e00 << 16) | (0xc264 >> 2),
  210. 0x00000000,
  211. (0x0e00 << 16) | (0xc268 >> 2),
  212. 0x00000000,
  213. (0x0e00 << 16) | (0xc26c >> 2),
  214. 0x00000000,
  215. (0x0e00 << 16) | (0xc270 >> 2),
  216. 0x00000000,
  217. (0x0e00 << 16) | (0xc274 >> 2),
  218. 0x00000000,
  219. (0x0e00 << 16) | (0xc278 >> 2),
  220. 0x00000000,
  221. (0x0e00 << 16) | (0xc27c >> 2),
  222. 0x00000000,
  223. (0x0e00 << 16) | (0xc280 >> 2),
  224. 0x00000000,
  225. (0x0e00 << 16) | (0xc284 >> 2),
  226. 0x00000000,
  227. (0x0e00 << 16) | (0xc288 >> 2),
  228. 0x00000000,
  229. (0x0e00 << 16) | (0xc28c >> 2),
  230. 0x00000000,
  231. (0x0e00 << 16) | (0xc290 >> 2),
  232. 0x00000000,
  233. (0x0e00 << 16) | (0xc294 >> 2),
  234. 0x00000000,
  235. (0x0e00 << 16) | (0xc298 >> 2),
  236. 0x00000000,
  237. (0x0e00 << 16) | (0xc29c >> 2),
  238. 0x00000000,
  239. (0x0e00 << 16) | (0xc2a0 >> 2),
  240. 0x00000000,
  241. (0x0e00 << 16) | (0xc2a4 >> 2),
  242. 0x00000000,
  243. (0x0e00 << 16) | (0xc2a8 >> 2),
  244. 0x00000000,
  245. (0x0e00 << 16) | (0xc2ac >> 2),
  246. 0x00000000,
  247. (0x0e00 << 16) | (0xc2b0 >> 2),
  248. 0x00000000,
  249. (0x0e00 << 16) | (0x301d0 >> 2),
  250. 0x00000000,
  251. (0x0e00 << 16) | (0x30238 >> 2),
  252. 0x00000000,
  253. (0x0e00 << 16) | (0x30250 >> 2),
  254. 0x00000000,
  255. (0x0e00 << 16) | (0x30254 >> 2),
  256. 0x00000000,
  257. (0x0e00 << 16) | (0x30258 >> 2),
  258. 0x00000000,
  259. (0x0e00 << 16) | (0x3025c >> 2),
  260. 0x00000000,
  261. (0x4e00 << 16) | (0xc900 >> 2),
  262. 0x00000000,
  263. (0x5e00 << 16) | (0xc900 >> 2),
  264. 0x00000000,
  265. (0x6e00 << 16) | (0xc900 >> 2),
  266. 0x00000000,
  267. (0x7e00 << 16) | (0xc900 >> 2),
  268. 0x00000000,
  269. (0x8e00 << 16) | (0xc900 >> 2),
  270. 0x00000000,
  271. (0x9e00 << 16) | (0xc900 >> 2),
  272. 0x00000000,
  273. (0xae00 << 16) | (0xc900 >> 2),
  274. 0x00000000,
  275. (0xbe00 << 16) | (0xc900 >> 2),
  276. 0x00000000,
  277. (0x4e00 << 16) | (0xc904 >> 2),
  278. 0x00000000,
  279. (0x5e00 << 16) | (0xc904 >> 2),
  280. 0x00000000,
  281. (0x6e00 << 16) | (0xc904 >> 2),
  282. 0x00000000,
  283. (0x7e00 << 16) | (0xc904 >> 2),
  284. 0x00000000,
  285. (0x8e00 << 16) | (0xc904 >> 2),
  286. 0x00000000,
  287. (0x9e00 << 16) | (0xc904 >> 2),
  288. 0x00000000,
  289. (0xae00 << 16) | (0xc904 >> 2),
  290. 0x00000000,
  291. (0xbe00 << 16) | (0xc904 >> 2),
  292. 0x00000000,
  293. (0x4e00 << 16) | (0xc908 >> 2),
  294. 0x00000000,
  295. (0x5e00 << 16) | (0xc908 >> 2),
  296. 0x00000000,
  297. (0x6e00 << 16) | (0xc908 >> 2),
  298. 0x00000000,
  299. (0x7e00 << 16) | (0xc908 >> 2),
  300. 0x00000000,
  301. (0x8e00 << 16) | (0xc908 >> 2),
  302. 0x00000000,
  303. (0x9e00 << 16) | (0xc908 >> 2),
  304. 0x00000000,
  305. (0xae00 << 16) | (0xc908 >> 2),
  306. 0x00000000,
  307. (0xbe00 << 16) | (0xc908 >> 2),
  308. 0x00000000,
  309. (0x4e00 << 16) | (0xc90c >> 2),
  310. 0x00000000,
  311. (0x5e00 << 16) | (0xc90c >> 2),
  312. 0x00000000,
  313. (0x6e00 << 16) | (0xc90c >> 2),
  314. 0x00000000,
  315. (0x7e00 << 16) | (0xc90c >> 2),
  316. 0x00000000,
  317. (0x8e00 << 16) | (0xc90c >> 2),
  318. 0x00000000,
  319. (0x9e00 << 16) | (0xc90c >> 2),
  320. 0x00000000,
  321. (0xae00 << 16) | (0xc90c >> 2),
  322. 0x00000000,
  323. (0xbe00 << 16) | (0xc90c >> 2),
  324. 0x00000000,
  325. (0x4e00 << 16) | (0xc910 >> 2),
  326. 0x00000000,
  327. (0x5e00 << 16) | (0xc910 >> 2),
  328. 0x00000000,
  329. (0x6e00 << 16) | (0xc910 >> 2),
  330. 0x00000000,
  331. (0x7e00 << 16) | (0xc910 >> 2),
  332. 0x00000000,
  333. (0x8e00 << 16) | (0xc910 >> 2),
  334. 0x00000000,
  335. (0x9e00 << 16) | (0xc910 >> 2),
  336. 0x00000000,
  337. (0xae00 << 16) | (0xc910 >> 2),
  338. 0x00000000,
  339. (0xbe00 << 16) | (0xc910 >> 2),
  340. 0x00000000,
  341. (0x0e00 << 16) | (0xc99c >> 2),
  342. 0x00000000,
  343. (0x0e00 << 16) | (0x9834 >> 2),
  344. 0x00000000,
  345. (0x0000 << 16) | (0x30f00 >> 2),
  346. 0x00000000,
  347. (0x0001 << 16) | (0x30f00 >> 2),
  348. 0x00000000,
  349. (0x0000 << 16) | (0x30f04 >> 2),
  350. 0x00000000,
  351. (0x0001 << 16) | (0x30f04 >> 2),
  352. 0x00000000,
  353. (0x0000 << 16) | (0x30f08 >> 2),
  354. 0x00000000,
  355. (0x0001 << 16) | (0x30f08 >> 2),
  356. 0x00000000,
  357. (0x0000 << 16) | (0x30f0c >> 2),
  358. 0x00000000,
  359. (0x0001 << 16) | (0x30f0c >> 2),
  360. 0x00000000,
  361. (0x0600 << 16) | (0x9b7c >> 2),
  362. 0x00000000,
  363. (0x0e00 << 16) | (0x8a14 >> 2),
  364. 0x00000000,
  365. (0x0e00 << 16) | (0x8a18 >> 2),
  366. 0x00000000,
  367. (0x0600 << 16) | (0x30a00 >> 2),
  368. 0x00000000,
  369. (0x0e00 << 16) | (0x8bf0 >> 2),
  370. 0x00000000,
  371. (0x0e00 << 16) | (0x8bcc >> 2),
  372. 0x00000000,
  373. (0x0e00 << 16) | (0x8b24 >> 2),
  374. 0x00000000,
  375. (0x0e00 << 16) | (0x30a04 >> 2),
  376. 0x00000000,
  377. (0x0600 << 16) | (0x30a10 >> 2),
  378. 0x00000000,
  379. (0x0600 << 16) | (0x30a14 >> 2),
  380. 0x00000000,
  381. (0x0600 << 16) | (0x30a18 >> 2),
  382. 0x00000000,
  383. (0x0600 << 16) | (0x30a2c >> 2),
  384. 0x00000000,
  385. (0x0e00 << 16) | (0xc700 >> 2),
  386. 0x00000000,
  387. (0x0e00 << 16) | (0xc704 >> 2),
  388. 0x00000000,
  389. (0x0e00 << 16) | (0xc708 >> 2),
  390. 0x00000000,
  391. (0x0e00 << 16) | (0xc768 >> 2),
  392. 0x00000000,
  393. (0x0400 << 16) | (0xc770 >> 2),
  394. 0x00000000,
  395. (0x0400 << 16) | (0xc774 >> 2),
  396. 0x00000000,
  397. (0x0400 << 16) | (0xc778 >> 2),
  398. 0x00000000,
  399. (0x0400 << 16) | (0xc77c >> 2),
  400. 0x00000000,
  401. (0x0400 << 16) | (0xc780 >> 2),
  402. 0x00000000,
  403. (0x0400 << 16) | (0xc784 >> 2),
  404. 0x00000000,
  405. (0x0400 << 16) | (0xc788 >> 2),
  406. 0x00000000,
  407. (0x0400 << 16) | (0xc78c >> 2),
  408. 0x00000000,
  409. (0x0400 << 16) | (0xc798 >> 2),
  410. 0x00000000,
  411. (0x0400 << 16) | (0xc79c >> 2),
  412. 0x00000000,
  413. (0x0400 << 16) | (0xc7a0 >> 2),
  414. 0x00000000,
  415. (0x0400 << 16) | (0xc7a4 >> 2),
  416. 0x00000000,
  417. (0x0400 << 16) | (0xc7a8 >> 2),
  418. 0x00000000,
  419. (0x0400 << 16) | (0xc7ac >> 2),
  420. 0x00000000,
  421. (0x0400 << 16) | (0xc7b0 >> 2),
  422. 0x00000000,
  423. (0x0400 << 16) | (0xc7b4 >> 2),
  424. 0x00000000,
  425. (0x0e00 << 16) | (0x9100 >> 2),
  426. 0x00000000,
  427. (0x0e00 << 16) | (0x3c010 >> 2),
  428. 0x00000000,
  429. (0x0e00 << 16) | (0x92a8 >> 2),
  430. 0x00000000,
  431. (0x0e00 << 16) | (0x92ac >> 2),
  432. 0x00000000,
  433. (0x0e00 << 16) | (0x92b4 >> 2),
  434. 0x00000000,
  435. (0x0e00 << 16) | (0x92b8 >> 2),
  436. 0x00000000,
  437. (0x0e00 << 16) | (0x92bc >> 2),
  438. 0x00000000,
  439. (0x0e00 << 16) | (0x92c0 >> 2),
  440. 0x00000000,
  441. (0x0e00 << 16) | (0x92c4 >> 2),
  442. 0x00000000,
  443. (0x0e00 << 16) | (0x92c8 >> 2),
  444. 0x00000000,
  445. (0x0e00 << 16) | (0x92cc >> 2),
  446. 0x00000000,
  447. (0x0e00 << 16) | (0x92d0 >> 2),
  448. 0x00000000,
  449. (0x0e00 << 16) | (0x8c00 >> 2),
  450. 0x00000000,
  451. (0x0e00 << 16) | (0x8c04 >> 2),
  452. 0x00000000,
  453. (0x0e00 << 16) | (0x8c20 >> 2),
  454. 0x00000000,
  455. (0x0e00 << 16) | (0x8c38 >> 2),
  456. 0x00000000,
  457. (0x0e00 << 16) | (0x8c3c >> 2),
  458. 0x00000000,
  459. (0x0e00 << 16) | (0xae00 >> 2),
  460. 0x00000000,
  461. (0x0e00 << 16) | (0x9604 >> 2),
  462. 0x00000000,
  463. (0x0e00 << 16) | (0xac08 >> 2),
  464. 0x00000000,
  465. (0x0e00 << 16) | (0xac0c >> 2),
  466. 0x00000000,
  467. (0x0e00 << 16) | (0xac10 >> 2),
  468. 0x00000000,
  469. (0x0e00 << 16) | (0xac14 >> 2),
  470. 0x00000000,
  471. (0x0e00 << 16) | (0xac58 >> 2),
  472. 0x00000000,
  473. (0x0e00 << 16) | (0xac68 >> 2),
  474. 0x00000000,
  475. (0x0e00 << 16) | (0xac6c >> 2),
  476. 0x00000000,
  477. (0x0e00 << 16) | (0xac70 >> 2),
  478. 0x00000000,
  479. (0x0e00 << 16) | (0xac74 >> 2),
  480. 0x00000000,
  481. (0x0e00 << 16) | (0xac78 >> 2),
  482. 0x00000000,
  483. (0x0e00 << 16) | (0xac7c >> 2),
  484. 0x00000000,
  485. (0x0e00 << 16) | (0xac80 >> 2),
  486. 0x00000000,
  487. (0x0e00 << 16) | (0xac84 >> 2),
  488. 0x00000000,
  489. (0x0e00 << 16) | (0xac88 >> 2),
  490. 0x00000000,
  491. (0x0e00 << 16) | (0xac8c >> 2),
  492. 0x00000000,
  493. (0x0e00 << 16) | (0x970c >> 2),
  494. 0x00000000,
  495. (0x0e00 << 16) | (0x9714 >> 2),
  496. 0x00000000,
  497. (0x0e00 << 16) | (0x9718 >> 2),
  498. 0x00000000,
  499. (0x0e00 << 16) | (0x971c >> 2),
  500. 0x00000000,
  501. (0x0e00 << 16) | (0x31068 >> 2),
  502. 0x00000000,
  503. (0x4e00 << 16) | (0x31068 >> 2),
  504. 0x00000000,
  505. (0x5e00 << 16) | (0x31068 >> 2),
  506. 0x00000000,
  507. (0x6e00 << 16) | (0x31068 >> 2),
  508. 0x00000000,
  509. (0x7e00 << 16) | (0x31068 >> 2),
  510. 0x00000000,
  511. (0x8e00 << 16) | (0x31068 >> 2),
  512. 0x00000000,
  513. (0x9e00 << 16) | (0x31068 >> 2),
  514. 0x00000000,
  515. (0xae00 << 16) | (0x31068 >> 2),
  516. 0x00000000,
  517. (0xbe00 << 16) | (0x31068 >> 2),
  518. 0x00000000,
  519. (0x0e00 << 16) | (0xcd10 >> 2),
  520. 0x00000000,
  521. (0x0e00 << 16) | (0xcd14 >> 2),
  522. 0x00000000,
  523. (0x0e00 << 16) | (0x88b0 >> 2),
  524. 0x00000000,
  525. (0x0e00 << 16) | (0x88b4 >> 2),
  526. 0x00000000,
  527. (0x0e00 << 16) | (0x88b8 >> 2),
  528. 0x00000000,
  529. (0x0e00 << 16) | (0x88bc >> 2),
  530. 0x00000000,
  531. (0x0400 << 16) | (0x89c0 >> 2),
  532. 0x00000000,
  533. (0x0e00 << 16) | (0x88c4 >> 2),
  534. 0x00000000,
  535. (0x0e00 << 16) | (0x88c8 >> 2),
  536. 0x00000000,
  537. (0x0e00 << 16) | (0x88d0 >> 2),
  538. 0x00000000,
  539. (0x0e00 << 16) | (0x88d4 >> 2),
  540. 0x00000000,
  541. (0x0e00 << 16) | (0x88d8 >> 2),
  542. 0x00000000,
  543. (0x0e00 << 16) | (0x8980 >> 2),
  544. 0x00000000,
  545. (0x0e00 << 16) | (0x30938 >> 2),
  546. 0x00000000,
  547. (0x0e00 << 16) | (0x3093c >> 2),
  548. 0x00000000,
  549. (0x0e00 << 16) | (0x30940 >> 2),
  550. 0x00000000,
  551. (0x0e00 << 16) | (0x89a0 >> 2),
  552. 0x00000000,
  553. (0x0e00 << 16) | (0x30900 >> 2),
  554. 0x00000000,
  555. (0x0e00 << 16) | (0x30904 >> 2),
  556. 0x00000000,
  557. (0x0e00 << 16) | (0x89b4 >> 2),
  558. 0x00000000,
  559. (0x0e00 << 16) | (0x3c210 >> 2),
  560. 0x00000000,
  561. (0x0e00 << 16) | (0x3c214 >> 2),
  562. 0x00000000,
  563. (0x0e00 << 16) | (0x3c218 >> 2),
  564. 0x00000000,
  565. (0x0e00 << 16) | (0x8904 >> 2),
  566. 0x00000000,
  567. 0x5,
  568. (0x0e00 << 16) | (0x8c28 >> 2),
  569. (0x0e00 << 16) | (0x8c2c >> 2),
  570. (0x0e00 << 16) | (0x8c30 >> 2),
  571. (0x0e00 << 16) | (0x8c34 >> 2),
  572. (0x0e00 << 16) | (0x9600 >> 2),
  573. };
  574. static const u32 kalindi_rlc_save_restore_register_list[] =
  575. {
  576. (0x0e00 << 16) | (0xc12c >> 2),
  577. 0x00000000,
  578. (0x0e00 << 16) | (0xc140 >> 2),
  579. 0x00000000,
  580. (0x0e00 << 16) | (0xc150 >> 2),
  581. 0x00000000,
  582. (0x0e00 << 16) | (0xc15c >> 2),
  583. 0x00000000,
  584. (0x0e00 << 16) | (0xc168 >> 2),
  585. 0x00000000,
  586. (0x0e00 << 16) | (0xc170 >> 2),
  587. 0x00000000,
  588. (0x0e00 << 16) | (0xc204 >> 2),
  589. 0x00000000,
  590. (0x0e00 << 16) | (0xc2b4 >> 2),
  591. 0x00000000,
  592. (0x0e00 << 16) | (0xc2b8 >> 2),
  593. 0x00000000,
  594. (0x0e00 << 16) | (0xc2bc >> 2),
  595. 0x00000000,
  596. (0x0e00 << 16) | (0xc2c0 >> 2),
  597. 0x00000000,
  598. (0x0e00 << 16) | (0x8228 >> 2),
  599. 0x00000000,
  600. (0x0e00 << 16) | (0x829c >> 2),
  601. 0x00000000,
  602. (0x0e00 << 16) | (0x869c >> 2),
  603. 0x00000000,
  604. (0x0600 << 16) | (0x98f4 >> 2),
  605. 0x00000000,
  606. (0x0e00 << 16) | (0x98f8 >> 2),
  607. 0x00000000,
  608. (0x0e00 << 16) | (0x9900 >> 2),
  609. 0x00000000,
  610. (0x0e00 << 16) | (0xc260 >> 2),
  611. 0x00000000,
  612. (0x0e00 << 16) | (0x90e8 >> 2),
  613. 0x00000000,
  614. (0x0e00 << 16) | (0x3c000 >> 2),
  615. 0x00000000,
  616. (0x0e00 << 16) | (0x3c00c >> 2),
  617. 0x00000000,
  618. (0x0e00 << 16) | (0x8c1c >> 2),
  619. 0x00000000,
  620. (0x0e00 << 16) | (0x9700 >> 2),
  621. 0x00000000,
  622. (0x0e00 << 16) | (0xcd20 >> 2),
  623. 0x00000000,
  624. (0x4e00 << 16) | (0xcd20 >> 2),
  625. 0x00000000,
  626. (0x5e00 << 16) | (0xcd20 >> 2),
  627. 0x00000000,
  628. (0x6e00 << 16) | (0xcd20 >> 2),
  629. 0x00000000,
  630. (0x7e00 << 16) | (0xcd20 >> 2),
  631. 0x00000000,
  632. (0x0e00 << 16) | (0x89bc >> 2),
  633. 0x00000000,
  634. (0x0e00 << 16) | (0x8900 >> 2),
  635. 0x00000000,
  636. 0x3,
  637. (0x0e00 << 16) | (0xc130 >> 2),
  638. 0x00000000,
  639. (0x0e00 << 16) | (0xc134 >> 2),
  640. 0x00000000,
  641. (0x0e00 << 16) | (0xc1fc >> 2),
  642. 0x00000000,
  643. (0x0e00 << 16) | (0xc208 >> 2),
  644. 0x00000000,
  645. (0x0e00 << 16) | (0xc264 >> 2),
  646. 0x00000000,
  647. (0x0e00 << 16) | (0xc268 >> 2),
  648. 0x00000000,
  649. (0x0e00 << 16) | (0xc26c >> 2),
  650. 0x00000000,
  651. (0x0e00 << 16) | (0xc270 >> 2),
  652. 0x00000000,
  653. (0x0e00 << 16) | (0xc274 >> 2),
  654. 0x00000000,
  655. (0x0e00 << 16) | (0xc28c >> 2),
  656. 0x00000000,
  657. (0x0e00 << 16) | (0xc290 >> 2),
  658. 0x00000000,
  659. (0x0e00 << 16) | (0xc294 >> 2),
  660. 0x00000000,
  661. (0x0e00 << 16) | (0xc298 >> 2),
  662. 0x00000000,
  663. (0x0e00 << 16) | (0xc2a0 >> 2),
  664. 0x00000000,
  665. (0x0e00 << 16) | (0xc2a4 >> 2),
  666. 0x00000000,
  667. (0x0e00 << 16) | (0xc2a8 >> 2),
  668. 0x00000000,
  669. (0x0e00 << 16) | (0xc2ac >> 2),
  670. 0x00000000,
  671. (0x0e00 << 16) | (0x301d0 >> 2),
  672. 0x00000000,
  673. (0x0e00 << 16) | (0x30238 >> 2),
  674. 0x00000000,
  675. (0x0e00 << 16) | (0x30250 >> 2),
  676. 0x00000000,
  677. (0x0e00 << 16) | (0x30254 >> 2),
  678. 0x00000000,
  679. (0x0e00 << 16) | (0x30258 >> 2),
  680. 0x00000000,
  681. (0x0e00 << 16) | (0x3025c >> 2),
  682. 0x00000000,
  683. (0x4e00 << 16) | (0xc900 >> 2),
  684. 0x00000000,
  685. (0x5e00 << 16) | (0xc900 >> 2),
  686. 0x00000000,
  687. (0x6e00 << 16) | (0xc900 >> 2),
  688. 0x00000000,
  689. (0x7e00 << 16) | (0xc900 >> 2),
  690. 0x00000000,
  691. (0x4e00 << 16) | (0xc904 >> 2),
  692. 0x00000000,
  693. (0x5e00 << 16) | (0xc904 >> 2),
  694. 0x00000000,
  695. (0x6e00 << 16) | (0xc904 >> 2),
  696. 0x00000000,
  697. (0x7e00 << 16) | (0xc904 >> 2),
  698. 0x00000000,
  699. (0x4e00 << 16) | (0xc908 >> 2),
  700. 0x00000000,
  701. (0x5e00 << 16) | (0xc908 >> 2),
  702. 0x00000000,
  703. (0x6e00 << 16) | (0xc908 >> 2),
  704. 0x00000000,
  705. (0x7e00 << 16) | (0xc908 >> 2),
  706. 0x00000000,
  707. (0x4e00 << 16) | (0xc90c >> 2),
  708. 0x00000000,
  709. (0x5e00 << 16) | (0xc90c >> 2),
  710. 0x00000000,
  711. (0x6e00 << 16) | (0xc90c >> 2),
  712. 0x00000000,
  713. (0x7e00 << 16) | (0xc90c >> 2),
  714. 0x00000000,
  715. (0x4e00 << 16) | (0xc910 >> 2),
  716. 0x00000000,
  717. (0x5e00 << 16) | (0xc910 >> 2),
  718. 0x00000000,
  719. (0x6e00 << 16) | (0xc910 >> 2),
  720. 0x00000000,
  721. (0x7e00 << 16) | (0xc910 >> 2),
  722. 0x00000000,
  723. (0x0e00 << 16) | (0xc99c >> 2),
  724. 0x00000000,
  725. (0x0e00 << 16) | (0x9834 >> 2),
  726. 0x00000000,
  727. (0x0000 << 16) | (0x30f00 >> 2),
  728. 0x00000000,
  729. (0x0000 << 16) | (0x30f04 >> 2),
  730. 0x00000000,
  731. (0x0000 << 16) | (0x30f08 >> 2),
  732. 0x00000000,
  733. (0x0000 << 16) | (0x30f0c >> 2),
  734. 0x00000000,
  735. (0x0600 << 16) | (0x9b7c >> 2),
  736. 0x00000000,
  737. (0x0e00 << 16) | (0x8a14 >> 2),
  738. 0x00000000,
  739. (0x0e00 << 16) | (0x8a18 >> 2),
  740. 0x00000000,
  741. (0x0600 << 16) | (0x30a00 >> 2),
  742. 0x00000000,
  743. (0x0e00 << 16) | (0x8bf0 >> 2),
  744. 0x00000000,
  745. (0x0e00 << 16) | (0x8bcc >> 2),
  746. 0x00000000,
  747. (0x0e00 << 16) | (0x8b24 >> 2),
  748. 0x00000000,
  749. (0x0e00 << 16) | (0x30a04 >> 2),
  750. 0x00000000,
  751. (0x0600 << 16) | (0x30a10 >> 2),
  752. 0x00000000,
  753. (0x0600 << 16) | (0x30a14 >> 2),
  754. 0x00000000,
  755. (0x0600 << 16) | (0x30a18 >> 2),
  756. 0x00000000,
  757. (0x0600 << 16) | (0x30a2c >> 2),
  758. 0x00000000,
  759. (0x0e00 << 16) | (0xc700 >> 2),
  760. 0x00000000,
  761. (0x0e00 << 16) | (0xc704 >> 2),
  762. 0x00000000,
  763. (0x0e00 << 16) | (0xc708 >> 2),
  764. 0x00000000,
  765. (0x0e00 << 16) | (0xc768 >> 2),
  766. 0x00000000,
  767. (0x0400 << 16) | (0xc770 >> 2),
  768. 0x00000000,
  769. (0x0400 << 16) | (0xc774 >> 2),
  770. 0x00000000,
  771. (0x0400 << 16) | (0xc798 >> 2),
  772. 0x00000000,
  773. (0x0400 << 16) | (0xc79c >> 2),
  774. 0x00000000,
  775. (0x0e00 << 16) | (0x9100 >> 2),
  776. 0x00000000,
  777. (0x0e00 << 16) | (0x3c010 >> 2),
  778. 0x00000000,
  779. (0x0e00 << 16) | (0x8c00 >> 2),
  780. 0x00000000,
  781. (0x0e00 << 16) | (0x8c04 >> 2),
  782. 0x00000000,
  783. (0x0e00 << 16) | (0x8c20 >> 2),
  784. 0x00000000,
  785. (0x0e00 << 16) | (0x8c38 >> 2),
  786. 0x00000000,
  787. (0x0e00 << 16) | (0x8c3c >> 2),
  788. 0x00000000,
  789. (0x0e00 << 16) | (0xae00 >> 2),
  790. 0x00000000,
  791. (0x0e00 << 16) | (0x9604 >> 2),
  792. 0x00000000,
  793. (0x0e00 << 16) | (0xac08 >> 2),
  794. 0x00000000,
  795. (0x0e00 << 16) | (0xac0c >> 2),
  796. 0x00000000,
  797. (0x0e00 << 16) | (0xac10 >> 2),
  798. 0x00000000,
  799. (0x0e00 << 16) | (0xac14 >> 2),
  800. 0x00000000,
  801. (0x0e00 << 16) | (0xac58 >> 2),
  802. 0x00000000,
  803. (0x0e00 << 16) | (0xac68 >> 2),
  804. 0x00000000,
  805. (0x0e00 << 16) | (0xac6c >> 2),
  806. 0x00000000,
  807. (0x0e00 << 16) | (0xac70 >> 2),
  808. 0x00000000,
  809. (0x0e00 << 16) | (0xac74 >> 2),
  810. 0x00000000,
  811. (0x0e00 << 16) | (0xac78 >> 2),
  812. 0x00000000,
  813. (0x0e00 << 16) | (0xac7c >> 2),
  814. 0x00000000,
  815. (0x0e00 << 16) | (0xac80 >> 2),
  816. 0x00000000,
  817. (0x0e00 << 16) | (0xac84 >> 2),
  818. 0x00000000,
  819. (0x0e00 << 16) | (0xac88 >> 2),
  820. 0x00000000,
  821. (0x0e00 << 16) | (0xac8c >> 2),
  822. 0x00000000,
  823. (0x0e00 << 16) | (0x970c >> 2),
  824. 0x00000000,
  825. (0x0e00 << 16) | (0x9714 >> 2),
  826. 0x00000000,
  827. (0x0e00 << 16) | (0x9718 >> 2),
  828. 0x00000000,
  829. (0x0e00 << 16) | (0x971c >> 2),
  830. 0x00000000,
  831. (0x0e00 << 16) | (0x31068 >> 2),
  832. 0x00000000,
  833. (0x4e00 << 16) | (0x31068 >> 2),
  834. 0x00000000,
  835. (0x5e00 << 16) | (0x31068 >> 2),
  836. 0x00000000,
  837. (0x6e00 << 16) | (0x31068 >> 2),
  838. 0x00000000,
  839. (0x7e00 << 16) | (0x31068 >> 2),
  840. 0x00000000,
  841. (0x0e00 << 16) | (0xcd10 >> 2),
  842. 0x00000000,
  843. (0x0e00 << 16) | (0xcd14 >> 2),
  844. 0x00000000,
  845. (0x0e00 << 16) | (0x88b0 >> 2),
  846. 0x00000000,
  847. (0x0e00 << 16) | (0x88b4 >> 2),
  848. 0x00000000,
  849. (0x0e00 << 16) | (0x88b8 >> 2),
  850. 0x00000000,
  851. (0x0e00 << 16) | (0x88bc >> 2),
  852. 0x00000000,
  853. (0x0400 << 16) | (0x89c0 >> 2),
  854. 0x00000000,
  855. (0x0e00 << 16) | (0x88c4 >> 2),
  856. 0x00000000,
  857. (0x0e00 << 16) | (0x88c8 >> 2),
  858. 0x00000000,
  859. (0x0e00 << 16) | (0x88d0 >> 2),
  860. 0x00000000,
  861. (0x0e00 << 16) | (0x88d4 >> 2),
  862. 0x00000000,
  863. (0x0e00 << 16) | (0x88d8 >> 2),
  864. 0x00000000,
  865. (0x0e00 << 16) | (0x8980 >> 2),
  866. 0x00000000,
  867. (0x0e00 << 16) | (0x30938 >> 2),
  868. 0x00000000,
  869. (0x0e00 << 16) | (0x3093c >> 2),
  870. 0x00000000,
  871. (0x0e00 << 16) | (0x30940 >> 2),
  872. 0x00000000,
  873. (0x0e00 << 16) | (0x89a0 >> 2),
  874. 0x00000000,
  875. (0x0e00 << 16) | (0x30900 >> 2),
  876. 0x00000000,
  877. (0x0e00 << 16) | (0x30904 >> 2),
  878. 0x00000000,
  879. (0x0e00 << 16) | (0x89b4 >> 2),
  880. 0x00000000,
  881. (0x0e00 << 16) | (0x3e1fc >> 2),
  882. 0x00000000,
  883. (0x0e00 << 16) | (0x3c210 >> 2),
  884. 0x00000000,
  885. (0x0e00 << 16) | (0x3c214 >> 2),
  886. 0x00000000,
  887. (0x0e00 << 16) | (0x3c218 >> 2),
  888. 0x00000000,
  889. (0x0e00 << 16) | (0x8904 >> 2),
  890. 0x00000000,
  891. 0x5,
  892. (0x0e00 << 16) | (0x8c28 >> 2),
  893. (0x0e00 << 16) | (0x8c2c >> 2),
  894. (0x0e00 << 16) | (0x8c30 >> 2),
  895. (0x0e00 << 16) | (0x8c34 >> 2),
  896. (0x0e00 << 16) | (0x9600 >> 2),
  897. };
  898. static const u32 bonaire_golden_spm_registers[] =
  899. {
  900. 0x30800, 0xe0ffffff, 0xe0000000
  901. };
  902. static const u32 bonaire_golden_common_registers[] =
  903. {
  904. 0xc770, 0xffffffff, 0x00000800,
  905. 0xc774, 0xffffffff, 0x00000800,
  906. 0xc798, 0xffffffff, 0x00007fbf,
  907. 0xc79c, 0xffffffff, 0x00007faf
  908. };
  909. static const u32 bonaire_golden_registers[] =
  910. {
  911. 0x3354, 0x00000333, 0x00000333,
  912. 0x3350, 0x000c0fc0, 0x00040200,
  913. 0x9a10, 0x00010000, 0x00058208,
  914. 0x3c000, 0xffff1fff, 0x00140000,
  915. 0x3c200, 0xfdfc0fff, 0x00000100,
  916. 0x3c234, 0x40000000, 0x40000200,
  917. 0x9830, 0xffffffff, 0x00000000,
  918. 0x9834, 0xf00fffff, 0x00000400,
  919. 0x9838, 0x0002021c, 0x00020200,
  920. 0xc78, 0x00000080, 0x00000000,
  921. 0x5bb0, 0x000000f0, 0x00000070,
  922. 0x5bc0, 0xf0311fff, 0x80300000,
  923. 0x98f8, 0x73773777, 0x12010001,
  924. 0x350c, 0x00810000, 0x408af000,
  925. 0x7030, 0x31000111, 0x00000011,
  926. 0x2f48, 0x73773777, 0x12010001,
  927. 0x220c, 0x00007fb6, 0x0021a1b1,
  928. 0x2210, 0x00007fb6, 0x002021b1,
  929. 0x2180, 0x00007fb6, 0x00002191,
  930. 0x2218, 0x00007fb6, 0x002121b1,
  931. 0x221c, 0x00007fb6, 0x002021b1,
  932. 0x21dc, 0x00007fb6, 0x00002191,
  933. 0x21e0, 0x00007fb6, 0x00002191,
  934. 0x3628, 0x0000003f, 0x0000000a,
  935. 0x362c, 0x0000003f, 0x0000000a,
  936. 0x2ae4, 0x00073ffe, 0x000022a2,
  937. 0x240c, 0x000007ff, 0x00000000,
  938. 0x8a14, 0xf000003f, 0x00000007,
  939. 0x8bf0, 0x00002001, 0x00000001,
  940. 0x8b24, 0xffffffff, 0x00ffffff,
  941. 0x30a04, 0x0000ff0f, 0x00000000,
  942. 0x28a4c, 0x07ffffff, 0x06000000,
  943. 0x4d8, 0x00000fff, 0x00000100,
  944. 0x3e78, 0x00000001, 0x00000002,
  945. 0x9100, 0x03000000, 0x0362c688,
  946. 0x8c00, 0x000000ff, 0x00000001,
  947. 0xe40, 0x00001fff, 0x00001fff,
  948. 0x9060, 0x0000007f, 0x00000020,
  949. 0x9508, 0x00010000, 0x00010000,
  950. 0xac14, 0x000003ff, 0x000000f3,
  951. 0xac0c, 0xffffffff, 0x00001032
  952. };
  953. static const u32 bonaire_mgcg_cgcg_init[] =
  954. {
  955. 0xc420, 0xffffffff, 0xfffffffc,
  956. 0x30800, 0xffffffff, 0xe0000000,
  957. 0x3c2a0, 0xffffffff, 0x00000100,
  958. 0x3c208, 0xffffffff, 0x00000100,
  959. 0x3c2c0, 0xffffffff, 0xc0000100,
  960. 0x3c2c8, 0xffffffff, 0xc0000100,
  961. 0x3c2c4, 0xffffffff, 0xc0000100,
  962. 0x55e4, 0xffffffff, 0x00600100,
  963. 0x3c280, 0xffffffff, 0x00000100,
  964. 0x3c214, 0xffffffff, 0x06000100,
  965. 0x3c220, 0xffffffff, 0x00000100,
  966. 0x3c218, 0xffffffff, 0x06000100,
  967. 0x3c204, 0xffffffff, 0x00000100,
  968. 0x3c2e0, 0xffffffff, 0x00000100,
  969. 0x3c224, 0xffffffff, 0x00000100,
  970. 0x3c200, 0xffffffff, 0x00000100,
  971. 0x3c230, 0xffffffff, 0x00000100,
  972. 0x3c234, 0xffffffff, 0x00000100,
  973. 0x3c250, 0xffffffff, 0x00000100,
  974. 0x3c254, 0xffffffff, 0x00000100,
  975. 0x3c258, 0xffffffff, 0x00000100,
  976. 0x3c25c, 0xffffffff, 0x00000100,
  977. 0x3c260, 0xffffffff, 0x00000100,
  978. 0x3c27c, 0xffffffff, 0x00000100,
  979. 0x3c278, 0xffffffff, 0x00000100,
  980. 0x3c210, 0xffffffff, 0x06000100,
  981. 0x3c290, 0xffffffff, 0x00000100,
  982. 0x3c274, 0xffffffff, 0x00000100,
  983. 0x3c2b4, 0xffffffff, 0x00000100,
  984. 0x3c2b0, 0xffffffff, 0x00000100,
  985. 0x3c270, 0xffffffff, 0x00000100,
  986. 0x30800, 0xffffffff, 0xe0000000,
  987. 0x3c020, 0xffffffff, 0x00010000,
  988. 0x3c024, 0xffffffff, 0x00030002,
  989. 0x3c028, 0xffffffff, 0x00040007,
  990. 0x3c02c, 0xffffffff, 0x00060005,
  991. 0x3c030, 0xffffffff, 0x00090008,
  992. 0x3c034, 0xffffffff, 0x00010000,
  993. 0x3c038, 0xffffffff, 0x00030002,
  994. 0x3c03c, 0xffffffff, 0x00040007,
  995. 0x3c040, 0xffffffff, 0x00060005,
  996. 0x3c044, 0xffffffff, 0x00090008,
  997. 0x3c048, 0xffffffff, 0x00010000,
  998. 0x3c04c, 0xffffffff, 0x00030002,
  999. 0x3c050, 0xffffffff, 0x00040007,
  1000. 0x3c054, 0xffffffff, 0x00060005,
  1001. 0x3c058, 0xffffffff, 0x00090008,
  1002. 0x3c05c, 0xffffffff, 0x00010000,
  1003. 0x3c060, 0xffffffff, 0x00030002,
  1004. 0x3c064, 0xffffffff, 0x00040007,
  1005. 0x3c068, 0xffffffff, 0x00060005,
  1006. 0x3c06c, 0xffffffff, 0x00090008,
  1007. 0x3c070, 0xffffffff, 0x00010000,
  1008. 0x3c074, 0xffffffff, 0x00030002,
  1009. 0x3c078, 0xffffffff, 0x00040007,
  1010. 0x3c07c, 0xffffffff, 0x00060005,
  1011. 0x3c080, 0xffffffff, 0x00090008,
  1012. 0x3c084, 0xffffffff, 0x00010000,
  1013. 0x3c088, 0xffffffff, 0x00030002,
  1014. 0x3c08c, 0xffffffff, 0x00040007,
  1015. 0x3c090, 0xffffffff, 0x00060005,
  1016. 0x3c094, 0xffffffff, 0x00090008,
  1017. 0x3c098, 0xffffffff, 0x00010000,
  1018. 0x3c09c, 0xffffffff, 0x00030002,
  1019. 0x3c0a0, 0xffffffff, 0x00040007,
  1020. 0x3c0a4, 0xffffffff, 0x00060005,
  1021. 0x3c0a8, 0xffffffff, 0x00090008,
  1022. 0x3c000, 0xffffffff, 0x96e00200,
  1023. 0x8708, 0xffffffff, 0x00900100,
  1024. 0xc424, 0xffffffff, 0x0020003f,
  1025. 0x38, 0xffffffff, 0x0140001c,
  1026. 0x3c, 0x000f0000, 0x000f0000,
  1027. 0x220, 0xffffffff, 0xC060000C,
  1028. 0x224, 0xc0000fff, 0x00000100,
  1029. 0xf90, 0xffffffff, 0x00000100,
  1030. 0xf98, 0x00000101, 0x00000000,
  1031. 0x20a8, 0xffffffff, 0x00000104,
  1032. 0x55e4, 0xff000fff, 0x00000100,
  1033. 0x30cc, 0xc0000fff, 0x00000104,
  1034. 0xc1e4, 0x00000001, 0x00000001,
  1035. 0xd00c, 0xff000ff0, 0x00000100,
  1036. 0xd80c, 0xff000ff0, 0x00000100
  1037. };
  1038. static const u32 spectre_golden_spm_registers[] =
  1039. {
  1040. 0x30800, 0xe0ffffff, 0xe0000000
  1041. };
  1042. static const u32 spectre_golden_common_registers[] =
  1043. {
  1044. 0xc770, 0xffffffff, 0x00000800,
  1045. 0xc774, 0xffffffff, 0x00000800,
  1046. 0xc798, 0xffffffff, 0x00007fbf,
  1047. 0xc79c, 0xffffffff, 0x00007faf
  1048. };
  1049. static const u32 spectre_golden_registers[] =
  1050. {
  1051. 0x3c000, 0xffff1fff, 0x96940200,
  1052. 0x3c00c, 0xffff0001, 0xff000000,
  1053. 0x3c200, 0xfffc0fff, 0x00000100,
  1054. 0x6ed8, 0x00010101, 0x00010000,
  1055. 0x9834, 0xf00fffff, 0x00000400,
  1056. 0x9838, 0xfffffffc, 0x00020200,
  1057. 0x5bb0, 0x000000f0, 0x00000070,
  1058. 0x5bc0, 0xf0311fff, 0x80300000,
  1059. 0x98f8, 0x73773777, 0x12010001,
  1060. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1061. 0x2f48, 0x73773777, 0x12010001,
  1062. 0x8a14, 0xf000003f, 0x00000007,
  1063. 0x8b24, 0xffffffff, 0x00ffffff,
  1064. 0x28350, 0x3f3f3fff, 0x00000082,
  1065. 0x28355, 0x0000003f, 0x00000000,
  1066. 0x3e78, 0x00000001, 0x00000002,
  1067. 0x913c, 0xffff03df, 0x00000004,
  1068. 0xc768, 0x00000008, 0x00000008,
  1069. 0x8c00, 0x000008ff, 0x00000800,
  1070. 0x9508, 0x00010000, 0x00010000,
  1071. 0xac0c, 0xffffffff, 0x54763210,
  1072. 0x214f8, 0x01ff01ff, 0x00000002,
  1073. 0x21498, 0x007ff800, 0x00200000,
  1074. 0x2015c, 0xffffffff, 0x00000f40,
  1075. 0x30934, 0xffffffff, 0x00000001
  1076. };
  1077. static const u32 spectre_mgcg_cgcg_init[] =
  1078. {
  1079. 0xc420, 0xffffffff, 0xfffffffc,
  1080. 0x30800, 0xffffffff, 0xe0000000,
  1081. 0x3c2a0, 0xffffffff, 0x00000100,
  1082. 0x3c208, 0xffffffff, 0x00000100,
  1083. 0x3c2c0, 0xffffffff, 0x00000100,
  1084. 0x3c2c8, 0xffffffff, 0x00000100,
  1085. 0x3c2c4, 0xffffffff, 0x00000100,
  1086. 0x55e4, 0xffffffff, 0x00600100,
  1087. 0x3c280, 0xffffffff, 0x00000100,
  1088. 0x3c214, 0xffffffff, 0x06000100,
  1089. 0x3c220, 0xffffffff, 0x00000100,
  1090. 0x3c218, 0xffffffff, 0x06000100,
  1091. 0x3c204, 0xffffffff, 0x00000100,
  1092. 0x3c2e0, 0xffffffff, 0x00000100,
  1093. 0x3c224, 0xffffffff, 0x00000100,
  1094. 0x3c200, 0xffffffff, 0x00000100,
  1095. 0x3c230, 0xffffffff, 0x00000100,
  1096. 0x3c234, 0xffffffff, 0x00000100,
  1097. 0x3c250, 0xffffffff, 0x00000100,
  1098. 0x3c254, 0xffffffff, 0x00000100,
  1099. 0x3c258, 0xffffffff, 0x00000100,
  1100. 0x3c25c, 0xffffffff, 0x00000100,
  1101. 0x3c260, 0xffffffff, 0x00000100,
  1102. 0x3c27c, 0xffffffff, 0x00000100,
  1103. 0x3c278, 0xffffffff, 0x00000100,
  1104. 0x3c210, 0xffffffff, 0x06000100,
  1105. 0x3c290, 0xffffffff, 0x00000100,
  1106. 0x3c274, 0xffffffff, 0x00000100,
  1107. 0x3c2b4, 0xffffffff, 0x00000100,
  1108. 0x3c2b0, 0xffffffff, 0x00000100,
  1109. 0x3c270, 0xffffffff, 0x00000100,
  1110. 0x30800, 0xffffffff, 0xe0000000,
  1111. 0x3c020, 0xffffffff, 0x00010000,
  1112. 0x3c024, 0xffffffff, 0x00030002,
  1113. 0x3c028, 0xffffffff, 0x00040007,
  1114. 0x3c02c, 0xffffffff, 0x00060005,
  1115. 0x3c030, 0xffffffff, 0x00090008,
  1116. 0x3c034, 0xffffffff, 0x00010000,
  1117. 0x3c038, 0xffffffff, 0x00030002,
  1118. 0x3c03c, 0xffffffff, 0x00040007,
  1119. 0x3c040, 0xffffffff, 0x00060005,
  1120. 0x3c044, 0xffffffff, 0x00090008,
  1121. 0x3c048, 0xffffffff, 0x00010000,
  1122. 0x3c04c, 0xffffffff, 0x00030002,
  1123. 0x3c050, 0xffffffff, 0x00040007,
  1124. 0x3c054, 0xffffffff, 0x00060005,
  1125. 0x3c058, 0xffffffff, 0x00090008,
  1126. 0x3c05c, 0xffffffff, 0x00010000,
  1127. 0x3c060, 0xffffffff, 0x00030002,
  1128. 0x3c064, 0xffffffff, 0x00040007,
  1129. 0x3c068, 0xffffffff, 0x00060005,
  1130. 0x3c06c, 0xffffffff, 0x00090008,
  1131. 0x3c070, 0xffffffff, 0x00010000,
  1132. 0x3c074, 0xffffffff, 0x00030002,
  1133. 0x3c078, 0xffffffff, 0x00040007,
  1134. 0x3c07c, 0xffffffff, 0x00060005,
  1135. 0x3c080, 0xffffffff, 0x00090008,
  1136. 0x3c084, 0xffffffff, 0x00010000,
  1137. 0x3c088, 0xffffffff, 0x00030002,
  1138. 0x3c08c, 0xffffffff, 0x00040007,
  1139. 0x3c090, 0xffffffff, 0x00060005,
  1140. 0x3c094, 0xffffffff, 0x00090008,
  1141. 0x3c098, 0xffffffff, 0x00010000,
  1142. 0x3c09c, 0xffffffff, 0x00030002,
  1143. 0x3c0a0, 0xffffffff, 0x00040007,
  1144. 0x3c0a4, 0xffffffff, 0x00060005,
  1145. 0x3c0a8, 0xffffffff, 0x00090008,
  1146. 0x3c0ac, 0xffffffff, 0x00010000,
  1147. 0x3c0b0, 0xffffffff, 0x00030002,
  1148. 0x3c0b4, 0xffffffff, 0x00040007,
  1149. 0x3c0b8, 0xffffffff, 0x00060005,
  1150. 0x3c0bc, 0xffffffff, 0x00090008,
  1151. 0x3c000, 0xffffffff, 0x96e00200,
  1152. 0x8708, 0xffffffff, 0x00900100,
  1153. 0xc424, 0xffffffff, 0x0020003f,
  1154. 0x38, 0xffffffff, 0x0140001c,
  1155. 0x3c, 0x000f0000, 0x000f0000,
  1156. 0x220, 0xffffffff, 0xC060000C,
  1157. 0x224, 0xc0000fff, 0x00000100,
  1158. 0xf90, 0xffffffff, 0x00000100,
  1159. 0xf98, 0x00000101, 0x00000000,
  1160. 0x20a8, 0xffffffff, 0x00000104,
  1161. 0x55e4, 0xff000fff, 0x00000100,
  1162. 0x30cc, 0xc0000fff, 0x00000104,
  1163. 0xc1e4, 0x00000001, 0x00000001,
  1164. 0xd00c, 0xff000ff0, 0x00000100,
  1165. 0xd80c, 0xff000ff0, 0x00000100
  1166. };
  1167. static const u32 kalindi_golden_spm_registers[] =
  1168. {
  1169. 0x30800, 0xe0ffffff, 0xe0000000
  1170. };
  1171. static const u32 kalindi_golden_common_registers[] =
  1172. {
  1173. 0xc770, 0xffffffff, 0x00000800,
  1174. 0xc774, 0xffffffff, 0x00000800,
  1175. 0xc798, 0xffffffff, 0x00007fbf,
  1176. 0xc79c, 0xffffffff, 0x00007faf
  1177. };
  1178. static const u32 kalindi_golden_registers[] =
  1179. {
  1180. 0x3c000, 0xffffdfff, 0x6e944040,
  1181. 0x55e4, 0xff607fff, 0xfc000100,
  1182. 0x3c220, 0xff000fff, 0x00000100,
  1183. 0x3c224, 0xff000fff, 0x00000100,
  1184. 0x3c200, 0xfffc0fff, 0x00000100,
  1185. 0x6ed8, 0x00010101, 0x00010000,
  1186. 0x9830, 0xffffffff, 0x00000000,
  1187. 0x9834, 0xf00fffff, 0x00000400,
  1188. 0x5bb0, 0x000000f0, 0x00000070,
  1189. 0x5bc0, 0xf0311fff, 0x80300000,
  1190. 0x98f8, 0x73773777, 0x12010001,
  1191. 0x98fc, 0xffffffff, 0x00000010,
  1192. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1193. 0x8030, 0x00001f0f, 0x0000100a,
  1194. 0x2f48, 0x73773777, 0x12010001,
  1195. 0x2408, 0x000fffff, 0x000c007f,
  1196. 0x8a14, 0xf000003f, 0x00000007,
  1197. 0x8b24, 0x3fff3fff, 0x00ffcfff,
  1198. 0x30a04, 0x0000ff0f, 0x00000000,
  1199. 0x28a4c, 0x07ffffff, 0x06000000,
  1200. 0x4d8, 0x00000fff, 0x00000100,
  1201. 0x3e78, 0x00000001, 0x00000002,
  1202. 0xc768, 0x00000008, 0x00000008,
  1203. 0x8c00, 0x000000ff, 0x00000003,
  1204. 0x214f8, 0x01ff01ff, 0x00000002,
  1205. 0x21498, 0x007ff800, 0x00200000,
  1206. 0x2015c, 0xffffffff, 0x00000f40,
  1207. 0x88c4, 0x001f3ae3, 0x00000082,
  1208. 0x88d4, 0x0000001f, 0x00000010,
  1209. 0x30934, 0xffffffff, 0x00000000
  1210. };
  1211. static const u32 kalindi_mgcg_cgcg_init[] =
  1212. {
  1213. 0xc420, 0xffffffff, 0xfffffffc,
  1214. 0x30800, 0xffffffff, 0xe0000000,
  1215. 0x3c2a0, 0xffffffff, 0x00000100,
  1216. 0x3c208, 0xffffffff, 0x00000100,
  1217. 0x3c2c0, 0xffffffff, 0x00000100,
  1218. 0x3c2c8, 0xffffffff, 0x00000100,
  1219. 0x3c2c4, 0xffffffff, 0x00000100,
  1220. 0x55e4, 0xffffffff, 0x00600100,
  1221. 0x3c280, 0xffffffff, 0x00000100,
  1222. 0x3c214, 0xffffffff, 0x06000100,
  1223. 0x3c220, 0xffffffff, 0x00000100,
  1224. 0x3c218, 0xffffffff, 0x06000100,
  1225. 0x3c204, 0xffffffff, 0x00000100,
  1226. 0x3c2e0, 0xffffffff, 0x00000100,
  1227. 0x3c224, 0xffffffff, 0x00000100,
  1228. 0x3c200, 0xffffffff, 0x00000100,
  1229. 0x3c230, 0xffffffff, 0x00000100,
  1230. 0x3c234, 0xffffffff, 0x00000100,
  1231. 0x3c250, 0xffffffff, 0x00000100,
  1232. 0x3c254, 0xffffffff, 0x00000100,
  1233. 0x3c258, 0xffffffff, 0x00000100,
  1234. 0x3c25c, 0xffffffff, 0x00000100,
  1235. 0x3c260, 0xffffffff, 0x00000100,
  1236. 0x3c27c, 0xffffffff, 0x00000100,
  1237. 0x3c278, 0xffffffff, 0x00000100,
  1238. 0x3c210, 0xffffffff, 0x06000100,
  1239. 0x3c290, 0xffffffff, 0x00000100,
  1240. 0x3c274, 0xffffffff, 0x00000100,
  1241. 0x3c2b4, 0xffffffff, 0x00000100,
  1242. 0x3c2b0, 0xffffffff, 0x00000100,
  1243. 0x3c270, 0xffffffff, 0x00000100,
  1244. 0x30800, 0xffffffff, 0xe0000000,
  1245. 0x3c020, 0xffffffff, 0x00010000,
  1246. 0x3c024, 0xffffffff, 0x00030002,
  1247. 0x3c028, 0xffffffff, 0x00040007,
  1248. 0x3c02c, 0xffffffff, 0x00060005,
  1249. 0x3c030, 0xffffffff, 0x00090008,
  1250. 0x3c034, 0xffffffff, 0x00010000,
  1251. 0x3c038, 0xffffffff, 0x00030002,
  1252. 0x3c03c, 0xffffffff, 0x00040007,
  1253. 0x3c040, 0xffffffff, 0x00060005,
  1254. 0x3c044, 0xffffffff, 0x00090008,
  1255. 0x3c000, 0xffffffff, 0x96e00200,
  1256. 0x8708, 0xffffffff, 0x00900100,
  1257. 0xc424, 0xffffffff, 0x0020003f,
  1258. 0x38, 0xffffffff, 0x0140001c,
  1259. 0x3c, 0x000f0000, 0x000f0000,
  1260. 0x220, 0xffffffff, 0xC060000C,
  1261. 0x224, 0xc0000fff, 0x00000100,
  1262. 0x20a8, 0xffffffff, 0x00000104,
  1263. 0x55e4, 0xff000fff, 0x00000100,
  1264. 0x30cc, 0xc0000fff, 0x00000104,
  1265. 0xc1e4, 0x00000001, 0x00000001,
  1266. 0xd00c, 0xff000ff0, 0x00000100,
  1267. 0xd80c, 0xff000ff0, 0x00000100
  1268. };
  1269. static void cik_init_golden_registers(struct radeon_device *rdev)
  1270. {
  1271. switch (rdev->family) {
  1272. case CHIP_BONAIRE:
  1273. radeon_program_register_sequence(rdev,
  1274. bonaire_mgcg_cgcg_init,
  1275. (const u32)ARRAY_SIZE(bonaire_mgcg_cgcg_init));
  1276. radeon_program_register_sequence(rdev,
  1277. bonaire_golden_registers,
  1278. (const u32)ARRAY_SIZE(bonaire_golden_registers));
  1279. radeon_program_register_sequence(rdev,
  1280. bonaire_golden_common_registers,
  1281. (const u32)ARRAY_SIZE(bonaire_golden_common_registers));
  1282. radeon_program_register_sequence(rdev,
  1283. bonaire_golden_spm_registers,
  1284. (const u32)ARRAY_SIZE(bonaire_golden_spm_registers));
  1285. break;
  1286. case CHIP_KABINI:
  1287. radeon_program_register_sequence(rdev,
  1288. kalindi_mgcg_cgcg_init,
  1289. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  1290. radeon_program_register_sequence(rdev,
  1291. kalindi_golden_registers,
  1292. (const u32)ARRAY_SIZE(kalindi_golden_registers));
  1293. radeon_program_register_sequence(rdev,
  1294. kalindi_golden_common_registers,
  1295. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  1296. radeon_program_register_sequence(rdev,
  1297. kalindi_golden_spm_registers,
  1298. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  1299. break;
  1300. case CHIP_KAVERI:
  1301. radeon_program_register_sequence(rdev,
  1302. spectre_mgcg_cgcg_init,
  1303. (const u32)ARRAY_SIZE(spectre_mgcg_cgcg_init));
  1304. radeon_program_register_sequence(rdev,
  1305. spectre_golden_registers,
  1306. (const u32)ARRAY_SIZE(spectre_golden_registers));
  1307. radeon_program_register_sequence(rdev,
  1308. spectre_golden_common_registers,
  1309. (const u32)ARRAY_SIZE(spectre_golden_common_registers));
  1310. radeon_program_register_sequence(rdev,
  1311. spectre_golden_spm_registers,
  1312. (const u32)ARRAY_SIZE(spectre_golden_spm_registers));
  1313. break;
  1314. default:
  1315. break;
  1316. }
  1317. }
  1318. /**
  1319. * cik_get_xclk - get the xclk
  1320. *
  1321. * @rdev: radeon_device pointer
  1322. *
  1323. * Returns the reference clock used by the gfx engine
  1324. * (CIK).
  1325. */
  1326. u32 cik_get_xclk(struct radeon_device *rdev)
  1327. {
  1328. u32 reference_clock = rdev->clock.spll.reference_freq;
  1329. if (rdev->flags & RADEON_IS_IGP) {
  1330. if (RREG32_SMC(GENERAL_PWRMGT) & GPU_COUNTER_CLK)
  1331. return reference_clock / 2;
  1332. } else {
  1333. if (RREG32_SMC(CG_CLKPIN_CNTL) & XTALIN_DIVIDE)
  1334. return reference_clock / 4;
  1335. }
  1336. return reference_clock;
  1337. }
  1338. /**
  1339. * cik_mm_rdoorbell - read a doorbell dword
  1340. *
  1341. * @rdev: radeon_device pointer
  1342. * @offset: byte offset into the aperture
  1343. *
  1344. * Returns the value in the doorbell aperture at the
  1345. * requested offset (CIK).
  1346. */
  1347. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset)
  1348. {
  1349. if (offset < rdev->doorbell.size) {
  1350. return readl(((void __iomem *)rdev->doorbell.ptr) + offset);
  1351. } else {
  1352. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", offset);
  1353. return 0;
  1354. }
  1355. }
  1356. /**
  1357. * cik_mm_wdoorbell - write a doorbell dword
  1358. *
  1359. * @rdev: radeon_device pointer
  1360. * @offset: byte offset into the aperture
  1361. * @v: value to write
  1362. *
  1363. * Writes @v to the doorbell aperture at the
  1364. * requested offset (CIK).
  1365. */
  1366. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v)
  1367. {
  1368. if (offset < rdev->doorbell.size) {
  1369. writel(v, ((void __iomem *)rdev->doorbell.ptr) + offset);
  1370. } else {
  1371. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", offset);
  1372. }
  1373. }
  1374. #define BONAIRE_IO_MC_REGS_SIZE 36
  1375. static const u32 bonaire_io_mc_regs[BONAIRE_IO_MC_REGS_SIZE][2] =
  1376. {
  1377. {0x00000070, 0x04400000},
  1378. {0x00000071, 0x80c01803},
  1379. {0x00000072, 0x00004004},
  1380. {0x00000073, 0x00000100},
  1381. {0x00000074, 0x00ff0000},
  1382. {0x00000075, 0x34000000},
  1383. {0x00000076, 0x08000014},
  1384. {0x00000077, 0x00cc08ec},
  1385. {0x00000078, 0x00000400},
  1386. {0x00000079, 0x00000000},
  1387. {0x0000007a, 0x04090000},
  1388. {0x0000007c, 0x00000000},
  1389. {0x0000007e, 0x4408a8e8},
  1390. {0x0000007f, 0x00000304},
  1391. {0x00000080, 0x00000000},
  1392. {0x00000082, 0x00000001},
  1393. {0x00000083, 0x00000002},
  1394. {0x00000084, 0xf3e4f400},
  1395. {0x00000085, 0x052024e3},
  1396. {0x00000087, 0x00000000},
  1397. {0x00000088, 0x01000000},
  1398. {0x0000008a, 0x1c0a0000},
  1399. {0x0000008b, 0xff010000},
  1400. {0x0000008d, 0xffffefff},
  1401. {0x0000008e, 0xfff3efff},
  1402. {0x0000008f, 0xfff3efbf},
  1403. {0x00000092, 0xf7ffffff},
  1404. {0x00000093, 0xffffff7f},
  1405. {0x00000095, 0x00101101},
  1406. {0x00000096, 0x00000fff},
  1407. {0x00000097, 0x00116fff},
  1408. {0x00000098, 0x60010000},
  1409. {0x00000099, 0x10010000},
  1410. {0x0000009a, 0x00006000},
  1411. {0x0000009b, 0x00001000},
  1412. {0x0000009f, 0x00b48000}
  1413. };
  1414. /**
  1415. * cik_srbm_select - select specific register instances
  1416. *
  1417. * @rdev: radeon_device pointer
  1418. * @me: selected ME (micro engine)
  1419. * @pipe: pipe
  1420. * @queue: queue
  1421. * @vmid: VMID
  1422. *
  1423. * Switches the currently active registers instances. Some
  1424. * registers are instanced per VMID, others are instanced per
  1425. * me/pipe/queue combination.
  1426. */
  1427. static void cik_srbm_select(struct radeon_device *rdev,
  1428. u32 me, u32 pipe, u32 queue, u32 vmid)
  1429. {
  1430. u32 srbm_gfx_cntl = (PIPEID(pipe & 0x3) |
  1431. MEID(me & 0x3) |
  1432. VMID(vmid & 0xf) |
  1433. QUEUEID(queue & 0x7));
  1434. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl);
  1435. }
  1436. /* ucode loading */
  1437. /**
  1438. * ci_mc_load_microcode - load MC ucode into the hw
  1439. *
  1440. * @rdev: radeon_device pointer
  1441. *
  1442. * Load the GDDR MC ucode into the hw (CIK).
  1443. * Returns 0 on success, error on failure.
  1444. */
  1445. static int ci_mc_load_microcode(struct radeon_device *rdev)
  1446. {
  1447. const __be32 *fw_data;
  1448. u32 running, blackout = 0;
  1449. u32 *io_mc_regs;
  1450. int i, ucode_size, regs_size;
  1451. if (!rdev->mc_fw)
  1452. return -EINVAL;
  1453. switch (rdev->family) {
  1454. case CHIP_BONAIRE:
  1455. default:
  1456. io_mc_regs = (u32 *)&bonaire_io_mc_regs;
  1457. ucode_size = CIK_MC_UCODE_SIZE;
  1458. regs_size = BONAIRE_IO_MC_REGS_SIZE;
  1459. break;
  1460. }
  1461. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  1462. if (running == 0) {
  1463. if (running) {
  1464. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1465. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  1466. }
  1467. /* reset the engine and set to writable */
  1468. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1469. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  1470. /* load mc io regs */
  1471. for (i = 0; i < regs_size; i++) {
  1472. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  1473. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  1474. }
  1475. /* load the MC ucode */
  1476. fw_data = (const __be32 *)rdev->mc_fw->data;
  1477. for (i = 0; i < ucode_size; i++)
  1478. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  1479. /* put the engine back into the active state */
  1480. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1481. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  1482. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  1483. /* wait for training to complete */
  1484. for (i = 0; i < rdev->usec_timeout; i++) {
  1485. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  1486. break;
  1487. udelay(1);
  1488. }
  1489. for (i = 0; i < rdev->usec_timeout; i++) {
  1490. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  1491. break;
  1492. udelay(1);
  1493. }
  1494. if (running)
  1495. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  1496. }
  1497. return 0;
  1498. }
  1499. /**
  1500. * cik_init_microcode - load ucode images from disk
  1501. *
  1502. * @rdev: radeon_device pointer
  1503. *
  1504. * Use the firmware interface to load the ucode images into
  1505. * the driver (not loaded into hw).
  1506. * Returns 0 on success, error on failure.
  1507. */
  1508. static int cik_init_microcode(struct radeon_device *rdev)
  1509. {
  1510. const char *chip_name;
  1511. size_t pfp_req_size, me_req_size, ce_req_size,
  1512. mec_req_size, rlc_req_size, mc_req_size,
  1513. sdma_req_size, smc_req_size;
  1514. char fw_name[30];
  1515. int err;
  1516. DRM_DEBUG("\n");
  1517. switch (rdev->family) {
  1518. case CHIP_BONAIRE:
  1519. chip_name = "BONAIRE";
  1520. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1521. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1522. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1523. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1524. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1525. mc_req_size = CIK_MC_UCODE_SIZE * 4;
  1526. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1527. smc_req_size = ALIGN(BONAIRE_SMC_UCODE_SIZE, 4);
  1528. break;
  1529. case CHIP_KAVERI:
  1530. chip_name = "KAVERI";
  1531. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1532. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1533. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1534. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1535. rlc_req_size = KV_RLC_UCODE_SIZE * 4;
  1536. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1537. break;
  1538. case CHIP_KABINI:
  1539. chip_name = "KABINI";
  1540. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1541. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1542. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1543. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1544. rlc_req_size = KB_RLC_UCODE_SIZE * 4;
  1545. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1546. break;
  1547. default: BUG();
  1548. }
  1549. DRM_INFO("Loading %s Microcode\n", chip_name);
  1550. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1551. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1552. if (err)
  1553. goto out;
  1554. if (rdev->pfp_fw->size != pfp_req_size) {
  1555. printk(KERN_ERR
  1556. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1557. rdev->pfp_fw->size, fw_name);
  1558. err = -EINVAL;
  1559. goto out;
  1560. }
  1561. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1562. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  1563. if (err)
  1564. goto out;
  1565. if (rdev->me_fw->size != me_req_size) {
  1566. printk(KERN_ERR
  1567. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1568. rdev->me_fw->size, fw_name);
  1569. err = -EINVAL;
  1570. }
  1571. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  1572. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  1573. if (err)
  1574. goto out;
  1575. if (rdev->ce_fw->size != ce_req_size) {
  1576. printk(KERN_ERR
  1577. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1578. rdev->ce_fw->size, fw_name);
  1579. err = -EINVAL;
  1580. }
  1581. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  1582. err = request_firmware(&rdev->mec_fw, fw_name, rdev->dev);
  1583. if (err)
  1584. goto out;
  1585. if (rdev->mec_fw->size != mec_req_size) {
  1586. printk(KERN_ERR
  1587. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1588. rdev->mec_fw->size, fw_name);
  1589. err = -EINVAL;
  1590. }
  1591. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  1592. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  1593. if (err)
  1594. goto out;
  1595. if (rdev->rlc_fw->size != rlc_req_size) {
  1596. printk(KERN_ERR
  1597. "cik_rlc: Bogus length %zu in firmware \"%s\"\n",
  1598. rdev->rlc_fw->size, fw_name);
  1599. err = -EINVAL;
  1600. }
  1601. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  1602. err = request_firmware(&rdev->sdma_fw, fw_name, rdev->dev);
  1603. if (err)
  1604. goto out;
  1605. if (rdev->sdma_fw->size != sdma_req_size) {
  1606. printk(KERN_ERR
  1607. "cik_sdma: Bogus length %zu in firmware \"%s\"\n",
  1608. rdev->sdma_fw->size, fw_name);
  1609. err = -EINVAL;
  1610. }
  1611. /* No SMC, MC ucode on APUs */
  1612. if (!(rdev->flags & RADEON_IS_IGP)) {
  1613. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  1614. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  1615. if (err)
  1616. goto out;
  1617. if (rdev->mc_fw->size != mc_req_size) {
  1618. printk(KERN_ERR
  1619. "cik_mc: Bogus length %zu in firmware \"%s\"\n",
  1620. rdev->mc_fw->size, fw_name);
  1621. err = -EINVAL;
  1622. }
  1623. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  1624. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  1625. if (err) {
  1626. printk(KERN_ERR
  1627. "smc: error loading firmware \"%s\"\n",
  1628. fw_name);
  1629. release_firmware(rdev->smc_fw);
  1630. rdev->smc_fw = NULL;
  1631. err = 0;
  1632. } else if (rdev->smc_fw->size != smc_req_size) {
  1633. printk(KERN_ERR
  1634. "cik_smc: Bogus length %zu in firmware \"%s\"\n",
  1635. rdev->smc_fw->size, fw_name);
  1636. err = -EINVAL;
  1637. }
  1638. }
  1639. out:
  1640. if (err) {
  1641. if (err != -EINVAL)
  1642. printk(KERN_ERR
  1643. "cik_cp: Failed to load firmware \"%s\"\n",
  1644. fw_name);
  1645. release_firmware(rdev->pfp_fw);
  1646. rdev->pfp_fw = NULL;
  1647. release_firmware(rdev->me_fw);
  1648. rdev->me_fw = NULL;
  1649. release_firmware(rdev->ce_fw);
  1650. rdev->ce_fw = NULL;
  1651. release_firmware(rdev->rlc_fw);
  1652. rdev->rlc_fw = NULL;
  1653. release_firmware(rdev->mc_fw);
  1654. rdev->mc_fw = NULL;
  1655. release_firmware(rdev->smc_fw);
  1656. rdev->smc_fw = NULL;
  1657. }
  1658. return err;
  1659. }
  1660. /*
  1661. * Core functions
  1662. */
  1663. /**
  1664. * cik_tiling_mode_table_init - init the hw tiling table
  1665. *
  1666. * @rdev: radeon_device pointer
  1667. *
  1668. * Starting with SI, the tiling setup is done globally in a
  1669. * set of 32 tiling modes. Rather than selecting each set of
  1670. * parameters per surface as on older asics, we just select
  1671. * which index in the tiling table we want to use, and the
  1672. * surface uses those parameters (CIK).
  1673. */
  1674. static void cik_tiling_mode_table_init(struct radeon_device *rdev)
  1675. {
  1676. const u32 num_tile_mode_states = 32;
  1677. const u32 num_secondary_tile_mode_states = 16;
  1678. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  1679. u32 num_pipe_configs;
  1680. u32 num_rbs = rdev->config.cik.max_backends_per_se *
  1681. rdev->config.cik.max_shader_engines;
  1682. switch (rdev->config.cik.mem_row_size_in_kb) {
  1683. case 1:
  1684. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  1685. break;
  1686. case 2:
  1687. default:
  1688. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  1689. break;
  1690. case 4:
  1691. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  1692. break;
  1693. }
  1694. num_pipe_configs = rdev->config.cik.max_tile_pipes;
  1695. if (num_pipe_configs > 8)
  1696. num_pipe_configs = 16;
  1697. if (num_pipe_configs == 16) {
  1698. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1699. switch (reg_offset) {
  1700. case 0:
  1701. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1702. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1703. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1704. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1705. break;
  1706. case 1:
  1707. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1708. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1709. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1710. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1711. break;
  1712. case 2:
  1713. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1714. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1715. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1716. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1717. break;
  1718. case 3:
  1719. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1720. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1721. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1722. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1723. break;
  1724. case 4:
  1725. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1726. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1727. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1728. TILE_SPLIT(split_equal_to_row_size));
  1729. break;
  1730. case 5:
  1731. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1732. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1733. break;
  1734. case 6:
  1735. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1736. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1737. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1738. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1739. break;
  1740. case 7:
  1741. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1742. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1743. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1744. TILE_SPLIT(split_equal_to_row_size));
  1745. break;
  1746. case 8:
  1747. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1748. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  1749. break;
  1750. case 9:
  1751. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1752. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1753. break;
  1754. case 10:
  1755. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1756. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1757. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1758. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1759. break;
  1760. case 11:
  1761. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1762. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1763. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  1764. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1765. break;
  1766. case 12:
  1767. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1768. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1769. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1770. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1771. break;
  1772. case 13:
  1773. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1774. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1775. break;
  1776. case 14:
  1777. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1778. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1779. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1780. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1781. break;
  1782. case 16:
  1783. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1784. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1785. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  1786. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1787. break;
  1788. case 17:
  1789. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1790. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1791. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1792. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1793. break;
  1794. case 27:
  1795. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1796. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1797. break;
  1798. case 28:
  1799. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1800. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1801. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1802. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1803. break;
  1804. case 29:
  1805. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1806. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1807. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  1808. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1809. break;
  1810. case 30:
  1811. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1812. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1813. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1814. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1815. break;
  1816. default:
  1817. gb_tile_moden = 0;
  1818. break;
  1819. }
  1820. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  1821. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1822. }
  1823. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1824. switch (reg_offset) {
  1825. case 0:
  1826. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1827. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1828. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1829. NUM_BANKS(ADDR_SURF_16_BANK));
  1830. break;
  1831. case 1:
  1832. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1833. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1834. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1835. NUM_BANKS(ADDR_SURF_16_BANK));
  1836. break;
  1837. case 2:
  1838. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1839. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1840. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1841. NUM_BANKS(ADDR_SURF_16_BANK));
  1842. break;
  1843. case 3:
  1844. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1845. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1846. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1847. NUM_BANKS(ADDR_SURF_16_BANK));
  1848. break;
  1849. case 4:
  1850. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1851. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1852. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1853. NUM_BANKS(ADDR_SURF_8_BANK));
  1854. break;
  1855. case 5:
  1856. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1857. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1858. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1859. NUM_BANKS(ADDR_SURF_4_BANK));
  1860. break;
  1861. case 6:
  1862. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1863. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1864. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1865. NUM_BANKS(ADDR_SURF_2_BANK));
  1866. break;
  1867. case 8:
  1868. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1869. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1870. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1871. NUM_BANKS(ADDR_SURF_16_BANK));
  1872. break;
  1873. case 9:
  1874. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1875. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1876. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1877. NUM_BANKS(ADDR_SURF_16_BANK));
  1878. break;
  1879. case 10:
  1880. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1881. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1882. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1883. NUM_BANKS(ADDR_SURF_16_BANK));
  1884. break;
  1885. case 11:
  1886. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1887. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1888. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1889. NUM_BANKS(ADDR_SURF_8_BANK));
  1890. break;
  1891. case 12:
  1892. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1893. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1894. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1895. NUM_BANKS(ADDR_SURF_4_BANK));
  1896. break;
  1897. case 13:
  1898. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1899. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1900. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1901. NUM_BANKS(ADDR_SURF_2_BANK));
  1902. break;
  1903. case 14:
  1904. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1905. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1906. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1907. NUM_BANKS(ADDR_SURF_2_BANK));
  1908. break;
  1909. default:
  1910. gb_tile_moden = 0;
  1911. break;
  1912. }
  1913. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1914. }
  1915. } else if (num_pipe_configs == 8) {
  1916. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1917. switch (reg_offset) {
  1918. case 0:
  1919. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1920. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1921. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1922. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1923. break;
  1924. case 1:
  1925. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1926. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1927. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1928. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1929. break;
  1930. case 2:
  1931. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1932. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1933. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1934. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1935. break;
  1936. case 3:
  1937. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1938. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1939. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1940. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1941. break;
  1942. case 4:
  1943. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1944. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1945. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1946. TILE_SPLIT(split_equal_to_row_size));
  1947. break;
  1948. case 5:
  1949. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1950. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1951. break;
  1952. case 6:
  1953. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1954. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1955. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1956. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1957. break;
  1958. case 7:
  1959. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1960. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1961. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1962. TILE_SPLIT(split_equal_to_row_size));
  1963. break;
  1964. case 8:
  1965. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1966. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  1967. break;
  1968. case 9:
  1969. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1970. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1971. break;
  1972. case 10:
  1973. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1974. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1975. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1976. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1977. break;
  1978. case 11:
  1979. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1980. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1981. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1982. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1983. break;
  1984. case 12:
  1985. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1986. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1987. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1988. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1989. break;
  1990. case 13:
  1991. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1992. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1993. break;
  1994. case 14:
  1995. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1996. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1997. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1998. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1999. break;
  2000. case 16:
  2001. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2002. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2003. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2004. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2005. break;
  2006. case 17:
  2007. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2008. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2009. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2010. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2011. break;
  2012. case 27:
  2013. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2014. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2015. break;
  2016. case 28:
  2017. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2018. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2019. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2020. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2021. break;
  2022. case 29:
  2023. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2024. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2025. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2026. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2027. break;
  2028. case 30:
  2029. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2030. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2031. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2032. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2033. break;
  2034. default:
  2035. gb_tile_moden = 0;
  2036. break;
  2037. }
  2038. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2039. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2040. }
  2041. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2042. switch (reg_offset) {
  2043. case 0:
  2044. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2045. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2046. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2047. NUM_BANKS(ADDR_SURF_16_BANK));
  2048. break;
  2049. case 1:
  2050. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2051. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2052. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2053. NUM_BANKS(ADDR_SURF_16_BANK));
  2054. break;
  2055. case 2:
  2056. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2057. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2058. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2059. NUM_BANKS(ADDR_SURF_16_BANK));
  2060. break;
  2061. case 3:
  2062. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2063. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2064. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2065. NUM_BANKS(ADDR_SURF_16_BANK));
  2066. break;
  2067. case 4:
  2068. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2069. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2070. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2071. NUM_BANKS(ADDR_SURF_8_BANK));
  2072. break;
  2073. case 5:
  2074. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2075. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2076. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2077. NUM_BANKS(ADDR_SURF_4_BANK));
  2078. break;
  2079. case 6:
  2080. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2081. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2082. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2083. NUM_BANKS(ADDR_SURF_2_BANK));
  2084. break;
  2085. case 8:
  2086. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2087. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2088. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2089. NUM_BANKS(ADDR_SURF_16_BANK));
  2090. break;
  2091. case 9:
  2092. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2093. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2094. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2095. NUM_BANKS(ADDR_SURF_16_BANK));
  2096. break;
  2097. case 10:
  2098. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2099. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2100. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2101. NUM_BANKS(ADDR_SURF_16_BANK));
  2102. break;
  2103. case 11:
  2104. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2105. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2106. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2107. NUM_BANKS(ADDR_SURF_16_BANK));
  2108. break;
  2109. case 12:
  2110. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2111. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2112. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2113. NUM_BANKS(ADDR_SURF_8_BANK));
  2114. break;
  2115. case 13:
  2116. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2117. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2118. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2119. NUM_BANKS(ADDR_SURF_4_BANK));
  2120. break;
  2121. case 14:
  2122. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2123. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2124. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2125. NUM_BANKS(ADDR_SURF_2_BANK));
  2126. break;
  2127. default:
  2128. gb_tile_moden = 0;
  2129. break;
  2130. }
  2131. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2132. }
  2133. } else if (num_pipe_configs == 4) {
  2134. if (num_rbs == 4) {
  2135. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2136. switch (reg_offset) {
  2137. case 0:
  2138. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2139. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2140. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2141. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2142. break;
  2143. case 1:
  2144. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2145. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2146. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2147. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2148. break;
  2149. case 2:
  2150. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2151. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2152. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2153. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2154. break;
  2155. case 3:
  2156. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2157. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2158. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2159. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2160. break;
  2161. case 4:
  2162. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2163. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2164. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2165. TILE_SPLIT(split_equal_to_row_size));
  2166. break;
  2167. case 5:
  2168. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2169. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2170. break;
  2171. case 6:
  2172. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2173. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2174. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2175. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2176. break;
  2177. case 7:
  2178. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2179. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2180. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2181. TILE_SPLIT(split_equal_to_row_size));
  2182. break;
  2183. case 8:
  2184. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2185. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2186. break;
  2187. case 9:
  2188. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2189. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2190. break;
  2191. case 10:
  2192. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2193. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2194. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2195. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2196. break;
  2197. case 11:
  2198. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2199. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2200. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2201. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2202. break;
  2203. case 12:
  2204. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2205. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2206. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2207. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2208. break;
  2209. case 13:
  2210. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2211. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2212. break;
  2213. case 14:
  2214. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2215. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2216. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2217. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2218. break;
  2219. case 16:
  2220. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2221. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2222. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2223. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2224. break;
  2225. case 17:
  2226. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2227. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2228. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2229. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2230. break;
  2231. case 27:
  2232. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2233. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2234. break;
  2235. case 28:
  2236. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2237. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2238. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2239. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2240. break;
  2241. case 29:
  2242. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2243. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2244. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2245. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2246. break;
  2247. case 30:
  2248. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2249. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2250. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2251. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2252. break;
  2253. default:
  2254. gb_tile_moden = 0;
  2255. break;
  2256. }
  2257. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2258. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2259. }
  2260. } else if (num_rbs < 4) {
  2261. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2262. switch (reg_offset) {
  2263. case 0:
  2264. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2265. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2266. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2267. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2268. break;
  2269. case 1:
  2270. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2271. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2272. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2273. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2274. break;
  2275. case 2:
  2276. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2277. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2278. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2279. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2280. break;
  2281. case 3:
  2282. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2283. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2284. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2285. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2286. break;
  2287. case 4:
  2288. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2289. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2290. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2291. TILE_SPLIT(split_equal_to_row_size));
  2292. break;
  2293. case 5:
  2294. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2295. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2296. break;
  2297. case 6:
  2298. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2299. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2300. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2301. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2302. break;
  2303. case 7:
  2304. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2305. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2306. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2307. TILE_SPLIT(split_equal_to_row_size));
  2308. break;
  2309. case 8:
  2310. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2311. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  2312. break;
  2313. case 9:
  2314. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2315. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2316. break;
  2317. case 10:
  2318. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2319. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2320. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2321. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2322. break;
  2323. case 11:
  2324. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2325. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2326. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2327. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2328. break;
  2329. case 12:
  2330. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2331. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2332. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2333. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2334. break;
  2335. case 13:
  2336. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2337. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2338. break;
  2339. case 14:
  2340. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2341. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2342. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2343. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2344. break;
  2345. case 16:
  2346. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2347. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2348. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2349. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2350. break;
  2351. case 17:
  2352. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2353. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2354. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2355. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2356. break;
  2357. case 27:
  2358. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2359. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2360. break;
  2361. case 28:
  2362. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2363. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2364. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2365. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2366. break;
  2367. case 29:
  2368. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2369. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2370. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2371. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2372. break;
  2373. case 30:
  2374. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2375. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2376. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2377. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2378. break;
  2379. default:
  2380. gb_tile_moden = 0;
  2381. break;
  2382. }
  2383. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2384. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2385. }
  2386. }
  2387. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2388. switch (reg_offset) {
  2389. case 0:
  2390. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2391. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2392. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2393. NUM_BANKS(ADDR_SURF_16_BANK));
  2394. break;
  2395. case 1:
  2396. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2397. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2398. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2399. NUM_BANKS(ADDR_SURF_16_BANK));
  2400. break;
  2401. case 2:
  2402. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2403. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2404. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2405. NUM_BANKS(ADDR_SURF_16_BANK));
  2406. break;
  2407. case 3:
  2408. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2409. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2410. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2411. NUM_BANKS(ADDR_SURF_16_BANK));
  2412. break;
  2413. case 4:
  2414. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2415. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2416. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2417. NUM_BANKS(ADDR_SURF_16_BANK));
  2418. break;
  2419. case 5:
  2420. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2421. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2422. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2423. NUM_BANKS(ADDR_SURF_8_BANK));
  2424. break;
  2425. case 6:
  2426. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2427. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2428. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2429. NUM_BANKS(ADDR_SURF_4_BANK));
  2430. break;
  2431. case 8:
  2432. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2433. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2434. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2435. NUM_BANKS(ADDR_SURF_16_BANK));
  2436. break;
  2437. case 9:
  2438. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2439. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2440. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2441. NUM_BANKS(ADDR_SURF_16_BANK));
  2442. break;
  2443. case 10:
  2444. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2445. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2446. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2447. NUM_BANKS(ADDR_SURF_16_BANK));
  2448. break;
  2449. case 11:
  2450. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2451. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2452. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2453. NUM_BANKS(ADDR_SURF_16_BANK));
  2454. break;
  2455. case 12:
  2456. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2457. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2458. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2459. NUM_BANKS(ADDR_SURF_16_BANK));
  2460. break;
  2461. case 13:
  2462. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2463. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2464. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2465. NUM_BANKS(ADDR_SURF_8_BANK));
  2466. break;
  2467. case 14:
  2468. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2469. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2470. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2471. NUM_BANKS(ADDR_SURF_4_BANK));
  2472. break;
  2473. default:
  2474. gb_tile_moden = 0;
  2475. break;
  2476. }
  2477. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2478. }
  2479. } else if (num_pipe_configs == 2) {
  2480. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2481. switch (reg_offset) {
  2482. case 0:
  2483. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2484. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2485. PIPE_CONFIG(ADDR_SURF_P2) |
  2486. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2487. break;
  2488. case 1:
  2489. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2490. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2491. PIPE_CONFIG(ADDR_SURF_P2) |
  2492. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2493. break;
  2494. case 2:
  2495. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2496. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2497. PIPE_CONFIG(ADDR_SURF_P2) |
  2498. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2499. break;
  2500. case 3:
  2501. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2502. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2503. PIPE_CONFIG(ADDR_SURF_P2) |
  2504. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2505. break;
  2506. case 4:
  2507. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2508. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2509. PIPE_CONFIG(ADDR_SURF_P2) |
  2510. TILE_SPLIT(split_equal_to_row_size));
  2511. break;
  2512. case 5:
  2513. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2514. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2515. break;
  2516. case 6:
  2517. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2518. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2519. PIPE_CONFIG(ADDR_SURF_P2) |
  2520. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2521. break;
  2522. case 7:
  2523. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2524. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2525. PIPE_CONFIG(ADDR_SURF_P2) |
  2526. TILE_SPLIT(split_equal_to_row_size));
  2527. break;
  2528. case 8:
  2529. gb_tile_moden = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
  2530. break;
  2531. case 9:
  2532. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2533. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2534. break;
  2535. case 10:
  2536. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2537. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2538. PIPE_CONFIG(ADDR_SURF_P2) |
  2539. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2540. break;
  2541. case 11:
  2542. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2543. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2544. PIPE_CONFIG(ADDR_SURF_P2) |
  2545. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2546. break;
  2547. case 12:
  2548. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2549. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2550. PIPE_CONFIG(ADDR_SURF_P2) |
  2551. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2552. break;
  2553. case 13:
  2554. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2555. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2556. break;
  2557. case 14:
  2558. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2559. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2560. PIPE_CONFIG(ADDR_SURF_P2) |
  2561. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2562. break;
  2563. case 16:
  2564. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2565. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2566. PIPE_CONFIG(ADDR_SURF_P2) |
  2567. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2568. break;
  2569. case 17:
  2570. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2571. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2572. PIPE_CONFIG(ADDR_SURF_P2) |
  2573. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2574. break;
  2575. case 27:
  2576. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2577. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2578. break;
  2579. case 28:
  2580. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2581. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2582. PIPE_CONFIG(ADDR_SURF_P2) |
  2583. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2584. break;
  2585. case 29:
  2586. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2587. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2588. PIPE_CONFIG(ADDR_SURF_P2) |
  2589. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2590. break;
  2591. case 30:
  2592. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2593. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2594. PIPE_CONFIG(ADDR_SURF_P2) |
  2595. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2596. break;
  2597. default:
  2598. gb_tile_moden = 0;
  2599. break;
  2600. }
  2601. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2602. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2603. }
  2604. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2605. switch (reg_offset) {
  2606. case 0:
  2607. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2608. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2609. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2610. NUM_BANKS(ADDR_SURF_16_BANK));
  2611. break;
  2612. case 1:
  2613. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2614. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2615. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2616. NUM_BANKS(ADDR_SURF_16_BANK));
  2617. break;
  2618. case 2:
  2619. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2620. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2621. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2622. NUM_BANKS(ADDR_SURF_16_BANK));
  2623. break;
  2624. case 3:
  2625. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2626. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2627. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2628. NUM_BANKS(ADDR_SURF_16_BANK));
  2629. break;
  2630. case 4:
  2631. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2632. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2633. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2634. NUM_BANKS(ADDR_SURF_16_BANK));
  2635. break;
  2636. case 5:
  2637. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2638. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2639. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2640. NUM_BANKS(ADDR_SURF_16_BANK));
  2641. break;
  2642. case 6:
  2643. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2644. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2645. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2646. NUM_BANKS(ADDR_SURF_8_BANK));
  2647. break;
  2648. case 8:
  2649. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2650. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2651. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2652. NUM_BANKS(ADDR_SURF_16_BANK));
  2653. break;
  2654. case 9:
  2655. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2656. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2657. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2658. NUM_BANKS(ADDR_SURF_16_BANK));
  2659. break;
  2660. case 10:
  2661. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2662. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2663. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2664. NUM_BANKS(ADDR_SURF_16_BANK));
  2665. break;
  2666. case 11:
  2667. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2668. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2669. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2670. NUM_BANKS(ADDR_SURF_16_BANK));
  2671. break;
  2672. case 12:
  2673. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2674. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2675. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2676. NUM_BANKS(ADDR_SURF_16_BANK));
  2677. break;
  2678. case 13:
  2679. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2680. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2681. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2682. NUM_BANKS(ADDR_SURF_16_BANK));
  2683. break;
  2684. case 14:
  2685. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2686. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2687. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2688. NUM_BANKS(ADDR_SURF_8_BANK));
  2689. break;
  2690. default:
  2691. gb_tile_moden = 0;
  2692. break;
  2693. }
  2694. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2695. }
  2696. } else
  2697. DRM_ERROR("unknown num pipe config: 0x%x\n", num_pipe_configs);
  2698. }
  2699. /**
  2700. * cik_select_se_sh - select which SE, SH to address
  2701. *
  2702. * @rdev: radeon_device pointer
  2703. * @se_num: shader engine to address
  2704. * @sh_num: sh block to address
  2705. *
  2706. * Select which SE, SH combinations to address. Certain
  2707. * registers are instanced per SE or SH. 0xffffffff means
  2708. * broadcast to all SEs or SHs (CIK).
  2709. */
  2710. static void cik_select_se_sh(struct radeon_device *rdev,
  2711. u32 se_num, u32 sh_num)
  2712. {
  2713. u32 data = INSTANCE_BROADCAST_WRITES;
  2714. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  2715. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  2716. else if (se_num == 0xffffffff)
  2717. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  2718. else if (sh_num == 0xffffffff)
  2719. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  2720. else
  2721. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  2722. WREG32(GRBM_GFX_INDEX, data);
  2723. }
  2724. /**
  2725. * cik_create_bitmask - create a bitmask
  2726. *
  2727. * @bit_width: length of the mask
  2728. *
  2729. * create a variable length bit mask (CIK).
  2730. * Returns the bitmask.
  2731. */
  2732. static u32 cik_create_bitmask(u32 bit_width)
  2733. {
  2734. u32 i, mask = 0;
  2735. for (i = 0; i < bit_width; i++) {
  2736. mask <<= 1;
  2737. mask |= 1;
  2738. }
  2739. return mask;
  2740. }
  2741. /**
  2742. * cik_select_se_sh - select which SE, SH to address
  2743. *
  2744. * @rdev: radeon_device pointer
  2745. * @max_rb_num: max RBs (render backends) for the asic
  2746. * @se_num: number of SEs (shader engines) for the asic
  2747. * @sh_per_se: number of SH blocks per SE for the asic
  2748. *
  2749. * Calculates the bitmask of disabled RBs (CIK).
  2750. * Returns the disabled RB bitmask.
  2751. */
  2752. static u32 cik_get_rb_disabled(struct radeon_device *rdev,
  2753. u32 max_rb_num, u32 se_num,
  2754. u32 sh_per_se)
  2755. {
  2756. u32 data, mask;
  2757. data = RREG32(CC_RB_BACKEND_DISABLE);
  2758. if (data & 1)
  2759. data &= BACKEND_DISABLE_MASK;
  2760. else
  2761. data = 0;
  2762. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  2763. data >>= BACKEND_DISABLE_SHIFT;
  2764. mask = cik_create_bitmask(max_rb_num / se_num / sh_per_se);
  2765. return data & mask;
  2766. }
  2767. /**
  2768. * cik_setup_rb - setup the RBs on the asic
  2769. *
  2770. * @rdev: radeon_device pointer
  2771. * @se_num: number of SEs (shader engines) for the asic
  2772. * @sh_per_se: number of SH blocks per SE for the asic
  2773. * @max_rb_num: max RBs (render backends) for the asic
  2774. *
  2775. * Configures per-SE/SH RB registers (CIK).
  2776. */
  2777. static void cik_setup_rb(struct radeon_device *rdev,
  2778. u32 se_num, u32 sh_per_se,
  2779. u32 max_rb_num)
  2780. {
  2781. int i, j;
  2782. u32 data, mask;
  2783. u32 disabled_rbs = 0;
  2784. u32 enabled_rbs = 0;
  2785. for (i = 0; i < se_num; i++) {
  2786. for (j = 0; j < sh_per_se; j++) {
  2787. cik_select_se_sh(rdev, i, j);
  2788. data = cik_get_rb_disabled(rdev, max_rb_num, se_num, sh_per_se);
  2789. disabled_rbs |= data << ((i * sh_per_se + j) * CIK_RB_BITMAP_WIDTH_PER_SH);
  2790. }
  2791. }
  2792. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2793. mask = 1;
  2794. for (i = 0; i < max_rb_num; i++) {
  2795. if (!(disabled_rbs & mask))
  2796. enabled_rbs |= mask;
  2797. mask <<= 1;
  2798. }
  2799. for (i = 0; i < se_num; i++) {
  2800. cik_select_se_sh(rdev, i, 0xffffffff);
  2801. data = 0;
  2802. for (j = 0; j < sh_per_se; j++) {
  2803. switch (enabled_rbs & 3) {
  2804. case 1:
  2805. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  2806. break;
  2807. case 2:
  2808. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  2809. break;
  2810. case 3:
  2811. default:
  2812. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  2813. break;
  2814. }
  2815. enabled_rbs >>= 2;
  2816. }
  2817. WREG32(PA_SC_RASTER_CONFIG, data);
  2818. }
  2819. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2820. }
  2821. /**
  2822. * cik_gpu_init - setup the 3D engine
  2823. *
  2824. * @rdev: radeon_device pointer
  2825. *
  2826. * Configures the 3D engine and tiling configuration
  2827. * registers so that the 3D engine is usable.
  2828. */
  2829. static void cik_gpu_init(struct radeon_device *rdev)
  2830. {
  2831. u32 gb_addr_config = RREG32(GB_ADDR_CONFIG);
  2832. u32 mc_shared_chmap, mc_arb_ramcfg;
  2833. u32 hdp_host_path_cntl;
  2834. u32 tmp;
  2835. int i, j;
  2836. switch (rdev->family) {
  2837. case CHIP_BONAIRE:
  2838. rdev->config.cik.max_shader_engines = 2;
  2839. rdev->config.cik.max_tile_pipes = 4;
  2840. rdev->config.cik.max_cu_per_sh = 7;
  2841. rdev->config.cik.max_sh_per_se = 1;
  2842. rdev->config.cik.max_backends_per_se = 2;
  2843. rdev->config.cik.max_texture_channel_caches = 4;
  2844. rdev->config.cik.max_gprs = 256;
  2845. rdev->config.cik.max_gs_threads = 32;
  2846. rdev->config.cik.max_hw_contexts = 8;
  2847. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  2848. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  2849. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  2850. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  2851. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  2852. break;
  2853. case CHIP_HAWAII:
  2854. rdev->config.cik.max_shader_engines = 4;
  2855. rdev->config.cik.max_tile_pipes = 16;
  2856. rdev->config.cik.max_cu_per_sh = 11;
  2857. rdev->config.cik.max_sh_per_se = 1;
  2858. rdev->config.cik.max_backends_per_se = 4;
  2859. rdev->config.cik.max_texture_channel_caches = 16;
  2860. rdev->config.cik.max_gprs = 256;
  2861. rdev->config.cik.max_gs_threads = 32;
  2862. rdev->config.cik.max_hw_contexts = 8;
  2863. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  2864. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  2865. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  2866. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  2867. gb_addr_config = HAWAII_GB_ADDR_CONFIG_GOLDEN;
  2868. break;
  2869. case CHIP_KAVERI:
  2870. rdev->config.cik.max_shader_engines = 1;
  2871. rdev->config.cik.max_tile_pipes = 4;
  2872. if ((rdev->pdev->device == 0x1304) ||
  2873. (rdev->pdev->device == 0x1305) ||
  2874. (rdev->pdev->device == 0x130C) ||
  2875. (rdev->pdev->device == 0x130F) ||
  2876. (rdev->pdev->device == 0x1310) ||
  2877. (rdev->pdev->device == 0x1311) ||
  2878. (rdev->pdev->device == 0x131C)) {
  2879. rdev->config.cik.max_cu_per_sh = 8;
  2880. rdev->config.cik.max_backends_per_se = 2;
  2881. } else if ((rdev->pdev->device == 0x1309) ||
  2882. (rdev->pdev->device == 0x130A) ||
  2883. (rdev->pdev->device == 0x130D) ||
  2884. (rdev->pdev->device == 0x1313) ||
  2885. (rdev->pdev->device == 0x131D)) {
  2886. rdev->config.cik.max_cu_per_sh = 6;
  2887. rdev->config.cik.max_backends_per_se = 2;
  2888. } else if ((rdev->pdev->device == 0x1306) ||
  2889. (rdev->pdev->device == 0x1307) ||
  2890. (rdev->pdev->device == 0x130B) ||
  2891. (rdev->pdev->device == 0x130E) ||
  2892. (rdev->pdev->device == 0x1315) ||
  2893. (rdev->pdev->device == 0x131B)) {
  2894. rdev->config.cik.max_cu_per_sh = 4;
  2895. rdev->config.cik.max_backends_per_se = 1;
  2896. } else {
  2897. rdev->config.cik.max_cu_per_sh = 3;
  2898. rdev->config.cik.max_backends_per_se = 1;
  2899. }
  2900. rdev->config.cik.max_sh_per_se = 1;
  2901. rdev->config.cik.max_texture_channel_caches = 4;
  2902. rdev->config.cik.max_gprs = 256;
  2903. rdev->config.cik.max_gs_threads = 16;
  2904. rdev->config.cik.max_hw_contexts = 8;
  2905. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  2906. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  2907. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  2908. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  2909. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  2910. break;
  2911. case CHIP_KABINI:
  2912. default:
  2913. rdev->config.cik.max_shader_engines = 1;
  2914. rdev->config.cik.max_tile_pipes = 2;
  2915. rdev->config.cik.max_cu_per_sh = 2;
  2916. rdev->config.cik.max_sh_per_se = 1;
  2917. rdev->config.cik.max_backends_per_se = 1;
  2918. rdev->config.cik.max_texture_channel_caches = 2;
  2919. rdev->config.cik.max_gprs = 256;
  2920. rdev->config.cik.max_gs_threads = 16;
  2921. rdev->config.cik.max_hw_contexts = 8;
  2922. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  2923. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  2924. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  2925. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  2926. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  2927. break;
  2928. }
  2929. /* Initialize HDP */
  2930. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  2931. WREG32((0x2c14 + j), 0x00000000);
  2932. WREG32((0x2c18 + j), 0x00000000);
  2933. WREG32((0x2c1c + j), 0x00000000);
  2934. WREG32((0x2c20 + j), 0x00000000);
  2935. WREG32((0x2c24 + j), 0x00000000);
  2936. }
  2937. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  2938. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  2939. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  2940. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  2941. rdev->config.cik.num_tile_pipes = rdev->config.cik.max_tile_pipes;
  2942. rdev->config.cik.mem_max_burst_length_bytes = 256;
  2943. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  2944. rdev->config.cik.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  2945. if (rdev->config.cik.mem_row_size_in_kb > 4)
  2946. rdev->config.cik.mem_row_size_in_kb = 4;
  2947. /* XXX use MC settings? */
  2948. rdev->config.cik.shader_engine_tile_size = 32;
  2949. rdev->config.cik.num_gpus = 1;
  2950. rdev->config.cik.multi_gpu_tile_size = 64;
  2951. /* fix up row size */
  2952. gb_addr_config &= ~ROW_SIZE_MASK;
  2953. switch (rdev->config.cik.mem_row_size_in_kb) {
  2954. case 1:
  2955. default:
  2956. gb_addr_config |= ROW_SIZE(0);
  2957. break;
  2958. case 2:
  2959. gb_addr_config |= ROW_SIZE(1);
  2960. break;
  2961. case 4:
  2962. gb_addr_config |= ROW_SIZE(2);
  2963. break;
  2964. }
  2965. /* setup tiling info dword. gb_addr_config is not adequate since it does
  2966. * not have bank info, so create a custom tiling dword.
  2967. * bits 3:0 num_pipes
  2968. * bits 7:4 num_banks
  2969. * bits 11:8 group_size
  2970. * bits 15:12 row_size
  2971. */
  2972. rdev->config.cik.tile_config = 0;
  2973. switch (rdev->config.cik.num_tile_pipes) {
  2974. case 1:
  2975. rdev->config.cik.tile_config |= (0 << 0);
  2976. break;
  2977. case 2:
  2978. rdev->config.cik.tile_config |= (1 << 0);
  2979. break;
  2980. case 4:
  2981. rdev->config.cik.tile_config |= (2 << 0);
  2982. break;
  2983. case 8:
  2984. default:
  2985. /* XXX what about 12? */
  2986. rdev->config.cik.tile_config |= (3 << 0);
  2987. break;
  2988. }
  2989. rdev->config.cik.tile_config |=
  2990. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  2991. rdev->config.cik.tile_config |=
  2992. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  2993. rdev->config.cik.tile_config |=
  2994. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  2995. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  2996. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  2997. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  2998. WREG32(SDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET, gb_addr_config & 0x70);
  2999. WREG32(SDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET, gb_addr_config & 0x70);
  3000. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  3001. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  3002. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  3003. cik_tiling_mode_table_init(rdev);
  3004. cik_setup_rb(rdev, rdev->config.cik.max_shader_engines,
  3005. rdev->config.cik.max_sh_per_se,
  3006. rdev->config.cik.max_backends_per_se);
  3007. /* set HW defaults for 3D engine */
  3008. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  3009. WREG32(SX_DEBUG_1, 0x20);
  3010. WREG32(TA_CNTL_AUX, 0x00010000);
  3011. tmp = RREG32(SPI_CONFIG_CNTL);
  3012. tmp |= 0x03000000;
  3013. WREG32(SPI_CONFIG_CNTL, tmp);
  3014. WREG32(SQ_CONFIG, 1);
  3015. WREG32(DB_DEBUG, 0);
  3016. tmp = RREG32(DB_DEBUG2) & ~0xf00fffff;
  3017. tmp |= 0x00000400;
  3018. WREG32(DB_DEBUG2, tmp);
  3019. tmp = RREG32(DB_DEBUG3) & ~0x0002021c;
  3020. tmp |= 0x00020200;
  3021. WREG32(DB_DEBUG3, tmp);
  3022. tmp = RREG32(CB_HW_CONTROL) & ~0x00010000;
  3023. tmp |= 0x00018208;
  3024. WREG32(CB_HW_CONTROL, tmp);
  3025. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  3026. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_frontend) |
  3027. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_backend) |
  3028. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cik.sc_hiz_tile_fifo_size) |
  3029. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cik.sc_earlyz_tile_fifo_size)));
  3030. WREG32(VGT_NUM_INSTANCES, 1);
  3031. WREG32(CP_PERFMON_CNTL, 0);
  3032. WREG32(SQ_CONFIG, 0);
  3033. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  3034. FORCE_EOV_MAX_REZ_CNT(255)));
  3035. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  3036. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  3037. WREG32(VGT_GS_VERTEX_REUSE, 16);
  3038. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  3039. tmp = RREG32(HDP_MISC_CNTL);
  3040. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  3041. WREG32(HDP_MISC_CNTL, tmp);
  3042. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  3043. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  3044. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  3045. WREG32(PA_SC_ENHANCE, ENABLE_PA_SC_OUT_OF_ORDER);
  3046. udelay(50);
  3047. }
  3048. /*
  3049. * GPU scratch registers helpers function.
  3050. */
  3051. /**
  3052. * cik_scratch_init - setup driver info for CP scratch regs
  3053. *
  3054. * @rdev: radeon_device pointer
  3055. *
  3056. * Set up the number and offset of the CP scratch registers.
  3057. * NOTE: use of CP scratch registers is a legacy inferface and
  3058. * is not used by default on newer asics (r6xx+). On newer asics,
  3059. * memory buffers are used for fences rather than scratch regs.
  3060. */
  3061. static void cik_scratch_init(struct radeon_device *rdev)
  3062. {
  3063. int i;
  3064. rdev->scratch.num_reg = 7;
  3065. rdev->scratch.reg_base = SCRATCH_REG0;
  3066. for (i = 0; i < rdev->scratch.num_reg; i++) {
  3067. rdev->scratch.free[i] = true;
  3068. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  3069. }
  3070. }
  3071. /**
  3072. * cik_ring_test - basic gfx ring test
  3073. *
  3074. * @rdev: radeon_device pointer
  3075. * @ring: radeon_ring structure holding ring information
  3076. *
  3077. * Allocate a scratch register and write to it using the gfx ring (CIK).
  3078. * Provides a basic gfx ring test to verify that the ring is working.
  3079. * Used by cik_cp_gfx_resume();
  3080. * Returns 0 on success, error on failure.
  3081. */
  3082. int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3083. {
  3084. uint32_t scratch;
  3085. uint32_t tmp = 0;
  3086. unsigned i;
  3087. int r;
  3088. r = radeon_scratch_get(rdev, &scratch);
  3089. if (r) {
  3090. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3091. return r;
  3092. }
  3093. WREG32(scratch, 0xCAFEDEAD);
  3094. r = radeon_ring_lock(rdev, ring, 3);
  3095. if (r) {
  3096. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  3097. radeon_scratch_free(rdev, scratch);
  3098. return r;
  3099. }
  3100. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  3101. radeon_ring_write(ring, ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2));
  3102. radeon_ring_write(ring, 0xDEADBEEF);
  3103. radeon_ring_unlock_commit(rdev, ring);
  3104. for (i = 0; i < rdev->usec_timeout; i++) {
  3105. tmp = RREG32(scratch);
  3106. if (tmp == 0xDEADBEEF)
  3107. break;
  3108. DRM_UDELAY(1);
  3109. }
  3110. if (i < rdev->usec_timeout) {
  3111. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  3112. } else {
  3113. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  3114. ring->idx, scratch, tmp);
  3115. r = -EINVAL;
  3116. }
  3117. radeon_scratch_free(rdev, scratch);
  3118. return r;
  3119. }
  3120. /**
  3121. * cik_fence_gfx_ring_emit - emit a fence on the gfx ring
  3122. *
  3123. * @rdev: radeon_device pointer
  3124. * @fence: radeon fence object
  3125. *
  3126. * Emits a fence sequnce number on the gfx ring and flushes
  3127. * GPU caches.
  3128. */
  3129. void cik_fence_gfx_ring_emit(struct radeon_device *rdev,
  3130. struct radeon_fence *fence)
  3131. {
  3132. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3133. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3134. /* EVENT_WRITE_EOP - flush caches, send int */
  3135. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3136. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3137. EOP_TC_ACTION_EN |
  3138. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3139. EVENT_INDEX(5)));
  3140. radeon_ring_write(ring, addr & 0xfffffffc);
  3141. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | DATA_SEL(1) | INT_SEL(2));
  3142. radeon_ring_write(ring, fence->seq);
  3143. radeon_ring_write(ring, 0);
  3144. /* HDP flush */
  3145. /* We should be using the new WAIT_REG_MEM special op packet here
  3146. * but it causes the CP to hang
  3147. */
  3148. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3149. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3150. WRITE_DATA_DST_SEL(0)));
  3151. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  3152. radeon_ring_write(ring, 0);
  3153. radeon_ring_write(ring, 0);
  3154. }
  3155. /**
  3156. * cik_fence_compute_ring_emit - emit a fence on the compute ring
  3157. *
  3158. * @rdev: radeon_device pointer
  3159. * @fence: radeon fence object
  3160. *
  3161. * Emits a fence sequnce number on the compute ring and flushes
  3162. * GPU caches.
  3163. */
  3164. void cik_fence_compute_ring_emit(struct radeon_device *rdev,
  3165. struct radeon_fence *fence)
  3166. {
  3167. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3168. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3169. /* RELEASE_MEM - flush caches, send int */
  3170. radeon_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  3171. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3172. EOP_TC_ACTION_EN |
  3173. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3174. EVENT_INDEX(5)));
  3175. radeon_ring_write(ring, DATA_SEL(1) | INT_SEL(2));
  3176. radeon_ring_write(ring, addr & 0xfffffffc);
  3177. radeon_ring_write(ring, upper_32_bits(addr));
  3178. radeon_ring_write(ring, fence->seq);
  3179. radeon_ring_write(ring, 0);
  3180. /* HDP flush */
  3181. /* We should be using the new WAIT_REG_MEM special op packet here
  3182. * but it causes the CP to hang
  3183. */
  3184. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3185. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3186. WRITE_DATA_DST_SEL(0)));
  3187. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  3188. radeon_ring_write(ring, 0);
  3189. radeon_ring_write(ring, 0);
  3190. }
  3191. void cik_semaphore_ring_emit(struct radeon_device *rdev,
  3192. struct radeon_ring *ring,
  3193. struct radeon_semaphore *semaphore,
  3194. bool emit_wait)
  3195. {
  3196. uint64_t addr = semaphore->gpu_addr;
  3197. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  3198. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  3199. radeon_ring_write(ring, addr & 0xffffffff);
  3200. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  3201. }
  3202. /**
  3203. * cik_copy_cpdma - copy pages using the CP DMA engine
  3204. *
  3205. * @rdev: radeon_device pointer
  3206. * @src_offset: src GPU address
  3207. * @dst_offset: dst GPU address
  3208. * @num_gpu_pages: number of GPU pages to xfer
  3209. * @fence: radeon fence object
  3210. *
  3211. * Copy GPU paging using the CP DMA engine (CIK+).
  3212. * Used by the radeon ttm implementation to move pages if
  3213. * registered as the asic copy callback.
  3214. */
  3215. int cik_copy_cpdma(struct radeon_device *rdev,
  3216. uint64_t src_offset, uint64_t dst_offset,
  3217. unsigned num_gpu_pages,
  3218. struct radeon_fence **fence)
  3219. {
  3220. struct radeon_semaphore *sem = NULL;
  3221. int ring_index = rdev->asic->copy.blit_ring_index;
  3222. struct radeon_ring *ring = &rdev->ring[ring_index];
  3223. u32 size_in_bytes, cur_size_in_bytes, control;
  3224. int i, num_loops;
  3225. int r = 0;
  3226. r = radeon_semaphore_create(rdev, &sem);
  3227. if (r) {
  3228. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3229. return r;
  3230. }
  3231. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  3232. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  3233. r = radeon_ring_lock(rdev, ring, num_loops * 7 + 18);
  3234. if (r) {
  3235. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3236. radeon_semaphore_free(rdev, &sem, NULL);
  3237. return r;
  3238. }
  3239. if (radeon_fence_need_sync(*fence, ring->idx)) {
  3240. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  3241. ring->idx);
  3242. radeon_fence_note_sync(*fence, ring->idx);
  3243. } else {
  3244. radeon_semaphore_free(rdev, &sem, NULL);
  3245. }
  3246. for (i = 0; i < num_loops; i++) {
  3247. cur_size_in_bytes = size_in_bytes;
  3248. if (cur_size_in_bytes > 0x1fffff)
  3249. cur_size_in_bytes = 0x1fffff;
  3250. size_in_bytes -= cur_size_in_bytes;
  3251. control = 0;
  3252. if (size_in_bytes == 0)
  3253. control |= PACKET3_DMA_DATA_CP_SYNC;
  3254. radeon_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  3255. radeon_ring_write(ring, control);
  3256. radeon_ring_write(ring, lower_32_bits(src_offset));
  3257. radeon_ring_write(ring, upper_32_bits(src_offset));
  3258. radeon_ring_write(ring, lower_32_bits(dst_offset));
  3259. radeon_ring_write(ring, upper_32_bits(dst_offset));
  3260. radeon_ring_write(ring, cur_size_in_bytes);
  3261. src_offset += cur_size_in_bytes;
  3262. dst_offset += cur_size_in_bytes;
  3263. }
  3264. r = radeon_fence_emit(rdev, fence, ring->idx);
  3265. if (r) {
  3266. radeon_ring_unlock_undo(rdev, ring);
  3267. return r;
  3268. }
  3269. radeon_ring_unlock_commit(rdev, ring);
  3270. radeon_semaphore_free(rdev, &sem, *fence);
  3271. return r;
  3272. }
  3273. /*
  3274. * IB stuff
  3275. */
  3276. /**
  3277. * cik_ring_ib_execute - emit an IB (Indirect Buffer) on the gfx ring
  3278. *
  3279. * @rdev: radeon_device pointer
  3280. * @ib: radeon indirect buffer object
  3281. *
  3282. * Emits an DE (drawing engine) or CE (constant engine) IB
  3283. * on the gfx ring. IBs are usually generated by userspace
  3284. * acceleration drivers and submitted to the kernel for
  3285. * sheduling on the ring. This function schedules the IB
  3286. * on the gfx ring for execution by the GPU.
  3287. */
  3288. void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3289. {
  3290. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3291. u32 header, control = INDIRECT_BUFFER_VALID;
  3292. if (ib->is_const_ib) {
  3293. /* set switch buffer packet before const IB */
  3294. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3295. radeon_ring_write(ring, 0);
  3296. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3297. } else {
  3298. u32 next_rptr;
  3299. if (ring->rptr_save_reg) {
  3300. next_rptr = ring->wptr + 3 + 4;
  3301. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  3302. radeon_ring_write(ring, ((ring->rptr_save_reg -
  3303. PACKET3_SET_UCONFIG_REG_START) >> 2));
  3304. radeon_ring_write(ring, next_rptr);
  3305. } else if (rdev->wb.enabled) {
  3306. next_rptr = ring->wptr + 5 + 4;
  3307. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3308. radeon_ring_write(ring, WRITE_DATA_DST_SEL(1));
  3309. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3310. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3311. radeon_ring_write(ring, next_rptr);
  3312. }
  3313. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3314. }
  3315. control |= ib->length_dw |
  3316. (ib->vm ? (ib->vm->id << 24) : 0);
  3317. radeon_ring_write(ring, header);
  3318. radeon_ring_write(ring,
  3319. #ifdef __BIG_ENDIAN
  3320. (2 << 0) |
  3321. #endif
  3322. (ib->gpu_addr & 0xFFFFFFFC));
  3323. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3324. radeon_ring_write(ring, control);
  3325. }
  3326. /**
  3327. * cik_ib_test - basic gfx ring IB test
  3328. *
  3329. * @rdev: radeon_device pointer
  3330. * @ring: radeon_ring structure holding ring information
  3331. *
  3332. * Allocate an IB and execute it on the gfx ring (CIK).
  3333. * Provides a basic gfx ring test to verify that IBs are working.
  3334. * Returns 0 on success, error on failure.
  3335. */
  3336. int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3337. {
  3338. struct radeon_ib ib;
  3339. uint32_t scratch;
  3340. uint32_t tmp = 0;
  3341. unsigned i;
  3342. int r;
  3343. r = radeon_scratch_get(rdev, &scratch);
  3344. if (r) {
  3345. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3346. return r;
  3347. }
  3348. WREG32(scratch, 0xCAFEDEAD);
  3349. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3350. if (r) {
  3351. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3352. radeon_scratch_free(rdev, scratch);
  3353. return r;
  3354. }
  3355. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  3356. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2);
  3357. ib.ptr[2] = 0xDEADBEEF;
  3358. ib.length_dw = 3;
  3359. r = radeon_ib_schedule(rdev, &ib, NULL);
  3360. if (r) {
  3361. radeon_scratch_free(rdev, scratch);
  3362. radeon_ib_free(rdev, &ib);
  3363. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3364. return r;
  3365. }
  3366. r = radeon_fence_wait(ib.fence, false);
  3367. if (r) {
  3368. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3369. radeon_scratch_free(rdev, scratch);
  3370. radeon_ib_free(rdev, &ib);
  3371. return r;
  3372. }
  3373. for (i = 0; i < rdev->usec_timeout; i++) {
  3374. tmp = RREG32(scratch);
  3375. if (tmp == 0xDEADBEEF)
  3376. break;
  3377. DRM_UDELAY(1);
  3378. }
  3379. if (i < rdev->usec_timeout) {
  3380. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3381. } else {
  3382. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3383. scratch, tmp);
  3384. r = -EINVAL;
  3385. }
  3386. radeon_scratch_free(rdev, scratch);
  3387. radeon_ib_free(rdev, &ib);
  3388. return r;
  3389. }
  3390. /*
  3391. * CP.
  3392. * On CIK, gfx and compute now have independant command processors.
  3393. *
  3394. * GFX
  3395. * Gfx consists of a single ring and can process both gfx jobs and
  3396. * compute jobs. The gfx CP consists of three microengines (ME):
  3397. * PFP - Pre-Fetch Parser
  3398. * ME - Micro Engine
  3399. * CE - Constant Engine
  3400. * The PFP and ME make up what is considered the Drawing Engine (DE).
  3401. * The CE is an asynchronous engine used for updating buffer desciptors
  3402. * used by the DE so that they can be loaded into cache in parallel
  3403. * while the DE is processing state update packets.
  3404. *
  3405. * Compute
  3406. * The compute CP consists of two microengines (ME):
  3407. * MEC1 - Compute MicroEngine 1
  3408. * MEC2 - Compute MicroEngine 2
  3409. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  3410. * The queues are exposed to userspace and are programmed directly
  3411. * by the compute runtime.
  3412. */
  3413. /**
  3414. * cik_cp_gfx_enable - enable/disable the gfx CP MEs
  3415. *
  3416. * @rdev: radeon_device pointer
  3417. * @enable: enable or disable the MEs
  3418. *
  3419. * Halts or unhalts the gfx MEs.
  3420. */
  3421. static void cik_cp_gfx_enable(struct radeon_device *rdev, bool enable)
  3422. {
  3423. if (enable)
  3424. WREG32(CP_ME_CNTL, 0);
  3425. else {
  3426. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  3427. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3428. }
  3429. udelay(50);
  3430. }
  3431. /**
  3432. * cik_cp_gfx_load_microcode - load the gfx CP ME ucode
  3433. *
  3434. * @rdev: radeon_device pointer
  3435. *
  3436. * Loads the gfx PFP, ME, and CE ucode.
  3437. * Returns 0 for success, -EINVAL if the ucode is not available.
  3438. */
  3439. static int cik_cp_gfx_load_microcode(struct radeon_device *rdev)
  3440. {
  3441. const __be32 *fw_data;
  3442. int i;
  3443. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw)
  3444. return -EINVAL;
  3445. cik_cp_gfx_enable(rdev, false);
  3446. /* PFP */
  3447. fw_data = (const __be32 *)rdev->pfp_fw->data;
  3448. WREG32(CP_PFP_UCODE_ADDR, 0);
  3449. for (i = 0; i < CIK_PFP_UCODE_SIZE; i++)
  3450. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  3451. WREG32(CP_PFP_UCODE_ADDR, 0);
  3452. /* CE */
  3453. fw_data = (const __be32 *)rdev->ce_fw->data;
  3454. WREG32(CP_CE_UCODE_ADDR, 0);
  3455. for (i = 0; i < CIK_CE_UCODE_SIZE; i++)
  3456. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  3457. WREG32(CP_CE_UCODE_ADDR, 0);
  3458. /* ME */
  3459. fw_data = (const __be32 *)rdev->me_fw->data;
  3460. WREG32(CP_ME_RAM_WADDR, 0);
  3461. for (i = 0; i < CIK_ME_UCODE_SIZE; i++)
  3462. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  3463. WREG32(CP_ME_RAM_WADDR, 0);
  3464. WREG32(CP_PFP_UCODE_ADDR, 0);
  3465. WREG32(CP_CE_UCODE_ADDR, 0);
  3466. WREG32(CP_ME_RAM_WADDR, 0);
  3467. WREG32(CP_ME_RAM_RADDR, 0);
  3468. return 0;
  3469. }
  3470. /**
  3471. * cik_cp_gfx_start - start the gfx ring
  3472. *
  3473. * @rdev: radeon_device pointer
  3474. *
  3475. * Enables the ring and loads the clear state context and other
  3476. * packets required to init the ring.
  3477. * Returns 0 for success, error for failure.
  3478. */
  3479. static int cik_cp_gfx_start(struct radeon_device *rdev)
  3480. {
  3481. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3482. int r, i;
  3483. /* init the CP */
  3484. WREG32(CP_MAX_CONTEXT, rdev->config.cik.max_hw_contexts - 1);
  3485. WREG32(CP_ENDIAN_SWAP, 0);
  3486. WREG32(CP_DEVICE_ID, 1);
  3487. cik_cp_gfx_enable(rdev, true);
  3488. r = radeon_ring_lock(rdev, ring, cik_default_size + 17);
  3489. if (r) {
  3490. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3491. return r;
  3492. }
  3493. /* init the CE partitions. CE only used for gfx on CIK */
  3494. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3495. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3496. radeon_ring_write(ring, 0xc000);
  3497. radeon_ring_write(ring, 0xc000);
  3498. /* setup clear context state */
  3499. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3500. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3501. radeon_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3502. radeon_ring_write(ring, 0x80000000);
  3503. radeon_ring_write(ring, 0x80000000);
  3504. for (i = 0; i < cik_default_size; i++)
  3505. radeon_ring_write(ring, cik_default_state[i]);
  3506. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3507. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3508. /* set clear context state */
  3509. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3510. radeon_ring_write(ring, 0);
  3511. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3512. radeon_ring_write(ring, 0x00000316);
  3513. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  3514. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  3515. radeon_ring_unlock_commit(rdev, ring);
  3516. return 0;
  3517. }
  3518. /**
  3519. * cik_cp_gfx_fini - stop the gfx ring
  3520. *
  3521. * @rdev: radeon_device pointer
  3522. *
  3523. * Stop the gfx ring and tear down the driver ring
  3524. * info.
  3525. */
  3526. static void cik_cp_gfx_fini(struct radeon_device *rdev)
  3527. {
  3528. cik_cp_gfx_enable(rdev, false);
  3529. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3530. }
  3531. /**
  3532. * cik_cp_gfx_resume - setup the gfx ring buffer registers
  3533. *
  3534. * @rdev: radeon_device pointer
  3535. *
  3536. * Program the location and size of the gfx ring buffer
  3537. * and test it to make sure it's working.
  3538. * Returns 0 for success, error for failure.
  3539. */
  3540. static int cik_cp_gfx_resume(struct radeon_device *rdev)
  3541. {
  3542. struct radeon_ring *ring;
  3543. u32 tmp;
  3544. u32 rb_bufsz;
  3545. u64 rb_addr;
  3546. int r;
  3547. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  3548. if (rdev->family != CHIP_HAWAII)
  3549. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  3550. /* Set the write pointer delay */
  3551. WREG32(CP_RB_WPTR_DELAY, 0);
  3552. /* set the RB to use vmid 0 */
  3553. WREG32(CP_RB_VMID, 0);
  3554. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  3555. /* ring 0 - compute and gfx */
  3556. /* Set ring buffer size */
  3557. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3558. rb_bufsz = order_base_2(ring->ring_size / 8);
  3559. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  3560. #ifdef __BIG_ENDIAN
  3561. tmp |= BUF_SWAP_32BIT;
  3562. #endif
  3563. WREG32(CP_RB0_CNTL, tmp);
  3564. /* Initialize the ring buffer's read and write pointers */
  3565. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  3566. ring->wptr = 0;
  3567. WREG32(CP_RB0_WPTR, ring->wptr);
  3568. /* set the wb address wether it's enabled or not */
  3569. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  3570. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  3571. /* scratch register shadowing is no longer supported */
  3572. WREG32(SCRATCH_UMSK, 0);
  3573. if (!rdev->wb.enabled)
  3574. tmp |= RB_NO_UPDATE;
  3575. mdelay(1);
  3576. WREG32(CP_RB0_CNTL, tmp);
  3577. rb_addr = ring->gpu_addr >> 8;
  3578. WREG32(CP_RB0_BASE, rb_addr);
  3579. WREG32(CP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3580. ring->rptr = RREG32(CP_RB0_RPTR);
  3581. /* start the ring */
  3582. cik_cp_gfx_start(rdev);
  3583. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  3584. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3585. if (r) {
  3586. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3587. return r;
  3588. }
  3589. return 0;
  3590. }
  3591. u32 cik_compute_ring_get_rptr(struct radeon_device *rdev,
  3592. struct radeon_ring *ring)
  3593. {
  3594. u32 rptr;
  3595. if (rdev->wb.enabled) {
  3596. rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
  3597. } else {
  3598. mutex_lock(&rdev->srbm_mutex);
  3599. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3600. rptr = RREG32(CP_HQD_PQ_RPTR);
  3601. cik_srbm_select(rdev, 0, 0, 0, 0);
  3602. mutex_unlock(&rdev->srbm_mutex);
  3603. }
  3604. return rptr;
  3605. }
  3606. u32 cik_compute_ring_get_wptr(struct radeon_device *rdev,
  3607. struct radeon_ring *ring)
  3608. {
  3609. u32 wptr;
  3610. if (rdev->wb.enabled) {
  3611. wptr = le32_to_cpu(rdev->wb.wb[ring->wptr_offs/4]);
  3612. } else {
  3613. mutex_lock(&rdev->srbm_mutex);
  3614. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3615. wptr = RREG32(CP_HQD_PQ_WPTR);
  3616. cik_srbm_select(rdev, 0, 0, 0, 0);
  3617. mutex_unlock(&rdev->srbm_mutex);
  3618. }
  3619. return wptr;
  3620. }
  3621. void cik_compute_ring_set_wptr(struct radeon_device *rdev,
  3622. struct radeon_ring *ring)
  3623. {
  3624. rdev->wb.wb[ring->wptr_offs/4] = cpu_to_le32(ring->wptr);
  3625. WDOORBELL32(ring->doorbell_offset, ring->wptr);
  3626. }
  3627. /**
  3628. * cik_cp_compute_enable - enable/disable the compute CP MEs
  3629. *
  3630. * @rdev: radeon_device pointer
  3631. * @enable: enable or disable the MEs
  3632. *
  3633. * Halts or unhalts the compute MEs.
  3634. */
  3635. static void cik_cp_compute_enable(struct radeon_device *rdev, bool enable)
  3636. {
  3637. if (enable)
  3638. WREG32(CP_MEC_CNTL, 0);
  3639. else
  3640. WREG32(CP_MEC_CNTL, (MEC_ME1_HALT | MEC_ME2_HALT));
  3641. udelay(50);
  3642. }
  3643. /**
  3644. * cik_cp_compute_load_microcode - load the compute CP ME ucode
  3645. *
  3646. * @rdev: radeon_device pointer
  3647. *
  3648. * Loads the compute MEC1&2 ucode.
  3649. * Returns 0 for success, -EINVAL if the ucode is not available.
  3650. */
  3651. static int cik_cp_compute_load_microcode(struct radeon_device *rdev)
  3652. {
  3653. const __be32 *fw_data;
  3654. int i;
  3655. if (!rdev->mec_fw)
  3656. return -EINVAL;
  3657. cik_cp_compute_enable(rdev, false);
  3658. /* MEC1 */
  3659. fw_data = (const __be32 *)rdev->mec_fw->data;
  3660. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  3661. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  3662. WREG32(CP_MEC_ME1_UCODE_DATA, be32_to_cpup(fw_data++));
  3663. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  3664. if (rdev->family == CHIP_KAVERI) {
  3665. /* MEC2 */
  3666. fw_data = (const __be32 *)rdev->mec_fw->data;
  3667. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  3668. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  3669. WREG32(CP_MEC_ME2_UCODE_DATA, be32_to_cpup(fw_data++));
  3670. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  3671. }
  3672. return 0;
  3673. }
  3674. /**
  3675. * cik_cp_compute_start - start the compute queues
  3676. *
  3677. * @rdev: radeon_device pointer
  3678. *
  3679. * Enable the compute queues.
  3680. * Returns 0 for success, error for failure.
  3681. */
  3682. static int cik_cp_compute_start(struct radeon_device *rdev)
  3683. {
  3684. cik_cp_compute_enable(rdev, true);
  3685. return 0;
  3686. }
  3687. /**
  3688. * cik_cp_compute_fini - stop the compute queues
  3689. *
  3690. * @rdev: radeon_device pointer
  3691. *
  3692. * Stop the compute queues and tear down the driver queue
  3693. * info.
  3694. */
  3695. static void cik_cp_compute_fini(struct radeon_device *rdev)
  3696. {
  3697. int i, idx, r;
  3698. cik_cp_compute_enable(rdev, false);
  3699. for (i = 0; i < 2; i++) {
  3700. if (i == 0)
  3701. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  3702. else
  3703. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  3704. if (rdev->ring[idx].mqd_obj) {
  3705. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  3706. if (unlikely(r != 0))
  3707. dev_warn(rdev->dev, "(%d) reserve MQD bo failed\n", r);
  3708. radeon_bo_unpin(rdev->ring[idx].mqd_obj);
  3709. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  3710. radeon_bo_unref(&rdev->ring[idx].mqd_obj);
  3711. rdev->ring[idx].mqd_obj = NULL;
  3712. }
  3713. }
  3714. }
  3715. static void cik_mec_fini(struct radeon_device *rdev)
  3716. {
  3717. int r;
  3718. if (rdev->mec.hpd_eop_obj) {
  3719. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  3720. if (unlikely(r != 0))
  3721. dev_warn(rdev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  3722. radeon_bo_unpin(rdev->mec.hpd_eop_obj);
  3723. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  3724. radeon_bo_unref(&rdev->mec.hpd_eop_obj);
  3725. rdev->mec.hpd_eop_obj = NULL;
  3726. }
  3727. }
  3728. #define MEC_HPD_SIZE 2048
  3729. static int cik_mec_init(struct radeon_device *rdev)
  3730. {
  3731. int r;
  3732. u32 *hpd;
  3733. /*
  3734. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  3735. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  3736. */
  3737. if (rdev->family == CHIP_KAVERI)
  3738. rdev->mec.num_mec = 2;
  3739. else
  3740. rdev->mec.num_mec = 1;
  3741. rdev->mec.num_pipe = 4;
  3742. rdev->mec.num_queue = rdev->mec.num_mec * rdev->mec.num_pipe * 8;
  3743. if (rdev->mec.hpd_eop_obj == NULL) {
  3744. r = radeon_bo_create(rdev,
  3745. rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2,
  3746. PAGE_SIZE, true,
  3747. RADEON_GEM_DOMAIN_GTT, NULL,
  3748. &rdev->mec.hpd_eop_obj);
  3749. if (r) {
  3750. dev_warn(rdev->dev, "(%d) create HDP EOP bo failed\n", r);
  3751. return r;
  3752. }
  3753. }
  3754. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  3755. if (unlikely(r != 0)) {
  3756. cik_mec_fini(rdev);
  3757. return r;
  3758. }
  3759. r = radeon_bo_pin(rdev->mec.hpd_eop_obj, RADEON_GEM_DOMAIN_GTT,
  3760. &rdev->mec.hpd_eop_gpu_addr);
  3761. if (r) {
  3762. dev_warn(rdev->dev, "(%d) pin HDP EOP bo failed\n", r);
  3763. cik_mec_fini(rdev);
  3764. return r;
  3765. }
  3766. r = radeon_bo_kmap(rdev->mec.hpd_eop_obj, (void **)&hpd);
  3767. if (r) {
  3768. dev_warn(rdev->dev, "(%d) map HDP EOP bo failed\n", r);
  3769. cik_mec_fini(rdev);
  3770. return r;
  3771. }
  3772. /* clear memory. Not sure if this is required or not */
  3773. memset(hpd, 0, rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2);
  3774. radeon_bo_kunmap(rdev->mec.hpd_eop_obj);
  3775. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  3776. return 0;
  3777. }
  3778. struct hqd_registers
  3779. {
  3780. u32 cp_mqd_base_addr;
  3781. u32 cp_mqd_base_addr_hi;
  3782. u32 cp_hqd_active;
  3783. u32 cp_hqd_vmid;
  3784. u32 cp_hqd_persistent_state;
  3785. u32 cp_hqd_pipe_priority;
  3786. u32 cp_hqd_queue_priority;
  3787. u32 cp_hqd_quantum;
  3788. u32 cp_hqd_pq_base;
  3789. u32 cp_hqd_pq_base_hi;
  3790. u32 cp_hqd_pq_rptr;
  3791. u32 cp_hqd_pq_rptr_report_addr;
  3792. u32 cp_hqd_pq_rptr_report_addr_hi;
  3793. u32 cp_hqd_pq_wptr_poll_addr;
  3794. u32 cp_hqd_pq_wptr_poll_addr_hi;
  3795. u32 cp_hqd_pq_doorbell_control;
  3796. u32 cp_hqd_pq_wptr;
  3797. u32 cp_hqd_pq_control;
  3798. u32 cp_hqd_ib_base_addr;
  3799. u32 cp_hqd_ib_base_addr_hi;
  3800. u32 cp_hqd_ib_rptr;
  3801. u32 cp_hqd_ib_control;
  3802. u32 cp_hqd_iq_timer;
  3803. u32 cp_hqd_iq_rptr;
  3804. u32 cp_hqd_dequeue_request;
  3805. u32 cp_hqd_dma_offload;
  3806. u32 cp_hqd_sema_cmd;
  3807. u32 cp_hqd_msg_type;
  3808. u32 cp_hqd_atomic0_preop_lo;
  3809. u32 cp_hqd_atomic0_preop_hi;
  3810. u32 cp_hqd_atomic1_preop_lo;
  3811. u32 cp_hqd_atomic1_preop_hi;
  3812. u32 cp_hqd_hq_scheduler0;
  3813. u32 cp_hqd_hq_scheduler1;
  3814. u32 cp_mqd_control;
  3815. };
  3816. struct bonaire_mqd
  3817. {
  3818. u32 header;
  3819. u32 dispatch_initiator;
  3820. u32 dimensions[3];
  3821. u32 start_idx[3];
  3822. u32 num_threads[3];
  3823. u32 pipeline_stat_enable;
  3824. u32 perf_counter_enable;
  3825. u32 pgm[2];
  3826. u32 tba[2];
  3827. u32 tma[2];
  3828. u32 pgm_rsrc[2];
  3829. u32 vmid;
  3830. u32 resource_limits;
  3831. u32 static_thread_mgmt01[2];
  3832. u32 tmp_ring_size;
  3833. u32 static_thread_mgmt23[2];
  3834. u32 restart[3];
  3835. u32 thread_trace_enable;
  3836. u32 reserved1;
  3837. u32 user_data[16];
  3838. u32 vgtcs_invoke_count[2];
  3839. struct hqd_registers queue_state;
  3840. u32 dequeue_cntr;
  3841. u32 interrupt_queue[64];
  3842. };
  3843. /**
  3844. * cik_cp_compute_resume - setup the compute queue registers
  3845. *
  3846. * @rdev: radeon_device pointer
  3847. *
  3848. * Program the compute queues and test them to make sure they
  3849. * are working.
  3850. * Returns 0 for success, error for failure.
  3851. */
  3852. static int cik_cp_compute_resume(struct radeon_device *rdev)
  3853. {
  3854. int r, i, idx;
  3855. u32 tmp;
  3856. bool use_doorbell = true;
  3857. u64 hqd_gpu_addr;
  3858. u64 mqd_gpu_addr;
  3859. u64 eop_gpu_addr;
  3860. u64 wb_gpu_addr;
  3861. u32 *buf;
  3862. struct bonaire_mqd *mqd;
  3863. r = cik_cp_compute_start(rdev);
  3864. if (r)
  3865. return r;
  3866. /* fix up chicken bits */
  3867. tmp = RREG32(CP_CPF_DEBUG);
  3868. tmp |= (1 << 23);
  3869. WREG32(CP_CPF_DEBUG, tmp);
  3870. /* init the pipes */
  3871. mutex_lock(&rdev->srbm_mutex);
  3872. for (i = 0; i < (rdev->mec.num_pipe * rdev->mec.num_mec); i++) {
  3873. int me = (i < 4) ? 1 : 2;
  3874. int pipe = (i < 4) ? i : (i - 4);
  3875. eop_gpu_addr = rdev->mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE * 2);
  3876. cik_srbm_select(rdev, me, pipe, 0, 0);
  3877. /* write the EOP addr */
  3878. WREG32(CP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  3879. WREG32(CP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  3880. /* set the VMID assigned */
  3881. WREG32(CP_HPD_EOP_VMID, 0);
  3882. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  3883. tmp = RREG32(CP_HPD_EOP_CONTROL);
  3884. tmp &= ~EOP_SIZE_MASK;
  3885. tmp |= order_base_2(MEC_HPD_SIZE / 8);
  3886. WREG32(CP_HPD_EOP_CONTROL, tmp);
  3887. }
  3888. cik_srbm_select(rdev, 0, 0, 0, 0);
  3889. mutex_unlock(&rdev->srbm_mutex);
  3890. /* init the queues. Just two for now. */
  3891. for (i = 0; i < 2; i++) {
  3892. if (i == 0)
  3893. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  3894. else
  3895. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  3896. if (rdev->ring[idx].mqd_obj == NULL) {
  3897. r = radeon_bo_create(rdev,
  3898. sizeof(struct bonaire_mqd),
  3899. PAGE_SIZE, true,
  3900. RADEON_GEM_DOMAIN_GTT, NULL,
  3901. &rdev->ring[idx].mqd_obj);
  3902. if (r) {
  3903. dev_warn(rdev->dev, "(%d) create MQD bo failed\n", r);
  3904. return r;
  3905. }
  3906. }
  3907. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  3908. if (unlikely(r != 0)) {
  3909. cik_cp_compute_fini(rdev);
  3910. return r;
  3911. }
  3912. r = radeon_bo_pin(rdev->ring[idx].mqd_obj, RADEON_GEM_DOMAIN_GTT,
  3913. &mqd_gpu_addr);
  3914. if (r) {
  3915. dev_warn(rdev->dev, "(%d) pin MQD bo failed\n", r);
  3916. cik_cp_compute_fini(rdev);
  3917. return r;
  3918. }
  3919. r = radeon_bo_kmap(rdev->ring[idx].mqd_obj, (void **)&buf);
  3920. if (r) {
  3921. dev_warn(rdev->dev, "(%d) map MQD bo failed\n", r);
  3922. cik_cp_compute_fini(rdev);
  3923. return r;
  3924. }
  3925. /* doorbell offset */
  3926. rdev->ring[idx].doorbell_offset =
  3927. (rdev->ring[idx].doorbell_page_num * PAGE_SIZE) + 0;
  3928. /* init the mqd struct */
  3929. memset(buf, 0, sizeof(struct bonaire_mqd));
  3930. mqd = (struct bonaire_mqd *)buf;
  3931. mqd->header = 0xC0310800;
  3932. mqd->static_thread_mgmt01[0] = 0xffffffff;
  3933. mqd->static_thread_mgmt01[1] = 0xffffffff;
  3934. mqd->static_thread_mgmt23[0] = 0xffffffff;
  3935. mqd->static_thread_mgmt23[1] = 0xffffffff;
  3936. mutex_lock(&rdev->srbm_mutex);
  3937. cik_srbm_select(rdev, rdev->ring[idx].me,
  3938. rdev->ring[idx].pipe,
  3939. rdev->ring[idx].queue, 0);
  3940. /* disable wptr polling */
  3941. tmp = RREG32(CP_PQ_WPTR_POLL_CNTL);
  3942. tmp &= ~WPTR_POLL_EN;
  3943. WREG32(CP_PQ_WPTR_POLL_CNTL, tmp);
  3944. /* enable doorbell? */
  3945. mqd->queue_state.cp_hqd_pq_doorbell_control =
  3946. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  3947. if (use_doorbell)
  3948. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  3949. else
  3950. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_EN;
  3951. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  3952. mqd->queue_state.cp_hqd_pq_doorbell_control);
  3953. /* disable the queue if it's active */
  3954. mqd->queue_state.cp_hqd_dequeue_request = 0;
  3955. mqd->queue_state.cp_hqd_pq_rptr = 0;
  3956. mqd->queue_state.cp_hqd_pq_wptr= 0;
  3957. if (RREG32(CP_HQD_ACTIVE) & 1) {
  3958. WREG32(CP_HQD_DEQUEUE_REQUEST, 1);
  3959. for (i = 0; i < rdev->usec_timeout; i++) {
  3960. if (!(RREG32(CP_HQD_ACTIVE) & 1))
  3961. break;
  3962. udelay(1);
  3963. }
  3964. WREG32(CP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  3965. WREG32(CP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  3966. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  3967. }
  3968. /* set the pointer to the MQD */
  3969. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  3970. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  3971. WREG32(CP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  3972. WREG32(CP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  3973. /* set MQD vmid to 0 */
  3974. mqd->queue_state.cp_mqd_control = RREG32(CP_MQD_CONTROL);
  3975. mqd->queue_state.cp_mqd_control &= ~MQD_VMID_MASK;
  3976. WREG32(CP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  3977. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  3978. hqd_gpu_addr = rdev->ring[idx].gpu_addr >> 8;
  3979. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  3980. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  3981. WREG32(CP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  3982. WREG32(CP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  3983. /* set up the HQD, this is similar to CP_RB0_CNTL */
  3984. mqd->queue_state.cp_hqd_pq_control = RREG32(CP_HQD_PQ_CONTROL);
  3985. mqd->queue_state.cp_hqd_pq_control &=
  3986. ~(QUEUE_SIZE_MASK | RPTR_BLOCK_SIZE_MASK);
  3987. mqd->queue_state.cp_hqd_pq_control |=
  3988. order_base_2(rdev->ring[idx].ring_size / 8);
  3989. mqd->queue_state.cp_hqd_pq_control |=
  3990. (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8);
  3991. #ifdef __BIG_ENDIAN
  3992. mqd->queue_state.cp_hqd_pq_control |= BUF_SWAP_32BIT;
  3993. #endif
  3994. mqd->queue_state.cp_hqd_pq_control &=
  3995. ~(UNORD_DISPATCH | ROQ_PQ_IB_FLIP | PQ_VOLATILE);
  3996. mqd->queue_state.cp_hqd_pq_control |=
  3997. PRIV_STATE | KMD_QUEUE; /* assuming kernel queue control */
  3998. WREG32(CP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  3999. /* only used if CP_PQ_WPTR_POLL_CNTL.WPTR_POLL_EN=1 */
  4000. if (i == 0)
  4001. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP1_WPTR_OFFSET;
  4002. else
  4003. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP2_WPTR_OFFSET;
  4004. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  4005. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4006. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  4007. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4008. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  4009. /* set the wb address wether it's enabled or not */
  4010. if (i == 0)
  4011. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET;
  4012. else
  4013. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET;
  4014. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  4015. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  4016. upper_32_bits(wb_gpu_addr) & 0xffff;
  4017. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR,
  4018. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  4019. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4020. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  4021. /* enable the doorbell if requested */
  4022. if (use_doorbell) {
  4023. mqd->queue_state.cp_hqd_pq_doorbell_control =
  4024. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  4025. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_OFFSET_MASK;
  4026. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  4027. DOORBELL_OFFSET(rdev->ring[idx].doorbell_offset / 4);
  4028. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  4029. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  4030. ~(DOORBELL_SOURCE | DOORBELL_HIT);
  4031. } else {
  4032. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  4033. }
  4034. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  4035. mqd->queue_state.cp_hqd_pq_doorbell_control);
  4036. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4037. rdev->ring[idx].wptr = 0;
  4038. mqd->queue_state.cp_hqd_pq_wptr = rdev->ring[idx].wptr;
  4039. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  4040. rdev->ring[idx].rptr = RREG32(CP_HQD_PQ_RPTR);
  4041. mqd->queue_state.cp_hqd_pq_rptr = rdev->ring[idx].rptr;
  4042. /* set the vmid for the queue */
  4043. mqd->queue_state.cp_hqd_vmid = 0;
  4044. WREG32(CP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  4045. /* activate the queue */
  4046. mqd->queue_state.cp_hqd_active = 1;
  4047. WREG32(CP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  4048. cik_srbm_select(rdev, 0, 0, 0, 0);
  4049. mutex_unlock(&rdev->srbm_mutex);
  4050. radeon_bo_kunmap(rdev->ring[idx].mqd_obj);
  4051. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  4052. rdev->ring[idx].ready = true;
  4053. r = radeon_ring_test(rdev, idx, &rdev->ring[idx]);
  4054. if (r)
  4055. rdev->ring[idx].ready = false;
  4056. }
  4057. return 0;
  4058. }
  4059. static void cik_cp_enable(struct radeon_device *rdev, bool enable)
  4060. {
  4061. cik_cp_gfx_enable(rdev, enable);
  4062. cik_cp_compute_enable(rdev, enable);
  4063. }
  4064. static int cik_cp_load_microcode(struct radeon_device *rdev)
  4065. {
  4066. int r;
  4067. r = cik_cp_gfx_load_microcode(rdev);
  4068. if (r)
  4069. return r;
  4070. r = cik_cp_compute_load_microcode(rdev);
  4071. if (r)
  4072. return r;
  4073. return 0;
  4074. }
  4075. static void cik_cp_fini(struct radeon_device *rdev)
  4076. {
  4077. cik_cp_gfx_fini(rdev);
  4078. cik_cp_compute_fini(rdev);
  4079. }
  4080. static int cik_cp_resume(struct radeon_device *rdev)
  4081. {
  4082. int r;
  4083. cik_enable_gui_idle_interrupt(rdev, false);
  4084. r = cik_cp_load_microcode(rdev);
  4085. if (r)
  4086. return r;
  4087. r = cik_cp_gfx_resume(rdev);
  4088. if (r)
  4089. return r;
  4090. r = cik_cp_compute_resume(rdev);
  4091. if (r)
  4092. return r;
  4093. cik_enable_gui_idle_interrupt(rdev, true);
  4094. return 0;
  4095. }
  4096. static void cik_print_gpu_status_regs(struct radeon_device *rdev)
  4097. {
  4098. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  4099. RREG32(GRBM_STATUS));
  4100. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  4101. RREG32(GRBM_STATUS2));
  4102. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  4103. RREG32(GRBM_STATUS_SE0));
  4104. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  4105. RREG32(GRBM_STATUS_SE1));
  4106. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  4107. RREG32(GRBM_STATUS_SE2));
  4108. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  4109. RREG32(GRBM_STATUS_SE3));
  4110. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  4111. RREG32(SRBM_STATUS));
  4112. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  4113. RREG32(SRBM_STATUS2));
  4114. dev_info(rdev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  4115. RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  4116. dev_info(rdev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  4117. RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  4118. dev_info(rdev->dev, " CP_STAT = 0x%08x\n", RREG32(CP_STAT));
  4119. dev_info(rdev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  4120. RREG32(CP_STALLED_STAT1));
  4121. dev_info(rdev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  4122. RREG32(CP_STALLED_STAT2));
  4123. dev_info(rdev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  4124. RREG32(CP_STALLED_STAT3));
  4125. dev_info(rdev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  4126. RREG32(CP_CPF_BUSY_STAT));
  4127. dev_info(rdev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  4128. RREG32(CP_CPF_STALLED_STAT1));
  4129. dev_info(rdev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(CP_CPF_STATUS));
  4130. dev_info(rdev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(CP_CPC_BUSY_STAT));
  4131. dev_info(rdev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  4132. RREG32(CP_CPC_STALLED_STAT1));
  4133. dev_info(rdev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(CP_CPC_STATUS));
  4134. }
  4135. /**
  4136. * cik_gpu_check_soft_reset - check which blocks are busy
  4137. *
  4138. * @rdev: radeon_device pointer
  4139. *
  4140. * Check which blocks are busy and return the relevant reset
  4141. * mask to be used by cik_gpu_soft_reset().
  4142. * Returns a mask of the blocks to be reset.
  4143. */
  4144. u32 cik_gpu_check_soft_reset(struct radeon_device *rdev)
  4145. {
  4146. u32 reset_mask = 0;
  4147. u32 tmp;
  4148. /* GRBM_STATUS */
  4149. tmp = RREG32(GRBM_STATUS);
  4150. if (tmp & (PA_BUSY | SC_BUSY |
  4151. BCI_BUSY | SX_BUSY |
  4152. TA_BUSY | VGT_BUSY |
  4153. DB_BUSY | CB_BUSY |
  4154. GDS_BUSY | SPI_BUSY |
  4155. IA_BUSY | IA_BUSY_NO_DMA))
  4156. reset_mask |= RADEON_RESET_GFX;
  4157. if (tmp & (CP_BUSY | CP_COHERENCY_BUSY))
  4158. reset_mask |= RADEON_RESET_CP;
  4159. /* GRBM_STATUS2 */
  4160. tmp = RREG32(GRBM_STATUS2);
  4161. if (tmp & RLC_BUSY)
  4162. reset_mask |= RADEON_RESET_RLC;
  4163. /* SDMA0_STATUS_REG */
  4164. tmp = RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  4165. if (!(tmp & SDMA_IDLE))
  4166. reset_mask |= RADEON_RESET_DMA;
  4167. /* SDMA1_STATUS_REG */
  4168. tmp = RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  4169. if (!(tmp & SDMA_IDLE))
  4170. reset_mask |= RADEON_RESET_DMA1;
  4171. /* SRBM_STATUS2 */
  4172. tmp = RREG32(SRBM_STATUS2);
  4173. if (tmp & SDMA_BUSY)
  4174. reset_mask |= RADEON_RESET_DMA;
  4175. if (tmp & SDMA1_BUSY)
  4176. reset_mask |= RADEON_RESET_DMA1;
  4177. /* SRBM_STATUS */
  4178. tmp = RREG32(SRBM_STATUS);
  4179. if (tmp & IH_BUSY)
  4180. reset_mask |= RADEON_RESET_IH;
  4181. if (tmp & SEM_BUSY)
  4182. reset_mask |= RADEON_RESET_SEM;
  4183. if (tmp & GRBM_RQ_PENDING)
  4184. reset_mask |= RADEON_RESET_GRBM;
  4185. if (tmp & VMC_BUSY)
  4186. reset_mask |= RADEON_RESET_VMC;
  4187. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  4188. MCC_BUSY | MCD_BUSY))
  4189. reset_mask |= RADEON_RESET_MC;
  4190. if (evergreen_is_display_hung(rdev))
  4191. reset_mask |= RADEON_RESET_DISPLAY;
  4192. /* Skip MC reset as it's mostly likely not hung, just busy */
  4193. if (reset_mask & RADEON_RESET_MC) {
  4194. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  4195. reset_mask &= ~RADEON_RESET_MC;
  4196. }
  4197. return reset_mask;
  4198. }
  4199. /**
  4200. * cik_gpu_soft_reset - soft reset GPU
  4201. *
  4202. * @rdev: radeon_device pointer
  4203. * @reset_mask: mask of which blocks to reset
  4204. *
  4205. * Soft reset the blocks specified in @reset_mask.
  4206. */
  4207. static void cik_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  4208. {
  4209. struct evergreen_mc_save save;
  4210. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4211. u32 tmp;
  4212. if (reset_mask == 0)
  4213. return;
  4214. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  4215. cik_print_gpu_status_regs(rdev);
  4216. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  4217. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  4218. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  4219. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  4220. /* disable CG/PG */
  4221. cik_fini_pg(rdev);
  4222. cik_fini_cg(rdev);
  4223. /* stop the rlc */
  4224. cik_rlc_stop(rdev);
  4225. /* Disable GFX parsing/prefetching */
  4226. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  4227. /* Disable MEC parsing/prefetching */
  4228. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  4229. if (reset_mask & RADEON_RESET_DMA) {
  4230. /* sdma0 */
  4231. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  4232. tmp |= SDMA_HALT;
  4233. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  4234. }
  4235. if (reset_mask & RADEON_RESET_DMA1) {
  4236. /* sdma1 */
  4237. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  4238. tmp |= SDMA_HALT;
  4239. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  4240. }
  4241. evergreen_mc_stop(rdev, &save);
  4242. if (evergreen_mc_wait_for_idle(rdev)) {
  4243. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4244. }
  4245. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP))
  4246. grbm_soft_reset = SOFT_RESET_CP | SOFT_RESET_GFX;
  4247. if (reset_mask & RADEON_RESET_CP) {
  4248. grbm_soft_reset |= SOFT_RESET_CP;
  4249. srbm_soft_reset |= SOFT_RESET_GRBM;
  4250. }
  4251. if (reset_mask & RADEON_RESET_DMA)
  4252. srbm_soft_reset |= SOFT_RESET_SDMA;
  4253. if (reset_mask & RADEON_RESET_DMA1)
  4254. srbm_soft_reset |= SOFT_RESET_SDMA1;
  4255. if (reset_mask & RADEON_RESET_DISPLAY)
  4256. srbm_soft_reset |= SOFT_RESET_DC;
  4257. if (reset_mask & RADEON_RESET_RLC)
  4258. grbm_soft_reset |= SOFT_RESET_RLC;
  4259. if (reset_mask & RADEON_RESET_SEM)
  4260. srbm_soft_reset |= SOFT_RESET_SEM;
  4261. if (reset_mask & RADEON_RESET_IH)
  4262. srbm_soft_reset |= SOFT_RESET_IH;
  4263. if (reset_mask & RADEON_RESET_GRBM)
  4264. srbm_soft_reset |= SOFT_RESET_GRBM;
  4265. if (reset_mask & RADEON_RESET_VMC)
  4266. srbm_soft_reset |= SOFT_RESET_VMC;
  4267. if (!(rdev->flags & RADEON_IS_IGP)) {
  4268. if (reset_mask & RADEON_RESET_MC)
  4269. srbm_soft_reset |= SOFT_RESET_MC;
  4270. }
  4271. if (grbm_soft_reset) {
  4272. tmp = RREG32(GRBM_SOFT_RESET);
  4273. tmp |= grbm_soft_reset;
  4274. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4275. WREG32(GRBM_SOFT_RESET, tmp);
  4276. tmp = RREG32(GRBM_SOFT_RESET);
  4277. udelay(50);
  4278. tmp &= ~grbm_soft_reset;
  4279. WREG32(GRBM_SOFT_RESET, tmp);
  4280. tmp = RREG32(GRBM_SOFT_RESET);
  4281. }
  4282. if (srbm_soft_reset) {
  4283. tmp = RREG32(SRBM_SOFT_RESET);
  4284. tmp |= srbm_soft_reset;
  4285. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4286. WREG32(SRBM_SOFT_RESET, tmp);
  4287. tmp = RREG32(SRBM_SOFT_RESET);
  4288. udelay(50);
  4289. tmp &= ~srbm_soft_reset;
  4290. WREG32(SRBM_SOFT_RESET, tmp);
  4291. tmp = RREG32(SRBM_SOFT_RESET);
  4292. }
  4293. /* Wait a little for things to settle down */
  4294. udelay(50);
  4295. evergreen_mc_resume(rdev, &save);
  4296. udelay(50);
  4297. cik_print_gpu_status_regs(rdev);
  4298. }
  4299. /**
  4300. * cik_asic_reset - soft reset GPU
  4301. *
  4302. * @rdev: radeon_device pointer
  4303. *
  4304. * Look up which blocks are hung and attempt
  4305. * to reset them.
  4306. * Returns 0 for success.
  4307. */
  4308. int cik_asic_reset(struct radeon_device *rdev)
  4309. {
  4310. u32 reset_mask;
  4311. reset_mask = cik_gpu_check_soft_reset(rdev);
  4312. if (reset_mask)
  4313. r600_set_bios_scratch_engine_hung(rdev, true);
  4314. cik_gpu_soft_reset(rdev, reset_mask);
  4315. reset_mask = cik_gpu_check_soft_reset(rdev);
  4316. if (!reset_mask)
  4317. r600_set_bios_scratch_engine_hung(rdev, false);
  4318. return 0;
  4319. }
  4320. /**
  4321. * cik_gfx_is_lockup - check if the 3D engine is locked up
  4322. *
  4323. * @rdev: radeon_device pointer
  4324. * @ring: radeon_ring structure holding ring information
  4325. *
  4326. * Check if the 3D engine is locked up (CIK).
  4327. * Returns true if the engine is locked, false if not.
  4328. */
  4329. bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  4330. {
  4331. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  4332. if (!(reset_mask & (RADEON_RESET_GFX |
  4333. RADEON_RESET_COMPUTE |
  4334. RADEON_RESET_CP))) {
  4335. radeon_ring_lockup_update(ring);
  4336. return false;
  4337. }
  4338. /* force CP activities */
  4339. radeon_ring_force_activity(rdev, ring);
  4340. return radeon_ring_test_lockup(rdev, ring);
  4341. }
  4342. /* MC */
  4343. /**
  4344. * cik_mc_program - program the GPU memory controller
  4345. *
  4346. * @rdev: radeon_device pointer
  4347. *
  4348. * Set the location of vram, gart, and AGP in the GPU's
  4349. * physical address space (CIK).
  4350. */
  4351. static void cik_mc_program(struct radeon_device *rdev)
  4352. {
  4353. struct evergreen_mc_save save;
  4354. u32 tmp;
  4355. int i, j;
  4356. /* Initialize HDP */
  4357. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  4358. WREG32((0x2c14 + j), 0x00000000);
  4359. WREG32((0x2c18 + j), 0x00000000);
  4360. WREG32((0x2c1c + j), 0x00000000);
  4361. WREG32((0x2c20 + j), 0x00000000);
  4362. WREG32((0x2c24 + j), 0x00000000);
  4363. }
  4364. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  4365. evergreen_mc_stop(rdev, &save);
  4366. if (radeon_mc_wait_for_idle(rdev)) {
  4367. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4368. }
  4369. /* Lockout access through VGA aperture*/
  4370. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  4371. /* Update configuration */
  4372. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  4373. rdev->mc.vram_start >> 12);
  4374. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  4375. rdev->mc.vram_end >> 12);
  4376. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  4377. rdev->vram_scratch.gpu_addr >> 12);
  4378. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  4379. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  4380. WREG32(MC_VM_FB_LOCATION, tmp);
  4381. /* XXX double check these! */
  4382. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  4383. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  4384. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  4385. WREG32(MC_VM_AGP_BASE, 0);
  4386. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  4387. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  4388. if (radeon_mc_wait_for_idle(rdev)) {
  4389. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4390. }
  4391. evergreen_mc_resume(rdev, &save);
  4392. /* we need to own VRAM, so turn off the VGA renderer here
  4393. * to stop it overwriting our objects */
  4394. rv515_vga_render_disable(rdev);
  4395. }
  4396. /**
  4397. * cik_mc_init - initialize the memory controller driver params
  4398. *
  4399. * @rdev: radeon_device pointer
  4400. *
  4401. * Look up the amount of vram, vram width, and decide how to place
  4402. * vram and gart within the GPU's physical address space (CIK).
  4403. * Returns 0 for success.
  4404. */
  4405. static int cik_mc_init(struct radeon_device *rdev)
  4406. {
  4407. u32 tmp;
  4408. int chansize, numchan;
  4409. /* Get VRAM informations */
  4410. rdev->mc.vram_is_ddr = true;
  4411. tmp = RREG32(MC_ARB_RAMCFG);
  4412. if (tmp & CHANSIZE_MASK) {
  4413. chansize = 64;
  4414. } else {
  4415. chansize = 32;
  4416. }
  4417. tmp = RREG32(MC_SHARED_CHMAP);
  4418. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  4419. case 0:
  4420. default:
  4421. numchan = 1;
  4422. break;
  4423. case 1:
  4424. numchan = 2;
  4425. break;
  4426. case 2:
  4427. numchan = 4;
  4428. break;
  4429. case 3:
  4430. numchan = 8;
  4431. break;
  4432. case 4:
  4433. numchan = 3;
  4434. break;
  4435. case 5:
  4436. numchan = 6;
  4437. break;
  4438. case 6:
  4439. numchan = 10;
  4440. break;
  4441. case 7:
  4442. numchan = 12;
  4443. break;
  4444. case 8:
  4445. numchan = 16;
  4446. break;
  4447. }
  4448. rdev->mc.vram_width = numchan * chansize;
  4449. /* Could aper size report 0 ? */
  4450. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  4451. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  4452. /* size in MB on si */
  4453. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  4454. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  4455. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  4456. si_vram_gtt_location(rdev, &rdev->mc);
  4457. radeon_update_bandwidth_info(rdev);
  4458. return 0;
  4459. }
  4460. /*
  4461. * GART
  4462. * VMID 0 is the physical GPU addresses as used by the kernel.
  4463. * VMIDs 1-15 are used for userspace clients and are handled
  4464. * by the radeon vm/hsa code.
  4465. */
  4466. /**
  4467. * cik_pcie_gart_tlb_flush - gart tlb flush callback
  4468. *
  4469. * @rdev: radeon_device pointer
  4470. *
  4471. * Flush the TLB for the VMID 0 page table (CIK).
  4472. */
  4473. void cik_pcie_gart_tlb_flush(struct radeon_device *rdev)
  4474. {
  4475. /* flush hdp cache */
  4476. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  4477. /* bits 0-15 are the VM contexts0-15 */
  4478. WREG32(VM_INVALIDATE_REQUEST, 0x1);
  4479. }
  4480. /**
  4481. * cik_pcie_gart_enable - gart enable
  4482. *
  4483. * @rdev: radeon_device pointer
  4484. *
  4485. * This sets up the TLBs, programs the page tables for VMID0,
  4486. * sets up the hw for VMIDs 1-15 which are allocated on
  4487. * demand, and sets up the global locations for the LDS, GDS,
  4488. * and GPUVM for FSA64 clients (CIK).
  4489. * Returns 0 for success, errors for failure.
  4490. */
  4491. static int cik_pcie_gart_enable(struct radeon_device *rdev)
  4492. {
  4493. int r, i;
  4494. if (rdev->gart.robj == NULL) {
  4495. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  4496. return -EINVAL;
  4497. }
  4498. r = radeon_gart_table_vram_pin(rdev);
  4499. if (r)
  4500. return r;
  4501. radeon_gart_restore(rdev);
  4502. /* Setup TLB control */
  4503. WREG32(MC_VM_MX_L1_TLB_CNTL,
  4504. (0xA << 7) |
  4505. ENABLE_L1_TLB |
  4506. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  4507. ENABLE_ADVANCED_DRIVER_MODEL |
  4508. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  4509. /* Setup L2 cache */
  4510. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  4511. ENABLE_L2_FRAGMENT_PROCESSING |
  4512. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  4513. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  4514. EFFECTIVE_L2_QUEUE_SIZE(7) |
  4515. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  4516. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  4517. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  4518. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  4519. /* setup context0 */
  4520. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  4521. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  4522. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  4523. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  4524. (u32)(rdev->dummy_page.addr >> 12));
  4525. WREG32(VM_CONTEXT0_CNTL2, 0);
  4526. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  4527. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  4528. WREG32(0x15D4, 0);
  4529. WREG32(0x15D8, 0);
  4530. WREG32(0x15DC, 0);
  4531. /* empty context1-15 */
  4532. /* FIXME start with 4G, once using 2 level pt switch to full
  4533. * vm size space
  4534. */
  4535. /* set vm size, must be a multiple of 4 */
  4536. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  4537. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  4538. for (i = 1; i < 16; i++) {
  4539. if (i < 8)
  4540. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  4541. rdev->gart.table_addr >> 12);
  4542. else
  4543. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  4544. rdev->gart.table_addr >> 12);
  4545. }
  4546. /* enable context1-15 */
  4547. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  4548. (u32)(rdev->dummy_page.addr >> 12));
  4549. WREG32(VM_CONTEXT1_CNTL2, 4);
  4550. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  4551. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4552. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  4553. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4554. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  4555. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4556. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  4557. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4558. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  4559. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4560. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  4561. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4562. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  4563. /* TC cache setup ??? */
  4564. WREG32(TC_CFG_L1_LOAD_POLICY0, 0);
  4565. WREG32(TC_CFG_L1_LOAD_POLICY1, 0);
  4566. WREG32(TC_CFG_L1_STORE_POLICY, 0);
  4567. WREG32(TC_CFG_L2_LOAD_POLICY0, 0);
  4568. WREG32(TC_CFG_L2_LOAD_POLICY1, 0);
  4569. WREG32(TC_CFG_L2_STORE_POLICY0, 0);
  4570. WREG32(TC_CFG_L2_STORE_POLICY1, 0);
  4571. WREG32(TC_CFG_L2_ATOMIC_POLICY, 0);
  4572. WREG32(TC_CFG_L1_VOLATILE, 0);
  4573. WREG32(TC_CFG_L2_VOLATILE, 0);
  4574. if (rdev->family == CHIP_KAVERI) {
  4575. u32 tmp = RREG32(CHUB_CONTROL);
  4576. tmp &= ~BYPASS_VM;
  4577. WREG32(CHUB_CONTROL, tmp);
  4578. }
  4579. /* XXX SH_MEM regs */
  4580. /* where to put LDS, scratch, GPUVM in FSA64 space */
  4581. mutex_lock(&rdev->srbm_mutex);
  4582. for (i = 0; i < 16; i++) {
  4583. cik_srbm_select(rdev, 0, 0, 0, i);
  4584. /* CP and shaders */
  4585. WREG32(SH_MEM_CONFIG, 0);
  4586. WREG32(SH_MEM_APE1_BASE, 1);
  4587. WREG32(SH_MEM_APE1_LIMIT, 0);
  4588. WREG32(SH_MEM_BASES, 0);
  4589. /* SDMA GFX */
  4590. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA0_REGISTER_OFFSET, 0);
  4591. WREG32(SDMA0_GFX_APE1_CNTL + SDMA0_REGISTER_OFFSET, 0);
  4592. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA1_REGISTER_OFFSET, 0);
  4593. WREG32(SDMA0_GFX_APE1_CNTL + SDMA1_REGISTER_OFFSET, 0);
  4594. /* XXX SDMA RLC - todo */
  4595. }
  4596. cik_srbm_select(rdev, 0, 0, 0, 0);
  4597. mutex_unlock(&rdev->srbm_mutex);
  4598. cik_pcie_gart_tlb_flush(rdev);
  4599. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  4600. (unsigned)(rdev->mc.gtt_size >> 20),
  4601. (unsigned long long)rdev->gart.table_addr);
  4602. rdev->gart.ready = true;
  4603. return 0;
  4604. }
  4605. /**
  4606. * cik_pcie_gart_disable - gart disable
  4607. *
  4608. * @rdev: radeon_device pointer
  4609. *
  4610. * This disables all VM page table (CIK).
  4611. */
  4612. static void cik_pcie_gart_disable(struct radeon_device *rdev)
  4613. {
  4614. /* Disable all tables */
  4615. WREG32(VM_CONTEXT0_CNTL, 0);
  4616. WREG32(VM_CONTEXT1_CNTL, 0);
  4617. /* Setup TLB control */
  4618. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  4619. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  4620. /* Setup L2 cache */
  4621. WREG32(VM_L2_CNTL,
  4622. ENABLE_L2_FRAGMENT_PROCESSING |
  4623. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  4624. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  4625. EFFECTIVE_L2_QUEUE_SIZE(7) |
  4626. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  4627. WREG32(VM_L2_CNTL2, 0);
  4628. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  4629. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  4630. radeon_gart_table_vram_unpin(rdev);
  4631. }
  4632. /**
  4633. * cik_pcie_gart_fini - vm fini callback
  4634. *
  4635. * @rdev: radeon_device pointer
  4636. *
  4637. * Tears down the driver GART/VM setup (CIK).
  4638. */
  4639. static void cik_pcie_gart_fini(struct radeon_device *rdev)
  4640. {
  4641. cik_pcie_gart_disable(rdev);
  4642. radeon_gart_table_vram_free(rdev);
  4643. radeon_gart_fini(rdev);
  4644. }
  4645. /* vm parser */
  4646. /**
  4647. * cik_ib_parse - vm ib_parse callback
  4648. *
  4649. * @rdev: radeon_device pointer
  4650. * @ib: indirect buffer pointer
  4651. *
  4652. * CIK uses hw IB checking so this is a nop (CIK).
  4653. */
  4654. int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  4655. {
  4656. return 0;
  4657. }
  4658. /*
  4659. * vm
  4660. * VMID 0 is the physical GPU addresses as used by the kernel.
  4661. * VMIDs 1-15 are used for userspace clients and are handled
  4662. * by the radeon vm/hsa code.
  4663. */
  4664. /**
  4665. * cik_vm_init - cik vm init callback
  4666. *
  4667. * @rdev: radeon_device pointer
  4668. *
  4669. * Inits cik specific vm parameters (number of VMs, base of vram for
  4670. * VMIDs 1-15) (CIK).
  4671. * Returns 0 for success.
  4672. */
  4673. int cik_vm_init(struct radeon_device *rdev)
  4674. {
  4675. /* number of VMs */
  4676. rdev->vm_manager.nvm = 16;
  4677. /* base offset of vram pages */
  4678. if (rdev->flags & RADEON_IS_IGP) {
  4679. u64 tmp = RREG32(MC_VM_FB_OFFSET);
  4680. tmp <<= 22;
  4681. rdev->vm_manager.vram_base_offset = tmp;
  4682. } else
  4683. rdev->vm_manager.vram_base_offset = 0;
  4684. return 0;
  4685. }
  4686. /**
  4687. * cik_vm_fini - cik vm fini callback
  4688. *
  4689. * @rdev: radeon_device pointer
  4690. *
  4691. * Tear down any asic specific VM setup (CIK).
  4692. */
  4693. void cik_vm_fini(struct radeon_device *rdev)
  4694. {
  4695. }
  4696. /**
  4697. * cik_vm_decode_fault - print human readable fault info
  4698. *
  4699. * @rdev: radeon_device pointer
  4700. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  4701. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  4702. *
  4703. * Print human readable fault information (CIK).
  4704. */
  4705. static void cik_vm_decode_fault(struct radeon_device *rdev,
  4706. u32 status, u32 addr, u32 mc_client)
  4707. {
  4708. u32 mc_id;
  4709. u32 vmid = (status & FAULT_VMID_MASK) >> FAULT_VMID_SHIFT;
  4710. u32 protections = (status & PROTECTIONS_MASK) >> PROTECTIONS_SHIFT;
  4711. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  4712. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  4713. if (rdev->family == CHIP_HAWAII)
  4714. mc_id = (status & HAWAII_MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  4715. else
  4716. mc_id = (status & MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  4717. printk("VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  4718. protections, vmid, addr,
  4719. (status & MEMORY_CLIENT_RW_MASK) ? "write" : "read",
  4720. block, mc_client, mc_id);
  4721. }
  4722. /**
  4723. * cik_vm_flush - cik vm flush using the CP
  4724. *
  4725. * @rdev: radeon_device pointer
  4726. *
  4727. * Update the page table base and flush the VM TLB
  4728. * using the CP (CIK).
  4729. */
  4730. void cik_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  4731. {
  4732. struct radeon_ring *ring = &rdev->ring[ridx];
  4733. if (vm == NULL)
  4734. return;
  4735. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4736. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4737. WRITE_DATA_DST_SEL(0)));
  4738. if (vm->id < 8) {
  4739. radeon_ring_write(ring,
  4740. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  4741. } else {
  4742. radeon_ring_write(ring,
  4743. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  4744. }
  4745. radeon_ring_write(ring, 0);
  4746. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  4747. /* update SH_MEM_* regs */
  4748. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4749. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4750. WRITE_DATA_DST_SEL(0)));
  4751. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4752. radeon_ring_write(ring, 0);
  4753. radeon_ring_write(ring, VMID(vm->id));
  4754. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 6));
  4755. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4756. WRITE_DATA_DST_SEL(0)));
  4757. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  4758. radeon_ring_write(ring, 0);
  4759. radeon_ring_write(ring, 0); /* SH_MEM_BASES */
  4760. radeon_ring_write(ring, 0); /* SH_MEM_CONFIG */
  4761. radeon_ring_write(ring, 1); /* SH_MEM_APE1_BASE */
  4762. radeon_ring_write(ring, 0); /* SH_MEM_APE1_LIMIT */
  4763. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4764. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4765. WRITE_DATA_DST_SEL(0)));
  4766. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4767. radeon_ring_write(ring, 0);
  4768. radeon_ring_write(ring, VMID(0));
  4769. /* HDP flush */
  4770. /* We should be using the WAIT_REG_MEM packet here like in
  4771. * cik_fence_ring_emit(), but it causes the CP to hang in this
  4772. * context...
  4773. */
  4774. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4775. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4776. WRITE_DATA_DST_SEL(0)));
  4777. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  4778. radeon_ring_write(ring, 0);
  4779. radeon_ring_write(ring, 0);
  4780. /* bits 0-15 are the VM contexts0-15 */
  4781. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4782. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4783. WRITE_DATA_DST_SEL(0)));
  4784. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  4785. radeon_ring_write(ring, 0);
  4786. radeon_ring_write(ring, 1 << vm->id);
  4787. /* compute doesn't have PFP */
  4788. if (ridx == RADEON_RING_TYPE_GFX_INDEX) {
  4789. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  4790. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  4791. radeon_ring_write(ring, 0x0);
  4792. }
  4793. }
  4794. /*
  4795. * RLC
  4796. * The RLC is a multi-purpose microengine that handles a
  4797. * variety of functions, the most important of which is
  4798. * the interrupt controller.
  4799. */
  4800. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  4801. bool enable)
  4802. {
  4803. u32 tmp = RREG32(CP_INT_CNTL_RING0);
  4804. if (enable)
  4805. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4806. else
  4807. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4808. WREG32(CP_INT_CNTL_RING0, tmp);
  4809. }
  4810. static void cik_enable_lbpw(struct radeon_device *rdev, bool enable)
  4811. {
  4812. u32 tmp;
  4813. tmp = RREG32(RLC_LB_CNTL);
  4814. if (enable)
  4815. tmp |= LOAD_BALANCE_ENABLE;
  4816. else
  4817. tmp &= ~LOAD_BALANCE_ENABLE;
  4818. WREG32(RLC_LB_CNTL, tmp);
  4819. }
  4820. static void cik_wait_for_rlc_serdes(struct radeon_device *rdev)
  4821. {
  4822. u32 i, j, k;
  4823. u32 mask;
  4824. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  4825. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  4826. cik_select_se_sh(rdev, i, j);
  4827. for (k = 0; k < rdev->usec_timeout; k++) {
  4828. if (RREG32(RLC_SERDES_CU_MASTER_BUSY) == 0)
  4829. break;
  4830. udelay(1);
  4831. }
  4832. }
  4833. }
  4834. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4835. mask = SE_MASTER_BUSY_MASK | GC_MASTER_BUSY | TC0_MASTER_BUSY | TC1_MASTER_BUSY;
  4836. for (k = 0; k < rdev->usec_timeout; k++) {
  4837. if ((RREG32(RLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  4838. break;
  4839. udelay(1);
  4840. }
  4841. }
  4842. static void cik_update_rlc(struct radeon_device *rdev, u32 rlc)
  4843. {
  4844. u32 tmp;
  4845. tmp = RREG32(RLC_CNTL);
  4846. if (tmp != rlc)
  4847. WREG32(RLC_CNTL, rlc);
  4848. }
  4849. static u32 cik_halt_rlc(struct radeon_device *rdev)
  4850. {
  4851. u32 data, orig;
  4852. orig = data = RREG32(RLC_CNTL);
  4853. if (data & RLC_ENABLE) {
  4854. u32 i;
  4855. data &= ~RLC_ENABLE;
  4856. WREG32(RLC_CNTL, data);
  4857. for (i = 0; i < rdev->usec_timeout; i++) {
  4858. if ((RREG32(RLC_GPM_STAT) & RLC_GPM_BUSY) == 0)
  4859. break;
  4860. udelay(1);
  4861. }
  4862. cik_wait_for_rlc_serdes(rdev);
  4863. }
  4864. return orig;
  4865. }
  4866. void cik_enter_rlc_safe_mode(struct radeon_device *rdev)
  4867. {
  4868. u32 tmp, i, mask;
  4869. tmp = REQ | MESSAGE(MSG_ENTER_RLC_SAFE_MODE);
  4870. WREG32(RLC_GPR_REG2, tmp);
  4871. mask = GFX_POWER_STATUS | GFX_CLOCK_STATUS;
  4872. for (i = 0; i < rdev->usec_timeout; i++) {
  4873. if ((RREG32(RLC_GPM_STAT) & mask) == mask)
  4874. break;
  4875. udelay(1);
  4876. }
  4877. for (i = 0; i < rdev->usec_timeout; i++) {
  4878. if ((RREG32(RLC_GPR_REG2) & REQ) == 0)
  4879. break;
  4880. udelay(1);
  4881. }
  4882. }
  4883. void cik_exit_rlc_safe_mode(struct radeon_device *rdev)
  4884. {
  4885. u32 tmp;
  4886. tmp = REQ | MESSAGE(MSG_EXIT_RLC_SAFE_MODE);
  4887. WREG32(RLC_GPR_REG2, tmp);
  4888. }
  4889. /**
  4890. * cik_rlc_stop - stop the RLC ME
  4891. *
  4892. * @rdev: radeon_device pointer
  4893. *
  4894. * Halt the RLC ME (MicroEngine) (CIK).
  4895. */
  4896. static void cik_rlc_stop(struct radeon_device *rdev)
  4897. {
  4898. WREG32(RLC_CNTL, 0);
  4899. cik_enable_gui_idle_interrupt(rdev, false);
  4900. cik_wait_for_rlc_serdes(rdev);
  4901. }
  4902. /**
  4903. * cik_rlc_start - start the RLC ME
  4904. *
  4905. * @rdev: radeon_device pointer
  4906. *
  4907. * Unhalt the RLC ME (MicroEngine) (CIK).
  4908. */
  4909. static void cik_rlc_start(struct radeon_device *rdev)
  4910. {
  4911. WREG32(RLC_CNTL, RLC_ENABLE);
  4912. cik_enable_gui_idle_interrupt(rdev, true);
  4913. udelay(50);
  4914. }
  4915. /**
  4916. * cik_rlc_resume - setup the RLC hw
  4917. *
  4918. * @rdev: radeon_device pointer
  4919. *
  4920. * Initialize the RLC registers, load the ucode,
  4921. * and start the RLC (CIK).
  4922. * Returns 0 for success, -EINVAL if the ucode is not available.
  4923. */
  4924. static int cik_rlc_resume(struct radeon_device *rdev)
  4925. {
  4926. u32 i, size, tmp;
  4927. const __be32 *fw_data;
  4928. if (!rdev->rlc_fw)
  4929. return -EINVAL;
  4930. switch (rdev->family) {
  4931. case CHIP_BONAIRE:
  4932. default:
  4933. size = BONAIRE_RLC_UCODE_SIZE;
  4934. break;
  4935. case CHIP_KAVERI:
  4936. size = KV_RLC_UCODE_SIZE;
  4937. break;
  4938. case CHIP_KABINI:
  4939. size = KB_RLC_UCODE_SIZE;
  4940. break;
  4941. }
  4942. cik_rlc_stop(rdev);
  4943. /* disable CG */
  4944. tmp = RREG32(RLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  4945. WREG32(RLC_CGCG_CGLS_CTRL, tmp);
  4946. si_rlc_reset(rdev);
  4947. cik_init_pg(rdev);
  4948. cik_init_cg(rdev);
  4949. WREG32(RLC_LB_CNTR_INIT, 0);
  4950. WREG32(RLC_LB_CNTR_MAX, 0x00008000);
  4951. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4952. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  4953. WREG32(RLC_LB_PARAMS, 0x00600408);
  4954. WREG32(RLC_LB_CNTL, 0x80000004);
  4955. WREG32(RLC_MC_CNTL, 0);
  4956. WREG32(RLC_UCODE_CNTL, 0);
  4957. fw_data = (const __be32 *)rdev->rlc_fw->data;
  4958. WREG32(RLC_GPM_UCODE_ADDR, 0);
  4959. for (i = 0; i < size; i++)
  4960. WREG32(RLC_GPM_UCODE_DATA, be32_to_cpup(fw_data++));
  4961. WREG32(RLC_GPM_UCODE_ADDR, 0);
  4962. /* XXX - find out what chips support lbpw */
  4963. cik_enable_lbpw(rdev, false);
  4964. if (rdev->family == CHIP_BONAIRE)
  4965. WREG32(RLC_DRIVER_DMA_STATUS, 0);
  4966. cik_rlc_start(rdev);
  4967. return 0;
  4968. }
  4969. static void cik_enable_cgcg(struct radeon_device *rdev, bool enable)
  4970. {
  4971. u32 data, orig, tmp, tmp2;
  4972. orig = data = RREG32(RLC_CGCG_CGLS_CTRL);
  4973. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGCG)) {
  4974. cik_enable_gui_idle_interrupt(rdev, true);
  4975. tmp = cik_halt_rlc(rdev);
  4976. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4977. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4978. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4979. tmp2 = BPM_ADDR_MASK | CGCG_OVERRIDE_0 | CGLS_ENABLE;
  4980. WREG32(RLC_SERDES_WR_CTRL, tmp2);
  4981. cik_update_rlc(rdev, tmp);
  4982. data |= CGCG_EN | CGLS_EN;
  4983. } else {
  4984. cik_enable_gui_idle_interrupt(rdev, false);
  4985. RREG32(CB_CGTT_SCLK_CTRL);
  4986. RREG32(CB_CGTT_SCLK_CTRL);
  4987. RREG32(CB_CGTT_SCLK_CTRL);
  4988. RREG32(CB_CGTT_SCLK_CTRL);
  4989. data &= ~(CGCG_EN | CGLS_EN);
  4990. }
  4991. if (orig != data)
  4992. WREG32(RLC_CGCG_CGLS_CTRL, data);
  4993. }
  4994. static void cik_enable_mgcg(struct radeon_device *rdev, bool enable)
  4995. {
  4996. u32 data, orig, tmp = 0;
  4997. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGCG)) {
  4998. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) {
  4999. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CP_LS) {
  5000. orig = data = RREG32(CP_MEM_SLP_CNTL);
  5001. data |= CP_MEM_LS_EN;
  5002. if (orig != data)
  5003. WREG32(CP_MEM_SLP_CNTL, data);
  5004. }
  5005. }
  5006. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  5007. data &= 0xfffffffd;
  5008. if (orig != data)
  5009. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  5010. tmp = cik_halt_rlc(rdev);
  5011. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5012. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5013. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5014. data = BPM_ADDR_MASK | MGCG_OVERRIDE_0;
  5015. WREG32(RLC_SERDES_WR_CTRL, data);
  5016. cik_update_rlc(rdev, tmp);
  5017. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS) {
  5018. orig = data = RREG32(CGTS_SM_CTRL_REG);
  5019. data &= ~SM_MODE_MASK;
  5020. data |= SM_MODE(0x2);
  5021. data |= SM_MODE_ENABLE;
  5022. data &= ~CGTS_OVERRIDE;
  5023. if ((rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) &&
  5024. (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS_LS))
  5025. data &= ~CGTS_LS_OVERRIDE;
  5026. data &= ~ON_MONITOR_ADD_MASK;
  5027. data |= ON_MONITOR_ADD_EN;
  5028. data |= ON_MONITOR_ADD(0x96);
  5029. if (orig != data)
  5030. WREG32(CGTS_SM_CTRL_REG, data);
  5031. }
  5032. } else {
  5033. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  5034. data |= 0x00000002;
  5035. if (orig != data)
  5036. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  5037. data = RREG32(RLC_MEM_SLP_CNTL);
  5038. if (data & RLC_MEM_LS_EN) {
  5039. data &= ~RLC_MEM_LS_EN;
  5040. WREG32(RLC_MEM_SLP_CNTL, data);
  5041. }
  5042. data = RREG32(CP_MEM_SLP_CNTL);
  5043. if (data & CP_MEM_LS_EN) {
  5044. data &= ~CP_MEM_LS_EN;
  5045. WREG32(CP_MEM_SLP_CNTL, data);
  5046. }
  5047. orig = data = RREG32(CGTS_SM_CTRL_REG);
  5048. data |= CGTS_OVERRIDE | CGTS_LS_OVERRIDE;
  5049. if (orig != data)
  5050. WREG32(CGTS_SM_CTRL_REG, data);
  5051. tmp = cik_halt_rlc(rdev);
  5052. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5053. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5054. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5055. data = BPM_ADDR_MASK | MGCG_OVERRIDE_1;
  5056. WREG32(RLC_SERDES_WR_CTRL, data);
  5057. cik_update_rlc(rdev, tmp);
  5058. }
  5059. }
  5060. static const u32 mc_cg_registers[] =
  5061. {
  5062. MC_HUB_MISC_HUB_CG,
  5063. MC_HUB_MISC_SIP_CG,
  5064. MC_HUB_MISC_VM_CG,
  5065. MC_XPB_CLK_GAT,
  5066. ATC_MISC_CG,
  5067. MC_CITF_MISC_WR_CG,
  5068. MC_CITF_MISC_RD_CG,
  5069. MC_CITF_MISC_VM_CG,
  5070. VM_L2_CG,
  5071. };
  5072. static void cik_enable_mc_ls(struct radeon_device *rdev,
  5073. bool enable)
  5074. {
  5075. int i;
  5076. u32 orig, data;
  5077. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  5078. orig = data = RREG32(mc_cg_registers[i]);
  5079. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_LS))
  5080. data |= MC_LS_ENABLE;
  5081. else
  5082. data &= ~MC_LS_ENABLE;
  5083. if (data != orig)
  5084. WREG32(mc_cg_registers[i], data);
  5085. }
  5086. }
  5087. static void cik_enable_mc_mgcg(struct radeon_device *rdev,
  5088. bool enable)
  5089. {
  5090. int i;
  5091. u32 orig, data;
  5092. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  5093. orig = data = RREG32(mc_cg_registers[i]);
  5094. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_MGCG))
  5095. data |= MC_CG_ENABLE;
  5096. else
  5097. data &= ~MC_CG_ENABLE;
  5098. if (data != orig)
  5099. WREG32(mc_cg_registers[i], data);
  5100. }
  5101. }
  5102. static void cik_enable_sdma_mgcg(struct radeon_device *rdev,
  5103. bool enable)
  5104. {
  5105. u32 orig, data;
  5106. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_MGCG)) {
  5107. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  5108. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  5109. } else {
  5110. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  5111. data |= 0xff000000;
  5112. if (data != orig)
  5113. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  5114. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  5115. data |= 0xff000000;
  5116. if (data != orig)
  5117. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  5118. }
  5119. }
  5120. static void cik_enable_sdma_mgls(struct radeon_device *rdev,
  5121. bool enable)
  5122. {
  5123. u32 orig, data;
  5124. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_LS)) {
  5125. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  5126. data |= 0x100;
  5127. if (orig != data)
  5128. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  5129. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  5130. data |= 0x100;
  5131. if (orig != data)
  5132. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  5133. } else {
  5134. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  5135. data &= ~0x100;
  5136. if (orig != data)
  5137. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  5138. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  5139. data &= ~0x100;
  5140. if (orig != data)
  5141. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  5142. }
  5143. }
  5144. static void cik_enable_uvd_mgcg(struct radeon_device *rdev,
  5145. bool enable)
  5146. {
  5147. u32 orig, data;
  5148. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_UVD_MGCG)) {
  5149. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  5150. data = 0xfff;
  5151. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  5152. orig = data = RREG32(UVD_CGC_CTRL);
  5153. data |= DCM;
  5154. if (orig != data)
  5155. WREG32(UVD_CGC_CTRL, data);
  5156. } else {
  5157. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  5158. data &= ~0xfff;
  5159. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  5160. orig = data = RREG32(UVD_CGC_CTRL);
  5161. data &= ~DCM;
  5162. if (orig != data)
  5163. WREG32(UVD_CGC_CTRL, data);
  5164. }
  5165. }
  5166. static void cik_enable_bif_mgls(struct radeon_device *rdev,
  5167. bool enable)
  5168. {
  5169. u32 orig, data;
  5170. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  5171. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_BIF_LS))
  5172. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN |
  5173. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN;
  5174. else
  5175. data &= ~(SLV_MEM_LS_EN | MST_MEM_LS_EN |
  5176. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN);
  5177. if (orig != data)
  5178. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  5179. }
  5180. static void cik_enable_hdp_mgcg(struct radeon_device *rdev,
  5181. bool enable)
  5182. {
  5183. u32 orig, data;
  5184. orig = data = RREG32(HDP_HOST_PATH_CNTL);
  5185. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_MGCG))
  5186. data &= ~CLOCK_GATING_DIS;
  5187. else
  5188. data |= CLOCK_GATING_DIS;
  5189. if (orig != data)
  5190. WREG32(HDP_HOST_PATH_CNTL, data);
  5191. }
  5192. static void cik_enable_hdp_ls(struct radeon_device *rdev,
  5193. bool enable)
  5194. {
  5195. u32 orig, data;
  5196. orig = data = RREG32(HDP_MEM_POWER_LS);
  5197. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_LS))
  5198. data |= HDP_LS_ENABLE;
  5199. else
  5200. data &= ~HDP_LS_ENABLE;
  5201. if (orig != data)
  5202. WREG32(HDP_MEM_POWER_LS, data);
  5203. }
  5204. void cik_update_cg(struct radeon_device *rdev,
  5205. u32 block, bool enable)
  5206. {
  5207. if (block & RADEON_CG_BLOCK_GFX) {
  5208. cik_enable_gui_idle_interrupt(rdev, false);
  5209. /* order matters! */
  5210. if (enable) {
  5211. cik_enable_mgcg(rdev, true);
  5212. cik_enable_cgcg(rdev, true);
  5213. } else {
  5214. cik_enable_cgcg(rdev, false);
  5215. cik_enable_mgcg(rdev, false);
  5216. }
  5217. cik_enable_gui_idle_interrupt(rdev, true);
  5218. }
  5219. if (block & RADEON_CG_BLOCK_MC) {
  5220. if (!(rdev->flags & RADEON_IS_IGP)) {
  5221. cik_enable_mc_mgcg(rdev, enable);
  5222. cik_enable_mc_ls(rdev, enable);
  5223. }
  5224. }
  5225. if (block & RADEON_CG_BLOCK_SDMA) {
  5226. cik_enable_sdma_mgcg(rdev, enable);
  5227. cik_enable_sdma_mgls(rdev, enable);
  5228. }
  5229. if (block & RADEON_CG_BLOCK_BIF) {
  5230. cik_enable_bif_mgls(rdev, enable);
  5231. }
  5232. if (block & RADEON_CG_BLOCK_UVD) {
  5233. if (rdev->has_uvd)
  5234. cik_enable_uvd_mgcg(rdev, enable);
  5235. }
  5236. if (block & RADEON_CG_BLOCK_HDP) {
  5237. cik_enable_hdp_mgcg(rdev, enable);
  5238. cik_enable_hdp_ls(rdev, enable);
  5239. }
  5240. }
  5241. static void cik_init_cg(struct radeon_device *rdev)
  5242. {
  5243. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, true);
  5244. if (rdev->has_uvd)
  5245. si_init_uvd_internal_cg(rdev);
  5246. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  5247. RADEON_CG_BLOCK_SDMA |
  5248. RADEON_CG_BLOCK_BIF |
  5249. RADEON_CG_BLOCK_UVD |
  5250. RADEON_CG_BLOCK_HDP), true);
  5251. }
  5252. static void cik_fini_cg(struct radeon_device *rdev)
  5253. {
  5254. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  5255. RADEON_CG_BLOCK_SDMA |
  5256. RADEON_CG_BLOCK_BIF |
  5257. RADEON_CG_BLOCK_UVD |
  5258. RADEON_CG_BLOCK_HDP), false);
  5259. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, false);
  5260. }
  5261. static void cik_enable_sck_slowdown_on_pu(struct radeon_device *rdev,
  5262. bool enable)
  5263. {
  5264. u32 data, orig;
  5265. orig = data = RREG32(RLC_PG_CNTL);
  5266. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  5267. data |= SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  5268. else
  5269. data &= ~SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  5270. if (orig != data)
  5271. WREG32(RLC_PG_CNTL, data);
  5272. }
  5273. static void cik_enable_sck_slowdown_on_pd(struct radeon_device *rdev,
  5274. bool enable)
  5275. {
  5276. u32 data, orig;
  5277. orig = data = RREG32(RLC_PG_CNTL);
  5278. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  5279. data |= SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  5280. else
  5281. data &= ~SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  5282. if (orig != data)
  5283. WREG32(RLC_PG_CNTL, data);
  5284. }
  5285. static void cik_enable_cp_pg(struct radeon_device *rdev, bool enable)
  5286. {
  5287. u32 data, orig;
  5288. orig = data = RREG32(RLC_PG_CNTL);
  5289. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_CP))
  5290. data &= ~DISABLE_CP_PG;
  5291. else
  5292. data |= DISABLE_CP_PG;
  5293. if (orig != data)
  5294. WREG32(RLC_PG_CNTL, data);
  5295. }
  5296. static void cik_enable_gds_pg(struct radeon_device *rdev, bool enable)
  5297. {
  5298. u32 data, orig;
  5299. orig = data = RREG32(RLC_PG_CNTL);
  5300. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GDS))
  5301. data &= ~DISABLE_GDS_PG;
  5302. else
  5303. data |= DISABLE_GDS_PG;
  5304. if (orig != data)
  5305. WREG32(RLC_PG_CNTL, data);
  5306. }
  5307. #define CP_ME_TABLE_SIZE 96
  5308. #define CP_ME_TABLE_OFFSET 2048
  5309. #define CP_MEC_TABLE_OFFSET 4096
  5310. void cik_init_cp_pg_table(struct radeon_device *rdev)
  5311. {
  5312. const __be32 *fw_data;
  5313. volatile u32 *dst_ptr;
  5314. int me, i, max_me = 4;
  5315. u32 bo_offset = 0;
  5316. u32 table_offset;
  5317. if (rdev->family == CHIP_KAVERI)
  5318. max_me = 5;
  5319. if (rdev->rlc.cp_table_ptr == NULL)
  5320. return;
  5321. /* write the cp table buffer */
  5322. dst_ptr = rdev->rlc.cp_table_ptr;
  5323. for (me = 0; me < max_me; me++) {
  5324. if (me == 0) {
  5325. fw_data = (const __be32 *)rdev->ce_fw->data;
  5326. table_offset = CP_ME_TABLE_OFFSET;
  5327. } else if (me == 1) {
  5328. fw_data = (const __be32 *)rdev->pfp_fw->data;
  5329. table_offset = CP_ME_TABLE_OFFSET;
  5330. } else if (me == 2) {
  5331. fw_data = (const __be32 *)rdev->me_fw->data;
  5332. table_offset = CP_ME_TABLE_OFFSET;
  5333. } else {
  5334. fw_data = (const __be32 *)rdev->mec_fw->data;
  5335. table_offset = CP_MEC_TABLE_OFFSET;
  5336. }
  5337. for (i = 0; i < CP_ME_TABLE_SIZE; i ++) {
  5338. dst_ptr[bo_offset + i] = cpu_to_le32(be32_to_cpu(fw_data[table_offset + i]));
  5339. }
  5340. bo_offset += CP_ME_TABLE_SIZE;
  5341. }
  5342. }
  5343. static void cik_enable_gfx_cgpg(struct radeon_device *rdev,
  5344. bool enable)
  5345. {
  5346. u32 data, orig;
  5347. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG)) {
  5348. orig = data = RREG32(RLC_PG_CNTL);
  5349. data |= GFX_PG_ENABLE;
  5350. if (orig != data)
  5351. WREG32(RLC_PG_CNTL, data);
  5352. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5353. data |= AUTO_PG_EN;
  5354. if (orig != data)
  5355. WREG32(RLC_AUTO_PG_CTRL, data);
  5356. } else {
  5357. orig = data = RREG32(RLC_PG_CNTL);
  5358. data &= ~GFX_PG_ENABLE;
  5359. if (orig != data)
  5360. WREG32(RLC_PG_CNTL, data);
  5361. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5362. data &= ~AUTO_PG_EN;
  5363. if (orig != data)
  5364. WREG32(RLC_AUTO_PG_CTRL, data);
  5365. data = RREG32(DB_RENDER_CONTROL);
  5366. }
  5367. }
  5368. static u32 cik_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh)
  5369. {
  5370. u32 mask = 0, tmp, tmp1;
  5371. int i;
  5372. cik_select_se_sh(rdev, se, sh);
  5373. tmp = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  5374. tmp1 = RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  5375. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5376. tmp &= 0xffff0000;
  5377. tmp |= tmp1;
  5378. tmp >>= 16;
  5379. for (i = 0; i < rdev->config.cik.max_cu_per_sh; i ++) {
  5380. mask <<= 1;
  5381. mask |= 1;
  5382. }
  5383. return (~tmp) & mask;
  5384. }
  5385. static void cik_init_ao_cu_mask(struct radeon_device *rdev)
  5386. {
  5387. u32 i, j, k, active_cu_number = 0;
  5388. u32 mask, counter, cu_bitmap;
  5389. u32 tmp = 0;
  5390. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  5391. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  5392. mask = 1;
  5393. cu_bitmap = 0;
  5394. counter = 0;
  5395. for (k = 0; k < rdev->config.cik.max_cu_per_sh; k ++) {
  5396. if (cik_get_cu_active_bitmap(rdev, i, j) & mask) {
  5397. if (counter < 2)
  5398. cu_bitmap |= mask;
  5399. counter ++;
  5400. }
  5401. mask <<= 1;
  5402. }
  5403. active_cu_number += counter;
  5404. tmp |= (cu_bitmap << (i * 16 + j * 8));
  5405. }
  5406. }
  5407. WREG32(RLC_PG_AO_CU_MASK, tmp);
  5408. tmp = RREG32(RLC_MAX_PG_CU);
  5409. tmp &= ~MAX_PU_CU_MASK;
  5410. tmp |= MAX_PU_CU(active_cu_number);
  5411. WREG32(RLC_MAX_PG_CU, tmp);
  5412. }
  5413. static void cik_enable_gfx_static_mgpg(struct radeon_device *rdev,
  5414. bool enable)
  5415. {
  5416. u32 data, orig;
  5417. orig = data = RREG32(RLC_PG_CNTL);
  5418. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_SMG))
  5419. data |= STATIC_PER_CU_PG_ENABLE;
  5420. else
  5421. data &= ~STATIC_PER_CU_PG_ENABLE;
  5422. if (orig != data)
  5423. WREG32(RLC_PG_CNTL, data);
  5424. }
  5425. static void cik_enable_gfx_dynamic_mgpg(struct radeon_device *rdev,
  5426. bool enable)
  5427. {
  5428. u32 data, orig;
  5429. orig = data = RREG32(RLC_PG_CNTL);
  5430. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_DMG))
  5431. data |= DYN_PER_CU_PG_ENABLE;
  5432. else
  5433. data &= ~DYN_PER_CU_PG_ENABLE;
  5434. if (orig != data)
  5435. WREG32(RLC_PG_CNTL, data);
  5436. }
  5437. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  5438. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  5439. static void cik_init_gfx_cgpg(struct radeon_device *rdev)
  5440. {
  5441. u32 data, orig;
  5442. u32 i;
  5443. if (rdev->rlc.cs_data) {
  5444. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  5445. WREG32(RLC_GPM_SCRATCH_DATA, upper_32_bits(rdev->rlc.clear_state_gpu_addr));
  5446. WREG32(RLC_GPM_SCRATCH_DATA, lower_32_bits(rdev->rlc.clear_state_gpu_addr));
  5447. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.clear_state_size);
  5448. } else {
  5449. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  5450. for (i = 0; i < 3; i++)
  5451. WREG32(RLC_GPM_SCRATCH_DATA, 0);
  5452. }
  5453. if (rdev->rlc.reg_list) {
  5454. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  5455. for (i = 0; i < rdev->rlc.reg_list_size; i++)
  5456. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.reg_list[i]);
  5457. }
  5458. orig = data = RREG32(RLC_PG_CNTL);
  5459. data |= GFX_PG_SRC;
  5460. if (orig != data)
  5461. WREG32(RLC_PG_CNTL, data);
  5462. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  5463. WREG32(RLC_CP_TABLE_RESTORE, rdev->rlc.cp_table_gpu_addr >> 8);
  5464. data = RREG32(CP_RB_WPTR_POLL_CNTL);
  5465. data &= ~IDLE_POLL_COUNT_MASK;
  5466. data |= IDLE_POLL_COUNT(0x60);
  5467. WREG32(CP_RB_WPTR_POLL_CNTL, data);
  5468. data = 0x10101010;
  5469. WREG32(RLC_PG_DELAY, data);
  5470. data = RREG32(RLC_PG_DELAY_2);
  5471. data &= ~0xff;
  5472. data |= 0x3;
  5473. WREG32(RLC_PG_DELAY_2, data);
  5474. data = RREG32(RLC_AUTO_PG_CTRL);
  5475. data &= ~GRBM_REG_SGIT_MASK;
  5476. data |= GRBM_REG_SGIT(0x700);
  5477. WREG32(RLC_AUTO_PG_CTRL, data);
  5478. }
  5479. static void cik_update_gfx_pg(struct radeon_device *rdev, bool enable)
  5480. {
  5481. cik_enable_gfx_cgpg(rdev, enable);
  5482. cik_enable_gfx_static_mgpg(rdev, enable);
  5483. cik_enable_gfx_dynamic_mgpg(rdev, enable);
  5484. }
  5485. u32 cik_get_csb_size(struct radeon_device *rdev)
  5486. {
  5487. u32 count = 0;
  5488. const struct cs_section_def *sect = NULL;
  5489. const struct cs_extent_def *ext = NULL;
  5490. if (rdev->rlc.cs_data == NULL)
  5491. return 0;
  5492. /* begin clear state */
  5493. count += 2;
  5494. /* context control state */
  5495. count += 3;
  5496. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  5497. for (ext = sect->section; ext->extent != NULL; ++ext) {
  5498. if (sect->id == SECT_CONTEXT)
  5499. count += 2 + ext->reg_count;
  5500. else
  5501. return 0;
  5502. }
  5503. }
  5504. /* pa_sc_raster_config/pa_sc_raster_config1 */
  5505. count += 4;
  5506. /* end clear state */
  5507. count += 2;
  5508. /* clear state */
  5509. count += 2;
  5510. return count;
  5511. }
  5512. void cik_get_csb_buffer(struct radeon_device *rdev, volatile u32 *buffer)
  5513. {
  5514. u32 count = 0, i;
  5515. const struct cs_section_def *sect = NULL;
  5516. const struct cs_extent_def *ext = NULL;
  5517. if (rdev->rlc.cs_data == NULL)
  5518. return;
  5519. if (buffer == NULL)
  5520. return;
  5521. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  5522. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  5523. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5524. buffer[count++] = cpu_to_le32(0x80000000);
  5525. buffer[count++] = cpu_to_le32(0x80000000);
  5526. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  5527. for (ext = sect->section; ext->extent != NULL; ++ext) {
  5528. if (sect->id == SECT_CONTEXT) {
  5529. buffer[count++] =
  5530. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  5531. buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
  5532. for (i = 0; i < ext->reg_count; i++)
  5533. buffer[count++] = cpu_to_le32(ext->extent[i]);
  5534. } else {
  5535. return;
  5536. }
  5537. }
  5538. }
  5539. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  5540. buffer[count++] = cpu_to_le32(PA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  5541. switch (rdev->family) {
  5542. case CHIP_BONAIRE:
  5543. buffer[count++] = cpu_to_le32(0x16000012);
  5544. buffer[count++] = cpu_to_le32(0x00000000);
  5545. break;
  5546. case CHIP_KAVERI:
  5547. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  5548. buffer[count++] = cpu_to_le32(0x00000000);
  5549. break;
  5550. case CHIP_KABINI:
  5551. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  5552. buffer[count++] = cpu_to_le32(0x00000000);
  5553. break;
  5554. default:
  5555. buffer[count++] = cpu_to_le32(0x00000000);
  5556. buffer[count++] = cpu_to_le32(0x00000000);
  5557. break;
  5558. }
  5559. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  5560. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  5561. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  5562. buffer[count++] = cpu_to_le32(0);
  5563. }
  5564. static void cik_init_pg(struct radeon_device *rdev)
  5565. {
  5566. if (rdev->pg_flags) {
  5567. cik_enable_sck_slowdown_on_pu(rdev, true);
  5568. cik_enable_sck_slowdown_on_pd(rdev, true);
  5569. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  5570. cik_init_gfx_cgpg(rdev);
  5571. cik_enable_cp_pg(rdev, true);
  5572. cik_enable_gds_pg(rdev, true);
  5573. }
  5574. cik_init_ao_cu_mask(rdev);
  5575. cik_update_gfx_pg(rdev, true);
  5576. }
  5577. }
  5578. static void cik_fini_pg(struct radeon_device *rdev)
  5579. {
  5580. if (rdev->pg_flags) {
  5581. cik_update_gfx_pg(rdev, false);
  5582. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  5583. cik_enable_cp_pg(rdev, false);
  5584. cik_enable_gds_pg(rdev, false);
  5585. }
  5586. }
  5587. }
  5588. /*
  5589. * Interrupts
  5590. * Starting with r6xx, interrupts are handled via a ring buffer.
  5591. * Ring buffers are areas of GPU accessible memory that the GPU
  5592. * writes interrupt vectors into and the host reads vectors out of.
  5593. * There is a rptr (read pointer) that determines where the
  5594. * host is currently reading, and a wptr (write pointer)
  5595. * which determines where the GPU has written. When the
  5596. * pointers are equal, the ring is idle. When the GPU
  5597. * writes vectors to the ring buffer, it increments the
  5598. * wptr. When there is an interrupt, the host then starts
  5599. * fetching commands and processing them until the pointers are
  5600. * equal again at which point it updates the rptr.
  5601. */
  5602. /**
  5603. * cik_enable_interrupts - Enable the interrupt ring buffer
  5604. *
  5605. * @rdev: radeon_device pointer
  5606. *
  5607. * Enable the interrupt ring buffer (CIK).
  5608. */
  5609. static void cik_enable_interrupts(struct radeon_device *rdev)
  5610. {
  5611. u32 ih_cntl = RREG32(IH_CNTL);
  5612. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  5613. ih_cntl |= ENABLE_INTR;
  5614. ih_rb_cntl |= IH_RB_ENABLE;
  5615. WREG32(IH_CNTL, ih_cntl);
  5616. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5617. rdev->ih.enabled = true;
  5618. }
  5619. /**
  5620. * cik_disable_interrupts - Disable the interrupt ring buffer
  5621. *
  5622. * @rdev: radeon_device pointer
  5623. *
  5624. * Disable the interrupt ring buffer (CIK).
  5625. */
  5626. static void cik_disable_interrupts(struct radeon_device *rdev)
  5627. {
  5628. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  5629. u32 ih_cntl = RREG32(IH_CNTL);
  5630. ih_rb_cntl &= ~IH_RB_ENABLE;
  5631. ih_cntl &= ~ENABLE_INTR;
  5632. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5633. WREG32(IH_CNTL, ih_cntl);
  5634. /* set rptr, wptr to 0 */
  5635. WREG32(IH_RB_RPTR, 0);
  5636. WREG32(IH_RB_WPTR, 0);
  5637. rdev->ih.enabled = false;
  5638. rdev->ih.rptr = 0;
  5639. }
  5640. /**
  5641. * cik_disable_interrupt_state - Disable all interrupt sources
  5642. *
  5643. * @rdev: radeon_device pointer
  5644. *
  5645. * Clear all interrupt enable bits used by the driver (CIK).
  5646. */
  5647. static void cik_disable_interrupt_state(struct radeon_device *rdev)
  5648. {
  5649. u32 tmp;
  5650. /* gfx ring */
  5651. tmp = RREG32(CP_INT_CNTL_RING0) &
  5652. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5653. WREG32(CP_INT_CNTL_RING0, tmp);
  5654. /* sdma */
  5655. tmp = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5656. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  5657. tmp = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5658. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  5659. /* compute queues */
  5660. WREG32(CP_ME1_PIPE0_INT_CNTL, 0);
  5661. WREG32(CP_ME1_PIPE1_INT_CNTL, 0);
  5662. WREG32(CP_ME1_PIPE2_INT_CNTL, 0);
  5663. WREG32(CP_ME1_PIPE3_INT_CNTL, 0);
  5664. WREG32(CP_ME2_PIPE0_INT_CNTL, 0);
  5665. WREG32(CP_ME2_PIPE1_INT_CNTL, 0);
  5666. WREG32(CP_ME2_PIPE2_INT_CNTL, 0);
  5667. WREG32(CP_ME2_PIPE3_INT_CNTL, 0);
  5668. /* grbm */
  5669. WREG32(GRBM_INT_CNTL, 0);
  5670. /* vline/vblank, etc. */
  5671. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  5672. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  5673. if (rdev->num_crtc >= 4) {
  5674. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  5675. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  5676. }
  5677. if (rdev->num_crtc >= 6) {
  5678. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  5679. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  5680. }
  5681. /* dac hotplug */
  5682. WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
  5683. /* digital hotplug */
  5684. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5685. WREG32(DC_HPD1_INT_CONTROL, tmp);
  5686. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5687. WREG32(DC_HPD2_INT_CONTROL, tmp);
  5688. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5689. WREG32(DC_HPD3_INT_CONTROL, tmp);
  5690. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5691. WREG32(DC_HPD4_INT_CONTROL, tmp);
  5692. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5693. WREG32(DC_HPD5_INT_CONTROL, tmp);
  5694. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5695. WREG32(DC_HPD6_INT_CONTROL, tmp);
  5696. }
  5697. /**
  5698. * cik_irq_init - init and enable the interrupt ring
  5699. *
  5700. * @rdev: radeon_device pointer
  5701. *
  5702. * Allocate a ring buffer for the interrupt controller,
  5703. * enable the RLC, disable interrupts, enable the IH
  5704. * ring buffer and enable it (CIK).
  5705. * Called at device load and reume.
  5706. * Returns 0 for success, errors for failure.
  5707. */
  5708. static int cik_irq_init(struct radeon_device *rdev)
  5709. {
  5710. int ret = 0;
  5711. int rb_bufsz;
  5712. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  5713. /* allocate ring */
  5714. ret = r600_ih_ring_alloc(rdev);
  5715. if (ret)
  5716. return ret;
  5717. /* disable irqs */
  5718. cik_disable_interrupts(rdev);
  5719. /* init rlc */
  5720. ret = cik_rlc_resume(rdev);
  5721. if (ret) {
  5722. r600_ih_ring_fini(rdev);
  5723. return ret;
  5724. }
  5725. /* setup interrupt control */
  5726. /* XXX this should actually be a bus address, not an MC address. same on older asics */
  5727. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  5728. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  5729. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  5730. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  5731. */
  5732. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  5733. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  5734. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  5735. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  5736. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  5737. rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
  5738. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  5739. IH_WPTR_OVERFLOW_CLEAR |
  5740. (rb_bufsz << 1));
  5741. if (rdev->wb.enabled)
  5742. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  5743. /* set the writeback address whether it's enabled or not */
  5744. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  5745. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  5746. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5747. /* set rptr, wptr to 0 */
  5748. WREG32(IH_RB_RPTR, 0);
  5749. WREG32(IH_RB_WPTR, 0);
  5750. /* Default settings for IH_CNTL (disabled at first) */
  5751. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  5752. /* RPTR_REARM only works if msi's are enabled */
  5753. if (rdev->msi_enabled)
  5754. ih_cntl |= RPTR_REARM;
  5755. WREG32(IH_CNTL, ih_cntl);
  5756. /* force the active interrupt state to all disabled */
  5757. cik_disable_interrupt_state(rdev);
  5758. pci_set_master(rdev->pdev);
  5759. /* enable irqs */
  5760. cik_enable_interrupts(rdev);
  5761. return ret;
  5762. }
  5763. /**
  5764. * cik_irq_set - enable/disable interrupt sources
  5765. *
  5766. * @rdev: radeon_device pointer
  5767. *
  5768. * Enable interrupt sources on the GPU (vblanks, hpd,
  5769. * etc.) (CIK).
  5770. * Returns 0 for success, errors for failure.
  5771. */
  5772. int cik_irq_set(struct radeon_device *rdev)
  5773. {
  5774. u32 cp_int_cntl;
  5775. u32 cp_m1p0, cp_m1p1, cp_m1p2, cp_m1p3;
  5776. u32 cp_m2p0, cp_m2p1, cp_m2p2, cp_m2p3;
  5777. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  5778. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  5779. u32 grbm_int_cntl = 0;
  5780. u32 dma_cntl, dma_cntl1;
  5781. u32 thermal_int;
  5782. if (!rdev->irq.installed) {
  5783. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  5784. return -EINVAL;
  5785. }
  5786. /* don't enable anything if the ih is disabled */
  5787. if (!rdev->ih.enabled) {
  5788. cik_disable_interrupts(rdev);
  5789. /* force the active interrupt state to all disabled */
  5790. cik_disable_interrupt_state(rdev);
  5791. return 0;
  5792. }
  5793. cp_int_cntl = RREG32(CP_INT_CNTL_RING0) &
  5794. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5795. cp_int_cntl |= PRIV_INSTR_INT_ENABLE | PRIV_REG_INT_ENABLE;
  5796. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5797. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5798. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5799. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5800. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5801. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5802. dma_cntl = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5803. dma_cntl1 = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5804. cp_m1p0 = RREG32(CP_ME1_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5805. cp_m1p1 = RREG32(CP_ME1_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5806. cp_m1p2 = RREG32(CP_ME1_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5807. cp_m1p3 = RREG32(CP_ME1_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5808. cp_m2p0 = RREG32(CP_ME2_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5809. cp_m2p1 = RREG32(CP_ME2_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5810. cp_m2p2 = RREG32(CP_ME2_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5811. cp_m2p3 = RREG32(CP_ME2_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5812. if (rdev->flags & RADEON_IS_IGP)
  5813. thermal_int = RREG32_SMC(CG_THERMAL_INT_CTRL) &
  5814. ~(THERM_INTH_MASK | THERM_INTL_MASK);
  5815. else
  5816. thermal_int = RREG32_SMC(CG_THERMAL_INT) &
  5817. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  5818. /* enable CP interrupts on all rings */
  5819. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  5820. DRM_DEBUG("cik_irq_set: sw int gfx\n");
  5821. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  5822. }
  5823. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  5824. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5825. DRM_DEBUG("si_irq_set: sw int cp1\n");
  5826. if (ring->me == 1) {
  5827. switch (ring->pipe) {
  5828. case 0:
  5829. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  5830. break;
  5831. case 1:
  5832. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  5833. break;
  5834. case 2:
  5835. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5836. break;
  5837. case 3:
  5838. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5839. break;
  5840. default:
  5841. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  5842. break;
  5843. }
  5844. } else if (ring->me == 2) {
  5845. switch (ring->pipe) {
  5846. case 0:
  5847. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  5848. break;
  5849. case 1:
  5850. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  5851. break;
  5852. case 2:
  5853. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5854. break;
  5855. case 3:
  5856. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5857. break;
  5858. default:
  5859. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  5860. break;
  5861. }
  5862. } else {
  5863. DRM_DEBUG("si_irq_set: sw int cp1 invalid me %d\n", ring->me);
  5864. }
  5865. }
  5866. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  5867. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5868. DRM_DEBUG("si_irq_set: sw int cp2\n");
  5869. if (ring->me == 1) {
  5870. switch (ring->pipe) {
  5871. case 0:
  5872. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  5873. break;
  5874. case 1:
  5875. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  5876. break;
  5877. case 2:
  5878. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5879. break;
  5880. case 3:
  5881. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5882. break;
  5883. default:
  5884. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  5885. break;
  5886. }
  5887. } else if (ring->me == 2) {
  5888. switch (ring->pipe) {
  5889. case 0:
  5890. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  5891. break;
  5892. case 1:
  5893. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  5894. break;
  5895. case 2:
  5896. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5897. break;
  5898. case 3:
  5899. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5900. break;
  5901. default:
  5902. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  5903. break;
  5904. }
  5905. } else {
  5906. DRM_DEBUG("si_irq_set: sw int cp2 invalid me %d\n", ring->me);
  5907. }
  5908. }
  5909. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  5910. DRM_DEBUG("cik_irq_set: sw int dma\n");
  5911. dma_cntl |= TRAP_ENABLE;
  5912. }
  5913. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  5914. DRM_DEBUG("cik_irq_set: sw int dma1\n");
  5915. dma_cntl1 |= TRAP_ENABLE;
  5916. }
  5917. if (rdev->irq.crtc_vblank_int[0] ||
  5918. atomic_read(&rdev->irq.pflip[0])) {
  5919. DRM_DEBUG("cik_irq_set: vblank 0\n");
  5920. crtc1 |= VBLANK_INTERRUPT_MASK;
  5921. }
  5922. if (rdev->irq.crtc_vblank_int[1] ||
  5923. atomic_read(&rdev->irq.pflip[1])) {
  5924. DRM_DEBUG("cik_irq_set: vblank 1\n");
  5925. crtc2 |= VBLANK_INTERRUPT_MASK;
  5926. }
  5927. if (rdev->irq.crtc_vblank_int[2] ||
  5928. atomic_read(&rdev->irq.pflip[2])) {
  5929. DRM_DEBUG("cik_irq_set: vblank 2\n");
  5930. crtc3 |= VBLANK_INTERRUPT_MASK;
  5931. }
  5932. if (rdev->irq.crtc_vblank_int[3] ||
  5933. atomic_read(&rdev->irq.pflip[3])) {
  5934. DRM_DEBUG("cik_irq_set: vblank 3\n");
  5935. crtc4 |= VBLANK_INTERRUPT_MASK;
  5936. }
  5937. if (rdev->irq.crtc_vblank_int[4] ||
  5938. atomic_read(&rdev->irq.pflip[4])) {
  5939. DRM_DEBUG("cik_irq_set: vblank 4\n");
  5940. crtc5 |= VBLANK_INTERRUPT_MASK;
  5941. }
  5942. if (rdev->irq.crtc_vblank_int[5] ||
  5943. atomic_read(&rdev->irq.pflip[5])) {
  5944. DRM_DEBUG("cik_irq_set: vblank 5\n");
  5945. crtc6 |= VBLANK_INTERRUPT_MASK;
  5946. }
  5947. if (rdev->irq.hpd[0]) {
  5948. DRM_DEBUG("cik_irq_set: hpd 1\n");
  5949. hpd1 |= DC_HPDx_INT_EN;
  5950. }
  5951. if (rdev->irq.hpd[1]) {
  5952. DRM_DEBUG("cik_irq_set: hpd 2\n");
  5953. hpd2 |= DC_HPDx_INT_EN;
  5954. }
  5955. if (rdev->irq.hpd[2]) {
  5956. DRM_DEBUG("cik_irq_set: hpd 3\n");
  5957. hpd3 |= DC_HPDx_INT_EN;
  5958. }
  5959. if (rdev->irq.hpd[3]) {
  5960. DRM_DEBUG("cik_irq_set: hpd 4\n");
  5961. hpd4 |= DC_HPDx_INT_EN;
  5962. }
  5963. if (rdev->irq.hpd[4]) {
  5964. DRM_DEBUG("cik_irq_set: hpd 5\n");
  5965. hpd5 |= DC_HPDx_INT_EN;
  5966. }
  5967. if (rdev->irq.hpd[5]) {
  5968. DRM_DEBUG("cik_irq_set: hpd 6\n");
  5969. hpd6 |= DC_HPDx_INT_EN;
  5970. }
  5971. if (rdev->irq.dpm_thermal) {
  5972. DRM_DEBUG("dpm thermal\n");
  5973. if (rdev->flags & RADEON_IS_IGP)
  5974. thermal_int |= THERM_INTH_MASK | THERM_INTL_MASK;
  5975. else
  5976. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  5977. }
  5978. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  5979. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, dma_cntl);
  5980. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, dma_cntl1);
  5981. WREG32(CP_ME1_PIPE0_INT_CNTL, cp_m1p0);
  5982. WREG32(CP_ME1_PIPE1_INT_CNTL, cp_m1p1);
  5983. WREG32(CP_ME1_PIPE2_INT_CNTL, cp_m1p2);
  5984. WREG32(CP_ME1_PIPE3_INT_CNTL, cp_m1p3);
  5985. WREG32(CP_ME2_PIPE0_INT_CNTL, cp_m2p0);
  5986. WREG32(CP_ME2_PIPE1_INT_CNTL, cp_m2p1);
  5987. WREG32(CP_ME2_PIPE2_INT_CNTL, cp_m2p2);
  5988. WREG32(CP_ME2_PIPE3_INT_CNTL, cp_m2p3);
  5989. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  5990. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  5991. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  5992. if (rdev->num_crtc >= 4) {
  5993. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  5994. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  5995. }
  5996. if (rdev->num_crtc >= 6) {
  5997. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  5998. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  5999. }
  6000. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  6001. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  6002. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  6003. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  6004. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  6005. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  6006. if (rdev->flags & RADEON_IS_IGP)
  6007. WREG32_SMC(CG_THERMAL_INT_CTRL, thermal_int);
  6008. else
  6009. WREG32_SMC(CG_THERMAL_INT, thermal_int);
  6010. return 0;
  6011. }
  6012. /**
  6013. * cik_irq_ack - ack interrupt sources
  6014. *
  6015. * @rdev: radeon_device pointer
  6016. *
  6017. * Ack interrupt sources on the GPU (vblanks, hpd,
  6018. * etc.) (CIK). Certain interrupts sources are sw
  6019. * generated and do not require an explicit ack.
  6020. */
  6021. static inline void cik_irq_ack(struct radeon_device *rdev)
  6022. {
  6023. u32 tmp;
  6024. rdev->irq.stat_regs.cik.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  6025. rdev->irq.stat_regs.cik.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  6026. rdev->irq.stat_regs.cik.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  6027. rdev->irq.stat_regs.cik.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  6028. rdev->irq.stat_regs.cik.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  6029. rdev->irq.stat_regs.cik.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  6030. rdev->irq.stat_regs.cik.disp_int_cont6 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE6);
  6031. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT)
  6032. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  6033. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT)
  6034. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  6035. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  6036. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  6037. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  6038. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  6039. if (rdev->num_crtc >= 4) {
  6040. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  6041. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  6042. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  6043. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  6044. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  6045. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  6046. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  6047. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  6048. }
  6049. if (rdev->num_crtc >= 6) {
  6050. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  6051. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  6052. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  6053. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  6054. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  6055. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  6056. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  6057. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  6058. }
  6059. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  6060. tmp = RREG32(DC_HPD1_INT_CONTROL);
  6061. tmp |= DC_HPDx_INT_ACK;
  6062. WREG32(DC_HPD1_INT_CONTROL, tmp);
  6063. }
  6064. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  6065. tmp = RREG32(DC_HPD2_INT_CONTROL);
  6066. tmp |= DC_HPDx_INT_ACK;
  6067. WREG32(DC_HPD2_INT_CONTROL, tmp);
  6068. }
  6069. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  6070. tmp = RREG32(DC_HPD3_INT_CONTROL);
  6071. tmp |= DC_HPDx_INT_ACK;
  6072. WREG32(DC_HPD3_INT_CONTROL, tmp);
  6073. }
  6074. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  6075. tmp = RREG32(DC_HPD4_INT_CONTROL);
  6076. tmp |= DC_HPDx_INT_ACK;
  6077. WREG32(DC_HPD4_INT_CONTROL, tmp);
  6078. }
  6079. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  6080. tmp = RREG32(DC_HPD5_INT_CONTROL);
  6081. tmp |= DC_HPDx_INT_ACK;
  6082. WREG32(DC_HPD5_INT_CONTROL, tmp);
  6083. }
  6084. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  6085. tmp = RREG32(DC_HPD5_INT_CONTROL);
  6086. tmp |= DC_HPDx_INT_ACK;
  6087. WREG32(DC_HPD6_INT_CONTROL, tmp);
  6088. }
  6089. }
  6090. /**
  6091. * cik_irq_disable - disable interrupts
  6092. *
  6093. * @rdev: radeon_device pointer
  6094. *
  6095. * Disable interrupts on the hw (CIK).
  6096. */
  6097. static void cik_irq_disable(struct radeon_device *rdev)
  6098. {
  6099. cik_disable_interrupts(rdev);
  6100. /* Wait and acknowledge irq */
  6101. mdelay(1);
  6102. cik_irq_ack(rdev);
  6103. cik_disable_interrupt_state(rdev);
  6104. }
  6105. /**
  6106. * cik_irq_disable - disable interrupts for suspend
  6107. *
  6108. * @rdev: radeon_device pointer
  6109. *
  6110. * Disable interrupts and stop the RLC (CIK).
  6111. * Used for suspend.
  6112. */
  6113. static void cik_irq_suspend(struct radeon_device *rdev)
  6114. {
  6115. cik_irq_disable(rdev);
  6116. cik_rlc_stop(rdev);
  6117. }
  6118. /**
  6119. * cik_irq_fini - tear down interrupt support
  6120. *
  6121. * @rdev: radeon_device pointer
  6122. *
  6123. * Disable interrupts on the hw and free the IH ring
  6124. * buffer (CIK).
  6125. * Used for driver unload.
  6126. */
  6127. static void cik_irq_fini(struct radeon_device *rdev)
  6128. {
  6129. cik_irq_suspend(rdev);
  6130. r600_ih_ring_fini(rdev);
  6131. }
  6132. /**
  6133. * cik_get_ih_wptr - get the IH ring buffer wptr
  6134. *
  6135. * @rdev: radeon_device pointer
  6136. *
  6137. * Get the IH ring buffer wptr from either the register
  6138. * or the writeback memory buffer (CIK). Also check for
  6139. * ring buffer overflow and deal with it.
  6140. * Used by cik_irq_process().
  6141. * Returns the value of the wptr.
  6142. */
  6143. static inline u32 cik_get_ih_wptr(struct radeon_device *rdev)
  6144. {
  6145. u32 wptr, tmp;
  6146. if (rdev->wb.enabled)
  6147. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  6148. else
  6149. wptr = RREG32(IH_RB_WPTR);
  6150. if (wptr & RB_OVERFLOW) {
  6151. /* When a ring buffer overflow happen start parsing interrupt
  6152. * from the last not overwritten vector (wptr + 16). Hopefully
  6153. * this should allow us to catchup.
  6154. */
  6155. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  6156. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  6157. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  6158. tmp = RREG32(IH_RB_CNTL);
  6159. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  6160. WREG32(IH_RB_CNTL, tmp);
  6161. }
  6162. return (wptr & rdev->ih.ptr_mask);
  6163. }
  6164. /* CIK IV Ring
  6165. * Each IV ring entry is 128 bits:
  6166. * [7:0] - interrupt source id
  6167. * [31:8] - reserved
  6168. * [59:32] - interrupt source data
  6169. * [63:60] - reserved
  6170. * [71:64] - RINGID
  6171. * CP:
  6172. * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
  6173. * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
  6174. * - for gfx, hw shader state (0=PS...5=LS, 6=CS)
  6175. * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
  6176. * PIPE_ID - ME0 0=3D
  6177. * - ME1&2 compute dispatcher (4 pipes each)
  6178. * SDMA:
  6179. * INSTANCE_ID [1:0], QUEUE_ID[1:0]
  6180. * INSTANCE_ID - 0 = sdma0, 1 = sdma1
  6181. * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
  6182. * [79:72] - VMID
  6183. * [95:80] - PASID
  6184. * [127:96] - reserved
  6185. */
  6186. /**
  6187. * cik_irq_process - interrupt handler
  6188. *
  6189. * @rdev: radeon_device pointer
  6190. *
  6191. * Interrupt hander (CIK). Walk the IH ring,
  6192. * ack interrupts and schedule work to handle
  6193. * interrupt events.
  6194. * Returns irq process return code.
  6195. */
  6196. int cik_irq_process(struct radeon_device *rdev)
  6197. {
  6198. struct radeon_ring *cp1_ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6199. struct radeon_ring *cp2_ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6200. u32 wptr;
  6201. u32 rptr;
  6202. u32 src_id, src_data, ring_id;
  6203. u8 me_id, pipe_id, queue_id;
  6204. u32 ring_index;
  6205. bool queue_hotplug = false;
  6206. bool queue_reset = false;
  6207. u32 addr, status, mc_client;
  6208. bool queue_thermal = false;
  6209. if (!rdev->ih.enabled || rdev->shutdown)
  6210. return IRQ_NONE;
  6211. wptr = cik_get_ih_wptr(rdev);
  6212. restart_ih:
  6213. /* is somebody else already processing irqs? */
  6214. if (atomic_xchg(&rdev->ih.lock, 1))
  6215. return IRQ_NONE;
  6216. rptr = rdev->ih.rptr;
  6217. DRM_DEBUG("cik_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  6218. /* Order reading of wptr vs. reading of IH ring data */
  6219. rmb();
  6220. /* display interrupts */
  6221. cik_irq_ack(rdev);
  6222. while (rptr != wptr) {
  6223. /* wptr/rptr are in bytes! */
  6224. ring_index = rptr / 4;
  6225. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  6226. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  6227. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  6228. switch (src_id) {
  6229. case 1: /* D1 vblank/vline */
  6230. switch (src_data) {
  6231. case 0: /* D1 vblank */
  6232. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT) {
  6233. if (rdev->irq.crtc_vblank_int[0]) {
  6234. drm_handle_vblank(rdev->ddev, 0);
  6235. rdev->pm.vblank_sync = true;
  6236. wake_up(&rdev->irq.vblank_queue);
  6237. }
  6238. if (atomic_read(&rdev->irq.pflip[0]))
  6239. radeon_crtc_handle_flip(rdev, 0);
  6240. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  6241. DRM_DEBUG("IH: D1 vblank\n");
  6242. }
  6243. break;
  6244. case 1: /* D1 vline */
  6245. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT) {
  6246. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  6247. DRM_DEBUG("IH: D1 vline\n");
  6248. }
  6249. break;
  6250. default:
  6251. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6252. break;
  6253. }
  6254. break;
  6255. case 2: /* D2 vblank/vline */
  6256. switch (src_data) {
  6257. case 0: /* D2 vblank */
  6258. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  6259. if (rdev->irq.crtc_vblank_int[1]) {
  6260. drm_handle_vblank(rdev->ddev, 1);
  6261. rdev->pm.vblank_sync = true;
  6262. wake_up(&rdev->irq.vblank_queue);
  6263. }
  6264. if (atomic_read(&rdev->irq.pflip[1]))
  6265. radeon_crtc_handle_flip(rdev, 1);
  6266. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  6267. DRM_DEBUG("IH: D2 vblank\n");
  6268. }
  6269. break;
  6270. case 1: /* D2 vline */
  6271. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  6272. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  6273. DRM_DEBUG("IH: D2 vline\n");
  6274. }
  6275. break;
  6276. default:
  6277. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6278. break;
  6279. }
  6280. break;
  6281. case 3: /* D3 vblank/vline */
  6282. switch (src_data) {
  6283. case 0: /* D3 vblank */
  6284. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  6285. if (rdev->irq.crtc_vblank_int[2]) {
  6286. drm_handle_vblank(rdev->ddev, 2);
  6287. rdev->pm.vblank_sync = true;
  6288. wake_up(&rdev->irq.vblank_queue);
  6289. }
  6290. if (atomic_read(&rdev->irq.pflip[2]))
  6291. radeon_crtc_handle_flip(rdev, 2);
  6292. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  6293. DRM_DEBUG("IH: D3 vblank\n");
  6294. }
  6295. break;
  6296. case 1: /* D3 vline */
  6297. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  6298. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  6299. DRM_DEBUG("IH: D3 vline\n");
  6300. }
  6301. break;
  6302. default:
  6303. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6304. break;
  6305. }
  6306. break;
  6307. case 4: /* D4 vblank/vline */
  6308. switch (src_data) {
  6309. case 0: /* D4 vblank */
  6310. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  6311. if (rdev->irq.crtc_vblank_int[3]) {
  6312. drm_handle_vblank(rdev->ddev, 3);
  6313. rdev->pm.vblank_sync = true;
  6314. wake_up(&rdev->irq.vblank_queue);
  6315. }
  6316. if (atomic_read(&rdev->irq.pflip[3]))
  6317. radeon_crtc_handle_flip(rdev, 3);
  6318. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  6319. DRM_DEBUG("IH: D4 vblank\n");
  6320. }
  6321. break;
  6322. case 1: /* D4 vline */
  6323. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  6324. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  6325. DRM_DEBUG("IH: D4 vline\n");
  6326. }
  6327. break;
  6328. default:
  6329. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6330. break;
  6331. }
  6332. break;
  6333. case 5: /* D5 vblank/vline */
  6334. switch (src_data) {
  6335. case 0: /* D5 vblank */
  6336. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  6337. if (rdev->irq.crtc_vblank_int[4]) {
  6338. drm_handle_vblank(rdev->ddev, 4);
  6339. rdev->pm.vblank_sync = true;
  6340. wake_up(&rdev->irq.vblank_queue);
  6341. }
  6342. if (atomic_read(&rdev->irq.pflip[4]))
  6343. radeon_crtc_handle_flip(rdev, 4);
  6344. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  6345. DRM_DEBUG("IH: D5 vblank\n");
  6346. }
  6347. break;
  6348. case 1: /* D5 vline */
  6349. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  6350. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  6351. DRM_DEBUG("IH: D5 vline\n");
  6352. }
  6353. break;
  6354. default:
  6355. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6356. break;
  6357. }
  6358. break;
  6359. case 6: /* D6 vblank/vline */
  6360. switch (src_data) {
  6361. case 0: /* D6 vblank */
  6362. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  6363. if (rdev->irq.crtc_vblank_int[5]) {
  6364. drm_handle_vblank(rdev->ddev, 5);
  6365. rdev->pm.vblank_sync = true;
  6366. wake_up(&rdev->irq.vblank_queue);
  6367. }
  6368. if (atomic_read(&rdev->irq.pflip[5]))
  6369. radeon_crtc_handle_flip(rdev, 5);
  6370. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  6371. DRM_DEBUG("IH: D6 vblank\n");
  6372. }
  6373. break;
  6374. case 1: /* D6 vline */
  6375. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  6376. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  6377. DRM_DEBUG("IH: D6 vline\n");
  6378. }
  6379. break;
  6380. default:
  6381. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6382. break;
  6383. }
  6384. break;
  6385. case 42: /* HPD hotplug */
  6386. switch (src_data) {
  6387. case 0:
  6388. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  6389. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_INTERRUPT;
  6390. queue_hotplug = true;
  6391. DRM_DEBUG("IH: HPD1\n");
  6392. }
  6393. break;
  6394. case 1:
  6395. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  6396. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  6397. queue_hotplug = true;
  6398. DRM_DEBUG("IH: HPD2\n");
  6399. }
  6400. break;
  6401. case 2:
  6402. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  6403. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  6404. queue_hotplug = true;
  6405. DRM_DEBUG("IH: HPD3\n");
  6406. }
  6407. break;
  6408. case 3:
  6409. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  6410. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  6411. queue_hotplug = true;
  6412. DRM_DEBUG("IH: HPD4\n");
  6413. }
  6414. break;
  6415. case 4:
  6416. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  6417. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  6418. queue_hotplug = true;
  6419. DRM_DEBUG("IH: HPD5\n");
  6420. }
  6421. break;
  6422. case 5:
  6423. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  6424. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  6425. queue_hotplug = true;
  6426. DRM_DEBUG("IH: HPD6\n");
  6427. }
  6428. break;
  6429. default:
  6430. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6431. break;
  6432. }
  6433. break;
  6434. case 124: /* UVD */
  6435. DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
  6436. radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
  6437. break;
  6438. case 146:
  6439. case 147:
  6440. addr = RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR);
  6441. status = RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS);
  6442. mc_client = RREG32(VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  6443. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  6444. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  6445. addr);
  6446. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  6447. status);
  6448. cik_vm_decode_fault(rdev, status, addr, mc_client);
  6449. /* reset addr and status */
  6450. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  6451. break;
  6452. case 176: /* GFX RB CP_INT */
  6453. case 177: /* GFX IB CP_INT */
  6454. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6455. break;
  6456. case 181: /* CP EOP event */
  6457. DRM_DEBUG("IH: CP EOP\n");
  6458. /* XXX check the bitfield order! */
  6459. me_id = (ring_id & 0x60) >> 5;
  6460. pipe_id = (ring_id & 0x18) >> 3;
  6461. queue_id = (ring_id & 0x7) >> 0;
  6462. switch (me_id) {
  6463. case 0:
  6464. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6465. break;
  6466. case 1:
  6467. case 2:
  6468. if ((cp1_ring->me == me_id) & (cp1_ring->pipe == pipe_id))
  6469. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  6470. if ((cp2_ring->me == me_id) & (cp2_ring->pipe == pipe_id))
  6471. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  6472. break;
  6473. }
  6474. break;
  6475. case 184: /* CP Privileged reg access */
  6476. DRM_ERROR("Illegal register access in command stream\n");
  6477. /* XXX check the bitfield order! */
  6478. me_id = (ring_id & 0x60) >> 5;
  6479. pipe_id = (ring_id & 0x18) >> 3;
  6480. queue_id = (ring_id & 0x7) >> 0;
  6481. switch (me_id) {
  6482. case 0:
  6483. /* This results in a full GPU reset, but all we need to do is soft
  6484. * reset the CP for gfx
  6485. */
  6486. queue_reset = true;
  6487. break;
  6488. case 1:
  6489. /* XXX compute */
  6490. queue_reset = true;
  6491. break;
  6492. case 2:
  6493. /* XXX compute */
  6494. queue_reset = true;
  6495. break;
  6496. }
  6497. break;
  6498. case 185: /* CP Privileged inst */
  6499. DRM_ERROR("Illegal instruction in command stream\n");
  6500. /* XXX check the bitfield order! */
  6501. me_id = (ring_id & 0x60) >> 5;
  6502. pipe_id = (ring_id & 0x18) >> 3;
  6503. queue_id = (ring_id & 0x7) >> 0;
  6504. switch (me_id) {
  6505. case 0:
  6506. /* This results in a full GPU reset, but all we need to do is soft
  6507. * reset the CP for gfx
  6508. */
  6509. queue_reset = true;
  6510. break;
  6511. case 1:
  6512. /* XXX compute */
  6513. queue_reset = true;
  6514. break;
  6515. case 2:
  6516. /* XXX compute */
  6517. queue_reset = true;
  6518. break;
  6519. }
  6520. break;
  6521. case 224: /* SDMA trap event */
  6522. /* XXX check the bitfield order! */
  6523. me_id = (ring_id & 0x3) >> 0;
  6524. queue_id = (ring_id & 0xc) >> 2;
  6525. DRM_DEBUG("IH: SDMA trap\n");
  6526. switch (me_id) {
  6527. case 0:
  6528. switch (queue_id) {
  6529. case 0:
  6530. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  6531. break;
  6532. case 1:
  6533. /* XXX compute */
  6534. break;
  6535. case 2:
  6536. /* XXX compute */
  6537. break;
  6538. }
  6539. break;
  6540. case 1:
  6541. switch (queue_id) {
  6542. case 0:
  6543. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  6544. break;
  6545. case 1:
  6546. /* XXX compute */
  6547. break;
  6548. case 2:
  6549. /* XXX compute */
  6550. break;
  6551. }
  6552. break;
  6553. }
  6554. break;
  6555. case 230: /* thermal low to high */
  6556. DRM_DEBUG("IH: thermal low to high\n");
  6557. rdev->pm.dpm.thermal.high_to_low = false;
  6558. queue_thermal = true;
  6559. break;
  6560. case 231: /* thermal high to low */
  6561. DRM_DEBUG("IH: thermal high to low\n");
  6562. rdev->pm.dpm.thermal.high_to_low = true;
  6563. queue_thermal = true;
  6564. break;
  6565. case 233: /* GUI IDLE */
  6566. DRM_DEBUG("IH: GUI idle\n");
  6567. break;
  6568. case 241: /* SDMA Privileged inst */
  6569. case 247: /* SDMA Privileged inst */
  6570. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  6571. /* XXX check the bitfield order! */
  6572. me_id = (ring_id & 0x3) >> 0;
  6573. queue_id = (ring_id & 0xc) >> 2;
  6574. switch (me_id) {
  6575. case 0:
  6576. switch (queue_id) {
  6577. case 0:
  6578. queue_reset = true;
  6579. break;
  6580. case 1:
  6581. /* XXX compute */
  6582. queue_reset = true;
  6583. break;
  6584. case 2:
  6585. /* XXX compute */
  6586. queue_reset = true;
  6587. break;
  6588. }
  6589. break;
  6590. case 1:
  6591. switch (queue_id) {
  6592. case 0:
  6593. queue_reset = true;
  6594. break;
  6595. case 1:
  6596. /* XXX compute */
  6597. queue_reset = true;
  6598. break;
  6599. case 2:
  6600. /* XXX compute */
  6601. queue_reset = true;
  6602. break;
  6603. }
  6604. break;
  6605. }
  6606. break;
  6607. default:
  6608. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6609. break;
  6610. }
  6611. /* wptr/rptr are in bytes! */
  6612. rptr += 16;
  6613. rptr &= rdev->ih.ptr_mask;
  6614. }
  6615. if (queue_hotplug)
  6616. schedule_work(&rdev->hotplug_work);
  6617. if (queue_reset)
  6618. schedule_work(&rdev->reset_work);
  6619. if (queue_thermal)
  6620. schedule_work(&rdev->pm.dpm.thermal.work);
  6621. rdev->ih.rptr = rptr;
  6622. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  6623. atomic_set(&rdev->ih.lock, 0);
  6624. /* make sure wptr hasn't changed while processing */
  6625. wptr = cik_get_ih_wptr(rdev);
  6626. if (wptr != rptr)
  6627. goto restart_ih;
  6628. return IRQ_HANDLED;
  6629. }
  6630. /*
  6631. * startup/shutdown callbacks
  6632. */
  6633. /**
  6634. * cik_startup - program the asic to a functional state
  6635. *
  6636. * @rdev: radeon_device pointer
  6637. *
  6638. * Programs the asic to a functional state (CIK).
  6639. * Called by cik_init() and cik_resume().
  6640. * Returns 0 for success, error for failure.
  6641. */
  6642. static int cik_startup(struct radeon_device *rdev)
  6643. {
  6644. struct radeon_ring *ring;
  6645. int r;
  6646. /* enable pcie gen2/3 link */
  6647. cik_pcie_gen3_enable(rdev);
  6648. /* enable aspm */
  6649. cik_program_aspm(rdev);
  6650. /* scratch needs to be initialized before MC */
  6651. r = r600_vram_scratch_init(rdev);
  6652. if (r)
  6653. return r;
  6654. cik_mc_program(rdev);
  6655. if (rdev->flags & RADEON_IS_IGP) {
  6656. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  6657. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw) {
  6658. r = cik_init_microcode(rdev);
  6659. if (r) {
  6660. DRM_ERROR("Failed to load firmware!\n");
  6661. return r;
  6662. }
  6663. }
  6664. } else {
  6665. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  6666. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw ||
  6667. !rdev->mc_fw) {
  6668. r = cik_init_microcode(rdev);
  6669. if (r) {
  6670. DRM_ERROR("Failed to load firmware!\n");
  6671. return r;
  6672. }
  6673. }
  6674. r = ci_mc_load_microcode(rdev);
  6675. if (r) {
  6676. DRM_ERROR("Failed to load MC firmware!\n");
  6677. return r;
  6678. }
  6679. }
  6680. r = cik_pcie_gart_enable(rdev);
  6681. if (r)
  6682. return r;
  6683. cik_gpu_init(rdev);
  6684. /* allocate rlc buffers */
  6685. if (rdev->flags & RADEON_IS_IGP) {
  6686. if (rdev->family == CHIP_KAVERI) {
  6687. rdev->rlc.reg_list = spectre_rlc_save_restore_register_list;
  6688. rdev->rlc.reg_list_size =
  6689. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  6690. } else {
  6691. rdev->rlc.reg_list = kalindi_rlc_save_restore_register_list;
  6692. rdev->rlc.reg_list_size =
  6693. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  6694. }
  6695. }
  6696. rdev->rlc.cs_data = ci_cs_data;
  6697. rdev->rlc.cp_table_size = CP_ME_TABLE_SIZE * 5 * 4;
  6698. r = sumo_rlc_init(rdev);
  6699. if (r) {
  6700. DRM_ERROR("Failed to init rlc BOs!\n");
  6701. return r;
  6702. }
  6703. /* allocate wb buffer */
  6704. r = radeon_wb_init(rdev);
  6705. if (r)
  6706. return r;
  6707. /* allocate mec buffers */
  6708. r = cik_mec_init(rdev);
  6709. if (r) {
  6710. DRM_ERROR("Failed to init MEC BOs!\n");
  6711. return r;
  6712. }
  6713. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6714. if (r) {
  6715. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  6716. return r;
  6717. }
  6718. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  6719. if (r) {
  6720. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  6721. return r;
  6722. }
  6723. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  6724. if (r) {
  6725. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  6726. return r;
  6727. }
  6728. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  6729. if (r) {
  6730. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  6731. return r;
  6732. }
  6733. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  6734. if (r) {
  6735. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  6736. return r;
  6737. }
  6738. r = radeon_uvd_resume(rdev);
  6739. if (!r) {
  6740. r = uvd_v4_2_resume(rdev);
  6741. if (!r) {
  6742. r = radeon_fence_driver_start_ring(rdev,
  6743. R600_RING_TYPE_UVD_INDEX);
  6744. if (r)
  6745. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  6746. }
  6747. }
  6748. if (r)
  6749. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  6750. /* Enable IRQ */
  6751. if (!rdev->irq.installed) {
  6752. r = radeon_irq_kms_init(rdev);
  6753. if (r)
  6754. return r;
  6755. }
  6756. r = cik_irq_init(rdev);
  6757. if (r) {
  6758. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  6759. radeon_irq_kms_fini(rdev);
  6760. return r;
  6761. }
  6762. cik_irq_set(rdev);
  6763. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  6764. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  6765. CP_RB0_RPTR, CP_RB0_WPTR,
  6766. PACKET3(PACKET3_NOP, 0x3FFF));
  6767. if (r)
  6768. return r;
  6769. /* set up the compute queues */
  6770. /* type-2 packets are deprecated on MEC, use type-3 instead */
  6771. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6772. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  6773. CP_HQD_PQ_RPTR, CP_HQD_PQ_WPTR,
  6774. PACKET3(PACKET3_NOP, 0x3FFF));
  6775. if (r)
  6776. return r;
  6777. ring->me = 1; /* first MEC */
  6778. ring->pipe = 0; /* first pipe */
  6779. ring->queue = 0; /* first queue */
  6780. ring->wptr_offs = CIK_WB_CP1_WPTR_OFFSET;
  6781. /* type-2 packets are deprecated on MEC, use type-3 instead */
  6782. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6783. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  6784. CP_HQD_PQ_RPTR, CP_HQD_PQ_WPTR,
  6785. PACKET3(PACKET3_NOP, 0x3FFF));
  6786. if (r)
  6787. return r;
  6788. /* dGPU only have 1 MEC */
  6789. ring->me = 1; /* first MEC */
  6790. ring->pipe = 0; /* first pipe */
  6791. ring->queue = 1; /* second queue */
  6792. ring->wptr_offs = CIK_WB_CP2_WPTR_OFFSET;
  6793. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  6794. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  6795. SDMA0_GFX_RB_RPTR + SDMA0_REGISTER_OFFSET,
  6796. SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET,
  6797. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  6798. if (r)
  6799. return r;
  6800. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  6801. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  6802. SDMA0_GFX_RB_RPTR + SDMA1_REGISTER_OFFSET,
  6803. SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET,
  6804. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  6805. if (r)
  6806. return r;
  6807. r = cik_cp_resume(rdev);
  6808. if (r)
  6809. return r;
  6810. r = cik_sdma_resume(rdev);
  6811. if (r)
  6812. return r;
  6813. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  6814. if (ring->ring_size) {
  6815. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  6816. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  6817. RADEON_CP_PACKET2);
  6818. if (!r)
  6819. r = uvd_v1_0_init(rdev);
  6820. if (r)
  6821. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  6822. }
  6823. r = radeon_ib_pool_init(rdev);
  6824. if (r) {
  6825. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  6826. return r;
  6827. }
  6828. r = radeon_vm_manager_init(rdev);
  6829. if (r) {
  6830. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  6831. return r;
  6832. }
  6833. r = dce6_audio_init(rdev);
  6834. if (r)
  6835. return r;
  6836. return 0;
  6837. }
  6838. /**
  6839. * cik_resume - resume the asic to a functional state
  6840. *
  6841. * @rdev: radeon_device pointer
  6842. *
  6843. * Programs the asic to a functional state (CIK).
  6844. * Called at resume.
  6845. * Returns 0 for success, error for failure.
  6846. */
  6847. int cik_resume(struct radeon_device *rdev)
  6848. {
  6849. int r;
  6850. /* post card */
  6851. atom_asic_init(rdev->mode_info.atom_context);
  6852. /* init golden registers */
  6853. cik_init_golden_registers(rdev);
  6854. rdev->accel_working = true;
  6855. r = cik_startup(rdev);
  6856. if (r) {
  6857. DRM_ERROR("cik startup failed on resume\n");
  6858. rdev->accel_working = false;
  6859. return r;
  6860. }
  6861. return r;
  6862. }
  6863. /**
  6864. * cik_suspend - suspend the asic
  6865. *
  6866. * @rdev: radeon_device pointer
  6867. *
  6868. * Bring the chip into a state suitable for suspend (CIK).
  6869. * Called at suspend.
  6870. * Returns 0 for success.
  6871. */
  6872. int cik_suspend(struct radeon_device *rdev)
  6873. {
  6874. dce6_audio_fini(rdev);
  6875. radeon_vm_manager_fini(rdev);
  6876. cik_cp_enable(rdev, false);
  6877. cik_sdma_enable(rdev, false);
  6878. uvd_v1_0_fini(rdev);
  6879. radeon_uvd_suspend(rdev);
  6880. cik_fini_pg(rdev);
  6881. cik_fini_cg(rdev);
  6882. cik_irq_suspend(rdev);
  6883. radeon_wb_disable(rdev);
  6884. cik_pcie_gart_disable(rdev);
  6885. return 0;
  6886. }
  6887. /* Plan is to move initialization in that function and use
  6888. * helper function so that radeon_device_init pretty much
  6889. * do nothing more than calling asic specific function. This
  6890. * should also allow to remove a bunch of callback function
  6891. * like vram_info.
  6892. */
  6893. /**
  6894. * cik_init - asic specific driver and hw init
  6895. *
  6896. * @rdev: radeon_device pointer
  6897. *
  6898. * Setup asic specific driver variables and program the hw
  6899. * to a functional state (CIK).
  6900. * Called at driver startup.
  6901. * Returns 0 for success, errors for failure.
  6902. */
  6903. int cik_init(struct radeon_device *rdev)
  6904. {
  6905. struct radeon_ring *ring;
  6906. int r;
  6907. /* Read BIOS */
  6908. if (!radeon_get_bios(rdev)) {
  6909. if (ASIC_IS_AVIVO(rdev))
  6910. return -EINVAL;
  6911. }
  6912. /* Must be an ATOMBIOS */
  6913. if (!rdev->is_atom_bios) {
  6914. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  6915. return -EINVAL;
  6916. }
  6917. r = radeon_atombios_init(rdev);
  6918. if (r)
  6919. return r;
  6920. /* Post card if necessary */
  6921. if (!radeon_card_posted(rdev)) {
  6922. if (!rdev->bios) {
  6923. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  6924. return -EINVAL;
  6925. }
  6926. DRM_INFO("GPU not posted. posting now...\n");
  6927. atom_asic_init(rdev->mode_info.atom_context);
  6928. }
  6929. /* init golden registers */
  6930. cik_init_golden_registers(rdev);
  6931. /* Initialize scratch registers */
  6932. cik_scratch_init(rdev);
  6933. /* Initialize surface registers */
  6934. radeon_surface_init(rdev);
  6935. /* Initialize clocks */
  6936. radeon_get_clock_info(rdev->ddev);
  6937. /* Fence driver */
  6938. r = radeon_fence_driver_init(rdev);
  6939. if (r)
  6940. return r;
  6941. /* initialize memory controller */
  6942. r = cik_mc_init(rdev);
  6943. if (r)
  6944. return r;
  6945. /* Memory manager */
  6946. r = radeon_bo_init(rdev);
  6947. if (r)
  6948. return r;
  6949. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  6950. ring->ring_obj = NULL;
  6951. r600_ring_init(rdev, ring, 1024 * 1024);
  6952. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6953. ring->ring_obj = NULL;
  6954. r600_ring_init(rdev, ring, 1024 * 1024);
  6955. r = radeon_doorbell_get(rdev, &ring->doorbell_page_num);
  6956. if (r)
  6957. return r;
  6958. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6959. ring->ring_obj = NULL;
  6960. r600_ring_init(rdev, ring, 1024 * 1024);
  6961. r = radeon_doorbell_get(rdev, &ring->doorbell_page_num);
  6962. if (r)
  6963. return r;
  6964. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  6965. ring->ring_obj = NULL;
  6966. r600_ring_init(rdev, ring, 256 * 1024);
  6967. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  6968. ring->ring_obj = NULL;
  6969. r600_ring_init(rdev, ring, 256 * 1024);
  6970. r = radeon_uvd_init(rdev);
  6971. if (!r) {
  6972. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  6973. ring->ring_obj = NULL;
  6974. r600_ring_init(rdev, ring, 4096);
  6975. }
  6976. rdev->ih.ring_obj = NULL;
  6977. r600_ih_ring_init(rdev, 64 * 1024);
  6978. r = r600_pcie_gart_init(rdev);
  6979. if (r)
  6980. return r;
  6981. rdev->accel_working = true;
  6982. r = cik_startup(rdev);
  6983. if (r) {
  6984. dev_err(rdev->dev, "disabling GPU acceleration\n");
  6985. cik_cp_fini(rdev);
  6986. cik_sdma_fini(rdev);
  6987. cik_irq_fini(rdev);
  6988. sumo_rlc_fini(rdev);
  6989. cik_mec_fini(rdev);
  6990. radeon_wb_fini(rdev);
  6991. radeon_ib_pool_fini(rdev);
  6992. radeon_vm_manager_fini(rdev);
  6993. radeon_irq_kms_fini(rdev);
  6994. cik_pcie_gart_fini(rdev);
  6995. rdev->accel_working = false;
  6996. }
  6997. /* Don't start up if the MC ucode is missing.
  6998. * The default clocks and voltages before the MC ucode
  6999. * is loaded are not suffient for advanced operations.
  7000. */
  7001. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  7002. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  7003. return -EINVAL;
  7004. }
  7005. return 0;
  7006. }
  7007. /**
  7008. * cik_fini - asic specific driver and hw fini
  7009. *
  7010. * @rdev: radeon_device pointer
  7011. *
  7012. * Tear down the asic specific driver variables and program the hw
  7013. * to an idle state (CIK).
  7014. * Called at driver unload.
  7015. */
  7016. void cik_fini(struct radeon_device *rdev)
  7017. {
  7018. cik_cp_fini(rdev);
  7019. cik_sdma_fini(rdev);
  7020. cik_fini_pg(rdev);
  7021. cik_fini_cg(rdev);
  7022. cik_irq_fini(rdev);
  7023. sumo_rlc_fini(rdev);
  7024. cik_mec_fini(rdev);
  7025. radeon_wb_fini(rdev);
  7026. radeon_vm_manager_fini(rdev);
  7027. radeon_ib_pool_fini(rdev);
  7028. radeon_irq_kms_fini(rdev);
  7029. uvd_v1_0_fini(rdev);
  7030. radeon_uvd_fini(rdev);
  7031. cik_pcie_gart_fini(rdev);
  7032. r600_vram_scratch_fini(rdev);
  7033. radeon_gem_fini(rdev);
  7034. radeon_fence_driver_fini(rdev);
  7035. radeon_bo_fini(rdev);
  7036. radeon_atombios_fini(rdev);
  7037. kfree(rdev->bios);
  7038. rdev->bios = NULL;
  7039. }
  7040. void dce8_program_fmt(struct drm_encoder *encoder)
  7041. {
  7042. struct drm_device *dev = encoder->dev;
  7043. struct radeon_device *rdev = dev->dev_private;
  7044. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  7045. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  7046. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  7047. int bpc = 0;
  7048. u32 tmp = 0;
  7049. enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
  7050. if (connector) {
  7051. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  7052. bpc = radeon_get_monitor_bpc(connector);
  7053. dither = radeon_connector->dither;
  7054. }
  7055. /* LVDS/eDP FMT is set up by atom */
  7056. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  7057. return;
  7058. /* not needed for analog */
  7059. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  7060. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  7061. return;
  7062. if (bpc == 0)
  7063. return;
  7064. switch (bpc) {
  7065. case 6:
  7066. if (dither == RADEON_FMT_DITHER_ENABLE)
  7067. /* XXX sort out optimal dither settings */
  7068. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  7069. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(0));
  7070. else
  7071. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(0));
  7072. break;
  7073. case 8:
  7074. if (dither == RADEON_FMT_DITHER_ENABLE)
  7075. /* XXX sort out optimal dither settings */
  7076. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  7077. FMT_RGB_RANDOM_ENABLE |
  7078. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(1));
  7079. else
  7080. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(1));
  7081. break;
  7082. case 10:
  7083. if (dither == RADEON_FMT_DITHER_ENABLE)
  7084. /* XXX sort out optimal dither settings */
  7085. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  7086. FMT_RGB_RANDOM_ENABLE |
  7087. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(2));
  7088. else
  7089. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(2));
  7090. break;
  7091. default:
  7092. /* not needed */
  7093. break;
  7094. }
  7095. WREG32(FMT_BIT_DEPTH_CONTROL + radeon_crtc->crtc_offset, tmp);
  7096. }
  7097. /* display watermark setup */
  7098. /**
  7099. * dce8_line_buffer_adjust - Set up the line buffer
  7100. *
  7101. * @rdev: radeon_device pointer
  7102. * @radeon_crtc: the selected display controller
  7103. * @mode: the current display mode on the selected display
  7104. * controller
  7105. *
  7106. * Setup up the line buffer allocation for
  7107. * the selected display controller (CIK).
  7108. * Returns the line buffer size in pixels.
  7109. */
  7110. static u32 dce8_line_buffer_adjust(struct radeon_device *rdev,
  7111. struct radeon_crtc *radeon_crtc,
  7112. struct drm_display_mode *mode)
  7113. {
  7114. u32 tmp, buffer_alloc, i;
  7115. u32 pipe_offset = radeon_crtc->crtc_id * 0x20;
  7116. /*
  7117. * Line Buffer Setup
  7118. * There are 6 line buffers, one for each display controllers.
  7119. * There are 3 partitions per LB. Select the number of partitions
  7120. * to enable based on the display width. For display widths larger
  7121. * than 4096, you need use to use 2 display controllers and combine
  7122. * them using the stereo blender.
  7123. */
  7124. if (radeon_crtc->base.enabled && mode) {
  7125. if (mode->crtc_hdisplay < 1920) {
  7126. tmp = 1;
  7127. buffer_alloc = 2;
  7128. } else if (mode->crtc_hdisplay < 2560) {
  7129. tmp = 2;
  7130. buffer_alloc = 2;
  7131. } else if (mode->crtc_hdisplay < 4096) {
  7132. tmp = 0;
  7133. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  7134. } else {
  7135. DRM_DEBUG_KMS("Mode too big for LB!\n");
  7136. tmp = 0;
  7137. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  7138. }
  7139. } else {
  7140. tmp = 1;
  7141. buffer_alloc = 0;
  7142. }
  7143. WREG32(LB_MEMORY_CTRL + radeon_crtc->crtc_offset,
  7144. LB_MEMORY_CONFIG(tmp) | LB_MEMORY_SIZE(0x6B0));
  7145. WREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  7146. DMIF_BUFFERS_ALLOCATED(buffer_alloc));
  7147. for (i = 0; i < rdev->usec_timeout; i++) {
  7148. if (RREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  7149. DMIF_BUFFERS_ALLOCATED_COMPLETED)
  7150. break;
  7151. udelay(1);
  7152. }
  7153. if (radeon_crtc->base.enabled && mode) {
  7154. switch (tmp) {
  7155. case 0:
  7156. default:
  7157. return 4096 * 2;
  7158. case 1:
  7159. return 1920 * 2;
  7160. case 2:
  7161. return 2560 * 2;
  7162. }
  7163. }
  7164. /* controller not enabled, so no lb used */
  7165. return 0;
  7166. }
  7167. /**
  7168. * cik_get_number_of_dram_channels - get the number of dram channels
  7169. *
  7170. * @rdev: radeon_device pointer
  7171. *
  7172. * Look up the number of video ram channels (CIK).
  7173. * Used for display watermark bandwidth calculations
  7174. * Returns the number of dram channels
  7175. */
  7176. static u32 cik_get_number_of_dram_channels(struct radeon_device *rdev)
  7177. {
  7178. u32 tmp = RREG32(MC_SHARED_CHMAP);
  7179. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  7180. case 0:
  7181. default:
  7182. return 1;
  7183. case 1:
  7184. return 2;
  7185. case 2:
  7186. return 4;
  7187. case 3:
  7188. return 8;
  7189. case 4:
  7190. return 3;
  7191. case 5:
  7192. return 6;
  7193. case 6:
  7194. return 10;
  7195. case 7:
  7196. return 12;
  7197. case 8:
  7198. return 16;
  7199. }
  7200. }
  7201. struct dce8_wm_params {
  7202. u32 dram_channels; /* number of dram channels */
  7203. u32 yclk; /* bandwidth per dram data pin in kHz */
  7204. u32 sclk; /* engine clock in kHz */
  7205. u32 disp_clk; /* display clock in kHz */
  7206. u32 src_width; /* viewport width */
  7207. u32 active_time; /* active display time in ns */
  7208. u32 blank_time; /* blank time in ns */
  7209. bool interlaced; /* mode is interlaced */
  7210. fixed20_12 vsc; /* vertical scale ratio */
  7211. u32 num_heads; /* number of active crtcs */
  7212. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  7213. u32 lb_size; /* line buffer allocated to pipe */
  7214. u32 vtaps; /* vertical scaler taps */
  7215. };
  7216. /**
  7217. * dce8_dram_bandwidth - get the dram bandwidth
  7218. *
  7219. * @wm: watermark calculation data
  7220. *
  7221. * Calculate the raw dram bandwidth (CIK).
  7222. * Used for display watermark bandwidth calculations
  7223. * Returns the dram bandwidth in MBytes/s
  7224. */
  7225. static u32 dce8_dram_bandwidth(struct dce8_wm_params *wm)
  7226. {
  7227. /* Calculate raw DRAM Bandwidth */
  7228. fixed20_12 dram_efficiency; /* 0.7 */
  7229. fixed20_12 yclk, dram_channels, bandwidth;
  7230. fixed20_12 a;
  7231. a.full = dfixed_const(1000);
  7232. yclk.full = dfixed_const(wm->yclk);
  7233. yclk.full = dfixed_div(yclk, a);
  7234. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  7235. a.full = dfixed_const(10);
  7236. dram_efficiency.full = dfixed_const(7);
  7237. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  7238. bandwidth.full = dfixed_mul(dram_channels, yclk);
  7239. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  7240. return dfixed_trunc(bandwidth);
  7241. }
  7242. /**
  7243. * dce8_dram_bandwidth_for_display - get the dram bandwidth for display
  7244. *
  7245. * @wm: watermark calculation data
  7246. *
  7247. * Calculate the dram bandwidth used for display (CIK).
  7248. * Used for display watermark bandwidth calculations
  7249. * Returns the dram bandwidth for display in MBytes/s
  7250. */
  7251. static u32 dce8_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  7252. {
  7253. /* Calculate DRAM Bandwidth and the part allocated to display. */
  7254. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  7255. fixed20_12 yclk, dram_channels, bandwidth;
  7256. fixed20_12 a;
  7257. a.full = dfixed_const(1000);
  7258. yclk.full = dfixed_const(wm->yclk);
  7259. yclk.full = dfixed_div(yclk, a);
  7260. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  7261. a.full = dfixed_const(10);
  7262. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  7263. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  7264. bandwidth.full = dfixed_mul(dram_channels, yclk);
  7265. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  7266. return dfixed_trunc(bandwidth);
  7267. }
  7268. /**
  7269. * dce8_data_return_bandwidth - get the data return bandwidth
  7270. *
  7271. * @wm: watermark calculation data
  7272. *
  7273. * Calculate the data return bandwidth used for display (CIK).
  7274. * Used for display watermark bandwidth calculations
  7275. * Returns the data return bandwidth in MBytes/s
  7276. */
  7277. static u32 dce8_data_return_bandwidth(struct dce8_wm_params *wm)
  7278. {
  7279. /* Calculate the display Data return Bandwidth */
  7280. fixed20_12 return_efficiency; /* 0.8 */
  7281. fixed20_12 sclk, bandwidth;
  7282. fixed20_12 a;
  7283. a.full = dfixed_const(1000);
  7284. sclk.full = dfixed_const(wm->sclk);
  7285. sclk.full = dfixed_div(sclk, a);
  7286. a.full = dfixed_const(10);
  7287. return_efficiency.full = dfixed_const(8);
  7288. return_efficiency.full = dfixed_div(return_efficiency, a);
  7289. a.full = dfixed_const(32);
  7290. bandwidth.full = dfixed_mul(a, sclk);
  7291. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  7292. return dfixed_trunc(bandwidth);
  7293. }
  7294. /**
  7295. * dce8_dmif_request_bandwidth - get the dmif bandwidth
  7296. *
  7297. * @wm: watermark calculation data
  7298. *
  7299. * Calculate the dmif bandwidth used for display (CIK).
  7300. * Used for display watermark bandwidth calculations
  7301. * Returns the dmif bandwidth in MBytes/s
  7302. */
  7303. static u32 dce8_dmif_request_bandwidth(struct dce8_wm_params *wm)
  7304. {
  7305. /* Calculate the DMIF Request Bandwidth */
  7306. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  7307. fixed20_12 disp_clk, bandwidth;
  7308. fixed20_12 a, b;
  7309. a.full = dfixed_const(1000);
  7310. disp_clk.full = dfixed_const(wm->disp_clk);
  7311. disp_clk.full = dfixed_div(disp_clk, a);
  7312. a.full = dfixed_const(32);
  7313. b.full = dfixed_mul(a, disp_clk);
  7314. a.full = dfixed_const(10);
  7315. disp_clk_request_efficiency.full = dfixed_const(8);
  7316. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  7317. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  7318. return dfixed_trunc(bandwidth);
  7319. }
  7320. /**
  7321. * dce8_available_bandwidth - get the min available bandwidth
  7322. *
  7323. * @wm: watermark calculation data
  7324. *
  7325. * Calculate the min available bandwidth used for display (CIK).
  7326. * Used for display watermark bandwidth calculations
  7327. * Returns the min available bandwidth in MBytes/s
  7328. */
  7329. static u32 dce8_available_bandwidth(struct dce8_wm_params *wm)
  7330. {
  7331. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  7332. u32 dram_bandwidth = dce8_dram_bandwidth(wm);
  7333. u32 data_return_bandwidth = dce8_data_return_bandwidth(wm);
  7334. u32 dmif_req_bandwidth = dce8_dmif_request_bandwidth(wm);
  7335. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  7336. }
  7337. /**
  7338. * dce8_average_bandwidth - get the average available bandwidth
  7339. *
  7340. * @wm: watermark calculation data
  7341. *
  7342. * Calculate the average available bandwidth used for display (CIK).
  7343. * Used for display watermark bandwidth calculations
  7344. * Returns the average available bandwidth in MBytes/s
  7345. */
  7346. static u32 dce8_average_bandwidth(struct dce8_wm_params *wm)
  7347. {
  7348. /* Calculate the display mode Average Bandwidth
  7349. * DisplayMode should contain the source and destination dimensions,
  7350. * timing, etc.
  7351. */
  7352. fixed20_12 bpp;
  7353. fixed20_12 line_time;
  7354. fixed20_12 src_width;
  7355. fixed20_12 bandwidth;
  7356. fixed20_12 a;
  7357. a.full = dfixed_const(1000);
  7358. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  7359. line_time.full = dfixed_div(line_time, a);
  7360. bpp.full = dfixed_const(wm->bytes_per_pixel);
  7361. src_width.full = dfixed_const(wm->src_width);
  7362. bandwidth.full = dfixed_mul(src_width, bpp);
  7363. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  7364. bandwidth.full = dfixed_div(bandwidth, line_time);
  7365. return dfixed_trunc(bandwidth);
  7366. }
  7367. /**
  7368. * dce8_latency_watermark - get the latency watermark
  7369. *
  7370. * @wm: watermark calculation data
  7371. *
  7372. * Calculate the latency watermark (CIK).
  7373. * Used for display watermark bandwidth calculations
  7374. * Returns the latency watermark in ns
  7375. */
  7376. static u32 dce8_latency_watermark(struct dce8_wm_params *wm)
  7377. {
  7378. /* First calculate the latency in ns */
  7379. u32 mc_latency = 2000; /* 2000 ns. */
  7380. u32 available_bandwidth = dce8_available_bandwidth(wm);
  7381. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  7382. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  7383. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  7384. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  7385. (wm->num_heads * cursor_line_pair_return_time);
  7386. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  7387. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  7388. u32 tmp, dmif_size = 12288;
  7389. fixed20_12 a, b, c;
  7390. if (wm->num_heads == 0)
  7391. return 0;
  7392. a.full = dfixed_const(2);
  7393. b.full = dfixed_const(1);
  7394. if ((wm->vsc.full > a.full) ||
  7395. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  7396. (wm->vtaps >= 5) ||
  7397. ((wm->vsc.full >= a.full) && wm->interlaced))
  7398. max_src_lines_per_dst_line = 4;
  7399. else
  7400. max_src_lines_per_dst_line = 2;
  7401. a.full = dfixed_const(available_bandwidth);
  7402. b.full = dfixed_const(wm->num_heads);
  7403. a.full = dfixed_div(a, b);
  7404. b.full = dfixed_const(mc_latency + 512);
  7405. c.full = dfixed_const(wm->disp_clk);
  7406. b.full = dfixed_div(b, c);
  7407. c.full = dfixed_const(dmif_size);
  7408. b.full = dfixed_div(c, b);
  7409. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  7410. b.full = dfixed_const(1000);
  7411. c.full = dfixed_const(wm->disp_clk);
  7412. b.full = dfixed_div(c, b);
  7413. c.full = dfixed_const(wm->bytes_per_pixel);
  7414. b.full = dfixed_mul(b, c);
  7415. lb_fill_bw = min(tmp, dfixed_trunc(b));
  7416. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  7417. b.full = dfixed_const(1000);
  7418. c.full = dfixed_const(lb_fill_bw);
  7419. b.full = dfixed_div(c, b);
  7420. a.full = dfixed_div(a, b);
  7421. line_fill_time = dfixed_trunc(a);
  7422. if (line_fill_time < wm->active_time)
  7423. return latency;
  7424. else
  7425. return latency + (line_fill_time - wm->active_time);
  7426. }
  7427. /**
  7428. * dce8_average_bandwidth_vs_dram_bandwidth_for_display - check
  7429. * average and available dram bandwidth
  7430. *
  7431. * @wm: watermark calculation data
  7432. *
  7433. * Check if the display average bandwidth fits in the display
  7434. * dram bandwidth (CIK).
  7435. * Used for display watermark bandwidth calculations
  7436. * Returns true if the display fits, false if not.
  7437. */
  7438. static bool dce8_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  7439. {
  7440. if (dce8_average_bandwidth(wm) <=
  7441. (dce8_dram_bandwidth_for_display(wm) / wm->num_heads))
  7442. return true;
  7443. else
  7444. return false;
  7445. }
  7446. /**
  7447. * dce8_average_bandwidth_vs_available_bandwidth - check
  7448. * average and available bandwidth
  7449. *
  7450. * @wm: watermark calculation data
  7451. *
  7452. * Check if the display average bandwidth fits in the display
  7453. * available bandwidth (CIK).
  7454. * Used for display watermark bandwidth calculations
  7455. * Returns true if the display fits, false if not.
  7456. */
  7457. static bool dce8_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  7458. {
  7459. if (dce8_average_bandwidth(wm) <=
  7460. (dce8_available_bandwidth(wm) / wm->num_heads))
  7461. return true;
  7462. else
  7463. return false;
  7464. }
  7465. /**
  7466. * dce8_check_latency_hiding - check latency hiding
  7467. *
  7468. * @wm: watermark calculation data
  7469. *
  7470. * Check latency hiding (CIK).
  7471. * Used for display watermark bandwidth calculations
  7472. * Returns true if the display fits, false if not.
  7473. */
  7474. static bool dce8_check_latency_hiding(struct dce8_wm_params *wm)
  7475. {
  7476. u32 lb_partitions = wm->lb_size / wm->src_width;
  7477. u32 line_time = wm->active_time + wm->blank_time;
  7478. u32 latency_tolerant_lines;
  7479. u32 latency_hiding;
  7480. fixed20_12 a;
  7481. a.full = dfixed_const(1);
  7482. if (wm->vsc.full > a.full)
  7483. latency_tolerant_lines = 1;
  7484. else {
  7485. if (lb_partitions <= (wm->vtaps + 1))
  7486. latency_tolerant_lines = 1;
  7487. else
  7488. latency_tolerant_lines = 2;
  7489. }
  7490. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  7491. if (dce8_latency_watermark(wm) <= latency_hiding)
  7492. return true;
  7493. else
  7494. return false;
  7495. }
  7496. /**
  7497. * dce8_program_watermarks - program display watermarks
  7498. *
  7499. * @rdev: radeon_device pointer
  7500. * @radeon_crtc: the selected display controller
  7501. * @lb_size: line buffer size
  7502. * @num_heads: number of display controllers in use
  7503. *
  7504. * Calculate and program the display watermarks for the
  7505. * selected display controller (CIK).
  7506. */
  7507. static void dce8_program_watermarks(struct radeon_device *rdev,
  7508. struct radeon_crtc *radeon_crtc,
  7509. u32 lb_size, u32 num_heads)
  7510. {
  7511. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  7512. struct dce8_wm_params wm_low, wm_high;
  7513. u32 pixel_period;
  7514. u32 line_time = 0;
  7515. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  7516. u32 tmp, wm_mask;
  7517. if (radeon_crtc->base.enabled && num_heads && mode) {
  7518. pixel_period = 1000000 / (u32)mode->clock;
  7519. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  7520. /* watermark for high clocks */
  7521. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  7522. rdev->pm.dpm_enabled) {
  7523. wm_high.yclk =
  7524. radeon_dpm_get_mclk(rdev, false) * 10;
  7525. wm_high.sclk =
  7526. radeon_dpm_get_sclk(rdev, false) * 10;
  7527. } else {
  7528. wm_high.yclk = rdev->pm.current_mclk * 10;
  7529. wm_high.sclk = rdev->pm.current_sclk * 10;
  7530. }
  7531. wm_high.disp_clk = mode->clock;
  7532. wm_high.src_width = mode->crtc_hdisplay;
  7533. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  7534. wm_high.blank_time = line_time - wm_high.active_time;
  7535. wm_high.interlaced = false;
  7536. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  7537. wm_high.interlaced = true;
  7538. wm_high.vsc = radeon_crtc->vsc;
  7539. wm_high.vtaps = 1;
  7540. if (radeon_crtc->rmx_type != RMX_OFF)
  7541. wm_high.vtaps = 2;
  7542. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  7543. wm_high.lb_size = lb_size;
  7544. wm_high.dram_channels = cik_get_number_of_dram_channels(rdev);
  7545. wm_high.num_heads = num_heads;
  7546. /* set for high clocks */
  7547. latency_watermark_a = min(dce8_latency_watermark(&wm_high), (u32)65535);
  7548. /* possibly force display priority to high */
  7549. /* should really do this at mode validation time... */
  7550. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  7551. !dce8_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  7552. !dce8_check_latency_hiding(&wm_high) ||
  7553. (rdev->disp_priority == 2)) {
  7554. DRM_DEBUG_KMS("force priority to high\n");
  7555. }
  7556. /* watermark for low clocks */
  7557. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  7558. rdev->pm.dpm_enabled) {
  7559. wm_low.yclk =
  7560. radeon_dpm_get_mclk(rdev, true) * 10;
  7561. wm_low.sclk =
  7562. radeon_dpm_get_sclk(rdev, true) * 10;
  7563. } else {
  7564. wm_low.yclk = rdev->pm.current_mclk * 10;
  7565. wm_low.sclk = rdev->pm.current_sclk * 10;
  7566. }
  7567. wm_low.disp_clk = mode->clock;
  7568. wm_low.src_width = mode->crtc_hdisplay;
  7569. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  7570. wm_low.blank_time = line_time - wm_low.active_time;
  7571. wm_low.interlaced = false;
  7572. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  7573. wm_low.interlaced = true;
  7574. wm_low.vsc = radeon_crtc->vsc;
  7575. wm_low.vtaps = 1;
  7576. if (radeon_crtc->rmx_type != RMX_OFF)
  7577. wm_low.vtaps = 2;
  7578. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  7579. wm_low.lb_size = lb_size;
  7580. wm_low.dram_channels = cik_get_number_of_dram_channels(rdev);
  7581. wm_low.num_heads = num_heads;
  7582. /* set for low clocks */
  7583. latency_watermark_b = min(dce8_latency_watermark(&wm_low), (u32)65535);
  7584. /* possibly force display priority to high */
  7585. /* should really do this at mode validation time... */
  7586. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  7587. !dce8_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  7588. !dce8_check_latency_hiding(&wm_low) ||
  7589. (rdev->disp_priority == 2)) {
  7590. DRM_DEBUG_KMS("force priority to high\n");
  7591. }
  7592. }
  7593. /* select wm A */
  7594. wm_mask = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  7595. tmp = wm_mask;
  7596. tmp &= ~LATENCY_WATERMARK_MASK(3);
  7597. tmp |= LATENCY_WATERMARK_MASK(1);
  7598. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  7599. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  7600. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  7601. LATENCY_HIGH_WATERMARK(line_time)));
  7602. /* select wm B */
  7603. tmp = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  7604. tmp &= ~LATENCY_WATERMARK_MASK(3);
  7605. tmp |= LATENCY_WATERMARK_MASK(2);
  7606. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  7607. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  7608. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  7609. LATENCY_HIGH_WATERMARK(line_time)));
  7610. /* restore original selection */
  7611. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, wm_mask);
  7612. /* save values for DPM */
  7613. radeon_crtc->line_time = line_time;
  7614. radeon_crtc->wm_high = latency_watermark_a;
  7615. radeon_crtc->wm_low = latency_watermark_b;
  7616. }
  7617. /**
  7618. * dce8_bandwidth_update - program display watermarks
  7619. *
  7620. * @rdev: radeon_device pointer
  7621. *
  7622. * Calculate and program the display watermarks and line
  7623. * buffer allocation (CIK).
  7624. */
  7625. void dce8_bandwidth_update(struct radeon_device *rdev)
  7626. {
  7627. struct drm_display_mode *mode = NULL;
  7628. u32 num_heads = 0, lb_size;
  7629. int i;
  7630. radeon_update_display_priority(rdev);
  7631. for (i = 0; i < rdev->num_crtc; i++) {
  7632. if (rdev->mode_info.crtcs[i]->base.enabled)
  7633. num_heads++;
  7634. }
  7635. for (i = 0; i < rdev->num_crtc; i++) {
  7636. mode = &rdev->mode_info.crtcs[i]->base.mode;
  7637. lb_size = dce8_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode);
  7638. dce8_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  7639. }
  7640. }
  7641. /**
  7642. * cik_get_gpu_clock_counter - return GPU clock counter snapshot
  7643. *
  7644. * @rdev: radeon_device pointer
  7645. *
  7646. * Fetches a GPU clock counter snapshot (SI).
  7647. * Returns the 64 bit clock counter snapshot.
  7648. */
  7649. uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev)
  7650. {
  7651. uint64_t clock;
  7652. mutex_lock(&rdev->gpu_clock_mutex);
  7653. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  7654. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  7655. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  7656. mutex_unlock(&rdev->gpu_clock_mutex);
  7657. return clock;
  7658. }
  7659. static int cik_set_uvd_clock(struct radeon_device *rdev, u32 clock,
  7660. u32 cntl_reg, u32 status_reg)
  7661. {
  7662. int r, i;
  7663. struct atom_clock_dividers dividers;
  7664. uint32_t tmp;
  7665. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  7666. clock, false, &dividers);
  7667. if (r)
  7668. return r;
  7669. tmp = RREG32_SMC(cntl_reg);
  7670. tmp &= ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK);
  7671. tmp |= dividers.post_divider;
  7672. WREG32_SMC(cntl_reg, tmp);
  7673. for (i = 0; i < 100; i++) {
  7674. if (RREG32_SMC(status_reg) & DCLK_STATUS)
  7675. break;
  7676. mdelay(10);
  7677. }
  7678. if (i == 100)
  7679. return -ETIMEDOUT;
  7680. return 0;
  7681. }
  7682. int cik_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  7683. {
  7684. int r = 0;
  7685. r = cik_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
  7686. if (r)
  7687. return r;
  7688. r = cik_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
  7689. return r;
  7690. }
  7691. static void cik_pcie_gen3_enable(struct radeon_device *rdev)
  7692. {
  7693. struct pci_dev *root = rdev->pdev->bus->self;
  7694. int bridge_pos, gpu_pos;
  7695. u32 speed_cntl, mask, current_data_rate;
  7696. int ret, i;
  7697. u16 tmp16;
  7698. if (radeon_pcie_gen2 == 0)
  7699. return;
  7700. if (rdev->flags & RADEON_IS_IGP)
  7701. return;
  7702. if (!(rdev->flags & RADEON_IS_PCIE))
  7703. return;
  7704. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  7705. if (ret != 0)
  7706. return;
  7707. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  7708. return;
  7709. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  7710. current_data_rate = (speed_cntl & LC_CURRENT_DATA_RATE_MASK) >>
  7711. LC_CURRENT_DATA_RATE_SHIFT;
  7712. if (mask & DRM_PCIE_SPEED_80) {
  7713. if (current_data_rate == 2) {
  7714. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  7715. return;
  7716. }
  7717. DRM_INFO("enabling PCIE gen 3 link speeds, disable with radeon.pcie_gen2=0\n");
  7718. } else if (mask & DRM_PCIE_SPEED_50) {
  7719. if (current_data_rate == 1) {
  7720. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  7721. return;
  7722. }
  7723. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  7724. }
  7725. bridge_pos = pci_pcie_cap(root);
  7726. if (!bridge_pos)
  7727. return;
  7728. gpu_pos = pci_pcie_cap(rdev->pdev);
  7729. if (!gpu_pos)
  7730. return;
  7731. if (mask & DRM_PCIE_SPEED_80) {
  7732. /* re-try equalization if gen3 is not already enabled */
  7733. if (current_data_rate != 2) {
  7734. u16 bridge_cfg, gpu_cfg;
  7735. u16 bridge_cfg2, gpu_cfg2;
  7736. u32 max_lw, current_lw, tmp;
  7737. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  7738. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  7739. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  7740. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  7741. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  7742. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  7743. tmp = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  7744. max_lw = (tmp & LC_DETECTED_LINK_WIDTH_MASK) >> LC_DETECTED_LINK_WIDTH_SHIFT;
  7745. current_lw = (tmp & LC_OPERATING_LINK_WIDTH_MASK) >> LC_OPERATING_LINK_WIDTH_SHIFT;
  7746. if (current_lw < max_lw) {
  7747. tmp = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  7748. if (tmp & LC_RENEGOTIATION_SUPPORT) {
  7749. tmp &= ~(LC_LINK_WIDTH_MASK | LC_UPCONFIGURE_DIS);
  7750. tmp |= (max_lw << LC_LINK_WIDTH_SHIFT);
  7751. tmp |= LC_UPCONFIGURE_SUPPORT | LC_RENEGOTIATE_EN | LC_RECONFIG_NOW;
  7752. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, tmp);
  7753. }
  7754. }
  7755. for (i = 0; i < 10; i++) {
  7756. /* check status */
  7757. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  7758. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  7759. break;
  7760. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  7761. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  7762. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  7763. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  7764. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  7765. tmp |= LC_SET_QUIESCE;
  7766. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  7767. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  7768. tmp |= LC_REDO_EQ;
  7769. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  7770. mdelay(100);
  7771. /* linkctl */
  7772. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  7773. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  7774. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  7775. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  7776. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  7777. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  7778. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  7779. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  7780. /* linkctl2 */
  7781. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  7782. tmp16 &= ~((1 << 4) | (7 << 9));
  7783. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  7784. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  7785. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  7786. tmp16 &= ~((1 << 4) | (7 << 9));
  7787. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  7788. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  7789. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  7790. tmp &= ~LC_SET_QUIESCE;
  7791. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  7792. }
  7793. }
  7794. }
  7795. /* set the link speed */
  7796. speed_cntl |= LC_FORCE_EN_SW_SPEED_CHANGE | LC_FORCE_DIS_HW_SPEED_CHANGE;
  7797. speed_cntl &= ~LC_FORCE_DIS_SW_SPEED_CHANGE;
  7798. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  7799. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  7800. tmp16 &= ~0xf;
  7801. if (mask & DRM_PCIE_SPEED_80)
  7802. tmp16 |= 3; /* gen3 */
  7803. else if (mask & DRM_PCIE_SPEED_50)
  7804. tmp16 |= 2; /* gen2 */
  7805. else
  7806. tmp16 |= 1; /* gen1 */
  7807. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  7808. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  7809. speed_cntl |= LC_INITIATE_LINK_SPEED_CHANGE;
  7810. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  7811. for (i = 0; i < rdev->usec_timeout; i++) {
  7812. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  7813. if ((speed_cntl & LC_INITIATE_LINK_SPEED_CHANGE) == 0)
  7814. break;
  7815. udelay(1);
  7816. }
  7817. }
  7818. static void cik_program_aspm(struct radeon_device *rdev)
  7819. {
  7820. u32 data, orig;
  7821. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  7822. bool disable_clkreq = false;
  7823. if (radeon_aspm == 0)
  7824. return;
  7825. /* XXX double check IGPs */
  7826. if (rdev->flags & RADEON_IS_IGP)
  7827. return;
  7828. if (!(rdev->flags & RADEON_IS_PCIE))
  7829. return;
  7830. orig = data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  7831. data &= ~LC_XMIT_N_FTS_MASK;
  7832. data |= LC_XMIT_N_FTS(0x24) | LC_XMIT_N_FTS_OVERRIDE_EN;
  7833. if (orig != data)
  7834. WREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL, data);
  7835. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL3);
  7836. data |= LC_GO_TO_RECOVERY;
  7837. if (orig != data)
  7838. WREG32_PCIE_PORT(PCIE_LC_CNTL3, data);
  7839. orig = data = RREG32_PCIE_PORT(PCIE_P_CNTL);
  7840. data |= P_IGNORE_EDB_ERR;
  7841. if (orig != data)
  7842. WREG32_PCIE_PORT(PCIE_P_CNTL, data);
  7843. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  7844. data &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
  7845. data |= LC_PMI_TO_L1_DIS;
  7846. if (!disable_l0s)
  7847. data |= LC_L0S_INACTIVITY(7);
  7848. if (!disable_l1) {
  7849. data |= LC_L1_INACTIVITY(7);
  7850. data &= ~LC_PMI_TO_L1_DIS;
  7851. if (orig != data)
  7852. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  7853. if (!disable_plloff_in_l1) {
  7854. bool clk_req_support;
  7855. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0);
  7856. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  7857. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  7858. if (orig != data)
  7859. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0, data);
  7860. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1);
  7861. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  7862. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  7863. if (orig != data)
  7864. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1, data);
  7865. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0);
  7866. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  7867. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  7868. if (orig != data)
  7869. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0, data);
  7870. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1);
  7871. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  7872. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  7873. if (orig != data)
  7874. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1, data);
  7875. orig = data = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  7876. data &= ~LC_DYN_LANES_PWR_STATE_MASK;
  7877. data |= LC_DYN_LANES_PWR_STATE(3);
  7878. if (orig != data)
  7879. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
  7880. if (!disable_clkreq) {
  7881. struct pci_dev *root = rdev->pdev->bus->self;
  7882. u32 lnkcap;
  7883. clk_req_support = false;
  7884. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  7885. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  7886. clk_req_support = true;
  7887. } else {
  7888. clk_req_support = false;
  7889. }
  7890. if (clk_req_support) {
  7891. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL2);
  7892. data |= LC_ALLOW_PDWN_IN_L1 | LC_ALLOW_PDWN_IN_L23;
  7893. if (orig != data)
  7894. WREG32_PCIE_PORT(PCIE_LC_CNTL2, data);
  7895. orig = data = RREG32_SMC(THM_CLK_CNTL);
  7896. data &= ~(CMON_CLK_SEL_MASK | TMON_CLK_SEL_MASK);
  7897. data |= CMON_CLK_SEL(1) | TMON_CLK_SEL(1);
  7898. if (orig != data)
  7899. WREG32_SMC(THM_CLK_CNTL, data);
  7900. orig = data = RREG32_SMC(MISC_CLK_CTRL);
  7901. data &= ~(DEEP_SLEEP_CLK_SEL_MASK | ZCLK_SEL_MASK);
  7902. data |= DEEP_SLEEP_CLK_SEL(1) | ZCLK_SEL(1);
  7903. if (orig != data)
  7904. WREG32_SMC(MISC_CLK_CTRL, data);
  7905. orig = data = RREG32_SMC(CG_CLKPIN_CNTL);
  7906. data &= ~BCLK_AS_XCLK;
  7907. if (orig != data)
  7908. WREG32_SMC(CG_CLKPIN_CNTL, data);
  7909. orig = data = RREG32_SMC(CG_CLKPIN_CNTL_2);
  7910. data &= ~FORCE_BIF_REFCLK_EN;
  7911. if (orig != data)
  7912. WREG32_SMC(CG_CLKPIN_CNTL_2, data);
  7913. orig = data = RREG32_SMC(MPLL_BYPASSCLK_SEL);
  7914. data &= ~MPLL_CLKOUT_SEL_MASK;
  7915. data |= MPLL_CLKOUT_SEL(4);
  7916. if (orig != data)
  7917. WREG32_SMC(MPLL_BYPASSCLK_SEL, data);
  7918. }
  7919. }
  7920. } else {
  7921. if (orig != data)
  7922. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  7923. }
  7924. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  7925. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN | REPLAY_MEM_LS_EN;
  7926. if (orig != data)
  7927. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  7928. if (!disable_l0s) {
  7929. data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  7930. if((data & LC_N_FTS_MASK) == LC_N_FTS_MASK) {
  7931. data = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  7932. if ((data & LC_REVERSE_XMIT) && (data & LC_REVERSE_RCVR)) {
  7933. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  7934. data &= ~LC_L0S_INACTIVITY_MASK;
  7935. if (orig != data)
  7936. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  7937. }
  7938. }
  7939. }
  7940. }