intel_ringbuffer.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. static inline int ring_space(struct intel_ring_buffer *ring)
  36. {
  37. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  38. if (space < 0)
  39. space += ring->size;
  40. return space;
  41. }
  42. static u32 i915_gem_get_seqno(struct drm_device *dev)
  43. {
  44. drm_i915_private_t *dev_priv = dev->dev_private;
  45. u32 seqno;
  46. seqno = dev_priv->next_seqno;
  47. /* reserve 0 for non-seqno */
  48. if (++dev_priv->next_seqno == 0)
  49. dev_priv->next_seqno = 1;
  50. return seqno;
  51. }
  52. static int
  53. render_ring_flush(struct intel_ring_buffer *ring,
  54. u32 invalidate_domains,
  55. u32 flush_domains)
  56. {
  57. struct drm_device *dev = ring->dev;
  58. drm_i915_private_t *dev_priv = dev->dev_private;
  59. u32 cmd;
  60. int ret;
  61. #if WATCH_EXEC
  62. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  63. invalidate_domains, flush_domains);
  64. #endif
  65. trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
  66. invalidate_domains, flush_domains);
  67. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  68. /*
  69. * read/write caches:
  70. *
  71. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  72. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  73. * also flushed at 2d versus 3d pipeline switches.
  74. *
  75. * read-only caches:
  76. *
  77. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  78. * MI_READ_FLUSH is set, and is always flushed on 965.
  79. *
  80. * I915_GEM_DOMAIN_COMMAND may not exist?
  81. *
  82. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  83. * invalidated when MI_EXE_FLUSH is set.
  84. *
  85. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  86. * invalidated with every MI_FLUSH.
  87. *
  88. * TLBs:
  89. *
  90. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  91. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  92. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  93. * are flushed at any MI_FLUSH.
  94. */
  95. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  96. if ((invalidate_domains|flush_domains) &
  97. I915_GEM_DOMAIN_RENDER)
  98. cmd &= ~MI_NO_WRITE_FLUSH;
  99. if (INTEL_INFO(dev)->gen < 4) {
  100. /*
  101. * On the 965, the sampler cache always gets flushed
  102. * and this bit is reserved.
  103. */
  104. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  105. cmd |= MI_READ_FLUSH;
  106. }
  107. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  108. cmd |= MI_EXE_FLUSH;
  109. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  110. (IS_G4X(dev) || IS_GEN5(dev)))
  111. cmd |= MI_INVALIDATE_ISP;
  112. #if WATCH_EXEC
  113. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  114. #endif
  115. ret = intel_ring_begin(ring, 2);
  116. if (ret)
  117. return ret;
  118. intel_ring_emit(ring, cmd);
  119. intel_ring_emit(ring, MI_NOOP);
  120. intel_ring_advance(ring);
  121. }
  122. return 0;
  123. }
  124. static void ring_write_tail(struct intel_ring_buffer *ring,
  125. u32 value)
  126. {
  127. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  128. I915_WRITE_TAIL(ring, value);
  129. }
  130. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  131. {
  132. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  133. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  134. RING_ACTHD(ring->mmio_base) : ACTHD;
  135. return I915_READ(acthd_reg);
  136. }
  137. static int init_ring_common(struct intel_ring_buffer *ring)
  138. {
  139. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  140. struct drm_i915_gem_object *obj = ring->obj;
  141. u32 head;
  142. /* Stop the ring if it's running. */
  143. I915_WRITE_CTL(ring, 0);
  144. I915_WRITE_HEAD(ring, 0);
  145. ring->write_tail(ring, 0);
  146. /* Initialize the ring. */
  147. I915_WRITE_START(ring, obj->gtt_offset);
  148. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  149. /* G45 ring initialization fails to reset head to zero */
  150. if (head != 0) {
  151. DRM_DEBUG_KMS("%s head not reset to zero "
  152. "ctl %08x head %08x tail %08x start %08x\n",
  153. ring->name,
  154. I915_READ_CTL(ring),
  155. I915_READ_HEAD(ring),
  156. I915_READ_TAIL(ring),
  157. I915_READ_START(ring));
  158. I915_WRITE_HEAD(ring, 0);
  159. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  160. DRM_ERROR("failed to set %s head to zero "
  161. "ctl %08x head %08x tail %08x start %08x\n",
  162. ring->name,
  163. I915_READ_CTL(ring),
  164. I915_READ_HEAD(ring),
  165. I915_READ_TAIL(ring),
  166. I915_READ_START(ring));
  167. }
  168. }
  169. I915_WRITE_CTL(ring,
  170. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  171. | RING_REPORT_64K | RING_VALID);
  172. /* If the head is still not zero, the ring is dead */
  173. if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
  174. I915_READ_START(ring) != obj->gtt_offset ||
  175. (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
  176. DRM_ERROR("%s initialization failed "
  177. "ctl %08x head %08x tail %08x start %08x\n",
  178. ring->name,
  179. I915_READ_CTL(ring),
  180. I915_READ_HEAD(ring),
  181. I915_READ_TAIL(ring),
  182. I915_READ_START(ring));
  183. return -EIO;
  184. }
  185. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  186. i915_kernel_lost_context(ring->dev);
  187. else {
  188. ring->head = I915_READ_HEAD(ring);
  189. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  190. ring->space = ring_space(ring);
  191. }
  192. return 0;
  193. }
  194. /*
  195. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  196. * over cache flushing.
  197. */
  198. struct pipe_control {
  199. struct drm_i915_gem_object *obj;
  200. volatile u32 *cpu_page;
  201. u32 gtt_offset;
  202. };
  203. static int
  204. init_pipe_control(struct intel_ring_buffer *ring)
  205. {
  206. struct pipe_control *pc;
  207. struct drm_i915_gem_object *obj;
  208. int ret;
  209. if (ring->private)
  210. return 0;
  211. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  212. if (!pc)
  213. return -ENOMEM;
  214. obj = i915_gem_alloc_object(ring->dev, 4096);
  215. if (obj == NULL) {
  216. DRM_ERROR("Failed to allocate seqno page\n");
  217. ret = -ENOMEM;
  218. goto err;
  219. }
  220. obj->agp_type = AGP_USER_CACHED_MEMORY;
  221. ret = i915_gem_object_pin(obj, 4096, true);
  222. if (ret)
  223. goto err_unref;
  224. pc->gtt_offset = obj->gtt_offset;
  225. pc->cpu_page = kmap(obj->pages[0]);
  226. if (pc->cpu_page == NULL)
  227. goto err_unpin;
  228. pc->obj = obj;
  229. ring->private = pc;
  230. return 0;
  231. err_unpin:
  232. i915_gem_object_unpin(obj);
  233. err_unref:
  234. drm_gem_object_unreference(&obj->base);
  235. err:
  236. kfree(pc);
  237. return ret;
  238. }
  239. static void
  240. cleanup_pipe_control(struct intel_ring_buffer *ring)
  241. {
  242. struct pipe_control *pc = ring->private;
  243. struct drm_i915_gem_object *obj;
  244. if (!ring->private)
  245. return;
  246. obj = pc->obj;
  247. kunmap(obj->pages[0]);
  248. i915_gem_object_unpin(obj);
  249. drm_gem_object_unreference(&obj->base);
  250. kfree(pc);
  251. ring->private = NULL;
  252. }
  253. static int init_render_ring(struct intel_ring_buffer *ring)
  254. {
  255. struct drm_device *dev = ring->dev;
  256. struct drm_i915_private *dev_priv = dev->dev_private;
  257. int ret = init_ring_common(ring);
  258. if (INTEL_INFO(dev)->gen > 3) {
  259. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  260. if (IS_GEN6(dev))
  261. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  262. I915_WRITE(MI_MODE, mode);
  263. }
  264. if (INTEL_INFO(dev)->gen >= 6) {
  265. } else if (IS_GEN5(dev)) {
  266. ret = init_pipe_control(ring);
  267. if (ret)
  268. return ret;
  269. }
  270. return ret;
  271. }
  272. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  273. {
  274. if (!ring->private)
  275. return;
  276. cleanup_pipe_control(ring);
  277. }
  278. static void
  279. update_semaphore(struct intel_ring_buffer *ring, int i, u32 seqno)
  280. {
  281. struct drm_device *dev = ring->dev;
  282. struct drm_i915_private *dev_priv = dev->dev_private;
  283. int id;
  284. /*
  285. * cs -> 1 = vcs, 0 = bcs
  286. * vcs -> 1 = bcs, 0 = cs,
  287. * bcs -> 1 = cs, 0 = vcs.
  288. */
  289. id = ring - dev_priv->ring;
  290. id += 2 - i;
  291. id %= 3;
  292. intel_ring_emit(ring,
  293. MI_SEMAPHORE_MBOX |
  294. MI_SEMAPHORE_REGISTER |
  295. MI_SEMAPHORE_UPDATE);
  296. intel_ring_emit(ring, seqno);
  297. intel_ring_emit(ring,
  298. RING_SYNC_0(dev_priv->ring[id].mmio_base) + 4*i);
  299. }
  300. static int
  301. gen6_add_request(struct intel_ring_buffer *ring,
  302. u32 *result)
  303. {
  304. u32 seqno;
  305. int ret;
  306. ret = intel_ring_begin(ring, 10);
  307. if (ret)
  308. return ret;
  309. seqno = i915_gem_get_seqno(ring->dev);
  310. update_semaphore(ring, 0, seqno);
  311. update_semaphore(ring, 1, seqno);
  312. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  313. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  314. intel_ring_emit(ring, seqno);
  315. intel_ring_emit(ring, MI_USER_INTERRUPT);
  316. intel_ring_advance(ring);
  317. *result = seqno;
  318. return 0;
  319. }
  320. int
  321. intel_ring_sync(struct intel_ring_buffer *ring,
  322. struct intel_ring_buffer *to,
  323. u32 seqno)
  324. {
  325. int ret;
  326. ret = intel_ring_begin(ring, 4);
  327. if (ret)
  328. return ret;
  329. intel_ring_emit(ring,
  330. MI_SEMAPHORE_MBOX |
  331. MI_SEMAPHORE_REGISTER |
  332. intel_ring_sync_index(ring, to) << 17 |
  333. MI_SEMAPHORE_COMPARE);
  334. intel_ring_emit(ring, seqno);
  335. intel_ring_emit(ring, 0);
  336. intel_ring_emit(ring, MI_NOOP);
  337. intel_ring_advance(ring);
  338. return 0;
  339. }
  340. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  341. do { \
  342. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  343. PIPE_CONTROL_DEPTH_STALL | 2); \
  344. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  345. intel_ring_emit(ring__, 0); \
  346. intel_ring_emit(ring__, 0); \
  347. } while (0)
  348. static int
  349. pc_render_add_request(struct intel_ring_buffer *ring,
  350. u32 *result)
  351. {
  352. struct drm_device *dev = ring->dev;
  353. u32 seqno = i915_gem_get_seqno(dev);
  354. struct pipe_control *pc = ring->private;
  355. u32 scratch_addr = pc->gtt_offset + 128;
  356. int ret;
  357. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  358. * incoherent with writes to memory, i.e. completely fubar,
  359. * so we need to use PIPE_NOTIFY instead.
  360. *
  361. * However, we also need to workaround the qword write
  362. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  363. * memory before requesting an interrupt.
  364. */
  365. ret = intel_ring_begin(ring, 32);
  366. if (ret)
  367. return ret;
  368. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  369. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  370. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  371. intel_ring_emit(ring, seqno);
  372. intel_ring_emit(ring, 0);
  373. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  374. scratch_addr += 128; /* write to separate cachelines */
  375. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  376. scratch_addr += 128;
  377. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  378. scratch_addr += 128;
  379. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  380. scratch_addr += 128;
  381. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  382. scratch_addr += 128;
  383. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  384. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  385. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  386. PIPE_CONTROL_NOTIFY);
  387. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  388. intel_ring_emit(ring, seqno);
  389. intel_ring_emit(ring, 0);
  390. intel_ring_advance(ring);
  391. *result = seqno;
  392. return 0;
  393. }
  394. static int
  395. render_ring_add_request(struct intel_ring_buffer *ring,
  396. u32 *result)
  397. {
  398. struct drm_device *dev = ring->dev;
  399. u32 seqno = i915_gem_get_seqno(dev);
  400. int ret;
  401. ret = intel_ring_begin(ring, 4);
  402. if (ret)
  403. return ret;
  404. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  405. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  406. intel_ring_emit(ring, seqno);
  407. intel_ring_emit(ring, MI_USER_INTERRUPT);
  408. intel_ring_advance(ring);
  409. *result = seqno;
  410. return 0;
  411. }
  412. static u32
  413. ring_get_seqno(struct intel_ring_buffer *ring)
  414. {
  415. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  416. }
  417. static u32
  418. pc_render_get_seqno(struct intel_ring_buffer *ring)
  419. {
  420. struct pipe_control *pc = ring->private;
  421. return pc->cpu_page[0];
  422. }
  423. static void
  424. ironlake_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  425. {
  426. dev_priv->gt_irq_mask &= ~mask;
  427. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  428. POSTING_READ(GTIMR);
  429. }
  430. static void
  431. ironlake_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  432. {
  433. dev_priv->gt_irq_mask |= mask;
  434. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  435. POSTING_READ(GTIMR);
  436. }
  437. static void
  438. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  439. {
  440. dev_priv->irq_mask &= ~mask;
  441. I915_WRITE(IMR, dev_priv->irq_mask);
  442. POSTING_READ(IMR);
  443. }
  444. static void
  445. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  446. {
  447. dev_priv->irq_mask |= mask;
  448. I915_WRITE(IMR, dev_priv->irq_mask);
  449. POSTING_READ(IMR);
  450. }
  451. static bool
  452. render_ring_get_irq(struct intel_ring_buffer *ring)
  453. {
  454. struct drm_device *dev = ring->dev;
  455. drm_i915_private_t *dev_priv = dev->dev_private;
  456. if (!dev->irq_enabled)
  457. return false;
  458. spin_lock(&ring->irq_lock);
  459. if (ring->irq_refcount++ == 0) {
  460. if (HAS_PCH_SPLIT(dev))
  461. ironlake_enable_irq(dev_priv,
  462. GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
  463. else
  464. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  465. }
  466. spin_unlock(&ring->irq_lock);
  467. return true;
  468. }
  469. static void
  470. render_ring_put_irq(struct intel_ring_buffer *ring)
  471. {
  472. struct drm_device *dev = ring->dev;
  473. drm_i915_private_t *dev_priv = dev->dev_private;
  474. spin_lock(&ring->irq_lock);
  475. if (--ring->irq_refcount == 0) {
  476. if (HAS_PCH_SPLIT(dev))
  477. ironlake_disable_irq(dev_priv,
  478. GT_USER_INTERRUPT |
  479. GT_PIPE_NOTIFY);
  480. else
  481. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  482. }
  483. spin_unlock(&ring->irq_lock);
  484. }
  485. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  486. {
  487. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  488. u32 mmio = IS_GEN6(ring->dev) ?
  489. RING_HWS_PGA_GEN6(ring->mmio_base) :
  490. RING_HWS_PGA(ring->mmio_base);
  491. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  492. POSTING_READ(mmio);
  493. }
  494. static int
  495. bsd_ring_flush(struct intel_ring_buffer *ring,
  496. u32 invalidate_domains,
  497. u32 flush_domains)
  498. {
  499. int ret;
  500. if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
  501. return 0;
  502. ret = intel_ring_begin(ring, 2);
  503. if (ret)
  504. return ret;
  505. intel_ring_emit(ring, MI_FLUSH);
  506. intel_ring_emit(ring, MI_NOOP);
  507. intel_ring_advance(ring);
  508. return 0;
  509. }
  510. static int
  511. ring_add_request(struct intel_ring_buffer *ring,
  512. u32 *result)
  513. {
  514. u32 seqno;
  515. int ret;
  516. ret = intel_ring_begin(ring, 4);
  517. if (ret)
  518. return ret;
  519. seqno = i915_gem_get_seqno(ring->dev);
  520. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  521. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  522. intel_ring_emit(ring, seqno);
  523. intel_ring_emit(ring, MI_USER_INTERRUPT);
  524. intel_ring_advance(ring);
  525. *result = seqno;
  526. return 0;
  527. }
  528. static bool
  529. ring_get_irq(struct intel_ring_buffer *ring, u32 flag)
  530. {
  531. struct drm_device *dev = ring->dev;
  532. drm_i915_private_t *dev_priv = dev->dev_private;
  533. if (!dev->irq_enabled)
  534. return false;
  535. spin_lock(&ring->irq_lock);
  536. if (ring->irq_refcount++ == 0)
  537. ironlake_enable_irq(dev_priv, flag);
  538. spin_unlock(&ring->irq_lock);
  539. return true;
  540. }
  541. static void
  542. ring_put_irq(struct intel_ring_buffer *ring, u32 flag)
  543. {
  544. struct drm_device *dev = ring->dev;
  545. drm_i915_private_t *dev_priv = dev->dev_private;
  546. spin_lock(&ring->irq_lock);
  547. if (--ring->irq_refcount == 0)
  548. ironlake_disable_irq(dev_priv, flag);
  549. spin_unlock(&ring->irq_lock);
  550. }
  551. static bool
  552. gen6_ring_get_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
  553. {
  554. struct drm_device *dev = ring->dev;
  555. drm_i915_private_t *dev_priv = dev->dev_private;
  556. if (!dev->irq_enabled)
  557. return false;
  558. spin_lock(&ring->irq_lock);
  559. if (ring->irq_refcount++ == 0) {
  560. ring->irq_mask &= ~rflag;
  561. I915_WRITE_IMR(ring, ring->irq_mask);
  562. ironlake_enable_irq(dev_priv, gflag);
  563. }
  564. spin_unlock(&ring->irq_lock);
  565. return true;
  566. }
  567. static void
  568. gen6_ring_put_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
  569. {
  570. struct drm_device *dev = ring->dev;
  571. drm_i915_private_t *dev_priv = dev->dev_private;
  572. spin_lock(&ring->irq_lock);
  573. if (--ring->irq_refcount == 0) {
  574. ring->irq_mask |= rflag;
  575. I915_WRITE_IMR(ring, ring->irq_mask);
  576. ironlake_disable_irq(dev_priv, gflag);
  577. }
  578. spin_unlock(&ring->irq_lock);
  579. }
  580. static bool
  581. bsd_ring_get_irq(struct intel_ring_buffer *ring)
  582. {
  583. return ring_get_irq(ring, GT_BSD_USER_INTERRUPT);
  584. }
  585. static void
  586. bsd_ring_put_irq(struct intel_ring_buffer *ring)
  587. {
  588. ring_put_irq(ring, GT_BSD_USER_INTERRUPT);
  589. }
  590. static int
  591. ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  592. {
  593. int ret;
  594. ret = intel_ring_begin(ring, 2);
  595. if (ret)
  596. return ret;
  597. intel_ring_emit(ring,
  598. MI_BATCH_BUFFER_START | (2 << 6) |
  599. MI_BATCH_NON_SECURE_I965);
  600. intel_ring_emit(ring, offset);
  601. intel_ring_advance(ring);
  602. return 0;
  603. }
  604. static int
  605. render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  606. u32 offset, u32 len)
  607. {
  608. struct drm_device *dev = ring->dev;
  609. drm_i915_private_t *dev_priv = dev->dev_private;
  610. int ret;
  611. trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
  612. if (IS_I830(dev) || IS_845G(dev)) {
  613. ret = intel_ring_begin(ring, 4);
  614. if (ret)
  615. return ret;
  616. intel_ring_emit(ring, MI_BATCH_BUFFER);
  617. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  618. intel_ring_emit(ring, offset + len - 8);
  619. intel_ring_emit(ring, 0);
  620. } else {
  621. ret = intel_ring_begin(ring, 2);
  622. if (ret)
  623. return ret;
  624. if (INTEL_INFO(dev)->gen >= 4) {
  625. intel_ring_emit(ring,
  626. MI_BATCH_BUFFER_START | (2 << 6) |
  627. MI_BATCH_NON_SECURE_I965);
  628. intel_ring_emit(ring, offset);
  629. } else {
  630. intel_ring_emit(ring,
  631. MI_BATCH_BUFFER_START | (2 << 6));
  632. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  633. }
  634. }
  635. intel_ring_advance(ring);
  636. return 0;
  637. }
  638. static void cleanup_status_page(struct intel_ring_buffer *ring)
  639. {
  640. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  641. struct drm_i915_gem_object *obj;
  642. obj = ring->status_page.obj;
  643. if (obj == NULL)
  644. return;
  645. kunmap(obj->pages[0]);
  646. i915_gem_object_unpin(obj);
  647. drm_gem_object_unreference(&obj->base);
  648. ring->status_page.obj = NULL;
  649. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  650. }
  651. static int init_status_page(struct intel_ring_buffer *ring)
  652. {
  653. struct drm_device *dev = ring->dev;
  654. drm_i915_private_t *dev_priv = dev->dev_private;
  655. struct drm_i915_gem_object *obj;
  656. int ret;
  657. obj = i915_gem_alloc_object(dev, 4096);
  658. if (obj == NULL) {
  659. DRM_ERROR("Failed to allocate status page\n");
  660. ret = -ENOMEM;
  661. goto err;
  662. }
  663. obj->agp_type = AGP_USER_CACHED_MEMORY;
  664. ret = i915_gem_object_pin(obj, 4096, true);
  665. if (ret != 0) {
  666. goto err_unref;
  667. }
  668. ring->status_page.gfx_addr = obj->gtt_offset;
  669. ring->status_page.page_addr = kmap(obj->pages[0]);
  670. if (ring->status_page.page_addr == NULL) {
  671. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  672. goto err_unpin;
  673. }
  674. ring->status_page.obj = obj;
  675. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  676. intel_ring_setup_status_page(ring);
  677. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  678. ring->name, ring->status_page.gfx_addr);
  679. return 0;
  680. err_unpin:
  681. i915_gem_object_unpin(obj);
  682. err_unref:
  683. drm_gem_object_unreference(&obj->base);
  684. err:
  685. return ret;
  686. }
  687. int intel_init_ring_buffer(struct drm_device *dev,
  688. struct intel_ring_buffer *ring)
  689. {
  690. struct drm_i915_gem_object *obj;
  691. int ret;
  692. ring->dev = dev;
  693. INIT_LIST_HEAD(&ring->active_list);
  694. INIT_LIST_HEAD(&ring->request_list);
  695. INIT_LIST_HEAD(&ring->gpu_write_list);
  696. spin_lock_init(&ring->irq_lock);
  697. ring->irq_mask = ~0;
  698. if (I915_NEED_GFX_HWS(dev)) {
  699. ret = init_status_page(ring);
  700. if (ret)
  701. return ret;
  702. }
  703. obj = i915_gem_alloc_object(dev, ring->size);
  704. if (obj == NULL) {
  705. DRM_ERROR("Failed to allocate ringbuffer\n");
  706. ret = -ENOMEM;
  707. goto err_hws;
  708. }
  709. ring->obj = obj;
  710. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  711. if (ret)
  712. goto err_unref;
  713. ring->map.size = ring->size;
  714. ring->map.offset = dev->agp->base + obj->gtt_offset;
  715. ring->map.type = 0;
  716. ring->map.flags = 0;
  717. ring->map.mtrr = 0;
  718. drm_core_ioremap_wc(&ring->map, dev);
  719. if (ring->map.handle == NULL) {
  720. DRM_ERROR("Failed to map ringbuffer.\n");
  721. ret = -EINVAL;
  722. goto err_unpin;
  723. }
  724. ring->virtual_start = ring->map.handle;
  725. ret = ring->init(ring);
  726. if (ret)
  727. goto err_unmap;
  728. /* Workaround an erratum on the i830 which causes a hang if
  729. * the TAIL pointer points to within the last 2 cachelines
  730. * of the buffer.
  731. */
  732. ring->effective_size = ring->size;
  733. if (IS_I830(ring->dev))
  734. ring->effective_size -= 128;
  735. return 0;
  736. err_unmap:
  737. drm_core_ioremapfree(&ring->map, dev);
  738. err_unpin:
  739. i915_gem_object_unpin(obj);
  740. err_unref:
  741. drm_gem_object_unreference(&obj->base);
  742. ring->obj = NULL;
  743. err_hws:
  744. cleanup_status_page(ring);
  745. return ret;
  746. }
  747. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  748. {
  749. struct drm_i915_private *dev_priv;
  750. int ret;
  751. if (ring->obj == NULL)
  752. return;
  753. /* Disable the ring buffer. The ring must be idle at this point */
  754. dev_priv = ring->dev->dev_private;
  755. ret = intel_wait_ring_buffer(ring, ring->size - 8);
  756. if (ret)
  757. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  758. ring->name, ret);
  759. I915_WRITE_CTL(ring, 0);
  760. drm_core_ioremapfree(&ring->map, ring->dev);
  761. i915_gem_object_unpin(ring->obj);
  762. drm_gem_object_unreference(&ring->obj->base);
  763. ring->obj = NULL;
  764. if (ring->cleanup)
  765. ring->cleanup(ring);
  766. cleanup_status_page(ring);
  767. }
  768. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  769. {
  770. unsigned int *virt;
  771. int rem = ring->size - ring->tail;
  772. if (ring->space < rem) {
  773. int ret = intel_wait_ring_buffer(ring, rem);
  774. if (ret)
  775. return ret;
  776. }
  777. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  778. rem /= 8;
  779. while (rem--) {
  780. *virt++ = MI_NOOP;
  781. *virt++ = MI_NOOP;
  782. }
  783. ring->tail = 0;
  784. ring->space = ring_space(ring);
  785. return 0;
  786. }
  787. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  788. {
  789. struct drm_device *dev = ring->dev;
  790. struct drm_i915_private *dev_priv = dev->dev_private;
  791. unsigned long end;
  792. u32 head;
  793. /* If the reported head position has wrapped or hasn't advanced,
  794. * fallback to the slow and accurate path.
  795. */
  796. head = intel_read_status_page(ring, 4);
  797. if (head > ring->head) {
  798. ring->head = head;
  799. ring->space = ring_space(ring);
  800. if (ring->space >= n)
  801. return 0;
  802. }
  803. trace_i915_ring_wait_begin (dev);
  804. end = jiffies + 3 * HZ;
  805. do {
  806. ring->head = I915_READ_HEAD(ring);
  807. ring->space = ring_space(ring);
  808. if (ring->space >= n) {
  809. trace_i915_ring_wait_end(dev);
  810. return 0;
  811. }
  812. if (dev->primary->master) {
  813. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  814. if (master_priv->sarea_priv)
  815. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  816. }
  817. msleep(1);
  818. if (atomic_read(&dev_priv->mm.wedged))
  819. return -EAGAIN;
  820. } while (!time_after(jiffies, end));
  821. trace_i915_ring_wait_end (dev);
  822. return -EBUSY;
  823. }
  824. int intel_ring_begin(struct intel_ring_buffer *ring,
  825. int num_dwords)
  826. {
  827. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  828. int n = 4*num_dwords;
  829. int ret;
  830. if (unlikely(atomic_read(&dev_priv->mm.wedged)))
  831. return -EIO;
  832. if (unlikely(ring->tail + n > ring->effective_size)) {
  833. ret = intel_wrap_ring_buffer(ring);
  834. if (unlikely(ret))
  835. return ret;
  836. }
  837. if (unlikely(ring->space < n)) {
  838. ret = intel_wait_ring_buffer(ring, n);
  839. if (unlikely(ret))
  840. return ret;
  841. }
  842. ring->space -= n;
  843. return 0;
  844. }
  845. void intel_ring_advance(struct intel_ring_buffer *ring)
  846. {
  847. ring->tail &= ring->size - 1;
  848. ring->write_tail(ring, ring->tail);
  849. }
  850. static const struct intel_ring_buffer render_ring = {
  851. .name = "render ring",
  852. .id = RING_RENDER,
  853. .mmio_base = RENDER_RING_BASE,
  854. .size = 32 * PAGE_SIZE,
  855. .init = init_render_ring,
  856. .write_tail = ring_write_tail,
  857. .flush = render_ring_flush,
  858. .add_request = render_ring_add_request,
  859. .get_seqno = ring_get_seqno,
  860. .irq_get = render_ring_get_irq,
  861. .irq_put = render_ring_put_irq,
  862. .dispatch_execbuffer = render_ring_dispatch_execbuffer,
  863. .cleanup = render_ring_cleanup,
  864. };
  865. /* ring buffer for bit-stream decoder */
  866. static const struct intel_ring_buffer bsd_ring = {
  867. .name = "bsd ring",
  868. .id = RING_BSD,
  869. .mmio_base = BSD_RING_BASE,
  870. .size = 32 * PAGE_SIZE,
  871. .init = init_ring_common,
  872. .write_tail = ring_write_tail,
  873. .flush = bsd_ring_flush,
  874. .add_request = ring_add_request,
  875. .get_seqno = ring_get_seqno,
  876. .irq_get = bsd_ring_get_irq,
  877. .irq_put = bsd_ring_put_irq,
  878. .dispatch_execbuffer = ring_dispatch_execbuffer,
  879. };
  880. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  881. u32 value)
  882. {
  883. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  884. /* Every tail move must follow the sequence below */
  885. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  886. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  887. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  888. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  889. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  890. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  891. 50))
  892. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  893. I915_WRITE_TAIL(ring, value);
  894. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  895. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  896. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  897. }
  898. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  899. u32 invalidate_domains,
  900. u32 flush_domains)
  901. {
  902. int ret;
  903. if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
  904. return 0;
  905. ret = intel_ring_begin(ring, 4);
  906. if (ret)
  907. return ret;
  908. intel_ring_emit(ring, MI_FLUSH_DW);
  909. intel_ring_emit(ring, 0);
  910. intel_ring_emit(ring, 0);
  911. intel_ring_emit(ring, 0);
  912. intel_ring_advance(ring);
  913. return 0;
  914. }
  915. static int
  916. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  917. u32 offset, u32 len)
  918. {
  919. int ret;
  920. ret = intel_ring_begin(ring, 2);
  921. if (ret)
  922. return ret;
  923. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  924. /* bit0-7 is the length on GEN6+ */
  925. intel_ring_emit(ring, offset);
  926. intel_ring_advance(ring);
  927. return 0;
  928. }
  929. static bool
  930. gen6_render_ring_get_irq(struct intel_ring_buffer *ring)
  931. {
  932. return gen6_ring_get_irq(ring,
  933. GT_USER_INTERRUPT,
  934. GEN6_RENDER_USER_INTERRUPT);
  935. }
  936. static void
  937. gen6_render_ring_put_irq(struct intel_ring_buffer *ring)
  938. {
  939. return gen6_ring_put_irq(ring,
  940. GT_USER_INTERRUPT,
  941. GEN6_RENDER_USER_INTERRUPT);
  942. }
  943. static bool
  944. gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring)
  945. {
  946. return gen6_ring_get_irq(ring,
  947. GT_GEN6_BSD_USER_INTERRUPT,
  948. GEN6_BSD_USER_INTERRUPT);
  949. }
  950. static void
  951. gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring)
  952. {
  953. return gen6_ring_put_irq(ring,
  954. GT_GEN6_BSD_USER_INTERRUPT,
  955. GEN6_BSD_USER_INTERRUPT);
  956. }
  957. /* ring buffer for Video Codec for Gen6+ */
  958. static const struct intel_ring_buffer gen6_bsd_ring = {
  959. .name = "gen6 bsd ring",
  960. .id = RING_BSD,
  961. .mmio_base = GEN6_BSD_RING_BASE,
  962. .size = 32 * PAGE_SIZE,
  963. .init = init_ring_common,
  964. .write_tail = gen6_bsd_ring_write_tail,
  965. .flush = gen6_ring_flush,
  966. .add_request = gen6_add_request,
  967. .get_seqno = ring_get_seqno,
  968. .irq_get = gen6_bsd_ring_get_irq,
  969. .irq_put = gen6_bsd_ring_put_irq,
  970. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  971. };
  972. /* Blitter support (SandyBridge+) */
  973. static bool
  974. blt_ring_get_irq(struct intel_ring_buffer *ring)
  975. {
  976. return gen6_ring_get_irq(ring,
  977. GT_BLT_USER_INTERRUPT,
  978. GEN6_BLITTER_USER_INTERRUPT);
  979. }
  980. static void
  981. blt_ring_put_irq(struct intel_ring_buffer *ring)
  982. {
  983. gen6_ring_put_irq(ring,
  984. GT_BLT_USER_INTERRUPT,
  985. GEN6_BLITTER_USER_INTERRUPT);
  986. }
  987. /* Workaround for some stepping of SNB,
  988. * each time when BLT engine ring tail moved,
  989. * the first command in the ring to be parsed
  990. * should be MI_BATCH_BUFFER_START
  991. */
  992. #define NEED_BLT_WORKAROUND(dev) \
  993. (IS_GEN6(dev) && (dev->pdev->revision < 8))
  994. static inline struct drm_i915_gem_object *
  995. to_blt_workaround(struct intel_ring_buffer *ring)
  996. {
  997. return ring->private;
  998. }
  999. static int blt_ring_init(struct intel_ring_buffer *ring)
  1000. {
  1001. if (NEED_BLT_WORKAROUND(ring->dev)) {
  1002. struct drm_i915_gem_object *obj;
  1003. u32 *ptr;
  1004. int ret;
  1005. obj = i915_gem_alloc_object(ring->dev, 4096);
  1006. if (obj == NULL)
  1007. return -ENOMEM;
  1008. ret = i915_gem_object_pin(obj, 4096, true);
  1009. if (ret) {
  1010. drm_gem_object_unreference(&obj->base);
  1011. return ret;
  1012. }
  1013. ptr = kmap(obj->pages[0]);
  1014. *ptr++ = MI_BATCH_BUFFER_END;
  1015. *ptr++ = MI_NOOP;
  1016. kunmap(obj->pages[0]);
  1017. ret = i915_gem_object_set_to_gtt_domain(obj, false);
  1018. if (ret) {
  1019. i915_gem_object_unpin(obj);
  1020. drm_gem_object_unreference(&obj->base);
  1021. return ret;
  1022. }
  1023. ring->private = obj;
  1024. }
  1025. return init_ring_common(ring);
  1026. }
  1027. static int blt_ring_begin(struct intel_ring_buffer *ring,
  1028. int num_dwords)
  1029. {
  1030. if (ring->private) {
  1031. int ret = intel_ring_begin(ring, num_dwords+2);
  1032. if (ret)
  1033. return ret;
  1034. intel_ring_emit(ring, MI_BATCH_BUFFER_START);
  1035. intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);
  1036. return 0;
  1037. } else
  1038. return intel_ring_begin(ring, 4);
  1039. }
  1040. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1041. u32 invalidate_domains,
  1042. u32 flush_domains)
  1043. {
  1044. int ret;
  1045. if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
  1046. return 0;
  1047. ret = blt_ring_begin(ring, 4);
  1048. if (ret)
  1049. return ret;
  1050. intel_ring_emit(ring, MI_FLUSH_DW);
  1051. intel_ring_emit(ring, 0);
  1052. intel_ring_emit(ring, 0);
  1053. intel_ring_emit(ring, 0);
  1054. intel_ring_advance(ring);
  1055. return 0;
  1056. }
  1057. static void blt_ring_cleanup(struct intel_ring_buffer *ring)
  1058. {
  1059. if (!ring->private)
  1060. return;
  1061. i915_gem_object_unpin(ring->private);
  1062. drm_gem_object_unreference(ring->private);
  1063. ring->private = NULL;
  1064. }
  1065. static const struct intel_ring_buffer gen6_blt_ring = {
  1066. .name = "blt ring",
  1067. .id = RING_BLT,
  1068. .mmio_base = BLT_RING_BASE,
  1069. .size = 32 * PAGE_SIZE,
  1070. .init = blt_ring_init,
  1071. .write_tail = ring_write_tail,
  1072. .flush = blt_ring_flush,
  1073. .add_request = gen6_add_request,
  1074. .get_seqno = ring_get_seqno,
  1075. .irq_get = blt_ring_get_irq,
  1076. .irq_put = blt_ring_put_irq,
  1077. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  1078. .cleanup = blt_ring_cleanup,
  1079. };
  1080. int intel_init_render_ring_buffer(struct drm_device *dev)
  1081. {
  1082. drm_i915_private_t *dev_priv = dev->dev_private;
  1083. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1084. *ring = render_ring;
  1085. if (INTEL_INFO(dev)->gen >= 6) {
  1086. ring->add_request = gen6_add_request;
  1087. ring->irq_get = gen6_render_ring_get_irq;
  1088. ring->irq_put = gen6_render_ring_put_irq;
  1089. } else if (IS_GEN5(dev)) {
  1090. ring->add_request = pc_render_add_request;
  1091. ring->get_seqno = pc_render_get_seqno;
  1092. }
  1093. if (!I915_NEED_GFX_HWS(dev)) {
  1094. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1095. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1096. }
  1097. return intel_init_ring_buffer(dev, ring);
  1098. }
  1099. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1100. {
  1101. drm_i915_private_t *dev_priv = dev->dev_private;
  1102. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1103. *ring = render_ring;
  1104. if (INTEL_INFO(dev)->gen >= 6) {
  1105. ring->add_request = gen6_add_request;
  1106. ring->irq_get = gen6_render_ring_get_irq;
  1107. ring->irq_put = gen6_render_ring_put_irq;
  1108. } else if (IS_GEN5(dev)) {
  1109. ring->add_request = pc_render_add_request;
  1110. ring->get_seqno = pc_render_get_seqno;
  1111. }
  1112. ring->dev = dev;
  1113. INIT_LIST_HEAD(&ring->active_list);
  1114. INIT_LIST_HEAD(&ring->request_list);
  1115. INIT_LIST_HEAD(&ring->gpu_write_list);
  1116. ring->size = size;
  1117. ring->effective_size = ring->size;
  1118. if (IS_I830(ring->dev))
  1119. ring->effective_size -= 128;
  1120. ring->map.offset = start;
  1121. ring->map.size = size;
  1122. ring->map.type = 0;
  1123. ring->map.flags = 0;
  1124. ring->map.mtrr = 0;
  1125. drm_core_ioremap_wc(&ring->map, dev);
  1126. if (ring->map.handle == NULL) {
  1127. DRM_ERROR("can not ioremap virtual address for"
  1128. " ring buffer\n");
  1129. return -ENOMEM;
  1130. }
  1131. ring->virtual_start = (void __force __iomem *)ring->map.handle;
  1132. return 0;
  1133. }
  1134. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1135. {
  1136. drm_i915_private_t *dev_priv = dev->dev_private;
  1137. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1138. if (IS_GEN6(dev))
  1139. *ring = gen6_bsd_ring;
  1140. else
  1141. *ring = bsd_ring;
  1142. return intel_init_ring_buffer(dev, ring);
  1143. }
  1144. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1145. {
  1146. drm_i915_private_t *dev_priv = dev->dev_private;
  1147. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1148. *ring = gen6_blt_ring;
  1149. return intel_init_ring_buffer(dev, ring);
  1150. }