vt8623fb.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933
  1. /*
  2. * linux/drivers/video/vt8623fb.c - fbdev driver for
  3. * integrated graphic core in VIA VT8623 [CLE266] chipset
  4. *
  5. * Copyright (c) 2006-2007 Ondrej Zajicek <santiago@crfreenet.org>
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file COPYING in the main directory of this archive for
  9. * more details.
  10. *
  11. * Code is based on s3fb, some parts are from David Boucher's viafb
  12. * (http://davesdomain.org.uk/viafb/)
  13. */
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/errno.h>
  17. #include <linux/string.h>
  18. #include <linux/mm.h>
  19. #include <linux/tty.h>
  20. #include <linux/delay.h>
  21. #include <linux/fb.h>
  22. #include <linux/svga.h>
  23. #include <linux/init.h>
  24. #include <linux/pci.h>
  25. #include <linux/console.h> /* Why should fb driver call console functions? because console_lock() */
  26. #include <video/vga.h>
  27. #ifdef CONFIG_MTRR
  28. #include <asm/mtrr.h>
  29. #endif
  30. struct vt8623fb_info {
  31. char __iomem *mmio_base;
  32. int mtrr_reg;
  33. struct vgastate state;
  34. struct mutex open_lock;
  35. unsigned int ref_count;
  36. u32 pseudo_palette[16];
  37. };
  38. /* ------------------------------------------------------------------------- */
  39. static const struct svga_fb_format vt8623fb_formats[] = {
  40. { 0, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
  41. FB_TYPE_TEXT, FB_AUX_TEXT_SVGA_STEP8, FB_VISUAL_PSEUDOCOLOR, 16, 16},
  42. { 4, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
  43. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_PSEUDOCOLOR, 16, 16},
  44. { 4, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 1,
  45. FB_TYPE_INTERLEAVED_PLANES, 1, FB_VISUAL_PSEUDOCOLOR, 16, 16},
  46. { 8, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
  47. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_PSEUDOCOLOR, 8, 8},
  48. /* {16, {10, 5, 0}, {5, 5, 0}, {0, 5, 0}, {0, 0, 0}, 0,
  49. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 4, 4}, */
  50. {16, {11, 5, 0}, {5, 6, 0}, {0, 5, 0}, {0, 0, 0}, 0,
  51. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 4, 4},
  52. {32, {16, 8, 0}, {8, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
  53. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 2, 2},
  54. SVGA_FORMAT_END
  55. };
  56. static const struct svga_pll vt8623_pll = {2, 127, 2, 7, 0, 3,
  57. 60000, 300000, 14318};
  58. /* CRT timing register sets */
  59. static struct vga_regset vt8623_h_total_regs[] = {{0x00, 0, 7}, {0x36, 3, 3}, VGA_REGSET_END};
  60. static struct vga_regset vt8623_h_display_regs[] = {{0x01, 0, 7}, VGA_REGSET_END};
  61. static struct vga_regset vt8623_h_blank_start_regs[] = {{0x02, 0, 7}, VGA_REGSET_END};
  62. static struct vga_regset vt8623_h_blank_end_regs[] = {{0x03, 0, 4}, {0x05, 7, 7}, {0x33, 5, 5}, VGA_REGSET_END};
  63. static struct vga_regset vt8623_h_sync_start_regs[] = {{0x04, 0, 7}, {0x33, 4, 4}, VGA_REGSET_END};
  64. static struct vga_regset vt8623_h_sync_end_regs[] = {{0x05, 0, 4}, VGA_REGSET_END};
  65. static struct vga_regset vt8623_v_total_regs[] = {{0x06, 0, 7}, {0x07, 0, 0}, {0x07, 5, 5}, {0x35, 0, 0}, VGA_REGSET_END};
  66. static struct vga_regset vt8623_v_display_regs[] = {{0x12, 0, 7}, {0x07, 1, 1}, {0x07, 6, 6}, {0x35, 2, 2}, VGA_REGSET_END};
  67. static struct vga_regset vt8623_v_blank_start_regs[] = {{0x15, 0, 7}, {0x07, 3, 3}, {0x09, 5, 5}, {0x35, 3, 3}, VGA_REGSET_END};
  68. static struct vga_regset vt8623_v_blank_end_regs[] = {{0x16, 0, 7}, VGA_REGSET_END};
  69. static struct vga_regset vt8623_v_sync_start_regs[] = {{0x10, 0, 7}, {0x07, 2, 2}, {0x07, 7, 7}, {0x35, 1, 1}, VGA_REGSET_END};
  70. static struct vga_regset vt8623_v_sync_end_regs[] = {{0x11, 0, 3}, VGA_REGSET_END};
  71. static struct vga_regset vt8623_offset_regs[] = {{0x13, 0, 7}, {0x35, 5, 7}, VGA_REGSET_END};
  72. static struct vga_regset vt8623_line_compare_regs[] = {{0x18, 0, 7}, {0x07, 4, 4}, {0x09, 6, 6}, {0x33, 0, 2}, {0x35, 4, 4}, VGA_REGSET_END};
  73. static struct vga_regset vt8623_fetch_count_regs[] = {{0x1C, 0, 7}, {0x1D, 0, 1}, VGA_REGSET_END};
  74. static struct vga_regset vt8623_start_address_regs[] = {{0x0d, 0, 7}, {0x0c, 0, 7}, {0x34, 0, 7}, {0x48, 0, 1}, VGA_REGSET_END};
  75. static struct svga_timing_regs vt8623_timing_regs = {
  76. vt8623_h_total_regs, vt8623_h_display_regs, vt8623_h_blank_start_regs,
  77. vt8623_h_blank_end_regs, vt8623_h_sync_start_regs, vt8623_h_sync_end_regs,
  78. vt8623_v_total_regs, vt8623_v_display_regs, vt8623_v_blank_start_regs,
  79. vt8623_v_blank_end_regs, vt8623_v_sync_start_regs, vt8623_v_sync_end_regs,
  80. };
  81. /* ------------------------------------------------------------------------- */
  82. /* Module parameters */
  83. static char *mode_option = "640x480-8@60";
  84. #ifdef CONFIG_MTRR
  85. static int mtrr = 1;
  86. #endif
  87. MODULE_AUTHOR("(c) 2006 Ondrej Zajicek <santiago@crfreenet.org>");
  88. MODULE_LICENSE("GPL");
  89. MODULE_DESCRIPTION("fbdev driver for integrated graphics core in VIA VT8623 [CLE266]");
  90. module_param(mode_option, charp, 0644);
  91. MODULE_PARM_DESC(mode_option, "Default video mode ('640x480-8@60', etc)");
  92. module_param_named(mode, mode_option, charp, 0);
  93. MODULE_PARM_DESC(mode, "Default video mode e.g. '648x480-8@60' (deprecated)");
  94. #ifdef CONFIG_MTRR
  95. module_param(mtrr, int, 0444);
  96. MODULE_PARM_DESC(mtrr, "Enable write-combining with MTRR (1=enable, 0=disable, default=1)");
  97. #endif
  98. /* ------------------------------------------------------------------------- */
  99. static struct fb_tile_ops vt8623fb_tile_ops = {
  100. .fb_settile = svga_settile,
  101. .fb_tilecopy = svga_tilecopy,
  102. .fb_tilefill = svga_tilefill,
  103. .fb_tileblit = svga_tileblit,
  104. .fb_tilecursor = svga_tilecursor,
  105. .fb_get_tilemax = svga_get_tilemax,
  106. };
  107. /* ------------------------------------------------------------------------- */
  108. /* image data is MSB-first, fb structure is MSB-first too */
  109. static inline u32 expand_color(u32 c)
  110. {
  111. return ((c & 1) | ((c & 2) << 7) | ((c & 4) << 14) | ((c & 8) << 21)) * 0xFF;
  112. }
  113. /* vt8623fb_iplan_imageblit silently assumes that almost everything is 8-pixel aligned */
  114. static void vt8623fb_iplan_imageblit(struct fb_info *info, const struct fb_image *image)
  115. {
  116. u32 fg = expand_color(image->fg_color);
  117. u32 bg = expand_color(image->bg_color);
  118. const u8 *src1, *src;
  119. u8 __iomem *dst1;
  120. u32 __iomem *dst;
  121. u32 val;
  122. int x, y;
  123. src1 = image->data;
  124. dst1 = info->screen_base + (image->dy * info->fix.line_length)
  125. + ((image->dx / 8) * 4);
  126. for (y = 0; y < image->height; y++) {
  127. src = src1;
  128. dst = (u32 __iomem *) dst1;
  129. for (x = 0; x < image->width; x += 8) {
  130. val = *(src++) * 0x01010101;
  131. val = (val & fg) | (~val & bg);
  132. fb_writel(val, dst++);
  133. }
  134. src1 += image->width / 8;
  135. dst1 += info->fix.line_length;
  136. }
  137. }
  138. /* vt8623fb_iplan_fillrect silently assumes that almost everything is 8-pixel aligned */
  139. static void vt8623fb_iplan_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
  140. {
  141. u32 fg = expand_color(rect->color);
  142. u8 __iomem *dst1;
  143. u32 __iomem *dst;
  144. int x, y;
  145. dst1 = info->screen_base + (rect->dy * info->fix.line_length)
  146. + ((rect->dx / 8) * 4);
  147. for (y = 0; y < rect->height; y++) {
  148. dst = (u32 __iomem *) dst1;
  149. for (x = 0; x < rect->width; x += 8) {
  150. fb_writel(fg, dst++);
  151. }
  152. dst1 += info->fix.line_length;
  153. }
  154. }
  155. /* image data is MSB-first, fb structure is high-nibble-in-low-byte-first */
  156. static inline u32 expand_pixel(u32 c)
  157. {
  158. return (((c & 1) << 24) | ((c & 2) << 27) | ((c & 4) << 14) | ((c & 8) << 17) |
  159. ((c & 16) << 4) | ((c & 32) << 7) | ((c & 64) >> 6) | ((c & 128) >> 3)) * 0xF;
  160. }
  161. /* vt8623fb_cfb4_imageblit silently assumes that almost everything is 8-pixel aligned */
  162. static void vt8623fb_cfb4_imageblit(struct fb_info *info, const struct fb_image *image)
  163. {
  164. u32 fg = image->fg_color * 0x11111111;
  165. u32 bg = image->bg_color * 0x11111111;
  166. const u8 *src1, *src;
  167. u8 __iomem *dst1;
  168. u32 __iomem *dst;
  169. u32 val;
  170. int x, y;
  171. src1 = image->data;
  172. dst1 = info->screen_base + (image->dy * info->fix.line_length)
  173. + ((image->dx / 8) * 4);
  174. for (y = 0; y < image->height; y++) {
  175. src = src1;
  176. dst = (u32 __iomem *) dst1;
  177. for (x = 0; x < image->width; x += 8) {
  178. val = expand_pixel(*(src++));
  179. val = (val & fg) | (~val & bg);
  180. fb_writel(val, dst++);
  181. }
  182. src1 += image->width / 8;
  183. dst1 += info->fix.line_length;
  184. }
  185. }
  186. static void vt8623fb_imageblit(struct fb_info *info, const struct fb_image *image)
  187. {
  188. if ((info->var.bits_per_pixel == 4) && (image->depth == 1)
  189. && ((image->width % 8) == 0) && ((image->dx % 8) == 0)) {
  190. if (info->fix.type == FB_TYPE_INTERLEAVED_PLANES)
  191. vt8623fb_iplan_imageblit(info, image);
  192. else
  193. vt8623fb_cfb4_imageblit(info, image);
  194. } else
  195. cfb_imageblit(info, image);
  196. }
  197. static void vt8623fb_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
  198. {
  199. if ((info->var.bits_per_pixel == 4)
  200. && ((rect->width % 8) == 0) && ((rect->dx % 8) == 0)
  201. && (info->fix.type == FB_TYPE_INTERLEAVED_PLANES))
  202. vt8623fb_iplan_fillrect(info, rect);
  203. else
  204. cfb_fillrect(info, rect);
  205. }
  206. /* ------------------------------------------------------------------------- */
  207. static void vt8623_set_pixclock(struct fb_info *info, u32 pixclock)
  208. {
  209. u16 m, n, r;
  210. u8 regval;
  211. int rv;
  212. rv = svga_compute_pll(&vt8623_pll, 1000000000 / pixclock, &m, &n, &r, info->node);
  213. if (rv < 0) {
  214. printk(KERN_ERR "fb%d: cannot set requested pixclock, keeping old value\n", info->node);
  215. return;
  216. }
  217. /* Set VGA misc register */
  218. regval = vga_r(NULL, VGA_MIS_R);
  219. vga_w(NULL, VGA_MIS_W, regval | VGA_MIS_ENB_PLL_LOAD);
  220. /* Set clock registers */
  221. vga_wseq(NULL, 0x46, (n | (r << 6)));
  222. vga_wseq(NULL, 0x47, m);
  223. udelay(1000);
  224. /* PLL reset */
  225. svga_wseq_mask(0x40, 0x02, 0x02);
  226. svga_wseq_mask(0x40, 0x00, 0x02);
  227. }
  228. static int vt8623fb_open(struct fb_info *info, int user)
  229. {
  230. struct vt8623fb_info *par = info->par;
  231. mutex_lock(&(par->open_lock));
  232. if (par->ref_count == 0) {
  233. memset(&(par->state), 0, sizeof(struct vgastate));
  234. par->state.flags = VGA_SAVE_MODE | VGA_SAVE_FONTS | VGA_SAVE_CMAP;
  235. par->state.num_crtc = 0xA2;
  236. par->state.num_seq = 0x50;
  237. save_vga(&(par->state));
  238. }
  239. par->ref_count++;
  240. mutex_unlock(&(par->open_lock));
  241. return 0;
  242. }
  243. static int vt8623fb_release(struct fb_info *info, int user)
  244. {
  245. struct vt8623fb_info *par = info->par;
  246. mutex_lock(&(par->open_lock));
  247. if (par->ref_count == 0) {
  248. mutex_unlock(&(par->open_lock));
  249. return -EINVAL;
  250. }
  251. if (par->ref_count == 1)
  252. restore_vga(&(par->state));
  253. par->ref_count--;
  254. mutex_unlock(&(par->open_lock));
  255. return 0;
  256. }
  257. static int vt8623fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  258. {
  259. int rv, mem, step;
  260. /* Find appropriate format */
  261. rv = svga_match_format (vt8623fb_formats, var, NULL);
  262. if (rv < 0)
  263. {
  264. printk(KERN_ERR "fb%d: unsupported mode requested\n", info->node);
  265. return rv;
  266. }
  267. /* Do not allow to have real resoulution larger than virtual */
  268. if (var->xres > var->xres_virtual)
  269. var->xres_virtual = var->xres;
  270. if (var->yres > var->yres_virtual)
  271. var->yres_virtual = var->yres;
  272. /* Round up xres_virtual to have proper alignment of lines */
  273. step = vt8623fb_formats[rv].xresstep - 1;
  274. var->xres_virtual = (var->xres_virtual+step) & ~step;
  275. /* Check whether have enough memory */
  276. mem = ((var->bits_per_pixel * var->xres_virtual) >> 3) * var->yres_virtual;
  277. if (mem > info->screen_size)
  278. {
  279. printk(KERN_ERR "fb%d: not enough framebuffer memory (%d kB requested , %d kB available)\n", info->node, mem >> 10, (unsigned int) (info->screen_size >> 10));
  280. return -EINVAL;
  281. }
  282. /* Text mode is limited to 256 kB of memory */
  283. if ((var->bits_per_pixel == 0) && (mem > (256*1024)))
  284. {
  285. printk(KERN_ERR "fb%d: text framebuffer size too large (%d kB requested, 256 kB possible)\n", info->node, mem >> 10);
  286. return -EINVAL;
  287. }
  288. rv = svga_check_timings (&vt8623_timing_regs, var, info->node);
  289. if (rv < 0)
  290. {
  291. printk(KERN_ERR "fb%d: invalid timings requested\n", info->node);
  292. return rv;
  293. }
  294. /* Interlaced mode not supported */
  295. if (var->vmode & FB_VMODE_INTERLACED)
  296. return -EINVAL;
  297. return 0;
  298. }
  299. static int vt8623fb_set_par(struct fb_info *info)
  300. {
  301. u32 mode, offset_value, fetch_value, screen_size;
  302. struct vt8623fb_info *par = info->par;
  303. u32 bpp = info->var.bits_per_pixel;
  304. if (bpp != 0) {
  305. info->fix.ypanstep = 1;
  306. info->fix.line_length = (info->var.xres_virtual * bpp) / 8;
  307. info->flags &= ~FBINFO_MISC_TILEBLITTING;
  308. info->tileops = NULL;
  309. /* in 4bpp supports 8p wide tiles only, any tiles otherwise */
  310. info->pixmap.blit_x = (bpp == 4) ? (1 << (8 - 1)) : (~(u32)0);
  311. info->pixmap.blit_y = ~(u32)0;
  312. offset_value = (info->var.xres_virtual * bpp) / 64;
  313. fetch_value = ((info->var.xres * bpp) / 128) + 4;
  314. if (bpp == 4)
  315. fetch_value = (info->var.xres / 8) + 8; /* + 0 is OK */
  316. screen_size = info->var.yres_virtual * info->fix.line_length;
  317. } else {
  318. info->fix.ypanstep = 16;
  319. info->fix.line_length = 0;
  320. info->flags |= FBINFO_MISC_TILEBLITTING;
  321. info->tileops = &vt8623fb_tile_ops;
  322. /* supports 8x16 tiles only */
  323. info->pixmap.blit_x = 1 << (8 - 1);
  324. info->pixmap.blit_y = 1 << (16 - 1);
  325. offset_value = info->var.xres_virtual / 16;
  326. fetch_value = (info->var.xres / 8) + 8;
  327. screen_size = (info->var.xres_virtual * info->var.yres_virtual) / 64;
  328. }
  329. info->var.xoffset = 0;
  330. info->var.yoffset = 0;
  331. info->var.activate = FB_ACTIVATE_NOW;
  332. /* Unlock registers */
  333. svga_wseq_mask(0x10, 0x01, 0x01);
  334. svga_wcrt_mask(0x11, 0x00, 0x80);
  335. svga_wcrt_mask(0x47, 0x00, 0x01);
  336. /* Device, screen and sync off */
  337. svga_wseq_mask(0x01, 0x20, 0x20);
  338. svga_wcrt_mask(0x36, 0x30, 0x30);
  339. svga_wcrt_mask(0x17, 0x00, 0x80);
  340. /* Set default values */
  341. svga_set_default_gfx_regs();
  342. svga_set_default_atc_regs();
  343. svga_set_default_seq_regs();
  344. svga_set_default_crt_regs();
  345. svga_wcrt_multi(par->state.vgabase, vt8623_line_compare_regs, 0xFFFFFFFF);
  346. svga_wcrt_multi(par->state.vgabase, vt8623_start_address_regs, 0);
  347. svga_wcrt_multi(par->state.vgabase, vt8623_offset_regs, offset_value);
  348. svga_wseq_multi(vt8623_fetch_count_regs, fetch_value);
  349. /* Clear H/V Skew */
  350. svga_wcrt_mask(0x03, 0x00, 0x60);
  351. svga_wcrt_mask(0x05, 0x00, 0x60);
  352. if (info->var.vmode & FB_VMODE_DOUBLE)
  353. svga_wcrt_mask(0x09, 0x80, 0x80);
  354. else
  355. svga_wcrt_mask(0x09, 0x00, 0x80);
  356. svga_wseq_mask(0x1E, 0xF0, 0xF0); // DI/DVP bus
  357. svga_wseq_mask(0x2A, 0x0F, 0x0F); // DI/DVP bus
  358. svga_wseq_mask(0x16, 0x08, 0xBF); // FIFO read threshold
  359. vga_wseq(NULL, 0x17, 0x1F); // FIFO depth
  360. vga_wseq(NULL, 0x18, 0x4E);
  361. svga_wseq_mask(0x1A, 0x08, 0x08); // enable MMIO ?
  362. vga_wcrt(NULL, 0x32, 0x00);
  363. vga_wcrt(NULL, 0x34, 0x00);
  364. vga_wcrt(NULL, 0x6A, 0x80);
  365. vga_wcrt(NULL, 0x6A, 0xC0);
  366. vga_wgfx(NULL, 0x20, 0x00);
  367. vga_wgfx(NULL, 0x21, 0x00);
  368. vga_wgfx(NULL, 0x22, 0x00);
  369. /* Set SR15 according to number of bits per pixel */
  370. mode = svga_match_format(vt8623fb_formats, &(info->var), &(info->fix));
  371. switch (mode) {
  372. case 0:
  373. pr_debug("fb%d: text mode\n", info->node);
  374. svga_set_textmode_vga_regs();
  375. svga_wseq_mask(0x15, 0x00, 0xFE);
  376. svga_wcrt_mask(0x11, 0x60, 0x70);
  377. break;
  378. case 1:
  379. pr_debug("fb%d: 4 bit pseudocolor\n", info->node);
  380. vga_wgfx(NULL, VGA_GFX_MODE, 0x40);
  381. svga_wseq_mask(0x15, 0x20, 0xFE);
  382. svga_wcrt_mask(0x11, 0x00, 0x70);
  383. break;
  384. case 2:
  385. pr_debug("fb%d: 4 bit pseudocolor, planar\n", info->node);
  386. svga_wseq_mask(0x15, 0x00, 0xFE);
  387. svga_wcrt_mask(0x11, 0x00, 0x70);
  388. break;
  389. case 3:
  390. pr_debug("fb%d: 8 bit pseudocolor\n", info->node);
  391. svga_wseq_mask(0x15, 0x22, 0xFE);
  392. break;
  393. case 4:
  394. pr_debug("fb%d: 5/6/5 truecolor\n", info->node);
  395. svga_wseq_mask(0x15, 0xB6, 0xFE);
  396. break;
  397. case 5:
  398. pr_debug("fb%d: 8/8/8 truecolor\n", info->node);
  399. svga_wseq_mask(0x15, 0xAE, 0xFE);
  400. break;
  401. default:
  402. printk(KERN_ERR "vt8623fb: unsupported mode - bug\n");
  403. return (-EINVAL);
  404. }
  405. vt8623_set_pixclock(info, info->var.pixclock);
  406. svga_set_timings(&vt8623_timing_regs, &(info->var), 1, 1,
  407. (info->var.vmode & FB_VMODE_DOUBLE) ? 2 : 1, 1,
  408. 1, info->node);
  409. memset_io(info->screen_base, 0x00, screen_size);
  410. /* Device and screen back on */
  411. svga_wcrt_mask(0x17, 0x80, 0x80);
  412. svga_wcrt_mask(0x36, 0x00, 0x30);
  413. svga_wseq_mask(0x01, 0x00, 0x20);
  414. return 0;
  415. }
  416. static int vt8623fb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
  417. u_int transp, struct fb_info *fb)
  418. {
  419. switch (fb->var.bits_per_pixel) {
  420. case 0:
  421. case 4:
  422. if (regno >= 16)
  423. return -EINVAL;
  424. outb(0x0F, VGA_PEL_MSK);
  425. outb(regno, VGA_PEL_IW);
  426. outb(red >> 10, VGA_PEL_D);
  427. outb(green >> 10, VGA_PEL_D);
  428. outb(blue >> 10, VGA_PEL_D);
  429. break;
  430. case 8:
  431. if (regno >= 256)
  432. return -EINVAL;
  433. outb(0xFF, VGA_PEL_MSK);
  434. outb(regno, VGA_PEL_IW);
  435. outb(red >> 10, VGA_PEL_D);
  436. outb(green >> 10, VGA_PEL_D);
  437. outb(blue >> 10, VGA_PEL_D);
  438. break;
  439. case 16:
  440. if (regno >= 16)
  441. return 0;
  442. if (fb->var.green.length == 5)
  443. ((u32*)fb->pseudo_palette)[regno] = ((red & 0xF800) >> 1) |
  444. ((green & 0xF800) >> 6) | ((blue & 0xF800) >> 11);
  445. else if (fb->var.green.length == 6)
  446. ((u32*)fb->pseudo_palette)[regno] = (red & 0xF800) |
  447. ((green & 0xFC00) >> 5) | ((blue & 0xF800) >> 11);
  448. else
  449. return -EINVAL;
  450. break;
  451. case 24:
  452. case 32:
  453. if (regno >= 16)
  454. return 0;
  455. /* ((transp & 0xFF00) << 16) */
  456. ((u32*)fb->pseudo_palette)[regno] = ((red & 0xFF00) << 8) |
  457. (green & 0xFF00) | ((blue & 0xFF00) >> 8);
  458. break;
  459. default:
  460. return -EINVAL;
  461. }
  462. return 0;
  463. }
  464. static int vt8623fb_blank(int blank_mode, struct fb_info *info)
  465. {
  466. switch (blank_mode) {
  467. case FB_BLANK_UNBLANK:
  468. pr_debug("fb%d: unblank\n", info->node);
  469. svga_wcrt_mask(0x36, 0x00, 0x30);
  470. svga_wseq_mask(0x01, 0x00, 0x20);
  471. break;
  472. case FB_BLANK_NORMAL:
  473. pr_debug("fb%d: blank\n", info->node);
  474. svga_wcrt_mask(0x36, 0x00, 0x30);
  475. svga_wseq_mask(0x01, 0x20, 0x20);
  476. break;
  477. case FB_BLANK_HSYNC_SUSPEND:
  478. pr_debug("fb%d: DPMS standby (hsync off)\n", info->node);
  479. svga_wcrt_mask(0x36, 0x10, 0x30);
  480. svga_wseq_mask(0x01, 0x20, 0x20);
  481. break;
  482. case FB_BLANK_VSYNC_SUSPEND:
  483. pr_debug("fb%d: DPMS suspend (vsync off)\n", info->node);
  484. svga_wcrt_mask(0x36, 0x20, 0x30);
  485. svga_wseq_mask(0x01, 0x20, 0x20);
  486. break;
  487. case FB_BLANK_POWERDOWN:
  488. pr_debug("fb%d: DPMS off (no sync)\n", info->node);
  489. svga_wcrt_mask(0x36, 0x30, 0x30);
  490. svga_wseq_mask(0x01, 0x20, 0x20);
  491. break;
  492. }
  493. return 0;
  494. }
  495. static int vt8623fb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
  496. {
  497. struct vt8623fb_info *par = info->par;
  498. unsigned int offset;
  499. /* Calculate the offset */
  500. if (var->bits_per_pixel == 0) {
  501. offset = (var->yoffset / 16) * var->xres_virtual + var->xoffset;
  502. offset = offset >> 3;
  503. } else {
  504. offset = (var->yoffset * info->fix.line_length) +
  505. (var->xoffset * var->bits_per_pixel / 8);
  506. offset = offset >> ((var->bits_per_pixel == 4) ? 2 : 1);
  507. }
  508. /* Set the offset */
  509. svga_wcrt_multi(par->state.vgabase, vt8623_start_address_regs, offset);
  510. return 0;
  511. }
  512. /* ------------------------------------------------------------------------- */
  513. /* Frame buffer operations */
  514. static struct fb_ops vt8623fb_ops = {
  515. .owner = THIS_MODULE,
  516. .fb_open = vt8623fb_open,
  517. .fb_release = vt8623fb_release,
  518. .fb_check_var = vt8623fb_check_var,
  519. .fb_set_par = vt8623fb_set_par,
  520. .fb_setcolreg = vt8623fb_setcolreg,
  521. .fb_blank = vt8623fb_blank,
  522. .fb_pan_display = vt8623fb_pan_display,
  523. .fb_fillrect = vt8623fb_fillrect,
  524. .fb_copyarea = cfb_copyarea,
  525. .fb_imageblit = vt8623fb_imageblit,
  526. .fb_get_caps = svga_get_caps,
  527. };
  528. /* PCI probe */
  529. static int __devinit vt8623_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
  530. {
  531. struct fb_info *info;
  532. struct vt8623fb_info *par;
  533. unsigned int memsize1, memsize2;
  534. int rc;
  535. /* Ignore secondary VGA device because there is no VGA arbitration */
  536. if (! svga_primary_device(dev)) {
  537. dev_info(&(dev->dev), "ignoring secondary device\n");
  538. return -ENODEV;
  539. }
  540. /* Allocate and fill driver data structure */
  541. info = framebuffer_alloc(sizeof(struct vt8623fb_info), &(dev->dev));
  542. if (! info) {
  543. dev_err(&(dev->dev), "cannot allocate memory\n");
  544. return -ENOMEM;
  545. }
  546. par = info->par;
  547. mutex_init(&par->open_lock);
  548. info->flags = FBINFO_PARTIAL_PAN_OK | FBINFO_HWACCEL_YPAN;
  549. info->fbops = &vt8623fb_ops;
  550. /* Prepare PCI device */
  551. rc = pci_enable_device(dev);
  552. if (rc < 0) {
  553. dev_err(info->device, "cannot enable PCI device\n");
  554. goto err_enable_device;
  555. }
  556. rc = pci_request_regions(dev, "vt8623fb");
  557. if (rc < 0) {
  558. dev_err(info->device, "cannot reserve framebuffer region\n");
  559. goto err_request_regions;
  560. }
  561. info->fix.smem_start = pci_resource_start(dev, 0);
  562. info->fix.smem_len = pci_resource_len(dev, 0);
  563. info->fix.mmio_start = pci_resource_start(dev, 1);
  564. info->fix.mmio_len = pci_resource_len(dev, 1);
  565. /* Map physical IO memory address into kernel space */
  566. info->screen_base = pci_iomap(dev, 0, 0);
  567. if (! info->screen_base) {
  568. rc = -ENOMEM;
  569. dev_err(info->device, "iomap for framebuffer failed\n");
  570. goto err_iomap_1;
  571. }
  572. par->mmio_base = pci_iomap(dev, 1, 0);
  573. if (! par->mmio_base) {
  574. rc = -ENOMEM;
  575. dev_err(info->device, "iomap for MMIO failed\n");
  576. goto err_iomap_2;
  577. }
  578. /* Find how many physical memory there is on card */
  579. memsize1 = (vga_rseq(NULL, 0x34) + 1) >> 1;
  580. memsize2 = vga_rseq(NULL, 0x39) << 2;
  581. if ((16 <= memsize1) && (memsize1 <= 64) && (memsize1 == memsize2))
  582. info->screen_size = memsize1 << 20;
  583. else {
  584. dev_err(info->device, "memory size detection failed (%x %x), suppose 16 MB\n", memsize1, memsize2);
  585. info->screen_size = 16 << 20;
  586. }
  587. info->fix.smem_len = info->screen_size;
  588. strcpy(info->fix.id, "VIA VT8623");
  589. info->fix.type = FB_TYPE_PACKED_PIXELS;
  590. info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
  591. info->fix.ypanstep = 0;
  592. info->fix.accel = FB_ACCEL_NONE;
  593. info->pseudo_palette = (void*)par->pseudo_palette;
  594. /* Prepare startup mode */
  595. kparam_block_sysfs_write(mode_option);
  596. rc = fb_find_mode(&(info->var), info, mode_option, NULL, 0, NULL, 8);
  597. kparam_unblock_sysfs_write(mode_option);
  598. if (! ((rc == 1) || (rc == 2))) {
  599. rc = -EINVAL;
  600. dev_err(info->device, "mode %s not found\n", mode_option);
  601. goto err_find_mode;
  602. }
  603. rc = fb_alloc_cmap(&info->cmap, 256, 0);
  604. if (rc < 0) {
  605. dev_err(info->device, "cannot allocate colormap\n");
  606. goto err_alloc_cmap;
  607. }
  608. rc = register_framebuffer(info);
  609. if (rc < 0) {
  610. dev_err(info->device, "cannot register framebugger\n");
  611. goto err_reg_fb;
  612. }
  613. printk(KERN_INFO "fb%d: %s on %s, %d MB RAM\n", info->node, info->fix.id,
  614. pci_name(dev), info->fix.smem_len >> 20);
  615. /* Record a reference to the driver data */
  616. pci_set_drvdata(dev, info);
  617. #ifdef CONFIG_MTRR
  618. if (mtrr) {
  619. par->mtrr_reg = -1;
  620. par->mtrr_reg = mtrr_add(info->fix.smem_start, info->fix.smem_len, MTRR_TYPE_WRCOMB, 1);
  621. }
  622. #endif
  623. return 0;
  624. /* Error handling */
  625. err_reg_fb:
  626. fb_dealloc_cmap(&info->cmap);
  627. err_alloc_cmap:
  628. err_find_mode:
  629. pci_iounmap(dev, par->mmio_base);
  630. err_iomap_2:
  631. pci_iounmap(dev, info->screen_base);
  632. err_iomap_1:
  633. pci_release_regions(dev);
  634. err_request_regions:
  635. /* pci_disable_device(dev); */
  636. err_enable_device:
  637. framebuffer_release(info);
  638. return rc;
  639. }
  640. /* PCI remove */
  641. static void __devexit vt8623_pci_remove(struct pci_dev *dev)
  642. {
  643. struct fb_info *info = pci_get_drvdata(dev);
  644. if (info) {
  645. struct vt8623fb_info *par = info->par;
  646. #ifdef CONFIG_MTRR
  647. if (par->mtrr_reg >= 0) {
  648. mtrr_del(par->mtrr_reg, 0, 0);
  649. par->mtrr_reg = -1;
  650. }
  651. #endif
  652. unregister_framebuffer(info);
  653. fb_dealloc_cmap(&info->cmap);
  654. pci_iounmap(dev, info->screen_base);
  655. pci_iounmap(dev, par->mmio_base);
  656. pci_release_regions(dev);
  657. /* pci_disable_device(dev); */
  658. pci_set_drvdata(dev, NULL);
  659. framebuffer_release(info);
  660. }
  661. }
  662. #ifdef CONFIG_PM
  663. /* PCI suspend */
  664. static int vt8623_pci_suspend(struct pci_dev* dev, pm_message_t state)
  665. {
  666. struct fb_info *info = pci_get_drvdata(dev);
  667. struct vt8623fb_info *par = info->par;
  668. dev_info(info->device, "suspend\n");
  669. console_lock();
  670. mutex_lock(&(par->open_lock));
  671. if ((state.event == PM_EVENT_FREEZE) || (par->ref_count == 0)) {
  672. mutex_unlock(&(par->open_lock));
  673. console_unlock();
  674. return 0;
  675. }
  676. fb_set_suspend(info, 1);
  677. pci_save_state(dev);
  678. pci_disable_device(dev);
  679. pci_set_power_state(dev, pci_choose_state(dev, state));
  680. mutex_unlock(&(par->open_lock));
  681. console_unlock();
  682. return 0;
  683. }
  684. /* PCI resume */
  685. static int vt8623_pci_resume(struct pci_dev* dev)
  686. {
  687. struct fb_info *info = pci_get_drvdata(dev);
  688. struct vt8623fb_info *par = info->par;
  689. dev_info(info->device, "resume\n");
  690. console_lock();
  691. mutex_lock(&(par->open_lock));
  692. if (par->ref_count == 0)
  693. goto fail;
  694. pci_set_power_state(dev, PCI_D0);
  695. pci_restore_state(dev);
  696. if (pci_enable_device(dev))
  697. goto fail;
  698. pci_set_master(dev);
  699. vt8623fb_set_par(info);
  700. fb_set_suspend(info, 0);
  701. fail:
  702. mutex_unlock(&(par->open_lock));
  703. console_unlock();
  704. return 0;
  705. }
  706. #else
  707. #define vt8623_pci_suspend NULL
  708. #define vt8623_pci_resume NULL
  709. #endif /* CONFIG_PM */
  710. /* List of boards that we are trying to support */
  711. static struct pci_device_id vt8623_devices[] __devinitdata = {
  712. {PCI_DEVICE(PCI_VENDOR_ID_VIA, 0x3122)},
  713. {0, 0, 0, 0, 0, 0, 0}
  714. };
  715. MODULE_DEVICE_TABLE(pci, vt8623_devices);
  716. static struct pci_driver vt8623fb_pci_driver = {
  717. .name = "vt8623fb",
  718. .id_table = vt8623_devices,
  719. .probe = vt8623_pci_probe,
  720. .remove = __devexit_p(vt8623_pci_remove),
  721. .suspend = vt8623_pci_suspend,
  722. .resume = vt8623_pci_resume,
  723. };
  724. /* Cleanup */
  725. static void __exit vt8623fb_cleanup(void)
  726. {
  727. pr_debug("vt8623fb: cleaning up\n");
  728. pci_unregister_driver(&vt8623fb_pci_driver);
  729. }
  730. /* Driver Initialisation */
  731. static int __init vt8623fb_init(void)
  732. {
  733. #ifndef MODULE
  734. char *option = NULL;
  735. if (fb_get_options("vt8623fb", &option))
  736. return -ENODEV;
  737. if (option && *option)
  738. mode_option = option;
  739. #endif
  740. pr_debug("vt8623fb: initializing\n");
  741. return pci_register_driver(&vt8623fb_pci_driver);
  742. }
  743. /* ------------------------------------------------------------------------- */
  744. /* Modularization */
  745. module_init(vt8623fb_init);
  746. module_exit(vt8623fb_cleanup);