megaraid_sas.h 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492
  1. /*
  2. * Linux MegaRAID driver for SAS based RAID controllers
  3. *
  4. * Copyright (c) 2003-2012 LSI Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. *
  20. * FILE: megaraid_sas.h
  21. *
  22. * Authors: LSI Corporation
  23. *
  24. * Send feedback to: <megaraidlinux@lsi.com>
  25. *
  26. * Mail to: LSI Corporation, 1621 Barber Lane, Milpitas, CA 95035
  27. * ATTN: Linuxraid
  28. */
  29. #ifndef LSI_MEGARAID_SAS_H
  30. #define LSI_MEGARAID_SAS_H
  31. /*
  32. * MegaRAID SAS Driver meta data
  33. */
  34. #define MEGASAS_VERSION "06.506.00.00-rc1"
  35. #define MEGASAS_RELDATE "Feb. 9, 2013"
  36. #define MEGASAS_EXT_VERSION "Sat. Feb. 9 17:00:00 PDT 2013"
  37. /*
  38. * Device IDs
  39. */
  40. #define PCI_DEVICE_ID_LSI_SAS1078R 0x0060
  41. #define PCI_DEVICE_ID_LSI_SAS1078DE 0x007C
  42. #define PCI_DEVICE_ID_LSI_VERDE_ZCR 0x0413
  43. #define PCI_DEVICE_ID_LSI_SAS1078GEN2 0x0078
  44. #define PCI_DEVICE_ID_LSI_SAS0079GEN2 0x0079
  45. #define PCI_DEVICE_ID_LSI_SAS0073SKINNY 0x0073
  46. #define PCI_DEVICE_ID_LSI_SAS0071SKINNY 0x0071
  47. #define PCI_DEVICE_ID_LSI_FUSION 0x005b
  48. #define PCI_DEVICE_ID_LSI_INVADER 0x005d
  49. #define PCI_DEVICE_ID_LSI_FURY 0x005f
  50. /*
  51. * =====================================
  52. * MegaRAID SAS MFI firmware definitions
  53. * =====================================
  54. */
  55. /*
  56. * MFI stands for MegaRAID SAS FW Interface. This is just a moniker for
  57. * protocol between the software and firmware. Commands are issued using
  58. * "message frames"
  59. */
  60. /*
  61. * FW posts its state in upper 4 bits of outbound_msg_0 register
  62. */
  63. #define MFI_STATE_MASK 0xF0000000
  64. #define MFI_STATE_UNDEFINED 0x00000000
  65. #define MFI_STATE_BB_INIT 0x10000000
  66. #define MFI_STATE_FW_INIT 0x40000000
  67. #define MFI_STATE_WAIT_HANDSHAKE 0x60000000
  68. #define MFI_STATE_FW_INIT_2 0x70000000
  69. #define MFI_STATE_DEVICE_SCAN 0x80000000
  70. #define MFI_STATE_BOOT_MESSAGE_PENDING 0x90000000
  71. #define MFI_STATE_FLUSH_CACHE 0xA0000000
  72. #define MFI_STATE_READY 0xB0000000
  73. #define MFI_STATE_OPERATIONAL 0xC0000000
  74. #define MFI_STATE_FAULT 0xF0000000
  75. #define MFI_RESET_REQUIRED 0x00000001
  76. #define MFI_RESET_ADAPTER 0x00000002
  77. #define MEGAMFI_FRAME_SIZE 64
  78. /*
  79. * During FW init, clear pending cmds & reset state using inbound_msg_0
  80. *
  81. * ABORT : Abort all pending cmds
  82. * READY : Move from OPERATIONAL to READY state; discard queue info
  83. * MFIMODE : Discard (possible) low MFA posted in 64-bit mode (??)
  84. * CLR_HANDSHAKE: FW is waiting for HANDSHAKE from BIOS or Driver
  85. * HOTPLUG : Resume from Hotplug
  86. * MFI_STOP_ADP : Send signal to FW to stop processing
  87. */
  88. #define WRITE_SEQUENCE_OFFSET (0x0000000FC) /* I20 */
  89. #define HOST_DIAGNOSTIC_OFFSET (0x000000F8) /* I20 */
  90. #define DIAG_WRITE_ENABLE (0x00000080)
  91. #define DIAG_RESET_ADAPTER (0x00000004)
  92. #define MFI_ADP_RESET 0x00000040
  93. #define MFI_INIT_ABORT 0x00000001
  94. #define MFI_INIT_READY 0x00000002
  95. #define MFI_INIT_MFIMODE 0x00000004
  96. #define MFI_INIT_CLEAR_HANDSHAKE 0x00000008
  97. #define MFI_INIT_HOTPLUG 0x00000010
  98. #define MFI_STOP_ADP 0x00000020
  99. #define MFI_RESET_FLAGS MFI_INIT_READY| \
  100. MFI_INIT_MFIMODE| \
  101. MFI_INIT_ABORT
  102. /*
  103. * MFI frame flags
  104. */
  105. #define MFI_FRAME_POST_IN_REPLY_QUEUE 0x0000
  106. #define MFI_FRAME_DONT_POST_IN_REPLY_QUEUE 0x0001
  107. #define MFI_FRAME_SGL32 0x0000
  108. #define MFI_FRAME_SGL64 0x0002
  109. #define MFI_FRAME_SENSE32 0x0000
  110. #define MFI_FRAME_SENSE64 0x0004
  111. #define MFI_FRAME_DIR_NONE 0x0000
  112. #define MFI_FRAME_DIR_WRITE 0x0008
  113. #define MFI_FRAME_DIR_READ 0x0010
  114. #define MFI_FRAME_DIR_BOTH 0x0018
  115. #define MFI_FRAME_IEEE 0x0020
  116. /*
  117. * Definition for cmd_status
  118. */
  119. #define MFI_CMD_STATUS_POLL_MODE 0xFF
  120. /*
  121. * MFI command opcodes
  122. */
  123. #define MFI_CMD_INIT 0x00
  124. #define MFI_CMD_LD_READ 0x01
  125. #define MFI_CMD_LD_WRITE 0x02
  126. #define MFI_CMD_LD_SCSI_IO 0x03
  127. #define MFI_CMD_PD_SCSI_IO 0x04
  128. #define MFI_CMD_DCMD 0x05
  129. #define MFI_CMD_ABORT 0x06
  130. #define MFI_CMD_SMP 0x07
  131. #define MFI_CMD_STP 0x08
  132. #define MFI_CMD_INVALID 0xff
  133. #define MR_DCMD_CTRL_GET_INFO 0x01010000
  134. #define MR_DCMD_LD_GET_LIST 0x03010000
  135. #define MR_DCMD_CTRL_CACHE_FLUSH 0x01101000
  136. #define MR_FLUSH_CTRL_CACHE 0x01
  137. #define MR_FLUSH_DISK_CACHE 0x02
  138. #define MR_DCMD_CTRL_SHUTDOWN 0x01050000
  139. #define MR_DCMD_HIBERNATE_SHUTDOWN 0x01060000
  140. #define MR_ENABLE_DRIVE_SPINDOWN 0x01
  141. #define MR_DCMD_CTRL_EVENT_GET_INFO 0x01040100
  142. #define MR_DCMD_CTRL_EVENT_GET 0x01040300
  143. #define MR_DCMD_CTRL_EVENT_WAIT 0x01040500
  144. #define MR_DCMD_LD_GET_PROPERTIES 0x03030000
  145. #define MR_DCMD_CLUSTER 0x08000000
  146. #define MR_DCMD_CLUSTER_RESET_ALL 0x08010100
  147. #define MR_DCMD_CLUSTER_RESET_LD 0x08010200
  148. #define MR_DCMD_PD_LIST_QUERY 0x02010100
  149. /*
  150. * MFI command completion codes
  151. */
  152. enum MFI_STAT {
  153. MFI_STAT_OK = 0x00,
  154. MFI_STAT_INVALID_CMD = 0x01,
  155. MFI_STAT_INVALID_DCMD = 0x02,
  156. MFI_STAT_INVALID_PARAMETER = 0x03,
  157. MFI_STAT_INVALID_SEQUENCE_NUMBER = 0x04,
  158. MFI_STAT_ABORT_NOT_POSSIBLE = 0x05,
  159. MFI_STAT_APP_HOST_CODE_NOT_FOUND = 0x06,
  160. MFI_STAT_APP_IN_USE = 0x07,
  161. MFI_STAT_APP_NOT_INITIALIZED = 0x08,
  162. MFI_STAT_ARRAY_INDEX_INVALID = 0x09,
  163. MFI_STAT_ARRAY_ROW_NOT_EMPTY = 0x0a,
  164. MFI_STAT_CONFIG_RESOURCE_CONFLICT = 0x0b,
  165. MFI_STAT_DEVICE_NOT_FOUND = 0x0c,
  166. MFI_STAT_DRIVE_TOO_SMALL = 0x0d,
  167. MFI_STAT_FLASH_ALLOC_FAIL = 0x0e,
  168. MFI_STAT_FLASH_BUSY = 0x0f,
  169. MFI_STAT_FLASH_ERROR = 0x10,
  170. MFI_STAT_FLASH_IMAGE_BAD = 0x11,
  171. MFI_STAT_FLASH_IMAGE_INCOMPLETE = 0x12,
  172. MFI_STAT_FLASH_NOT_OPEN = 0x13,
  173. MFI_STAT_FLASH_NOT_STARTED = 0x14,
  174. MFI_STAT_FLUSH_FAILED = 0x15,
  175. MFI_STAT_HOST_CODE_NOT_FOUNT = 0x16,
  176. MFI_STAT_LD_CC_IN_PROGRESS = 0x17,
  177. MFI_STAT_LD_INIT_IN_PROGRESS = 0x18,
  178. MFI_STAT_LD_LBA_OUT_OF_RANGE = 0x19,
  179. MFI_STAT_LD_MAX_CONFIGURED = 0x1a,
  180. MFI_STAT_LD_NOT_OPTIMAL = 0x1b,
  181. MFI_STAT_LD_RBLD_IN_PROGRESS = 0x1c,
  182. MFI_STAT_LD_RECON_IN_PROGRESS = 0x1d,
  183. MFI_STAT_LD_WRONG_RAID_LEVEL = 0x1e,
  184. MFI_STAT_MAX_SPARES_EXCEEDED = 0x1f,
  185. MFI_STAT_MEMORY_NOT_AVAILABLE = 0x20,
  186. MFI_STAT_MFC_HW_ERROR = 0x21,
  187. MFI_STAT_NO_HW_PRESENT = 0x22,
  188. MFI_STAT_NOT_FOUND = 0x23,
  189. MFI_STAT_NOT_IN_ENCL = 0x24,
  190. MFI_STAT_PD_CLEAR_IN_PROGRESS = 0x25,
  191. MFI_STAT_PD_TYPE_WRONG = 0x26,
  192. MFI_STAT_PR_DISABLED = 0x27,
  193. MFI_STAT_ROW_INDEX_INVALID = 0x28,
  194. MFI_STAT_SAS_CONFIG_INVALID_ACTION = 0x29,
  195. MFI_STAT_SAS_CONFIG_INVALID_DATA = 0x2a,
  196. MFI_STAT_SAS_CONFIG_INVALID_PAGE = 0x2b,
  197. MFI_STAT_SAS_CONFIG_INVALID_TYPE = 0x2c,
  198. MFI_STAT_SCSI_DONE_WITH_ERROR = 0x2d,
  199. MFI_STAT_SCSI_IO_FAILED = 0x2e,
  200. MFI_STAT_SCSI_RESERVATION_CONFLICT = 0x2f,
  201. MFI_STAT_SHUTDOWN_FAILED = 0x30,
  202. MFI_STAT_TIME_NOT_SET = 0x31,
  203. MFI_STAT_WRONG_STATE = 0x32,
  204. MFI_STAT_LD_OFFLINE = 0x33,
  205. MFI_STAT_PEER_NOTIFICATION_REJECTED = 0x34,
  206. MFI_STAT_PEER_NOTIFICATION_FAILED = 0x35,
  207. MFI_STAT_RESERVATION_IN_PROGRESS = 0x36,
  208. MFI_STAT_I2C_ERRORS_DETECTED = 0x37,
  209. MFI_STAT_PCI_ERRORS_DETECTED = 0x38,
  210. MFI_STAT_CONFIG_SEQ_MISMATCH = 0x67,
  211. MFI_STAT_INVALID_STATUS = 0xFF
  212. };
  213. /*
  214. * Number of mailbox bytes in DCMD message frame
  215. */
  216. #define MFI_MBOX_SIZE 12
  217. enum MR_EVT_CLASS {
  218. MR_EVT_CLASS_DEBUG = -2,
  219. MR_EVT_CLASS_PROGRESS = -1,
  220. MR_EVT_CLASS_INFO = 0,
  221. MR_EVT_CLASS_WARNING = 1,
  222. MR_EVT_CLASS_CRITICAL = 2,
  223. MR_EVT_CLASS_FATAL = 3,
  224. MR_EVT_CLASS_DEAD = 4,
  225. };
  226. enum MR_EVT_LOCALE {
  227. MR_EVT_LOCALE_LD = 0x0001,
  228. MR_EVT_LOCALE_PD = 0x0002,
  229. MR_EVT_LOCALE_ENCL = 0x0004,
  230. MR_EVT_LOCALE_BBU = 0x0008,
  231. MR_EVT_LOCALE_SAS = 0x0010,
  232. MR_EVT_LOCALE_CTRL = 0x0020,
  233. MR_EVT_LOCALE_CONFIG = 0x0040,
  234. MR_EVT_LOCALE_CLUSTER = 0x0080,
  235. MR_EVT_LOCALE_ALL = 0xffff,
  236. };
  237. enum MR_EVT_ARGS {
  238. MR_EVT_ARGS_NONE,
  239. MR_EVT_ARGS_CDB_SENSE,
  240. MR_EVT_ARGS_LD,
  241. MR_EVT_ARGS_LD_COUNT,
  242. MR_EVT_ARGS_LD_LBA,
  243. MR_EVT_ARGS_LD_OWNER,
  244. MR_EVT_ARGS_LD_LBA_PD_LBA,
  245. MR_EVT_ARGS_LD_PROG,
  246. MR_EVT_ARGS_LD_STATE,
  247. MR_EVT_ARGS_LD_STRIP,
  248. MR_EVT_ARGS_PD,
  249. MR_EVT_ARGS_PD_ERR,
  250. MR_EVT_ARGS_PD_LBA,
  251. MR_EVT_ARGS_PD_LBA_LD,
  252. MR_EVT_ARGS_PD_PROG,
  253. MR_EVT_ARGS_PD_STATE,
  254. MR_EVT_ARGS_PCI,
  255. MR_EVT_ARGS_RATE,
  256. MR_EVT_ARGS_STR,
  257. MR_EVT_ARGS_TIME,
  258. MR_EVT_ARGS_ECC,
  259. MR_EVT_ARGS_LD_PROP,
  260. MR_EVT_ARGS_PD_SPARE,
  261. MR_EVT_ARGS_PD_INDEX,
  262. MR_EVT_ARGS_DIAG_PASS,
  263. MR_EVT_ARGS_DIAG_FAIL,
  264. MR_EVT_ARGS_PD_LBA_LBA,
  265. MR_EVT_ARGS_PORT_PHY,
  266. MR_EVT_ARGS_PD_MISSING,
  267. MR_EVT_ARGS_PD_ADDRESS,
  268. MR_EVT_ARGS_BITMAP,
  269. MR_EVT_ARGS_CONNECTOR,
  270. MR_EVT_ARGS_PD_PD,
  271. MR_EVT_ARGS_PD_FRU,
  272. MR_EVT_ARGS_PD_PATHINFO,
  273. MR_EVT_ARGS_PD_POWER_STATE,
  274. MR_EVT_ARGS_GENERIC,
  275. };
  276. /*
  277. * define constants for device list query options
  278. */
  279. enum MR_PD_QUERY_TYPE {
  280. MR_PD_QUERY_TYPE_ALL = 0,
  281. MR_PD_QUERY_TYPE_STATE = 1,
  282. MR_PD_QUERY_TYPE_POWER_STATE = 2,
  283. MR_PD_QUERY_TYPE_MEDIA_TYPE = 3,
  284. MR_PD_QUERY_TYPE_SPEED = 4,
  285. MR_PD_QUERY_TYPE_EXPOSED_TO_HOST = 5,
  286. };
  287. #define MR_EVT_CFG_CLEARED 0x0004
  288. #define MR_EVT_LD_STATE_CHANGE 0x0051
  289. #define MR_EVT_PD_INSERTED 0x005b
  290. #define MR_EVT_PD_REMOVED 0x0070
  291. #define MR_EVT_LD_CREATED 0x008a
  292. #define MR_EVT_LD_DELETED 0x008b
  293. #define MR_EVT_FOREIGN_CFG_IMPORTED 0x00db
  294. #define MR_EVT_LD_OFFLINE 0x00fc
  295. #define MR_EVT_CTRL_HOST_BUS_SCAN_REQUESTED 0x0152
  296. #define MAX_LOGICAL_DRIVES 64
  297. enum MR_PD_STATE {
  298. MR_PD_STATE_UNCONFIGURED_GOOD = 0x00,
  299. MR_PD_STATE_UNCONFIGURED_BAD = 0x01,
  300. MR_PD_STATE_HOT_SPARE = 0x02,
  301. MR_PD_STATE_OFFLINE = 0x10,
  302. MR_PD_STATE_FAILED = 0x11,
  303. MR_PD_STATE_REBUILD = 0x14,
  304. MR_PD_STATE_ONLINE = 0x18,
  305. MR_PD_STATE_COPYBACK = 0x20,
  306. MR_PD_STATE_SYSTEM = 0x40,
  307. };
  308. /*
  309. * defines the physical drive address structure
  310. */
  311. struct MR_PD_ADDRESS {
  312. u16 deviceId;
  313. u16 enclDeviceId;
  314. union {
  315. struct {
  316. u8 enclIndex;
  317. u8 slotNumber;
  318. } mrPdAddress;
  319. struct {
  320. u8 enclPosition;
  321. u8 enclConnectorIndex;
  322. } mrEnclAddress;
  323. };
  324. u8 scsiDevType;
  325. union {
  326. u8 connectedPortBitmap;
  327. u8 connectedPortNumbers;
  328. };
  329. u64 sasAddr[2];
  330. } __packed;
  331. /*
  332. * defines the physical drive list structure
  333. */
  334. struct MR_PD_LIST {
  335. u32 size;
  336. u32 count;
  337. struct MR_PD_ADDRESS addr[1];
  338. } __packed;
  339. struct megasas_pd_list {
  340. u16 tid;
  341. u8 driveType;
  342. u8 driveState;
  343. } __packed;
  344. /*
  345. * defines the logical drive reference structure
  346. */
  347. union MR_LD_REF {
  348. struct {
  349. u8 targetId;
  350. u8 reserved;
  351. u16 seqNum;
  352. };
  353. u32 ref;
  354. } __packed;
  355. /*
  356. * defines the logical drive list structure
  357. */
  358. struct MR_LD_LIST {
  359. u32 ldCount;
  360. u32 reserved;
  361. struct {
  362. union MR_LD_REF ref;
  363. u8 state;
  364. u8 reserved[3];
  365. u64 size;
  366. } ldList[MAX_LOGICAL_DRIVES];
  367. } __packed;
  368. /*
  369. * SAS controller properties
  370. */
  371. struct megasas_ctrl_prop {
  372. u16 seq_num;
  373. u16 pred_fail_poll_interval;
  374. u16 intr_throttle_count;
  375. u16 intr_throttle_timeouts;
  376. u8 rebuild_rate;
  377. u8 patrol_read_rate;
  378. u8 bgi_rate;
  379. u8 cc_rate;
  380. u8 recon_rate;
  381. u8 cache_flush_interval;
  382. u8 spinup_drv_count;
  383. u8 spinup_delay;
  384. u8 cluster_enable;
  385. u8 coercion_mode;
  386. u8 alarm_enable;
  387. u8 disable_auto_rebuild;
  388. u8 disable_battery_warn;
  389. u8 ecc_bucket_size;
  390. u16 ecc_bucket_leak_rate;
  391. u8 restore_hotspare_on_insertion;
  392. u8 expose_encl_devices;
  393. u8 maintainPdFailHistory;
  394. u8 disallowHostRequestReordering;
  395. u8 abortCCOnError;
  396. u8 loadBalanceMode;
  397. u8 disableAutoDetectBackplane;
  398. u8 snapVDSpace;
  399. /*
  400. * Add properties that can be controlled by
  401. * a bit in the following structure.
  402. */
  403. struct {
  404. u32 copyBackDisabled : 1;
  405. u32 SMARTerEnabled : 1;
  406. u32 prCorrectUnconfiguredAreas : 1;
  407. u32 useFdeOnly : 1;
  408. u32 disableNCQ : 1;
  409. u32 SSDSMARTerEnabled : 1;
  410. u32 SSDPatrolReadEnabled : 1;
  411. u32 enableSpinDownUnconfigured : 1;
  412. u32 autoEnhancedImport : 1;
  413. u32 enableSecretKeyControl : 1;
  414. u32 disableOnlineCtrlReset : 1;
  415. u32 allowBootWithPinnedCache : 1;
  416. u32 disableSpinDownHS : 1;
  417. u32 enableJBOD : 1;
  418. u32 reserved :18;
  419. } OnOffProperties;
  420. u8 autoSnapVDSpace;
  421. u8 viewSpace;
  422. u16 spinDownTime;
  423. u8 reserved[24];
  424. } __packed;
  425. /*
  426. * SAS controller information
  427. */
  428. struct megasas_ctrl_info {
  429. /*
  430. * PCI device information
  431. */
  432. struct {
  433. u16 vendor_id;
  434. u16 device_id;
  435. u16 sub_vendor_id;
  436. u16 sub_device_id;
  437. u8 reserved[24];
  438. } __attribute__ ((packed)) pci;
  439. /*
  440. * Host interface information
  441. */
  442. struct {
  443. u8 PCIX:1;
  444. u8 PCIE:1;
  445. u8 iSCSI:1;
  446. u8 SAS_3G:1;
  447. u8 reserved_0:4;
  448. u8 reserved_1[6];
  449. u8 port_count;
  450. u64 port_addr[8];
  451. } __attribute__ ((packed)) host_interface;
  452. /*
  453. * Device (backend) interface information
  454. */
  455. struct {
  456. u8 SPI:1;
  457. u8 SAS_3G:1;
  458. u8 SATA_1_5G:1;
  459. u8 SATA_3G:1;
  460. u8 reserved_0:4;
  461. u8 reserved_1[6];
  462. u8 port_count;
  463. u64 port_addr[8];
  464. } __attribute__ ((packed)) device_interface;
  465. /*
  466. * List of components residing in flash. All str are null terminated
  467. */
  468. u32 image_check_word;
  469. u32 image_component_count;
  470. struct {
  471. char name[8];
  472. char version[32];
  473. char build_date[16];
  474. char built_time[16];
  475. } __attribute__ ((packed)) image_component[8];
  476. /*
  477. * List of flash components that have been flashed on the card, but
  478. * are not in use, pending reset of the adapter. This list will be
  479. * empty if a flash operation has not occurred. All stings are null
  480. * terminated
  481. */
  482. u32 pending_image_component_count;
  483. struct {
  484. char name[8];
  485. char version[32];
  486. char build_date[16];
  487. char build_time[16];
  488. } __attribute__ ((packed)) pending_image_component[8];
  489. u8 max_arms;
  490. u8 max_spans;
  491. u8 max_arrays;
  492. u8 max_lds;
  493. char product_name[80];
  494. char serial_no[32];
  495. /*
  496. * Other physical/controller/operation information. Indicates the
  497. * presence of the hardware
  498. */
  499. struct {
  500. u32 bbu:1;
  501. u32 alarm:1;
  502. u32 nvram:1;
  503. u32 uart:1;
  504. u32 reserved:28;
  505. } __attribute__ ((packed)) hw_present;
  506. u32 current_fw_time;
  507. /*
  508. * Maximum data transfer sizes
  509. */
  510. u16 max_concurrent_cmds;
  511. u16 max_sge_count;
  512. u32 max_request_size;
  513. /*
  514. * Logical and physical device counts
  515. */
  516. u16 ld_present_count;
  517. u16 ld_degraded_count;
  518. u16 ld_offline_count;
  519. u16 pd_present_count;
  520. u16 pd_disk_present_count;
  521. u16 pd_disk_pred_failure_count;
  522. u16 pd_disk_failed_count;
  523. /*
  524. * Memory size information
  525. */
  526. u16 nvram_size;
  527. u16 memory_size;
  528. u16 flash_size;
  529. /*
  530. * Error counters
  531. */
  532. u16 mem_correctable_error_count;
  533. u16 mem_uncorrectable_error_count;
  534. /*
  535. * Cluster information
  536. */
  537. u8 cluster_permitted;
  538. u8 cluster_active;
  539. /*
  540. * Additional max data transfer sizes
  541. */
  542. u16 max_strips_per_io;
  543. /*
  544. * Controller capabilities structures
  545. */
  546. struct {
  547. u32 raid_level_0:1;
  548. u32 raid_level_1:1;
  549. u32 raid_level_5:1;
  550. u32 raid_level_1E:1;
  551. u32 raid_level_6:1;
  552. u32 reserved:27;
  553. } __attribute__ ((packed)) raid_levels;
  554. struct {
  555. u32 rbld_rate:1;
  556. u32 cc_rate:1;
  557. u32 bgi_rate:1;
  558. u32 recon_rate:1;
  559. u32 patrol_rate:1;
  560. u32 alarm_control:1;
  561. u32 cluster_supported:1;
  562. u32 bbu:1;
  563. u32 spanning_allowed:1;
  564. u32 dedicated_hotspares:1;
  565. u32 revertible_hotspares:1;
  566. u32 foreign_config_import:1;
  567. u32 self_diagnostic:1;
  568. u32 mixed_redundancy_arr:1;
  569. u32 global_hot_spares:1;
  570. u32 reserved:17;
  571. } __attribute__ ((packed)) adapter_operations;
  572. struct {
  573. u32 read_policy:1;
  574. u32 write_policy:1;
  575. u32 io_policy:1;
  576. u32 access_policy:1;
  577. u32 disk_cache_policy:1;
  578. u32 reserved:27;
  579. } __attribute__ ((packed)) ld_operations;
  580. struct {
  581. u8 min;
  582. u8 max;
  583. u8 reserved[2];
  584. } __attribute__ ((packed)) stripe_sz_ops;
  585. struct {
  586. u32 force_online:1;
  587. u32 force_offline:1;
  588. u32 force_rebuild:1;
  589. u32 reserved:29;
  590. } __attribute__ ((packed)) pd_operations;
  591. struct {
  592. u32 ctrl_supports_sas:1;
  593. u32 ctrl_supports_sata:1;
  594. u32 allow_mix_in_encl:1;
  595. u32 allow_mix_in_ld:1;
  596. u32 allow_sata_in_cluster:1;
  597. u32 reserved:27;
  598. } __attribute__ ((packed)) pd_mix_support;
  599. /*
  600. * Define ECC single-bit-error bucket information
  601. */
  602. u8 ecc_bucket_count;
  603. u8 reserved_2[11];
  604. /*
  605. * Include the controller properties (changeable items)
  606. */
  607. struct megasas_ctrl_prop properties;
  608. /*
  609. * Define FW pkg version (set in envt v'bles on OEM basis)
  610. */
  611. char package_version[0x60];
  612. u8 pad[0x800 - 0x6a0];
  613. } __packed;
  614. /*
  615. * ===============================
  616. * MegaRAID SAS driver definitions
  617. * ===============================
  618. */
  619. #define MEGASAS_MAX_PD_CHANNELS 2
  620. #define MEGASAS_MAX_LD_CHANNELS 2
  621. #define MEGASAS_MAX_CHANNELS (MEGASAS_MAX_PD_CHANNELS + \
  622. MEGASAS_MAX_LD_CHANNELS)
  623. #define MEGASAS_MAX_DEV_PER_CHANNEL 128
  624. #define MEGASAS_DEFAULT_INIT_ID -1
  625. #define MEGASAS_MAX_LUN 8
  626. #define MEGASAS_MAX_LD 64
  627. #define MEGASAS_DEFAULT_CMD_PER_LUN 256
  628. #define MEGASAS_MAX_PD (MEGASAS_MAX_PD_CHANNELS * \
  629. MEGASAS_MAX_DEV_PER_CHANNEL)
  630. #define MEGASAS_MAX_LD_IDS (MEGASAS_MAX_LD_CHANNELS * \
  631. MEGASAS_MAX_DEV_PER_CHANNEL)
  632. #define MEGASAS_MAX_SECTORS (2*1024)
  633. #define MEGASAS_MAX_SECTORS_IEEE (2*128)
  634. #define MEGASAS_DBG_LVL 1
  635. #define MEGASAS_FW_BUSY 1
  636. /* Frame Type */
  637. #define IO_FRAME 0
  638. #define PTHRU_FRAME 1
  639. /*
  640. * When SCSI mid-layer calls driver's reset routine, driver waits for
  641. * MEGASAS_RESET_WAIT_TIME seconds for all outstanding IO to complete. Note
  642. * that the driver cannot _actually_ abort or reset pending commands. While
  643. * it is waiting for the commands to complete, it prints a diagnostic message
  644. * every MEGASAS_RESET_NOTICE_INTERVAL seconds
  645. */
  646. #define MEGASAS_RESET_WAIT_TIME 180
  647. #define MEGASAS_INTERNAL_CMD_WAIT_TIME 180
  648. #define MEGASAS_RESET_NOTICE_INTERVAL 5
  649. #define MEGASAS_IOCTL_CMD 0
  650. #define MEGASAS_DEFAULT_CMD_TIMEOUT 90
  651. #define MEGASAS_THROTTLE_QUEUE_DEPTH 16
  652. /*
  653. * FW reports the maximum of number of commands that it can accept (maximum
  654. * commands that can be outstanding) at any time. The driver must report a
  655. * lower number to the mid layer because it can issue a few internal commands
  656. * itself (E.g, AEN, abort cmd, IOCTLs etc). The number of commands it needs
  657. * is shown below
  658. */
  659. #define MEGASAS_INT_CMDS 32
  660. #define MEGASAS_SKINNY_INT_CMDS 5
  661. #define MEGASAS_MAX_MSIX_QUEUES 16
  662. /*
  663. * FW can accept both 32 and 64 bit SGLs. We want to allocate 32/64 bit
  664. * SGLs based on the size of dma_addr_t
  665. */
  666. #define IS_DMA64 (sizeof(dma_addr_t) == 8)
  667. #define MFI_XSCALE_OMR0_CHANGE_INTERRUPT 0x00000001
  668. #define MFI_INTR_FLAG_REPLY_MESSAGE 0x00000001
  669. #define MFI_INTR_FLAG_FIRMWARE_STATE_CHANGE 0x00000002
  670. #define MFI_G2_OUTBOUND_DOORBELL_CHANGE_INTERRUPT 0x00000004
  671. #define MFI_OB_INTR_STATUS_MASK 0x00000002
  672. #define MFI_POLL_TIMEOUT_SECS 60
  673. #define MFI_REPLY_1078_MESSAGE_INTERRUPT 0x80000000
  674. #define MFI_REPLY_GEN2_MESSAGE_INTERRUPT 0x00000001
  675. #define MFI_GEN2_ENABLE_INTERRUPT_MASK (0x00000001 | 0x00000004)
  676. #define MFI_REPLY_SKINNY_MESSAGE_INTERRUPT 0x40000000
  677. #define MFI_SKINNY_ENABLE_INTERRUPT_MASK (0x00000001)
  678. #define MFI_1068_PCSR_OFFSET 0x84
  679. #define MFI_1068_FW_HANDSHAKE_OFFSET 0x64
  680. #define MFI_1068_FW_READY 0xDDDD0000
  681. /*
  682. * register set for both 1068 and 1078 controllers
  683. * structure extended for 1078 registers
  684. */
  685. struct megasas_register_set {
  686. u32 doorbell; /*0000h*/
  687. u32 fusion_seq_offset; /*0004h*/
  688. u32 fusion_host_diag; /*0008h*/
  689. u32 reserved_01; /*000Ch*/
  690. u32 inbound_msg_0; /*0010h*/
  691. u32 inbound_msg_1; /*0014h*/
  692. u32 outbound_msg_0; /*0018h*/
  693. u32 outbound_msg_1; /*001Ch*/
  694. u32 inbound_doorbell; /*0020h*/
  695. u32 inbound_intr_status; /*0024h*/
  696. u32 inbound_intr_mask; /*0028h*/
  697. u32 outbound_doorbell; /*002Ch*/
  698. u32 outbound_intr_status; /*0030h*/
  699. u32 outbound_intr_mask; /*0034h*/
  700. u32 reserved_1[2]; /*0038h*/
  701. u32 inbound_queue_port; /*0040h*/
  702. u32 outbound_queue_port; /*0044h*/
  703. u32 reserved_2[9]; /*0048h*/
  704. u32 reply_post_host_index; /*006Ch*/
  705. u32 reserved_2_2[12]; /*0070h*/
  706. u32 outbound_doorbell_clear; /*00A0h*/
  707. u32 reserved_3[3]; /*00A4h*/
  708. u32 outbound_scratch_pad ; /*00B0h*/
  709. u32 outbound_scratch_pad_2; /*00B4h*/
  710. u32 reserved_4[2]; /*00B8h*/
  711. u32 inbound_low_queue_port ; /*00C0h*/
  712. u32 inbound_high_queue_port ; /*00C4h*/
  713. u32 reserved_5; /*00C8h*/
  714. u32 res_6[11]; /*CCh*/
  715. u32 host_diag;
  716. u32 seq_offset;
  717. u32 index_registers[807]; /*00CCh*/
  718. } __attribute__ ((packed));
  719. struct megasas_sge32 {
  720. u32 phys_addr;
  721. u32 length;
  722. } __attribute__ ((packed));
  723. struct megasas_sge64 {
  724. u64 phys_addr;
  725. u32 length;
  726. } __attribute__ ((packed));
  727. struct megasas_sge_skinny {
  728. u64 phys_addr;
  729. u32 length;
  730. u32 flag;
  731. } __packed;
  732. union megasas_sgl {
  733. struct megasas_sge32 sge32[1];
  734. struct megasas_sge64 sge64[1];
  735. struct megasas_sge_skinny sge_skinny[1];
  736. } __attribute__ ((packed));
  737. struct megasas_header {
  738. u8 cmd; /*00h */
  739. u8 sense_len; /*01h */
  740. u8 cmd_status; /*02h */
  741. u8 scsi_status; /*03h */
  742. u8 target_id; /*04h */
  743. u8 lun; /*05h */
  744. u8 cdb_len; /*06h */
  745. u8 sge_count; /*07h */
  746. u32 context; /*08h */
  747. u32 pad_0; /*0Ch */
  748. u16 flags; /*10h */
  749. u16 timeout; /*12h */
  750. u32 data_xferlen; /*14h */
  751. } __attribute__ ((packed));
  752. union megasas_sgl_frame {
  753. struct megasas_sge32 sge32[8];
  754. struct megasas_sge64 sge64[5];
  755. } __attribute__ ((packed));
  756. struct megasas_init_frame {
  757. u8 cmd; /*00h */
  758. u8 reserved_0; /*01h */
  759. u8 cmd_status; /*02h */
  760. u8 reserved_1; /*03h */
  761. u32 reserved_2; /*04h */
  762. u32 context; /*08h */
  763. u32 pad_0; /*0Ch */
  764. u16 flags; /*10h */
  765. u16 reserved_3; /*12h */
  766. u32 data_xfer_len; /*14h */
  767. u32 queue_info_new_phys_addr_lo; /*18h */
  768. u32 queue_info_new_phys_addr_hi; /*1Ch */
  769. u32 queue_info_old_phys_addr_lo; /*20h */
  770. u32 queue_info_old_phys_addr_hi; /*24h */
  771. u32 reserved_4[6]; /*28h */
  772. } __attribute__ ((packed));
  773. struct megasas_init_queue_info {
  774. u32 init_flags; /*00h */
  775. u32 reply_queue_entries; /*04h */
  776. u32 reply_queue_start_phys_addr_lo; /*08h */
  777. u32 reply_queue_start_phys_addr_hi; /*0Ch */
  778. u32 producer_index_phys_addr_lo; /*10h */
  779. u32 producer_index_phys_addr_hi; /*14h */
  780. u32 consumer_index_phys_addr_lo; /*18h */
  781. u32 consumer_index_phys_addr_hi; /*1Ch */
  782. } __attribute__ ((packed));
  783. struct megasas_io_frame {
  784. u8 cmd; /*00h */
  785. u8 sense_len; /*01h */
  786. u8 cmd_status; /*02h */
  787. u8 scsi_status; /*03h */
  788. u8 target_id; /*04h */
  789. u8 access_byte; /*05h */
  790. u8 reserved_0; /*06h */
  791. u8 sge_count; /*07h */
  792. u32 context; /*08h */
  793. u32 pad_0; /*0Ch */
  794. u16 flags; /*10h */
  795. u16 timeout; /*12h */
  796. u32 lba_count; /*14h */
  797. u32 sense_buf_phys_addr_lo; /*18h */
  798. u32 sense_buf_phys_addr_hi; /*1Ch */
  799. u32 start_lba_lo; /*20h */
  800. u32 start_lba_hi; /*24h */
  801. union megasas_sgl sgl; /*28h */
  802. } __attribute__ ((packed));
  803. struct megasas_pthru_frame {
  804. u8 cmd; /*00h */
  805. u8 sense_len; /*01h */
  806. u8 cmd_status; /*02h */
  807. u8 scsi_status; /*03h */
  808. u8 target_id; /*04h */
  809. u8 lun; /*05h */
  810. u8 cdb_len; /*06h */
  811. u8 sge_count; /*07h */
  812. u32 context; /*08h */
  813. u32 pad_0; /*0Ch */
  814. u16 flags; /*10h */
  815. u16 timeout; /*12h */
  816. u32 data_xfer_len; /*14h */
  817. u32 sense_buf_phys_addr_lo; /*18h */
  818. u32 sense_buf_phys_addr_hi; /*1Ch */
  819. u8 cdb[16]; /*20h */
  820. union megasas_sgl sgl; /*30h */
  821. } __attribute__ ((packed));
  822. struct megasas_dcmd_frame {
  823. u8 cmd; /*00h */
  824. u8 reserved_0; /*01h */
  825. u8 cmd_status; /*02h */
  826. u8 reserved_1[4]; /*03h */
  827. u8 sge_count; /*07h */
  828. u32 context; /*08h */
  829. u32 pad_0; /*0Ch */
  830. u16 flags; /*10h */
  831. u16 timeout; /*12h */
  832. u32 data_xfer_len; /*14h */
  833. u32 opcode; /*18h */
  834. union { /*1Ch */
  835. u8 b[12];
  836. u16 s[6];
  837. u32 w[3];
  838. } mbox;
  839. union megasas_sgl sgl; /*28h */
  840. } __attribute__ ((packed));
  841. struct megasas_abort_frame {
  842. u8 cmd; /*00h */
  843. u8 reserved_0; /*01h */
  844. u8 cmd_status; /*02h */
  845. u8 reserved_1; /*03h */
  846. u32 reserved_2; /*04h */
  847. u32 context; /*08h */
  848. u32 pad_0; /*0Ch */
  849. u16 flags; /*10h */
  850. u16 reserved_3; /*12h */
  851. u32 reserved_4; /*14h */
  852. u32 abort_context; /*18h */
  853. u32 pad_1; /*1Ch */
  854. u32 abort_mfi_phys_addr_lo; /*20h */
  855. u32 abort_mfi_phys_addr_hi; /*24h */
  856. u32 reserved_5[6]; /*28h */
  857. } __attribute__ ((packed));
  858. struct megasas_smp_frame {
  859. u8 cmd; /*00h */
  860. u8 reserved_1; /*01h */
  861. u8 cmd_status; /*02h */
  862. u8 connection_status; /*03h */
  863. u8 reserved_2[3]; /*04h */
  864. u8 sge_count; /*07h */
  865. u32 context; /*08h */
  866. u32 pad_0; /*0Ch */
  867. u16 flags; /*10h */
  868. u16 timeout; /*12h */
  869. u32 data_xfer_len; /*14h */
  870. u64 sas_addr; /*18h */
  871. union {
  872. struct megasas_sge32 sge32[2]; /* [0]: resp [1]: req */
  873. struct megasas_sge64 sge64[2]; /* [0]: resp [1]: req */
  874. } sgl;
  875. } __attribute__ ((packed));
  876. struct megasas_stp_frame {
  877. u8 cmd; /*00h */
  878. u8 reserved_1; /*01h */
  879. u8 cmd_status; /*02h */
  880. u8 reserved_2; /*03h */
  881. u8 target_id; /*04h */
  882. u8 reserved_3[2]; /*05h */
  883. u8 sge_count; /*07h */
  884. u32 context; /*08h */
  885. u32 pad_0; /*0Ch */
  886. u16 flags; /*10h */
  887. u16 timeout; /*12h */
  888. u32 data_xfer_len; /*14h */
  889. u16 fis[10]; /*18h */
  890. u32 stp_flags;
  891. union {
  892. struct megasas_sge32 sge32[2]; /* [0]: resp [1]: data */
  893. struct megasas_sge64 sge64[2]; /* [0]: resp [1]: data */
  894. } sgl;
  895. } __attribute__ ((packed));
  896. union megasas_frame {
  897. struct megasas_header hdr;
  898. struct megasas_init_frame init;
  899. struct megasas_io_frame io;
  900. struct megasas_pthru_frame pthru;
  901. struct megasas_dcmd_frame dcmd;
  902. struct megasas_abort_frame abort;
  903. struct megasas_smp_frame smp;
  904. struct megasas_stp_frame stp;
  905. u8 raw_bytes[64];
  906. };
  907. struct megasas_cmd;
  908. union megasas_evt_class_locale {
  909. struct {
  910. u16 locale;
  911. u8 reserved;
  912. s8 class;
  913. } __attribute__ ((packed)) members;
  914. u32 word;
  915. } __attribute__ ((packed));
  916. struct megasas_evt_log_info {
  917. u32 newest_seq_num;
  918. u32 oldest_seq_num;
  919. u32 clear_seq_num;
  920. u32 shutdown_seq_num;
  921. u32 boot_seq_num;
  922. } __attribute__ ((packed));
  923. struct megasas_progress {
  924. u16 progress;
  925. u16 elapsed_seconds;
  926. } __attribute__ ((packed));
  927. struct megasas_evtarg_ld {
  928. u16 target_id;
  929. u8 ld_index;
  930. u8 reserved;
  931. } __attribute__ ((packed));
  932. struct megasas_evtarg_pd {
  933. u16 device_id;
  934. u8 encl_index;
  935. u8 slot_number;
  936. } __attribute__ ((packed));
  937. struct megasas_evt_detail {
  938. u32 seq_num;
  939. u32 time_stamp;
  940. u32 code;
  941. union megasas_evt_class_locale cl;
  942. u8 arg_type;
  943. u8 reserved1[15];
  944. union {
  945. struct {
  946. struct megasas_evtarg_pd pd;
  947. u8 cdb_length;
  948. u8 sense_length;
  949. u8 reserved[2];
  950. u8 cdb[16];
  951. u8 sense[64];
  952. } __attribute__ ((packed)) cdbSense;
  953. struct megasas_evtarg_ld ld;
  954. struct {
  955. struct megasas_evtarg_ld ld;
  956. u64 count;
  957. } __attribute__ ((packed)) ld_count;
  958. struct {
  959. u64 lba;
  960. struct megasas_evtarg_ld ld;
  961. } __attribute__ ((packed)) ld_lba;
  962. struct {
  963. struct megasas_evtarg_ld ld;
  964. u32 prevOwner;
  965. u32 newOwner;
  966. } __attribute__ ((packed)) ld_owner;
  967. struct {
  968. u64 ld_lba;
  969. u64 pd_lba;
  970. struct megasas_evtarg_ld ld;
  971. struct megasas_evtarg_pd pd;
  972. } __attribute__ ((packed)) ld_lba_pd_lba;
  973. struct {
  974. struct megasas_evtarg_ld ld;
  975. struct megasas_progress prog;
  976. } __attribute__ ((packed)) ld_prog;
  977. struct {
  978. struct megasas_evtarg_ld ld;
  979. u32 prev_state;
  980. u32 new_state;
  981. } __attribute__ ((packed)) ld_state;
  982. struct {
  983. u64 strip;
  984. struct megasas_evtarg_ld ld;
  985. } __attribute__ ((packed)) ld_strip;
  986. struct megasas_evtarg_pd pd;
  987. struct {
  988. struct megasas_evtarg_pd pd;
  989. u32 err;
  990. } __attribute__ ((packed)) pd_err;
  991. struct {
  992. u64 lba;
  993. struct megasas_evtarg_pd pd;
  994. } __attribute__ ((packed)) pd_lba;
  995. struct {
  996. u64 lba;
  997. struct megasas_evtarg_pd pd;
  998. struct megasas_evtarg_ld ld;
  999. } __attribute__ ((packed)) pd_lba_ld;
  1000. struct {
  1001. struct megasas_evtarg_pd pd;
  1002. struct megasas_progress prog;
  1003. } __attribute__ ((packed)) pd_prog;
  1004. struct {
  1005. struct megasas_evtarg_pd pd;
  1006. u32 prevState;
  1007. u32 newState;
  1008. } __attribute__ ((packed)) pd_state;
  1009. struct {
  1010. u16 vendorId;
  1011. u16 deviceId;
  1012. u16 subVendorId;
  1013. u16 subDeviceId;
  1014. } __attribute__ ((packed)) pci;
  1015. u32 rate;
  1016. char str[96];
  1017. struct {
  1018. u32 rtc;
  1019. u32 elapsedSeconds;
  1020. } __attribute__ ((packed)) time;
  1021. struct {
  1022. u32 ecar;
  1023. u32 elog;
  1024. char str[64];
  1025. } __attribute__ ((packed)) ecc;
  1026. u8 b[96];
  1027. u16 s[48];
  1028. u32 w[24];
  1029. u64 d[12];
  1030. } args;
  1031. char description[128];
  1032. } __attribute__ ((packed));
  1033. struct megasas_aen_event {
  1034. struct delayed_work hotplug_work;
  1035. struct megasas_instance *instance;
  1036. };
  1037. struct megasas_irq_context {
  1038. struct megasas_instance *instance;
  1039. u32 MSIxIndex;
  1040. };
  1041. struct megasas_instance {
  1042. u32 *producer;
  1043. dma_addr_t producer_h;
  1044. u32 *consumer;
  1045. dma_addr_t consumer_h;
  1046. u32 *reply_queue;
  1047. dma_addr_t reply_queue_h;
  1048. unsigned long base_addr;
  1049. struct megasas_register_set __iomem *reg_set;
  1050. struct megasas_pd_list pd_list[MEGASAS_MAX_PD];
  1051. u8 ld_ids[MEGASAS_MAX_LD_IDS];
  1052. s8 init_id;
  1053. u16 max_num_sge;
  1054. u16 max_fw_cmds;
  1055. /* For Fusion its num IOCTL cmds, for others MFI based its
  1056. max_fw_cmds */
  1057. u16 max_mfi_cmds;
  1058. u32 max_sectors_per_req;
  1059. struct megasas_aen_event *ev;
  1060. struct megasas_cmd **cmd_list;
  1061. struct list_head cmd_pool;
  1062. /* used to sync fire the cmd to fw */
  1063. spinlock_t cmd_pool_lock;
  1064. /* used to sync fire the cmd to fw */
  1065. spinlock_t hba_lock;
  1066. /* used to synch producer, consumer ptrs in dpc */
  1067. spinlock_t completion_lock;
  1068. struct dma_pool *frame_dma_pool;
  1069. struct dma_pool *sense_dma_pool;
  1070. struct megasas_evt_detail *evt_detail;
  1071. dma_addr_t evt_detail_h;
  1072. struct megasas_cmd *aen_cmd;
  1073. struct mutex aen_mutex;
  1074. struct semaphore ioctl_sem;
  1075. struct Scsi_Host *host;
  1076. wait_queue_head_t int_cmd_wait_q;
  1077. wait_queue_head_t abort_cmd_wait_q;
  1078. struct pci_dev *pdev;
  1079. u32 unique_id;
  1080. u32 fw_support_ieee;
  1081. atomic_t fw_outstanding;
  1082. atomic_t fw_reset_no_pci_access;
  1083. struct megasas_instance_template *instancet;
  1084. struct tasklet_struct isr_tasklet;
  1085. struct work_struct work_init;
  1086. u8 flag;
  1087. u8 unload;
  1088. u8 flag_ieee;
  1089. u8 issuepend_done;
  1090. u8 disableOnlineCtrlReset;
  1091. u8 adprecovery;
  1092. unsigned long last_time;
  1093. u32 mfiStatus;
  1094. u32 last_seq_num;
  1095. struct list_head internal_reset_pending_q;
  1096. /* Ptr to hba specific information */
  1097. void *ctrl_context;
  1098. unsigned int msix_vectors;
  1099. struct msix_entry msixentry[MEGASAS_MAX_MSIX_QUEUES];
  1100. struct megasas_irq_context irq_context[MEGASAS_MAX_MSIX_QUEUES];
  1101. u64 map_id;
  1102. struct megasas_cmd *map_update_cmd;
  1103. unsigned long bar;
  1104. long reset_flags;
  1105. struct mutex reset_mutex;
  1106. int throttlequeuedepth;
  1107. };
  1108. enum {
  1109. MEGASAS_HBA_OPERATIONAL = 0,
  1110. MEGASAS_ADPRESET_SM_INFAULT = 1,
  1111. MEGASAS_ADPRESET_SM_FW_RESET_SUCCESS = 2,
  1112. MEGASAS_ADPRESET_SM_OPERATIONAL = 3,
  1113. MEGASAS_HW_CRITICAL_ERROR = 4,
  1114. MEGASAS_ADPRESET_INPROG_SIGN = 0xDEADDEAD,
  1115. };
  1116. struct megasas_instance_template {
  1117. void (*fire_cmd)(struct megasas_instance *, dma_addr_t, \
  1118. u32, struct megasas_register_set __iomem *);
  1119. void (*enable_intr)(struct megasas_register_set __iomem *) ;
  1120. void (*disable_intr)(struct megasas_register_set __iomem *);
  1121. int (*clear_intr)(struct megasas_register_set __iomem *);
  1122. u32 (*read_fw_status_reg)(struct megasas_register_set __iomem *);
  1123. int (*adp_reset)(struct megasas_instance *, \
  1124. struct megasas_register_set __iomem *);
  1125. int (*check_reset)(struct megasas_instance *, \
  1126. struct megasas_register_set __iomem *);
  1127. irqreturn_t (*service_isr)(int irq, void *devp);
  1128. void (*tasklet)(unsigned long);
  1129. u32 (*init_adapter)(struct megasas_instance *);
  1130. u32 (*build_and_issue_cmd) (struct megasas_instance *,
  1131. struct scsi_cmnd *);
  1132. void (*issue_dcmd) (struct megasas_instance *instance,
  1133. struct megasas_cmd *cmd);
  1134. };
  1135. #define MEGASAS_IS_LOGICAL(scp) \
  1136. (scp->device->channel < MEGASAS_MAX_PD_CHANNELS) ? 0 : 1
  1137. #define MEGASAS_DEV_INDEX(inst, scp) \
  1138. ((scp->device->channel % 2) * MEGASAS_MAX_DEV_PER_CHANNEL) + \
  1139. scp->device->id
  1140. struct megasas_cmd {
  1141. union megasas_frame *frame;
  1142. dma_addr_t frame_phys_addr;
  1143. u8 *sense;
  1144. dma_addr_t sense_phys_addr;
  1145. u32 index;
  1146. u8 sync_cmd;
  1147. u8 cmd_status;
  1148. u8 abort_aen;
  1149. u8 retry_for_fw_reset;
  1150. struct list_head list;
  1151. struct scsi_cmnd *scmd;
  1152. struct megasas_instance *instance;
  1153. union {
  1154. struct {
  1155. u16 smid;
  1156. u16 resvd;
  1157. } context;
  1158. u32 frame_count;
  1159. };
  1160. };
  1161. #define MAX_MGMT_ADAPTERS 1024
  1162. #define MAX_IOCTL_SGE 16
  1163. struct megasas_iocpacket {
  1164. u16 host_no;
  1165. u16 __pad1;
  1166. u32 sgl_off;
  1167. u32 sge_count;
  1168. u32 sense_off;
  1169. u32 sense_len;
  1170. union {
  1171. u8 raw[128];
  1172. struct megasas_header hdr;
  1173. } frame;
  1174. struct iovec sgl[MAX_IOCTL_SGE];
  1175. } __attribute__ ((packed));
  1176. struct megasas_aen {
  1177. u16 host_no;
  1178. u16 __pad1;
  1179. u32 seq_num;
  1180. u32 class_locale_word;
  1181. } __attribute__ ((packed));
  1182. #ifdef CONFIG_COMPAT
  1183. struct compat_megasas_iocpacket {
  1184. u16 host_no;
  1185. u16 __pad1;
  1186. u32 sgl_off;
  1187. u32 sge_count;
  1188. u32 sense_off;
  1189. u32 sense_len;
  1190. union {
  1191. u8 raw[128];
  1192. struct megasas_header hdr;
  1193. } frame;
  1194. struct compat_iovec sgl[MAX_IOCTL_SGE];
  1195. } __attribute__ ((packed));
  1196. #define MEGASAS_IOC_FIRMWARE32 _IOWR('M', 1, struct compat_megasas_iocpacket)
  1197. #endif
  1198. #define MEGASAS_IOC_FIRMWARE _IOWR('M', 1, struct megasas_iocpacket)
  1199. #define MEGASAS_IOC_GET_AEN _IOW('M', 3, struct megasas_aen)
  1200. struct megasas_mgmt_info {
  1201. u16 count;
  1202. struct megasas_instance *instance[MAX_MGMT_ADAPTERS];
  1203. int max_index;
  1204. };
  1205. #endif /*LSI_MEGARAID_SAS_H */