at91sam9rl.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377
  1. /*
  2. * arch/arm/mach-at91/at91sam9rl.c
  3. *
  4. * Copyright (C) 2005 SAN People
  5. * Copyright (C) 2007 Atmel Corporation
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file COPYING in the main directory of this archive for
  9. * more details.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/pm.h>
  13. #include <asm/irq.h>
  14. #include <asm/mach/arch.h>
  15. #include <asm/mach/map.h>
  16. #include <mach/cpu.h>
  17. #include <mach/at91sam9rl.h>
  18. #include <mach/at91_pmc.h>
  19. #include <mach/at91_rstc.h>
  20. #include <mach/at91_shdwc.h>
  21. #include "soc.h"
  22. #include "generic.h"
  23. #include "clock.h"
  24. static struct map_desc at91sam9rl_sram_desc[] __initdata = {
  25. {
  26. .pfn = __phys_to_pfn(AT91SAM9RL_SRAM_BASE),
  27. .type = MT_DEVICE,
  28. }
  29. };
  30. /* --------------------------------------------------------------------
  31. * Clocks
  32. * -------------------------------------------------------------------- */
  33. /*
  34. * The peripheral clocks.
  35. */
  36. static struct clk pioA_clk = {
  37. .name = "pioA_clk",
  38. .pmc_mask = 1 << AT91SAM9RL_ID_PIOA,
  39. .type = CLK_TYPE_PERIPHERAL,
  40. };
  41. static struct clk pioB_clk = {
  42. .name = "pioB_clk",
  43. .pmc_mask = 1 << AT91SAM9RL_ID_PIOB,
  44. .type = CLK_TYPE_PERIPHERAL,
  45. };
  46. static struct clk pioC_clk = {
  47. .name = "pioC_clk",
  48. .pmc_mask = 1 << AT91SAM9RL_ID_PIOC,
  49. .type = CLK_TYPE_PERIPHERAL,
  50. };
  51. static struct clk pioD_clk = {
  52. .name = "pioD_clk",
  53. .pmc_mask = 1 << AT91SAM9RL_ID_PIOD,
  54. .type = CLK_TYPE_PERIPHERAL,
  55. };
  56. static struct clk usart0_clk = {
  57. .name = "usart0_clk",
  58. .pmc_mask = 1 << AT91SAM9RL_ID_US0,
  59. .type = CLK_TYPE_PERIPHERAL,
  60. };
  61. static struct clk usart1_clk = {
  62. .name = "usart1_clk",
  63. .pmc_mask = 1 << AT91SAM9RL_ID_US1,
  64. .type = CLK_TYPE_PERIPHERAL,
  65. };
  66. static struct clk usart2_clk = {
  67. .name = "usart2_clk",
  68. .pmc_mask = 1 << AT91SAM9RL_ID_US2,
  69. .type = CLK_TYPE_PERIPHERAL,
  70. };
  71. static struct clk usart3_clk = {
  72. .name = "usart3_clk",
  73. .pmc_mask = 1 << AT91SAM9RL_ID_US3,
  74. .type = CLK_TYPE_PERIPHERAL,
  75. };
  76. static struct clk mmc_clk = {
  77. .name = "mci_clk",
  78. .pmc_mask = 1 << AT91SAM9RL_ID_MCI,
  79. .type = CLK_TYPE_PERIPHERAL,
  80. };
  81. static struct clk twi0_clk = {
  82. .name = "twi0_clk",
  83. .pmc_mask = 1 << AT91SAM9RL_ID_TWI0,
  84. .type = CLK_TYPE_PERIPHERAL,
  85. };
  86. static struct clk twi1_clk = {
  87. .name = "twi1_clk",
  88. .pmc_mask = 1 << AT91SAM9RL_ID_TWI1,
  89. .type = CLK_TYPE_PERIPHERAL,
  90. };
  91. static struct clk spi_clk = {
  92. .name = "spi_clk",
  93. .pmc_mask = 1 << AT91SAM9RL_ID_SPI,
  94. .type = CLK_TYPE_PERIPHERAL,
  95. };
  96. static struct clk ssc0_clk = {
  97. .name = "ssc0_clk",
  98. .pmc_mask = 1 << AT91SAM9RL_ID_SSC0,
  99. .type = CLK_TYPE_PERIPHERAL,
  100. };
  101. static struct clk ssc1_clk = {
  102. .name = "ssc1_clk",
  103. .pmc_mask = 1 << AT91SAM9RL_ID_SSC1,
  104. .type = CLK_TYPE_PERIPHERAL,
  105. };
  106. static struct clk tc0_clk = {
  107. .name = "tc0_clk",
  108. .pmc_mask = 1 << AT91SAM9RL_ID_TC0,
  109. .type = CLK_TYPE_PERIPHERAL,
  110. };
  111. static struct clk tc1_clk = {
  112. .name = "tc1_clk",
  113. .pmc_mask = 1 << AT91SAM9RL_ID_TC1,
  114. .type = CLK_TYPE_PERIPHERAL,
  115. };
  116. static struct clk tc2_clk = {
  117. .name = "tc2_clk",
  118. .pmc_mask = 1 << AT91SAM9RL_ID_TC2,
  119. .type = CLK_TYPE_PERIPHERAL,
  120. };
  121. static struct clk pwm_clk = {
  122. .name = "pwm_clk",
  123. .pmc_mask = 1 << AT91SAM9RL_ID_PWMC,
  124. .type = CLK_TYPE_PERIPHERAL,
  125. };
  126. static struct clk tsc_clk = {
  127. .name = "tsc_clk",
  128. .pmc_mask = 1 << AT91SAM9RL_ID_TSC,
  129. .type = CLK_TYPE_PERIPHERAL,
  130. };
  131. static struct clk dma_clk = {
  132. .name = "dma_clk",
  133. .pmc_mask = 1 << AT91SAM9RL_ID_DMA,
  134. .type = CLK_TYPE_PERIPHERAL,
  135. };
  136. static struct clk udphs_clk = {
  137. .name = "udphs_clk",
  138. .pmc_mask = 1 << AT91SAM9RL_ID_UDPHS,
  139. .type = CLK_TYPE_PERIPHERAL,
  140. };
  141. static struct clk lcdc_clk = {
  142. .name = "lcdc_clk",
  143. .pmc_mask = 1 << AT91SAM9RL_ID_LCDC,
  144. .type = CLK_TYPE_PERIPHERAL,
  145. };
  146. static struct clk ac97_clk = {
  147. .name = "ac97_clk",
  148. .pmc_mask = 1 << AT91SAM9RL_ID_AC97C,
  149. .type = CLK_TYPE_PERIPHERAL,
  150. };
  151. static struct clk *periph_clocks[] __initdata = {
  152. &pioA_clk,
  153. &pioB_clk,
  154. &pioC_clk,
  155. &pioD_clk,
  156. &usart0_clk,
  157. &usart1_clk,
  158. &usart2_clk,
  159. &usart3_clk,
  160. &mmc_clk,
  161. &twi0_clk,
  162. &twi1_clk,
  163. &spi_clk,
  164. &ssc0_clk,
  165. &ssc1_clk,
  166. &tc0_clk,
  167. &tc1_clk,
  168. &tc2_clk,
  169. &pwm_clk,
  170. &tsc_clk,
  171. &dma_clk,
  172. &udphs_clk,
  173. &lcdc_clk,
  174. &ac97_clk,
  175. // irq0
  176. };
  177. static struct clk_lookup periph_clocks_lookups[] = {
  178. CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),
  179. CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk),
  180. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
  181. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
  182. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
  183. CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
  184. CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
  185. };
  186. static struct clk_lookup usart_clocks_lookups[] = {
  187. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  188. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  189. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  190. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  191. CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
  192. };
  193. /*
  194. * The two programmable clocks.
  195. * You must configure pin multiplexing to bring these signals out.
  196. */
  197. static struct clk pck0 = {
  198. .name = "pck0",
  199. .pmc_mask = AT91_PMC_PCK0,
  200. .type = CLK_TYPE_PROGRAMMABLE,
  201. .id = 0,
  202. };
  203. static struct clk pck1 = {
  204. .name = "pck1",
  205. .pmc_mask = AT91_PMC_PCK1,
  206. .type = CLK_TYPE_PROGRAMMABLE,
  207. .id = 1,
  208. };
  209. static void __init at91sam9rl_register_clocks(void)
  210. {
  211. int i;
  212. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  213. clk_register(periph_clocks[i]);
  214. clkdev_add_table(periph_clocks_lookups,
  215. ARRAY_SIZE(periph_clocks_lookups));
  216. clkdev_add_table(usart_clocks_lookups,
  217. ARRAY_SIZE(usart_clocks_lookups));
  218. clk_register(&pck0);
  219. clk_register(&pck1);
  220. }
  221. static struct clk_lookup console_clock_lookup;
  222. void __init at91sam9rl_set_console_clock(int id)
  223. {
  224. if (id >= ARRAY_SIZE(usart_clocks_lookups))
  225. return;
  226. console_clock_lookup.con_id = "usart";
  227. console_clock_lookup.clk = usart_clocks_lookups[id].clk;
  228. clkdev_add(&console_clock_lookup);
  229. }
  230. /* --------------------------------------------------------------------
  231. * GPIO
  232. * -------------------------------------------------------------------- */
  233. static struct at91_gpio_bank at91sam9rl_gpio[] = {
  234. {
  235. .id = AT91SAM9RL_ID_PIOA,
  236. .offset = AT91_PIOA,
  237. .clock = &pioA_clk,
  238. }, {
  239. .id = AT91SAM9RL_ID_PIOB,
  240. .offset = AT91_PIOB,
  241. .clock = &pioB_clk,
  242. }, {
  243. .id = AT91SAM9RL_ID_PIOC,
  244. .offset = AT91_PIOC,
  245. .clock = &pioC_clk,
  246. }, {
  247. .id = AT91SAM9RL_ID_PIOD,
  248. .offset = AT91_PIOD,
  249. .clock = &pioD_clk,
  250. }
  251. };
  252. static void at91sam9rl_poweroff(void)
  253. {
  254. at91_sys_write(AT91_SHDW_CR, AT91_SHDW_KEY | AT91_SHDW_SHDW);
  255. }
  256. /* --------------------------------------------------------------------
  257. * AT91SAM9RL processor initialization
  258. * -------------------------------------------------------------------- */
  259. static void __init at91sam9rl_map_io(void)
  260. {
  261. unsigned long cidr, sram_size;
  262. cidr = at91_sys_read(AT91_DBGU_CIDR);
  263. switch (cidr & AT91_CIDR_SRAMSIZ) {
  264. case AT91_CIDR_SRAMSIZ_32K:
  265. sram_size = 2 * SZ_16K;
  266. break;
  267. case AT91_CIDR_SRAMSIZ_16K:
  268. default:
  269. sram_size = SZ_16K;
  270. }
  271. at91sam9rl_sram_desc->virtual = AT91_IO_VIRT_BASE - sram_size;
  272. at91sam9rl_sram_desc->length = sram_size;
  273. /* Map SRAM */
  274. iotable_init(at91sam9rl_sram_desc, ARRAY_SIZE(at91sam9rl_sram_desc));
  275. }
  276. static void __init at91sam9rl_initialize(unsigned long main_clock)
  277. {
  278. at91_arch_reset = at91sam9_alt_reset;
  279. pm_power_off = at91sam9rl_poweroff;
  280. at91_extern_irq = (1 << AT91SAM9RL_ID_IRQ0);
  281. /* Init clock subsystem */
  282. at91_clock_init(main_clock);
  283. /* Register the processor-specific clocks */
  284. at91sam9rl_register_clocks();
  285. /* Register GPIO subsystem */
  286. at91_gpio_init(at91sam9rl_gpio, 4);
  287. }
  288. /* --------------------------------------------------------------------
  289. * Interrupt initialization
  290. * -------------------------------------------------------------------- */
  291. /*
  292. * The default interrupt priority levels (0 = lowest, 7 = highest).
  293. */
  294. static unsigned int at91sam9rl_default_irq_priority[NR_AIC_IRQS] __initdata = {
  295. 7, /* Advanced Interrupt Controller */
  296. 7, /* System Peripherals */
  297. 1, /* Parallel IO Controller A */
  298. 1, /* Parallel IO Controller B */
  299. 1, /* Parallel IO Controller C */
  300. 1, /* Parallel IO Controller D */
  301. 5, /* USART 0 */
  302. 5, /* USART 1 */
  303. 5, /* USART 2 */
  304. 5, /* USART 3 */
  305. 0, /* Multimedia Card Interface */
  306. 6, /* Two-Wire Interface 0 */
  307. 6, /* Two-Wire Interface 1 */
  308. 5, /* Serial Peripheral Interface */
  309. 4, /* Serial Synchronous Controller 0 */
  310. 4, /* Serial Synchronous Controller 1 */
  311. 0, /* Timer Counter 0 */
  312. 0, /* Timer Counter 1 */
  313. 0, /* Timer Counter 2 */
  314. 0,
  315. 0, /* Touch Screen Controller */
  316. 0, /* DMA Controller */
  317. 2, /* USB Device High speed port */
  318. 2, /* LCD Controller */
  319. 6, /* AC97 Controller */
  320. 0,
  321. 0,
  322. 0,
  323. 0,
  324. 0,
  325. 0,
  326. 0, /* Advanced Interrupt Controller */
  327. };
  328. void __init at91sam9rl_init_interrupts(unsigned int priority[NR_AIC_IRQS])
  329. {
  330. if (!priority)
  331. priority = at91sam9rl_default_irq_priority;
  332. /* Initialize the AIC interrupt controller */
  333. at91_aic_init(priority);
  334. /* Enable GPIO interrupts */
  335. at91_gpio_irq_setup();
  336. }
  337. struct at91_soc __initdata at91sam9rl_soc = {
  338. .map_io = at91sam9rl_map_io,
  339. .init = at91sam9rl_initialize,
  340. };