at91sam9261.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379
  1. /*
  2. * arch/arm/mach-at91/at91sam9261.c
  3. *
  4. * Copyright (C) 2005 SAN People
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <linux/pm.h>
  14. #include <asm/irq.h>
  15. #include <asm/mach/arch.h>
  16. #include <asm/mach/map.h>
  17. #include <mach/cpu.h>
  18. #include <mach/at91sam9261.h>
  19. #include <mach/at91_pmc.h>
  20. #include <mach/at91_rstc.h>
  21. #include <mach/at91_shdwc.h>
  22. #include "soc.h"
  23. #include "generic.h"
  24. #include "clock.h"
  25. static struct map_desc at91sam9261_sram_desc[] __initdata = {
  26. {
  27. .virtual = AT91_IO_VIRT_BASE - AT91SAM9261_SRAM_SIZE,
  28. .pfn = __phys_to_pfn(AT91SAM9261_SRAM_BASE),
  29. .length = AT91SAM9261_SRAM_SIZE,
  30. .type = MT_DEVICE,
  31. },
  32. };
  33. static struct map_desc at91sam9g10_sram_desc[] __initdata = {
  34. {
  35. .virtual = AT91_IO_VIRT_BASE - AT91SAM9G10_SRAM_SIZE,
  36. .pfn = __phys_to_pfn(AT91SAM9G10_SRAM_BASE),
  37. .length = AT91SAM9G10_SRAM_SIZE,
  38. .type = MT_DEVICE,
  39. },
  40. };
  41. /* --------------------------------------------------------------------
  42. * Clocks
  43. * -------------------------------------------------------------------- */
  44. /*
  45. * The peripheral clocks.
  46. */
  47. static struct clk pioA_clk = {
  48. .name = "pioA_clk",
  49. .pmc_mask = 1 << AT91SAM9261_ID_PIOA,
  50. .type = CLK_TYPE_PERIPHERAL,
  51. };
  52. static struct clk pioB_clk = {
  53. .name = "pioB_clk",
  54. .pmc_mask = 1 << AT91SAM9261_ID_PIOB,
  55. .type = CLK_TYPE_PERIPHERAL,
  56. };
  57. static struct clk pioC_clk = {
  58. .name = "pioC_clk",
  59. .pmc_mask = 1 << AT91SAM9261_ID_PIOC,
  60. .type = CLK_TYPE_PERIPHERAL,
  61. };
  62. static struct clk usart0_clk = {
  63. .name = "usart0_clk",
  64. .pmc_mask = 1 << AT91SAM9261_ID_US0,
  65. .type = CLK_TYPE_PERIPHERAL,
  66. };
  67. static struct clk usart1_clk = {
  68. .name = "usart1_clk",
  69. .pmc_mask = 1 << AT91SAM9261_ID_US1,
  70. .type = CLK_TYPE_PERIPHERAL,
  71. };
  72. static struct clk usart2_clk = {
  73. .name = "usart2_clk",
  74. .pmc_mask = 1 << AT91SAM9261_ID_US2,
  75. .type = CLK_TYPE_PERIPHERAL,
  76. };
  77. static struct clk mmc_clk = {
  78. .name = "mci_clk",
  79. .pmc_mask = 1 << AT91SAM9261_ID_MCI,
  80. .type = CLK_TYPE_PERIPHERAL,
  81. };
  82. static struct clk udc_clk = {
  83. .name = "udc_clk",
  84. .pmc_mask = 1 << AT91SAM9261_ID_UDP,
  85. .type = CLK_TYPE_PERIPHERAL,
  86. };
  87. static struct clk twi_clk = {
  88. .name = "twi_clk",
  89. .pmc_mask = 1 << AT91SAM9261_ID_TWI,
  90. .type = CLK_TYPE_PERIPHERAL,
  91. };
  92. static struct clk spi0_clk = {
  93. .name = "spi0_clk",
  94. .pmc_mask = 1 << AT91SAM9261_ID_SPI0,
  95. .type = CLK_TYPE_PERIPHERAL,
  96. };
  97. static struct clk spi1_clk = {
  98. .name = "spi1_clk",
  99. .pmc_mask = 1 << AT91SAM9261_ID_SPI1,
  100. .type = CLK_TYPE_PERIPHERAL,
  101. };
  102. static struct clk ssc0_clk = {
  103. .name = "ssc0_clk",
  104. .pmc_mask = 1 << AT91SAM9261_ID_SSC0,
  105. .type = CLK_TYPE_PERIPHERAL,
  106. };
  107. static struct clk ssc1_clk = {
  108. .name = "ssc1_clk",
  109. .pmc_mask = 1 << AT91SAM9261_ID_SSC1,
  110. .type = CLK_TYPE_PERIPHERAL,
  111. };
  112. static struct clk ssc2_clk = {
  113. .name = "ssc2_clk",
  114. .pmc_mask = 1 << AT91SAM9261_ID_SSC2,
  115. .type = CLK_TYPE_PERIPHERAL,
  116. };
  117. static struct clk tc0_clk = {
  118. .name = "tc0_clk",
  119. .pmc_mask = 1 << AT91SAM9261_ID_TC0,
  120. .type = CLK_TYPE_PERIPHERAL,
  121. };
  122. static struct clk tc1_clk = {
  123. .name = "tc1_clk",
  124. .pmc_mask = 1 << AT91SAM9261_ID_TC1,
  125. .type = CLK_TYPE_PERIPHERAL,
  126. };
  127. static struct clk tc2_clk = {
  128. .name = "tc2_clk",
  129. .pmc_mask = 1 << AT91SAM9261_ID_TC2,
  130. .type = CLK_TYPE_PERIPHERAL,
  131. };
  132. static struct clk ohci_clk = {
  133. .name = "ohci_clk",
  134. .pmc_mask = 1 << AT91SAM9261_ID_UHP,
  135. .type = CLK_TYPE_PERIPHERAL,
  136. };
  137. static struct clk lcdc_clk = {
  138. .name = "lcdc_clk",
  139. .pmc_mask = 1 << AT91SAM9261_ID_LCDC,
  140. .type = CLK_TYPE_PERIPHERAL,
  141. };
  142. static struct clk *periph_clocks[] __initdata = {
  143. &pioA_clk,
  144. &pioB_clk,
  145. &pioC_clk,
  146. &usart0_clk,
  147. &usart1_clk,
  148. &usart2_clk,
  149. &mmc_clk,
  150. &udc_clk,
  151. &twi_clk,
  152. &spi0_clk,
  153. &spi1_clk,
  154. &ssc0_clk,
  155. &ssc1_clk,
  156. &ssc2_clk,
  157. &tc0_clk,
  158. &tc1_clk,
  159. &tc2_clk,
  160. &ohci_clk,
  161. &lcdc_clk,
  162. // irq0 .. irq2
  163. };
  164. static struct clk_lookup periph_clocks_lookups[] = {
  165. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
  166. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
  167. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
  168. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
  169. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc1_clk),
  170. CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
  171. CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
  172. CLKDEV_CON_DEV_ID("pclk", "ssc.2", &ssc2_clk),
  173. };
  174. static struct clk_lookup usart_clocks_lookups[] = {
  175. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  176. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  177. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  178. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  179. };
  180. /*
  181. * The four programmable clocks.
  182. * You must configure pin multiplexing to bring these signals out.
  183. */
  184. static struct clk pck0 = {
  185. .name = "pck0",
  186. .pmc_mask = AT91_PMC_PCK0,
  187. .type = CLK_TYPE_PROGRAMMABLE,
  188. .id = 0,
  189. };
  190. static struct clk pck1 = {
  191. .name = "pck1",
  192. .pmc_mask = AT91_PMC_PCK1,
  193. .type = CLK_TYPE_PROGRAMMABLE,
  194. .id = 1,
  195. };
  196. static struct clk pck2 = {
  197. .name = "pck2",
  198. .pmc_mask = AT91_PMC_PCK2,
  199. .type = CLK_TYPE_PROGRAMMABLE,
  200. .id = 2,
  201. };
  202. static struct clk pck3 = {
  203. .name = "pck3",
  204. .pmc_mask = AT91_PMC_PCK3,
  205. .type = CLK_TYPE_PROGRAMMABLE,
  206. .id = 3,
  207. };
  208. /* HClocks */
  209. static struct clk hck0 = {
  210. .name = "hck0",
  211. .pmc_mask = AT91_PMC_HCK0,
  212. .type = CLK_TYPE_SYSTEM,
  213. .id = 0,
  214. };
  215. static struct clk hck1 = {
  216. .name = "hck1",
  217. .pmc_mask = AT91_PMC_HCK1,
  218. .type = CLK_TYPE_SYSTEM,
  219. .id = 1,
  220. };
  221. static void __init at91sam9261_register_clocks(void)
  222. {
  223. int i;
  224. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  225. clk_register(periph_clocks[i]);
  226. clkdev_add_table(periph_clocks_lookups,
  227. ARRAY_SIZE(periph_clocks_lookups));
  228. clkdev_add_table(usart_clocks_lookups,
  229. ARRAY_SIZE(usart_clocks_lookups));
  230. clk_register(&pck0);
  231. clk_register(&pck1);
  232. clk_register(&pck2);
  233. clk_register(&pck3);
  234. clk_register(&hck0);
  235. clk_register(&hck1);
  236. }
  237. static struct clk_lookup console_clock_lookup;
  238. void __init at91sam9261_set_console_clock(int id)
  239. {
  240. if (id >= ARRAY_SIZE(usart_clocks_lookups))
  241. return;
  242. console_clock_lookup.con_id = "usart";
  243. console_clock_lookup.clk = usart_clocks_lookups[id].clk;
  244. clkdev_add(&console_clock_lookup);
  245. }
  246. /* --------------------------------------------------------------------
  247. * GPIO
  248. * -------------------------------------------------------------------- */
  249. static struct at91_gpio_bank at91sam9261_gpio[] = {
  250. {
  251. .id = AT91SAM9261_ID_PIOA,
  252. .offset = AT91_PIOA,
  253. .clock = &pioA_clk,
  254. }, {
  255. .id = AT91SAM9261_ID_PIOB,
  256. .offset = AT91_PIOB,
  257. .clock = &pioB_clk,
  258. }, {
  259. .id = AT91SAM9261_ID_PIOC,
  260. .offset = AT91_PIOC,
  261. .clock = &pioC_clk,
  262. }
  263. };
  264. static void at91sam9261_poweroff(void)
  265. {
  266. at91_sys_write(AT91_SHDW_CR, AT91_SHDW_KEY | AT91_SHDW_SHDW);
  267. }
  268. /* --------------------------------------------------------------------
  269. * AT91SAM9261 processor initialization
  270. * -------------------------------------------------------------------- */
  271. static void __init at91sam9261_map_io(void)
  272. {
  273. if (cpu_is_at91sam9g10())
  274. iotable_init(at91sam9g10_sram_desc, ARRAY_SIZE(at91sam9g10_sram_desc));
  275. else
  276. iotable_init(at91sam9261_sram_desc, ARRAY_SIZE(at91sam9261_sram_desc));
  277. }
  278. static void __init at91sam9261_initialize(unsigned long main_clock)
  279. {
  280. at91_arch_reset = at91sam9_alt_reset;
  281. pm_power_off = at91sam9261_poweroff;
  282. at91_extern_irq = (1 << AT91SAM9261_ID_IRQ0) | (1 << AT91SAM9261_ID_IRQ1)
  283. | (1 << AT91SAM9261_ID_IRQ2);
  284. /* Init clock subsystem */
  285. at91_clock_init(main_clock);
  286. /* Register the processor-specific clocks */
  287. at91sam9261_register_clocks();
  288. /* Register GPIO subsystem */
  289. at91_gpio_init(at91sam9261_gpio, 3);
  290. }
  291. /* --------------------------------------------------------------------
  292. * Interrupt initialization
  293. * -------------------------------------------------------------------- */
  294. /*
  295. * The default interrupt priority levels (0 = lowest, 7 = highest).
  296. */
  297. static unsigned int at91sam9261_default_irq_priority[NR_AIC_IRQS] __initdata = {
  298. 7, /* Advanced Interrupt Controller */
  299. 7, /* System Peripherals */
  300. 1, /* Parallel IO Controller A */
  301. 1, /* Parallel IO Controller B */
  302. 1, /* Parallel IO Controller C */
  303. 0,
  304. 5, /* USART 0 */
  305. 5, /* USART 1 */
  306. 5, /* USART 2 */
  307. 0, /* Multimedia Card Interface */
  308. 2, /* USB Device Port */
  309. 6, /* Two-Wire Interface */
  310. 5, /* Serial Peripheral Interface 0 */
  311. 5, /* Serial Peripheral Interface 1 */
  312. 4, /* Serial Synchronous Controller 0 */
  313. 4, /* Serial Synchronous Controller 1 */
  314. 4, /* Serial Synchronous Controller 2 */
  315. 0, /* Timer Counter 0 */
  316. 0, /* Timer Counter 1 */
  317. 0, /* Timer Counter 2 */
  318. 2, /* USB Host port */
  319. 3, /* LCD Controller */
  320. 0,
  321. 0,
  322. 0,
  323. 0,
  324. 0,
  325. 0,
  326. 0,
  327. 0, /* Advanced Interrupt Controller */
  328. 0, /* Advanced Interrupt Controller */
  329. 0, /* Advanced Interrupt Controller */
  330. };
  331. void __init at91sam9261_init_interrupts(unsigned int priority[NR_AIC_IRQS])
  332. {
  333. if (!priority)
  334. priority = at91sam9261_default_irq_priority;
  335. /* Initialize the AIC interrupt controller */
  336. at91_aic_init(priority);
  337. /* Enable GPIO interrupts */
  338. at91_gpio_irq_setup();
  339. }
  340. struct at91_soc __initdata at91sam9261_soc = {
  341. .map_io = at91sam9261_map_io,
  342. .init = at91sam9261_initialize,
  343. };