rv770.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "radeon_drm.h"
  35. #include "rv770d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define R700_PFP_UCODE_SIZE 848
  39. #define R700_PM4_UCODE_SIZE 1360
  40. static void rv770_gpu_init(struct radeon_device *rdev);
  41. void rv770_fini(struct radeon_device *rdev);
  42. /* get temperature in millidegrees */
  43. u32 rv770_get_temp(struct radeon_device *rdev)
  44. {
  45. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  46. ASIC_T_SHIFT;
  47. u32 actual_temp = 0;
  48. if ((temp >> 9) & 1)
  49. actual_temp = 0;
  50. else
  51. actual_temp = (temp >> 1) & 0xff;
  52. return actual_temp * 1000;
  53. }
  54. void rv770_pm_misc(struct radeon_device *rdev)
  55. {
  56. int req_ps_idx = rdev->pm.requested_power_state_index;
  57. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  58. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  59. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  60. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  61. if (voltage->voltage != rdev->pm.current_vddc) {
  62. radeon_atom_set_voltage(rdev, voltage->voltage);
  63. rdev->pm.current_vddc = voltage->voltage;
  64. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  65. }
  66. }
  67. }
  68. /*
  69. * GART
  70. */
  71. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  72. {
  73. u32 tmp;
  74. int r, i;
  75. if (rdev->gart.table.vram.robj == NULL) {
  76. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  77. return -EINVAL;
  78. }
  79. r = radeon_gart_table_vram_pin(rdev);
  80. if (r)
  81. return r;
  82. radeon_gart_restore(rdev);
  83. /* Setup L2 cache */
  84. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  85. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  86. EFFECTIVE_L2_QUEUE_SIZE(7));
  87. WREG32(VM_L2_CNTL2, 0);
  88. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  89. /* Setup TLB control */
  90. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  91. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  92. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  93. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  94. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  95. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  96. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  97. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  98. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  99. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  100. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  101. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  102. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  103. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  104. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  105. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  106. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  107. (u32)(rdev->dummy_page.addr >> 12));
  108. for (i = 1; i < 7; i++)
  109. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  110. r600_pcie_gart_tlb_flush(rdev);
  111. rdev->gart.ready = true;
  112. return 0;
  113. }
  114. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  115. {
  116. u32 tmp;
  117. int i, r;
  118. /* Disable all tables */
  119. for (i = 0; i < 7; i++)
  120. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  121. /* Setup L2 cache */
  122. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  123. EFFECTIVE_L2_QUEUE_SIZE(7));
  124. WREG32(VM_L2_CNTL2, 0);
  125. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  126. /* Setup TLB control */
  127. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  128. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  129. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  130. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  131. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  132. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  133. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  134. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  135. if (rdev->gart.table.vram.robj) {
  136. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  137. if (likely(r == 0)) {
  138. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  139. radeon_bo_unpin(rdev->gart.table.vram.robj);
  140. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  141. }
  142. }
  143. }
  144. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  145. {
  146. radeon_gart_fini(rdev);
  147. rv770_pcie_gart_disable(rdev);
  148. radeon_gart_table_vram_free(rdev);
  149. }
  150. void rv770_agp_enable(struct radeon_device *rdev)
  151. {
  152. u32 tmp;
  153. int i;
  154. /* Setup L2 cache */
  155. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  156. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  157. EFFECTIVE_L2_QUEUE_SIZE(7));
  158. WREG32(VM_L2_CNTL2, 0);
  159. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  160. /* Setup TLB control */
  161. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  162. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  163. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  164. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  165. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  166. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  167. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  168. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  169. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  170. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  171. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  172. for (i = 0; i < 7; i++)
  173. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  174. }
  175. static void rv770_mc_program(struct radeon_device *rdev)
  176. {
  177. struct rv515_mc_save save;
  178. u32 tmp;
  179. int i, j;
  180. /* Initialize HDP */
  181. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  182. WREG32((0x2c14 + j), 0x00000000);
  183. WREG32((0x2c18 + j), 0x00000000);
  184. WREG32((0x2c1c + j), 0x00000000);
  185. WREG32((0x2c20 + j), 0x00000000);
  186. WREG32((0x2c24 + j), 0x00000000);
  187. }
  188. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  189. rv515_mc_stop(rdev, &save);
  190. if (r600_mc_wait_for_idle(rdev)) {
  191. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  192. }
  193. /* Lockout access through VGA aperture*/
  194. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  195. /* Update configuration */
  196. if (rdev->flags & RADEON_IS_AGP) {
  197. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  198. /* VRAM before AGP */
  199. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  200. rdev->mc.vram_start >> 12);
  201. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  202. rdev->mc.gtt_end >> 12);
  203. } else {
  204. /* VRAM after AGP */
  205. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  206. rdev->mc.gtt_start >> 12);
  207. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  208. rdev->mc.vram_end >> 12);
  209. }
  210. } else {
  211. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  212. rdev->mc.vram_start >> 12);
  213. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  214. rdev->mc.vram_end >> 12);
  215. }
  216. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  217. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  218. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  219. WREG32(MC_VM_FB_LOCATION, tmp);
  220. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  221. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  222. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  223. if (rdev->flags & RADEON_IS_AGP) {
  224. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  225. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  226. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  227. } else {
  228. WREG32(MC_VM_AGP_BASE, 0);
  229. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  230. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  231. }
  232. if (r600_mc_wait_for_idle(rdev)) {
  233. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  234. }
  235. rv515_mc_resume(rdev, &save);
  236. /* we need to own VRAM, so turn off the VGA renderer here
  237. * to stop it overwriting our objects */
  238. rv515_vga_render_disable(rdev);
  239. }
  240. /*
  241. * CP.
  242. */
  243. void r700_cp_stop(struct radeon_device *rdev)
  244. {
  245. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  246. }
  247. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  248. {
  249. const __be32 *fw_data;
  250. int i;
  251. if (!rdev->me_fw || !rdev->pfp_fw)
  252. return -EINVAL;
  253. r700_cp_stop(rdev);
  254. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  255. /* Reset cp */
  256. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  257. RREG32(GRBM_SOFT_RESET);
  258. mdelay(15);
  259. WREG32(GRBM_SOFT_RESET, 0);
  260. fw_data = (const __be32 *)rdev->pfp_fw->data;
  261. WREG32(CP_PFP_UCODE_ADDR, 0);
  262. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  263. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  264. WREG32(CP_PFP_UCODE_ADDR, 0);
  265. fw_data = (const __be32 *)rdev->me_fw->data;
  266. WREG32(CP_ME_RAM_WADDR, 0);
  267. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  268. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  269. WREG32(CP_PFP_UCODE_ADDR, 0);
  270. WREG32(CP_ME_RAM_WADDR, 0);
  271. WREG32(CP_ME_RAM_RADDR, 0);
  272. return 0;
  273. }
  274. void r700_cp_fini(struct radeon_device *rdev)
  275. {
  276. r700_cp_stop(rdev);
  277. radeon_ring_fini(rdev);
  278. }
  279. /*
  280. * Core functions
  281. */
  282. static u32 r700_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  283. u32 num_tile_pipes,
  284. u32 num_backends,
  285. u32 backend_disable_mask)
  286. {
  287. u32 backend_map = 0;
  288. u32 enabled_backends_mask;
  289. u32 enabled_backends_count;
  290. u32 cur_pipe;
  291. u32 swizzle_pipe[R7XX_MAX_PIPES];
  292. u32 cur_backend;
  293. u32 i;
  294. bool force_no_swizzle;
  295. if (num_tile_pipes > R7XX_MAX_PIPES)
  296. num_tile_pipes = R7XX_MAX_PIPES;
  297. if (num_tile_pipes < 1)
  298. num_tile_pipes = 1;
  299. if (num_backends > R7XX_MAX_BACKENDS)
  300. num_backends = R7XX_MAX_BACKENDS;
  301. if (num_backends < 1)
  302. num_backends = 1;
  303. enabled_backends_mask = 0;
  304. enabled_backends_count = 0;
  305. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  306. if (((backend_disable_mask >> i) & 1) == 0) {
  307. enabled_backends_mask |= (1 << i);
  308. ++enabled_backends_count;
  309. }
  310. if (enabled_backends_count == num_backends)
  311. break;
  312. }
  313. if (enabled_backends_count == 0) {
  314. enabled_backends_mask = 1;
  315. enabled_backends_count = 1;
  316. }
  317. if (enabled_backends_count != num_backends)
  318. num_backends = enabled_backends_count;
  319. switch (rdev->family) {
  320. case CHIP_RV770:
  321. case CHIP_RV730:
  322. force_no_swizzle = false;
  323. break;
  324. case CHIP_RV710:
  325. case CHIP_RV740:
  326. default:
  327. force_no_swizzle = true;
  328. break;
  329. }
  330. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  331. switch (num_tile_pipes) {
  332. case 1:
  333. swizzle_pipe[0] = 0;
  334. break;
  335. case 2:
  336. swizzle_pipe[0] = 0;
  337. swizzle_pipe[1] = 1;
  338. break;
  339. case 3:
  340. if (force_no_swizzle) {
  341. swizzle_pipe[0] = 0;
  342. swizzle_pipe[1] = 1;
  343. swizzle_pipe[2] = 2;
  344. } else {
  345. swizzle_pipe[0] = 0;
  346. swizzle_pipe[1] = 2;
  347. swizzle_pipe[2] = 1;
  348. }
  349. break;
  350. case 4:
  351. if (force_no_swizzle) {
  352. swizzle_pipe[0] = 0;
  353. swizzle_pipe[1] = 1;
  354. swizzle_pipe[2] = 2;
  355. swizzle_pipe[3] = 3;
  356. } else {
  357. swizzle_pipe[0] = 0;
  358. swizzle_pipe[1] = 2;
  359. swizzle_pipe[2] = 3;
  360. swizzle_pipe[3] = 1;
  361. }
  362. break;
  363. case 5:
  364. if (force_no_swizzle) {
  365. swizzle_pipe[0] = 0;
  366. swizzle_pipe[1] = 1;
  367. swizzle_pipe[2] = 2;
  368. swizzle_pipe[3] = 3;
  369. swizzle_pipe[4] = 4;
  370. } else {
  371. swizzle_pipe[0] = 0;
  372. swizzle_pipe[1] = 2;
  373. swizzle_pipe[2] = 4;
  374. swizzle_pipe[3] = 1;
  375. swizzle_pipe[4] = 3;
  376. }
  377. break;
  378. case 6:
  379. if (force_no_swizzle) {
  380. swizzle_pipe[0] = 0;
  381. swizzle_pipe[1] = 1;
  382. swizzle_pipe[2] = 2;
  383. swizzle_pipe[3] = 3;
  384. swizzle_pipe[4] = 4;
  385. swizzle_pipe[5] = 5;
  386. } else {
  387. swizzle_pipe[0] = 0;
  388. swizzle_pipe[1] = 2;
  389. swizzle_pipe[2] = 4;
  390. swizzle_pipe[3] = 5;
  391. swizzle_pipe[4] = 3;
  392. swizzle_pipe[5] = 1;
  393. }
  394. break;
  395. case 7:
  396. if (force_no_swizzle) {
  397. swizzle_pipe[0] = 0;
  398. swizzle_pipe[1] = 1;
  399. swizzle_pipe[2] = 2;
  400. swizzle_pipe[3] = 3;
  401. swizzle_pipe[4] = 4;
  402. swizzle_pipe[5] = 5;
  403. swizzle_pipe[6] = 6;
  404. } else {
  405. swizzle_pipe[0] = 0;
  406. swizzle_pipe[1] = 2;
  407. swizzle_pipe[2] = 4;
  408. swizzle_pipe[3] = 6;
  409. swizzle_pipe[4] = 3;
  410. swizzle_pipe[5] = 1;
  411. swizzle_pipe[6] = 5;
  412. }
  413. break;
  414. case 8:
  415. if (force_no_swizzle) {
  416. swizzle_pipe[0] = 0;
  417. swizzle_pipe[1] = 1;
  418. swizzle_pipe[2] = 2;
  419. swizzle_pipe[3] = 3;
  420. swizzle_pipe[4] = 4;
  421. swizzle_pipe[5] = 5;
  422. swizzle_pipe[6] = 6;
  423. swizzle_pipe[7] = 7;
  424. } else {
  425. swizzle_pipe[0] = 0;
  426. swizzle_pipe[1] = 2;
  427. swizzle_pipe[2] = 4;
  428. swizzle_pipe[3] = 6;
  429. swizzle_pipe[4] = 3;
  430. swizzle_pipe[5] = 1;
  431. swizzle_pipe[6] = 7;
  432. swizzle_pipe[7] = 5;
  433. }
  434. break;
  435. }
  436. cur_backend = 0;
  437. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  438. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  439. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  440. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  441. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  442. }
  443. return backend_map;
  444. }
  445. static void rv770_gpu_init(struct radeon_device *rdev)
  446. {
  447. int i, j, num_qd_pipes;
  448. u32 ta_aux_cntl;
  449. u32 sx_debug_1;
  450. u32 smx_dc_ctl0;
  451. u32 db_debug3;
  452. u32 num_gs_verts_per_thread;
  453. u32 vgt_gs_per_es;
  454. u32 gs_prim_buffer_depth = 0;
  455. u32 sq_ms_fifo_sizes;
  456. u32 sq_config;
  457. u32 sq_thread_resource_mgmt;
  458. u32 hdp_host_path_cntl;
  459. u32 sq_dyn_gpr_size_simd_ab_0;
  460. u32 backend_map;
  461. u32 gb_tiling_config = 0;
  462. u32 cc_rb_backend_disable = 0;
  463. u32 cc_gc_shader_pipe_config = 0;
  464. u32 mc_arb_ramcfg;
  465. u32 db_debug4;
  466. /* setup chip specs */
  467. switch (rdev->family) {
  468. case CHIP_RV770:
  469. rdev->config.rv770.max_pipes = 4;
  470. rdev->config.rv770.max_tile_pipes = 8;
  471. rdev->config.rv770.max_simds = 10;
  472. rdev->config.rv770.max_backends = 4;
  473. rdev->config.rv770.max_gprs = 256;
  474. rdev->config.rv770.max_threads = 248;
  475. rdev->config.rv770.max_stack_entries = 512;
  476. rdev->config.rv770.max_hw_contexts = 8;
  477. rdev->config.rv770.max_gs_threads = 16 * 2;
  478. rdev->config.rv770.sx_max_export_size = 128;
  479. rdev->config.rv770.sx_max_export_pos_size = 16;
  480. rdev->config.rv770.sx_max_export_smx_size = 112;
  481. rdev->config.rv770.sq_num_cf_insts = 2;
  482. rdev->config.rv770.sx_num_of_sets = 7;
  483. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  484. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  485. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  486. break;
  487. case CHIP_RV730:
  488. rdev->config.rv770.max_pipes = 2;
  489. rdev->config.rv770.max_tile_pipes = 4;
  490. rdev->config.rv770.max_simds = 8;
  491. rdev->config.rv770.max_backends = 2;
  492. rdev->config.rv770.max_gprs = 128;
  493. rdev->config.rv770.max_threads = 248;
  494. rdev->config.rv770.max_stack_entries = 256;
  495. rdev->config.rv770.max_hw_contexts = 8;
  496. rdev->config.rv770.max_gs_threads = 16 * 2;
  497. rdev->config.rv770.sx_max_export_size = 256;
  498. rdev->config.rv770.sx_max_export_pos_size = 32;
  499. rdev->config.rv770.sx_max_export_smx_size = 224;
  500. rdev->config.rv770.sq_num_cf_insts = 2;
  501. rdev->config.rv770.sx_num_of_sets = 7;
  502. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  503. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  504. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  505. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  506. rdev->config.rv770.sx_max_export_pos_size -= 16;
  507. rdev->config.rv770.sx_max_export_smx_size += 16;
  508. }
  509. break;
  510. case CHIP_RV710:
  511. rdev->config.rv770.max_pipes = 2;
  512. rdev->config.rv770.max_tile_pipes = 2;
  513. rdev->config.rv770.max_simds = 2;
  514. rdev->config.rv770.max_backends = 1;
  515. rdev->config.rv770.max_gprs = 256;
  516. rdev->config.rv770.max_threads = 192;
  517. rdev->config.rv770.max_stack_entries = 256;
  518. rdev->config.rv770.max_hw_contexts = 4;
  519. rdev->config.rv770.max_gs_threads = 8 * 2;
  520. rdev->config.rv770.sx_max_export_size = 128;
  521. rdev->config.rv770.sx_max_export_pos_size = 16;
  522. rdev->config.rv770.sx_max_export_smx_size = 112;
  523. rdev->config.rv770.sq_num_cf_insts = 1;
  524. rdev->config.rv770.sx_num_of_sets = 7;
  525. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  526. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  527. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  528. break;
  529. case CHIP_RV740:
  530. rdev->config.rv770.max_pipes = 4;
  531. rdev->config.rv770.max_tile_pipes = 4;
  532. rdev->config.rv770.max_simds = 8;
  533. rdev->config.rv770.max_backends = 4;
  534. rdev->config.rv770.max_gprs = 256;
  535. rdev->config.rv770.max_threads = 248;
  536. rdev->config.rv770.max_stack_entries = 512;
  537. rdev->config.rv770.max_hw_contexts = 8;
  538. rdev->config.rv770.max_gs_threads = 16 * 2;
  539. rdev->config.rv770.sx_max_export_size = 256;
  540. rdev->config.rv770.sx_max_export_pos_size = 32;
  541. rdev->config.rv770.sx_max_export_smx_size = 224;
  542. rdev->config.rv770.sq_num_cf_insts = 2;
  543. rdev->config.rv770.sx_num_of_sets = 7;
  544. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  545. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  546. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  547. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  548. rdev->config.rv770.sx_max_export_pos_size -= 16;
  549. rdev->config.rv770.sx_max_export_smx_size += 16;
  550. }
  551. break;
  552. default:
  553. break;
  554. }
  555. /* Initialize HDP */
  556. j = 0;
  557. for (i = 0; i < 32; i++) {
  558. WREG32((0x2c14 + j), 0x00000000);
  559. WREG32((0x2c18 + j), 0x00000000);
  560. WREG32((0x2c1c + j), 0x00000000);
  561. WREG32((0x2c20 + j), 0x00000000);
  562. WREG32((0x2c24 + j), 0x00000000);
  563. j += 0x18;
  564. }
  565. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  566. /* setup tiling, simd, pipe config */
  567. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  568. switch (rdev->config.rv770.max_tile_pipes) {
  569. case 1:
  570. default:
  571. gb_tiling_config |= PIPE_TILING(0);
  572. break;
  573. case 2:
  574. gb_tiling_config |= PIPE_TILING(1);
  575. break;
  576. case 4:
  577. gb_tiling_config |= PIPE_TILING(2);
  578. break;
  579. case 8:
  580. gb_tiling_config |= PIPE_TILING(3);
  581. break;
  582. }
  583. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  584. if (rdev->family == CHIP_RV770)
  585. gb_tiling_config |= BANK_TILING(1);
  586. else
  587. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  588. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  589. gb_tiling_config |= GROUP_SIZE(0);
  590. rdev->config.rv770.tiling_group_size = 256;
  591. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  592. gb_tiling_config |= ROW_TILING(3);
  593. gb_tiling_config |= SAMPLE_SPLIT(3);
  594. } else {
  595. gb_tiling_config |=
  596. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  597. gb_tiling_config |=
  598. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  599. }
  600. gb_tiling_config |= BANK_SWAPS(1);
  601. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  602. cc_rb_backend_disable |=
  603. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  604. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  605. cc_gc_shader_pipe_config |=
  606. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  607. cc_gc_shader_pipe_config |=
  608. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  609. if (rdev->family == CHIP_RV740)
  610. backend_map = 0x28;
  611. else
  612. backend_map = r700_get_tile_pipe_to_backend_map(rdev,
  613. rdev->config.rv770.max_tile_pipes,
  614. (R7XX_MAX_BACKENDS -
  615. r600_count_pipe_bits((cc_rb_backend_disable &
  616. R7XX_MAX_BACKENDS_MASK) >> 16)),
  617. (cc_rb_backend_disable >> 16));
  618. gb_tiling_config |= BACKEND_MAP(backend_map);
  619. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  620. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  621. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  622. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  623. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  624. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  625. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  626. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  627. WREG32(CGTS_TCC_DISABLE, 0);
  628. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  629. WREG32(CGTS_USER_TCC_DISABLE, 0);
  630. num_qd_pipes =
  631. R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  632. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  633. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  634. /* set HW defaults for 3D engine */
  635. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  636. ROQ_IB2_START(0x2b)));
  637. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  638. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  639. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  640. sx_debug_1 = RREG32(SX_DEBUG_1);
  641. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  642. WREG32(SX_DEBUG_1, sx_debug_1);
  643. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  644. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  645. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  646. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  647. if (rdev->family != CHIP_RV740)
  648. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  649. GS_FLUSH_CTL(4) |
  650. ACK_FLUSH_CTL(3) |
  651. SYNC_FLUSH_CTL));
  652. db_debug3 = RREG32(DB_DEBUG3);
  653. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  654. switch (rdev->family) {
  655. case CHIP_RV770:
  656. case CHIP_RV740:
  657. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  658. break;
  659. case CHIP_RV710:
  660. case CHIP_RV730:
  661. default:
  662. db_debug3 |= DB_CLK_OFF_DELAY(2);
  663. break;
  664. }
  665. WREG32(DB_DEBUG3, db_debug3);
  666. if (rdev->family != CHIP_RV770) {
  667. db_debug4 = RREG32(DB_DEBUG4);
  668. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  669. WREG32(DB_DEBUG4, db_debug4);
  670. }
  671. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  672. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  673. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  674. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  675. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  676. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  677. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  678. WREG32(VGT_NUM_INSTANCES, 1);
  679. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  680. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  681. WREG32(CP_PERFMON_CNTL, 0);
  682. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  683. DONE_FIFO_HIWATER(0xe0) |
  684. ALU_UPDATE_FIFO_HIWATER(0x8));
  685. switch (rdev->family) {
  686. case CHIP_RV770:
  687. case CHIP_RV730:
  688. case CHIP_RV710:
  689. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  690. break;
  691. case CHIP_RV740:
  692. default:
  693. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  694. break;
  695. }
  696. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  697. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  698. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  699. */
  700. sq_config = RREG32(SQ_CONFIG);
  701. sq_config &= ~(PS_PRIO(3) |
  702. VS_PRIO(3) |
  703. GS_PRIO(3) |
  704. ES_PRIO(3));
  705. sq_config |= (DX9_CONSTS |
  706. VC_ENABLE |
  707. EXPORT_SRC_C |
  708. PS_PRIO(0) |
  709. VS_PRIO(1) |
  710. GS_PRIO(2) |
  711. ES_PRIO(3));
  712. if (rdev->family == CHIP_RV710)
  713. /* no vertex cache */
  714. sq_config &= ~VC_ENABLE;
  715. WREG32(SQ_CONFIG, sq_config);
  716. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  717. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  718. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  719. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  720. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  721. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  722. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  723. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  724. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  725. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  726. else
  727. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  728. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  729. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  730. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  731. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  732. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  733. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  734. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  735. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  736. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  737. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  738. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  739. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  740. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  741. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  742. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  743. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  744. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  745. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  746. FORCE_EOV_MAX_REZ_CNT(255)));
  747. if (rdev->family == CHIP_RV710)
  748. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  749. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  750. else
  751. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  752. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  753. switch (rdev->family) {
  754. case CHIP_RV770:
  755. case CHIP_RV730:
  756. case CHIP_RV740:
  757. gs_prim_buffer_depth = 384;
  758. break;
  759. case CHIP_RV710:
  760. gs_prim_buffer_depth = 128;
  761. break;
  762. default:
  763. break;
  764. }
  765. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  766. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  767. /* Max value for this is 256 */
  768. if (vgt_gs_per_es > 256)
  769. vgt_gs_per_es = 256;
  770. WREG32(VGT_ES_PER_GS, 128);
  771. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  772. WREG32(VGT_GS_PER_VS, 2);
  773. /* more default values. 2D/3D driver should adjust as needed */
  774. WREG32(VGT_GS_VERTEX_REUSE, 16);
  775. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  776. WREG32(VGT_STRMOUT_EN, 0);
  777. WREG32(SX_MISC, 0);
  778. WREG32(PA_SC_MODE_CNTL, 0);
  779. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  780. WREG32(PA_SC_AA_CONFIG, 0);
  781. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  782. WREG32(PA_SC_LINE_STIPPLE, 0);
  783. WREG32(SPI_INPUT_Z, 0);
  784. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  785. WREG32(CB_COLOR7_FRAG, 0);
  786. /* clear render buffer base addresses */
  787. WREG32(CB_COLOR0_BASE, 0);
  788. WREG32(CB_COLOR1_BASE, 0);
  789. WREG32(CB_COLOR2_BASE, 0);
  790. WREG32(CB_COLOR3_BASE, 0);
  791. WREG32(CB_COLOR4_BASE, 0);
  792. WREG32(CB_COLOR5_BASE, 0);
  793. WREG32(CB_COLOR6_BASE, 0);
  794. WREG32(CB_COLOR7_BASE, 0);
  795. WREG32(TCP_CNTL, 0);
  796. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  797. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  798. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  799. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  800. NUM_CLIP_SEQ(3)));
  801. }
  802. int rv770_mc_init(struct radeon_device *rdev)
  803. {
  804. u32 tmp;
  805. int chansize, numchan;
  806. /* Get VRAM informations */
  807. rdev->mc.vram_is_ddr = true;
  808. tmp = RREG32(MC_ARB_RAMCFG);
  809. if (tmp & CHANSIZE_OVERRIDE) {
  810. chansize = 16;
  811. } else if (tmp & CHANSIZE_MASK) {
  812. chansize = 64;
  813. } else {
  814. chansize = 32;
  815. }
  816. tmp = RREG32(MC_SHARED_CHMAP);
  817. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  818. case 0:
  819. default:
  820. numchan = 1;
  821. break;
  822. case 1:
  823. numchan = 2;
  824. break;
  825. case 2:
  826. numchan = 4;
  827. break;
  828. case 3:
  829. numchan = 8;
  830. break;
  831. }
  832. rdev->mc.vram_width = numchan * chansize;
  833. /* Could aper size report 0 ? */
  834. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  835. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  836. /* Setup GPU memory space */
  837. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  838. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  839. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  840. r600_vram_gtt_location(rdev, &rdev->mc);
  841. radeon_update_bandwidth_info(rdev);
  842. return 0;
  843. }
  844. static int rv770_startup(struct radeon_device *rdev)
  845. {
  846. int r;
  847. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  848. r = r600_init_microcode(rdev);
  849. if (r) {
  850. DRM_ERROR("Failed to load firmware!\n");
  851. return r;
  852. }
  853. }
  854. rv770_mc_program(rdev);
  855. if (rdev->flags & RADEON_IS_AGP) {
  856. rv770_agp_enable(rdev);
  857. } else {
  858. r = rv770_pcie_gart_enable(rdev);
  859. if (r)
  860. return r;
  861. }
  862. rv770_gpu_init(rdev);
  863. r = r600_blit_init(rdev);
  864. if (r) {
  865. r600_blit_fini(rdev);
  866. rdev->asic->copy = NULL;
  867. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  868. }
  869. /* pin copy shader into vram */
  870. if (rdev->r600_blit.shader_obj) {
  871. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  872. if (unlikely(r != 0))
  873. return r;
  874. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  875. &rdev->r600_blit.shader_gpu_addr);
  876. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  877. if (r) {
  878. DRM_ERROR("failed to pin blit object %d\n", r);
  879. return r;
  880. }
  881. }
  882. /* Enable IRQ */
  883. r = r600_irq_init(rdev);
  884. if (r) {
  885. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  886. radeon_irq_kms_fini(rdev);
  887. return r;
  888. }
  889. r600_irq_set(rdev);
  890. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  891. if (r)
  892. return r;
  893. r = rv770_cp_load_microcode(rdev);
  894. if (r)
  895. return r;
  896. r = r600_cp_resume(rdev);
  897. if (r)
  898. return r;
  899. /* write back buffer are not vital so don't worry about failure */
  900. r600_wb_enable(rdev);
  901. return 0;
  902. }
  903. int rv770_resume(struct radeon_device *rdev)
  904. {
  905. int r;
  906. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  907. * posting will perform necessary task to bring back GPU into good
  908. * shape.
  909. */
  910. /* post card */
  911. atom_asic_init(rdev->mode_info.atom_context);
  912. /* Initialize clocks */
  913. r = radeon_clocks_init(rdev);
  914. if (r) {
  915. return r;
  916. }
  917. r = rv770_startup(rdev);
  918. if (r) {
  919. DRM_ERROR("r600 startup failed on resume\n");
  920. return r;
  921. }
  922. r = r600_ib_test(rdev);
  923. if (r) {
  924. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  925. return r;
  926. }
  927. r = r600_audio_init(rdev);
  928. if (r) {
  929. dev_err(rdev->dev, "radeon: audio init failed\n");
  930. return r;
  931. }
  932. return r;
  933. }
  934. int rv770_suspend(struct radeon_device *rdev)
  935. {
  936. int r;
  937. r600_audio_fini(rdev);
  938. /* FIXME: we should wait for ring to be empty */
  939. r700_cp_stop(rdev);
  940. rdev->cp.ready = false;
  941. r600_irq_suspend(rdev);
  942. r600_wb_disable(rdev);
  943. rv770_pcie_gart_disable(rdev);
  944. /* unpin shaders bo */
  945. if (rdev->r600_blit.shader_obj) {
  946. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  947. if (likely(r == 0)) {
  948. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  949. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  950. }
  951. }
  952. return 0;
  953. }
  954. /* Plan is to move initialization in that function and use
  955. * helper function so that radeon_device_init pretty much
  956. * do nothing more than calling asic specific function. This
  957. * should also allow to remove a bunch of callback function
  958. * like vram_info.
  959. */
  960. int rv770_init(struct radeon_device *rdev)
  961. {
  962. int r;
  963. r = radeon_dummy_page_init(rdev);
  964. if (r)
  965. return r;
  966. /* This don't do much */
  967. r = radeon_gem_init(rdev);
  968. if (r)
  969. return r;
  970. /* Read BIOS */
  971. if (!radeon_get_bios(rdev)) {
  972. if (ASIC_IS_AVIVO(rdev))
  973. return -EINVAL;
  974. }
  975. /* Must be an ATOMBIOS */
  976. if (!rdev->is_atom_bios) {
  977. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  978. return -EINVAL;
  979. }
  980. r = radeon_atombios_init(rdev);
  981. if (r)
  982. return r;
  983. /* Post card if necessary */
  984. if (!r600_card_posted(rdev)) {
  985. if (!rdev->bios) {
  986. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  987. return -EINVAL;
  988. }
  989. DRM_INFO("GPU not posted. posting now...\n");
  990. atom_asic_init(rdev->mode_info.atom_context);
  991. }
  992. /* Initialize scratch registers */
  993. r600_scratch_init(rdev);
  994. /* Initialize surface registers */
  995. radeon_surface_init(rdev);
  996. /* Initialize clocks */
  997. radeon_get_clock_info(rdev->ddev);
  998. r = radeon_clocks_init(rdev);
  999. if (r)
  1000. return r;
  1001. /* Fence driver */
  1002. r = radeon_fence_driver_init(rdev);
  1003. if (r)
  1004. return r;
  1005. /* initialize AGP */
  1006. if (rdev->flags & RADEON_IS_AGP) {
  1007. r = radeon_agp_init(rdev);
  1008. if (r)
  1009. radeon_agp_disable(rdev);
  1010. }
  1011. r = rv770_mc_init(rdev);
  1012. if (r)
  1013. return r;
  1014. /* Memory manager */
  1015. r = radeon_bo_init(rdev);
  1016. if (r)
  1017. return r;
  1018. r = radeon_irq_kms_init(rdev);
  1019. if (r)
  1020. return r;
  1021. rdev->cp.ring_obj = NULL;
  1022. r600_ring_init(rdev, 1024 * 1024);
  1023. rdev->ih.ring_obj = NULL;
  1024. r600_ih_ring_init(rdev, 64 * 1024);
  1025. r = r600_pcie_gart_init(rdev);
  1026. if (r)
  1027. return r;
  1028. rdev->accel_working = true;
  1029. r = rv770_startup(rdev);
  1030. if (r) {
  1031. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1032. r700_cp_fini(rdev);
  1033. r600_wb_fini(rdev);
  1034. r600_irq_fini(rdev);
  1035. radeon_irq_kms_fini(rdev);
  1036. rv770_pcie_gart_fini(rdev);
  1037. rdev->accel_working = false;
  1038. }
  1039. if (rdev->accel_working) {
  1040. r = radeon_ib_pool_init(rdev);
  1041. if (r) {
  1042. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1043. rdev->accel_working = false;
  1044. } else {
  1045. r = r600_ib_test(rdev);
  1046. if (r) {
  1047. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1048. rdev->accel_working = false;
  1049. }
  1050. }
  1051. }
  1052. r = r600_audio_init(rdev);
  1053. if (r) {
  1054. dev_err(rdev->dev, "radeon: audio init failed\n");
  1055. return r;
  1056. }
  1057. return 0;
  1058. }
  1059. void rv770_fini(struct radeon_device *rdev)
  1060. {
  1061. r600_blit_fini(rdev);
  1062. r700_cp_fini(rdev);
  1063. r600_wb_fini(rdev);
  1064. r600_irq_fini(rdev);
  1065. radeon_irq_kms_fini(rdev);
  1066. rv770_pcie_gart_fini(rdev);
  1067. radeon_gem_fini(rdev);
  1068. radeon_fence_driver_fini(rdev);
  1069. radeon_clocks_fini(rdev);
  1070. radeon_agp_fini(rdev);
  1071. radeon_bo_fini(rdev);
  1072. radeon_atombios_fini(rdev);
  1073. kfree(rdev->bios);
  1074. rdev->bios = NULL;
  1075. radeon_dummy_page_fini(rdev);
  1076. }