radeon_pm.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #ifdef CONFIG_ACPI
  27. #include <linux/acpi.h>
  28. #endif
  29. #include <linux/power_supply.h>
  30. #include <linux/hwmon.h>
  31. #include <linux/hwmon-sysfs.h>
  32. #define RADEON_IDLE_LOOP_MS 100
  33. #define RADEON_RECLOCK_DELAY_MS 200
  34. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  35. #define RADEON_WAIT_IDLE_TIMEOUT 200
  36. static const char *radeon_pm_state_type_name[5] = {
  37. "Default",
  38. "Powersave",
  39. "Battery",
  40. "Balanced",
  41. "Performance",
  42. };
  43. static void radeon_dynpm_idle_work_handler(struct work_struct *work);
  44. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  45. static bool radeon_pm_in_vbl(struct radeon_device *rdev);
  46. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
  47. static void radeon_pm_update_profile(struct radeon_device *rdev);
  48. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  49. #define ACPI_AC_CLASS "ac_adapter"
  50. #ifdef CONFIG_ACPI
  51. static int radeon_acpi_event(struct notifier_block *nb,
  52. unsigned long val,
  53. void *data)
  54. {
  55. struct radeon_device *rdev = container_of(nb, struct radeon_device, acpi_nb);
  56. struct acpi_bus_event *entry = (struct acpi_bus_event *)data;
  57. if (strcmp(entry->device_class, ACPI_AC_CLASS) == 0) {
  58. if (power_supply_is_system_supplied() > 0)
  59. DRM_DEBUG("pm: AC\n");
  60. else
  61. DRM_DEBUG("pm: DC\n");
  62. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  63. if (rdev->pm.profile == PM_PROFILE_AUTO) {
  64. mutex_lock(&rdev->pm.mutex);
  65. radeon_pm_update_profile(rdev);
  66. radeon_pm_set_clocks(rdev);
  67. mutex_unlock(&rdev->pm.mutex);
  68. }
  69. }
  70. }
  71. return NOTIFY_OK;
  72. }
  73. #endif
  74. static void radeon_pm_update_profile(struct radeon_device *rdev)
  75. {
  76. switch (rdev->pm.profile) {
  77. case PM_PROFILE_DEFAULT:
  78. rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
  79. break;
  80. case PM_PROFILE_AUTO:
  81. if (power_supply_is_system_supplied() > 0) {
  82. if (rdev->pm.active_crtc_count > 1)
  83. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  84. else
  85. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  86. } else {
  87. if (rdev->pm.active_crtc_count > 1)
  88. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  89. else
  90. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  91. }
  92. break;
  93. case PM_PROFILE_LOW:
  94. if (rdev->pm.active_crtc_count > 1)
  95. rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
  96. else
  97. rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
  98. break;
  99. case PM_PROFILE_MID:
  100. if (rdev->pm.active_crtc_count > 1)
  101. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  102. else
  103. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  104. break;
  105. case PM_PROFILE_HIGH:
  106. if (rdev->pm.active_crtc_count > 1)
  107. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  108. else
  109. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  110. break;
  111. }
  112. if (rdev->pm.active_crtc_count == 0) {
  113. rdev->pm.requested_power_state_index =
  114. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
  115. rdev->pm.requested_clock_mode_index =
  116. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
  117. } else {
  118. rdev->pm.requested_power_state_index =
  119. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
  120. rdev->pm.requested_clock_mode_index =
  121. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
  122. }
  123. }
  124. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  125. {
  126. struct radeon_bo *bo, *n;
  127. if (list_empty(&rdev->gem.objects))
  128. return;
  129. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  130. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  131. ttm_bo_unmap_virtual(&bo->tbo);
  132. }
  133. }
  134. static void radeon_sync_with_vblank(struct radeon_device *rdev)
  135. {
  136. if (rdev->pm.active_crtcs) {
  137. rdev->pm.vblank_sync = false;
  138. wait_event_timeout(
  139. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  140. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  141. }
  142. }
  143. static void radeon_set_power_state(struct radeon_device *rdev)
  144. {
  145. u32 sclk, mclk;
  146. bool misc_after = false;
  147. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  148. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  149. return;
  150. if (radeon_gui_idle(rdev)) {
  151. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  152. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  153. if (sclk > rdev->clock.default_sclk)
  154. sclk = rdev->clock.default_sclk;
  155. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  156. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  157. if (mclk > rdev->clock.default_mclk)
  158. mclk = rdev->clock.default_mclk;
  159. /* upvolt before raising clocks, downvolt after lowering clocks */
  160. if (sclk < rdev->pm.current_sclk)
  161. misc_after = true;
  162. radeon_sync_with_vblank(rdev);
  163. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  164. if (!radeon_pm_in_vbl(rdev))
  165. return;
  166. }
  167. radeon_pm_prepare(rdev);
  168. if (!misc_after)
  169. /* voltage, pcie lanes, etc.*/
  170. radeon_pm_misc(rdev);
  171. /* set engine clock */
  172. if (sclk != rdev->pm.current_sclk) {
  173. radeon_pm_debug_check_in_vbl(rdev, false);
  174. radeon_set_engine_clock(rdev, sclk);
  175. radeon_pm_debug_check_in_vbl(rdev, true);
  176. rdev->pm.current_sclk = sclk;
  177. DRM_DEBUG("Setting: e: %d\n", sclk);
  178. }
  179. /* set memory clock */
  180. if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  181. radeon_pm_debug_check_in_vbl(rdev, false);
  182. radeon_set_memory_clock(rdev, mclk);
  183. radeon_pm_debug_check_in_vbl(rdev, true);
  184. rdev->pm.current_mclk = mclk;
  185. DRM_DEBUG("Setting: m: %d\n", mclk);
  186. }
  187. if (misc_after)
  188. /* voltage, pcie lanes, etc.*/
  189. radeon_pm_misc(rdev);
  190. radeon_pm_finish(rdev);
  191. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  192. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  193. } else
  194. DRM_DEBUG("pm: GUI not idle!!!\n");
  195. }
  196. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  197. {
  198. int i;
  199. mutex_lock(&rdev->ddev->struct_mutex);
  200. mutex_lock(&rdev->vram_mutex);
  201. mutex_lock(&rdev->cp.mutex);
  202. /* gui idle int has issues on older chips it seems */
  203. if (rdev->family >= CHIP_R600) {
  204. if (rdev->irq.installed) {
  205. /* wait for GPU idle */
  206. rdev->pm.gui_idle = false;
  207. rdev->irq.gui_idle = true;
  208. radeon_irq_set(rdev);
  209. wait_event_interruptible_timeout(
  210. rdev->irq.idle_queue, rdev->pm.gui_idle,
  211. msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT));
  212. rdev->irq.gui_idle = false;
  213. radeon_irq_set(rdev);
  214. }
  215. } else {
  216. if (rdev->cp.ready) {
  217. struct radeon_fence *fence;
  218. radeon_ring_alloc(rdev, 64);
  219. radeon_fence_create(rdev, &fence);
  220. radeon_fence_emit(rdev, fence);
  221. radeon_ring_commit(rdev);
  222. radeon_fence_wait(fence, false);
  223. radeon_fence_unref(&fence);
  224. }
  225. }
  226. radeon_unmap_vram_bos(rdev);
  227. if (rdev->irq.installed) {
  228. for (i = 0; i < rdev->num_crtc; i++) {
  229. if (rdev->pm.active_crtcs & (1 << i)) {
  230. rdev->pm.req_vblank |= (1 << i);
  231. drm_vblank_get(rdev->ddev, i);
  232. }
  233. }
  234. }
  235. radeon_set_power_state(rdev);
  236. if (rdev->irq.installed) {
  237. for (i = 0; i < rdev->num_crtc; i++) {
  238. if (rdev->pm.req_vblank & (1 << i)) {
  239. rdev->pm.req_vblank &= ~(1 << i);
  240. drm_vblank_put(rdev->ddev, i);
  241. }
  242. }
  243. }
  244. /* update display watermarks based on new power state */
  245. radeon_update_bandwidth_info(rdev);
  246. if (rdev->pm.active_crtc_count)
  247. radeon_bandwidth_update(rdev);
  248. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  249. mutex_unlock(&rdev->cp.mutex);
  250. mutex_unlock(&rdev->vram_mutex);
  251. mutex_unlock(&rdev->ddev->struct_mutex);
  252. }
  253. static void radeon_pm_print_states(struct radeon_device *rdev)
  254. {
  255. int i, j;
  256. struct radeon_power_state *power_state;
  257. struct radeon_pm_clock_info *clock_info;
  258. DRM_DEBUG("%d Power State(s)\n", rdev->pm.num_power_states);
  259. for (i = 0; i < rdev->pm.num_power_states; i++) {
  260. power_state = &rdev->pm.power_state[i];
  261. DRM_DEBUG("State %d: %s\n", i,
  262. radeon_pm_state_type_name[power_state->type]);
  263. if (i == rdev->pm.default_power_state_index)
  264. DRM_DEBUG("\tDefault");
  265. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  266. DRM_DEBUG("\t%d PCIE Lanes\n", power_state->pcie_lanes);
  267. if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  268. DRM_DEBUG("\tSingle display only\n");
  269. DRM_DEBUG("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
  270. for (j = 0; j < power_state->num_clock_modes; j++) {
  271. clock_info = &(power_state->clock_info[j]);
  272. if (rdev->flags & RADEON_IS_IGP)
  273. DRM_DEBUG("\t\t%d e: %d%s\n",
  274. j,
  275. clock_info->sclk * 10,
  276. clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : "");
  277. else
  278. DRM_DEBUG("\t\t%d e: %d\tm: %d\tv: %d%s\n",
  279. j,
  280. clock_info->sclk * 10,
  281. clock_info->mclk * 10,
  282. clock_info->voltage.voltage,
  283. clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : "");
  284. }
  285. }
  286. }
  287. static ssize_t radeon_get_pm_profile(struct device *dev,
  288. struct device_attribute *attr,
  289. char *buf)
  290. {
  291. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  292. struct radeon_device *rdev = ddev->dev_private;
  293. int cp = rdev->pm.profile;
  294. return snprintf(buf, PAGE_SIZE, "%s\n",
  295. (cp == PM_PROFILE_AUTO) ? "auto" :
  296. (cp == PM_PROFILE_LOW) ? "low" :
  297. (cp == PM_PROFILE_HIGH) ? "high" : "default");
  298. }
  299. static ssize_t radeon_set_pm_profile(struct device *dev,
  300. struct device_attribute *attr,
  301. const char *buf,
  302. size_t count)
  303. {
  304. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  305. struct radeon_device *rdev = ddev->dev_private;
  306. mutex_lock(&rdev->pm.mutex);
  307. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  308. if (strncmp("default", buf, strlen("default")) == 0)
  309. rdev->pm.profile = PM_PROFILE_DEFAULT;
  310. else if (strncmp("auto", buf, strlen("auto")) == 0)
  311. rdev->pm.profile = PM_PROFILE_AUTO;
  312. else if (strncmp("low", buf, strlen("low")) == 0)
  313. rdev->pm.profile = PM_PROFILE_LOW;
  314. else if (strncmp("mid", buf, strlen("mid")) == 0)
  315. rdev->pm.profile = PM_PROFILE_MID;
  316. else if (strncmp("high", buf, strlen("high")) == 0)
  317. rdev->pm.profile = PM_PROFILE_HIGH;
  318. else {
  319. DRM_ERROR("invalid power profile!\n");
  320. goto fail;
  321. }
  322. radeon_pm_update_profile(rdev);
  323. radeon_pm_set_clocks(rdev);
  324. }
  325. fail:
  326. mutex_unlock(&rdev->pm.mutex);
  327. return count;
  328. }
  329. static ssize_t radeon_get_pm_method(struct device *dev,
  330. struct device_attribute *attr,
  331. char *buf)
  332. {
  333. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  334. struct radeon_device *rdev = ddev->dev_private;
  335. int pm = rdev->pm.pm_method;
  336. return snprintf(buf, PAGE_SIZE, "%s\n",
  337. (pm == PM_METHOD_DYNPM) ? "dynpm" : "profile");
  338. }
  339. static ssize_t radeon_set_pm_method(struct device *dev,
  340. struct device_attribute *attr,
  341. const char *buf,
  342. size_t count)
  343. {
  344. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  345. struct radeon_device *rdev = ddev->dev_private;
  346. if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
  347. mutex_lock(&rdev->pm.mutex);
  348. rdev->pm.pm_method = PM_METHOD_DYNPM;
  349. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  350. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  351. mutex_unlock(&rdev->pm.mutex);
  352. } else if (strncmp("profile", buf, strlen("profile")) == 0) {
  353. bool flush_wq = false;
  354. mutex_lock(&rdev->pm.mutex);
  355. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  356. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  357. flush_wq = true;
  358. }
  359. /* disable dynpm */
  360. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  361. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  362. rdev->pm.pm_method = PM_METHOD_PROFILE;
  363. mutex_unlock(&rdev->pm.mutex);
  364. if (flush_wq)
  365. flush_workqueue(rdev->wq);
  366. } else {
  367. DRM_ERROR("invalid power method!\n");
  368. goto fail;
  369. }
  370. radeon_pm_compute_clocks(rdev);
  371. fail:
  372. return count;
  373. }
  374. static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
  375. static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
  376. static ssize_t radeon_hwmon_show_temp(struct device *dev,
  377. struct device_attribute *attr,
  378. char *buf)
  379. {
  380. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  381. struct radeon_device *rdev = ddev->dev_private;
  382. u32 temp;
  383. switch (rdev->pm.int_thermal_type) {
  384. case THERMAL_TYPE_RV6XX:
  385. temp = rv6xx_get_temp(rdev);
  386. break;
  387. case THERMAL_TYPE_RV770:
  388. temp = rv770_get_temp(rdev);
  389. break;
  390. case THERMAL_TYPE_EVERGREEN:
  391. temp = evergreen_get_temp(rdev);
  392. break;
  393. default:
  394. temp = 0;
  395. break;
  396. }
  397. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  398. }
  399. static ssize_t radeon_hwmon_show_name(struct device *dev,
  400. struct device_attribute *attr,
  401. char *buf)
  402. {
  403. return sprintf(buf, "radeon\n");
  404. }
  405. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
  406. static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0);
  407. static struct attribute *hwmon_attributes[] = {
  408. &sensor_dev_attr_temp1_input.dev_attr.attr,
  409. &sensor_dev_attr_name.dev_attr.attr,
  410. NULL
  411. };
  412. static const struct attribute_group hwmon_attrgroup = {
  413. .attrs = hwmon_attributes,
  414. };
  415. static void radeon_hwmon_init(struct radeon_device *rdev)
  416. {
  417. int err;
  418. rdev->pm.int_hwmon_dev = NULL;
  419. switch (rdev->pm.int_thermal_type) {
  420. case THERMAL_TYPE_RV6XX:
  421. case THERMAL_TYPE_RV770:
  422. case THERMAL_TYPE_EVERGREEN:
  423. rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev);
  424. dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev);
  425. err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj,
  426. &hwmon_attrgroup);
  427. if (err)
  428. DRM_ERROR("Unable to create hwmon sysfs file: %d\n", err);
  429. break;
  430. default:
  431. break;
  432. }
  433. }
  434. static void radeon_hwmon_fini(struct radeon_device *rdev)
  435. {
  436. if (rdev->pm.int_hwmon_dev) {
  437. sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup);
  438. hwmon_device_unregister(rdev->pm.int_hwmon_dev);
  439. }
  440. }
  441. void radeon_pm_suspend(struct radeon_device *rdev)
  442. {
  443. bool flush_wq = false;
  444. mutex_lock(&rdev->pm.mutex);
  445. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  446. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  447. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
  448. rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
  449. flush_wq = true;
  450. }
  451. mutex_unlock(&rdev->pm.mutex);
  452. if (flush_wq)
  453. flush_workqueue(rdev->wq);
  454. }
  455. void radeon_pm_resume(struct radeon_device *rdev)
  456. {
  457. /* asic init will reset the default power state */
  458. mutex_lock(&rdev->pm.mutex);
  459. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  460. rdev->pm.current_clock_mode_index = 0;
  461. rdev->pm.current_sclk = rdev->clock.default_sclk;
  462. rdev->pm.current_mclk = rdev->clock.default_mclk;
  463. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  464. if (rdev->pm.pm_method == PM_METHOD_DYNPM
  465. && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
  466. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  467. queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
  468. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  469. }
  470. mutex_unlock(&rdev->pm.mutex);
  471. radeon_pm_compute_clocks(rdev);
  472. }
  473. int radeon_pm_init(struct radeon_device *rdev)
  474. {
  475. int ret;
  476. /* default to profile method */
  477. rdev->pm.pm_method = PM_METHOD_PROFILE;
  478. rdev->pm.profile = PM_PROFILE_DEFAULT;
  479. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  480. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  481. rdev->pm.dynpm_can_upclock = true;
  482. rdev->pm.dynpm_can_downclock = true;
  483. rdev->pm.current_sclk = rdev->clock.default_sclk;
  484. rdev->pm.current_mclk = rdev->clock.default_mclk;
  485. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  486. if (rdev->bios) {
  487. if (rdev->is_atom_bios)
  488. radeon_atombios_get_power_modes(rdev);
  489. else
  490. radeon_combios_get_power_modes(rdev);
  491. radeon_pm_print_states(rdev);
  492. radeon_pm_init_profile(rdev);
  493. }
  494. /* set up the internal thermal sensor if applicable */
  495. radeon_hwmon_init(rdev);
  496. if (rdev->pm.num_power_states > 1) {
  497. /* where's the best place to put these? */
  498. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  499. if (ret)
  500. DRM_ERROR("failed to create device file for power profile\n");
  501. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  502. if (ret)
  503. DRM_ERROR("failed to create device file for power method\n");
  504. #ifdef CONFIG_ACPI
  505. rdev->acpi_nb.notifier_call = radeon_acpi_event;
  506. register_acpi_notifier(&rdev->acpi_nb);
  507. #endif
  508. INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
  509. if (radeon_debugfs_pm_init(rdev)) {
  510. DRM_ERROR("Failed to register debugfs file for PM!\n");
  511. }
  512. DRM_INFO("radeon: power management initialized\n");
  513. }
  514. return 0;
  515. }
  516. void radeon_pm_fini(struct radeon_device *rdev)
  517. {
  518. if (rdev->pm.num_power_states > 1) {
  519. bool flush_wq = false;
  520. mutex_lock(&rdev->pm.mutex);
  521. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  522. rdev->pm.profile = PM_PROFILE_DEFAULT;
  523. radeon_pm_update_profile(rdev);
  524. radeon_pm_set_clocks(rdev);
  525. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  526. /* cancel work */
  527. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  528. flush_wq = true;
  529. /* reset default clocks */
  530. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  531. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  532. radeon_pm_set_clocks(rdev);
  533. }
  534. mutex_unlock(&rdev->pm.mutex);
  535. if (flush_wq)
  536. flush_workqueue(rdev->wq);
  537. device_remove_file(rdev->dev, &dev_attr_power_profile);
  538. device_remove_file(rdev->dev, &dev_attr_power_method);
  539. #ifdef CONFIG_ACPI
  540. unregister_acpi_notifier(&rdev->acpi_nb);
  541. #endif
  542. }
  543. radeon_hwmon_fini(rdev);
  544. if (rdev->pm.i2c_bus)
  545. radeon_i2c_destroy(rdev->pm.i2c_bus);
  546. }
  547. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  548. {
  549. struct drm_device *ddev = rdev->ddev;
  550. struct drm_crtc *crtc;
  551. struct radeon_crtc *radeon_crtc;
  552. if (rdev->pm.num_power_states < 2)
  553. return;
  554. mutex_lock(&rdev->pm.mutex);
  555. rdev->pm.active_crtcs = 0;
  556. rdev->pm.active_crtc_count = 0;
  557. list_for_each_entry(crtc,
  558. &ddev->mode_config.crtc_list, head) {
  559. radeon_crtc = to_radeon_crtc(crtc);
  560. if (radeon_crtc->enabled) {
  561. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  562. rdev->pm.active_crtc_count++;
  563. }
  564. }
  565. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  566. radeon_pm_update_profile(rdev);
  567. radeon_pm_set_clocks(rdev);
  568. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  569. if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
  570. if (rdev->pm.active_crtc_count > 1) {
  571. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  572. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  573. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  574. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  575. radeon_pm_get_dynpm_state(rdev);
  576. radeon_pm_set_clocks(rdev);
  577. DRM_DEBUG("radeon: dynamic power management deactivated\n");
  578. }
  579. } else if (rdev->pm.active_crtc_count == 1) {
  580. /* TODO: Increase clocks if needed for current mode */
  581. if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
  582. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  583. rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
  584. radeon_pm_get_dynpm_state(rdev);
  585. radeon_pm_set_clocks(rdev);
  586. queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
  587. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  588. } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
  589. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  590. queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
  591. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  592. DRM_DEBUG("radeon: dynamic power management activated\n");
  593. }
  594. } else { /* count == 0 */
  595. if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
  596. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  597. rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
  598. rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
  599. radeon_pm_get_dynpm_state(rdev);
  600. radeon_pm_set_clocks(rdev);
  601. }
  602. }
  603. }
  604. }
  605. mutex_unlock(&rdev->pm.mutex);
  606. }
  607. static bool radeon_pm_in_vbl(struct radeon_device *rdev)
  608. {
  609. u32 stat_crtc = 0, vbl = 0, position = 0;
  610. bool in_vbl = true;
  611. if (ASIC_IS_DCE4(rdev)) {
  612. if (rdev->pm.active_crtcs & (1 << 0)) {
  613. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  614. EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff;
  615. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  616. EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff;
  617. }
  618. if (rdev->pm.active_crtcs & (1 << 1)) {
  619. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  620. EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff;
  621. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  622. EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff;
  623. }
  624. if (rdev->pm.active_crtcs & (1 << 2)) {
  625. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  626. EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff;
  627. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  628. EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff;
  629. }
  630. if (rdev->pm.active_crtcs & (1 << 3)) {
  631. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  632. EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff;
  633. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  634. EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff;
  635. }
  636. if (rdev->pm.active_crtcs & (1 << 4)) {
  637. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  638. EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff;
  639. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  640. EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff;
  641. }
  642. if (rdev->pm.active_crtcs & (1 << 5)) {
  643. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  644. EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff;
  645. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  646. EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff;
  647. }
  648. } else if (ASIC_IS_AVIVO(rdev)) {
  649. if (rdev->pm.active_crtcs & (1 << 0)) {
  650. vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END) & 0xfff;
  651. position = RREG32(AVIVO_D1CRTC_STATUS_POSITION) & 0xfff;
  652. }
  653. if (rdev->pm.active_crtcs & (1 << 1)) {
  654. vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END) & 0xfff;
  655. position = RREG32(AVIVO_D2CRTC_STATUS_POSITION) & 0xfff;
  656. }
  657. if (position < vbl && position > 1)
  658. in_vbl = false;
  659. } else {
  660. if (rdev->pm.active_crtcs & (1 << 0)) {
  661. stat_crtc = RREG32(RADEON_CRTC_STATUS);
  662. if (!(stat_crtc & 1))
  663. in_vbl = false;
  664. }
  665. if (rdev->pm.active_crtcs & (1 << 1)) {
  666. stat_crtc = RREG32(RADEON_CRTC2_STATUS);
  667. if (!(stat_crtc & 1))
  668. in_vbl = false;
  669. }
  670. }
  671. if (position < vbl && position > 1)
  672. in_vbl = false;
  673. return in_vbl;
  674. }
  675. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  676. {
  677. u32 stat_crtc = 0;
  678. bool in_vbl = radeon_pm_in_vbl(rdev);
  679. if (in_vbl == false)
  680. DRM_DEBUG("not in vbl for pm change %08x at %s\n", stat_crtc,
  681. finish ? "exit" : "entry");
  682. return in_vbl;
  683. }
  684. static void radeon_dynpm_idle_work_handler(struct work_struct *work)
  685. {
  686. struct radeon_device *rdev;
  687. int resched;
  688. rdev = container_of(work, struct radeon_device,
  689. pm.dynpm_idle_work.work);
  690. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  691. mutex_lock(&rdev->pm.mutex);
  692. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  693. unsigned long irq_flags;
  694. int not_processed = 0;
  695. read_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  696. if (!list_empty(&rdev->fence_drv.emited)) {
  697. struct list_head *ptr;
  698. list_for_each(ptr, &rdev->fence_drv.emited) {
  699. /* count up to 3, that's enought info */
  700. if (++not_processed >= 3)
  701. break;
  702. }
  703. }
  704. read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  705. if (not_processed >= 3) { /* should upclock */
  706. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
  707. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  708. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  709. rdev->pm.dynpm_can_upclock) {
  710. rdev->pm.dynpm_planned_action =
  711. DYNPM_ACTION_UPCLOCK;
  712. rdev->pm.dynpm_action_timeout = jiffies +
  713. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  714. }
  715. } else if (not_processed == 0) { /* should downclock */
  716. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
  717. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  718. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  719. rdev->pm.dynpm_can_downclock) {
  720. rdev->pm.dynpm_planned_action =
  721. DYNPM_ACTION_DOWNCLOCK;
  722. rdev->pm.dynpm_action_timeout = jiffies +
  723. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  724. }
  725. }
  726. /* Note, radeon_pm_set_clocks is called with static_switch set
  727. * to false since we want to wait for vbl to avoid flicker.
  728. */
  729. if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
  730. jiffies > rdev->pm.dynpm_action_timeout) {
  731. radeon_pm_get_dynpm_state(rdev);
  732. radeon_pm_set_clocks(rdev);
  733. }
  734. queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
  735. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  736. }
  737. mutex_unlock(&rdev->pm.mutex);
  738. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  739. }
  740. /*
  741. * Debugfs info
  742. */
  743. #if defined(CONFIG_DEBUG_FS)
  744. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  745. {
  746. struct drm_info_node *node = (struct drm_info_node *) m->private;
  747. struct drm_device *dev = node->minor->dev;
  748. struct radeon_device *rdev = dev->dev_private;
  749. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk);
  750. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  751. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk);
  752. if (rdev->asic->get_memory_clock)
  753. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  754. if (rdev->pm.current_vddc)
  755. seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
  756. if (rdev->asic->get_pcie_lanes)
  757. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  758. return 0;
  759. }
  760. static struct drm_info_list radeon_pm_info_list[] = {
  761. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  762. };
  763. #endif
  764. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  765. {
  766. #if defined(CONFIG_DEBUG_FS)
  767. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  768. #else
  769. return 0;
  770. #endif
  771. }