evergreen.c 66 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #define EVERGREEN_PFP_UCODE_SIZE 1120
  36. #define EVERGREEN_PM4_UCODE_SIZE 1376
  37. static void evergreen_gpu_init(struct radeon_device *rdev);
  38. void evergreen_fini(struct radeon_device *rdev);
  39. /* get temperature in millidegrees */
  40. u32 evergreen_get_temp(struct radeon_device *rdev)
  41. {
  42. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  43. ASIC_T_SHIFT;
  44. u32 actual_temp = 0;
  45. if ((temp >> 10) & 1)
  46. actual_temp = 0;
  47. else if ((temp >> 9) & 1)
  48. actual_temp = 255;
  49. else
  50. actual_temp = (temp >> 1) & 0xff;
  51. return actual_temp * 1000;
  52. }
  53. void evergreen_pm_misc(struct radeon_device *rdev)
  54. {
  55. int req_ps_idx = rdev->pm.requested_power_state_index;
  56. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  57. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  58. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  59. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  60. if (voltage->voltage != rdev->pm.current_vddc) {
  61. radeon_atom_set_voltage(rdev, voltage->voltage);
  62. rdev->pm.current_vddc = voltage->voltage;
  63. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  64. }
  65. }
  66. }
  67. void evergreen_pm_prepare(struct radeon_device *rdev)
  68. {
  69. struct drm_device *ddev = rdev->ddev;
  70. struct drm_crtc *crtc;
  71. struct radeon_crtc *radeon_crtc;
  72. u32 tmp;
  73. /* disable any active CRTCs */
  74. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  75. radeon_crtc = to_radeon_crtc(crtc);
  76. if (radeon_crtc->enabled) {
  77. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  78. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  79. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  80. }
  81. }
  82. }
  83. void evergreen_pm_finish(struct radeon_device *rdev)
  84. {
  85. struct drm_device *ddev = rdev->ddev;
  86. struct drm_crtc *crtc;
  87. struct radeon_crtc *radeon_crtc;
  88. u32 tmp;
  89. /* enable any active CRTCs */
  90. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  91. radeon_crtc = to_radeon_crtc(crtc);
  92. if (radeon_crtc->enabled) {
  93. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  94. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  95. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  96. }
  97. }
  98. }
  99. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  100. {
  101. bool connected = false;
  102. switch (hpd) {
  103. case RADEON_HPD_1:
  104. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  105. connected = true;
  106. break;
  107. case RADEON_HPD_2:
  108. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  109. connected = true;
  110. break;
  111. case RADEON_HPD_3:
  112. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  113. connected = true;
  114. break;
  115. case RADEON_HPD_4:
  116. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  117. connected = true;
  118. break;
  119. case RADEON_HPD_5:
  120. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  121. connected = true;
  122. break;
  123. case RADEON_HPD_6:
  124. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  125. connected = true;
  126. break;
  127. default:
  128. break;
  129. }
  130. return connected;
  131. }
  132. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  133. enum radeon_hpd_id hpd)
  134. {
  135. u32 tmp;
  136. bool connected = evergreen_hpd_sense(rdev, hpd);
  137. switch (hpd) {
  138. case RADEON_HPD_1:
  139. tmp = RREG32(DC_HPD1_INT_CONTROL);
  140. if (connected)
  141. tmp &= ~DC_HPDx_INT_POLARITY;
  142. else
  143. tmp |= DC_HPDx_INT_POLARITY;
  144. WREG32(DC_HPD1_INT_CONTROL, tmp);
  145. break;
  146. case RADEON_HPD_2:
  147. tmp = RREG32(DC_HPD2_INT_CONTROL);
  148. if (connected)
  149. tmp &= ~DC_HPDx_INT_POLARITY;
  150. else
  151. tmp |= DC_HPDx_INT_POLARITY;
  152. WREG32(DC_HPD2_INT_CONTROL, tmp);
  153. break;
  154. case RADEON_HPD_3:
  155. tmp = RREG32(DC_HPD3_INT_CONTROL);
  156. if (connected)
  157. tmp &= ~DC_HPDx_INT_POLARITY;
  158. else
  159. tmp |= DC_HPDx_INT_POLARITY;
  160. WREG32(DC_HPD3_INT_CONTROL, tmp);
  161. break;
  162. case RADEON_HPD_4:
  163. tmp = RREG32(DC_HPD4_INT_CONTROL);
  164. if (connected)
  165. tmp &= ~DC_HPDx_INT_POLARITY;
  166. else
  167. tmp |= DC_HPDx_INT_POLARITY;
  168. WREG32(DC_HPD4_INT_CONTROL, tmp);
  169. break;
  170. case RADEON_HPD_5:
  171. tmp = RREG32(DC_HPD5_INT_CONTROL);
  172. if (connected)
  173. tmp &= ~DC_HPDx_INT_POLARITY;
  174. else
  175. tmp |= DC_HPDx_INT_POLARITY;
  176. WREG32(DC_HPD5_INT_CONTROL, tmp);
  177. break;
  178. case RADEON_HPD_6:
  179. tmp = RREG32(DC_HPD6_INT_CONTROL);
  180. if (connected)
  181. tmp &= ~DC_HPDx_INT_POLARITY;
  182. else
  183. tmp |= DC_HPDx_INT_POLARITY;
  184. WREG32(DC_HPD6_INT_CONTROL, tmp);
  185. break;
  186. default:
  187. break;
  188. }
  189. }
  190. void evergreen_hpd_init(struct radeon_device *rdev)
  191. {
  192. struct drm_device *dev = rdev->ddev;
  193. struct drm_connector *connector;
  194. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  195. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  196. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  197. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  198. switch (radeon_connector->hpd.hpd) {
  199. case RADEON_HPD_1:
  200. WREG32(DC_HPD1_CONTROL, tmp);
  201. rdev->irq.hpd[0] = true;
  202. break;
  203. case RADEON_HPD_2:
  204. WREG32(DC_HPD2_CONTROL, tmp);
  205. rdev->irq.hpd[1] = true;
  206. break;
  207. case RADEON_HPD_3:
  208. WREG32(DC_HPD3_CONTROL, tmp);
  209. rdev->irq.hpd[2] = true;
  210. break;
  211. case RADEON_HPD_4:
  212. WREG32(DC_HPD4_CONTROL, tmp);
  213. rdev->irq.hpd[3] = true;
  214. break;
  215. case RADEON_HPD_5:
  216. WREG32(DC_HPD5_CONTROL, tmp);
  217. rdev->irq.hpd[4] = true;
  218. break;
  219. case RADEON_HPD_6:
  220. WREG32(DC_HPD6_CONTROL, tmp);
  221. rdev->irq.hpd[5] = true;
  222. break;
  223. default:
  224. break;
  225. }
  226. }
  227. if (rdev->irq.installed)
  228. evergreen_irq_set(rdev);
  229. }
  230. void evergreen_hpd_fini(struct radeon_device *rdev)
  231. {
  232. struct drm_device *dev = rdev->ddev;
  233. struct drm_connector *connector;
  234. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  235. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  236. switch (radeon_connector->hpd.hpd) {
  237. case RADEON_HPD_1:
  238. WREG32(DC_HPD1_CONTROL, 0);
  239. rdev->irq.hpd[0] = false;
  240. break;
  241. case RADEON_HPD_2:
  242. WREG32(DC_HPD2_CONTROL, 0);
  243. rdev->irq.hpd[1] = false;
  244. break;
  245. case RADEON_HPD_3:
  246. WREG32(DC_HPD3_CONTROL, 0);
  247. rdev->irq.hpd[2] = false;
  248. break;
  249. case RADEON_HPD_4:
  250. WREG32(DC_HPD4_CONTROL, 0);
  251. rdev->irq.hpd[3] = false;
  252. break;
  253. case RADEON_HPD_5:
  254. WREG32(DC_HPD5_CONTROL, 0);
  255. rdev->irq.hpd[4] = false;
  256. break;
  257. case RADEON_HPD_6:
  258. WREG32(DC_HPD6_CONTROL, 0);
  259. rdev->irq.hpd[5] = false;
  260. break;
  261. default:
  262. break;
  263. }
  264. }
  265. }
  266. void evergreen_bandwidth_update(struct radeon_device *rdev)
  267. {
  268. /* XXX */
  269. }
  270. static int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  271. {
  272. unsigned i;
  273. u32 tmp;
  274. for (i = 0; i < rdev->usec_timeout; i++) {
  275. /* read MC_STATUS */
  276. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  277. if (!tmp)
  278. return 0;
  279. udelay(1);
  280. }
  281. return -1;
  282. }
  283. /*
  284. * GART
  285. */
  286. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  287. {
  288. unsigned i;
  289. u32 tmp;
  290. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  291. for (i = 0; i < rdev->usec_timeout; i++) {
  292. /* read MC_STATUS */
  293. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  294. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  295. if (tmp == 2) {
  296. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  297. return;
  298. }
  299. if (tmp) {
  300. return;
  301. }
  302. udelay(1);
  303. }
  304. }
  305. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  306. {
  307. u32 tmp;
  308. int r;
  309. if (rdev->gart.table.vram.robj == NULL) {
  310. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  311. return -EINVAL;
  312. }
  313. r = radeon_gart_table_vram_pin(rdev);
  314. if (r)
  315. return r;
  316. radeon_gart_restore(rdev);
  317. /* Setup L2 cache */
  318. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  319. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  320. EFFECTIVE_L2_QUEUE_SIZE(7));
  321. WREG32(VM_L2_CNTL2, 0);
  322. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  323. /* Setup TLB control */
  324. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  325. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  326. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  327. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  328. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  329. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  330. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  331. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  332. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  333. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  334. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  335. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  336. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  337. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  338. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  339. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  340. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  341. (u32)(rdev->dummy_page.addr >> 12));
  342. WREG32(VM_CONTEXT1_CNTL, 0);
  343. evergreen_pcie_gart_tlb_flush(rdev);
  344. rdev->gart.ready = true;
  345. return 0;
  346. }
  347. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  348. {
  349. u32 tmp;
  350. int r;
  351. /* Disable all tables */
  352. WREG32(VM_CONTEXT0_CNTL, 0);
  353. WREG32(VM_CONTEXT1_CNTL, 0);
  354. /* Setup L2 cache */
  355. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  356. EFFECTIVE_L2_QUEUE_SIZE(7));
  357. WREG32(VM_L2_CNTL2, 0);
  358. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  359. /* Setup TLB control */
  360. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  361. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  362. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  363. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  364. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  365. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  366. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  367. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  368. if (rdev->gart.table.vram.robj) {
  369. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  370. if (likely(r == 0)) {
  371. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  372. radeon_bo_unpin(rdev->gart.table.vram.robj);
  373. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  374. }
  375. }
  376. }
  377. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  378. {
  379. evergreen_pcie_gart_disable(rdev);
  380. radeon_gart_table_vram_free(rdev);
  381. radeon_gart_fini(rdev);
  382. }
  383. void evergreen_agp_enable(struct radeon_device *rdev)
  384. {
  385. u32 tmp;
  386. /* Setup L2 cache */
  387. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  388. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  389. EFFECTIVE_L2_QUEUE_SIZE(7));
  390. WREG32(VM_L2_CNTL2, 0);
  391. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  392. /* Setup TLB control */
  393. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  394. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  395. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  396. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  397. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  398. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  399. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  400. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  401. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  402. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  403. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  404. WREG32(VM_CONTEXT0_CNTL, 0);
  405. WREG32(VM_CONTEXT1_CNTL, 0);
  406. }
  407. static void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  408. {
  409. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  410. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  411. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  412. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  413. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  414. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  415. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  416. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  417. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  418. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  419. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  420. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  421. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  422. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  423. /* Stop all video */
  424. WREG32(VGA_RENDER_CONTROL, 0);
  425. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  426. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  427. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  428. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  429. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  430. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  431. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  432. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  433. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  434. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  435. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  436. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  437. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  438. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  439. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  440. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  441. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  442. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  443. WREG32(D1VGA_CONTROL, 0);
  444. WREG32(D2VGA_CONTROL, 0);
  445. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  446. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  447. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  448. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  449. }
  450. static void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  451. {
  452. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  453. upper_32_bits(rdev->mc.vram_start));
  454. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  455. upper_32_bits(rdev->mc.vram_start));
  456. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  457. (u32)rdev->mc.vram_start);
  458. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  459. (u32)rdev->mc.vram_start);
  460. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  461. upper_32_bits(rdev->mc.vram_start));
  462. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  463. upper_32_bits(rdev->mc.vram_start));
  464. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  465. (u32)rdev->mc.vram_start);
  466. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  467. (u32)rdev->mc.vram_start);
  468. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  469. upper_32_bits(rdev->mc.vram_start));
  470. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  471. upper_32_bits(rdev->mc.vram_start));
  472. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  473. (u32)rdev->mc.vram_start);
  474. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  475. (u32)rdev->mc.vram_start);
  476. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  477. upper_32_bits(rdev->mc.vram_start));
  478. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  479. upper_32_bits(rdev->mc.vram_start));
  480. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  481. (u32)rdev->mc.vram_start);
  482. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  483. (u32)rdev->mc.vram_start);
  484. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  485. upper_32_bits(rdev->mc.vram_start));
  486. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  487. upper_32_bits(rdev->mc.vram_start));
  488. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  489. (u32)rdev->mc.vram_start);
  490. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  491. (u32)rdev->mc.vram_start);
  492. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  493. upper_32_bits(rdev->mc.vram_start));
  494. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  495. upper_32_bits(rdev->mc.vram_start));
  496. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  497. (u32)rdev->mc.vram_start);
  498. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  499. (u32)rdev->mc.vram_start);
  500. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  501. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  502. /* Unlock host access */
  503. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  504. mdelay(1);
  505. /* Restore video state */
  506. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  507. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  508. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  509. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  510. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  511. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  512. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  513. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  514. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  515. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  516. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  517. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  518. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  519. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  520. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  521. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  522. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  523. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  524. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  525. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  526. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  527. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  528. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  529. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  530. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  531. }
  532. static void evergreen_mc_program(struct radeon_device *rdev)
  533. {
  534. struct evergreen_mc_save save;
  535. u32 tmp;
  536. int i, j;
  537. /* Initialize HDP */
  538. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  539. WREG32((0x2c14 + j), 0x00000000);
  540. WREG32((0x2c18 + j), 0x00000000);
  541. WREG32((0x2c1c + j), 0x00000000);
  542. WREG32((0x2c20 + j), 0x00000000);
  543. WREG32((0x2c24 + j), 0x00000000);
  544. }
  545. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  546. evergreen_mc_stop(rdev, &save);
  547. if (evergreen_mc_wait_for_idle(rdev)) {
  548. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  549. }
  550. /* Lockout access through VGA aperture*/
  551. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  552. /* Update configuration */
  553. if (rdev->flags & RADEON_IS_AGP) {
  554. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  555. /* VRAM before AGP */
  556. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  557. rdev->mc.vram_start >> 12);
  558. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  559. rdev->mc.gtt_end >> 12);
  560. } else {
  561. /* VRAM after AGP */
  562. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  563. rdev->mc.gtt_start >> 12);
  564. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  565. rdev->mc.vram_end >> 12);
  566. }
  567. } else {
  568. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  569. rdev->mc.vram_start >> 12);
  570. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  571. rdev->mc.vram_end >> 12);
  572. }
  573. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  574. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  575. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  576. WREG32(MC_VM_FB_LOCATION, tmp);
  577. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  578. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  579. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  580. if (rdev->flags & RADEON_IS_AGP) {
  581. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  582. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  583. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  584. } else {
  585. WREG32(MC_VM_AGP_BASE, 0);
  586. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  587. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  588. }
  589. if (evergreen_mc_wait_for_idle(rdev)) {
  590. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  591. }
  592. evergreen_mc_resume(rdev, &save);
  593. /* we need to own VRAM, so turn off the VGA renderer here
  594. * to stop it overwriting our objects */
  595. rv515_vga_render_disable(rdev);
  596. }
  597. /*
  598. * CP.
  599. */
  600. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  601. {
  602. const __be32 *fw_data;
  603. int i;
  604. if (!rdev->me_fw || !rdev->pfp_fw)
  605. return -EINVAL;
  606. r700_cp_stop(rdev);
  607. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  608. fw_data = (const __be32 *)rdev->pfp_fw->data;
  609. WREG32(CP_PFP_UCODE_ADDR, 0);
  610. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  611. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  612. WREG32(CP_PFP_UCODE_ADDR, 0);
  613. fw_data = (const __be32 *)rdev->me_fw->data;
  614. WREG32(CP_ME_RAM_WADDR, 0);
  615. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  616. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  617. WREG32(CP_PFP_UCODE_ADDR, 0);
  618. WREG32(CP_ME_RAM_WADDR, 0);
  619. WREG32(CP_ME_RAM_RADDR, 0);
  620. return 0;
  621. }
  622. int evergreen_cp_resume(struct radeon_device *rdev)
  623. {
  624. u32 tmp;
  625. u32 rb_bufsz;
  626. int r;
  627. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  628. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  629. SOFT_RESET_PA |
  630. SOFT_RESET_SH |
  631. SOFT_RESET_VGT |
  632. SOFT_RESET_SX));
  633. RREG32(GRBM_SOFT_RESET);
  634. mdelay(15);
  635. WREG32(GRBM_SOFT_RESET, 0);
  636. RREG32(GRBM_SOFT_RESET);
  637. /* Set ring buffer size */
  638. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  639. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  640. #ifdef __BIG_ENDIAN
  641. tmp |= BUF_SWAP_32BIT;
  642. #endif
  643. WREG32(CP_RB_CNTL, tmp);
  644. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  645. /* Set the write pointer delay */
  646. WREG32(CP_RB_WPTR_DELAY, 0);
  647. /* Initialize the ring buffer's read and write pointers */
  648. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  649. WREG32(CP_RB_RPTR_WR, 0);
  650. WREG32(CP_RB_WPTR, 0);
  651. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  652. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  653. mdelay(1);
  654. WREG32(CP_RB_CNTL, tmp);
  655. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  656. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  657. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  658. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  659. r600_cp_start(rdev);
  660. rdev->cp.ready = true;
  661. r = radeon_ring_test(rdev);
  662. if (r) {
  663. rdev->cp.ready = false;
  664. return r;
  665. }
  666. return 0;
  667. }
  668. /*
  669. * Core functions
  670. */
  671. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  672. u32 num_tile_pipes,
  673. u32 num_backends,
  674. u32 backend_disable_mask)
  675. {
  676. u32 backend_map = 0;
  677. u32 enabled_backends_mask = 0;
  678. u32 enabled_backends_count = 0;
  679. u32 cur_pipe;
  680. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  681. u32 cur_backend = 0;
  682. u32 i;
  683. bool force_no_swizzle;
  684. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  685. num_tile_pipes = EVERGREEN_MAX_PIPES;
  686. if (num_tile_pipes < 1)
  687. num_tile_pipes = 1;
  688. if (num_backends > EVERGREEN_MAX_BACKENDS)
  689. num_backends = EVERGREEN_MAX_BACKENDS;
  690. if (num_backends < 1)
  691. num_backends = 1;
  692. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  693. if (((backend_disable_mask >> i) & 1) == 0) {
  694. enabled_backends_mask |= (1 << i);
  695. ++enabled_backends_count;
  696. }
  697. if (enabled_backends_count == num_backends)
  698. break;
  699. }
  700. if (enabled_backends_count == 0) {
  701. enabled_backends_mask = 1;
  702. enabled_backends_count = 1;
  703. }
  704. if (enabled_backends_count != num_backends)
  705. num_backends = enabled_backends_count;
  706. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  707. switch (rdev->family) {
  708. case CHIP_CEDAR:
  709. case CHIP_REDWOOD:
  710. force_no_swizzle = false;
  711. break;
  712. case CHIP_CYPRESS:
  713. case CHIP_HEMLOCK:
  714. case CHIP_JUNIPER:
  715. default:
  716. force_no_swizzle = true;
  717. break;
  718. }
  719. if (force_no_swizzle) {
  720. bool last_backend_enabled = false;
  721. force_no_swizzle = false;
  722. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  723. if (((enabled_backends_mask >> i) & 1) == 1) {
  724. if (last_backend_enabled)
  725. force_no_swizzle = true;
  726. last_backend_enabled = true;
  727. } else
  728. last_backend_enabled = false;
  729. }
  730. }
  731. switch (num_tile_pipes) {
  732. case 1:
  733. case 3:
  734. case 5:
  735. case 7:
  736. DRM_ERROR("odd number of pipes!\n");
  737. break;
  738. case 2:
  739. swizzle_pipe[0] = 0;
  740. swizzle_pipe[1] = 1;
  741. break;
  742. case 4:
  743. if (force_no_swizzle) {
  744. swizzle_pipe[0] = 0;
  745. swizzle_pipe[1] = 1;
  746. swizzle_pipe[2] = 2;
  747. swizzle_pipe[3] = 3;
  748. } else {
  749. swizzle_pipe[0] = 0;
  750. swizzle_pipe[1] = 2;
  751. swizzle_pipe[2] = 1;
  752. swizzle_pipe[3] = 3;
  753. }
  754. break;
  755. case 6:
  756. if (force_no_swizzle) {
  757. swizzle_pipe[0] = 0;
  758. swizzle_pipe[1] = 1;
  759. swizzle_pipe[2] = 2;
  760. swizzle_pipe[3] = 3;
  761. swizzle_pipe[4] = 4;
  762. swizzle_pipe[5] = 5;
  763. } else {
  764. swizzle_pipe[0] = 0;
  765. swizzle_pipe[1] = 2;
  766. swizzle_pipe[2] = 4;
  767. swizzle_pipe[3] = 1;
  768. swizzle_pipe[4] = 3;
  769. swizzle_pipe[5] = 5;
  770. }
  771. break;
  772. case 8:
  773. if (force_no_swizzle) {
  774. swizzle_pipe[0] = 0;
  775. swizzle_pipe[1] = 1;
  776. swizzle_pipe[2] = 2;
  777. swizzle_pipe[3] = 3;
  778. swizzle_pipe[4] = 4;
  779. swizzle_pipe[5] = 5;
  780. swizzle_pipe[6] = 6;
  781. swizzle_pipe[7] = 7;
  782. } else {
  783. swizzle_pipe[0] = 0;
  784. swizzle_pipe[1] = 2;
  785. swizzle_pipe[2] = 4;
  786. swizzle_pipe[3] = 6;
  787. swizzle_pipe[4] = 1;
  788. swizzle_pipe[5] = 3;
  789. swizzle_pipe[6] = 5;
  790. swizzle_pipe[7] = 7;
  791. }
  792. break;
  793. }
  794. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  795. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  796. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  797. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  798. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  799. }
  800. return backend_map;
  801. }
  802. static void evergreen_gpu_init(struct radeon_device *rdev)
  803. {
  804. u32 cc_rb_backend_disable = 0;
  805. u32 cc_gc_shader_pipe_config;
  806. u32 gb_addr_config = 0;
  807. u32 mc_shared_chmap, mc_arb_ramcfg;
  808. u32 gb_backend_map;
  809. u32 grbm_gfx_index;
  810. u32 sx_debug_1;
  811. u32 smx_dc_ctl0;
  812. u32 sq_config;
  813. u32 sq_lds_resource_mgmt;
  814. u32 sq_gpr_resource_mgmt_1;
  815. u32 sq_gpr_resource_mgmt_2;
  816. u32 sq_gpr_resource_mgmt_3;
  817. u32 sq_thread_resource_mgmt;
  818. u32 sq_thread_resource_mgmt_2;
  819. u32 sq_stack_resource_mgmt_1;
  820. u32 sq_stack_resource_mgmt_2;
  821. u32 sq_stack_resource_mgmt_3;
  822. u32 vgt_cache_invalidation;
  823. u32 hdp_host_path_cntl;
  824. int i, j, num_shader_engines, ps_thread_count;
  825. switch (rdev->family) {
  826. case CHIP_CYPRESS:
  827. case CHIP_HEMLOCK:
  828. rdev->config.evergreen.num_ses = 2;
  829. rdev->config.evergreen.max_pipes = 4;
  830. rdev->config.evergreen.max_tile_pipes = 8;
  831. rdev->config.evergreen.max_simds = 10;
  832. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  833. rdev->config.evergreen.max_gprs = 256;
  834. rdev->config.evergreen.max_threads = 248;
  835. rdev->config.evergreen.max_gs_threads = 32;
  836. rdev->config.evergreen.max_stack_entries = 512;
  837. rdev->config.evergreen.sx_num_of_sets = 4;
  838. rdev->config.evergreen.sx_max_export_size = 256;
  839. rdev->config.evergreen.sx_max_export_pos_size = 64;
  840. rdev->config.evergreen.sx_max_export_smx_size = 192;
  841. rdev->config.evergreen.max_hw_contexts = 8;
  842. rdev->config.evergreen.sq_num_cf_insts = 2;
  843. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  844. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  845. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  846. break;
  847. case CHIP_JUNIPER:
  848. rdev->config.evergreen.num_ses = 1;
  849. rdev->config.evergreen.max_pipes = 4;
  850. rdev->config.evergreen.max_tile_pipes = 4;
  851. rdev->config.evergreen.max_simds = 10;
  852. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  853. rdev->config.evergreen.max_gprs = 256;
  854. rdev->config.evergreen.max_threads = 248;
  855. rdev->config.evergreen.max_gs_threads = 32;
  856. rdev->config.evergreen.max_stack_entries = 512;
  857. rdev->config.evergreen.sx_num_of_sets = 4;
  858. rdev->config.evergreen.sx_max_export_size = 256;
  859. rdev->config.evergreen.sx_max_export_pos_size = 64;
  860. rdev->config.evergreen.sx_max_export_smx_size = 192;
  861. rdev->config.evergreen.max_hw_contexts = 8;
  862. rdev->config.evergreen.sq_num_cf_insts = 2;
  863. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  864. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  865. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  866. break;
  867. case CHIP_REDWOOD:
  868. rdev->config.evergreen.num_ses = 1;
  869. rdev->config.evergreen.max_pipes = 4;
  870. rdev->config.evergreen.max_tile_pipes = 4;
  871. rdev->config.evergreen.max_simds = 5;
  872. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  873. rdev->config.evergreen.max_gprs = 256;
  874. rdev->config.evergreen.max_threads = 248;
  875. rdev->config.evergreen.max_gs_threads = 32;
  876. rdev->config.evergreen.max_stack_entries = 256;
  877. rdev->config.evergreen.sx_num_of_sets = 4;
  878. rdev->config.evergreen.sx_max_export_size = 256;
  879. rdev->config.evergreen.sx_max_export_pos_size = 64;
  880. rdev->config.evergreen.sx_max_export_smx_size = 192;
  881. rdev->config.evergreen.max_hw_contexts = 8;
  882. rdev->config.evergreen.sq_num_cf_insts = 2;
  883. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  884. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  885. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  886. break;
  887. case CHIP_CEDAR:
  888. default:
  889. rdev->config.evergreen.num_ses = 1;
  890. rdev->config.evergreen.max_pipes = 2;
  891. rdev->config.evergreen.max_tile_pipes = 2;
  892. rdev->config.evergreen.max_simds = 2;
  893. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  894. rdev->config.evergreen.max_gprs = 256;
  895. rdev->config.evergreen.max_threads = 192;
  896. rdev->config.evergreen.max_gs_threads = 16;
  897. rdev->config.evergreen.max_stack_entries = 256;
  898. rdev->config.evergreen.sx_num_of_sets = 4;
  899. rdev->config.evergreen.sx_max_export_size = 128;
  900. rdev->config.evergreen.sx_max_export_pos_size = 32;
  901. rdev->config.evergreen.sx_max_export_smx_size = 96;
  902. rdev->config.evergreen.max_hw_contexts = 4;
  903. rdev->config.evergreen.sq_num_cf_insts = 1;
  904. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  905. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  906. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  907. break;
  908. }
  909. /* Initialize HDP */
  910. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  911. WREG32((0x2c14 + j), 0x00000000);
  912. WREG32((0x2c18 + j), 0x00000000);
  913. WREG32((0x2c1c + j), 0x00000000);
  914. WREG32((0x2c20 + j), 0x00000000);
  915. WREG32((0x2c24 + j), 0x00000000);
  916. }
  917. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  918. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  919. cc_gc_shader_pipe_config |=
  920. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  921. & EVERGREEN_MAX_PIPES_MASK);
  922. cc_gc_shader_pipe_config |=
  923. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  924. & EVERGREEN_MAX_SIMDS_MASK);
  925. cc_rb_backend_disable =
  926. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  927. & EVERGREEN_MAX_BACKENDS_MASK);
  928. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  929. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  930. switch (rdev->config.evergreen.max_tile_pipes) {
  931. case 1:
  932. default:
  933. gb_addr_config |= NUM_PIPES(0);
  934. break;
  935. case 2:
  936. gb_addr_config |= NUM_PIPES(1);
  937. break;
  938. case 4:
  939. gb_addr_config |= NUM_PIPES(2);
  940. break;
  941. case 8:
  942. gb_addr_config |= NUM_PIPES(3);
  943. break;
  944. }
  945. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  946. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  947. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  948. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  949. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  950. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  951. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  952. gb_addr_config |= ROW_SIZE(2);
  953. else
  954. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  955. if (rdev->ddev->pdev->device == 0x689e) {
  956. u32 efuse_straps_4;
  957. u32 efuse_straps_3;
  958. u8 efuse_box_bit_131_124;
  959. WREG32(RCU_IND_INDEX, 0x204);
  960. efuse_straps_4 = RREG32(RCU_IND_DATA);
  961. WREG32(RCU_IND_INDEX, 0x203);
  962. efuse_straps_3 = RREG32(RCU_IND_DATA);
  963. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  964. switch(efuse_box_bit_131_124) {
  965. case 0x00:
  966. gb_backend_map = 0x76543210;
  967. break;
  968. case 0x55:
  969. gb_backend_map = 0x77553311;
  970. break;
  971. case 0x56:
  972. gb_backend_map = 0x77553300;
  973. break;
  974. case 0x59:
  975. gb_backend_map = 0x77552211;
  976. break;
  977. case 0x66:
  978. gb_backend_map = 0x77443300;
  979. break;
  980. case 0x99:
  981. gb_backend_map = 0x66552211;
  982. break;
  983. case 0x5a:
  984. gb_backend_map = 0x77552200;
  985. break;
  986. case 0xaa:
  987. gb_backend_map = 0x66442200;
  988. break;
  989. case 0x95:
  990. gb_backend_map = 0x66553311;
  991. break;
  992. default:
  993. DRM_ERROR("bad backend map, using default\n");
  994. gb_backend_map =
  995. evergreen_get_tile_pipe_to_backend_map(rdev,
  996. rdev->config.evergreen.max_tile_pipes,
  997. rdev->config.evergreen.max_backends,
  998. ((EVERGREEN_MAX_BACKENDS_MASK <<
  999. rdev->config.evergreen.max_backends) &
  1000. EVERGREEN_MAX_BACKENDS_MASK));
  1001. break;
  1002. }
  1003. } else if (rdev->ddev->pdev->device == 0x68b9) {
  1004. u32 efuse_straps_3;
  1005. u8 efuse_box_bit_127_124;
  1006. WREG32(RCU_IND_INDEX, 0x203);
  1007. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1008. efuse_box_bit_127_124 = (u8)(efuse_straps_3 & 0xF0000000) >> 28;
  1009. switch(efuse_box_bit_127_124) {
  1010. case 0x0:
  1011. gb_backend_map = 0x00003210;
  1012. break;
  1013. case 0x5:
  1014. case 0x6:
  1015. case 0x9:
  1016. case 0xa:
  1017. gb_backend_map = 0x00003311;
  1018. break;
  1019. default:
  1020. DRM_ERROR("bad backend map, using default\n");
  1021. gb_backend_map =
  1022. evergreen_get_tile_pipe_to_backend_map(rdev,
  1023. rdev->config.evergreen.max_tile_pipes,
  1024. rdev->config.evergreen.max_backends,
  1025. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1026. rdev->config.evergreen.max_backends) &
  1027. EVERGREEN_MAX_BACKENDS_MASK));
  1028. break;
  1029. }
  1030. } else
  1031. gb_backend_map =
  1032. evergreen_get_tile_pipe_to_backend_map(rdev,
  1033. rdev->config.evergreen.max_tile_pipes,
  1034. rdev->config.evergreen.max_backends,
  1035. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1036. rdev->config.evergreen.max_backends) &
  1037. EVERGREEN_MAX_BACKENDS_MASK));
  1038. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1039. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1040. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1041. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1042. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1043. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1044. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1045. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1046. u32 sp = cc_gc_shader_pipe_config;
  1047. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1048. if (i == num_shader_engines) {
  1049. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1050. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1051. }
  1052. WREG32(GRBM_GFX_INDEX, gfx);
  1053. WREG32(RLC_GFX_INDEX, gfx);
  1054. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1055. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1056. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1057. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1058. }
  1059. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1060. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1061. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1062. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1063. WREG32(CGTS_TCC_DISABLE, 0);
  1064. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1065. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1066. /* set HW defaults for 3D engine */
  1067. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1068. ROQ_IB2_START(0x2b)));
  1069. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1070. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1071. SYNC_GRADIENT |
  1072. SYNC_WALKER |
  1073. SYNC_ALIGNER));
  1074. sx_debug_1 = RREG32(SX_DEBUG_1);
  1075. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1076. WREG32(SX_DEBUG_1, sx_debug_1);
  1077. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1078. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1079. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1080. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1081. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1082. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1083. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1084. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1085. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1086. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1087. WREG32(VGT_NUM_INSTANCES, 1);
  1088. WREG32(SPI_CONFIG_CNTL, 0);
  1089. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1090. WREG32(CP_PERFMON_CNTL, 0);
  1091. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1092. FETCH_FIFO_HIWATER(0x4) |
  1093. DONE_FIFO_HIWATER(0xe0) |
  1094. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1095. sq_config = RREG32(SQ_CONFIG);
  1096. sq_config &= ~(PS_PRIO(3) |
  1097. VS_PRIO(3) |
  1098. GS_PRIO(3) |
  1099. ES_PRIO(3));
  1100. sq_config |= (VC_ENABLE |
  1101. EXPORT_SRC_C |
  1102. PS_PRIO(0) |
  1103. VS_PRIO(1) |
  1104. GS_PRIO(2) |
  1105. ES_PRIO(3));
  1106. if (rdev->family == CHIP_CEDAR)
  1107. /* no vertex cache */
  1108. sq_config &= ~VC_ENABLE;
  1109. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1110. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1111. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1112. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1113. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1114. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1115. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1116. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1117. if (rdev->family == CHIP_CEDAR)
  1118. ps_thread_count = 96;
  1119. else
  1120. ps_thread_count = 128;
  1121. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1122. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1123. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1124. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1125. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1126. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1127. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1128. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1129. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1130. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1131. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1132. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1133. WREG32(SQ_CONFIG, sq_config);
  1134. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1135. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1136. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1137. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1138. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1139. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1140. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1141. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1142. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1143. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1144. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1145. FORCE_EOV_MAX_REZ_CNT(255)));
  1146. if (rdev->family == CHIP_CEDAR)
  1147. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1148. else
  1149. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1150. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1151. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1152. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1153. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1154. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  1155. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  1156. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1157. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1158. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1159. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1160. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1161. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1162. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1163. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1164. /* clear render buffer base addresses */
  1165. WREG32(CB_COLOR0_BASE, 0);
  1166. WREG32(CB_COLOR1_BASE, 0);
  1167. WREG32(CB_COLOR2_BASE, 0);
  1168. WREG32(CB_COLOR3_BASE, 0);
  1169. WREG32(CB_COLOR4_BASE, 0);
  1170. WREG32(CB_COLOR5_BASE, 0);
  1171. WREG32(CB_COLOR6_BASE, 0);
  1172. WREG32(CB_COLOR7_BASE, 0);
  1173. WREG32(CB_COLOR8_BASE, 0);
  1174. WREG32(CB_COLOR9_BASE, 0);
  1175. WREG32(CB_COLOR10_BASE, 0);
  1176. WREG32(CB_COLOR11_BASE, 0);
  1177. /* set the shader const cache sizes to 0 */
  1178. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  1179. WREG32(i, 0);
  1180. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  1181. WREG32(i, 0);
  1182. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1183. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1184. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1185. udelay(50);
  1186. }
  1187. int evergreen_mc_init(struct radeon_device *rdev)
  1188. {
  1189. u32 tmp;
  1190. int chansize, numchan;
  1191. /* Get VRAM informations */
  1192. rdev->mc.vram_is_ddr = true;
  1193. tmp = RREG32(MC_ARB_RAMCFG);
  1194. if (tmp & CHANSIZE_OVERRIDE) {
  1195. chansize = 16;
  1196. } else if (tmp & CHANSIZE_MASK) {
  1197. chansize = 64;
  1198. } else {
  1199. chansize = 32;
  1200. }
  1201. tmp = RREG32(MC_SHARED_CHMAP);
  1202. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1203. case 0:
  1204. default:
  1205. numchan = 1;
  1206. break;
  1207. case 1:
  1208. numchan = 2;
  1209. break;
  1210. case 2:
  1211. numchan = 4;
  1212. break;
  1213. case 3:
  1214. numchan = 8;
  1215. break;
  1216. }
  1217. rdev->mc.vram_width = numchan * chansize;
  1218. /* Could aper size report 0 ? */
  1219. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1220. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1221. /* Setup GPU memory space */
  1222. /* size in MB on evergreen */
  1223. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1224. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1225. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1226. r600_vram_gtt_location(rdev, &rdev->mc);
  1227. radeon_update_bandwidth_info(rdev);
  1228. return 0;
  1229. }
  1230. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  1231. {
  1232. /* FIXME: implement for evergreen */
  1233. return false;
  1234. }
  1235. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  1236. {
  1237. struct evergreen_mc_save save;
  1238. u32 srbm_reset = 0;
  1239. u32 grbm_reset = 0;
  1240. dev_info(rdev->dev, "GPU softreset \n");
  1241. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1242. RREG32(GRBM_STATUS));
  1243. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1244. RREG32(GRBM_STATUS_SE0));
  1245. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1246. RREG32(GRBM_STATUS_SE1));
  1247. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1248. RREG32(SRBM_STATUS));
  1249. evergreen_mc_stop(rdev, &save);
  1250. if (evergreen_mc_wait_for_idle(rdev)) {
  1251. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1252. }
  1253. /* Disable CP parsing/prefetching */
  1254. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1255. /* reset all the gfx blocks */
  1256. grbm_reset = (SOFT_RESET_CP |
  1257. SOFT_RESET_CB |
  1258. SOFT_RESET_DB |
  1259. SOFT_RESET_PA |
  1260. SOFT_RESET_SC |
  1261. SOFT_RESET_SPI |
  1262. SOFT_RESET_SH |
  1263. SOFT_RESET_SX |
  1264. SOFT_RESET_TC |
  1265. SOFT_RESET_TA |
  1266. SOFT_RESET_VC |
  1267. SOFT_RESET_VGT);
  1268. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1269. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1270. (void)RREG32(GRBM_SOFT_RESET);
  1271. udelay(50);
  1272. WREG32(GRBM_SOFT_RESET, 0);
  1273. (void)RREG32(GRBM_SOFT_RESET);
  1274. /* reset all the system blocks */
  1275. srbm_reset = SRBM_SOFT_RESET_ALL_MASK;
  1276. dev_info(rdev->dev, " SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  1277. WREG32(SRBM_SOFT_RESET, srbm_reset);
  1278. (void)RREG32(SRBM_SOFT_RESET);
  1279. udelay(50);
  1280. WREG32(SRBM_SOFT_RESET, 0);
  1281. (void)RREG32(SRBM_SOFT_RESET);
  1282. /* Wait a little for things to settle down */
  1283. udelay(50);
  1284. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1285. RREG32(GRBM_STATUS));
  1286. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1287. RREG32(GRBM_STATUS_SE0));
  1288. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1289. RREG32(GRBM_STATUS_SE1));
  1290. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1291. RREG32(SRBM_STATUS));
  1292. /* After reset we need to reinit the asic as GPU often endup in an
  1293. * incoherent state.
  1294. */
  1295. atom_asic_init(rdev->mode_info.atom_context);
  1296. evergreen_mc_resume(rdev, &save);
  1297. return 0;
  1298. }
  1299. int evergreen_asic_reset(struct radeon_device *rdev)
  1300. {
  1301. return evergreen_gpu_soft_reset(rdev);
  1302. }
  1303. /* Interrupts */
  1304. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  1305. {
  1306. switch (crtc) {
  1307. case 0:
  1308. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  1309. case 1:
  1310. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  1311. case 2:
  1312. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  1313. case 3:
  1314. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  1315. case 4:
  1316. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  1317. case 5:
  1318. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1319. default:
  1320. return 0;
  1321. }
  1322. }
  1323. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  1324. {
  1325. u32 tmp;
  1326. WREG32(CP_INT_CNTL, 0);
  1327. WREG32(GRBM_INT_CNTL, 0);
  1328. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1329. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1330. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1331. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1332. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1333. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1334. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1335. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1336. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1337. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1338. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1339. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1340. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  1341. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  1342. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1343. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1344. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1345. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1346. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1347. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1348. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1349. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1350. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1351. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1352. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1353. WREG32(DC_HPD6_INT_CONTROL, tmp);
  1354. }
  1355. int evergreen_irq_set(struct radeon_device *rdev)
  1356. {
  1357. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  1358. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  1359. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  1360. u32 grbm_int_cntl = 0;
  1361. if (!rdev->irq.installed) {
  1362. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  1363. return -EINVAL;
  1364. }
  1365. /* don't enable anything if the ih is disabled */
  1366. if (!rdev->ih.enabled) {
  1367. r600_disable_interrupts(rdev);
  1368. /* force the active interrupt state to all disabled */
  1369. evergreen_disable_interrupt_state(rdev);
  1370. return 0;
  1371. }
  1372. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1373. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1374. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1375. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1376. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1377. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1378. if (rdev->irq.sw_int) {
  1379. DRM_DEBUG("evergreen_irq_set: sw int\n");
  1380. cp_int_cntl |= RB_INT_ENABLE;
  1381. }
  1382. if (rdev->irq.crtc_vblank_int[0]) {
  1383. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  1384. crtc1 |= VBLANK_INT_MASK;
  1385. }
  1386. if (rdev->irq.crtc_vblank_int[1]) {
  1387. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  1388. crtc2 |= VBLANK_INT_MASK;
  1389. }
  1390. if (rdev->irq.crtc_vblank_int[2]) {
  1391. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  1392. crtc3 |= VBLANK_INT_MASK;
  1393. }
  1394. if (rdev->irq.crtc_vblank_int[3]) {
  1395. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  1396. crtc4 |= VBLANK_INT_MASK;
  1397. }
  1398. if (rdev->irq.crtc_vblank_int[4]) {
  1399. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  1400. crtc5 |= VBLANK_INT_MASK;
  1401. }
  1402. if (rdev->irq.crtc_vblank_int[5]) {
  1403. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  1404. crtc6 |= VBLANK_INT_MASK;
  1405. }
  1406. if (rdev->irq.hpd[0]) {
  1407. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  1408. hpd1 |= DC_HPDx_INT_EN;
  1409. }
  1410. if (rdev->irq.hpd[1]) {
  1411. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  1412. hpd2 |= DC_HPDx_INT_EN;
  1413. }
  1414. if (rdev->irq.hpd[2]) {
  1415. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  1416. hpd3 |= DC_HPDx_INT_EN;
  1417. }
  1418. if (rdev->irq.hpd[3]) {
  1419. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  1420. hpd4 |= DC_HPDx_INT_EN;
  1421. }
  1422. if (rdev->irq.hpd[4]) {
  1423. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  1424. hpd5 |= DC_HPDx_INT_EN;
  1425. }
  1426. if (rdev->irq.hpd[5]) {
  1427. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  1428. hpd6 |= DC_HPDx_INT_EN;
  1429. }
  1430. if (rdev->irq.gui_idle) {
  1431. DRM_DEBUG("gui idle\n");
  1432. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  1433. }
  1434. WREG32(CP_INT_CNTL, cp_int_cntl);
  1435. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  1436. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  1437. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  1438. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  1439. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  1440. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  1441. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  1442. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  1443. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  1444. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  1445. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  1446. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  1447. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  1448. return 0;
  1449. }
  1450. static inline void evergreen_irq_ack(struct radeon_device *rdev,
  1451. u32 *disp_int,
  1452. u32 *disp_int_cont,
  1453. u32 *disp_int_cont2,
  1454. u32 *disp_int_cont3,
  1455. u32 *disp_int_cont4,
  1456. u32 *disp_int_cont5)
  1457. {
  1458. u32 tmp;
  1459. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  1460. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  1461. *disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  1462. *disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  1463. *disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  1464. *disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  1465. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  1466. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  1467. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  1468. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  1469. if (*disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  1470. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  1471. if (*disp_int_cont & LB_D2_VLINE_INTERRUPT)
  1472. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  1473. if (*disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  1474. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  1475. if (*disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  1476. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  1477. if (*disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  1478. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  1479. if (*disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  1480. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  1481. if (*disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  1482. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  1483. if (*disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  1484. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  1485. if (*disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  1486. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  1487. if (*disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  1488. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  1489. if (*disp_int & DC_HPD1_INTERRUPT) {
  1490. tmp = RREG32(DC_HPD1_INT_CONTROL);
  1491. tmp |= DC_HPDx_INT_ACK;
  1492. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1493. }
  1494. if (*disp_int_cont & DC_HPD2_INTERRUPT) {
  1495. tmp = RREG32(DC_HPD2_INT_CONTROL);
  1496. tmp |= DC_HPDx_INT_ACK;
  1497. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1498. }
  1499. if (*disp_int_cont2 & DC_HPD3_INTERRUPT) {
  1500. tmp = RREG32(DC_HPD3_INT_CONTROL);
  1501. tmp |= DC_HPDx_INT_ACK;
  1502. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1503. }
  1504. if (*disp_int_cont3 & DC_HPD4_INTERRUPT) {
  1505. tmp = RREG32(DC_HPD4_INT_CONTROL);
  1506. tmp |= DC_HPDx_INT_ACK;
  1507. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1508. }
  1509. if (*disp_int_cont4 & DC_HPD5_INTERRUPT) {
  1510. tmp = RREG32(DC_HPD5_INT_CONTROL);
  1511. tmp |= DC_HPDx_INT_ACK;
  1512. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1513. }
  1514. if (*disp_int_cont5 & DC_HPD6_INTERRUPT) {
  1515. tmp = RREG32(DC_HPD5_INT_CONTROL);
  1516. tmp |= DC_HPDx_INT_ACK;
  1517. WREG32(DC_HPD6_INT_CONTROL, tmp);
  1518. }
  1519. }
  1520. void evergreen_irq_disable(struct radeon_device *rdev)
  1521. {
  1522. u32 disp_int, disp_int_cont, disp_int_cont2;
  1523. u32 disp_int_cont3, disp_int_cont4, disp_int_cont5;
  1524. r600_disable_interrupts(rdev);
  1525. /* Wait and acknowledge irq */
  1526. mdelay(1);
  1527. evergreen_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2,
  1528. &disp_int_cont3, &disp_int_cont4, &disp_int_cont5);
  1529. evergreen_disable_interrupt_state(rdev);
  1530. }
  1531. static void evergreen_irq_suspend(struct radeon_device *rdev)
  1532. {
  1533. evergreen_irq_disable(rdev);
  1534. r600_rlc_stop(rdev);
  1535. }
  1536. static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  1537. {
  1538. u32 wptr, tmp;
  1539. /* XXX use writeback */
  1540. wptr = RREG32(IH_RB_WPTR);
  1541. if (wptr & RB_OVERFLOW) {
  1542. /* When a ring buffer overflow happen start parsing interrupt
  1543. * from the last not overwritten vector (wptr + 16). Hopefully
  1544. * this should allow us to catchup.
  1545. */
  1546. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  1547. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  1548. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  1549. tmp = RREG32(IH_RB_CNTL);
  1550. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  1551. WREG32(IH_RB_CNTL, tmp);
  1552. }
  1553. return (wptr & rdev->ih.ptr_mask);
  1554. }
  1555. int evergreen_irq_process(struct radeon_device *rdev)
  1556. {
  1557. u32 wptr = evergreen_get_ih_wptr(rdev);
  1558. u32 rptr = rdev->ih.rptr;
  1559. u32 src_id, src_data;
  1560. u32 ring_index;
  1561. u32 disp_int, disp_int_cont, disp_int_cont2;
  1562. u32 disp_int_cont3, disp_int_cont4, disp_int_cont5;
  1563. unsigned long flags;
  1564. bool queue_hotplug = false;
  1565. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  1566. if (!rdev->ih.enabled)
  1567. return IRQ_NONE;
  1568. spin_lock_irqsave(&rdev->ih.lock, flags);
  1569. if (rptr == wptr) {
  1570. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1571. return IRQ_NONE;
  1572. }
  1573. if (rdev->shutdown) {
  1574. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1575. return IRQ_NONE;
  1576. }
  1577. restart_ih:
  1578. /* display interrupts */
  1579. evergreen_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2,
  1580. &disp_int_cont3, &disp_int_cont4, &disp_int_cont5);
  1581. rdev->ih.wptr = wptr;
  1582. while (rptr != wptr) {
  1583. /* wptr/rptr are in bytes! */
  1584. ring_index = rptr / 4;
  1585. src_id = rdev->ih.ring[ring_index] & 0xff;
  1586. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  1587. switch (src_id) {
  1588. case 1: /* D1 vblank/vline */
  1589. switch (src_data) {
  1590. case 0: /* D1 vblank */
  1591. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  1592. drm_handle_vblank(rdev->ddev, 0);
  1593. wake_up(&rdev->irq.vblank_queue);
  1594. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  1595. DRM_DEBUG("IH: D1 vblank\n");
  1596. }
  1597. break;
  1598. case 1: /* D1 vline */
  1599. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  1600. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  1601. DRM_DEBUG("IH: D1 vline\n");
  1602. }
  1603. break;
  1604. default:
  1605. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1606. break;
  1607. }
  1608. break;
  1609. case 2: /* D2 vblank/vline */
  1610. switch (src_data) {
  1611. case 0: /* D2 vblank */
  1612. if (disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  1613. drm_handle_vblank(rdev->ddev, 1);
  1614. wake_up(&rdev->irq.vblank_queue);
  1615. disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  1616. DRM_DEBUG("IH: D2 vblank\n");
  1617. }
  1618. break;
  1619. case 1: /* D2 vline */
  1620. if (disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  1621. disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  1622. DRM_DEBUG("IH: D2 vline\n");
  1623. }
  1624. break;
  1625. default:
  1626. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1627. break;
  1628. }
  1629. break;
  1630. case 3: /* D3 vblank/vline */
  1631. switch (src_data) {
  1632. case 0: /* D3 vblank */
  1633. if (disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  1634. drm_handle_vblank(rdev->ddev, 2);
  1635. wake_up(&rdev->irq.vblank_queue);
  1636. disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  1637. DRM_DEBUG("IH: D3 vblank\n");
  1638. }
  1639. break;
  1640. case 1: /* D3 vline */
  1641. if (disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  1642. disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  1643. DRM_DEBUG("IH: D3 vline\n");
  1644. }
  1645. break;
  1646. default:
  1647. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1648. break;
  1649. }
  1650. break;
  1651. case 4: /* D4 vblank/vline */
  1652. switch (src_data) {
  1653. case 0: /* D4 vblank */
  1654. if (disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  1655. drm_handle_vblank(rdev->ddev, 3);
  1656. wake_up(&rdev->irq.vblank_queue);
  1657. disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  1658. DRM_DEBUG("IH: D4 vblank\n");
  1659. }
  1660. break;
  1661. case 1: /* D4 vline */
  1662. if (disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  1663. disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  1664. DRM_DEBUG("IH: D4 vline\n");
  1665. }
  1666. break;
  1667. default:
  1668. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1669. break;
  1670. }
  1671. break;
  1672. case 5: /* D5 vblank/vline */
  1673. switch (src_data) {
  1674. case 0: /* D5 vblank */
  1675. if (disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  1676. drm_handle_vblank(rdev->ddev, 4);
  1677. wake_up(&rdev->irq.vblank_queue);
  1678. disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  1679. DRM_DEBUG("IH: D5 vblank\n");
  1680. }
  1681. break;
  1682. case 1: /* D5 vline */
  1683. if (disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  1684. disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  1685. DRM_DEBUG("IH: D5 vline\n");
  1686. }
  1687. break;
  1688. default:
  1689. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1690. break;
  1691. }
  1692. break;
  1693. case 6: /* D6 vblank/vline */
  1694. switch (src_data) {
  1695. case 0: /* D6 vblank */
  1696. if (disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  1697. drm_handle_vblank(rdev->ddev, 5);
  1698. wake_up(&rdev->irq.vblank_queue);
  1699. disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  1700. DRM_DEBUG("IH: D6 vblank\n");
  1701. }
  1702. break;
  1703. case 1: /* D6 vline */
  1704. if (disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  1705. disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  1706. DRM_DEBUG("IH: D6 vline\n");
  1707. }
  1708. break;
  1709. default:
  1710. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1711. break;
  1712. }
  1713. break;
  1714. case 42: /* HPD hotplug */
  1715. switch (src_data) {
  1716. case 0:
  1717. if (disp_int & DC_HPD1_INTERRUPT) {
  1718. disp_int &= ~DC_HPD1_INTERRUPT;
  1719. queue_hotplug = true;
  1720. DRM_DEBUG("IH: HPD1\n");
  1721. }
  1722. break;
  1723. case 1:
  1724. if (disp_int_cont & DC_HPD2_INTERRUPT) {
  1725. disp_int_cont &= ~DC_HPD2_INTERRUPT;
  1726. queue_hotplug = true;
  1727. DRM_DEBUG("IH: HPD2\n");
  1728. }
  1729. break;
  1730. case 2:
  1731. if (disp_int_cont2 & DC_HPD3_INTERRUPT) {
  1732. disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  1733. queue_hotplug = true;
  1734. DRM_DEBUG("IH: HPD3\n");
  1735. }
  1736. break;
  1737. case 3:
  1738. if (disp_int_cont3 & DC_HPD4_INTERRUPT) {
  1739. disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  1740. queue_hotplug = true;
  1741. DRM_DEBUG("IH: HPD4\n");
  1742. }
  1743. break;
  1744. case 4:
  1745. if (disp_int_cont4 & DC_HPD5_INTERRUPT) {
  1746. disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  1747. queue_hotplug = true;
  1748. DRM_DEBUG("IH: HPD5\n");
  1749. }
  1750. break;
  1751. case 5:
  1752. if (disp_int_cont5 & DC_HPD6_INTERRUPT) {
  1753. disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  1754. queue_hotplug = true;
  1755. DRM_DEBUG("IH: HPD6\n");
  1756. }
  1757. break;
  1758. default:
  1759. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1760. break;
  1761. }
  1762. break;
  1763. case 176: /* CP_INT in ring buffer */
  1764. case 177: /* CP_INT in IB1 */
  1765. case 178: /* CP_INT in IB2 */
  1766. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  1767. radeon_fence_process(rdev);
  1768. break;
  1769. case 181: /* CP EOP event */
  1770. DRM_DEBUG("IH: CP EOP\n");
  1771. break;
  1772. case 233: /* GUI IDLE */
  1773. DRM_DEBUG("IH: CP EOP\n");
  1774. rdev->pm.gui_idle = true;
  1775. wake_up(&rdev->irq.idle_queue);
  1776. break;
  1777. default:
  1778. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1779. break;
  1780. }
  1781. /* wptr/rptr are in bytes! */
  1782. rptr += 16;
  1783. rptr &= rdev->ih.ptr_mask;
  1784. }
  1785. /* make sure wptr hasn't changed while processing */
  1786. wptr = evergreen_get_ih_wptr(rdev);
  1787. if (wptr != rdev->ih.wptr)
  1788. goto restart_ih;
  1789. if (queue_hotplug)
  1790. queue_work(rdev->wq, &rdev->hotplug_work);
  1791. rdev->ih.rptr = rptr;
  1792. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  1793. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1794. return IRQ_HANDLED;
  1795. }
  1796. static int evergreen_startup(struct radeon_device *rdev)
  1797. {
  1798. int r;
  1799. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1800. r = r600_init_microcode(rdev);
  1801. if (r) {
  1802. DRM_ERROR("Failed to load firmware!\n");
  1803. return r;
  1804. }
  1805. }
  1806. evergreen_mc_program(rdev);
  1807. if (rdev->flags & RADEON_IS_AGP) {
  1808. evergreen_agp_enable(rdev);
  1809. } else {
  1810. r = evergreen_pcie_gart_enable(rdev);
  1811. if (r)
  1812. return r;
  1813. }
  1814. evergreen_gpu_init(rdev);
  1815. #if 0
  1816. if (!rdev->r600_blit.shader_obj) {
  1817. r = r600_blit_init(rdev);
  1818. if (r) {
  1819. DRM_ERROR("radeon: failed blitter (%d).\n", r);
  1820. return r;
  1821. }
  1822. }
  1823. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1824. if (unlikely(r != 0))
  1825. return r;
  1826. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1827. &rdev->r600_blit.shader_gpu_addr);
  1828. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1829. if (r) {
  1830. DRM_ERROR("failed to pin blit object %d\n", r);
  1831. return r;
  1832. }
  1833. #endif
  1834. /* Enable IRQ */
  1835. r = r600_irq_init(rdev);
  1836. if (r) {
  1837. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1838. radeon_irq_kms_fini(rdev);
  1839. return r;
  1840. }
  1841. evergreen_irq_set(rdev);
  1842. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1843. if (r)
  1844. return r;
  1845. r = evergreen_cp_load_microcode(rdev);
  1846. if (r)
  1847. return r;
  1848. r = evergreen_cp_resume(rdev);
  1849. if (r)
  1850. return r;
  1851. /* write back buffer are not vital so don't worry about failure */
  1852. r600_wb_enable(rdev);
  1853. return 0;
  1854. }
  1855. int evergreen_resume(struct radeon_device *rdev)
  1856. {
  1857. int r;
  1858. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1859. * posting will perform necessary task to bring back GPU into good
  1860. * shape.
  1861. */
  1862. /* post card */
  1863. atom_asic_init(rdev->mode_info.atom_context);
  1864. /* Initialize clocks */
  1865. r = radeon_clocks_init(rdev);
  1866. if (r) {
  1867. return r;
  1868. }
  1869. r = evergreen_startup(rdev);
  1870. if (r) {
  1871. DRM_ERROR("r600 startup failed on resume\n");
  1872. return r;
  1873. }
  1874. r = r600_ib_test(rdev);
  1875. if (r) {
  1876. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1877. return r;
  1878. }
  1879. return r;
  1880. }
  1881. int evergreen_suspend(struct radeon_device *rdev)
  1882. {
  1883. #if 0
  1884. int r;
  1885. #endif
  1886. /* FIXME: we should wait for ring to be empty */
  1887. r700_cp_stop(rdev);
  1888. rdev->cp.ready = false;
  1889. evergreen_irq_suspend(rdev);
  1890. r600_wb_disable(rdev);
  1891. evergreen_pcie_gart_disable(rdev);
  1892. #if 0
  1893. /* unpin shaders bo */
  1894. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1895. if (likely(r == 0)) {
  1896. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1897. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1898. }
  1899. #endif
  1900. return 0;
  1901. }
  1902. static bool evergreen_card_posted(struct radeon_device *rdev)
  1903. {
  1904. u32 reg;
  1905. /* first check CRTCs */
  1906. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  1907. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  1908. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  1909. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  1910. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  1911. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1912. if (reg & EVERGREEN_CRTC_MASTER_EN)
  1913. return true;
  1914. /* then check MEM_SIZE, in case the crtcs are off */
  1915. if (RREG32(CONFIG_MEMSIZE))
  1916. return true;
  1917. return false;
  1918. }
  1919. /* Plan is to move initialization in that function and use
  1920. * helper function so that radeon_device_init pretty much
  1921. * do nothing more than calling asic specific function. This
  1922. * should also allow to remove a bunch of callback function
  1923. * like vram_info.
  1924. */
  1925. int evergreen_init(struct radeon_device *rdev)
  1926. {
  1927. int r;
  1928. r = radeon_dummy_page_init(rdev);
  1929. if (r)
  1930. return r;
  1931. /* This don't do much */
  1932. r = radeon_gem_init(rdev);
  1933. if (r)
  1934. return r;
  1935. /* Read BIOS */
  1936. if (!radeon_get_bios(rdev)) {
  1937. if (ASIC_IS_AVIVO(rdev))
  1938. return -EINVAL;
  1939. }
  1940. /* Must be an ATOMBIOS */
  1941. if (!rdev->is_atom_bios) {
  1942. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1943. return -EINVAL;
  1944. }
  1945. r = radeon_atombios_init(rdev);
  1946. if (r)
  1947. return r;
  1948. /* Post card if necessary */
  1949. if (!evergreen_card_posted(rdev)) {
  1950. if (!rdev->bios) {
  1951. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1952. return -EINVAL;
  1953. }
  1954. DRM_INFO("GPU not posted. posting now...\n");
  1955. atom_asic_init(rdev->mode_info.atom_context);
  1956. }
  1957. /* Initialize scratch registers */
  1958. r600_scratch_init(rdev);
  1959. /* Initialize surface registers */
  1960. radeon_surface_init(rdev);
  1961. /* Initialize clocks */
  1962. radeon_get_clock_info(rdev->ddev);
  1963. r = radeon_clocks_init(rdev);
  1964. if (r)
  1965. return r;
  1966. /* Fence driver */
  1967. r = radeon_fence_driver_init(rdev);
  1968. if (r)
  1969. return r;
  1970. /* initialize AGP */
  1971. if (rdev->flags & RADEON_IS_AGP) {
  1972. r = radeon_agp_init(rdev);
  1973. if (r)
  1974. radeon_agp_disable(rdev);
  1975. }
  1976. /* initialize memory controller */
  1977. r = evergreen_mc_init(rdev);
  1978. if (r)
  1979. return r;
  1980. /* Memory manager */
  1981. r = radeon_bo_init(rdev);
  1982. if (r)
  1983. return r;
  1984. r = radeon_irq_kms_init(rdev);
  1985. if (r)
  1986. return r;
  1987. rdev->cp.ring_obj = NULL;
  1988. r600_ring_init(rdev, 1024 * 1024);
  1989. rdev->ih.ring_obj = NULL;
  1990. r600_ih_ring_init(rdev, 64 * 1024);
  1991. r = r600_pcie_gart_init(rdev);
  1992. if (r)
  1993. return r;
  1994. rdev->accel_working = true;
  1995. r = evergreen_startup(rdev);
  1996. if (r) {
  1997. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1998. r700_cp_fini(rdev);
  1999. r600_wb_fini(rdev);
  2000. r600_irq_fini(rdev);
  2001. radeon_irq_kms_fini(rdev);
  2002. evergreen_pcie_gart_fini(rdev);
  2003. rdev->accel_working = false;
  2004. }
  2005. if (rdev->accel_working) {
  2006. r = radeon_ib_pool_init(rdev);
  2007. if (r) {
  2008. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  2009. rdev->accel_working = false;
  2010. }
  2011. r = r600_ib_test(rdev);
  2012. if (r) {
  2013. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2014. rdev->accel_working = false;
  2015. }
  2016. }
  2017. return 0;
  2018. }
  2019. void evergreen_fini(struct radeon_device *rdev)
  2020. {
  2021. /*r600_blit_fini(rdev);*/
  2022. r700_cp_fini(rdev);
  2023. r600_wb_fini(rdev);
  2024. r600_irq_fini(rdev);
  2025. radeon_irq_kms_fini(rdev);
  2026. evergreen_pcie_gart_fini(rdev);
  2027. radeon_gem_fini(rdev);
  2028. radeon_fence_driver_fini(rdev);
  2029. radeon_clocks_fini(rdev);
  2030. radeon_agp_fini(rdev);
  2031. radeon_bo_fini(rdev);
  2032. radeon_atombios_fini(rdev);
  2033. kfree(rdev->bios);
  2034. rdev->bios = NULL;
  2035. radeon_dummy_page_fini(rdev);
  2036. }