rt61pci.h 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478
  1. /*
  2. Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt61pci
  19. Abstract: Data structures and registers for the rt61pci module.
  20. Supported chipsets: RT2561, RT2561s, RT2661.
  21. */
  22. #ifndef RT61PCI_H
  23. #define RT61PCI_H
  24. /*
  25. * RF chip defines.
  26. */
  27. #define RF5225 0x0001
  28. #define RF5325 0x0002
  29. #define RF2527 0x0003
  30. #define RF2529 0x0004
  31. /*
  32. * Signal information.
  33. * Defaul offset is required for RSSI <-> dBm conversion.
  34. */
  35. #define MAX_SIGNAL 100
  36. #define MAX_RX_SSI -1
  37. #define DEFAULT_RSSI_OFFSET 120
  38. /*
  39. * Register layout information.
  40. */
  41. #define CSR_REG_BASE 0x3000
  42. #define CSR_REG_SIZE 0x04b0
  43. #define EEPROM_BASE 0x0000
  44. #define EEPROM_SIZE 0x0100
  45. #define BBP_SIZE 0x0080
  46. #define RF_SIZE 0x0014
  47. /*
  48. * PCI registers.
  49. */
  50. /*
  51. * PCI Configuration Header
  52. */
  53. #define PCI_CONFIG_HEADER_VENDOR 0x0000
  54. #define PCI_CONFIG_HEADER_DEVICE 0x0002
  55. /*
  56. * HOST_CMD_CSR: For HOST to interrupt embedded processor
  57. */
  58. #define HOST_CMD_CSR 0x0008
  59. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x0000007f)
  60. #define HOST_CMD_CSR_INTERRUPT_MCU FIELD32(0x00000080)
  61. /*
  62. * MCU_CNTL_CSR
  63. * SELECT_BANK: Select 8051 program bank.
  64. * RESET: Enable 8051 reset state.
  65. * READY: Ready state for 8051.
  66. */
  67. #define MCU_CNTL_CSR 0x000c
  68. #define MCU_CNTL_CSR_SELECT_BANK FIELD32(0x00000001)
  69. #define MCU_CNTL_CSR_RESET FIELD32(0x00000002)
  70. #define MCU_CNTL_CSR_READY FIELD32(0x00000004)
  71. /*
  72. * SOFT_RESET_CSR
  73. */
  74. #define SOFT_RESET_CSR 0x0010
  75. /*
  76. * MCU_INT_SOURCE_CSR: MCU interrupt source/mask register.
  77. */
  78. #define MCU_INT_SOURCE_CSR 0x0014
  79. #define MCU_INT_SOURCE_CSR_0 FIELD32(0x00000001)
  80. #define MCU_INT_SOURCE_CSR_1 FIELD32(0x00000002)
  81. #define MCU_INT_SOURCE_CSR_2 FIELD32(0x00000004)
  82. #define MCU_INT_SOURCE_CSR_3 FIELD32(0x00000008)
  83. #define MCU_INT_SOURCE_CSR_4 FIELD32(0x00000010)
  84. #define MCU_INT_SOURCE_CSR_5 FIELD32(0x00000020)
  85. #define MCU_INT_SOURCE_CSR_6 FIELD32(0x00000040)
  86. #define MCU_INT_SOURCE_CSR_7 FIELD32(0x00000080)
  87. #define MCU_INT_SOURCE_CSR_TWAKEUP FIELD32(0x00000100)
  88. #define MCU_INT_SOURCE_CSR_TBTT_EXPIRE FIELD32(0x00000200)
  89. /*
  90. * MCU_INT_MASK_CSR: MCU interrupt source/mask register.
  91. */
  92. #define MCU_INT_MASK_CSR 0x0018
  93. #define MCU_INT_MASK_CSR_0 FIELD32(0x00000001)
  94. #define MCU_INT_MASK_CSR_1 FIELD32(0x00000002)
  95. #define MCU_INT_MASK_CSR_2 FIELD32(0x00000004)
  96. #define MCU_INT_MASK_CSR_3 FIELD32(0x00000008)
  97. #define MCU_INT_MASK_CSR_4 FIELD32(0x00000010)
  98. #define MCU_INT_MASK_CSR_5 FIELD32(0x00000020)
  99. #define MCU_INT_MASK_CSR_6 FIELD32(0x00000040)
  100. #define MCU_INT_MASK_CSR_7 FIELD32(0x00000080)
  101. #define MCU_INT_MASK_CSR_TWAKEUP FIELD32(0x00000100)
  102. #define MCU_INT_MASK_CSR_TBTT_EXPIRE FIELD32(0x00000200)
  103. /*
  104. * PCI_USEC_CSR
  105. */
  106. #define PCI_USEC_CSR 0x001c
  107. /*
  108. * Security key table memory.
  109. * 16 entries 32-byte for shared key table
  110. * 64 entries 32-byte for pairwise key table
  111. * 64 entries 8-byte for pairwise ta key table
  112. */
  113. #define SHARED_KEY_TABLE_BASE 0x1000
  114. #define PAIRWISE_KEY_TABLE_BASE 0x1200
  115. #define PAIRWISE_TA_TABLE_BASE 0x1a00
  116. struct hw_key_entry {
  117. u8 key[16];
  118. u8 tx_mic[8];
  119. u8 rx_mic[8];
  120. } __attribute__ ((packed));
  121. struct hw_pairwise_ta_entry {
  122. u8 address[6];
  123. u8 reserved[2];
  124. } __attribute__ ((packed));
  125. /*
  126. * Other on-chip shared memory space.
  127. */
  128. #define HW_CIS_BASE 0x2000
  129. #define HW_NULL_BASE 0x2b00
  130. /*
  131. * Since NULL frame won't be that long (256 byte),
  132. * We steal 16 tail bytes to save debugging settings.
  133. */
  134. #define HW_DEBUG_SETTING_BASE 0x2bf0
  135. /*
  136. * On-chip BEACON frame space.
  137. */
  138. #define HW_BEACON_BASE0 0x2c00
  139. #define HW_BEACON_BASE1 0x2d00
  140. #define HW_BEACON_BASE2 0x2e00
  141. #define HW_BEACON_BASE3 0x2f00
  142. #define HW_BEACON_OFFSET(__index) \
  143. ( HW_BEACON_BASE0 + (__index * 0x0100) )
  144. /*
  145. * HOST-MCU shared memory.
  146. */
  147. /*
  148. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  149. */
  150. #define H2M_MAILBOX_CSR 0x2100
  151. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  152. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  153. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  154. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  155. /*
  156. * MCU_LEDCS: LED control for MCU Mailbox.
  157. */
  158. #define MCU_LEDCS_LED_MODE FIELD16(0x001f)
  159. #define MCU_LEDCS_RADIO_STATUS FIELD16(0x0020)
  160. #define MCU_LEDCS_LINK_BG_STATUS FIELD16(0x0040)
  161. #define MCU_LEDCS_LINK_A_STATUS FIELD16(0x0080)
  162. #define MCU_LEDCS_POLARITY_GPIO_0 FIELD16(0x0100)
  163. #define MCU_LEDCS_POLARITY_GPIO_1 FIELD16(0x0200)
  164. #define MCU_LEDCS_POLARITY_GPIO_2 FIELD16(0x0400)
  165. #define MCU_LEDCS_POLARITY_GPIO_3 FIELD16(0x0800)
  166. #define MCU_LEDCS_POLARITY_GPIO_4 FIELD16(0x1000)
  167. #define MCU_LEDCS_POLARITY_ACT FIELD16(0x2000)
  168. #define MCU_LEDCS_POLARITY_READY_BG FIELD16(0x4000)
  169. #define MCU_LEDCS_POLARITY_READY_A FIELD16(0x8000)
  170. /*
  171. * M2H_CMD_DONE_CSR.
  172. */
  173. #define M2H_CMD_DONE_CSR 0x2104
  174. /*
  175. * MCU_TXOP_ARRAY_BASE.
  176. */
  177. #define MCU_TXOP_ARRAY_BASE 0x2110
  178. /*
  179. * MAC Control/Status Registers(CSR).
  180. * Some values are set in TU, whereas 1 TU == 1024 us.
  181. */
  182. /*
  183. * MAC_CSR0: ASIC revision number.
  184. */
  185. #define MAC_CSR0 0x3000
  186. /*
  187. * MAC_CSR1: System control register.
  188. * SOFT_RESET: Software reset bit, 1: reset, 0: normal.
  189. * BBP_RESET: Hardware reset BBP.
  190. * HOST_READY: Host is ready after initialization, 1: ready.
  191. */
  192. #define MAC_CSR1 0x3004
  193. #define MAC_CSR1_SOFT_RESET FIELD32(0x00000001)
  194. #define MAC_CSR1_BBP_RESET FIELD32(0x00000002)
  195. #define MAC_CSR1_HOST_READY FIELD32(0x00000004)
  196. /*
  197. * MAC_CSR2: STA MAC register 0.
  198. */
  199. #define MAC_CSR2 0x3008
  200. #define MAC_CSR2_BYTE0 FIELD32(0x000000ff)
  201. #define MAC_CSR2_BYTE1 FIELD32(0x0000ff00)
  202. #define MAC_CSR2_BYTE2 FIELD32(0x00ff0000)
  203. #define MAC_CSR2_BYTE3 FIELD32(0xff000000)
  204. /*
  205. * MAC_CSR3: STA MAC register 1.
  206. * UNICAST_TO_ME_MASK:
  207. * Used to mask off bits from byte 5 of the MAC address
  208. * to determine the UNICAST_TO_ME bit for RX frames.
  209. * The full mask is complemented by BSS_ID_MASK:
  210. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  211. */
  212. #define MAC_CSR3 0x300c
  213. #define MAC_CSR3_BYTE4 FIELD32(0x000000ff)
  214. #define MAC_CSR3_BYTE5 FIELD32(0x0000ff00)
  215. #define MAC_CSR3_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  216. /*
  217. * MAC_CSR4: BSSID register 0.
  218. */
  219. #define MAC_CSR4 0x3010
  220. #define MAC_CSR4_BYTE0 FIELD32(0x000000ff)
  221. #define MAC_CSR4_BYTE1 FIELD32(0x0000ff00)
  222. #define MAC_CSR4_BYTE2 FIELD32(0x00ff0000)
  223. #define MAC_CSR4_BYTE3 FIELD32(0xff000000)
  224. /*
  225. * MAC_CSR5: BSSID register 1.
  226. * BSS_ID_MASK:
  227. * This mask is used to mask off bits 0 and 1 of byte 5 of the
  228. * BSSID. This will make sure that those bits will be ignored
  229. * when determining the MY_BSS of RX frames.
  230. * 0: 1-BSSID mode (BSS index = 0)
  231. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  232. * 2: 2-BSSID mode (BSS index: byte5, bit 1)
  233. * 3: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  234. */
  235. #define MAC_CSR5 0x3014
  236. #define MAC_CSR5_BYTE4 FIELD32(0x000000ff)
  237. #define MAC_CSR5_BYTE5 FIELD32(0x0000ff00)
  238. #define MAC_CSR5_BSS_ID_MASK FIELD32(0x00ff0000)
  239. /*
  240. * MAC_CSR6: Maximum frame length register.
  241. */
  242. #define MAC_CSR6 0x3018
  243. #define MAC_CSR6_MAX_FRAME_UNIT FIELD32(0x00000fff)
  244. /*
  245. * MAC_CSR7: Reserved
  246. */
  247. #define MAC_CSR7 0x301c
  248. /*
  249. * MAC_CSR8: SIFS/EIFS register.
  250. * All units are in US.
  251. */
  252. #define MAC_CSR8 0x3020
  253. #define MAC_CSR8_SIFS FIELD32(0x000000ff)
  254. #define MAC_CSR8_SIFS_AFTER_RX_OFDM FIELD32(0x0000ff00)
  255. #define MAC_CSR8_EIFS FIELD32(0xffff0000)
  256. /*
  257. * MAC_CSR9: Back-Off control register.
  258. * SLOT_TIME: Slot time, default is 20us for 802.11BG.
  259. * CWMIN: Bit for Cwmin. default Cwmin is 31 (2^5 - 1).
  260. * CWMAX: Bit for Cwmax, default Cwmax is 1023 (2^10 - 1).
  261. * CW_SELECT: 1: CWmin/Cwmax select from register, 0:select from TxD.
  262. */
  263. #define MAC_CSR9 0x3024
  264. #define MAC_CSR9_SLOT_TIME FIELD32(0x000000ff)
  265. #define MAC_CSR9_CWMIN FIELD32(0x00000f00)
  266. #define MAC_CSR9_CWMAX FIELD32(0x0000f000)
  267. #define MAC_CSR9_CW_SELECT FIELD32(0x00010000)
  268. /*
  269. * MAC_CSR10: Power state configuration.
  270. */
  271. #define MAC_CSR10 0x3028
  272. /*
  273. * MAC_CSR11: Power saving transition time register.
  274. * DELAY_AFTER_TBCN: Delay after Tbcn expired in units of TU.
  275. * TBCN_BEFORE_WAKEUP: Number of beacon before wakeup.
  276. * WAKEUP_LATENCY: In unit of TU.
  277. */
  278. #define MAC_CSR11 0x302c
  279. #define MAC_CSR11_DELAY_AFTER_TBCN FIELD32(0x000000ff)
  280. #define MAC_CSR11_TBCN_BEFORE_WAKEUP FIELD32(0x00007f00)
  281. #define MAC_CSR11_AUTOWAKE FIELD32(0x00008000)
  282. #define MAC_CSR11_WAKEUP_LATENCY FIELD32(0x000f0000)
  283. /*
  284. * MAC_CSR12: Manual power control / status register (merge CSR20 & PWRCSR1).
  285. * CURRENT_STATE: 0:sleep, 1:awake.
  286. * FORCE_WAKEUP: This has higher priority than PUT_TO_SLEEP.
  287. * BBP_CURRENT_STATE: 0: BBP sleep, 1: BBP awake.
  288. */
  289. #define MAC_CSR12 0x3030
  290. #define MAC_CSR12_CURRENT_STATE FIELD32(0x00000001)
  291. #define MAC_CSR12_PUT_TO_SLEEP FIELD32(0x00000002)
  292. #define MAC_CSR12_FORCE_WAKEUP FIELD32(0x00000004)
  293. #define MAC_CSR12_BBP_CURRENT_STATE FIELD32(0x00000008)
  294. /*
  295. * MAC_CSR13: GPIO.
  296. */
  297. #define MAC_CSR13 0x3034
  298. #define MAC_CSR13_BIT0 FIELD32(0x00000001)
  299. #define MAC_CSR13_BIT1 FIELD32(0x00000002)
  300. #define MAC_CSR13_BIT2 FIELD32(0x00000004)
  301. #define MAC_CSR13_BIT3 FIELD32(0x00000008)
  302. #define MAC_CSR13_BIT4 FIELD32(0x00000010)
  303. #define MAC_CSR13_BIT5 FIELD32(0x00000020)
  304. #define MAC_CSR13_BIT6 FIELD32(0x00000040)
  305. #define MAC_CSR13_BIT7 FIELD32(0x00000080)
  306. #define MAC_CSR13_BIT8 FIELD32(0x00000100)
  307. #define MAC_CSR13_BIT9 FIELD32(0x00000200)
  308. #define MAC_CSR13_BIT10 FIELD32(0x00000400)
  309. #define MAC_CSR13_BIT11 FIELD32(0x00000800)
  310. #define MAC_CSR13_BIT12 FIELD32(0x00001000)
  311. /*
  312. * MAC_CSR14: LED control register.
  313. * ON_PERIOD: On period, default 70ms.
  314. * OFF_PERIOD: Off period, default 30ms.
  315. * HW_LED: HW TX activity, 1: normal OFF, 0: normal ON.
  316. * SW_LED: s/w LED, 1: ON, 0: OFF.
  317. * HW_LED_POLARITY: 0: active low, 1: active high.
  318. */
  319. #define MAC_CSR14 0x3038
  320. #define MAC_CSR14_ON_PERIOD FIELD32(0x000000ff)
  321. #define MAC_CSR14_OFF_PERIOD FIELD32(0x0000ff00)
  322. #define MAC_CSR14_HW_LED FIELD32(0x00010000)
  323. #define MAC_CSR14_SW_LED FIELD32(0x00020000)
  324. #define MAC_CSR14_HW_LED_POLARITY FIELD32(0x00040000)
  325. #define MAC_CSR14_SW_LED2 FIELD32(0x00080000)
  326. /*
  327. * MAC_CSR15: NAV control.
  328. */
  329. #define MAC_CSR15 0x303c
  330. /*
  331. * TXRX control registers.
  332. * Some values are set in TU, whereas 1 TU == 1024 us.
  333. */
  334. /*
  335. * TXRX_CSR0: TX/RX configuration register.
  336. * TSF_OFFSET: Default is 24.
  337. * AUTO_TX_SEQ: 1: ASIC auto replace sequence nr in outgoing frame.
  338. * DISABLE_RX: Disable Rx engine.
  339. * DROP_CRC: Drop CRC error.
  340. * DROP_PHYSICAL: Drop physical error.
  341. * DROP_CONTROL: Drop control frame.
  342. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  343. * DROP_TO_DS: Drop fram ToDs bit is true.
  344. * DROP_VERSION_ERROR: Drop version error frame.
  345. * DROP_MULTICAST: Drop multicast frames.
  346. * DROP_BORADCAST: Drop broadcast frames.
  347. * ROP_ACK_CTS: Drop received ACK and CTS.
  348. */
  349. #define TXRX_CSR0 0x3040
  350. #define TXRX_CSR0_RX_ACK_TIMEOUT FIELD32(0x000001ff)
  351. #define TXRX_CSR0_TSF_OFFSET FIELD32(0x00007e00)
  352. #define TXRX_CSR0_AUTO_TX_SEQ FIELD32(0x00008000)
  353. #define TXRX_CSR0_DISABLE_RX FIELD32(0x00010000)
  354. #define TXRX_CSR0_DROP_CRC FIELD32(0x00020000)
  355. #define TXRX_CSR0_DROP_PHYSICAL FIELD32(0x00040000)
  356. #define TXRX_CSR0_DROP_CONTROL FIELD32(0x00080000)
  357. #define TXRX_CSR0_DROP_NOT_TO_ME FIELD32(0x00100000)
  358. #define TXRX_CSR0_DROP_TO_DS FIELD32(0x00200000)
  359. #define TXRX_CSR0_DROP_VERSION_ERROR FIELD32(0x00400000)
  360. #define TXRX_CSR0_DROP_MULTICAST FIELD32(0x00800000)
  361. #define TXRX_CSR0_DROP_BROADCAST FIELD32(0x01000000)
  362. #define TXRX_CSR0_DROP_ACK_CTS FIELD32(0x02000000)
  363. #define TXRX_CSR0_TX_WITHOUT_WAITING FIELD32(0x04000000)
  364. /*
  365. * TXRX_CSR1
  366. */
  367. #define TXRX_CSR1 0x3044
  368. #define TXRX_CSR1_BBP_ID0 FIELD32(0x0000007f)
  369. #define TXRX_CSR1_BBP_ID0_VALID FIELD32(0x00000080)
  370. #define TXRX_CSR1_BBP_ID1 FIELD32(0x00007f00)
  371. #define TXRX_CSR1_BBP_ID1_VALID FIELD32(0x00008000)
  372. #define TXRX_CSR1_BBP_ID2 FIELD32(0x007f0000)
  373. #define TXRX_CSR1_BBP_ID2_VALID FIELD32(0x00800000)
  374. #define TXRX_CSR1_BBP_ID3 FIELD32(0x7f000000)
  375. #define TXRX_CSR1_BBP_ID3_VALID FIELD32(0x80000000)
  376. /*
  377. * TXRX_CSR2
  378. */
  379. #define TXRX_CSR2 0x3048
  380. #define TXRX_CSR2_BBP_ID0 FIELD32(0x0000007f)
  381. #define TXRX_CSR2_BBP_ID0_VALID FIELD32(0x00000080)
  382. #define TXRX_CSR2_BBP_ID1 FIELD32(0x00007f00)
  383. #define TXRX_CSR2_BBP_ID1_VALID FIELD32(0x00008000)
  384. #define TXRX_CSR2_BBP_ID2 FIELD32(0x007f0000)
  385. #define TXRX_CSR2_BBP_ID2_VALID FIELD32(0x00800000)
  386. #define TXRX_CSR2_BBP_ID3 FIELD32(0x7f000000)
  387. #define TXRX_CSR2_BBP_ID3_VALID FIELD32(0x80000000)
  388. /*
  389. * TXRX_CSR3
  390. */
  391. #define TXRX_CSR3 0x304c
  392. #define TXRX_CSR3_BBP_ID0 FIELD32(0x0000007f)
  393. #define TXRX_CSR3_BBP_ID0_VALID FIELD32(0x00000080)
  394. #define TXRX_CSR3_BBP_ID1 FIELD32(0x00007f00)
  395. #define TXRX_CSR3_BBP_ID1_VALID FIELD32(0x00008000)
  396. #define TXRX_CSR3_BBP_ID2 FIELD32(0x007f0000)
  397. #define TXRX_CSR3_BBP_ID2_VALID FIELD32(0x00800000)
  398. #define TXRX_CSR3_BBP_ID3 FIELD32(0x7f000000)
  399. #define TXRX_CSR3_BBP_ID3_VALID FIELD32(0x80000000)
  400. /*
  401. * TXRX_CSR4: Auto-Responder/Tx-retry register.
  402. * AUTORESPOND_PREAMBLE: 0:long, 1:short preamble.
  403. * OFDM_TX_RATE_DOWN: 1:enable.
  404. * OFDM_TX_RATE_STEP: 0:1-step, 1: 2-step, 2:3-step, 3:4-step.
  405. * OFDM_TX_FALLBACK_CCK: 0: Fallback to OFDM 6M only, 1: Fallback to CCK 1M,2M.
  406. */
  407. #define TXRX_CSR4 0x3050
  408. #define TXRX_CSR4_TX_ACK_TIMEOUT FIELD32(0x000000ff)
  409. #define TXRX_CSR4_CNTL_ACK_POLICY FIELD32(0x00000700)
  410. #define TXRX_CSR4_ACK_CTS_PSM FIELD32(0x00010000)
  411. #define TXRX_CSR4_AUTORESPOND_ENABLE FIELD32(0x00020000)
  412. #define TXRX_CSR4_AUTORESPOND_PREAMBLE FIELD32(0x00040000)
  413. #define TXRX_CSR4_OFDM_TX_RATE_DOWN FIELD32(0x00080000)
  414. #define TXRX_CSR4_OFDM_TX_RATE_STEP FIELD32(0x00300000)
  415. #define TXRX_CSR4_OFDM_TX_FALLBACK_CCK FIELD32(0x00400000)
  416. #define TXRX_CSR4_LONG_RETRY_LIMIT FIELD32(0x0f000000)
  417. #define TXRX_CSR4_SHORT_RETRY_LIMIT FIELD32(0xf0000000)
  418. /*
  419. * TXRX_CSR5
  420. */
  421. #define TXRX_CSR5 0x3054
  422. /*
  423. * TXRX_CSR6: ACK/CTS payload consumed time
  424. */
  425. #define TXRX_CSR6 0x3058
  426. /*
  427. * TXRX_CSR7: OFDM ACK/CTS payload consumed time for 6/9/12/18 mbps.
  428. */
  429. #define TXRX_CSR7 0x305c
  430. #define TXRX_CSR7_ACK_CTS_6MBS FIELD32(0x000000ff)
  431. #define TXRX_CSR7_ACK_CTS_9MBS FIELD32(0x0000ff00)
  432. #define TXRX_CSR7_ACK_CTS_12MBS FIELD32(0x00ff0000)
  433. #define TXRX_CSR7_ACK_CTS_18MBS FIELD32(0xff000000)
  434. /*
  435. * TXRX_CSR8: OFDM ACK/CTS payload consumed time for 24/36/48/54 mbps.
  436. */
  437. #define TXRX_CSR8 0x3060
  438. #define TXRX_CSR8_ACK_CTS_24MBS FIELD32(0x000000ff)
  439. #define TXRX_CSR8_ACK_CTS_36MBS FIELD32(0x0000ff00)
  440. #define TXRX_CSR8_ACK_CTS_48MBS FIELD32(0x00ff0000)
  441. #define TXRX_CSR8_ACK_CTS_54MBS FIELD32(0xff000000)
  442. /*
  443. * TXRX_CSR9: Synchronization control register.
  444. * BEACON_INTERVAL: In unit of 1/16 TU.
  445. * TSF_TICKING: Enable TSF auto counting.
  446. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  447. * BEACON_GEN: Enable beacon generator.
  448. */
  449. #define TXRX_CSR9 0x3064
  450. #define TXRX_CSR9_BEACON_INTERVAL FIELD32(0x0000ffff)
  451. #define TXRX_CSR9_TSF_TICKING FIELD32(0x00010000)
  452. #define TXRX_CSR9_TSF_SYNC FIELD32(0x00060000)
  453. #define TXRX_CSR9_TBTT_ENABLE FIELD32(0x00080000)
  454. #define TXRX_CSR9_BEACON_GEN FIELD32(0x00100000)
  455. #define TXRX_CSR9_TIMESTAMP_COMPENSATE FIELD32(0xff000000)
  456. /*
  457. * TXRX_CSR10: BEACON alignment.
  458. */
  459. #define TXRX_CSR10 0x3068
  460. /*
  461. * TXRX_CSR11: AES mask.
  462. */
  463. #define TXRX_CSR11 0x306c
  464. /*
  465. * TXRX_CSR12: TSF low 32.
  466. */
  467. #define TXRX_CSR12 0x3070
  468. #define TXRX_CSR12_LOW_TSFTIMER FIELD32(0xffffffff)
  469. /*
  470. * TXRX_CSR13: TSF high 32.
  471. */
  472. #define TXRX_CSR13 0x3074
  473. #define TXRX_CSR13_HIGH_TSFTIMER FIELD32(0xffffffff)
  474. /*
  475. * TXRX_CSR14: TBTT timer.
  476. */
  477. #define TXRX_CSR14 0x3078
  478. /*
  479. * TXRX_CSR15: TKIP MIC priority byte "AND" mask.
  480. */
  481. #define TXRX_CSR15 0x307c
  482. /*
  483. * PHY control registers.
  484. * Some values are set in TU, whereas 1 TU == 1024 us.
  485. */
  486. /*
  487. * PHY_CSR0: RF/PS control.
  488. */
  489. #define PHY_CSR0 0x3080
  490. #define PHY_CSR0_PA_PE_BG FIELD32(0x00010000)
  491. #define PHY_CSR0_PA_PE_A FIELD32(0x00020000)
  492. /*
  493. * PHY_CSR1
  494. */
  495. #define PHY_CSR1 0x3084
  496. /*
  497. * PHY_CSR2: Pre-TX BBP control.
  498. */
  499. #define PHY_CSR2 0x3088
  500. /*
  501. * PHY_CSR3: BBP serial control register.
  502. * VALUE: Register value to program into BBP.
  503. * REG_NUM: Selected BBP register.
  504. * READ_CONTROL: 0: Write BBP, 1: Read BBP.
  505. * BUSY: 1: ASIC is busy execute BBP programming.
  506. */
  507. #define PHY_CSR3 0x308c
  508. #define PHY_CSR3_VALUE FIELD32(0x000000ff)
  509. #define PHY_CSR3_REGNUM FIELD32(0x00007f00)
  510. #define PHY_CSR3_READ_CONTROL FIELD32(0x00008000)
  511. #define PHY_CSR3_BUSY FIELD32(0x00010000)
  512. /*
  513. * PHY_CSR4: RF serial control register
  514. * VALUE: Register value (include register id) serial out to RF/IF chip.
  515. * NUMBER_OF_BITS: Number of bits used in RFRegValue (I:20, RFMD:22).
  516. * IF_SELECT: 1: select IF to program, 0: select RF to program.
  517. * PLL_LD: RF PLL_LD status.
  518. * BUSY: 1: ASIC is busy execute RF programming.
  519. */
  520. #define PHY_CSR4 0x3090
  521. #define PHY_CSR4_VALUE FIELD32(0x00ffffff)
  522. #define PHY_CSR4_NUMBER_OF_BITS FIELD32(0x1f000000)
  523. #define PHY_CSR4_IF_SELECT FIELD32(0x20000000)
  524. #define PHY_CSR4_PLL_LD FIELD32(0x40000000)
  525. #define PHY_CSR4_BUSY FIELD32(0x80000000)
  526. /*
  527. * PHY_CSR5: RX to TX signal switch timing control.
  528. */
  529. #define PHY_CSR5 0x3094
  530. #define PHY_CSR5_IQ_FLIP FIELD32(0x00000004)
  531. /*
  532. * PHY_CSR6: TX to RX signal timing control.
  533. */
  534. #define PHY_CSR6 0x3098
  535. #define PHY_CSR6_IQ_FLIP FIELD32(0x00000004)
  536. /*
  537. * PHY_CSR7: TX DAC switching timing control.
  538. */
  539. #define PHY_CSR7 0x309c
  540. /*
  541. * Security control register.
  542. */
  543. /*
  544. * SEC_CSR0: Shared key table control.
  545. */
  546. #define SEC_CSR0 0x30a0
  547. #define SEC_CSR0_BSS0_KEY0_VALID FIELD32(0x00000001)
  548. #define SEC_CSR0_BSS0_KEY1_VALID FIELD32(0x00000002)
  549. #define SEC_CSR0_BSS0_KEY2_VALID FIELD32(0x00000004)
  550. #define SEC_CSR0_BSS0_KEY3_VALID FIELD32(0x00000008)
  551. #define SEC_CSR0_BSS1_KEY0_VALID FIELD32(0x00000010)
  552. #define SEC_CSR0_BSS1_KEY1_VALID FIELD32(0x00000020)
  553. #define SEC_CSR0_BSS1_KEY2_VALID FIELD32(0x00000040)
  554. #define SEC_CSR0_BSS1_KEY3_VALID FIELD32(0x00000080)
  555. #define SEC_CSR0_BSS2_KEY0_VALID FIELD32(0x00000100)
  556. #define SEC_CSR0_BSS2_KEY1_VALID FIELD32(0x00000200)
  557. #define SEC_CSR0_BSS2_KEY2_VALID FIELD32(0x00000400)
  558. #define SEC_CSR0_BSS2_KEY3_VALID FIELD32(0x00000800)
  559. #define SEC_CSR0_BSS3_KEY0_VALID FIELD32(0x00001000)
  560. #define SEC_CSR0_BSS3_KEY1_VALID FIELD32(0x00002000)
  561. #define SEC_CSR0_BSS3_KEY2_VALID FIELD32(0x00004000)
  562. #define SEC_CSR0_BSS3_KEY3_VALID FIELD32(0x00008000)
  563. /*
  564. * SEC_CSR1: Shared key table security mode register.
  565. */
  566. #define SEC_CSR1 0x30a4
  567. #define SEC_CSR1_BSS0_KEY0_CIPHER_ALG FIELD32(0x00000007)
  568. #define SEC_CSR1_BSS0_KEY1_CIPHER_ALG FIELD32(0x00000070)
  569. #define SEC_CSR1_BSS0_KEY2_CIPHER_ALG FIELD32(0x00000700)
  570. #define SEC_CSR1_BSS0_KEY3_CIPHER_ALG FIELD32(0x00007000)
  571. #define SEC_CSR1_BSS1_KEY0_CIPHER_ALG FIELD32(0x00070000)
  572. #define SEC_CSR1_BSS1_KEY1_CIPHER_ALG FIELD32(0x00700000)
  573. #define SEC_CSR1_BSS1_KEY2_CIPHER_ALG FIELD32(0x07000000)
  574. #define SEC_CSR1_BSS1_KEY3_CIPHER_ALG FIELD32(0x70000000)
  575. /*
  576. * Pairwise key table valid bitmap registers.
  577. * SEC_CSR2: pairwise key table valid bitmap 0.
  578. * SEC_CSR3: pairwise key table valid bitmap 1.
  579. */
  580. #define SEC_CSR2 0x30a8
  581. #define SEC_CSR3 0x30ac
  582. /*
  583. * SEC_CSR4: Pairwise key table lookup control.
  584. */
  585. #define SEC_CSR4 0x30b0
  586. /*
  587. * SEC_CSR5: shared key table security mode register.
  588. */
  589. #define SEC_CSR5 0x30b4
  590. #define SEC_CSR5_BSS2_KEY0_CIPHER_ALG FIELD32(0x00000007)
  591. #define SEC_CSR5_BSS2_KEY1_CIPHER_ALG FIELD32(0x00000070)
  592. #define SEC_CSR5_BSS2_KEY2_CIPHER_ALG FIELD32(0x00000700)
  593. #define SEC_CSR5_BSS2_KEY3_CIPHER_ALG FIELD32(0x00007000)
  594. #define SEC_CSR5_BSS3_KEY0_CIPHER_ALG FIELD32(0x00070000)
  595. #define SEC_CSR5_BSS3_KEY1_CIPHER_ALG FIELD32(0x00700000)
  596. #define SEC_CSR5_BSS3_KEY2_CIPHER_ALG FIELD32(0x07000000)
  597. #define SEC_CSR5_BSS3_KEY3_CIPHER_ALG FIELD32(0x70000000)
  598. /*
  599. * STA control registers.
  600. */
  601. /*
  602. * STA_CSR0: RX PLCP error count & RX FCS error count.
  603. */
  604. #define STA_CSR0 0x30c0
  605. #define STA_CSR0_FCS_ERROR FIELD32(0x0000ffff)
  606. #define STA_CSR0_PLCP_ERROR FIELD32(0xffff0000)
  607. /*
  608. * STA_CSR1: RX False CCA count & RX LONG frame count.
  609. */
  610. #define STA_CSR1 0x30c4
  611. #define STA_CSR1_PHYSICAL_ERROR FIELD32(0x0000ffff)
  612. #define STA_CSR1_FALSE_CCA_ERROR FIELD32(0xffff0000)
  613. /*
  614. * STA_CSR2: TX Beacon count and RX FIFO overflow count.
  615. */
  616. #define STA_CSR2 0x30c8
  617. #define STA_CSR2_RX_FIFO_OVERFLOW_COUNT FIELD32(0x0000ffff)
  618. #define STA_CSR2_RX_OVERFLOW_COUNT FIELD32(0xffff0000)
  619. /*
  620. * STA_CSR3: TX Beacon count.
  621. */
  622. #define STA_CSR3 0x30cc
  623. #define STA_CSR3_TX_BEACON_COUNT FIELD32(0x0000ffff)
  624. /*
  625. * STA_CSR4: TX Result status register.
  626. * VALID: 1:This register contains a valid TX result.
  627. */
  628. #define STA_CSR4 0x30d0
  629. #define STA_CSR4_VALID FIELD32(0x00000001)
  630. #define STA_CSR4_TX_RESULT FIELD32(0x0000000e)
  631. #define STA_CSR4_RETRY_COUNT FIELD32(0x000000f0)
  632. #define STA_CSR4_PID_SUBTYPE FIELD32(0x00001f00)
  633. #define STA_CSR4_PID_TYPE FIELD32(0x0000e000)
  634. #define STA_CSR4_TXRATE FIELD32(0x000f0000)
  635. /*
  636. * QOS control registers.
  637. */
  638. /*
  639. * QOS_CSR0: TXOP holder MAC address register.
  640. */
  641. #define QOS_CSR0 0x30e0
  642. #define QOS_CSR0_BYTE0 FIELD32(0x000000ff)
  643. #define QOS_CSR0_BYTE1 FIELD32(0x0000ff00)
  644. #define QOS_CSR0_BYTE2 FIELD32(0x00ff0000)
  645. #define QOS_CSR0_BYTE3 FIELD32(0xff000000)
  646. /*
  647. * QOS_CSR1: TXOP holder MAC address register.
  648. */
  649. #define QOS_CSR1 0x30e4
  650. #define QOS_CSR1_BYTE4 FIELD32(0x000000ff)
  651. #define QOS_CSR1_BYTE5 FIELD32(0x0000ff00)
  652. /*
  653. * QOS_CSR2: TXOP holder timeout register.
  654. */
  655. #define QOS_CSR2 0x30e8
  656. /*
  657. * RX QOS-CFPOLL MAC address register.
  658. * QOS_CSR3: RX QOS-CFPOLL MAC address 0.
  659. * QOS_CSR4: RX QOS-CFPOLL MAC address 1.
  660. */
  661. #define QOS_CSR3 0x30ec
  662. #define QOS_CSR4 0x30f0
  663. /*
  664. * QOS_CSR5: "QosControl" field of the RX QOS-CFPOLL.
  665. */
  666. #define QOS_CSR5 0x30f4
  667. /*
  668. * Host DMA registers.
  669. */
  670. /*
  671. * AC0_BASE_CSR: AC_BK base address.
  672. */
  673. #define AC0_BASE_CSR 0x3400
  674. #define AC0_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  675. /*
  676. * AC1_BASE_CSR: AC_BE base address.
  677. */
  678. #define AC1_BASE_CSR 0x3404
  679. #define AC1_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  680. /*
  681. * AC2_BASE_CSR: AC_VI base address.
  682. */
  683. #define AC2_BASE_CSR 0x3408
  684. #define AC2_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  685. /*
  686. * AC3_BASE_CSR: AC_VO base address.
  687. */
  688. #define AC3_BASE_CSR 0x340c
  689. #define AC3_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  690. /*
  691. * MGMT_BASE_CSR: MGMT ring base address.
  692. */
  693. #define MGMT_BASE_CSR 0x3410
  694. #define MGMT_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  695. /*
  696. * TX_RING_CSR0: TX Ring size for AC_BK, AC_BE, AC_VI, AC_VO.
  697. */
  698. #define TX_RING_CSR0 0x3418
  699. #define TX_RING_CSR0_AC0_RING_SIZE FIELD32(0x000000ff)
  700. #define TX_RING_CSR0_AC1_RING_SIZE FIELD32(0x0000ff00)
  701. #define TX_RING_CSR0_AC2_RING_SIZE FIELD32(0x00ff0000)
  702. #define TX_RING_CSR0_AC3_RING_SIZE FIELD32(0xff000000)
  703. /*
  704. * TX_RING_CSR1: TX Ring size for MGMT Ring, HCCA Ring
  705. * TXD_SIZE: In unit of 32-bit.
  706. */
  707. #define TX_RING_CSR1 0x341c
  708. #define TX_RING_CSR1_MGMT_RING_SIZE FIELD32(0x000000ff)
  709. #define TX_RING_CSR1_HCCA_RING_SIZE FIELD32(0x0000ff00)
  710. #define TX_RING_CSR1_TXD_SIZE FIELD32(0x003f0000)
  711. /*
  712. * AIFSN_CSR: AIFSN for each EDCA AC.
  713. * AIFSN0: For AC_BK.
  714. * AIFSN1: For AC_BE.
  715. * AIFSN2: For AC_VI.
  716. * AIFSN3: For AC_VO.
  717. */
  718. #define AIFSN_CSR 0x3420
  719. #define AIFSN_CSR_AIFSN0 FIELD32(0x0000000f)
  720. #define AIFSN_CSR_AIFSN1 FIELD32(0x000000f0)
  721. #define AIFSN_CSR_AIFSN2 FIELD32(0x00000f00)
  722. #define AIFSN_CSR_AIFSN3 FIELD32(0x0000f000)
  723. /*
  724. * CWMIN_CSR: CWmin for each EDCA AC.
  725. * CWMIN0: For AC_BK.
  726. * CWMIN1: For AC_BE.
  727. * CWMIN2: For AC_VI.
  728. * CWMIN3: For AC_VO.
  729. */
  730. #define CWMIN_CSR 0x3424
  731. #define CWMIN_CSR_CWMIN0 FIELD32(0x0000000f)
  732. #define CWMIN_CSR_CWMIN1 FIELD32(0x000000f0)
  733. #define CWMIN_CSR_CWMIN2 FIELD32(0x00000f00)
  734. #define CWMIN_CSR_CWMIN3 FIELD32(0x0000f000)
  735. /*
  736. * CWMAX_CSR: CWmax for each EDCA AC.
  737. * CWMAX0: For AC_BK.
  738. * CWMAX1: For AC_BE.
  739. * CWMAX2: For AC_VI.
  740. * CWMAX3: For AC_VO.
  741. */
  742. #define CWMAX_CSR 0x3428
  743. #define CWMAX_CSR_CWMAX0 FIELD32(0x0000000f)
  744. #define CWMAX_CSR_CWMAX1 FIELD32(0x000000f0)
  745. #define CWMAX_CSR_CWMAX2 FIELD32(0x00000f00)
  746. #define CWMAX_CSR_CWMAX3 FIELD32(0x0000f000)
  747. /*
  748. * TX_DMA_DST_CSR: TX DMA destination
  749. * 0: TX ring0, 1: TX ring1, 2: TX ring2 3: invalid
  750. */
  751. #define TX_DMA_DST_CSR 0x342c
  752. #define TX_DMA_DST_CSR_DEST_AC0 FIELD32(0x00000003)
  753. #define TX_DMA_DST_CSR_DEST_AC1 FIELD32(0x0000000c)
  754. #define TX_DMA_DST_CSR_DEST_AC2 FIELD32(0x00000030)
  755. #define TX_DMA_DST_CSR_DEST_AC3 FIELD32(0x000000c0)
  756. #define TX_DMA_DST_CSR_DEST_MGMT FIELD32(0x00000300)
  757. /*
  758. * TX_CNTL_CSR: KICK/Abort TX.
  759. * KICK_TX_AC0: For AC_BK.
  760. * KICK_TX_AC1: For AC_BE.
  761. * KICK_TX_AC2: For AC_VI.
  762. * KICK_TX_AC3: For AC_VO.
  763. * ABORT_TX_AC0: For AC_BK.
  764. * ABORT_TX_AC1: For AC_BE.
  765. * ABORT_TX_AC2: For AC_VI.
  766. * ABORT_TX_AC3: For AC_VO.
  767. */
  768. #define TX_CNTL_CSR 0x3430
  769. #define TX_CNTL_CSR_KICK_TX_AC0 FIELD32(0x00000001)
  770. #define TX_CNTL_CSR_KICK_TX_AC1 FIELD32(0x00000002)
  771. #define TX_CNTL_CSR_KICK_TX_AC2 FIELD32(0x00000004)
  772. #define TX_CNTL_CSR_KICK_TX_AC3 FIELD32(0x00000008)
  773. #define TX_CNTL_CSR_KICK_TX_MGMT FIELD32(0x00000010)
  774. #define TX_CNTL_CSR_ABORT_TX_AC0 FIELD32(0x00010000)
  775. #define TX_CNTL_CSR_ABORT_TX_AC1 FIELD32(0x00020000)
  776. #define TX_CNTL_CSR_ABORT_TX_AC2 FIELD32(0x00040000)
  777. #define TX_CNTL_CSR_ABORT_TX_AC3 FIELD32(0x00080000)
  778. #define TX_CNTL_CSR_ABORT_TX_MGMT FIELD32(0x00100000)
  779. /*
  780. * LOAD_TX_RING_CSR: Load RX desriptor
  781. */
  782. #define LOAD_TX_RING_CSR 0x3434
  783. #define LOAD_TX_RING_CSR_LOAD_TXD_AC0 FIELD32(0x00000001)
  784. #define LOAD_TX_RING_CSR_LOAD_TXD_AC1 FIELD32(0x00000002)
  785. #define LOAD_TX_RING_CSR_LOAD_TXD_AC2 FIELD32(0x00000004)
  786. #define LOAD_TX_RING_CSR_LOAD_TXD_AC3 FIELD32(0x00000008)
  787. #define LOAD_TX_RING_CSR_LOAD_TXD_MGMT FIELD32(0x00000010)
  788. /*
  789. * Several read-only registers, for debugging.
  790. */
  791. #define AC0_TXPTR_CSR 0x3438
  792. #define AC1_TXPTR_CSR 0x343c
  793. #define AC2_TXPTR_CSR 0x3440
  794. #define AC3_TXPTR_CSR 0x3444
  795. #define MGMT_TXPTR_CSR 0x3448
  796. /*
  797. * RX_BASE_CSR
  798. */
  799. #define RX_BASE_CSR 0x3450
  800. #define RX_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  801. /*
  802. * RX_RING_CSR.
  803. * RXD_SIZE: In unit of 32-bit.
  804. */
  805. #define RX_RING_CSR 0x3454
  806. #define RX_RING_CSR_RING_SIZE FIELD32(0x000000ff)
  807. #define RX_RING_CSR_RXD_SIZE FIELD32(0x00003f00)
  808. #define RX_RING_CSR_RXD_WRITEBACK_SIZE FIELD32(0x00070000)
  809. /*
  810. * RX_CNTL_CSR
  811. */
  812. #define RX_CNTL_CSR 0x3458
  813. #define RX_CNTL_CSR_ENABLE_RX_DMA FIELD32(0x00000001)
  814. #define RX_CNTL_CSR_LOAD_RXD FIELD32(0x00000002)
  815. /*
  816. * RXPTR_CSR: Read-only, for debugging.
  817. */
  818. #define RXPTR_CSR 0x345c
  819. /*
  820. * PCI_CFG_CSR
  821. */
  822. #define PCI_CFG_CSR 0x3460
  823. /*
  824. * BUF_FORMAT_CSR
  825. */
  826. #define BUF_FORMAT_CSR 0x3464
  827. /*
  828. * INT_SOURCE_CSR: Interrupt source register.
  829. * Write one to clear corresponding bit.
  830. */
  831. #define INT_SOURCE_CSR 0x3468
  832. #define INT_SOURCE_CSR_TXDONE FIELD32(0x00000001)
  833. #define INT_SOURCE_CSR_RXDONE FIELD32(0x00000002)
  834. #define INT_SOURCE_CSR_BEACON_DONE FIELD32(0x00000004)
  835. #define INT_SOURCE_CSR_TX_ABORT_DONE FIELD32(0x00000010)
  836. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00010000)
  837. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00020000)
  838. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00040000)
  839. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00080000)
  840. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00100000)
  841. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00200000)
  842. /*
  843. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  844. * MITIGATION_PERIOD: Interrupt mitigation in unit of 32 PCI clock.
  845. */
  846. #define INT_MASK_CSR 0x346c
  847. #define INT_MASK_CSR_TXDONE FIELD32(0x00000001)
  848. #define INT_MASK_CSR_RXDONE FIELD32(0x00000002)
  849. #define INT_MASK_CSR_BEACON_DONE FIELD32(0x00000004)
  850. #define INT_MASK_CSR_TX_ABORT_DONE FIELD32(0x00000010)
  851. #define INT_MASK_CSR_ENABLE_MITIGATION FIELD32(0x00000080)
  852. #define INT_MASK_CSR_MITIGATION_PERIOD FIELD32(0x0000ff00)
  853. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00010000)
  854. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00020000)
  855. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00040000)
  856. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00080000)
  857. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00100000)
  858. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00200000)
  859. /*
  860. * E2PROM_CSR: EEPROM control register.
  861. * RELOAD: Write 1 to reload eeprom content.
  862. * TYPE_93C46: 1: 93c46, 0:93c66.
  863. * LOAD_STATUS: 1:loading, 0:done.
  864. */
  865. #define E2PROM_CSR 0x3470
  866. #define E2PROM_CSR_RELOAD FIELD32(0x00000001)
  867. #define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000002)
  868. #define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000004)
  869. #define E2PROM_CSR_DATA_IN FIELD32(0x00000008)
  870. #define E2PROM_CSR_DATA_OUT FIELD32(0x00000010)
  871. #define E2PROM_CSR_TYPE_93C46 FIELD32(0x00000020)
  872. #define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
  873. /*
  874. * AC_TXOP_CSR0: AC_BK/AC_BE TXOP register.
  875. * AC0_TX_OP: For AC_BK, in unit of 32us.
  876. * AC1_TX_OP: For AC_BE, in unit of 32us.
  877. */
  878. #define AC_TXOP_CSR0 0x3474
  879. #define AC_TXOP_CSR0_AC0_TX_OP FIELD32(0x0000ffff)
  880. #define AC_TXOP_CSR0_AC1_TX_OP FIELD32(0xffff0000)
  881. /*
  882. * AC_TXOP_CSR1: AC_VO/AC_VI TXOP register.
  883. * AC2_TX_OP: For AC_VI, in unit of 32us.
  884. * AC3_TX_OP: For AC_VO, in unit of 32us.
  885. */
  886. #define AC_TXOP_CSR1 0x3478
  887. #define AC_TXOP_CSR1_AC2_TX_OP FIELD32(0x0000ffff)
  888. #define AC_TXOP_CSR1_AC3_TX_OP FIELD32(0xffff0000)
  889. /*
  890. * DMA_STATUS_CSR
  891. */
  892. #define DMA_STATUS_CSR 0x3480
  893. /*
  894. * TEST_MODE_CSR
  895. */
  896. #define TEST_MODE_CSR 0x3484
  897. /*
  898. * UART0_TX_CSR
  899. */
  900. #define UART0_TX_CSR 0x3488
  901. /*
  902. * UART0_RX_CSR
  903. */
  904. #define UART0_RX_CSR 0x348c
  905. /*
  906. * UART0_FRAME_CSR
  907. */
  908. #define UART0_FRAME_CSR 0x3490
  909. /*
  910. * UART0_BUFFER_CSR
  911. */
  912. #define UART0_BUFFER_CSR 0x3494
  913. /*
  914. * IO_CNTL_CSR
  915. */
  916. #define IO_CNTL_CSR 0x3498
  917. /*
  918. * UART_INT_SOURCE_CSR
  919. */
  920. #define UART_INT_SOURCE_CSR 0x34a8
  921. /*
  922. * UART_INT_MASK_CSR
  923. */
  924. #define UART_INT_MASK_CSR 0x34ac
  925. /*
  926. * PBF_QUEUE_CSR
  927. */
  928. #define PBF_QUEUE_CSR 0x34b0
  929. /*
  930. * Firmware DMA registers.
  931. * Firmware DMA registers are dedicated for MCU usage
  932. * and should not be touched by host driver.
  933. * Therefore we skip the definition of these registers.
  934. */
  935. #define FW_TX_BASE_CSR 0x34c0
  936. #define FW_TX_START_CSR 0x34c4
  937. #define FW_TX_LAST_CSR 0x34c8
  938. #define FW_MODE_CNTL_CSR 0x34cc
  939. #define FW_TXPTR_CSR 0x34d0
  940. /*
  941. * 8051 firmware image.
  942. */
  943. #define FIRMWARE_RT2561 "rt2561.bin"
  944. #define FIRMWARE_RT2561s "rt2561s.bin"
  945. #define FIRMWARE_RT2661 "rt2661.bin"
  946. #define FIRMWARE_IMAGE_BASE 0x4000
  947. /*
  948. * BBP registers.
  949. * The wordsize of the BBP is 8 bits.
  950. */
  951. /*
  952. * R2
  953. */
  954. #define BBP_R2_BG_MODE FIELD8(0x20)
  955. /*
  956. * R3
  957. */
  958. #define BBP_R3_SMART_MODE FIELD8(0x01)
  959. /*
  960. * R4: RX antenna control
  961. * FRAME_END: 1 - DPDT, 0 - SPDT (Only valid for 802.11G, RF2527 & RF2529)
  962. */
  963. /*
  964. * ANTENNA_CONTROL semantics (guessed):
  965. * 0x1: Software controlled antenna switching (fixed or SW diversity)
  966. * 0x2: Hardware diversity.
  967. */
  968. #define BBP_R4_RX_ANTENNA_CONTROL FIELD8(0x03)
  969. #define BBP_R4_RX_FRAME_END FIELD8(0x20)
  970. /*
  971. * R77
  972. */
  973. #define BBP_R77_RX_ANTENNA FIELD8(0x03)
  974. /*
  975. * RF registers
  976. */
  977. /*
  978. * RF 3
  979. */
  980. #define RF3_TXPOWER FIELD32(0x00003e00)
  981. /*
  982. * RF 4
  983. */
  984. #define RF4_FREQ_OFFSET FIELD32(0x0003f000)
  985. /*
  986. * EEPROM content.
  987. * The wordsize of the EEPROM is 16 bits.
  988. */
  989. /*
  990. * HW MAC address.
  991. */
  992. #define EEPROM_MAC_ADDR_0 0x0002
  993. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  994. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  995. #define EEPROM_MAC_ADDR1 0x0003
  996. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  997. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  998. #define EEPROM_MAC_ADDR_2 0x0004
  999. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  1000. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  1001. /*
  1002. * EEPROM antenna.
  1003. * ANTENNA_NUM: Number of antenna's.
  1004. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  1005. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  1006. * FRAME_TYPE: 0: DPDT , 1: SPDT , noted this bit is valid for g only.
  1007. * DYN_TXAGC: Dynamic TX AGC control.
  1008. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  1009. * RF_TYPE: Rf_type of this adapter.
  1010. */
  1011. #define EEPROM_ANTENNA 0x0010
  1012. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  1013. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  1014. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  1015. #define EEPROM_ANTENNA_FRAME_TYPE FIELD16(0x0040)
  1016. #define EEPROM_ANTENNA_DYN_TXAGC FIELD16(0x0200)
  1017. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  1018. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0xf800)
  1019. /*
  1020. * EEPROM NIC config.
  1021. * ENABLE_DIVERSITY: 1:enable, 0:disable.
  1022. * EXTERNAL_LNA_BG: External LNA enable for 2.4G.
  1023. * CARDBUS_ACCEL: 0:enable, 1:disable.
  1024. * EXTERNAL_LNA_A: External LNA enable for 5G.
  1025. */
  1026. #define EEPROM_NIC 0x0011
  1027. #define EEPROM_NIC_ENABLE_DIVERSITY FIELD16(0x0001)
  1028. #define EEPROM_NIC_TX_DIVERSITY FIELD16(0x0002)
  1029. #define EEPROM_NIC_TX_RX_FIXED FIELD16(0x000c)
  1030. #define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0010)
  1031. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0020)
  1032. #define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0040)
  1033. /*
  1034. * EEPROM geography.
  1035. * GEO_A: Default geographical setting for 5GHz band
  1036. * GEO: Default geographical setting.
  1037. */
  1038. #define EEPROM_GEOGRAPHY 0x0012
  1039. #define EEPROM_GEOGRAPHY_GEO_A FIELD16(0x00ff)
  1040. #define EEPROM_GEOGRAPHY_GEO FIELD16(0xff00)
  1041. /*
  1042. * EEPROM BBP.
  1043. */
  1044. #define EEPROM_BBP_START 0x0013
  1045. #define EEPROM_BBP_SIZE 16
  1046. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  1047. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  1048. /*
  1049. * EEPROM TXPOWER 802.11G
  1050. */
  1051. #define EEPROM_TXPOWER_G_START 0x0023
  1052. #define EEPROM_TXPOWER_G_SIZE 7
  1053. #define EEPROM_TXPOWER_G_1 FIELD16(0x00ff)
  1054. #define EEPROM_TXPOWER_G_2 FIELD16(0xff00)
  1055. /*
  1056. * EEPROM Frequency
  1057. */
  1058. #define EEPROM_FREQ 0x002f
  1059. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  1060. #define EEPROM_FREQ_SEQ_MASK FIELD16(0xff00)
  1061. #define EEPROM_FREQ_SEQ FIELD16(0x0300)
  1062. /*
  1063. * EEPROM LED.
  1064. * POLARITY_RDY_G: Polarity RDY_G setting.
  1065. * POLARITY_RDY_A: Polarity RDY_A setting.
  1066. * POLARITY_ACT: Polarity ACT setting.
  1067. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  1068. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  1069. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  1070. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  1071. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  1072. * LED_MODE: Led mode.
  1073. */
  1074. #define EEPROM_LED 0x0030
  1075. #define EEPROM_LED_POLARITY_RDY_G FIELD16(0x0001)
  1076. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  1077. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  1078. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  1079. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  1080. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  1081. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  1082. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  1083. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  1084. /*
  1085. * EEPROM TXPOWER 802.11A
  1086. */
  1087. #define EEPROM_TXPOWER_A_START 0x0031
  1088. #define EEPROM_TXPOWER_A_SIZE 12
  1089. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  1090. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  1091. /*
  1092. * EEPROM RSSI offset 802.11BG
  1093. */
  1094. #define EEPROM_RSSI_OFFSET_BG 0x004d
  1095. #define EEPROM_RSSI_OFFSET_BG_1 FIELD16(0x00ff)
  1096. #define EEPROM_RSSI_OFFSET_BG_2 FIELD16(0xff00)
  1097. /*
  1098. * EEPROM RSSI offset 802.11A
  1099. */
  1100. #define EEPROM_RSSI_OFFSET_A 0x004e
  1101. #define EEPROM_RSSI_OFFSET_A_1 FIELD16(0x00ff)
  1102. #define EEPROM_RSSI_OFFSET_A_2 FIELD16(0xff00)
  1103. /*
  1104. * MCU mailbox commands.
  1105. */
  1106. #define MCU_SLEEP 0x30
  1107. #define MCU_WAKEUP 0x31
  1108. #define MCU_LED 0x50
  1109. #define MCU_LED_STRENGTH 0x52
  1110. /*
  1111. * DMA descriptor defines.
  1112. */
  1113. #define TXD_DESC_SIZE ( 16 * sizeof(__le32) )
  1114. #define TXINFO_SIZE ( 6 * sizeof(__le32) )
  1115. #define RXD_DESC_SIZE ( 16 * sizeof(__le32) )
  1116. /*
  1117. * TX descriptor format for TX, PRIO and Beacon Ring.
  1118. */
  1119. /*
  1120. * Word0
  1121. * TKIP_MIC: ASIC appends TKIP MIC if TKIP is used.
  1122. * KEY_TABLE: Use per-client pairwise KEY table.
  1123. * KEY_INDEX:
  1124. * Key index (0~31) to the pairwise KEY table.
  1125. * 0~3 to shared KEY table 0 (BSS0).
  1126. * 4~7 to shared KEY table 1 (BSS1).
  1127. * 8~11 to shared KEY table 2 (BSS2).
  1128. * 12~15 to shared KEY table 3 (BSS3).
  1129. * BURST: Next frame belongs to same "burst" event.
  1130. */
  1131. #define TXD_W0_OWNER_NIC FIELD32(0x00000001)
  1132. #define TXD_W0_VALID FIELD32(0x00000002)
  1133. #define TXD_W0_MORE_FRAG FIELD32(0x00000004)
  1134. #define TXD_W0_ACK FIELD32(0x00000008)
  1135. #define TXD_W0_TIMESTAMP FIELD32(0x00000010)
  1136. #define TXD_W0_OFDM FIELD32(0x00000020)
  1137. #define TXD_W0_IFS FIELD32(0x00000040)
  1138. #define TXD_W0_RETRY_MODE FIELD32(0x00000080)
  1139. #define TXD_W0_TKIP_MIC FIELD32(0x00000100)
  1140. #define TXD_W0_KEY_TABLE FIELD32(0x00000200)
  1141. #define TXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  1142. #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  1143. #define TXD_W0_BURST FIELD32(0x10000000)
  1144. #define TXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  1145. /*
  1146. * Word1
  1147. * HOST_Q_ID: EDCA/HCCA queue ID.
  1148. * HW_SEQUENCE: MAC overwrites the frame sequence number.
  1149. * BUFFER_COUNT: Number of buffers in this TXD.
  1150. */
  1151. #define TXD_W1_HOST_Q_ID FIELD32(0x0000000f)
  1152. #define TXD_W1_AIFSN FIELD32(0x000000f0)
  1153. #define TXD_W1_CWMIN FIELD32(0x00000f00)
  1154. #define TXD_W1_CWMAX FIELD32(0x0000f000)
  1155. #define TXD_W1_IV_OFFSET FIELD32(0x003f0000)
  1156. #define TXD_W1_PIGGY_BACK FIELD32(0x01000000)
  1157. #define TXD_W1_HW_SEQUENCE FIELD32(0x10000000)
  1158. #define TXD_W1_BUFFER_COUNT FIELD32(0xe0000000)
  1159. /*
  1160. * Word2: PLCP information
  1161. */
  1162. #define TXD_W2_PLCP_SIGNAL FIELD32(0x000000ff)
  1163. #define TXD_W2_PLCP_SERVICE FIELD32(0x0000ff00)
  1164. #define TXD_W2_PLCP_LENGTH_LOW FIELD32(0x00ff0000)
  1165. #define TXD_W2_PLCP_LENGTH_HIGH FIELD32(0xff000000)
  1166. /*
  1167. * Word3
  1168. */
  1169. #define TXD_W3_IV FIELD32(0xffffffff)
  1170. /*
  1171. * Word4
  1172. */
  1173. #define TXD_W4_EIV FIELD32(0xffffffff)
  1174. /*
  1175. * Word5
  1176. * FRAME_OFFSET: Frame start offset inside ASIC TXFIFO (after TXINFO field).
  1177. * TXD_W5_PID_SUBTYPE: Driver assigned packet ID index for txdone handler.
  1178. * TXD_W5_PID_TYPE: Driver assigned packet ID type for txdone handler.
  1179. * WAITING_DMA_DONE_INT: TXD been filled with data
  1180. * and waiting for TxDoneISR housekeeping.
  1181. */
  1182. #define TXD_W5_FRAME_OFFSET FIELD32(0x000000ff)
  1183. #define TXD_W5_PID_SUBTYPE FIELD32(0x00001f00)
  1184. #define TXD_W5_PID_TYPE FIELD32(0x0000e000)
  1185. #define TXD_W5_TX_POWER FIELD32(0x00ff0000)
  1186. #define TXD_W5_WAITING_DMA_DONE_INT FIELD32(0x01000000)
  1187. /*
  1188. * the above 24-byte is called TXINFO and will be DMAed to MAC block
  1189. * through TXFIFO. MAC block use this TXINFO to control the transmission
  1190. * behavior of this frame.
  1191. * The following fields are not used by MAC block.
  1192. * They are used by DMA block and HOST driver only.
  1193. * Once a frame has been DMA to ASIC, all the following fields are useless
  1194. * to ASIC.
  1195. */
  1196. /*
  1197. * Word6-10: Buffer physical address
  1198. */
  1199. #define TXD_W6_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1200. #define TXD_W7_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1201. #define TXD_W8_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1202. #define TXD_W9_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1203. #define TXD_W10_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1204. /*
  1205. * Word11-13: Buffer length
  1206. */
  1207. #define TXD_W11_BUFFER_LENGTH0 FIELD32(0x00000fff)
  1208. #define TXD_W11_BUFFER_LENGTH1 FIELD32(0x0fff0000)
  1209. #define TXD_W12_BUFFER_LENGTH2 FIELD32(0x00000fff)
  1210. #define TXD_W12_BUFFER_LENGTH3 FIELD32(0x0fff0000)
  1211. #define TXD_W13_BUFFER_LENGTH4 FIELD32(0x00000fff)
  1212. /*
  1213. * Word14
  1214. */
  1215. #define TXD_W14_SK_BUFFER FIELD32(0xffffffff)
  1216. /*
  1217. * Word15
  1218. */
  1219. #define TXD_W15_NEXT_SK_BUFFER FIELD32(0xffffffff)
  1220. /*
  1221. * RX descriptor format for RX Ring.
  1222. */
  1223. /*
  1224. * Word0
  1225. * CIPHER_ERROR: 1:ICV error, 2:MIC error, 3:invalid key.
  1226. * KEY_INDEX: Decryption key actually used.
  1227. */
  1228. #define RXD_W0_OWNER_NIC FIELD32(0x00000001)
  1229. #define RXD_W0_DROP FIELD32(0x00000002)
  1230. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000004)
  1231. #define RXD_W0_MULTICAST FIELD32(0x00000008)
  1232. #define RXD_W0_BROADCAST FIELD32(0x00000010)
  1233. #define RXD_W0_MY_BSS FIELD32(0x00000020)
  1234. #define RXD_W0_CRC_ERROR FIELD32(0x00000040)
  1235. #define RXD_W0_OFDM FIELD32(0x00000080)
  1236. #define RXD_W0_CIPHER_ERROR FIELD32(0x00000300)
  1237. #define RXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  1238. #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  1239. #define RXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  1240. /*
  1241. * Word1
  1242. * SIGNAL: RX raw data rate reported by BBP.
  1243. */
  1244. #define RXD_W1_SIGNAL FIELD32(0x000000ff)
  1245. #define RXD_W1_RSSI_AGC FIELD32(0x00001f00)
  1246. #define RXD_W1_RSSI_LNA FIELD32(0x00006000)
  1247. #define RXD_W1_FRAME_OFFSET FIELD32(0x7f000000)
  1248. /*
  1249. * Word2
  1250. * IV: Received IV of originally encrypted.
  1251. */
  1252. #define RXD_W2_IV FIELD32(0xffffffff)
  1253. /*
  1254. * Word3
  1255. * EIV: Received EIV of originally encrypted.
  1256. */
  1257. #define RXD_W3_EIV FIELD32(0xffffffff)
  1258. /*
  1259. * Word4
  1260. */
  1261. #define RXD_W4_RESERVED FIELD32(0xffffffff)
  1262. /*
  1263. * the above 20-byte is called RXINFO and will be DMAed to MAC RX block
  1264. * and passed to the HOST driver.
  1265. * The following fields are for DMA block and HOST usage only.
  1266. * Can't be touched by ASIC MAC block.
  1267. */
  1268. /*
  1269. * Word5
  1270. */
  1271. #define RXD_W5_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1272. /*
  1273. * Word6-15: Reserved
  1274. */
  1275. #define RXD_W6_RESERVED FIELD32(0xffffffff)
  1276. #define RXD_W7_RESERVED FIELD32(0xffffffff)
  1277. #define RXD_W8_RESERVED FIELD32(0xffffffff)
  1278. #define RXD_W9_RESERVED FIELD32(0xffffffff)
  1279. #define RXD_W10_RESERVED FIELD32(0xffffffff)
  1280. #define RXD_W11_RESERVED FIELD32(0xffffffff)
  1281. #define RXD_W12_RESERVED FIELD32(0xffffffff)
  1282. #define RXD_W13_RESERVED FIELD32(0xffffffff)
  1283. #define RXD_W14_RESERVED FIELD32(0xffffffff)
  1284. #define RXD_W15_RESERVED FIELD32(0xffffffff)
  1285. /*
  1286. * Macro's for converting txpower from EEPROM to mac80211 value
  1287. * and from mac80211 value to register value.
  1288. */
  1289. #define MIN_TXPOWER 0
  1290. #define MAX_TXPOWER 31
  1291. #define DEFAULT_TXPOWER 24
  1292. #define TXPOWER_FROM_DEV(__txpower) \
  1293. ({ \
  1294. ((__txpower) > MAX_TXPOWER) ? \
  1295. DEFAULT_TXPOWER : (__txpower); \
  1296. })
  1297. #define TXPOWER_TO_DEV(__txpower) \
  1298. ({ \
  1299. ((__txpower) <= MIN_TXPOWER) ? MIN_TXPOWER : \
  1300. (((__txpower) >= MAX_TXPOWER) ? MAX_TXPOWER : \
  1301. (__txpower)); \
  1302. })
  1303. #endif /* RT61PCI_H */