iwl-3945.c 77 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2008 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * James P. Ketrenos <ipw2100-admin@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/version.h>
  29. #include <linux/init.h>
  30. #include <linux/pci.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/delay.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/wireless.h>
  36. #include <linux/firmware.h>
  37. #include <linux/etherdevice.h>
  38. #include <asm/unaligned.h>
  39. #include <net/mac80211.h>
  40. #include "iwl-3945-core.h"
  41. #include "iwl-3945.h"
  42. #include "iwl-helpers.h"
  43. #include "iwl-3945-rs.h"
  44. #define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
  45. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  46. IWL_RATE_##r##M_IEEE, \
  47. IWL_RATE_##ip##M_INDEX, \
  48. IWL_RATE_##in##M_INDEX, \
  49. IWL_RATE_##rp##M_INDEX, \
  50. IWL_RATE_##rn##M_INDEX, \
  51. IWL_RATE_##pp##M_INDEX, \
  52. IWL_RATE_##np##M_INDEX, \
  53. IWL_RATE_##r##M_INDEX_TABLE, \
  54. IWL_RATE_##ip##M_INDEX_TABLE }
  55. /*
  56. * Parameter order:
  57. * rate, prev rate, next rate, prev tgg rate, next tgg rate
  58. *
  59. * If there isn't a valid next or previous rate then INV is used which
  60. * maps to IWL_RATE_INVALID
  61. *
  62. */
  63. const struct iwl3945_rate_info iwl3945_rates[IWL_RATE_COUNT] = {
  64. IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
  65. IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
  66. IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  67. IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
  68. IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  69. IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
  70. IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  71. IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  72. IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  73. IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  74. IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  75. IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  76. };
  77. /* 1 = enable the iwl3945_disable_events() function */
  78. #define IWL_EVT_DISABLE (0)
  79. #define IWL_EVT_DISABLE_SIZE (1532/32)
  80. /**
  81. * iwl3945_disable_events - Disable selected events in uCode event log
  82. *
  83. * Disable an event by writing "1"s into "disable"
  84. * bitmap in SRAM. Bit position corresponds to Event # (id/type).
  85. * Default values of 0 enable uCode events to be logged.
  86. * Use for only special debugging. This function is just a placeholder as-is,
  87. * you'll need to provide the special bits! ...
  88. * ... and set IWL_EVT_DISABLE to 1. */
  89. void iwl3945_disable_events(struct iwl3945_priv *priv)
  90. {
  91. int ret;
  92. int i;
  93. u32 base; /* SRAM address of event log header */
  94. u32 disable_ptr; /* SRAM address of event-disable bitmap array */
  95. u32 array_size; /* # of u32 entries in array */
  96. u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
  97. 0x00000000, /* 31 - 0 Event id numbers */
  98. 0x00000000, /* 63 - 32 */
  99. 0x00000000, /* 95 - 64 */
  100. 0x00000000, /* 127 - 96 */
  101. 0x00000000, /* 159 - 128 */
  102. 0x00000000, /* 191 - 160 */
  103. 0x00000000, /* 223 - 192 */
  104. 0x00000000, /* 255 - 224 */
  105. 0x00000000, /* 287 - 256 */
  106. 0x00000000, /* 319 - 288 */
  107. 0x00000000, /* 351 - 320 */
  108. 0x00000000, /* 383 - 352 */
  109. 0x00000000, /* 415 - 384 */
  110. 0x00000000, /* 447 - 416 */
  111. 0x00000000, /* 479 - 448 */
  112. 0x00000000, /* 511 - 480 */
  113. 0x00000000, /* 543 - 512 */
  114. 0x00000000, /* 575 - 544 */
  115. 0x00000000, /* 607 - 576 */
  116. 0x00000000, /* 639 - 608 */
  117. 0x00000000, /* 671 - 640 */
  118. 0x00000000, /* 703 - 672 */
  119. 0x00000000, /* 735 - 704 */
  120. 0x00000000, /* 767 - 736 */
  121. 0x00000000, /* 799 - 768 */
  122. 0x00000000, /* 831 - 800 */
  123. 0x00000000, /* 863 - 832 */
  124. 0x00000000, /* 895 - 864 */
  125. 0x00000000, /* 927 - 896 */
  126. 0x00000000, /* 959 - 928 */
  127. 0x00000000, /* 991 - 960 */
  128. 0x00000000, /* 1023 - 992 */
  129. 0x00000000, /* 1055 - 1024 */
  130. 0x00000000, /* 1087 - 1056 */
  131. 0x00000000, /* 1119 - 1088 */
  132. 0x00000000, /* 1151 - 1120 */
  133. 0x00000000, /* 1183 - 1152 */
  134. 0x00000000, /* 1215 - 1184 */
  135. 0x00000000, /* 1247 - 1216 */
  136. 0x00000000, /* 1279 - 1248 */
  137. 0x00000000, /* 1311 - 1280 */
  138. 0x00000000, /* 1343 - 1312 */
  139. 0x00000000, /* 1375 - 1344 */
  140. 0x00000000, /* 1407 - 1376 */
  141. 0x00000000, /* 1439 - 1408 */
  142. 0x00000000, /* 1471 - 1440 */
  143. 0x00000000, /* 1503 - 1472 */
  144. };
  145. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  146. if (!iwl3945_hw_valid_rtc_data_addr(base)) {
  147. IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
  148. return;
  149. }
  150. ret = iwl3945_grab_nic_access(priv);
  151. if (ret) {
  152. IWL_WARNING("Can not read from adapter at this time.\n");
  153. return;
  154. }
  155. disable_ptr = iwl3945_read_targ_mem(priv, base + (4 * sizeof(u32)));
  156. array_size = iwl3945_read_targ_mem(priv, base + (5 * sizeof(u32)));
  157. iwl3945_release_nic_access(priv);
  158. if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
  159. IWL_DEBUG_INFO("Disabling selected uCode log events at 0x%x\n",
  160. disable_ptr);
  161. ret = iwl3945_grab_nic_access(priv);
  162. for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
  163. iwl3945_write_targ_mem(priv,
  164. disable_ptr + (i * sizeof(u32)),
  165. evt_disable[i]);
  166. iwl3945_release_nic_access(priv);
  167. } else {
  168. IWL_DEBUG_INFO("Selected uCode log events may be disabled\n");
  169. IWL_DEBUG_INFO(" by writing \"1\"s into disable bitmap\n");
  170. IWL_DEBUG_INFO(" in SRAM at 0x%x, size %d u32s\n",
  171. disable_ptr, array_size);
  172. }
  173. }
  174. static int iwl3945_hwrate_to_plcp_idx(u8 plcp)
  175. {
  176. int idx;
  177. for (idx = 0; idx < IWL_RATE_COUNT; idx++)
  178. if (iwl3945_rates[idx].plcp == plcp)
  179. return idx;
  180. return -1;
  181. }
  182. /**
  183. * iwl3945_get_antenna_flags - Get antenna flags for RXON command
  184. * @priv: eeprom and antenna fields are used to determine antenna flags
  185. *
  186. * priv->eeprom is used to determine if antenna AUX/MAIN are reversed
  187. * priv->antenna specifies the antenna diversity mode:
  188. *
  189. * IWL_ANTENNA_DIVERISTY - NIC selects best antenna by itself
  190. * IWL_ANTENNA_MAIN - Force MAIN antenna
  191. * IWL_ANTENNA_AUX - Force AUX antenna
  192. */
  193. __le32 iwl3945_get_antenna_flags(const struct iwl3945_priv *priv)
  194. {
  195. switch (priv->antenna) {
  196. case IWL_ANTENNA_DIVERSITY:
  197. return 0;
  198. case IWL_ANTENNA_MAIN:
  199. if (priv->eeprom.antenna_switch_type)
  200. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_B_MSK;
  201. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_A_MSK;
  202. case IWL_ANTENNA_AUX:
  203. if (priv->eeprom.antenna_switch_type)
  204. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_A_MSK;
  205. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_B_MSK;
  206. }
  207. /* bad antenna selector value */
  208. IWL_ERROR("Bad antenna selector value (0x%x)\n", priv->antenna);
  209. return 0; /* "diversity" is default if error */
  210. }
  211. #ifdef CONFIG_IWL3945_DEBUG
  212. #define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
  213. static const char *iwl3945_get_tx_fail_reason(u32 status)
  214. {
  215. switch (status & TX_STATUS_MSK) {
  216. case TX_STATUS_SUCCESS:
  217. return "SUCCESS";
  218. TX_STATUS_ENTRY(SHORT_LIMIT);
  219. TX_STATUS_ENTRY(LONG_LIMIT);
  220. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  221. TX_STATUS_ENTRY(MGMNT_ABORT);
  222. TX_STATUS_ENTRY(NEXT_FRAG);
  223. TX_STATUS_ENTRY(LIFE_EXPIRE);
  224. TX_STATUS_ENTRY(DEST_PS);
  225. TX_STATUS_ENTRY(ABORTED);
  226. TX_STATUS_ENTRY(BT_RETRY);
  227. TX_STATUS_ENTRY(STA_INVALID);
  228. TX_STATUS_ENTRY(FRAG_DROPPED);
  229. TX_STATUS_ENTRY(TID_DISABLE);
  230. TX_STATUS_ENTRY(FRAME_FLUSHED);
  231. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  232. TX_STATUS_ENTRY(TX_LOCKED);
  233. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  234. }
  235. return "UNKNOWN";
  236. }
  237. #else
  238. static inline const char *iwl3945_get_tx_fail_reason(u32 status)
  239. {
  240. return "";
  241. }
  242. #endif
  243. /**
  244. * iwl3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
  245. *
  246. * When FW advances 'R' index, all entries between old and new 'R' index
  247. * need to be reclaimed. As result, some free space forms. If there is
  248. * enough free space (> low mark), wake the stack that feeds us.
  249. */
  250. static void iwl3945_tx_queue_reclaim(struct iwl3945_priv *priv,
  251. int txq_id, int index)
  252. {
  253. struct iwl3945_tx_queue *txq = &priv->txq[txq_id];
  254. struct iwl3945_queue *q = &txq->q;
  255. struct iwl3945_tx_info *tx_info;
  256. BUG_ON(txq_id == IWL_CMD_QUEUE_NUM);
  257. for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
  258. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  259. tx_info = &txq->txb[txq->q.read_ptr];
  260. ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0],
  261. &tx_info->status);
  262. tx_info->skb[0] = NULL;
  263. iwl3945_hw_txq_free_tfd(priv, txq);
  264. }
  265. if (iwl3945_queue_space(q) > q->low_mark && (txq_id >= 0) &&
  266. (txq_id != IWL_CMD_QUEUE_NUM) &&
  267. priv->mac80211_registered)
  268. ieee80211_wake_queue(priv->hw, txq_id);
  269. }
  270. /**
  271. * iwl3945_rx_reply_tx - Handle Tx response
  272. */
  273. static void iwl3945_rx_reply_tx(struct iwl3945_priv *priv,
  274. struct iwl3945_rx_mem_buffer *rxb)
  275. {
  276. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  277. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  278. int txq_id = SEQ_TO_QUEUE(sequence);
  279. int index = SEQ_TO_INDEX(sequence);
  280. struct iwl3945_tx_queue *txq = &priv->txq[txq_id];
  281. struct ieee80211_tx_status *tx_status;
  282. struct iwl3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  283. u32 status = le32_to_cpu(tx_resp->status);
  284. int rate_idx;
  285. if ((index >= txq->q.n_bd) || (iwl3945_x2_queue_used(&txq->q, index) == 0)) {
  286. IWL_ERROR("Read index for DMA queue txq_id (%d) index %d "
  287. "is out of range [0-%d] %d %d\n", txq_id,
  288. index, txq->q.n_bd, txq->q.write_ptr,
  289. txq->q.read_ptr);
  290. return;
  291. }
  292. tx_status = &(txq->txb[txq->q.read_ptr].status);
  293. tx_status->retry_count = tx_resp->failure_frame;
  294. /* tx_status->rts_retry_count = tx_resp->failure_rts; */
  295. tx_status->flags = ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
  296. IEEE80211_TX_STATUS_ACK : 0;
  297. IWL_DEBUG_TX("Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
  298. txq_id, iwl3945_get_tx_fail_reason(status), status,
  299. tx_resp->rate, tx_resp->failure_frame);
  300. rate_idx = iwl3945_hwrate_to_plcp_idx(tx_resp->rate);
  301. tx_status->control.tx_rate = &priv->ieee_rates[rate_idx];
  302. IWL_DEBUG_TX_REPLY("Tx queue reclaim %d\n", index);
  303. iwl3945_tx_queue_reclaim(priv, txq_id, index);
  304. if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
  305. IWL_ERROR("TODO: Implement Tx ABORT REQUIRED!!!\n");
  306. }
  307. /*****************************************************************************
  308. *
  309. * Intel PRO/Wireless 3945ABG/BG Network Connection
  310. *
  311. * RX handler implementations
  312. *
  313. *****************************************************************************/
  314. void iwl3945_hw_rx_statistics(struct iwl3945_priv *priv, struct iwl3945_rx_mem_buffer *rxb)
  315. {
  316. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  317. IWL_DEBUG_RX("Statistics notification received (%d vs %d).\n",
  318. (int)sizeof(struct iwl3945_notif_statistics),
  319. le32_to_cpu(pkt->len));
  320. memcpy(&priv->statistics, pkt->u.raw, sizeof(priv->statistics));
  321. iwl3945_led_background(priv);
  322. priv->last_statistics_time = jiffies;
  323. }
  324. /******************************************************************************
  325. *
  326. * Misc. internal state and helper functions
  327. *
  328. ******************************************************************************/
  329. #ifdef CONFIG_IWL3945_DEBUG
  330. /**
  331. * iwl3945_report_frame - dump frame to syslog during debug sessions
  332. *
  333. * You may hack this function to show different aspects of received frames,
  334. * including selective frame dumps.
  335. * group100 parameter selects whether to show 1 out of 100 good frames.
  336. */
  337. static void iwl3945_dbg_report_frame(struct iwl3945_priv *priv,
  338. struct iwl3945_rx_packet *pkt,
  339. struct ieee80211_hdr *header, int group100)
  340. {
  341. u32 to_us;
  342. u32 print_summary = 0;
  343. u32 print_dump = 0; /* set to 1 to dump all frames' contents */
  344. u32 hundred = 0;
  345. u32 dataframe = 0;
  346. u16 fc;
  347. u16 seq_ctl;
  348. u16 channel;
  349. u16 phy_flags;
  350. u16 length;
  351. u16 status;
  352. u16 bcn_tmr;
  353. u32 tsf_low;
  354. u64 tsf;
  355. u8 rssi;
  356. u8 agc;
  357. u16 sig_avg;
  358. u16 noise_diff;
  359. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  360. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  361. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  362. u8 *data = IWL_RX_DATA(pkt);
  363. /* MAC header */
  364. fc = le16_to_cpu(header->frame_control);
  365. seq_ctl = le16_to_cpu(header->seq_ctrl);
  366. /* metadata */
  367. channel = le16_to_cpu(rx_hdr->channel);
  368. phy_flags = le16_to_cpu(rx_hdr->phy_flags);
  369. length = le16_to_cpu(rx_hdr->len);
  370. /* end-of-frame status and timestamp */
  371. status = le32_to_cpu(rx_end->status);
  372. bcn_tmr = le32_to_cpu(rx_end->beacon_timestamp);
  373. tsf_low = le64_to_cpu(rx_end->timestamp) & 0x0ffffffff;
  374. tsf = le64_to_cpu(rx_end->timestamp);
  375. /* signal statistics */
  376. rssi = rx_stats->rssi;
  377. agc = rx_stats->agc;
  378. sig_avg = le16_to_cpu(rx_stats->sig_avg);
  379. noise_diff = le16_to_cpu(rx_stats->noise_diff);
  380. to_us = !compare_ether_addr(header->addr1, priv->mac_addr);
  381. /* if data frame is to us and all is good,
  382. * (optionally) print summary for only 1 out of every 100 */
  383. if (to_us && (fc & ~IEEE80211_FCTL_PROTECTED) ==
  384. (IEEE80211_FCTL_FROMDS | IEEE80211_FTYPE_DATA)) {
  385. dataframe = 1;
  386. if (!group100)
  387. print_summary = 1; /* print each frame */
  388. else if (priv->framecnt_to_us < 100) {
  389. priv->framecnt_to_us++;
  390. print_summary = 0;
  391. } else {
  392. priv->framecnt_to_us = 0;
  393. print_summary = 1;
  394. hundred = 1;
  395. }
  396. } else {
  397. /* print summary for all other frames */
  398. print_summary = 1;
  399. }
  400. if (print_summary) {
  401. char *title;
  402. u32 rate;
  403. if (hundred)
  404. title = "100Frames";
  405. else if (fc & IEEE80211_FCTL_RETRY)
  406. title = "Retry";
  407. else if (ieee80211_is_assoc_response(fc))
  408. title = "AscRsp";
  409. else if (ieee80211_is_reassoc_response(fc))
  410. title = "RasRsp";
  411. else if (ieee80211_is_probe_response(fc)) {
  412. title = "PrbRsp";
  413. print_dump = 1; /* dump frame contents */
  414. } else if (ieee80211_is_beacon(fc)) {
  415. title = "Beacon";
  416. print_dump = 1; /* dump frame contents */
  417. } else if (ieee80211_is_atim(fc))
  418. title = "ATIM";
  419. else if (ieee80211_is_auth(fc))
  420. title = "Auth";
  421. else if (ieee80211_is_deauth(fc))
  422. title = "DeAuth";
  423. else if (ieee80211_is_disassoc(fc))
  424. title = "DisAssoc";
  425. else
  426. title = "Frame";
  427. rate = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  428. if (rate == -1)
  429. rate = 0;
  430. else
  431. rate = iwl3945_rates[rate].ieee / 2;
  432. /* print frame summary.
  433. * MAC addresses show just the last byte (for brevity),
  434. * but you can hack it to show more, if you'd like to. */
  435. if (dataframe)
  436. IWL_DEBUG_RX("%s: mhd=0x%04x, dst=0x%02x, "
  437. "len=%u, rssi=%d, chnl=%d, rate=%u, \n",
  438. title, fc, header->addr1[5],
  439. length, rssi, channel, rate);
  440. else {
  441. /* src/dst addresses assume managed mode */
  442. IWL_DEBUG_RX("%s: 0x%04x, dst=0x%02x, "
  443. "src=0x%02x, rssi=%u, tim=%lu usec, "
  444. "phy=0x%02x, chnl=%d\n",
  445. title, fc, header->addr1[5],
  446. header->addr3[5], rssi,
  447. tsf_low - priv->scan_start_tsf,
  448. phy_flags, channel);
  449. }
  450. }
  451. if (print_dump)
  452. iwl3945_print_hex_dump(IWL_DL_RX, data, length);
  453. }
  454. #else
  455. static inline void iwl3945_dbg_report_frame(struct iwl3945_priv *priv,
  456. struct iwl3945_rx_packet *pkt,
  457. struct ieee80211_hdr *header, int group100)
  458. {
  459. }
  460. #endif
  461. static void iwl3945_add_radiotap(struct iwl3945_priv *priv,
  462. struct sk_buff *skb,
  463. struct iwl3945_rx_frame_hdr *rx_hdr,
  464. struct ieee80211_rx_status *stats)
  465. {
  466. /* First cache any information we need before we overwrite
  467. * the information provided in the skb from the hardware */
  468. s8 signal = stats->ssi;
  469. s8 noise = 0;
  470. int rate = stats->rate_idx;
  471. u64 tsf = stats->mactime;
  472. __le16 phy_flags_hw = rx_hdr->phy_flags, antenna;
  473. struct iwl3945_rt_rx_hdr {
  474. struct ieee80211_radiotap_header rt_hdr;
  475. __le64 rt_tsf; /* TSF */
  476. u8 rt_flags; /* radiotap packet flags */
  477. u8 rt_rate; /* rate in 500kb/s */
  478. __le16 rt_channelMHz; /* channel in MHz */
  479. __le16 rt_chbitmask; /* channel bitfield */
  480. s8 rt_dbmsignal; /* signal in dBm, kluged to signed */
  481. s8 rt_dbmnoise;
  482. u8 rt_antenna; /* antenna number */
  483. } __attribute__ ((packed)) *iwl3945_rt;
  484. if (skb_headroom(skb) < sizeof(*iwl3945_rt)) {
  485. if (net_ratelimit())
  486. printk(KERN_ERR "not enough headroom [%d] for "
  487. "radiotap head [%zd]\n",
  488. skb_headroom(skb), sizeof(*iwl3945_rt));
  489. return;
  490. }
  491. /* put radiotap header in front of 802.11 header and data */
  492. iwl3945_rt = (void *)skb_push(skb, sizeof(*iwl3945_rt));
  493. /* initialise radiotap header */
  494. iwl3945_rt->rt_hdr.it_version = PKTHDR_RADIOTAP_VERSION;
  495. iwl3945_rt->rt_hdr.it_pad = 0;
  496. /* total header + data */
  497. put_unaligned_le16(sizeof(*iwl3945_rt), &iwl3945_rt->rt_hdr.it_len);
  498. /* Indicate all the fields we add to the radiotap header */
  499. put_unaligned_le32((1 << IEEE80211_RADIOTAP_TSFT) |
  500. (1 << IEEE80211_RADIOTAP_FLAGS) |
  501. (1 << IEEE80211_RADIOTAP_RATE) |
  502. (1 << IEEE80211_RADIOTAP_CHANNEL) |
  503. (1 << IEEE80211_RADIOTAP_DBM_ANTSIGNAL) |
  504. (1 << IEEE80211_RADIOTAP_DBM_ANTNOISE) |
  505. (1 << IEEE80211_RADIOTAP_ANTENNA),
  506. &iwl3945_rt->rt_hdr.it_present);
  507. /* Zero the flags, we'll add to them as we go */
  508. iwl3945_rt->rt_flags = 0;
  509. put_unaligned_le64(tsf, &iwl3945_rt->rt_tsf);
  510. iwl3945_rt->rt_dbmsignal = signal;
  511. iwl3945_rt->rt_dbmnoise = noise;
  512. /* Convert the channel frequency and set the flags */
  513. put_unaligned_le16(stats->freq, &iwl3945_rt->rt_channelMHz);
  514. if (!(phy_flags_hw & RX_RES_PHY_FLAGS_BAND_24_MSK))
  515. put_unaligned_le16(IEEE80211_CHAN_OFDM | IEEE80211_CHAN_5GHZ,
  516. &iwl3945_rt->rt_chbitmask);
  517. else if (phy_flags_hw & RX_RES_PHY_FLAGS_MOD_CCK_MSK)
  518. put_unaligned_le16(IEEE80211_CHAN_CCK | IEEE80211_CHAN_2GHZ,
  519. &iwl3945_rt->rt_chbitmask);
  520. else /* 802.11g */
  521. put_unaligned_le16(IEEE80211_CHAN_OFDM | IEEE80211_CHAN_2GHZ,
  522. &iwl3945_rt->rt_chbitmask);
  523. if (rate == -1)
  524. iwl3945_rt->rt_rate = 0;
  525. else
  526. iwl3945_rt->rt_rate = iwl3945_rates[rate].ieee;
  527. /* antenna number */
  528. antenna = phy_flags_hw & RX_RES_PHY_FLAGS_ANTENNA_MSK;
  529. iwl3945_rt->rt_antenna = le16_to_cpu(antenna) >> 4;
  530. /* set the preamble flag if we have it */
  531. if (phy_flags_hw & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  532. iwl3945_rt->rt_flags |= IEEE80211_RADIOTAP_F_SHORTPRE;
  533. stats->flag |= RX_FLAG_RADIOTAP;
  534. }
  535. static void iwl3945_handle_data_packet(struct iwl3945_priv *priv, int is_data,
  536. struct iwl3945_rx_mem_buffer *rxb,
  537. struct ieee80211_rx_status *stats)
  538. {
  539. struct ieee80211_hdr *hdr;
  540. struct iwl3945_rx_packet *pkt = (struct iwl3945_rx_packet *)rxb->skb->data;
  541. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  542. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  543. short len = le16_to_cpu(rx_hdr->len);
  544. /* We received data from the HW, so stop the watchdog */
  545. if (unlikely((len + IWL_RX_FRAME_SIZE) > skb_tailroom(rxb->skb))) {
  546. IWL_DEBUG_DROP("Corruption detected!\n");
  547. return;
  548. }
  549. /* We only process data packets if the interface is open */
  550. if (unlikely(!priv->is_open)) {
  551. IWL_DEBUG_DROP_LIMIT
  552. ("Dropping packet while interface is not open.\n");
  553. return;
  554. }
  555. skb_reserve(rxb->skb, (void *)rx_hdr->payload - (void *)pkt);
  556. /* Set the size of the skb to the size of the frame */
  557. skb_put(rxb->skb, le16_to_cpu(rx_hdr->len));
  558. hdr = (void *)rxb->skb->data;
  559. if (iwl3945_param_hwcrypto)
  560. iwl3945_set_decrypted_flag(priv, rxb->skb,
  561. le32_to_cpu(rx_end->status), stats);
  562. if (priv->add_radiotap)
  563. iwl3945_add_radiotap(priv, rxb->skb, rx_hdr, stats);
  564. #ifdef CONFIG_IWL3945_LEDS
  565. if (is_data)
  566. priv->rxtxpackets += len;
  567. #endif
  568. ieee80211_rx_irqsafe(priv->hw, rxb->skb, stats);
  569. rxb->skb = NULL;
  570. }
  571. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  572. static void iwl3945_rx_reply_rx(struct iwl3945_priv *priv,
  573. struct iwl3945_rx_mem_buffer *rxb)
  574. {
  575. struct ieee80211_hdr *header;
  576. struct ieee80211_rx_status rx_status;
  577. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  578. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  579. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  580. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  581. int snr;
  582. u16 rx_stats_sig_avg = le16_to_cpu(rx_stats->sig_avg);
  583. u16 rx_stats_noise_diff = le16_to_cpu(rx_stats->noise_diff);
  584. u8 network_packet;
  585. rx_status.antenna = 0;
  586. rx_status.flag = 0;
  587. rx_status.mactime = le64_to_cpu(rx_end->timestamp);
  588. rx_status.freq =
  589. ieee80211_frequency_to_channel(le16_to_cpu(rx_hdr->channel));
  590. rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  591. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  592. rx_status.rate_idx = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  593. if (rx_status.band == IEEE80211_BAND_5GHZ)
  594. rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
  595. if ((unlikely(rx_stats->phy_count > 20))) {
  596. IWL_DEBUG_DROP
  597. ("dsp size out of range [0,20]: "
  598. "%d/n", rx_stats->phy_count);
  599. return;
  600. }
  601. if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
  602. || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  603. IWL_DEBUG_RX("Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
  604. return;
  605. }
  606. if (priv->iw_mode == IEEE80211_IF_TYPE_MNTR) {
  607. iwl3945_handle_data_packet(priv, 1, rxb, &rx_status);
  608. return;
  609. }
  610. /* Convert 3945's rssi indicator to dBm */
  611. rx_status.ssi = rx_stats->rssi - IWL_RSSI_OFFSET;
  612. /* Set default noise value to -127 */
  613. if (priv->last_rx_noise == 0)
  614. priv->last_rx_noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
  615. /* 3945 provides noise info for OFDM frames only.
  616. * sig_avg and noise_diff are measured by the 3945's digital signal
  617. * processor (DSP), and indicate linear levels of signal level and
  618. * distortion/noise within the packet preamble after
  619. * automatic gain control (AGC). sig_avg should stay fairly
  620. * constant if the radio's AGC is working well.
  621. * Since these values are linear (not dB or dBm), linear
  622. * signal-to-noise ratio (SNR) is (sig_avg / noise_diff).
  623. * Convert linear SNR to dB SNR, then subtract that from rssi dBm
  624. * to obtain noise level in dBm.
  625. * Calculate rx_status.signal (quality indicator in %) based on SNR. */
  626. if (rx_stats_noise_diff) {
  627. snr = rx_stats_sig_avg / rx_stats_noise_diff;
  628. rx_status.noise = rx_status.ssi -
  629. iwl3945_calc_db_from_ratio(snr);
  630. rx_status.signal = iwl3945_calc_sig_qual(rx_status.ssi,
  631. rx_status.noise);
  632. /* If noise info not available, calculate signal quality indicator (%)
  633. * using just the dBm signal level. */
  634. } else {
  635. rx_status.noise = priv->last_rx_noise;
  636. rx_status.signal = iwl3945_calc_sig_qual(rx_status.ssi, 0);
  637. }
  638. IWL_DEBUG_STATS("Rssi %d noise %d qual %d sig_avg %d noise_diff %d\n",
  639. rx_status.ssi, rx_status.noise, rx_status.signal,
  640. rx_stats_sig_avg, rx_stats_noise_diff);
  641. header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  642. network_packet = iwl3945_is_network_packet(priv, header);
  643. IWL_DEBUG_STATS_LIMIT("[%c] %d RSSI:%d Signal:%u, Noise:%u, Rate:%u\n",
  644. network_packet ? '*' : ' ',
  645. le16_to_cpu(rx_hdr->channel),
  646. rx_status.ssi, rx_status.ssi,
  647. rx_status.ssi, rx_status.rate_idx);
  648. #ifdef CONFIG_IWL3945_DEBUG
  649. if (iwl3945_debug_level & (IWL_DL_RX))
  650. /* Set "1" to report good data frames in groups of 100 */
  651. iwl3945_dbg_report_frame(priv, pkt, header, 1);
  652. #endif
  653. if (network_packet) {
  654. priv->last_beacon_time = le32_to_cpu(rx_end->beacon_timestamp);
  655. priv->last_tsf = le64_to_cpu(rx_end->timestamp);
  656. priv->last_rx_rssi = rx_status.ssi;
  657. priv->last_rx_noise = rx_status.noise;
  658. }
  659. switch (le16_to_cpu(header->frame_control) & IEEE80211_FCTL_FTYPE) {
  660. case IEEE80211_FTYPE_MGMT:
  661. switch (le16_to_cpu(header->frame_control) &
  662. IEEE80211_FCTL_STYPE) {
  663. case IEEE80211_STYPE_PROBE_RESP:
  664. case IEEE80211_STYPE_BEACON:{
  665. /* If this is a beacon or probe response for
  666. * our network then cache the beacon
  667. * timestamp */
  668. if ((((priv->iw_mode == IEEE80211_IF_TYPE_STA)
  669. && !compare_ether_addr(header->addr2,
  670. priv->bssid)) ||
  671. ((priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
  672. && !compare_ether_addr(header->addr3,
  673. priv->bssid)))) {
  674. struct ieee80211_mgmt *mgmt =
  675. (struct ieee80211_mgmt *)header;
  676. __le32 *pos;
  677. pos =
  678. (__le32 *) & mgmt->u.beacon.
  679. timestamp;
  680. priv->timestamp0 = le32_to_cpu(pos[0]);
  681. priv->timestamp1 = le32_to_cpu(pos[1]);
  682. priv->beacon_int = le16_to_cpu(
  683. mgmt->u.beacon.beacon_int);
  684. if (priv->call_post_assoc_from_beacon &&
  685. (priv->iw_mode ==
  686. IEEE80211_IF_TYPE_STA))
  687. queue_work(priv->workqueue,
  688. &priv->post_associate.work);
  689. priv->call_post_assoc_from_beacon = 0;
  690. }
  691. break;
  692. }
  693. case IEEE80211_STYPE_ACTION:
  694. /* TODO: Parse 802.11h frames for CSA... */
  695. break;
  696. /*
  697. * TODO: Use the new callback function from
  698. * mac80211 instead of sniffing these packets.
  699. */
  700. case IEEE80211_STYPE_ASSOC_RESP:
  701. case IEEE80211_STYPE_REASSOC_RESP:{
  702. struct ieee80211_mgmt *mgnt =
  703. (struct ieee80211_mgmt *)header;
  704. /* We have just associated, give some
  705. * time for the 4-way handshake if
  706. * any. Don't start scan too early. */
  707. priv->next_scan_jiffies = jiffies +
  708. IWL_DELAY_NEXT_SCAN_AFTER_ASSOC;
  709. priv->assoc_id = (~((1 << 15) | (1 << 14)) &
  710. le16_to_cpu(mgnt->u.
  711. assoc_resp.aid));
  712. priv->assoc_capability =
  713. le16_to_cpu(mgnt->u.assoc_resp.capab_info);
  714. if (priv->beacon_int)
  715. queue_work(priv->workqueue,
  716. &priv->post_associate.work);
  717. else
  718. priv->call_post_assoc_from_beacon = 1;
  719. break;
  720. }
  721. case IEEE80211_STYPE_PROBE_REQ:{
  722. DECLARE_MAC_BUF(mac1);
  723. DECLARE_MAC_BUF(mac2);
  724. DECLARE_MAC_BUF(mac3);
  725. if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
  726. IWL_DEBUG_DROP
  727. ("Dropping (non network): %s"
  728. ", %s, %s\n",
  729. print_mac(mac1, header->addr1),
  730. print_mac(mac2, header->addr2),
  731. print_mac(mac3, header->addr3));
  732. return;
  733. }
  734. }
  735. iwl3945_handle_data_packet(priv, 0, rxb, &rx_status);
  736. break;
  737. case IEEE80211_FTYPE_CTL:
  738. break;
  739. case IEEE80211_FTYPE_DATA: {
  740. DECLARE_MAC_BUF(mac1);
  741. DECLARE_MAC_BUF(mac2);
  742. DECLARE_MAC_BUF(mac3);
  743. if (unlikely(iwl3945_is_duplicate_packet(priv, header)))
  744. IWL_DEBUG_DROP("Dropping (dup): %s, %s, %s\n",
  745. print_mac(mac1, header->addr1),
  746. print_mac(mac2, header->addr2),
  747. print_mac(mac3, header->addr3));
  748. else
  749. iwl3945_handle_data_packet(priv, 1, rxb, &rx_status);
  750. break;
  751. }
  752. }
  753. }
  754. int iwl3945_hw_txq_attach_buf_to_tfd(struct iwl3945_priv *priv, void *ptr,
  755. dma_addr_t addr, u16 len)
  756. {
  757. int count;
  758. u32 pad;
  759. struct iwl3945_tfd_frame *tfd = (struct iwl3945_tfd_frame *)ptr;
  760. count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  761. pad = TFD_CTL_PAD_GET(le32_to_cpu(tfd->control_flags));
  762. if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
  763. IWL_ERROR("Error can not send more than %d chunks\n",
  764. NUM_TFD_CHUNKS);
  765. return -EINVAL;
  766. }
  767. tfd->pa[count].addr = cpu_to_le32(addr);
  768. tfd->pa[count].len = cpu_to_le32(len);
  769. count++;
  770. tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
  771. TFD_CTL_PAD_SET(pad));
  772. return 0;
  773. }
  774. /**
  775. * iwl3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
  776. *
  777. * Does NOT advance any indexes
  778. */
  779. int iwl3945_hw_txq_free_tfd(struct iwl3945_priv *priv, struct iwl3945_tx_queue *txq)
  780. {
  781. struct iwl3945_tfd_frame *bd_tmp = (struct iwl3945_tfd_frame *)&txq->bd[0];
  782. struct iwl3945_tfd_frame *bd = &bd_tmp[txq->q.read_ptr];
  783. struct pci_dev *dev = priv->pci_dev;
  784. int i;
  785. int counter;
  786. /* classify bd */
  787. if (txq->q.id == IWL_CMD_QUEUE_NUM)
  788. /* nothing to cleanup after for host commands */
  789. return 0;
  790. /* sanity check */
  791. counter = TFD_CTL_COUNT_GET(le32_to_cpu(bd->control_flags));
  792. if (counter > NUM_TFD_CHUNKS) {
  793. IWL_ERROR("Too many chunks: %i\n", counter);
  794. /* @todo issue fatal error, it is quite serious situation */
  795. return 0;
  796. }
  797. /* unmap chunks if any */
  798. for (i = 1; i < counter; i++) {
  799. pci_unmap_single(dev, le32_to_cpu(bd->pa[i].addr),
  800. le32_to_cpu(bd->pa[i].len), PCI_DMA_TODEVICE);
  801. if (txq->txb[txq->q.read_ptr].skb[0]) {
  802. struct sk_buff *skb = txq->txb[txq->q.read_ptr].skb[0];
  803. if (txq->txb[txq->q.read_ptr].skb[0]) {
  804. /* Can be called from interrupt context */
  805. dev_kfree_skb_any(skb);
  806. txq->txb[txq->q.read_ptr].skb[0] = NULL;
  807. }
  808. }
  809. }
  810. return 0;
  811. }
  812. u8 iwl3945_hw_find_station(struct iwl3945_priv *priv, const u8 *addr)
  813. {
  814. int i;
  815. int ret = IWL_INVALID_STATION;
  816. unsigned long flags;
  817. DECLARE_MAC_BUF(mac);
  818. spin_lock_irqsave(&priv->sta_lock, flags);
  819. for (i = IWL_STA_ID; i < priv->hw_setting.max_stations; i++)
  820. if ((priv->stations[i].used) &&
  821. (!compare_ether_addr
  822. (priv->stations[i].sta.sta.addr, addr))) {
  823. ret = i;
  824. goto out;
  825. }
  826. IWL_DEBUG_INFO("can not find STA %s (total %d)\n",
  827. print_mac(mac, addr), priv->num_stations);
  828. out:
  829. spin_unlock_irqrestore(&priv->sta_lock, flags);
  830. return ret;
  831. }
  832. /**
  833. * iwl3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
  834. *
  835. */
  836. void iwl3945_hw_build_tx_cmd_rate(struct iwl3945_priv *priv,
  837. struct iwl3945_cmd *cmd,
  838. struct ieee80211_tx_control *ctrl,
  839. struct ieee80211_hdr *hdr, int sta_id, int tx_id)
  840. {
  841. unsigned long flags;
  842. u16 rate_index = min(ctrl->tx_rate->hw_value & 0xffff, IWL_RATE_COUNT - 1);
  843. u16 rate_mask;
  844. int rate;
  845. u8 rts_retry_limit;
  846. u8 data_retry_limit;
  847. __le32 tx_flags;
  848. u16 fc = le16_to_cpu(hdr->frame_control);
  849. rate = iwl3945_rates[rate_index].plcp;
  850. tx_flags = cmd->cmd.tx.tx_flags;
  851. /* We need to figure out how to get the sta->supp_rates while
  852. * in this running context; perhaps encoding into ctrl->tx_rate? */
  853. rate_mask = IWL_RATES_MASK;
  854. spin_lock_irqsave(&priv->sta_lock, flags);
  855. priv->stations[sta_id].current_rate.rate_n_flags = rate;
  856. if ((priv->iw_mode == IEEE80211_IF_TYPE_IBSS) &&
  857. (sta_id != priv->hw_setting.bcast_sta_id) &&
  858. (sta_id != IWL_MULTICAST_ID))
  859. priv->stations[IWL_STA_ID].current_rate.rate_n_flags = rate;
  860. spin_unlock_irqrestore(&priv->sta_lock, flags);
  861. if (tx_id >= IWL_CMD_QUEUE_NUM)
  862. rts_retry_limit = 3;
  863. else
  864. rts_retry_limit = 7;
  865. if (ieee80211_is_probe_response(fc)) {
  866. data_retry_limit = 3;
  867. if (data_retry_limit < rts_retry_limit)
  868. rts_retry_limit = data_retry_limit;
  869. } else
  870. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  871. if (priv->data_retry_limit != -1)
  872. data_retry_limit = priv->data_retry_limit;
  873. if ((fc & IEEE80211_FCTL_FTYPE) == IEEE80211_FTYPE_MGMT) {
  874. switch (fc & IEEE80211_FCTL_STYPE) {
  875. case IEEE80211_STYPE_AUTH:
  876. case IEEE80211_STYPE_DEAUTH:
  877. case IEEE80211_STYPE_ASSOC_REQ:
  878. case IEEE80211_STYPE_REASSOC_REQ:
  879. if (tx_flags & TX_CMD_FLG_RTS_MSK) {
  880. tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  881. tx_flags |= TX_CMD_FLG_CTS_MSK;
  882. }
  883. break;
  884. default:
  885. break;
  886. }
  887. }
  888. cmd->cmd.tx.rts_retry_limit = rts_retry_limit;
  889. cmd->cmd.tx.data_retry_limit = data_retry_limit;
  890. cmd->cmd.tx.rate = rate;
  891. cmd->cmd.tx.tx_flags = tx_flags;
  892. /* OFDM */
  893. cmd->cmd.tx.supp_rates[0] =
  894. ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
  895. /* CCK */
  896. cmd->cmd.tx.supp_rates[1] = (rate_mask & 0xF);
  897. IWL_DEBUG_RATE("Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
  898. "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
  899. cmd->cmd.tx.rate, le32_to_cpu(cmd->cmd.tx.tx_flags),
  900. cmd->cmd.tx.supp_rates[1], cmd->cmd.tx.supp_rates[0]);
  901. }
  902. u8 iwl3945_sync_sta(struct iwl3945_priv *priv, int sta_id, u16 tx_rate, u8 flags)
  903. {
  904. unsigned long flags_spin;
  905. struct iwl3945_station_entry *station;
  906. if (sta_id == IWL_INVALID_STATION)
  907. return IWL_INVALID_STATION;
  908. spin_lock_irqsave(&priv->sta_lock, flags_spin);
  909. station = &priv->stations[sta_id];
  910. station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
  911. station->sta.rate_n_flags = cpu_to_le16(tx_rate);
  912. station->current_rate.rate_n_flags = tx_rate;
  913. station->sta.mode = STA_CONTROL_MODIFY_MSK;
  914. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  915. iwl3945_send_add_station(priv, &station->sta, flags);
  916. IWL_DEBUG_RATE("SCALE sync station %d to rate %d\n",
  917. sta_id, tx_rate);
  918. return sta_id;
  919. }
  920. static int iwl3945_nic_set_pwr_src(struct iwl3945_priv *priv, int pwr_max)
  921. {
  922. int rc;
  923. unsigned long flags;
  924. spin_lock_irqsave(&priv->lock, flags);
  925. rc = iwl3945_grab_nic_access(priv);
  926. if (rc) {
  927. spin_unlock_irqrestore(&priv->lock, flags);
  928. return rc;
  929. }
  930. if (!pwr_max) {
  931. u32 val;
  932. rc = pci_read_config_dword(priv->pci_dev,
  933. PCI_POWER_SOURCE, &val);
  934. if (val & PCI_CFG_PMC_PME_FROM_D3COLD_SUPPORT) {
  935. iwl3945_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  936. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  937. ~APMG_PS_CTRL_MSK_PWR_SRC);
  938. iwl3945_release_nic_access(priv);
  939. iwl3945_poll_bit(priv, CSR_GPIO_IN,
  940. CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
  941. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  942. } else
  943. iwl3945_release_nic_access(priv);
  944. } else {
  945. iwl3945_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  946. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  947. ~APMG_PS_CTRL_MSK_PWR_SRC);
  948. iwl3945_release_nic_access(priv);
  949. iwl3945_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
  950. CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
  951. }
  952. spin_unlock_irqrestore(&priv->lock, flags);
  953. return rc;
  954. }
  955. static int iwl3945_rx_init(struct iwl3945_priv *priv, struct iwl3945_rx_queue *rxq)
  956. {
  957. int rc;
  958. unsigned long flags;
  959. spin_lock_irqsave(&priv->lock, flags);
  960. rc = iwl3945_grab_nic_access(priv);
  961. if (rc) {
  962. spin_unlock_irqrestore(&priv->lock, flags);
  963. return rc;
  964. }
  965. iwl3945_write_direct32(priv, FH_RCSR_RBD_BASE(0), rxq->dma_addr);
  966. iwl3945_write_direct32(priv, FH_RCSR_RPTR_ADDR(0),
  967. priv->hw_setting.shared_phys +
  968. offsetof(struct iwl3945_shared, rx_read_ptr[0]));
  969. iwl3945_write_direct32(priv, FH_RCSR_WPTR(0), 0);
  970. iwl3945_write_direct32(priv, FH_RCSR_CONFIG(0),
  971. ALM_FH_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
  972. ALM_FH_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
  973. ALM_FH_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
  974. ALM_FH_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
  975. (RX_QUEUE_SIZE_LOG << ALM_FH_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
  976. ALM_FH_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
  977. (1 << ALM_FH_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
  978. ALM_FH_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
  979. /* fake read to flush all prev I/O */
  980. iwl3945_read_direct32(priv, FH_RSSR_CTRL);
  981. iwl3945_release_nic_access(priv);
  982. spin_unlock_irqrestore(&priv->lock, flags);
  983. return 0;
  984. }
  985. static int iwl3945_tx_reset(struct iwl3945_priv *priv)
  986. {
  987. int rc;
  988. unsigned long flags;
  989. spin_lock_irqsave(&priv->lock, flags);
  990. rc = iwl3945_grab_nic_access(priv);
  991. if (rc) {
  992. spin_unlock_irqrestore(&priv->lock, flags);
  993. return rc;
  994. }
  995. /* bypass mode */
  996. iwl3945_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
  997. /* RA 0 is active */
  998. iwl3945_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
  999. /* all 6 fifo are active */
  1000. iwl3945_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
  1001. iwl3945_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
  1002. iwl3945_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
  1003. iwl3945_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
  1004. iwl3945_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
  1005. iwl3945_write_direct32(priv, FH_TSSR_CBB_BASE,
  1006. priv->hw_setting.shared_phys);
  1007. iwl3945_write_direct32(priv, FH_TSSR_MSG_CONFIG,
  1008. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
  1009. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
  1010. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
  1011. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
  1012. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
  1013. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
  1014. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
  1015. iwl3945_release_nic_access(priv);
  1016. spin_unlock_irqrestore(&priv->lock, flags);
  1017. return 0;
  1018. }
  1019. /**
  1020. * iwl3945_txq_ctx_reset - Reset TX queue context
  1021. *
  1022. * Destroys all DMA structures and initialize them again
  1023. */
  1024. static int iwl3945_txq_ctx_reset(struct iwl3945_priv *priv)
  1025. {
  1026. int rc;
  1027. int txq_id, slots_num;
  1028. iwl3945_hw_txq_ctx_free(priv);
  1029. /* Tx CMD queue */
  1030. rc = iwl3945_tx_reset(priv);
  1031. if (rc)
  1032. goto error;
  1033. /* Tx queue(s) */
  1034. for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++) {
  1035. slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
  1036. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  1037. rc = iwl3945_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  1038. txq_id);
  1039. if (rc) {
  1040. IWL_ERROR("Tx %d queue init failed\n", txq_id);
  1041. goto error;
  1042. }
  1043. }
  1044. return rc;
  1045. error:
  1046. iwl3945_hw_txq_ctx_free(priv);
  1047. return rc;
  1048. }
  1049. int iwl3945_hw_nic_init(struct iwl3945_priv *priv)
  1050. {
  1051. u8 rev_id;
  1052. int rc;
  1053. unsigned long flags;
  1054. struct iwl3945_rx_queue *rxq = &priv->rxq;
  1055. iwl3945_power_init_handle(priv);
  1056. spin_lock_irqsave(&priv->lock, flags);
  1057. iwl3945_set_bit(priv, CSR_ANA_PLL_CFG, (1 << 24));
  1058. iwl3945_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  1059. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  1060. iwl3945_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1061. rc = iwl3945_poll_bit(priv, CSR_GP_CNTRL,
  1062. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  1063. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  1064. if (rc < 0) {
  1065. spin_unlock_irqrestore(&priv->lock, flags);
  1066. IWL_DEBUG_INFO("Failed to init the card\n");
  1067. return rc;
  1068. }
  1069. rc = iwl3945_grab_nic_access(priv);
  1070. if (rc) {
  1071. spin_unlock_irqrestore(&priv->lock, flags);
  1072. return rc;
  1073. }
  1074. iwl3945_write_prph(priv, APMG_CLK_EN_REG,
  1075. APMG_CLK_VAL_DMA_CLK_RQT |
  1076. APMG_CLK_VAL_BSM_CLK_RQT);
  1077. udelay(20);
  1078. iwl3945_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  1079. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  1080. iwl3945_release_nic_access(priv);
  1081. spin_unlock_irqrestore(&priv->lock, flags);
  1082. /* Determine HW type */
  1083. rc = pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
  1084. if (rc)
  1085. return rc;
  1086. IWL_DEBUG_INFO("HW Revision ID = 0x%X\n", rev_id);
  1087. iwl3945_nic_set_pwr_src(priv, 1);
  1088. spin_lock_irqsave(&priv->lock, flags);
  1089. if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
  1090. IWL_DEBUG_INFO("RTP type \n");
  1091. else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
  1092. IWL_DEBUG_INFO("3945 RADIO-MB type\n");
  1093. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1094. CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
  1095. } else {
  1096. IWL_DEBUG_INFO("3945 RADIO-MM type\n");
  1097. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1098. CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
  1099. }
  1100. if (EEPROM_SKU_CAP_OP_MODE_MRC == priv->eeprom.sku_cap) {
  1101. IWL_DEBUG_INFO("SKU OP mode is mrc\n");
  1102. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1103. CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
  1104. } else
  1105. IWL_DEBUG_INFO("SKU OP mode is basic\n");
  1106. if ((priv->eeprom.board_revision & 0xF0) == 0xD0) {
  1107. IWL_DEBUG_INFO("3945ABG revision is 0x%X\n",
  1108. priv->eeprom.board_revision);
  1109. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1110. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  1111. } else {
  1112. IWL_DEBUG_INFO("3945ABG revision is 0x%X\n",
  1113. priv->eeprom.board_revision);
  1114. iwl3945_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
  1115. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  1116. }
  1117. if (priv->eeprom.almgor_m_version <= 1) {
  1118. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1119. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
  1120. IWL_DEBUG_INFO("Card M type A version is 0x%X\n",
  1121. priv->eeprom.almgor_m_version);
  1122. } else {
  1123. IWL_DEBUG_INFO("Card M type B version is 0x%X\n",
  1124. priv->eeprom.almgor_m_version);
  1125. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1126. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
  1127. }
  1128. spin_unlock_irqrestore(&priv->lock, flags);
  1129. if (priv->eeprom.sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
  1130. IWL_DEBUG_RF_KILL("SW RF KILL supported in EEPROM.\n");
  1131. if (priv->eeprom.sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
  1132. IWL_DEBUG_RF_KILL("HW RF KILL supported in EEPROM.\n");
  1133. /* Allocate the RX queue, or reset if it is already allocated */
  1134. if (!rxq->bd) {
  1135. rc = iwl3945_rx_queue_alloc(priv);
  1136. if (rc) {
  1137. IWL_ERROR("Unable to initialize Rx queue\n");
  1138. return -ENOMEM;
  1139. }
  1140. } else
  1141. iwl3945_rx_queue_reset(priv, rxq);
  1142. iwl3945_rx_replenish(priv);
  1143. iwl3945_rx_init(priv, rxq);
  1144. spin_lock_irqsave(&priv->lock, flags);
  1145. /* Look at using this instead:
  1146. rxq->need_update = 1;
  1147. iwl3945_rx_queue_update_write_ptr(priv, rxq);
  1148. */
  1149. rc = iwl3945_grab_nic_access(priv);
  1150. if (rc) {
  1151. spin_unlock_irqrestore(&priv->lock, flags);
  1152. return rc;
  1153. }
  1154. iwl3945_write_direct32(priv, FH_RCSR_WPTR(0), rxq->write & ~7);
  1155. iwl3945_release_nic_access(priv);
  1156. spin_unlock_irqrestore(&priv->lock, flags);
  1157. rc = iwl3945_txq_ctx_reset(priv);
  1158. if (rc)
  1159. return rc;
  1160. set_bit(STATUS_INIT, &priv->status);
  1161. return 0;
  1162. }
  1163. /**
  1164. * iwl3945_hw_txq_ctx_free - Free TXQ Context
  1165. *
  1166. * Destroy all TX DMA queues and structures
  1167. */
  1168. void iwl3945_hw_txq_ctx_free(struct iwl3945_priv *priv)
  1169. {
  1170. int txq_id;
  1171. /* Tx queues */
  1172. for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++)
  1173. iwl3945_tx_queue_free(priv, &priv->txq[txq_id]);
  1174. }
  1175. void iwl3945_hw_txq_ctx_stop(struct iwl3945_priv *priv)
  1176. {
  1177. int queue;
  1178. unsigned long flags;
  1179. spin_lock_irqsave(&priv->lock, flags);
  1180. if (iwl3945_grab_nic_access(priv)) {
  1181. spin_unlock_irqrestore(&priv->lock, flags);
  1182. iwl3945_hw_txq_ctx_free(priv);
  1183. return;
  1184. }
  1185. /* stop SCD */
  1186. iwl3945_write_prph(priv, ALM_SCD_MODE_REG, 0);
  1187. /* reset TFD queues */
  1188. for (queue = TFD_QUEUE_MIN; queue < TFD_QUEUE_MAX; queue++) {
  1189. iwl3945_write_direct32(priv, FH_TCSR_CONFIG(queue), 0x0);
  1190. iwl3945_poll_direct_bit(priv, FH_TSSR_TX_STATUS,
  1191. ALM_FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(queue),
  1192. 1000);
  1193. }
  1194. iwl3945_release_nic_access(priv);
  1195. spin_unlock_irqrestore(&priv->lock, flags);
  1196. iwl3945_hw_txq_ctx_free(priv);
  1197. }
  1198. int iwl3945_hw_nic_stop_master(struct iwl3945_priv *priv)
  1199. {
  1200. int rc = 0;
  1201. u32 reg_val;
  1202. unsigned long flags;
  1203. spin_lock_irqsave(&priv->lock, flags);
  1204. /* set stop master bit */
  1205. iwl3945_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  1206. reg_val = iwl3945_read32(priv, CSR_GP_CNTRL);
  1207. if (CSR_GP_CNTRL_REG_FLAG_MAC_POWER_SAVE ==
  1208. (reg_val & CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE))
  1209. IWL_DEBUG_INFO("Card in power save, master is already "
  1210. "stopped\n");
  1211. else {
  1212. rc = iwl3945_poll_bit(priv, CSR_RESET,
  1213. CSR_RESET_REG_FLAG_MASTER_DISABLED,
  1214. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  1215. if (rc < 0) {
  1216. spin_unlock_irqrestore(&priv->lock, flags);
  1217. return rc;
  1218. }
  1219. }
  1220. spin_unlock_irqrestore(&priv->lock, flags);
  1221. IWL_DEBUG_INFO("stop master\n");
  1222. return rc;
  1223. }
  1224. int iwl3945_hw_nic_reset(struct iwl3945_priv *priv)
  1225. {
  1226. int rc;
  1227. unsigned long flags;
  1228. iwl3945_hw_nic_stop_master(priv);
  1229. spin_lock_irqsave(&priv->lock, flags);
  1230. iwl3945_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  1231. rc = iwl3945_poll_bit(priv, CSR_GP_CNTRL,
  1232. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  1233. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  1234. rc = iwl3945_grab_nic_access(priv);
  1235. if (!rc) {
  1236. iwl3945_write_prph(priv, APMG_CLK_CTRL_REG,
  1237. APMG_CLK_VAL_BSM_CLK_RQT);
  1238. udelay(10);
  1239. iwl3945_set_bit(priv, CSR_GP_CNTRL,
  1240. CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1241. iwl3945_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
  1242. iwl3945_write_prph(priv, APMG_RTC_INT_STT_REG,
  1243. 0xFFFFFFFF);
  1244. /* enable DMA */
  1245. iwl3945_write_prph(priv, APMG_CLK_EN_REG,
  1246. APMG_CLK_VAL_DMA_CLK_RQT |
  1247. APMG_CLK_VAL_BSM_CLK_RQT);
  1248. udelay(10);
  1249. iwl3945_set_bits_prph(priv, APMG_PS_CTRL_REG,
  1250. APMG_PS_CTRL_VAL_RESET_REQ);
  1251. udelay(5);
  1252. iwl3945_clear_bits_prph(priv, APMG_PS_CTRL_REG,
  1253. APMG_PS_CTRL_VAL_RESET_REQ);
  1254. iwl3945_release_nic_access(priv);
  1255. }
  1256. /* Clear the 'host command active' bit... */
  1257. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  1258. wake_up_interruptible(&priv->wait_command_queue);
  1259. spin_unlock_irqrestore(&priv->lock, flags);
  1260. return rc;
  1261. }
  1262. /**
  1263. * iwl3945_hw_reg_adjust_power_by_temp
  1264. * return index delta into power gain settings table
  1265. */
  1266. static int iwl3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
  1267. {
  1268. return (new_reading - old_reading) * (-11) / 100;
  1269. }
  1270. /**
  1271. * iwl3945_hw_reg_temp_out_of_range - Keep temperature in sane range
  1272. */
  1273. static inline int iwl3945_hw_reg_temp_out_of_range(int temperature)
  1274. {
  1275. return (((temperature < -260) || (temperature > 25)) ? 1 : 0);
  1276. }
  1277. int iwl3945_hw_get_temperature(struct iwl3945_priv *priv)
  1278. {
  1279. return iwl3945_read32(priv, CSR_UCODE_DRV_GP2);
  1280. }
  1281. /**
  1282. * iwl3945_hw_reg_txpower_get_temperature
  1283. * get the current temperature by reading from NIC
  1284. */
  1285. static int iwl3945_hw_reg_txpower_get_temperature(struct iwl3945_priv *priv)
  1286. {
  1287. int temperature;
  1288. temperature = iwl3945_hw_get_temperature(priv);
  1289. /* driver's okay range is -260 to +25.
  1290. * human readable okay range is 0 to +285 */
  1291. IWL_DEBUG_INFO("Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
  1292. /* handle insane temp reading */
  1293. if (iwl3945_hw_reg_temp_out_of_range(temperature)) {
  1294. IWL_ERROR("Error bad temperature value %d\n", temperature);
  1295. /* if really really hot(?),
  1296. * substitute the 3rd band/group's temp measured at factory */
  1297. if (priv->last_temperature > 100)
  1298. temperature = priv->eeprom.groups[2].temperature;
  1299. else /* else use most recent "sane" value from driver */
  1300. temperature = priv->last_temperature;
  1301. }
  1302. return temperature; /* raw, not "human readable" */
  1303. }
  1304. /* Adjust Txpower only if temperature variance is greater than threshold.
  1305. *
  1306. * Both are lower than older versions' 9 degrees */
  1307. #define IWL_TEMPERATURE_LIMIT_TIMER 6
  1308. /**
  1309. * is_temp_calib_needed - determines if new calibration is needed
  1310. *
  1311. * records new temperature in tx_mgr->temperature.
  1312. * replaces tx_mgr->last_temperature *only* if calib needed
  1313. * (assumes caller will actually do the calibration!). */
  1314. static int is_temp_calib_needed(struct iwl3945_priv *priv)
  1315. {
  1316. int temp_diff;
  1317. priv->temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1318. temp_diff = priv->temperature - priv->last_temperature;
  1319. /* get absolute value */
  1320. if (temp_diff < 0) {
  1321. IWL_DEBUG_POWER("Getting cooler, delta %d,\n", temp_diff);
  1322. temp_diff = -temp_diff;
  1323. } else if (temp_diff == 0)
  1324. IWL_DEBUG_POWER("Same temp,\n");
  1325. else
  1326. IWL_DEBUG_POWER("Getting warmer, delta %d,\n", temp_diff);
  1327. /* if we don't need calibration, *don't* update last_temperature */
  1328. if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
  1329. IWL_DEBUG_POWER("Timed thermal calib not needed\n");
  1330. return 0;
  1331. }
  1332. IWL_DEBUG_POWER("Timed thermal calib needed\n");
  1333. /* assume that caller will actually do calib ...
  1334. * update the "last temperature" value */
  1335. priv->last_temperature = priv->temperature;
  1336. return 1;
  1337. }
  1338. #define IWL_MAX_GAIN_ENTRIES 78
  1339. #define IWL_CCK_FROM_OFDM_POWER_DIFF -5
  1340. #define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
  1341. /* radio and DSP power table, each step is 1/2 dB.
  1342. * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
  1343. static struct iwl3945_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
  1344. {
  1345. {251, 127}, /* 2.4 GHz, highest power */
  1346. {251, 127},
  1347. {251, 127},
  1348. {251, 127},
  1349. {251, 125},
  1350. {251, 110},
  1351. {251, 105},
  1352. {251, 98},
  1353. {187, 125},
  1354. {187, 115},
  1355. {187, 108},
  1356. {187, 99},
  1357. {243, 119},
  1358. {243, 111},
  1359. {243, 105},
  1360. {243, 97},
  1361. {243, 92},
  1362. {211, 106},
  1363. {211, 100},
  1364. {179, 120},
  1365. {179, 113},
  1366. {179, 107},
  1367. {147, 125},
  1368. {147, 119},
  1369. {147, 112},
  1370. {147, 106},
  1371. {147, 101},
  1372. {147, 97},
  1373. {147, 91},
  1374. {115, 107},
  1375. {235, 121},
  1376. {235, 115},
  1377. {235, 109},
  1378. {203, 127},
  1379. {203, 121},
  1380. {203, 115},
  1381. {203, 108},
  1382. {203, 102},
  1383. {203, 96},
  1384. {203, 92},
  1385. {171, 110},
  1386. {171, 104},
  1387. {171, 98},
  1388. {139, 116},
  1389. {227, 125},
  1390. {227, 119},
  1391. {227, 113},
  1392. {227, 107},
  1393. {227, 101},
  1394. {227, 96},
  1395. {195, 113},
  1396. {195, 106},
  1397. {195, 102},
  1398. {195, 95},
  1399. {163, 113},
  1400. {163, 106},
  1401. {163, 102},
  1402. {163, 95},
  1403. {131, 113},
  1404. {131, 106},
  1405. {131, 102},
  1406. {131, 95},
  1407. {99, 113},
  1408. {99, 106},
  1409. {99, 102},
  1410. {99, 95},
  1411. {67, 113},
  1412. {67, 106},
  1413. {67, 102},
  1414. {67, 95},
  1415. {35, 113},
  1416. {35, 106},
  1417. {35, 102},
  1418. {35, 95},
  1419. {3, 113},
  1420. {3, 106},
  1421. {3, 102},
  1422. {3, 95} }, /* 2.4 GHz, lowest power */
  1423. {
  1424. {251, 127}, /* 5.x GHz, highest power */
  1425. {251, 120},
  1426. {251, 114},
  1427. {219, 119},
  1428. {219, 101},
  1429. {187, 113},
  1430. {187, 102},
  1431. {155, 114},
  1432. {155, 103},
  1433. {123, 117},
  1434. {123, 107},
  1435. {123, 99},
  1436. {123, 92},
  1437. {91, 108},
  1438. {59, 125},
  1439. {59, 118},
  1440. {59, 109},
  1441. {59, 102},
  1442. {59, 96},
  1443. {59, 90},
  1444. {27, 104},
  1445. {27, 98},
  1446. {27, 92},
  1447. {115, 118},
  1448. {115, 111},
  1449. {115, 104},
  1450. {83, 126},
  1451. {83, 121},
  1452. {83, 113},
  1453. {83, 105},
  1454. {83, 99},
  1455. {51, 118},
  1456. {51, 111},
  1457. {51, 104},
  1458. {51, 98},
  1459. {19, 116},
  1460. {19, 109},
  1461. {19, 102},
  1462. {19, 98},
  1463. {19, 93},
  1464. {171, 113},
  1465. {171, 107},
  1466. {171, 99},
  1467. {139, 120},
  1468. {139, 113},
  1469. {139, 107},
  1470. {139, 99},
  1471. {107, 120},
  1472. {107, 113},
  1473. {107, 107},
  1474. {107, 99},
  1475. {75, 120},
  1476. {75, 113},
  1477. {75, 107},
  1478. {75, 99},
  1479. {43, 120},
  1480. {43, 113},
  1481. {43, 107},
  1482. {43, 99},
  1483. {11, 120},
  1484. {11, 113},
  1485. {11, 107},
  1486. {11, 99},
  1487. {131, 107},
  1488. {131, 99},
  1489. {99, 120},
  1490. {99, 113},
  1491. {99, 107},
  1492. {99, 99},
  1493. {67, 120},
  1494. {67, 113},
  1495. {67, 107},
  1496. {67, 99},
  1497. {35, 120},
  1498. {35, 113},
  1499. {35, 107},
  1500. {35, 99},
  1501. {3, 120} } /* 5.x GHz, lowest power */
  1502. };
  1503. static inline u8 iwl3945_hw_reg_fix_power_index(int index)
  1504. {
  1505. if (index < 0)
  1506. return 0;
  1507. if (index >= IWL_MAX_GAIN_ENTRIES)
  1508. return IWL_MAX_GAIN_ENTRIES - 1;
  1509. return (u8) index;
  1510. }
  1511. /* Kick off thermal recalibration check every 60 seconds */
  1512. #define REG_RECALIB_PERIOD (60)
  1513. /**
  1514. * iwl3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
  1515. *
  1516. * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
  1517. * or 6 Mbit (OFDM) rates.
  1518. */
  1519. static void iwl3945_hw_reg_set_scan_power(struct iwl3945_priv *priv, u32 scan_tbl_index,
  1520. s32 rate_index, const s8 *clip_pwrs,
  1521. struct iwl3945_channel_info *ch_info,
  1522. int band_index)
  1523. {
  1524. struct iwl3945_scan_power_info *scan_power_info;
  1525. s8 power;
  1526. u8 power_index;
  1527. scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
  1528. /* use this channel group's 6Mbit clipping/saturation pwr,
  1529. * but cap at regulatory scan power restriction (set during init
  1530. * based on eeprom channel data) for this channel. */
  1531. power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
  1532. /* further limit to user's max power preference.
  1533. * FIXME: Other spectrum management power limitations do not
  1534. * seem to apply?? */
  1535. power = min(power, priv->user_txpower_limit);
  1536. scan_power_info->requested_power = power;
  1537. /* find difference between new scan *power* and current "normal"
  1538. * Tx *power* for 6Mb. Use this difference (x2) to adjust the
  1539. * current "normal" temperature-compensated Tx power *index* for
  1540. * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
  1541. * *index*. */
  1542. power_index = ch_info->power_info[rate_index].power_table_index
  1543. - (power - ch_info->power_info
  1544. [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
  1545. /* store reference index that we use when adjusting *all* scan
  1546. * powers. So we can accommodate user (all channel) or spectrum
  1547. * management (single channel) power changes "between" temperature
  1548. * feedback compensation procedures.
  1549. * don't force fit this reference index into gain table; it may be a
  1550. * negative number. This will help avoid errors when we're at
  1551. * the lower bounds (highest gains, for warmest temperatures)
  1552. * of the table. */
  1553. /* don't exceed table bounds for "real" setting */
  1554. power_index = iwl3945_hw_reg_fix_power_index(power_index);
  1555. scan_power_info->power_table_index = power_index;
  1556. scan_power_info->tpc.tx_gain =
  1557. power_gain_table[band_index][power_index].tx_gain;
  1558. scan_power_info->tpc.dsp_atten =
  1559. power_gain_table[band_index][power_index].dsp_atten;
  1560. }
  1561. /**
  1562. * iwl3945_hw_reg_send_txpower - fill in Tx Power command with gain settings
  1563. *
  1564. * Configures power settings for all rates for the current channel,
  1565. * using values from channel info struct, and send to NIC
  1566. */
  1567. int iwl3945_hw_reg_send_txpower(struct iwl3945_priv *priv)
  1568. {
  1569. int rate_idx, i;
  1570. const struct iwl3945_channel_info *ch_info = NULL;
  1571. struct iwl3945_txpowertable_cmd txpower = {
  1572. .channel = priv->active_rxon.channel,
  1573. };
  1574. txpower.band = (priv->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
  1575. ch_info = iwl3945_get_channel_info(priv,
  1576. priv->band,
  1577. le16_to_cpu(priv->active_rxon.channel));
  1578. if (!ch_info) {
  1579. IWL_ERROR
  1580. ("Failed to get channel info for channel %d [%d]\n",
  1581. le16_to_cpu(priv->active_rxon.channel), priv->band);
  1582. return -EINVAL;
  1583. }
  1584. if (!is_channel_valid(ch_info)) {
  1585. IWL_DEBUG_POWER("Not calling TX_PWR_TABLE_CMD on "
  1586. "non-Tx channel.\n");
  1587. return 0;
  1588. }
  1589. /* fill cmd with power settings for all rates for current channel */
  1590. /* Fill OFDM rate */
  1591. for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
  1592. rate_idx <= IWL_LAST_OFDM_RATE; rate_idx++, i++) {
  1593. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1594. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1595. IWL_DEBUG_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1596. le16_to_cpu(txpower.channel),
  1597. txpower.band,
  1598. txpower.power[i].tpc.tx_gain,
  1599. txpower.power[i].tpc.dsp_atten,
  1600. txpower.power[i].rate);
  1601. }
  1602. /* Fill CCK rates */
  1603. for (rate_idx = IWL_FIRST_CCK_RATE;
  1604. rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
  1605. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1606. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1607. IWL_DEBUG_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1608. le16_to_cpu(txpower.channel),
  1609. txpower.band,
  1610. txpower.power[i].tpc.tx_gain,
  1611. txpower.power[i].tpc.dsp_atten,
  1612. txpower.power[i].rate);
  1613. }
  1614. return iwl3945_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
  1615. sizeof(struct iwl3945_txpowertable_cmd), &txpower);
  1616. }
  1617. /**
  1618. * iwl3945_hw_reg_set_new_power - Configures power tables at new levels
  1619. * @ch_info: Channel to update. Uses power_info.requested_power.
  1620. *
  1621. * Replace requested_power and base_power_index ch_info fields for
  1622. * one channel.
  1623. *
  1624. * Called if user or spectrum management changes power preferences.
  1625. * Takes into account h/w and modulation limitations (clip power).
  1626. *
  1627. * This does *not* send anything to NIC, just sets up ch_info for one channel.
  1628. *
  1629. * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
  1630. * properly fill out the scan powers, and actual h/w gain settings,
  1631. * and send changes to NIC
  1632. */
  1633. static int iwl3945_hw_reg_set_new_power(struct iwl3945_priv *priv,
  1634. struct iwl3945_channel_info *ch_info)
  1635. {
  1636. struct iwl3945_channel_power_info *power_info;
  1637. int power_changed = 0;
  1638. int i;
  1639. const s8 *clip_pwrs;
  1640. int power;
  1641. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1642. clip_pwrs = priv->clip_groups[ch_info->group_index].clip_powers;
  1643. /* Get this channel's rate-to-current-power settings table */
  1644. power_info = ch_info->power_info;
  1645. /* update OFDM Txpower settings */
  1646. for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
  1647. i++, ++power_info) {
  1648. int delta_idx;
  1649. /* limit new power to be no more than h/w capability */
  1650. power = min(ch_info->curr_txpow, clip_pwrs[i]);
  1651. if (power == power_info->requested_power)
  1652. continue;
  1653. /* find difference between old and new requested powers,
  1654. * update base (non-temp-compensated) power index */
  1655. delta_idx = (power - power_info->requested_power) * 2;
  1656. power_info->base_power_index -= delta_idx;
  1657. /* save new requested power value */
  1658. power_info->requested_power = power;
  1659. power_changed = 1;
  1660. }
  1661. /* update CCK Txpower settings, based on OFDM 12M setting ...
  1662. * ... all CCK power settings for a given channel are the *same*. */
  1663. if (power_changed) {
  1664. power =
  1665. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1666. requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
  1667. /* do all CCK rates' iwl3945_channel_power_info structures */
  1668. for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
  1669. power_info->requested_power = power;
  1670. power_info->base_power_index =
  1671. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1672. base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1673. ++power_info;
  1674. }
  1675. }
  1676. return 0;
  1677. }
  1678. /**
  1679. * iwl3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
  1680. *
  1681. * NOTE: Returned power limit may be less (but not more) than requested,
  1682. * based strictly on regulatory (eeprom and spectrum mgt) limitations
  1683. * (no consideration for h/w clipping limitations).
  1684. */
  1685. static int iwl3945_hw_reg_get_ch_txpower_limit(struct iwl3945_channel_info *ch_info)
  1686. {
  1687. s8 max_power;
  1688. #if 0
  1689. /* if we're using TGd limits, use lower of TGd or EEPROM */
  1690. if (ch_info->tgd_data.max_power != 0)
  1691. max_power = min(ch_info->tgd_data.max_power,
  1692. ch_info->eeprom.max_power_avg);
  1693. /* else just use EEPROM limits */
  1694. else
  1695. #endif
  1696. max_power = ch_info->eeprom.max_power_avg;
  1697. return min(max_power, ch_info->max_power_avg);
  1698. }
  1699. /**
  1700. * iwl3945_hw_reg_comp_txpower_temp - Compensate for temperature
  1701. *
  1702. * Compensate txpower settings of *all* channels for temperature.
  1703. * This only accounts for the difference between current temperature
  1704. * and the factory calibration temperatures, and bases the new settings
  1705. * on the channel's base_power_index.
  1706. *
  1707. * If RxOn is "associated", this sends the new Txpower to NIC!
  1708. */
  1709. static int iwl3945_hw_reg_comp_txpower_temp(struct iwl3945_priv *priv)
  1710. {
  1711. struct iwl3945_channel_info *ch_info = NULL;
  1712. int delta_index;
  1713. const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
  1714. u8 a_band;
  1715. u8 rate_index;
  1716. u8 scan_tbl_index;
  1717. u8 i;
  1718. int ref_temp;
  1719. int temperature = priv->temperature;
  1720. /* set up new Tx power info for each and every channel, 2.4 and 5.x */
  1721. for (i = 0; i < priv->channel_count; i++) {
  1722. ch_info = &priv->channel_info[i];
  1723. a_band = is_channel_a_band(ch_info);
  1724. /* Get this chnlgrp's factory calibration temperature */
  1725. ref_temp = (s16)priv->eeprom.groups[ch_info->group_index].
  1726. temperature;
  1727. /* get power index adjustment based on curr and factory
  1728. * temps */
  1729. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1730. ref_temp);
  1731. /* set tx power value for all rates, OFDM and CCK */
  1732. for (rate_index = 0; rate_index < IWL_RATE_COUNT;
  1733. rate_index++) {
  1734. int power_idx =
  1735. ch_info->power_info[rate_index].base_power_index;
  1736. /* temperature compensate */
  1737. power_idx += delta_index;
  1738. /* stay within table range */
  1739. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1740. ch_info->power_info[rate_index].
  1741. power_table_index = (u8) power_idx;
  1742. ch_info->power_info[rate_index].tpc =
  1743. power_gain_table[a_band][power_idx];
  1744. }
  1745. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1746. clip_pwrs = priv->clip_groups[ch_info->group_index].clip_powers;
  1747. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1748. for (scan_tbl_index = 0;
  1749. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1750. s32 actual_index = (scan_tbl_index == 0) ?
  1751. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1752. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1753. actual_index, clip_pwrs,
  1754. ch_info, a_band);
  1755. }
  1756. }
  1757. /* send Txpower command for current channel to ucode */
  1758. return iwl3945_hw_reg_send_txpower(priv);
  1759. }
  1760. int iwl3945_hw_reg_set_txpower(struct iwl3945_priv *priv, s8 power)
  1761. {
  1762. struct iwl3945_channel_info *ch_info;
  1763. s8 max_power;
  1764. u8 a_band;
  1765. u8 i;
  1766. if (priv->user_txpower_limit == power) {
  1767. IWL_DEBUG_POWER("Requested Tx power same as current "
  1768. "limit: %ddBm.\n", power);
  1769. return 0;
  1770. }
  1771. IWL_DEBUG_POWER("Setting upper limit clamp to %ddBm.\n", power);
  1772. priv->user_txpower_limit = power;
  1773. /* set up new Tx powers for each and every channel, 2.4 and 5.x */
  1774. for (i = 0; i < priv->channel_count; i++) {
  1775. ch_info = &priv->channel_info[i];
  1776. a_band = is_channel_a_band(ch_info);
  1777. /* find minimum power of all user and regulatory constraints
  1778. * (does not consider h/w clipping limitations) */
  1779. max_power = iwl3945_hw_reg_get_ch_txpower_limit(ch_info);
  1780. max_power = min(power, max_power);
  1781. if (max_power != ch_info->curr_txpow) {
  1782. ch_info->curr_txpow = max_power;
  1783. /* this considers the h/w clipping limitations */
  1784. iwl3945_hw_reg_set_new_power(priv, ch_info);
  1785. }
  1786. }
  1787. /* update txpower settings for all channels,
  1788. * send to NIC if associated. */
  1789. is_temp_calib_needed(priv);
  1790. iwl3945_hw_reg_comp_txpower_temp(priv);
  1791. return 0;
  1792. }
  1793. /* will add 3945 channel switch cmd handling later */
  1794. int iwl3945_hw_channel_switch(struct iwl3945_priv *priv, u16 channel)
  1795. {
  1796. return 0;
  1797. }
  1798. /**
  1799. * iwl3945_reg_txpower_periodic - called when time to check our temperature.
  1800. *
  1801. * -- reset periodic timer
  1802. * -- see if temp has changed enough to warrant re-calibration ... if so:
  1803. * -- correct coeffs for temp (can reset temp timer)
  1804. * -- save this temp as "last",
  1805. * -- send new set of gain settings to NIC
  1806. * NOTE: This should continue working, even when we're not associated,
  1807. * so we can keep our internal table of scan powers current. */
  1808. void iwl3945_reg_txpower_periodic(struct iwl3945_priv *priv)
  1809. {
  1810. /* This will kick in the "brute force"
  1811. * iwl3945_hw_reg_comp_txpower_temp() below */
  1812. if (!is_temp_calib_needed(priv))
  1813. goto reschedule;
  1814. /* Set up a new set of temp-adjusted TxPowers, send to NIC.
  1815. * This is based *only* on current temperature,
  1816. * ignoring any previous power measurements */
  1817. iwl3945_hw_reg_comp_txpower_temp(priv);
  1818. reschedule:
  1819. queue_delayed_work(priv->workqueue,
  1820. &priv->thermal_periodic, REG_RECALIB_PERIOD * HZ);
  1821. }
  1822. static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
  1823. {
  1824. struct iwl3945_priv *priv = container_of(work, struct iwl3945_priv,
  1825. thermal_periodic.work);
  1826. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1827. return;
  1828. mutex_lock(&priv->mutex);
  1829. iwl3945_reg_txpower_periodic(priv);
  1830. mutex_unlock(&priv->mutex);
  1831. }
  1832. /**
  1833. * iwl3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
  1834. * for the channel.
  1835. *
  1836. * This function is used when initializing channel-info structs.
  1837. *
  1838. * NOTE: These channel groups do *NOT* match the bands above!
  1839. * These channel groups are based on factory-tested channels;
  1840. * on A-band, EEPROM's "group frequency" entries represent the top
  1841. * channel in each group 1-4. Group 5 All B/G channels are in group 0.
  1842. */
  1843. static u16 iwl3945_hw_reg_get_ch_grp_index(struct iwl3945_priv *priv,
  1844. const struct iwl3945_channel_info *ch_info)
  1845. {
  1846. struct iwl3945_eeprom_txpower_group *ch_grp = &priv->eeprom.groups[0];
  1847. u8 group;
  1848. u16 group_index = 0; /* based on factory calib frequencies */
  1849. u8 grp_channel;
  1850. /* Find the group index for the channel ... don't use index 1(?) */
  1851. if (is_channel_a_band(ch_info)) {
  1852. for (group = 1; group < 5; group++) {
  1853. grp_channel = ch_grp[group].group_channel;
  1854. if (ch_info->channel <= grp_channel) {
  1855. group_index = group;
  1856. break;
  1857. }
  1858. }
  1859. /* group 4 has a few channels *above* its factory cal freq */
  1860. if (group == 5)
  1861. group_index = 4;
  1862. } else
  1863. group_index = 0; /* 2.4 GHz, group 0 */
  1864. IWL_DEBUG_POWER("Chnl %d mapped to grp %d\n", ch_info->channel,
  1865. group_index);
  1866. return group_index;
  1867. }
  1868. /**
  1869. * iwl3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
  1870. *
  1871. * Interpolate to get nominal (i.e. at factory calibration temperature) index
  1872. * into radio/DSP gain settings table for requested power.
  1873. */
  1874. static int iwl3945_hw_reg_get_matched_power_index(struct iwl3945_priv *priv,
  1875. s8 requested_power,
  1876. s32 setting_index, s32 *new_index)
  1877. {
  1878. const struct iwl3945_eeprom_txpower_group *chnl_grp = NULL;
  1879. s32 index0, index1;
  1880. s32 power = 2 * requested_power;
  1881. s32 i;
  1882. const struct iwl3945_eeprom_txpower_sample *samples;
  1883. s32 gains0, gains1;
  1884. s32 res;
  1885. s32 denominator;
  1886. chnl_grp = &priv->eeprom.groups[setting_index];
  1887. samples = chnl_grp->samples;
  1888. for (i = 0; i < 5; i++) {
  1889. if (power == samples[i].power) {
  1890. *new_index = samples[i].gain_index;
  1891. return 0;
  1892. }
  1893. }
  1894. if (power > samples[1].power) {
  1895. index0 = 0;
  1896. index1 = 1;
  1897. } else if (power > samples[2].power) {
  1898. index0 = 1;
  1899. index1 = 2;
  1900. } else if (power > samples[3].power) {
  1901. index0 = 2;
  1902. index1 = 3;
  1903. } else {
  1904. index0 = 3;
  1905. index1 = 4;
  1906. }
  1907. denominator = (s32) samples[index1].power - (s32) samples[index0].power;
  1908. if (denominator == 0)
  1909. return -EINVAL;
  1910. gains0 = (s32) samples[index0].gain_index * (1 << 19);
  1911. gains1 = (s32) samples[index1].gain_index * (1 << 19);
  1912. res = gains0 + (gains1 - gains0) *
  1913. ((s32) power - (s32) samples[index0].power) / denominator +
  1914. (1 << 18);
  1915. *new_index = res >> 19;
  1916. return 0;
  1917. }
  1918. static void iwl3945_hw_reg_init_channel_groups(struct iwl3945_priv *priv)
  1919. {
  1920. u32 i;
  1921. s32 rate_index;
  1922. const struct iwl3945_eeprom_txpower_group *group;
  1923. IWL_DEBUG_POWER("Initializing factory calib info from EEPROM\n");
  1924. for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
  1925. s8 *clip_pwrs; /* table of power levels for each rate */
  1926. s8 satur_pwr; /* saturation power for each chnl group */
  1927. group = &priv->eeprom.groups[i];
  1928. /* sanity check on factory saturation power value */
  1929. if (group->saturation_power < 40) {
  1930. IWL_WARNING("Error: saturation power is %d, "
  1931. "less than minimum expected 40\n",
  1932. group->saturation_power);
  1933. return;
  1934. }
  1935. /*
  1936. * Derive requested power levels for each rate, based on
  1937. * hardware capabilities (saturation power for band).
  1938. * Basic value is 3dB down from saturation, with further
  1939. * power reductions for highest 3 data rates. These
  1940. * backoffs provide headroom for high rate modulation
  1941. * power peaks, without too much distortion (clipping).
  1942. */
  1943. /* we'll fill in this array with h/w max power levels */
  1944. clip_pwrs = (s8 *) priv->clip_groups[i].clip_powers;
  1945. /* divide factory saturation power by 2 to find -3dB level */
  1946. satur_pwr = (s8) (group->saturation_power >> 1);
  1947. /* fill in channel group's nominal powers for each rate */
  1948. for (rate_index = 0;
  1949. rate_index < IWL_RATE_COUNT; rate_index++, clip_pwrs++) {
  1950. switch (rate_index) {
  1951. case IWL_RATE_36M_INDEX_TABLE:
  1952. if (i == 0) /* B/G */
  1953. *clip_pwrs = satur_pwr;
  1954. else /* A */
  1955. *clip_pwrs = satur_pwr - 5;
  1956. break;
  1957. case IWL_RATE_48M_INDEX_TABLE:
  1958. if (i == 0)
  1959. *clip_pwrs = satur_pwr - 7;
  1960. else
  1961. *clip_pwrs = satur_pwr - 10;
  1962. break;
  1963. case IWL_RATE_54M_INDEX_TABLE:
  1964. if (i == 0)
  1965. *clip_pwrs = satur_pwr - 9;
  1966. else
  1967. *clip_pwrs = satur_pwr - 12;
  1968. break;
  1969. default:
  1970. *clip_pwrs = satur_pwr;
  1971. break;
  1972. }
  1973. }
  1974. }
  1975. }
  1976. /**
  1977. * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
  1978. *
  1979. * Second pass (during init) to set up priv->channel_info
  1980. *
  1981. * Set up Tx-power settings in our channel info database for each VALID
  1982. * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
  1983. * and current temperature.
  1984. *
  1985. * Since this is based on current temperature (at init time), these values may
  1986. * not be valid for very long, but it gives us a starting/default point,
  1987. * and allows us to active (i.e. using Tx) scan.
  1988. *
  1989. * This does *not* write values to NIC, just sets up our internal table.
  1990. */
  1991. int iwl3945_txpower_set_from_eeprom(struct iwl3945_priv *priv)
  1992. {
  1993. struct iwl3945_channel_info *ch_info = NULL;
  1994. struct iwl3945_channel_power_info *pwr_info;
  1995. int delta_index;
  1996. u8 rate_index;
  1997. u8 scan_tbl_index;
  1998. const s8 *clip_pwrs; /* array of power levels for each rate */
  1999. u8 gain, dsp_atten;
  2000. s8 power;
  2001. u8 pwr_index, base_pwr_index, a_band;
  2002. u8 i;
  2003. int temperature;
  2004. /* save temperature reference,
  2005. * so we can determine next time to calibrate */
  2006. temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  2007. priv->last_temperature = temperature;
  2008. iwl3945_hw_reg_init_channel_groups(priv);
  2009. /* initialize Tx power info for each and every channel, 2.4 and 5.x */
  2010. for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
  2011. i++, ch_info++) {
  2012. a_band = is_channel_a_band(ch_info);
  2013. if (!is_channel_valid(ch_info))
  2014. continue;
  2015. /* find this channel's channel group (*not* "band") index */
  2016. ch_info->group_index =
  2017. iwl3945_hw_reg_get_ch_grp_index(priv, ch_info);
  2018. /* Get this chnlgrp's rate->max/clip-powers table */
  2019. clip_pwrs = priv->clip_groups[ch_info->group_index].clip_powers;
  2020. /* calculate power index *adjustment* value according to
  2021. * diff between current temperature and factory temperature */
  2022. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  2023. priv->eeprom.groups[ch_info->group_index].
  2024. temperature);
  2025. IWL_DEBUG_POWER("Delta index for channel %d: %d [%d]\n",
  2026. ch_info->channel, delta_index, temperature +
  2027. IWL_TEMP_CONVERT);
  2028. /* set tx power value for all OFDM rates */
  2029. for (rate_index = 0; rate_index < IWL_OFDM_RATES;
  2030. rate_index++) {
  2031. s32 power_idx;
  2032. int rc;
  2033. /* use channel group's clip-power table,
  2034. * but don't exceed channel's max power */
  2035. s8 pwr = min(ch_info->max_power_avg,
  2036. clip_pwrs[rate_index]);
  2037. pwr_info = &ch_info->power_info[rate_index];
  2038. /* get base (i.e. at factory-measured temperature)
  2039. * power table index for this rate's power */
  2040. rc = iwl3945_hw_reg_get_matched_power_index(priv, pwr,
  2041. ch_info->group_index,
  2042. &power_idx);
  2043. if (rc) {
  2044. IWL_ERROR("Invalid power index\n");
  2045. return rc;
  2046. }
  2047. pwr_info->base_power_index = (u8) power_idx;
  2048. /* temperature compensate */
  2049. power_idx += delta_index;
  2050. /* stay within range of gain table */
  2051. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  2052. /* fill 1 OFDM rate's iwl3945_channel_power_info struct */
  2053. pwr_info->requested_power = pwr;
  2054. pwr_info->power_table_index = (u8) power_idx;
  2055. pwr_info->tpc.tx_gain =
  2056. power_gain_table[a_band][power_idx].tx_gain;
  2057. pwr_info->tpc.dsp_atten =
  2058. power_gain_table[a_band][power_idx].dsp_atten;
  2059. }
  2060. /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
  2061. pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
  2062. power = pwr_info->requested_power +
  2063. IWL_CCK_FROM_OFDM_POWER_DIFF;
  2064. pwr_index = pwr_info->power_table_index +
  2065. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  2066. base_pwr_index = pwr_info->base_power_index +
  2067. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  2068. /* stay within table range */
  2069. pwr_index = iwl3945_hw_reg_fix_power_index(pwr_index);
  2070. gain = power_gain_table[a_band][pwr_index].tx_gain;
  2071. dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
  2072. /* fill each CCK rate's iwl3945_channel_power_info structure
  2073. * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
  2074. * NOTE: CCK rates start at end of OFDM rates! */
  2075. for (rate_index = 0;
  2076. rate_index < IWL_CCK_RATES; rate_index++) {
  2077. pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
  2078. pwr_info->requested_power = power;
  2079. pwr_info->power_table_index = pwr_index;
  2080. pwr_info->base_power_index = base_pwr_index;
  2081. pwr_info->tpc.tx_gain = gain;
  2082. pwr_info->tpc.dsp_atten = dsp_atten;
  2083. }
  2084. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  2085. for (scan_tbl_index = 0;
  2086. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  2087. s32 actual_index = (scan_tbl_index == 0) ?
  2088. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  2089. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  2090. actual_index, clip_pwrs, ch_info, a_band);
  2091. }
  2092. }
  2093. return 0;
  2094. }
  2095. int iwl3945_hw_rxq_stop(struct iwl3945_priv *priv)
  2096. {
  2097. int rc;
  2098. unsigned long flags;
  2099. spin_lock_irqsave(&priv->lock, flags);
  2100. rc = iwl3945_grab_nic_access(priv);
  2101. if (rc) {
  2102. spin_unlock_irqrestore(&priv->lock, flags);
  2103. return rc;
  2104. }
  2105. iwl3945_write_direct32(priv, FH_RCSR_CONFIG(0), 0);
  2106. rc = iwl3945_poll_direct_bit(priv, FH_RSSR_STATUS, (1 << 24), 1000);
  2107. if (rc < 0)
  2108. IWL_ERROR("Can't stop Rx DMA.\n");
  2109. iwl3945_release_nic_access(priv);
  2110. spin_unlock_irqrestore(&priv->lock, flags);
  2111. return 0;
  2112. }
  2113. int iwl3945_hw_tx_queue_init(struct iwl3945_priv *priv, struct iwl3945_tx_queue *txq)
  2114. {
  2115. int rc;
  2116. unsigned long flags;
  2117. int txq_id = txq->q.id;
  2118. struct iwl3945_shared *shared_data = priv->hw_setting.shared_virt;
  2119. shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
  2120. spin_lock_irqsave(&priv->lock, flags);
  2121. rc = iwl3945_grab_nic_access(priv);
  2122. if (rc) {
  2123. spin_unlock_irqrestore(&priv->lock, flags);
  2124. return rc;
  2125. }
  2126. iwl3945_write_direct32(priv, FH_CBCC_CTRL(txq_id), 0);
  2127. iwl3945_write_direct32(priv, FH_CBCC_BASE(txq_id), 0);
  2128. iwl3945_write_direct32(priv, FH_TCSR_CONFIG(txq_id),
  2129. ALM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
  2130. ALM_FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
  2131. ALM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
  2132. ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
  2133. ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
  2134. iwl3945_release_nic_access(priv);
  2135. /* fake read to flush all prev. writes */
  2136. iwl3945_read32(priv, FH_TSSR_CBB_BASE);
  2137. spin_unlock_irqrestore(&priv->lock, flags);
  2138. return 0;
  2139. }
  2140. int iwl3945_hw_get_rx_read(struct iwl3945_priv *priv)
  2141. {
  2142. struct iwl3945_shared *shared_data = priv->hw_setting.shared_virt;
  2143. return le32_to_cpu(shared_data->rx_read_ptr[0]);
  2144. }
  2145. /**
  2146. * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
  2147. */
  2148. int iwl3945_init_hw_rate_table(struct iwl3945_priv *priv)
  2149. {
  2150. int rc, i, index, prev_index;
  2151. struct iwl3945_rate_scaling_cmd rate_cmd = {
  2152. .reserved = {0, 0, 0},
  2153. };
  2154. struct iwl3945_rate_scaling_info *table = rate_cmd.table;
  2155. for (i = 0; i < ARRAY_SIZE(iwl3945_rates); i++) {
  2156. index = iwl3945_rates[i].table_rs_index;
  2157. table[index].rate_n_flags =
  2158. iwl3945_hw_set_rate_n_flags(iwl3945_rates[i].plcp, 0);
  2159. table[index].try_cnt = priv->retry_rate;
  2160. prev_index = iwl3945_get_prev_ieee_rate(i);
  2161. table[index].next_rate_index = iwl3945_rates[prev_index].table_rs_index;
  2162. }
  2163. switch (priv->band) {
  2164. case IEEE80211_BAND_5GHZ:
  2165. IWL_DEBUG_RATE("Select A mode rate scale\n");
  2166. /* If one of the following CCK rates is used,
  2167. * have it fall back to the 6M OFDM rate */
  2168. for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++)
  2169. table[i].next_rate_index = iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2170. /* Don't fall back to CCK rates */
  2171. table[IWL_RATE_12M_INDEX_TABLE].next_rate_index = IWL_RATE_9M_INDEX_TABLE;
  2172. /* Don't drop out of OFDM rates */
  2173. table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
  2174. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2175. break;
  2176. case IEEE80211_BAND_2GHZ:
  2177. IWL_DEBUG_RATE("Select B/G mode rate scale\n");
  2178. /* If an OFDM rate is used, have it fall back to the
  2179. * 1M CCK rates */
  2180. for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE; i++)
  2181. table[i].next_rate_index = iwl3945_rates[IWL_FIRST_CCK_RATE].table_rs_index;
  2182. /* CCK shouldn't fall back to OFDM... */
  2183. table[IWL_RATE_11M_INDEX_TABLE].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
  2184. break;
  2185. default:
  2186. WARN_ON(1);
  2187. break;
  2188. }
  2189. /* Update the rate scaling for control frame Tx */
  2190. rate_cmd.table_id = 0;
  2191. rc = iwl3945_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2192. &rate_cmd);
  2193. if (rc)
  2194. return rc;
  2195. /* Update the rate scaling for data frame Tx */
  2196. rate_cmd.table_id = 1;
  2197. return iwl3945_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2198. &rate_cmd);
  2199. }
  2200. /* Called when initializing driver */
  2201. int iwl3945_hw_set_hw_setting(struct iwl3945_priv *priv)
  2202. {
  2203. memset((void *)&priv->hw_setting, 0,
  2204. sizeof(struct iwl3945_driver_hw_info));
  2205. priv->hw_setting.shared_virt =
  2206. pci_alloc_consistent(priv->pci_dev,
  2207. sizeof(struct iwl3945_shared),
  2208. &priv->hw_setting.shared_phys);
  2209. if (!priv->hw_setting.shared_virt) {
  2210. IWL_ERROR("failed to allocate pci memory\n");
  2211. mutex_unlock(&priv->mutex);
  2212. return -ENOMEM;
  2213. }
  2214. priv->hw_setting.rx_buf_size = IWL_RX_BUF_SIZE;
  2215. priv->hw_setting.max_pkt_size = 2342;
  2216. priv->hw_setting.tx_cmd_len = sizeof(struct iwl3945_tx_cmd);
  2217. priv->hw_setting.max_rxq_size = RX_QUEUE_SIZE;
  2218. priv->hw_setting.max_rxq_log = RX_QUEUE_SIZE_LOG;
  2219. priv->hw_setting.max_stations = IWL3945_STATION_COUNT;
  2220. priv->hw_setting.bcast_sta_id = IWL3945_BROADCAST_ID;
  2221. priv->hw_setting.tx_ant_num = 2;
  2222. return 0;
  2223. }
  2224. unsigned int iwl3945_hw_get_beacon_cmd(struct iwl3945_priv *priv,
  2225. struct iwl3945_frame *frame, u8 rate)
  2226. {
  2227. struct iwl3945_tx_beacon_cmd *tx_beacon_cmd;
  2228. unsigned int frame_size;
  2229. tx_beacon_cmd = (struct iwl3945_tx_beacon_cmd *)&frame->u;
  2230. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  2231. tx_beacon_cmd->tx.sta_id = priv->hw_setting.bcast_sta_id;
  2232. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2233. frame_size = iwl3945_fill_beacon_frame(priv,
  2234. tx_beacon_cmd->frame,
  2235. iwl3945_broadcast_addr,
  2236. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  2237. BUG_ON(frame_size > MAX_MPDU_SIZE);
  2238. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  2239. tx_beacon_cmd->tx.rate = rate;
  2240. tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
  2241. TX_CMD_FLG_TSF_MSK);
  2242. /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
  2243. tx_beacon_cmd->tx.supp_rates[0] =
  2244. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  2245. tx_beacon_cmd->tx.supp_rates[1] =
  2246. (IWL_CCK_BASIC_RATES_MASK & 0xF);
  2247. return (sizeof(struct iwl3945_tx_beacon_cmd) + frame_size);
  2248. }
  2249. void iwl3945_hw_rx_handler_setup(struct iwl3945_priv *priv)
  2250. {
  2251. priv->rx_handlers[REPLY_TX] = iwl3945_rx_reply_tx;
  2252. priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
  2253. }
  2254. void iwl3945_hw_setup_deferred_work(struct iwl3945_priv *priv)
  2255. {
  2256. INIT_DELAYED_WORK(&priv->thermal_periodic,
  2257. iwl3945_bg_reg_txpower_periodic);
  2258. }
  2259. void iwl3945_hw_cancel_deferred_work(struct iwl3945_priv *priv)
  2260. {
  2261. cancel_delayed_work(&priv->thermal_periodic);
  2262. }
  2263. static struct iwl_3945_cfg iwl3945_bg_cfg = {
  2264. .name = "3945BG",
  2265. .fw_name = "iwlwifi-3945" IWL3945_UCODE_API ".ucode",
  2266. .sku = IWL_SKU_G,
  2267. };
  2268. static struct iwl_3945_cfg iwl3945_abg_cfg = {
  2269. .name = "3945ABG",
  2270. .fw_name = "iwlwifi-3945" IWL3945_UCODE_API ".ucode",
  2271. .sku = IWL_SKU_A|IWL_SKU_G,
  2272. };
  2273. struct pci_device_id iwl3945_hw_card_ids[] = {
  2274. {IWL_PCI_DEVICE(0x4222, 0x1005, iwl3945_bg_cfg)},
  2275. {IWL_PCI_DEVICE(0x4222, 0x1034, iwl3945_bg_cfg)},
  2276. {IWL_PCI_DEVICE(0x4222, 0x1044, iwl3945_bg_cfg)},
  2277. {IWL_PCI_DEVICE(0x4227, 0x1014, iwl3945_bg_cfg)},
  2278. {IWL_PCI_DEVICE(0x4222, PCI_ANY_ID, iwl3945_abg_cfg)},
  2279. {IWL_PCI_DEVICE(0x4227, PCI_ANY_ID, iwl3945_abg_cfg)},
  2280. {0}
  2281. };
  2282. MODULE_DEVICE_TABLE(pci, iwl3945_hw_card_ids);