main.c 121 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Some parts of the code in this file are derived from the ipw2200
  9. driver Copyright(c) 2003 - 2004 Intel Corporation.
  10. This program is free software; you can redistribute it and/or modify
  11. it under the terms of the GNU General Public License as published by
  12. the Free Software Foundation; either version 2 of the License, or
  13. (at your option) any later version.
  14. This program is distributed in the hope that it will be useful,
  15. but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. GNU General Public License for more details.
  18. You should have received a copy of the GNU General Public License
  19. along with this program; see the file COPYING. If not, write to
  20. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  21. Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/init.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/if_arp.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/version.h>
  29. #include <linux/firmware.h>
  30. #include <linux/wireless.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/io.h>
  34. #include <linux/dma-mapping.h>
  35. #include <asm/unaligned.h>
  36. #include "b43.h"
  37. #include "main.h"
  38. #include "debugfs.h"
  39. #include "phy.h"
  40. #include "nphy.h"
  41. #include "dma.h"
  42. #include "pio.h"
  43. #include "sysfs.h"
  44. #include "xmit.h"
  45. #include "lo.h"
  46. #include "pcmcia.h"
  47. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  48. MODULE_AUTHOR("Martin Langer");
  49. MODULE_AUTHOR("Stefano Brivio");
  50. MODULE_AUTHOR("Michael Buesch");
  51. MODULE_LICENSE("GPL");
  52. MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
  53. static int modparam_bad_frames_preempt;
  54. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  55. MODULE_PARM_DESC(bad_frames_preempt,
  56. "enable(1) / disable(0) Bad Frames Preemption");
  57. static char modparam_fwpostfix[16];
  58. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  59. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  60. static int modparam_hwpctl;
  61. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  62. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  63. static int modparam_nohwcrypt;
  64. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  65. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  66. int b43_modparam_qos = 1;
  67. module_param_named(qos, b43_modparam_qos, int, 0444);
  68. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  69. static int modparam_btcoex = 1;
  70. module_param_named(btcoex, modparam_btcoex, int, 0444);
  71. MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistance (default on)");
  72. static const struct ssb_device_id b43_ssb_tbl[] = {
  73. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  74. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  75. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  76. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  77. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  78. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  79. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  80. SSB_DEVTABLE_END
  81. };
  82. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  83. /* Channel and ratetables are shared for all devices.
  84. * They can't be const, because ieee80211 puts some precalculated
  85. * data in there. This data is the same for all devices, so we don't
  86. * get concurrency issues */
  87. #define RATETAB_ENT(_rateid, _flags) \
  88. { \
  89. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  90. .hw_value = (_rateid), \
  91. .flags = (_flags), \
  92. }
  93. /*
  94. * NOTE: When changing this, sync with xmit.c's
  95. * b43_plcp_get_bitrate_idx_* functions!
  96. */
  97. static struct ieee80211_rate __b43_ratetable[] = {
  98. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  99. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  100. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  101. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  102. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  103. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  104. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  105. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  106. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  107. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  108. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  109. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  110. };
  111. #define b43_a_ratetable (__b43_ratetable + 4)
  112. #define b43_a_ratetable_size 8
  113. #define b43_b_ratetable (__b43_ratetable + 0)
  114. #define b43_b_ratetable_size 4
  115. #define b43_g_ratetable (__b43_ratetable + 0)
  116. #define b43_g_ratetable_size 12
  117. #define CHAN4G(_channel, _freq, _flags) { \
  118. .band = IEEE80211_BAND_2GHZ, \
  119. .center_freq = (_freq), \
  120. .hw_value = (_channel), \
  121. .flags = (_flags), \
  122. .max_antenna_gain = 0, \
  123. .max_power = 30, \
  124. }
  125. static struct ieee80211_channel b43_2ghz_chantable[] = {
  126. CHAN4G(1, 2412, 0),
  127. CHAN4G(2, 2417, 0),
  128. CHAN4G(3, 2422, 0),
  129. CHAN4G(4, 2427, 0),
  130. CHAN4G(5, 2432, 0),
  131. CHAN4G(6, 2437, 0),
  132. CHAN4G(7, 2442, 0),
  133. CHAN4G(8, 2447, 0),
  134. CHAN4G(9, 2452, 0),
  135. CHAN4G(10, 2457, 0),
  136. CHAN4G(11, 2462, 0),
  137. CHAN4G(12, 2467, 0),
  138. CHAN4G(13, 2472, 0),
  139. CHAN4G(14, 2484, 0),
  140. };
  141. #undef CHAN4G
  142. #define CHAN5G(_channel, _flags) { \
  143. .band = IEEE80211_BAND_5GHZ, \
  144. .center_freq = 5000 + (5 * (_channel)), \
  145. .hw_value = (_channel), \
  146. .flags = (_flags), \
  147. .max_antenna_gain = 0, \
  148. .max_power = 30, \
  149. }
  150. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  151. CHAN5G(32, 0), CHAN5G(34, 0),
  152. CHAN5G(36, 0), CHAN5G(38, 0),
  153. CHAN5G(40, 0), CHAN5G(42, 0),
  154. CHAN5G(44, 0), CHAN5G(46, 0),
  155. CHAN5G(48, 0), CHAN5G(50, 0),
  156. CHAN5G(52, 0), CHAN5G(54, 0),
  157. CHAN5G(56, 0), CHAN5G(58, 0),
  158. CHAN5G(60, 0), CHAN5G(62, 0),
  159. CHAN5G(64, 0), CHAN5G(66, 0),
  160. CHAN5G(68, 0), CHAN5G(70, 0),
  161. CHAN5G(72, 0), CHAN5G(74, 0),
  162. CHAN5G(76, 0), CHAN5G(78, 0),
  163. CHAN5G(80, 0), CHAN5G(82, 0),
  164. CHAN5G(84, 0), CHAN5G(86, 0),
  165. CHAN5G(88, 0), CHAN5G(90, 0),
  166. CHAN5G(92, 0), CHAN5G(94, 0),
  167. CHAN5G(96, 0), CHAN5G(98, 0),
  168. CHAN5G(100, 0), CHAN5G(102, 0),
  169. CHAN5G(104, 0), CHAN5G(106, 0),
  170. CHAN5G(108, 0), CHAN5G(110, 0),
  171. CHAN5G(112, 0), CHAN5G(114, 0),
  172. CHAN5G(116, 0), CHAN5G(118, 0),
  173. CHAN5G(120, 0), CHAN5G(122, 0),
  174. CHAN5G(124, 0), CHAN5G(126, 0),
  175. CHAN5G(128, 0), CHAN5G(130, 0),
  176. CHAN5G(132, 0), CHAN5G(134, 0),
  177. CHAN5G(136, 0), CHAN5G(138, 0),
  178. CHAN5G(140, 0), CHAN5G(142, 0),
  179. CHAN5G(144, 0), CHAN5G(145, 0),
  180. CHAN5G(146, 0), CHAN5G(147, 0),
  181. CHAN5G(148, 0), CHAN5G(149, 0),
  182. CHAN5G(150, 0), CHAN5G(151, 0),
  183. CHAN5G(152, 0), CHAN5G(153, 0),
  184. CHAN5G(154, 0), CHAN5G(155, 0),
  185. CHAN5G(156, 0), CHAN5G(157, 0),
  186. CHAN5G(158, 0), CHAN5G(159, 0),
  187. CHAN5G(160, 0), CHAN5G(161, 0),
  188. CHAN5G(162, 0), CHAN5G(163, 0),
  189. CHAN5G(164, 0), CHAN5G(165, 0),
  190. CHAN5G(166, 0), CHAN5G(168, 0),
  191. CHAN5G(170, 0), CHAN5G(172, 0),
  192. CHAN5G(174, 0), CHAN5G(176, 0),
  193. CHAN5G(178, 0), CHAN5G(180, 0),
  194. CHAN5G(182, 0), CHAN5G(184, 0),
  195. CHAN5G(186, 0), CHAN5G(188, 0),
  196. CHAN5G(190, 0), CHAN5G(192, 0),
  197. CHAN5G(194, 0), CHAN5G(196, 0),
  198. CHAN5G(198, 0), CHAN5G(200, 0),
  199. CHAN5G(202, 0), CHAN5G(204, 0),
  200. CHAN5G(206, 0), CHAN5G(208, 0),
  201. CHAN5G(210, 0), CHAN5G(212, 0),
  202. CHAN5G(214, 0), CHAN5G(216, 0),
  203. CHAN5G(218, 0), CHAN5G(220, 0),
  204. CHAN5G(222, 0), CHAN5G(224, 0),
  205. CHAN5G(226, 0), CHAN5G(228, 0),
  206. };
  207. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  208. CHAN5G(34, 0), CHAN5G(36, 0),
  209. CHAN5G(38, 0), CHAN5G(40, 0),
  210. CHAN5G(42, 0), CHAN5G(44, 0),
  211. CHAN5G(46, 0), CHAN5G(48, 0),
  212. CHAN5G(52, 0), CHAN5G(56, 0),
  213. CHAN5G(60, 0), CHAN5G(64, 0),
  214. CHAN5G(100, 0), CHAN5G(104, 0),
  215. CHAN5G(108, 0), CHAN5G(112, 0),
  216. CHAN5G(116, 0), CHAN5G(120, 0),
  217. CHAN5G(124, 0), CHAN5G(128, 0),
  218. CHAN5G(132, 0), CHAN5G(136, 0),
  219. CHAN5G(140, 0), CHAN5G(149, 0),
  220. CHAN5G(153, 0), CHAN5G(157, 0),
  221. CHAN5G(161, 0), CHAN5G(165, 0),
  222. CHAN5G(184, 0), CHAN5G(188, 0),
  223. CHAN5G(192, 0), CHAN5G(196, 0),
  224. CHAN5G(200, 0), CHAN5G(204, 0),
  225. CHAN5G(208, 0), CHAN5G(212, 0),
  226. CHAN5G(216, 0),
  227. };
  228. #undef CHAN5G
  229. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  230. .band = IEEE80211_BAND_5GHZ,
  231. .channels = b43_5ghz_nphy_chantable,
  232. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  233. .bitrates = b43_a_ratetable,
  234. .n_bitrates = b43_a_ratetable_size,
  235. };
  236. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  237. .band = IEEE80211_BAND_5GHZ,
  238. .channels = b43_5ghz_aphy_chantable,
  239. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  240. .bitrates = b43_a_ratetable,
  241. .n_bitrates = b43_a_ratetable_size,
  242. };
  243. static struct ieee80211_supported_band b43_band_2GHz = {
  244. .band = IEEE80211_BAND_2GHZ,
  245. .channels = b43_2ghz_chantable,
  246. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  247. .bitrates = b43_g_ratetable,
  248. .n_bitrates = b43_g_ratetable_size,
  249. };
  250. static void b43_wireless_core_exit(struct b43_wldev *dev);
  251. static int b43_wireless_core_init(struct b43_wldev *dev);
  252. static void b43_wireless_core_stop(struct b43_wldev *dev);
  253. static int b43_wireless_core_start(struct b43_wldev *dev);
  254. static int b43_ratelimit(struct b43_wl *wl)
  255. {
  256. if (!wl || !wl->current_dev)
  257. return 1;
  258. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  259. return 1;
  260. /* We are up and running.
  261. * Ratelimit the messages to avoid DoS over the net. */
  262. return net_ratelimit();
  263. }
  264. void b43info(struct b43_wl *wl, const char *fmt, ...)
  265. {
  266. va_list args;
  267. if (!b43_ratelimit(wl))
  268. return;
  269. va_start(args, fmt);
  270. printk(KERN_INFO "b43-%s: ",
  271. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  272. vprintk(fmt, args);
  273. va_end(args);
  274. }
  275. void b43err(struct b43_wl *wl, const char *fmt, ...)
  276. {
  277. va_list args;
  278. if (!b43_ratelimit(wl))
  279. return;
  280. va_start(args, fmt);
  281. printk(KERN_ERR "b43-%s ERROR: ",
  282. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  283. vprintk(fmt, args);
  284. va_end(args);
  285. }
  286. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  287. {
  288. va_list args;
  289. if (!b43_ratelimit(wl))
  290. return;
  291. va_start(args, fmt);
  292. printk(KERN_WARNING "b43-%s warning: ",
  293. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  294. vprintk(fmt, args);
  295. va_end(args);
  296. }
  297. #if B43_DEBUG
  298. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  299. {
  300. va_list args;
  301. va_start(args, fmt);
  302. printk(KERN_DEBUG "b43-%s debug: ",
  303. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  304. vprintk(fmt, args);
  305. va_end(args);
  306. }
  307. #endif /* DEBUG */
  308. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  309. {
  310. u32 macctl;
  311. B43_WARN_ON(offset % 4 != 0);
  312. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  313. if (macctl & B43_MACCTL_BE)
  314. val = swab32(val);
  315. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  316. mmiowb();
  317. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  318. }
  319. static inline void b43_shm_control_word(struct b43_wldev *dev,
  320. u16 routing, u16 offset)
  321. {
  322. u32 control;
  323. /* "offset" is the WORD offset. */
  324. control = routing;
  325. control <<= 16;
  326. control |= offset;
  327. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  328. }
  329. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  330. {
  331. struct b43_wl *wl = dev->wl;
  332. unsigned long flags;
  333. u32 ret;
  334. spin_lock_irqsave(&wl->shm_lock, flags);
  335. if (routing == B43_SHM_SHARED) {
  336. B43_WARN_ON(offset & 0x0001);
  337. if (offset & 0x0003) {
  338. /* Unaligned access */
  339. b43_shm_control_word(dev, routing, offset >> 2);
  340. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  341. ret <<= 16;
  342. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  343. ret |= b43_read16(dev, B43_MMIO_SHM_DATA);
  344. goto out;
  345. }
  346. offset >>= 2;
  347. }
  348. b43_shm_control_word(dev, routing, offset);
  349. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  350. out:
  351. spin_unlock_irqrestore(&wl->shm_lock, flags);
  352. return ret;
  353. }
  354. u16 b43_shm_read16(struct b43_wldev * dev, u16 routing, u16 offset)
  355. {
  356. struct b43_wl *wl = dev->wl;
  357. unsigned long flags;
  358. u16 ret;
  359. spin_lock_irqsave(&wl->shm_lock, flags);
  360. if (routing == B43_SHM_SHARED) {
  361. B43_WARN_ON(offset & 0x0001);
  362. if (offset & 0x0003) {
  363. /* Unaligned access */
  364. b43_shm_control_word(dev, routing, offset >> 2);
  365. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  366. goto out;
  367. }
  368. offset >>= 2;
  369. }
  370. b43_shm_control_word(dev, routing, offset);
  371. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  372. out:
  373. spin_unlock_irqrestore(&wl->shm_lock, flags);
  374. return ret;
  375. }
  376. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  377. {
  378. struct b43_wl *wl = dev->wl;
  379. unsigned long flags;
  380. spin_lock_irqsave(&wl->shm_lock, flags);
  381. if (routing == B43_SHM_SHARED) {
  382. B43_WARN_ON(offset & 0x0001);
  383. if (offset & 0x0003) {
  384. /* Unaligned access */
  385. b43_shm_control_word(dev, routing, offset >> 2);
  386. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  387. (value >> 16) & 0xffff);
  388. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  389. b43_write16(dev, B43_MMIO_SHM_DATA, value & 0xffff);
  390. goto out;
  391. }
  392. offset >>= 2;
  393. }
  394. b43_shm_control_word(dev, routing, offset);
  395. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  396. out:
  397. spin_unlock_irqrestore(&wl->shm_lock, flags);
  398. }
  399. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  400. {
  401. struct b43_wl *wl = dev->wl;
  402. unsigned long flags;
  403. spin_lock_irqsave(&wl->shm_lock, flags);
  404. if (routing == B43_SHM_SHARED) {
  405. B43_WARN_ON(offset & 0x0001);
  406. if (offset & 0x0003) {
  407. /* Unaligned access */
  408. b43_shm_control_word(dev, routing, offset >> 2);
  409. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  410. goto out;
  411. }
  412. offset >>= 2;
  413. }
  414. b43_shm_control_word(dev, routing, offset);
  415. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  416. out:
  417. spin_unlock_irqrestore(&wl->shm_lock, flags);
  418. }
  419. /* Read HostFlags */
  420. u64 b43_hf_read(struct b43_wldev * dev)
  421. {
  422. u64 ret;
  423. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
  424. ret <<= 16;
  425. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
  426. ret <<= 16;
  427. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
  428. return ret;
  429. }
  430. /* Write HostFlags */
  431. void b43_hf_write(struct b43_wldev *dev, u64 value)
  432. {
  433. u16 lo, mi, hi;
  434. lo = (value & 0x00000000FFFFULL);
  435. mi = (value & 0x0000FFFF0000ULL) >> 16;
  436. hi = (value & 0xFFFF00000000ULL) >> 32;
  437. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
  438. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
  439. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
  440. }
  441. void b43_tsf_read(struct b43_wldev *dev, u64 * tsf)
  442. {
  443. /* We need to be careful. As we read the TSF from multiple
  444. * registers, we should take care of register overflows.
  445. * In theory, the whole tsf read process should be atomic.
  446. * We try to be atomic here, by restaring the read process,
  447. * if any of the high registers changed (overflew).
  448. */
  449. if (dev->dev->id.revision >= 3) {
  450. u32 low, high, high2;
  451. do {
  452. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  453. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  454. high2 = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  455. } while (unlikely(high != high2));
  456. *tsf = high;
  457. *tsf <<= 32;
  458. *tsf |= low;
  459. } else {
  460. u64 tmp;
  461. u16 v0, v1, v2, v3;
  462. u16 test1, test2, test3;
  463. do {
  464. v3 = b43_read16(dev, B43_MMIO_TSF_3);
  465. v2 = b43_read16(dev, B43_MMIO_TSF_2);
  466. v1 = b43_read16(dev, B43_MMIO_TSF_1);
  467. v0 = b43_read16(dev, B43_MMIO_TSF_0);
  468. test3 = b43_read16(dev, B43_MMIO_TSF_3);
  469. test2 = b43_read16(dev, B43_MMIO_TSF_2);
  470. test1 = b43_read16(dev, B43_MMIO_TSF_1);
  471. } while (v3 != test3 || v2 != test2 || v1 != test1);
  472. *tsf = v3;
  473. *tsf <<= 48;
  474. tmp = v2;
  475. tmp <<= 32;
  476. *tsf |= tmp;
  477. tmp = v1;
  478. tmp <<= 16;
  479. *tsf |= tmp;
  480. *tsf |= v0;
  481. }
  482. }
  483. static void b43_time_lock(struct b43_wldev *dev)
  484. {
  485. u32 macctl;
  486. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  487. macctl |= B43_MACCTL_TBTTHOLD;
  488. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  489. /* Commit the write */
  490. b43_read32(dev, B43_MMIO_MACCTL);
  491. }
  492. static void b43_time_unlock(struct b43_wldev *dev)
  493. {
  494. u32 macctl;
  495. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  496. macctl &= ~B43_MACCTL_TBTTHOLD;
  497. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  498. /* Commit the write */
  499. b43_read32(dev, B43_MMIO_MACCTL);
  500. }
  501. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  502. {
  503. /* Be careful with the in-progress timer.
  504. * First zero out the low register, so we have a full
  505. * register-overflow duration to complete the operation.
  506. */
  507. if (dev->dev->id.revision >= 3) {
  508. u32 lo = (tsf & 0x00000000FFFFFFFFULL);
  509. u32 hi = (tsf & 0xFFFFFFFF00000000ULL) >> 32;
  510. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, 0);
  511. mmiowb();
  512. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, hi);
  513. mmiowb();
  514. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, lo);
  515. } else {
  516. u16 v0 = (tsf & 0x000000000000FFFFULL);
  517. u16 v1 = (tsf & 0x00000000FFFF0000ULL) >> 16;
  518. u16 v2 = (tsf & 0x0000FFFF00000000ULL) >> 32;
  519. u16 v3 = (tsf & 0xFFFF000000000000ULL) >> 48;
  520. b43_write16(dev, B43_MMIO_TSF_0, 0);
  521. mmiowb();
  522. b43_write16(dev, B43_MMIO_TSF_3, v3);
  523. mmiowb();
  524. b43_write16(dev, B43_MMIO_TSF_2, v2);
  525. mmiowb();
  526. b43_write16(dev, B43_MMIO_TSF_1, v1);
  527. mmiowb();
  528. b43_write16(dev, B43_MMIO_TSF_0, v0);
  529. }
  530. }
  531. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  532. {
  533. b43_time_lock(dev);
  534. b43_tsf_write_locked(dev, tsf);
  535. b43_time_unlock(dev);
  536. }
  537. static
  538. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 * mac)
  539. {
  540. static const u8 zero_addr[ETH_ALEN] = { 0 };
  541. u16 data;
  542. if (!mac)
  543. mac = zero_addr;
  544. offset |= 0x0020;
  545. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  546. data = mac[0];
  547. data |= mac[1] << 8;
  548. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  549. data = mac[2];
  550. data |= mac[3] << 8;
  551. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  552. data = mac[4];
  553. data |= mac[5] << 8;
  554. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  555. }
  556. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  557. {
  558. const u8 *mac;
  559. const u8 *bssid;
  560. u8 mac_bssid[ETH_ALEN * 2];
  561. int i;
  562. u32 tmp;
  563. bssid = dev->wl->bssid;
  564. mac = dev->wl->mac_addr;
  565. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  566. memcpy(mac_bssid, mac, ETH_ALEN);
  567. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  568. /* Write our MAC address and BSSID to template ram */
  569. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  570. tmp = (u32) (mac_bssid[i + 0]);
  571. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  572. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  573. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  574. b43_ram_write(dev, 0x20 + i, tmp);
  575. }
  576. }
  577. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  578. {
  579. b43_write_mac_bssid_templates(dev);
  580. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  581. }
  582. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  583. {
  584. /* slot_time is in usec. */
  585. if (dev->phy.type != B43_PHYTYPE_G)
  586. return;
  587. b43_write16(dev, 0x684, 510 + slot_time);
  588. b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  589. }
  590. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  591. {
  592. b43_set_slot_time(dev, 9);
  593. dev->short_slot = 1;
  594. }
  595. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  596. {
  597. b43_set_slot_time(dev, 20);
  598. dev->short_slot = 0;
  599. }
  600. /* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
  601. * Returns the _previously_ enabled IRQ mask.
  602. */
  603. static inline u32 b43_interrupt_enable(struct b43_wldev *dev, u32 mask)
  604. {
  605. u32 old_mask;
  606. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  607. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask | mask);
  608. return old_mask;
  609. }
  610. /* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
  611. * Returns the _previously_ enabled IRQ mask.
  612. */
  613. static inline u32 b43_interrupt_disable(struct b43_wldev *dev, u32 mask)
  614. {
  615. u32 old_mask;
  616. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  617. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
  618. return old_mask;
  619. }
  620. /* Synchronize IRQ top- and bottom-half.
  621. * IRQs must be masked before calling this.
  622. * This must not be called with the irq_lock held.
  623. */
  624. static void b43_synchronize_irq(struct b43_wldev *dev)
  625. {
  626. synchronize_irq(dev->dev->irq);
  627. tasklet_kill(&dev->isr_tasklet);
  628. }
  629. /* DummyTransmission function, as documented on
  630. * http://bcm-specs.sipsolutions.net/DummyTransmission
  631. */
  632. void b43_dummy_transmission(struct b43_wldev *dev)
  633. {
  634. struct b43_wl *wl = dev->wl;
  635. struct b43_phy *phy = &dev->phy;
  636. unsigned int i, max_loop;
  637. u16 value;
  638. u32 buffer[5] = {
  639. 0x00000000,
  640. 0x00D40000,
  641. 0x00000000,
  642. 0x01000000,
  643. 0x00000000,
  644. };
  645. switch (phy->type) {
  646. case B43_PHYTYPE_A:
  647. max_loop = 0x1E;
  648. buffer[0] = 0x000201CC;
  649. break;
  650. case B43_PHYTYPE_B:
  651. case B43_PHYTYPE_G:
  652. max_loop = 0xFA;
  653. buffer[0] = 0x000B846E;
  654. break;
  655. default:
  656. B43_WARN_ON(1);
  657. return;
  658. }
  659. spin_lock_irq(&wl->irq_lock);
  660. write_lock(&wl->tx_lock);
  661. for (i = 0; i < 5; i++)
  662. b43_ram_write(dev, i * 4, buffer[i]);
  663. /* Commit writes */
  664. b43_read32(dev, B43_MMIO_MACCTL);
  665. b43_write16(dev, 0x0568, 0x0000);
  666. b43_write16(dev, 0x07C0, 0x0000);
  667. value = ((phy->type == B43_PHYTYPE_A) ? 1 : 0);
  668. b43_write16(dev, 0x050C, value);
  669. b43_write16(dev, 0x0508, 0x0000);
  670. b43_write16(dev, 0x050A, 0x0000);
  671. b43_write16(dev, 0x054C, 0x0000);
  672. b43_write16(dev, 0x056A, 0x0014);
  673. b43_write16(dev, 0x0568, 0x0826);
  674. b43_write16(dev, 0x0500, 0x0000);
  675. b43_write16(dev, 0x0502, 0x0030);
  676. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  677. b43_radio_write16(dev, 0x0051, 0x0017);
  678. for (i = 0x00; i < max_loop; i++) {
  679. value = b43_read16(dev, 0x050E);
  680. if (value & 0x0080)
  681. break;
  682. udelay(10);
  683. }
  684. for (i = 0x00; i < 0x0A; i++) {
  685. value = b43_read16(dev, 0x050E);
  686. if (value & 0x0400)
  687. break;
  688. udelay(10);
  689. }
  690. for (i = 0x00; i < 0x0A; i++) {
  691. value = b43_read16(dev, 0x0690);
  692. if (!(value & 0x0100))
  693. break;
  694. udelay(10);
  695. }
  696. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  697. b43_radio_write16(dev, 0x0051, 0x0037);
  698. write_unlock(&wl->tx_lock);
  699. spin_unlock_irq(&wl->irq_lock);
  700. }
  701. static void key_write(struct b43_wldev *dev,
  702. u8 index, u8 algorithm, const u8 * key)
  703. {
  704. unsigned int i;
  705. u32 offset;
  706. u16 value;
  707. u16 kidx;
  708. /* Key index/algo block */
  709. kidx = b43_kidx_to_fw(dev, index);
  710. value = ((kidx << 4) | algorithm);
  711. b43_shm_write16(dev, B43_SHM_SHARED,
  712. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  713. /* Write the key to the Key Table Pointer offset */
  714. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  715. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  716. value = key[i];
  717. value |= (u16) (key[i + 1]) << 8;
  718. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  719. }
  720. }
  721. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 * addr)
  722. {
  723. u32 addrtmp[2] = { 0, 0, };
  724. u8 per_sta_keys_start = 8;
  725. if (b43_new_kidx_api(dev))
  726. per_sta_keys_start = 4;
  727. B43_WARN_ON(index < per_sta_keys_start);
  728. /* We have two default TX keys and possibly two default RX keys.
  729. * Physical mac 0 is mapped to physical key 4 or 8, depending
  730. * on the firmware version.
  731. * So we must adjust the index here.
  732. */
  733. index -= per_sta_keys_start;
  734. if (addr) {
  735. addrtmp[0] = addr[0];
  736. addrtmp[0] |= ((u32) (addr[1]) << 8);
  737. addrtmp[0] |= ((u32) (addr[2]) << 16);
  738. addrtmp[0] |= ((u32) (addr[3]) << 24);
  739. addrtmp[1] = addr[4];
  740. addrtmp[1] |= ((u32) (addr[5]) << 8);
  741. }
  742. if (dev->dev->id.revision >= 5) {
  743. /* Receive match transmitter address mechanism */
  744. b43_shm_write32(dev, B43_SHM_RCMTA,
  745. (index * 2) + 0, addrtmp[0]);
  746. b43_shm_write16(dev, B43_SHM_RCMTA,
  747. (index * 2) + 1, addrtmp[1]);
  748. } else {
  749. /* RXE (Receive Engine) and
  750. * PSM (Programmable State Machine) mechanism
  751. */
  752. if (index < 8) {
  753. /* TODO write to RCM 16, 19, 22 and 25 */
  754. } else {
  755. b43_shm_write32(dev, B43_SHM_SHARED,
  756. B43_SHM_SH_PSM + (index * 6) + 0,
  757. addrtmp[0]);
  758. b43_shm_write16(dev, B43_SHM_SHARED,
  759. B43_SHM_SH_PSM + (index * 6) + 4,
  760. addrtmp[1]);
  761. }
  762. }
  763. }
  764. static void do_key_write(struct b43_wldev *dev,
  765. u8 index, u8 algorithm,
  766. const u8 * key, size_t key_len, const u8 * mac_addr)
  767. {
  768. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  769. u8 per_sta_keys_start = 8;
  770. if (b43_new_kidx_api(dev))
  771. per_sta_keys_start = 4;
  772. B43_WARN_ON(index >= dev->max_nr_keys);
  773. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  774. if (index >= per_sta_keys_start)
  775. keymac_write(dev, index, NULL); /* First zero out mac. */
  776. if (key)
  777. memcpy(buf, key, key_len);
  778. key_write(dev, index, algorithm, buf);
  779. if (index >= per_sta_keys_start)
  780. keymac_write(dev, index, mac_addr);
  781. dev->key[index].algorithm = algorithm;
  782. }
  783. static int b43_key_write(struct b43_wldev *dev,
  784. int index, u8 algorithm,
  785. const u8 * key, size_t key_len,
  786. const u8 * mac_addr,
  787. struct ieee80211_key_conf *keyconf)
  788. {
  789. int i;
  790. int sta_keys_start;
  791. if (key_len > B43_SEC_KEYSIZE)
  792. return -EINVAL;
  793. for (i = 0; i < dev->max_nr_keys; i++) {
  794. /* Check that we don't already have this key. */
  795. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  796. }
  797. if (index < 0) {
  798. /* Either pairwise key or address is 00:00:00:00:00:00
  799. * for transmit-only keys. Search the index. */
  800. if (b43_new_kidx_api(dev))
  801. sta_keys_start = 4;
  802. else
  803. sta_keys_start = 8;
  804. for (i = sta_keys_start; i < dev->max_nr_keys; i++) {
  805. if (!dev->key[i].keyconf) {
  806. /* found empty */
  807. index = i;
  808. break;
  809. }
  810. }
  811. if (index < 0) {
  812. b43err(dev->wl, "Out of hardware key memory\n");
  813. return -ENOSPC;
  814. }
  815. } else
  816. B43_WARN_ON(index > 3);
  817. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  818. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  819. /* Default RX key */
  820. B43_WARN_ON(mac_addr);
  821. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  822. }
  823. keyconf->hw_key_idx = index;
  824. dev->key[index].keyconf = keyconf;
  825. return 0;
  826. }
  827. static int b43_key_clear(struct b43_wldev *dev, int index)
  828. {
  829. if (B43_WARN_ON((index < 0) || (index >= dev->max_nr_keys)))
  830. return -EINVAL;
  831. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  832. NULL, B43_SEC_KEYSIZE, NULL);
  833. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  834. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  835. NULL, B43_SEC_KEYSIZE, NULL);
  836. }
  837. dev->key[index].keyconf = NULL;
  838. return 0;
  839. }
  840. static void b43_clear_keys(struct b43_wldev *dev)
  841. {
  842. int i;
  843. for (i = 0; i < dev->max_nr_keys; i++)
  844. b43_key_clear(dev, i);
  845. }
  846. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  847. {
  848. u32 macctl;
  849. u16 ucstat;
  850. bool hwps;
  851. bool awake;
  852. int i;
  853. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  854. (ps_flags & B43_PS_DISABLED));
  855. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  856. if (ps_flags & B43_PS_ENABLED) {
  857. hwps = 1;
  858. } else if (ps_flags & B43_PS_DISABLED) {
  859. hwps = 0;
  860. } else {
  861. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  862. // and thus is not an AP and we are associated, set bit 25
  863. }
  864. if (ps_flags & B43_PS_AWAKE) {
  865. awake = 1;
  866. } else if (ps_flags & B43_PS_ASLEEP) {
  867. awake = 0;
  868. } else {
  869. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  870. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  871. // successful, set bit26
  872. }
  873. /* FIXME: For now we force awake-on and hwps-off */
  874. hwps = 0;
  875. awake = 1;
  876. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  877. if (hwps)
  878. macctl |= B43_MACCTL_HWPS;
  879. else
  880. macctl &= ~B43_MACCTL_HWPS;
  881. if (awake)
  882. macctl |= B43_MACCTL_AWAKE;
  883. else
  884. macctl &= ~B43_MACCTL_AWAKE;
  885. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  886. /* Commit write */
  887. b43_read32(dev, B43_MMIO_MACCTL);
  888. if (awake && dev->dev->id.revision >= 5) {
  889. /* Wait for the microcode to wake up. */
  890. for (i = 0; i < 100; i++) {
  891. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  892. B43_SHM_SH_UCODESTAT);
  893. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  894. break;
  895. udelay(10);
  896. }
  897. }
  898. }
  899. /* Turn the Analog ON/OFF */
  900. static void b43_switch_analog(struct b43_wldev *dev, int on)
  901. {
  902. switch (dev->phy.type) {
  903. case B43_PHYTYPE_A:
  904. case B43_PHYTYPE_G:
  905. b43_write16(dev, B43_MMIO_PHY0, on ? 0 : 0xF4);
  906. break;
  907. case B43_PHYTYPE_N:
  908. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  909. on ? 0 : 0x7FFF);
  910. break;
  911. default:
  912. B43_WARN_ON(1);
  913. }
  914. }
  915. void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
  916. {
  917. u32 tmslow;
  918. u32 macctl;
  919. flags |= B43_TMSLOW_PHYCLKEN;
  920. flags |= B43_TMSLOW_PHYRESET;
  921. ssb_device_enable(dev->dev, flags);
  922. msleep(2); /* Wait for the PLL to turn on. */
  923. /* Now take the PHY out of Reset again */
  924. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  925. tmslow |= SSB_TMSLOW_FGC;
  926. tmslow &= ~B43_TMSLOW_PHYRESET;
  927. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  928. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  929. msleep(1);
  930. tmslow &= ~SSB_TMSLOW_FGC;
  931. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  932. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  933. msleep(1);
  934. /* Turn Analog ON */
  935. b43_switch_analog(dev, 1);
  936. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  937. macctl &= ~B43_MACCTL_GMODE;
  938. if (flags & B43_TMSLOW_GMODE)
  939. macctl |= B43_MACCTL_GMODE;
  940. macctl |= B43_MACCTL_IHR_ENABLED;
  941. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  942. }
  943. static void handle_irq_transmit_status(struct b43_wldev *dev)
  944. {
  945. u32 v0, v1;
  946. u16 tmp;
  947. struct b43_txstatus stat;
  948. while (1) {
  949. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  950. if (!(v0 & 0x00000001))
  951. break;
  952. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  953. stat.cookie = (v0 >> 16);
  954. stat.seq = (v1 & 0x0000FFFF);
  955. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  956. tmp = (v0 & 0x0000FFFF);
  957. stat.frame_count = ((tmp & 0xF000) >> 12);
  958. stat.rts_count = ((tmp & 0x0F00) >> 8);
  959. stat.supp_reason = ((tmp & 0x001C) >> 2);
  960. stat.pm_indicated = !!(tmp & 0x0080);
  961. stat.intermediate = !!(tmp & 0x0040);
  962. stat.for_ampdu = !!(tmp & 0x0020);
  963. stat.acked = !!(tmp & 0x0002);
  964. b43_handle_txstatus(dev, &stat);
  965. }
  966. }
  967. static void drain_txstatus_queue(struct b43_wldev *dev)
  968. {
  969. u32 dummy;
  970. if (dev->dev->id.revision < 5)
  971. return;
  972. /* Read all entries from the microcode TXstatus FIFO
  973. * and throw them away.
  974. */
  975. while (1) {
  976. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  977. if (!(dummy & 0x00000001))
  978. break;
  979. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  980. }
  981. }
  982. static u32 b43_jssi_read(struct b43_wldev *dev)
  983. {
  984. u32 val = 0;
  985. val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
  986. val <<= 16;
  987. val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
  988. return val;
  989. }
  990. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  991. {
  992. b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
  993. b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
  994. }
  995. static void b43_generate_noise_sample(struct b43_wldev *dev)
  996. {
  997. b43_jssi_write(dev, 0x7F7F7F7F);
  998. b43_write32(dev, B43_MMIO_MACCMD,
  999. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  1000. B43_WARN_ON(dev->noisecalc.channel_at_start != dev->phy.channel);
  1001. }
  1002. static void b43_calculate_link_quality(struct b43_wldev *dev)
  1003. {
  1004. /* Top half of Link Quality calculation. */
  1005. if (dev->noisecalc.calculation_running)
  1006. return;
  1007. dev->noisecalc.channel_at_start = dev->phy.channel;
  1008. dev->noisecalc.calculation_running = 1;
  1009. dev->noisecalc.nr_samples = 0;
  1010. b43_generate_noise_sample(dev);
  1011. }
  1012. static void handle_irq_noise(struct b43_wldev *dev)
  1013. {
  1014. struct b43_phy *phy = &dev->phy;
  1015. u16 tmp;
  1016. u8 noise[4];
  1017. u8 i, j;
  1018. s32 average;
  1019. /* Bottom half of Link Quality calculation. */
  1020. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1021. if (dev->noisecalc.channel_at_start != phy->channel)
  1022. goto drop_calculation;
  1023. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1024. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1025. noise[2] == 0x7F || noise[3] == 0x7F)
  1026. goto generate_new;
  1027. /* Get the noise samples. */
  1028. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1029. i = dev->noisecalc.nr_samples;
  1030. noise[0] = limit_value(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1031. noise[1] = limit_value(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1032. noise[2] = limit_value(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1033. noise[3] = limit_value(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1034. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1035. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1036. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1037. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1038. dev->noisecalc.nr_samples++;
  1039. if (dev->noisecalc.nr_samples == 8) {
  1040. /* Calculate the Link Quality by the noise samples. */
  1041. average = 0;
  1042. for (i = 0; i < 8; i++) {
  1043. for (j = 0; j < 4; j++)
  1044. average += dev->noisecalc.samples[i][j];
  1045. }
  1046. average /= (8 * 4);
  1047. average *= 125;
  1048. average += 64;
  1049. average /= 128;
  1050. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1051. tmp = (tmp / 128) & 0x1F;
  1052. if (tmp >= 8)
  1053. average += 2;
  1054. else
  1055. average -= 25;
  1056. if (tmp == 8)
  1057. average -= 72;
  1058. else
  1059. average -= 48;
  1060. dev->stats.link_noise = average;
  1061. drop_calculation:
  1062. dev->noisecalc.calculation_running = 0;
  1063. return;
  1064. }
  1065. generate_new:
  1066. b43_generate_noise_sample(dev);
  1067. }
  1068. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1069. {
  1070. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP)) {
  1071. ///TODO: PS TBTT
  1072. } else {
  1073. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1074. b43_power_saving_ctl_bits(dev, 0);
  1075. }
  1076. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS))
  1077. dev->dfq_valid = 1;
  1078. }
  1079. static void handle_irq_atim_end(struct b43_wldev *dev)
  1080. {
  1081. if (dev->dfq_valid) {
  1082. b43_write32(dev, B43_MMIO_MACCMD,
  1083. b43_read32(dev, B43_MMIO_MACCMD)
  1084. | B43_MACCMD_DFQ_VALID);
  1085. dev->dfq_valid = 0;
  1086. }
  1087. }
  1088. static void handle_irq_pmq(struct b43_wldev *dev)
  1089. {
  1090. u32 tmp;
  1091. //TODO: AP mode.
  1092. while (1) {
  1093. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1094. if (!(tmp & 0x00000008))
  1095. break;
  1096. }
  1097. /* 16bit write is odd, but correct. */
  1098. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1099. }
  1100. static void b43_write_template_common(struct b43_wldev *dev,
  1101. const u8 * data, u16 size,
  1102. u16 ram_offset,
  1103. u16 shm_size_offset, u8 rate)
  1104. {
  1105. u32 i, tmp;
  1106. struct b43_plcp_hdr4 plcp;
  1107. plcp.data = 0;
  1108. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1109. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1110. ram_offset += sizeof(u32);
  1111. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1112. * So leave the first two bytes of the next write blank.
  1113. */
  1114. tmp = (u32) (data[0]) << 16;
  1115. tmp |= (u32) (data[1]) << 24;
  1116. b43_ram_write(dev, ram_offset, tmp);
  1117. ram_offset += sizeof(u32);
  1118. for (i = 2; i < size; i += sizeof(u32)) {
  1119. tmp = (u32) (data[i + 0]);
  1120. if (i + 1 < size)
  1121. tmp |= (u32) (data[i + 1]) << 8;
  1122. if (i + 2 < size)
  1123. tmp |= (u32) (data[i + 2]) << 16;
  1124. if (i + 3 < size)
  1125. tmp |= (u32) (data[i + 3]) << 24;
  1126. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1127. }
  1128. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1129. size + sizeof(struct b43_plcp_hdr6));
  1130. }
  1131. /* Check if the use of the antenna that ieee80211 told us to
  1132. * use is possible. This will fall back to DEFAULT.
  1133. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  1134. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  1135. u8 antenna_nr)
  1136. {
  1137. u8 antenna_mask;
  1138. if (antenna_nr == 0) {
  1139. /* Zero means "use default antenna". That's always OK. */
  1140. return 0;
  1141. }
  1142. /* Get the mask of available antennas. */
  1143. if (dev->phy.gmode)
  1144. antenna_mask = dev->dev->bus->sprom.ant_available_bg;
  1145. else
  1146. antenna_mask = dev->dev->bus->sprom.ant_available_a;
  1147. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  1148. /* This antenna is not available. Fall back to default. */
  1149. return 0;
  1150. }
  1151. return antenna_nr;
  1152. }
  1153. static int b43_antenna_from_ieee80211(struct b43_wldev *dev, u8 antenna)
  1154. {
  1155. antenna = b43_ieee80211_antenna_sanitize(dev, antenna);
  1156. switch (antenna) {
  1157. case 0: /* default/diversity */
  1158. return B43_ANTENNA_DEFAULT;
  1159. case 1: /* Antenna 0 */
  1160. return B43_ANTENNA0;
  1161. case 2: /* Antenna 1 */
  1162. return B43_ANTENNA1;
  1163. case 3: /* Antenna 2 */
  1164. return B43_ANTENNA2;
  1165. case 4: /* Antenna 3 */
  1166. return B43_ANTENNA3;
  1167. default:
  1168. return B43_ANTENNA_DEFAULT;
  1169. }
  1170. }
  1171. /* Convert a b43 antenna number value to the PHY TX control value. */
  1172. static u16 b43_antenna_to_phyctl(int antenna)
  1173. {
  1174. switch (antenna) {
  1175. case B43_ANTENNA0:
  1176. return B43_TXH_PHY_ANT0;
  1177. case B43_ANTENNA1:
  1178. return B43_TXH_PHY_ANT1;
  1179. case B43_ANTENNA2:
  1180. return B43_TXH_PHY_ANT2;
  1181. case B43_ANTENNA3:
  1182. return B43_TXH_PHY_ANT3;
  1183. case B43_ANTENNA_AUTO:
  1184. return B43_TXH_PHY_ANT01AUTO;
  1185. }
  1186. B43_WARN_ON(1);
  1187. return 0;
  1188. }
  1189. static void b43_write_beacon_template(struct b43_wldev *dev,
  1190. u16 ram_offset,
  1191. u16 shm_size_offset)
  1192. {
  1193. unsigned int i, len, variable_len;
  1194. const struct ieee80211_mgmt *bcn;
  1195. const u8 *ie;
  1196. bool tim_found = 0;
  1197. unsigned int rate;
  1198. u16 ctl;
  1199. int antenna;
  1200. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1201. len = min((size_t) dev->wl->current_beacon->len,
  1202. 0x200 - sizeof(struct b43_plcp_hdr6));
  1203. rate = dev->wl->beacon_txctl.tx_rate->hw_value;
  1204. b43_write_template_common(dev, (const u8 *)bcn,
  1205. len, ram_offset, shm_size_offset, rate);
  1206. /* Write the PHY TX control parameters. */
  1207. antenna = b43_antenna_from_ieee80211(dev,
  1208. dev->wl->beacon_txctl.antenna_sel_tx);
  1209. antenna = b43_antenna_to_phyctl(antenna);
  1210. ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1211. /* We can't send beacons with short preamble. Would get PHY errors. */
  1212. ctl &= ~B43_TXH_PHY_SHORTPRMBL;
  1213. ctl &= ~B43_TXH_PHY_ANT;
  1214. ctl &= ~B43_TXH_PHY_ENC;
  1215. ctl |= antenna;
  1216. if (b43_is_cck_rate(rate))
  1217. ctl |= B43_TXH_PHY_ENC_CCK;
  1218. else
  1219. ctl |= B43_TXH_PHY_ENC_OFDM;
  1220. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  1221. /* Find the position of the TIM and the DTIM_period value
  1222. * and write them to SHM. */
  1223. ie = bcn->u.beacon.variable;
  1224. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1225. for (i = 0; i < variable_len - 2; ) {
  1226. uint8_t ie_id, ie_len;
  1227. ie_id = ie[i];
  1228. ie_len = ie[i + 1];
  1229. if (ie_id == 5) {
  1230. u16 tim_position;
  1231. u16 dtim_period;
  1232. /* This is the TIM Information Element */
  1233. /* Check whether the ie_len is in the beacon data range. */
  1234. if (variable_len < ie_len + 2 + i)
  1235. break;
  1236. /* A valid TIM is at least 4 bytes long. */
  1237. if (ie_len < 4)
  1238. break;
  1239. tim_found = 1;
  1240. tim_position = sizeof(struct b43_plcp_hdr6);
  1241. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1242. tim_position += i;
  1243. dtim_period = ie[i + 3];
  1244. b43_shm_write16(dev, B43_SHM_SHARED,
  1245. B43_SHM_SH_TIMBPOS, tim_position);
  1246. b43_shm_write16(dev, B43_SHM_SHARED,
  1247. B43_SHM_SH_DTIMPER, dtim_period);
  1248. break;
  1249. }
  1250. i += ie_len + 2;
  1251. }
  1252. if (!tim_found) {
  1253. b43warn(dev->wl, "Did not find a valid TIM IE in "
  1254. "the beacon template packet. AP or IBSS operation "
  1255. "may be broken.\n");
  1256. } else
  1257. b43dbg(dev->wl, "Updated beacon template\n");
  1258. }
  1259. static void b43_write_probe_resp_plcp(struct b43_wldev *dev,
  1260. u16 shm_offset, u16 size,
  1261. struct ieee80211_rate *rate)
  1262. {
  1263. struct b43_plcp_hdr4 plcp;
  1264. u32 tmp;
  1265. __le16 dur;
  1266. plcp.data = 0;
  1267. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate->hw_value);
  1268. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1269. dev->wl->vif, size,
  1270. rate);
  1271. /* Write PLCP in two parts and timing for packet transfer */
  1272. tmp = le32_to_cpu(plcp.data);
  1273. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset, tmp & 0xFFFF);
  1274. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 2, tmp >> 16);
  1275. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 6, le16_to_cpu(dur));
  1276. }
  1277. /* Instead of using custom probe response template, this function
  1278. * just patches custom beacon template by:
  1279. * 1) Changing packet type
  1280. * 2) Patching duration field
  1281. * 3) Stripping TIM
  1282. */
  1283. static const u8 * b43_generate_probe_resp(struct b43_wldev *dev,
  1284. u16 *dest_size,
  1285. struct ieee80211_rate *rate)
  1286. {
  1287. const u8 *src_data;
  1288. u8 *dest_data;
  1289. u16 src_size, elem_size, src_pos, dest_pos;
  1290. __le16 dur;
  1291. struct ieee80211_hdr *hdr;
  1292. size_t ie_start;
  1293. src_size = dev->wl->current_beacon->len;
  1294. src_data = (const u8 *)dev->wl->current_beacon->data;
  1295. /* Get the start offset of the variable IEs in the packet. */
  1296. ie_start = offsetof(struct ieee80211_mgmt, u.probe_resp.variable);
  1297. B43_WARN_ON(ie_start != offsetof(struct ieee80211_mgmt, u.beacon.variable));
  1298. if (B43_WARN_ON(src_size < ie_start))
  1299. return NULL;
  1300. dest_data = kmalloc(src_size, GFP_ATOMIC);
  1301. if (unlikely(!dest_data))
  1302. return NULL;
  1303. /* Copy the static data and all Information Elements, except the TIM. */
  1304. memcpy(dest_data, src_data, ie_start);
  1305. src_pos = ie_start;
  1306. dest_pos = ie_start;
  1307. for ( ; src_pos < src_size - 2; src_pos += elem_size) {
  1308. elem_size = src_data[src_pos + 1] + 2;
  1309. if (src_data[src_pos] == 5) {
  1310. /* This is the TIM. */
  1311. continue;
  1312. }
  1313. memcpy(dest_data + dest_pos, src_data + src_pos,
  1314. elem_size);
  1315. dest_pos += elem_size;
  1316. }
  1317. *dest_size = dest_pos;
  1318. hdr = (struct ieee80211_hdr *)dest_data;
  1319. /* Set the frame control. */
  1320. hdr->frame_control = cpu_to_le16(IEEE80211_FTYPE_MGMT |
  1321. IEEE80211_STYPE_PROBE_RESP);
  1322. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1323. dev->wl->vif, *dest_size,
  1324. rate);
  1325. hdr->duration_id = dur;
  1326. return dest_data;
  1327. }
  1328. static void b43_write_probe_resp_template(struct b43_wldev *dev,
  1329. u16 ram_offset,
  1330. u16 shm_size_offset,
  1331. struct ieee80211_rate *rate)
  1332. {
  1333. const u8 *probe_resp_data;
  1334. u16 size;
  1335. size = dev->wl->current_beacon->len;
  1336. probe_resp_data = b43_generate_probe_resp(dev, &size, rate);
  1337. if (unlikely(!probe_resp_data))
  1338. return;
  1339. /* Looks like PLCP headers plus packet timings are stored for
  1340. * all possible basic rates
  1341. */
  1342. b43_write_probe_resp_plcp(dev, 0x31A, size, &b43_b_ratetable[0]);
  1343. b43_write_probe_resp_plcp(dev, 0x32C, size, &b43_b_ratetable[1]);
  1344. b43_write_probe_resp_plcp(dev, 0x33E, size, &b43_b_ratetable[2]);
  1345. b43_write_probe_resp_plcp(dev, 0x350, size, &b43_b_ratetable[3]);
  1346. size = min((size_t) size, 0x200 - sizeof(struct b43_plcp_hdr6));
  1347. b43_write_template_common(dev, probe_resp_data,
  1348. size, ram_offset, shm_size_offset,
  1349. rate->hw_value);
  1350. kfree(probe_resp_data);
  1351. }
  1352. static void handle_irq_beacon(struct b43_wldev *dev)
  1353. {
  1354. struct b43_wl *wl = dev->wl;
  1355. u32 cmd, beacon0_valid, beacon1_valid;
  1356. if (!b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
  1357. return;
  1358. /* This is the bottom half of the asynchronous beacon update. */
  1359. /* Ignore interrupt in the future. */
  1360. dev->irq_savedstate &= ~B43_IRQ_BEACON;
  1361. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1362. beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
  1363. beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
  1364. /* Schedule interrupt manually, if busy. */
  1365. if (beacon0_valid && beacon1_valid) {
  1366. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1367. dev->irq_savedstate |= B43_IRQ_BEACON;
  1368. return;
  1369. }
  1370. if (!beacon0_valid) {
  1371. if (!wl->beacon0_uploaded) {
  1372. b43_write_beacon_template(dev, 0x68, 0x18);
  1373. b43_write_probe_resp_template(dev, 0x268, 0x4A,
  1374. &__b43_ratetable[3]);
  1375. wl->beacon0_uploaded = 1;
  1376. }
  1377. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1378. cmd |= B43_MACCMD_BEACON0_VALID;
  1379. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1380. } else if (!beacon1_valid) {
  1381. if (!wl->beacon1_uploaded) {
  1382. b43_write_beacon_template(dev, 0x468, 0x1A);
  1383. wl->beacon1_uploaded = 1;
  1384. }
  1385. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1386. cmd |= B43_MACCMD_BEACON1_VALID;
  1387. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1388. }
  1389. }
  1390. static void b43_beacon_update_trigger_work(struct work_struct *work)
  1391. {
  1392. struct b43_wl *wl = container_of(work, struct b43_wl,
  1393. beacon_update_trigger);
  1394. struct b43_wldev *dev;
  1395. mutex_lock(&wl->mutex);
  1396. dev = wl->current_dev;
  1397. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
  1398. spin_lock_irq(&wl->irq_lock);
  1399. /* update beacon right away or defer to irq */
  1400. dev->irq_savedstate = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  1401. handle_irq_beacon(dev);
  1402. /* The handler might have updated the IRQ mask. */
  1403. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK,
  1404. dev->irq_savedstate);
  1405. mmiowb();
  1406. spin_unlock_irq(&wl->irq_lock);
  1407. }
  1408. mutex_unlock(&wl->mutex);
  1409. }
  1410. /* Asynchronously update the packet templates in template RAM.
  1411. * Locking: Requires wl->irq_lock to be locked. */
  1412. static void b43_update_templates(struct b43_wl *wl, struct sk_buff *beacon,
  1413. const struct ieee80211_tx_control *txctl)
  1414. {
  1415. /* This is the top half of the ansynchronous beacon update.
  1416. * The bottom half is the beacon IRQ.
  1417. * Beacon update must be asynchronous to avoid sending an
  1418. * invalid beacon. This can happen for example, if the firmware
  1419. * transmits a beacon while we are updating it. */
  1420. if (wl->current_beacon)
  1421. dev_kfree_skb_any(wl->current_beacon);
  1422. wl->current_beacon = beacon;
  1423. memcpy(&wl->beacon_txctl, txctl, sizeof(wl->beacon_txctl));
  1424. wl->beacon0_uploaded = 0;
  1425. wl->beacon1_uploaded = 0;
  1426. queue_work(wl->hw->workqueue, &wl->beacon_update_trigger);
  1427. }
  1428. static void b43_set_ssid(struct b43_wldev *dev, const u8 * ssid, u8 ssid_len)
  1429. {
  1430. u32 tmp;
  1431. u16 i, len;
  1432. len = min((u16) ssid_len, (u16) 0x100);
  1433. for (i = 0; i < len; i += sizeof(u32)) {
  1434. tmp = (u32) (ssid[i + 0]);
  1435. if (i + 1 < len)
  1436. tmp |= (u32) (ssid[i + 1]) << 8;
  1437. if (i + 2 < len)
  1438. tmp |= (u32) (ssid[i + 2]) << 16;
  1439. if (i + 3 < len)
  1440. tmp |= (u32) (ssid[i + 3]) << 24;
  1441. b43_shm_write32(dev, B43_SHM_SHARED, 0x380 + i, tmp);
  1442. }
  1443. b43_shm_write16(dev, B43_SHM_SHARED, 0x48, len);
  1444. }
  1445. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1446. {
  1447. b43_time_lock(dev);
  1448. if (dev->dev->id.revision >= 3) {
  1449. b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
  1450. b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
  1451. } else {
  1452. b43_write16(dev, 0x606, (beacon_int >> 6));
  1453. b43_write16(dev, 0x610, beacon_int);
  1454. }
  1455. b43_time_unlock(dev);
  1456. b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1457. }
  1458. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1459. {
  1460. //TODO
  1461. }
  1462. /* Interrupt handler bottom-half */
  1463. static void b43_interrupt_tasklet(struct b43_wldev *dev)
  1464. {
  1465. u32 reason;
  1466. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1467. u32 merged_dma_reason = 0;
  1468. int i;
  1469. unsigned long flags;
  1470. spin_lock_irqsave(&dev->wl->irq_lock, flags);
  1471. B43_WARN_ON(b43_status(dev) != B43_STAT_STARTED);
  1472. reason = dev->irq_reason;
  1473. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1474. dma_reason[i] = dev->dma_reason[i];
  1475. merged_dma_reason |= dma_reason[i];
  1476. }
  1477. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1478. b43err(dev->wl, "MAC transmission error\n");
  1479. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1480. b43err(dev->wl, "PHY transmission error\n");
  1481. rmb();
  1482. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1483. atomic_set(&dev->phy.txerr_cnt,
  1484. B43_PHY_TX_BADNESS_LIMIT);
  1485. b43err(dev->wl, "Too many PHY TX errors, "
  1486. "restarting the controller\n");
  1487. b43_controller_restart(dev, "PHY TX errors");
  1488. }
  1489. }
  1490. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
  1491. B43_DMAIRQ_NONFATALMASK))) {
  1492. if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
  1493. b43err(dev->wl, "Fatal DMA error: "
  1494. "0x%08X, 0x%08X, 0x%08X, "
  1495. "0x%08X, 0x%08X, 0x%08X\n",
  1496. dma_reason[0], dma_reason[1],
  1497. dma_reason[2], dma_reason[3],
  1498. dma_reason[4], dma_reason[5]);
  1499. b43_controller_restart(dev, "DMA error");
  1500. mmiowb();
  1501. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1502. return;
  1503. }
  1504. if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
  1505. b43err(dev->wl, "DMA error: "
  1506. "0x%08X, 0x%08X, 0x%08X, "
  1507. "0x%08X, 0x%08X, 0x%08X\n",
  1508. dma_reason[0], dma_reason[1],
  1509. dma_reason[2], dma_reason[3],
  1510. dma_reason[4], dma_reason[5]);
  1511. }
  1512. }
  1513. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1514. handle_irq_ucode_debug(dev);
  1515. if (reason & B43_IRQ_TBTT_INDI)
  1516. handle_irq_tbtt_indication(dev);
  1517. if (reason & B43_IRQ_ATIM_END)
  1518. handle_irq_atim_end(dev);
  1519. if (reason & B43_IRQ_BEACON)
  1520. handle_irq_beacon(dev);
  1521. if (reason & B43_IRQ_PMQ)
  1522. handle_irq_pmq(dev);
  1523. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1524. ;/* TODO */
  1525. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1526. handle_irq_noise(dev);
  1527. /* Check the DMA reason registers for received data. */
  1528. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1529. if (b43_using_pio_transfers(dev))
  1530. b43_pio_rx(dev->pio.rx_queue);
  1531. else
  1532. b43_dma_rx(dev->dma.rx_ring);
  1533. }
  1534. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1535. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1536. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1537. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1538. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1539. if (reason & B43_IRQ_TX_OK)
  1540. handle_irq_transmit_status(dev);
  1541. b43_interrupt_enable(dev, dev->irq_savedstate);
  1542. mmiowb();
  1543. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1544. }
  1545. static void b43_interrupt_ack(struct b43_wldev *dev, u32 reason)
  1546. {
  1547. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1548. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1549. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1550. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1551. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1552. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1553. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1554. }
  1555. /* Interrupt handler top-half */
  1556. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1557. {
  1558. irqreturn_t ret = IRQ_NONE;
  1559. struct b43_wldev *dev = dev_id;
  1560. u32 reason;
  1561. if (!dev)
  1562. return IRQ_NONE;
  1563. spin_lock(&dev->wl->irq_lock);
  1564. if (b43_status(dev) < B43_STAT_STARTED)
  1565. goto out;
  1566. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1567. if (reason == 0xffffffff) /* shared IRQ */
  1568. goto out;
  1569. ret = IRQ_HANDLED;
  1570. reason &= b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  1571. if (!reason)
  1572. goto out;
  1573. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1574. & 0x0001DC00;
  1575. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1576. & 0x0000DC00;
  1577. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1578. & 0x0000DC00;
  1579. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1580. & 0x0001DC00;
  1581. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1582. & 0x0000DC00;
  1583. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1584. & 0x0000DC00;
  1585. b43_interrupt_ack(dev, reason);
  1586. /* disable all IRQs. They are enabled again in the bottom half. */
  1587. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  1588. /* save the reason code and call our bottom half. */
  1589. dev->irq_reason = reason;
  1590. tasklet_schedule(&dev->isr_tasklet);
  1591. out:
  1592. mmiowb();
  1593. spin_unlock(&dev->wl->irq_lock);
  1594. return ret;
  1595. }
  1596. static void do_release_fw(struct b43_firmware_file *fw)
  1597. {
  1598. release_firmware(fw->data);
  1599. fw->data = NULL;
  1600. fw->filename = NULL;
  1601. }
  1602. static void b43_release_firmware(struct b43_wldev *dev)
  1603. {
  1604. do_release_fw(&dev->fw.ucode);
  1605. do_release_fw(&dev->fw.pcm);
  1606. do_release_fw(&dev->fw.initvals);
  1607. do_release_fw(&dev->fw.initvals_band);
  1608. }
  1609. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1610. {
  1611. const char *text;
  1612. text = "You must go to "
  1613. "http://linuxwireless.org/en/users/Drivers/b43#devicefirmware "
  1614. "and download the latest firmware (version 4).\n";
  1615. if (error)
  1616. b43err(wl, text);
  1617. else
  1618. b43warn(wl, text);
  1619. }
  1620. static int do_request_fw(struct b43_wldev *dev,
  1621. const char *name,
  1622. struct b43_firmware_file *fw)
  1623. {
  1624. char path[sizeof(modparam_fwpostfix) + 32];
  1625. const struct firmware *blob;
  1626. struct b43_fw_header *hdr;
  1627. u32 size;
  1628. int err;
  1629. if (!name) {
  1630. /* Don't fetch anything. Free possibly cached firmware. */
  1631. do_release_fw(fw);
  1632. return 0;
  1633. }
  1634. if (fw->filename) {
  1635. if (strcmp(fw->filename, name) == 0)
  1636. return 0; /* Already have this fw. */
  1637. /* Free the cached firmware first. */
  1638. do_release_fw(fw);
  1639. }
  1640. snprintf(path, ARRAY_SIZE(path),
  1641. "b43%s/%s.fw",
  1642. modparam_fwpostfix, name);
  1643. err = request_firmware(&blob, path, dev->dev->dev);
  1644. if (err) {
  1645. b43err(dev->wl, "Firmware file \"%s\" not found "
  1646. "or load failed.\n", path);
  1647. return err;
  1648. }
  1649. if (blob->size < sizeof(struct b43_fw_header))
  1650. goto err_format;
  1651. hdr = (struct b43_fw_header *)(blob->data);
  1652. switch (hdr->type) {
  1653. case B43_FW_TYPE_UCODE:
  1654. case B43_FW_TYPE_PCM:
  1655. size = be32_to_cpu(hdr->size);
  1656. if (size != blob->size - sizeof(struct b43_fw_header))
  1657. goto err_format;
  1658. /* fallthrough */
  1659. case B43_FW_TYPE_IV:
  1660. if (hdr->ver != 1)
  1661. goto err_format;
  1662. break;
  1663. default:
  1664. goto err_format;
  1665. }
  1666. fw->data = blob;
  1667. fw->filename = name;
  1668. return 0;
  1669. err_format:
  1670. b43err(dev->wl, "Firmware file \"%s\" format error.\n", path);
  1671. release_firmware(blob);
  1672. return -EPROTO;
  1673. }
  1674. static int b43_request_firmware(struct b43_wldev *dev)
  1675. {
  1676. struct b43_firmware *fw = &dev->fw;
  1677. const u8 rev = dev->dev->id.revision;
  1678. const char *filename;
  1679. u32 tmshigh;
  1680. int err;
  1681. /* Get microcode */
  1682. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  1683. if ((rev >= 5) && (rev <= 10))
  1684. filename = "ucode5";
  1685. else if ((rev >= 11) && (rev <= 12))
  1686. filename = "ucode11";
  1687. else if (rev >= 13)
  1688. filename = "ucode13";
  1689. else
  1690. goto err_no_ucode;
  1691. err = do_request_fw(dev, filename, &fw->ucode);
  1692. if (err)
  1693. goto err_load;
  1694. /* Get PCM code */
  1695. if ((rev >= 5) && (rev <= 10))
  1696. filename = "pcm5";
  1697. else if (rev >= 11)
  1698. filename = NULL;
  1699. else
  1700. goto err_no_pcm;
  1701. err = do_request_fw(dev, filename, &fw->pcm);
  1702. if (err)
  1703. goto err_load;
  1704. /* Get initvals */
  1705. switch (dev->phy.type) {
  1706. case B43_PHYTYPE_A:
  1707. if ((rev >= 5) && (rev <= 10)) {
  1708. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1709. filename = "a0g1initvals5";
  1710. else
  1711. filename = "a0g0initvals5";
  1712. } else
  1713. goto err_no_initvals;
  1714. break;
  1715. case B43_PHYTYPE_G:
  1716. if ((rev >= 5) && (rev <= 10))
  1717. filename = "b0g0initvals5";
  1718. else if (rev >= 13)
  1719. filename = "lp0initvals13";
  1720. else
  1721. goto err_no_initvals;
  1722. break;
  1723. case B43_PHYTYPE_N:
  1724. if ((rev >= 11) && (rev <= 12))
  1725. filename = "n0initvals11";
  1726. else
  1727. goto err_no_initvals;
  1728. break;
  1729. default:
  1730. goto err_no_initvals;
  1731. }
  1732. err = do_request_fw(dev, filename, &fw->initvals);
  1733. if (err)
  1734. goto err_load;
  1735. /* Get bandswitch initvals */
  1736. switch (dev->phy.type) {
  1737. case B43_PHYTYPE_A:
  1738. if ((rev >= 5) && (rev <= 10)) {
  1739. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1740. filename = "a0g1bsinitvals5";
  1741. else
  1742. filename = "a0g0bsinitvals5";
  1743. } else if (rev >= 11)
  1744. filename = NULL;
  1745. else
  1746. goto err_no_initvals;
  1747. break;
  1748. case B43_PHYTYPE_G:
  1749. if ((rev >= 5) && (rev <= 10))
  1750. filename = "b0g0bsinitvals5";
  1751. else if (rev >= 11)
  1752. filename = NULL;
  1753. else
  1754. goto err_no_initvals;
  1755. break;
  1756. case B43_PHYTYPE_N:
  1757. if ((rev >= 11) && (rev <= 12))
  1758. filename = "n0bsinitvals11";
  1759. else
  1760. goto err_no_initvals;
  1761. break;
  1762. default:
  1763. goto err_no_initvals;
  1764. }
  1765. err = do_request_fw(dev, filename, &fw->initvals_band);
  1766. if (err)
  1767. goto err_load;
  1768. return 0;
  1769. err_load:
  1770. b43_print_fw_helptext(dev->wl, 1);
  1771. goto error;
  1772. err_no_ucode:
  1773. err = -ENODEV;
  1774. b43err(dev->wl, "No microcode available for core rev %u\n", rev);
  1775. goto error;
  1776. err_no_pcm:
  1777. err = -ENODEV;
  1778. b43err(dev->wl, "No PCM available for core rev %u\n", rev);
  1779. goto error;
  1780. err_no_initvals:
  1781. err = -ENODEV;
  1782. b43err(dev->wl, "No Initial Values firmware file for PHY %u, "
  1783. "core rev %u\n", dev->phy.type, rev);
  1784. goto error;
  1785. error:
  1786. b43_release_firmware(dev);
  1787. return err;
  1788. }
  1789. static int b43_upload_microcode(struct b43_wldev *dev)
  1790. {
  1791. const size_t hdr_len = sizeof(struct b43_fw_header);
  1792. const __be32 *data;
  1793. unsigned int i, len;
  1794. u16 fwrev, fwpatch, fwdate, fwtime;
  1795. u32 tmp, macctl;
  1796. int err = 0;
  1797. /* Jump the microcode PSM to offset 0 */
  1798. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1799. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  1800. macctl |= B43_MACCTL_PSM_JMP0;
  1801. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1802. /* Zero out all microcode PSM registers and shared memory. */
  1803. for (i = 0; i < 64; i++)
  1804. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  1805. for (i = 0; i < 4096; i += 2)
  1806. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  1807. /* Upload Microcode. */
  1808. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  1809. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  1810. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  1811. for (i = 0; i < len; i++) {
  1812. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1813. udelay(10);
  1814. }
  1815. if (dev->fw.pcm.data) {
  1816. /* Upload PCM data. */
  1817. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  1818. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  1819. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  1820. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  1821. /* No need for autoinc bit in SHM_HW */
  1822. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  1823. for (i = 0; i < len; i++) {
  1824. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1825. udelay(10);
  1826. }
  1827. }
  1828. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  1829. /* Start the microcode PSM */
  1830. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1831. macctl &= ~B43_MACCTL_PSM_JMP0;
  1832. macctl |= B43_MACCTL_PSM_RUN;
  1833. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1834. /* Wait for the microcode to load and respond */
  1835. i = 0;
  1836. while (1) {
  1837. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1838. if (tmp == B43_IRQ_MAC_SUSPENDED)
  1839. break;
  1840. i++;
  1841. if (i >= 20) {
  1842. b43err(dev->wl, "Microcode not responding\n");
  1843. b43_print_fw_helptext(dev->wl, 1);
  1844. err = -ENODEV;
  1845. goto error;
  1846. }
  1847. msleep_interruptible(50);
  1848. if (signal_pending(current)) {
  1849. err = -EINTR;
  1850. goto error;
  1851. }
  1852. }
  1853. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  1854. /* Get and check the revisions. */
  1855. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  1856. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  1857. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  1858. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  1859. if (fwrev <= 0x128) {
  1860. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  1861. "binary drivers older than version 4.x is unsupported. "
  1862. "You must upgrade your firmware files.\n");
  1863. b43_print_fw_helptext(dev->wl, 1);
  1864. err = -EOPNOTSUPP;
  1865. goto error;
  1866. }
  1867. b43info(dev->wl, "Loading firmware version %u.%u "
  1868. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  1869. fwrev, fwpatch,
  1870. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  1871. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  1872. dev->fw.rev = fwrev;
  1873. dev->fw.patch = fwpatch;
  1874. if (b43_is_old_txhdr_format(dev)) {
  1875. b43warn(dev->wl, "You are using an old firmware image. "
  1876. "Support for old firmware will be removed in July 2008.\n");
  1877. b43_print_fw_helptext(dev->wl, 0);
  1878. }
  1879. return 0;
  1880. error:
  1881. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1882. macctl &= ~B43_MACCTL_PSM_RUN;
  1883. macctl |= B43_MACCTL_PSM_JMP0;
  1884. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1885. return err;
  1886. }
  1887. static int b43_write_initvals(struct b43_wldev *dev,
  1888. const struct b43_iv *ivals,
  1889. size_t count,
  1890. size_t array_size)
  1891. {
  1892. const struct b43_iv *iv;
  1893. u16 offset;
  1894. size_t i;
  1895. bool bit32;
  1896. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  1897. iv = ivals;
  1898. for (i = 0; i < count; i++) {
  1899. if (array_size < sizeof(iv->offset_size))
  1900. goto err_format;
  1901. array_size -= sizeof(iv->offset_size);
  1902. offset = be16_to_cpu(iv->offset_size);
  1903. bit32 = !!(offset & B43_IV_32BIT);
  1904. offset &= B43_IV_OFFSET_MASK;
  1905. if (offset >= 0x1000)
  1906. goto err_format;
  1907. if (bit32) {
  1908. u32 value;
  1909. if (array_size < sizeof(iv->data.d32))
  1910. goto err_format;
  1911. array_size -= sizeof(iv->data.d32);
  1912. value = get_unaligned_be32(&iv->data.d32);
  1913. b43_write32(dev, offset, value);
  1914. iv = (const struct b43_iv *)((const uint8_t *)iv +
  1915. sizeof(__be16) +
  1916. sizeof(__be32));
  1917. } else {
  1918. u16 value;
  1919. if (array_size < sizeof(iv->data.d16))
  1920. goto err_format;
  1921. array_size -= sizeof(iv->data.d16);
  1922. value = be16_to_cpu(iv->data.d16);
  1923. b43_write16(dev, offset, value);
  1924. iv = (const struct b43_iv *)((const uint8_t *)iv +
  1925. sizeof(__be16) +
  1926. sizeof(__be16));
  1927. }
  1928. }
  1929. if (array_size)
  1930. goto err_format;
  1931. return 0;
  1932. err_format:
  1933. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  1934. b43_print_fw_helptext(dev->wl, 1);
  1935. return -EPROTO;
  1936. }
  1937. static int b43_upload_initvals(struct b43_wldev *dev)
  1938. {
  1939. const size_t hdr_len = sizeof(struct b43_fw_header);
  1940. const struct b43_fw_header *hdr;
  1941. struct b43_firmware *fw = &dev->fw;
  1942. const struct b43_iv *ivals;
  1943. size_t count;
  1944. int err;
  1945. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  1946. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  1947. count = be32_to_cpu(hdr->size);
  1948. err = b43_write_initvals(dev, ivals, count,
  1949. fw->initvals.data->size - hdr_len);
  1950. if (err)
  1951. goto out;
  1952. if (fw->initvals_band.data) {
  1953. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  1954. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  1955. count = be32_to_cpu(hdr->size);
  1956. err = b43_write_initvals(dev, ivals, count,
  1957. fw->initvals_band.data->size - hdr_len);
  1958. if (err)
  1959. goto out;
  1960. }
  1961. out:
  1962. return err;
  1963. }
  1964. /* Initialize the GPIOs
  1965. * http://bcm-specs.sipsolutions.net/GPIO
  1966. */
  1967. static int b43_gpio_init(struct b43_wldev *dev)
  1968. {
  1969. struct ssb_bus *bus = dev->dev->bus;
  1970. struct ssb_device *gpiodev, *pcidev = NULL;
  1971. u32 mask, set;
  1972. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  1973. & ~B43_MACCTL_GPOUTSMSK);
  1974. b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
  1975. | 0x000F);
  1976. mask = 0x0000001F;
  1977. set = 0x0000000F;
  1978. if (dev->dev->bus->chip_id == 0x4301) {
  1979. mask |= 0x0060;
  1980. set |= 0x0060;
  1981. }
  1982. if (0 /* FIXME: conditional unknown */ ) {
  1983. b43_write16(dev, B43_MMIO_GPIO_MASK,
  1984. b43_read16(dev, B43_MMIO_GPIO_MASK)
  1985. | 0x0100);
  1986. mask |= 0x0180;
  1987. set |= 0x0180;
  1988. }
  1989. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
  1990. b43_write16(dev, B43_MMIO_GPIO_MASK,
  1991. b43_read16(dev, B43_MMIO_GPIO_MASK)
  1992. | 0x0200);
  1993. mask |= 0x0200;
  1994. set |= 0x0200;
  1995. }
  1996. if (dev->dev->id.revision >= 2)
  1997. mask |= 0x0010; /* FIXME: This is redundant. */
  1998. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1999. pcidev = bus->pcicore.dev;
  2000. #endif
  2001. gpiodev = bus->chipco.dev ? : pcidev;
  2002. if (!gpiodev)
  2003. return 0;
  2004. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  2005. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  2006. & mask) | set);
  2007. return 0;
  2008. }
  2009. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2010. static void b43_gpio_cleanup(struct b43_wldev *dev)
  2011. {
  2012. struct ssb_bus *bus = dev->dev->bus;
  2013. struct ssb_device *gpiodev, *pcidev = NULL;
  2014. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2015. pcidev = bus->pcicore.dev;
  2016. #endif
  2017. gpiodev = bus->chipco.dev ? : pcidev;
  2018. if (!gpiodev)
  2019. return;
  2020. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  2021. }
  2022. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2023. static void b43_mac_enable(struct b43_wldev *dev)
  2024. {
  2025. dev->mac_suspended--;
  2026. B43_WARN_ON(dev->mac_suspended < 0);
  2027. if (dev->mac_suspended == 0) {
  2028. b43_write32(dev, B43_MMIO_MACCTL,
  2029. b43_read32(dev, B43_MMIO_MACCTL)
  2030. | B43_MACCTL_ENABLED);
  2031. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  2032. B43_IRQ_MAC_SUSPENDED);
  2033. /* Commit writes */
  2034. b43_read32(dev, B43_MMIO_MACCTL);
  2035. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2036. b43_power_saving_ctl_bits(dev, 0);
  2037. /* Re-enable IRQs. */
  2038. spin_lock_irq(&dev->wl->irq_lock);
  2039. b43_interrupt_enable(dev, dev->irq_savedstate);
  2040. spin_unlock_irq(&dev->wl->irq_lock);
  2041. }
  2042. }
  2043. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2044. static void b43_mac_suspend(struct b43_wldev *dev)
  2045. {
  2046. int i;
  2047. u32 tmp;
  2048. might_sleep();
  2049. B43_WARN_ON(dev->mac_suspended < 0);
  2050. if (dev->mac_suspended == 0) {
  2051. /* Mask IRQs before suspending MAC. Otherwise
  2052. * the MAC stays busy and won't suspend. */
  2053. spin_lock_irq(&dev->wl->irq_lock);
  2054. tmp = b43_interrupt_disable(dev, B43_IRQ_ALL);
  2055. spin_unlock_irq(&dev->wl->irq_lock);
  2056. b43_synchronize_irq(dev);
  2057. dev->irq_savedstate = tmp;
  2058. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  2059. b43_write32(dev, B43_MMIO_MACCTL,
  2060. b43_read32(dev, B43_MMIO_MACCTL)
  2061. & ~B43_MACCTL_ENABLED);
  2062. /* force pci to flush the write */
  2063. b43_read32(dev, B43_MMIO_MACCTL);
  2064. for (i = 35; i; i--) {
  2065. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2066. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2067. goto out;
  2068. udelay(10);
  2069. }
  2070. /* Hm, it seems this will take some time. Use msleep(). */
  2071. for (i = 40; i; i--) {
  2072. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2073. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2074. goto out;
  2075. msleep(1);
  2076. }
  2077. b43err(dev->wl, "MAC suspend failed\n");
  2078. }
  2079. out:
  2080. dev->mac_suspended++;
  2081. }
  2082. static void b43_adjust_opmode(struct b43_wldev *dev)
  2083. {
  2084. struct b43_wl *wl = dev->wl;
  2085. u32 ctl;
  2086. u16 cfp_pretbtt;
  2087. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  2088. /* Reset status to STA infrastructure mode. */
  2089. ctl &= ~B43_MACCTL_AP;
  2090. ctl &= ~B43_MACCTL_KEEP_CTL;
  2091. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  2092. ctl &= ~B43_MACCTL_KEEP_BAD;
  2093. ctl &= ~B43_MACCTL_PROMISC;
  2094. ctl &= ~B43_MACCTL_BEACPROMISC;
  2095. ctl |= B43_MACCTL_INFRA;
  2096. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
  2097. ctl |= B43_MACCTL_AP;
  2098. else if (b43_is_mode(wl, IEEE80211_IF_TYPE_IBSS))
  2099. ctl &= ~B43_MACCTL_INFRA;
  2100. if (wl->filter_flags & FIF_CONTROL)
  2101. ctl |= B43_MACCTL_KEEP_CTL;
  2102. if (wl->filter_flags & FIF_FCSFAIL)
  2103. ctl |= B43_MACCTL_KEEP_BAD;
  2104. if (wl->filter_flags & FIF_PLCPFAIL)
  2105. ctl |= B43_MACCTL_KEEP_BADPLCP;
  2106. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  2107. ctl |= B43_MACCTL_PROMISC;
  2108. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2109. ctl |= B43_MACCTL_BEACPROMISC;
  2110. /* Workaround: On old hardware the HW-MAC-address-filter
  2111. * doesn't work properly, so always run promisc in filter
  2112. * it in software. */
  2113. if (dev->dev->id.revision <= 4)
  2114. ctl |= B43_MACCTL_PROMISC;
  2115. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  2116. cfp_pretbtt = 2;
  2117. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  2118. if (dev->dev->bus->chip_id == 0x4306 &&
  2119. dev->dev->bus->chip_rev == 3)
  2120. cfp_pretbtt = 100;
  2121. else
  2122. cfp_pretbtt = 50;
  2123. }
  2124. b43_write16(dev, 0x612, cfp_pretbtt);
  2125. }
  2126. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  2127. {
  2128. u16 offset;
  2129. if (is_ofdm) {
  2130. offset = 0x480;
  2131. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2132. } else {
  2133. offset = 0x4C0;
  2134. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2135. }
  2136. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2137. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2138. }
  2139. static void b43_rate_memory_init(struct b43_wldev *dev)
  2140. {
  2141. switch (dev->phy.type) {
  2142. case B43_PHYTYPE_A:
  2143. case B43_PHYTYPE_G:
  2144. case B43_PHYTYPE_N:
  2145. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2146. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2147. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2148. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2149. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2150. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2151. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2152. if (dev->phy.type == B43_PHYTYPE_A)
  2153. break;
  2154. /* fallthrough */
  2155. case B43_PHYTYPE_B:
  2156. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2157. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2158. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2159. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2160. break;
  2161. default:
  2162. B43_WARN_ON(1);
  2163. }
  2164. }
  2165. /* Set the default values for the PHY TX Control Words. */
  2166. static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
  2167. {
  2168. u16 ctl = 0;
  2169. ctl |= B43_TXH_PHY_ENC_CCK;
  2170. ctl |= B43_TXH_PHY_ANT01AUTO;
  2171. ctl |= B43_TXH_PHY_TXPWR;
  2172. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  2173. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
  2174. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
  2175. }
  2176. /* Set the TX-Antenna for management frames sent by firmware. */
  2177. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2178. {
  2179. u16 ant;
  2180. u16 tmp;
  2181. ant = b43_antenna_to_phyctl(antenna);
  2182. /* For ACK/CTS */
  2183. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2184. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2185. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2186. /* For Probe Resposes */
  2187. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2188. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2189. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2190. }
  2191. /* This is the opposite of b43_chip_init() */
  2192. static void b43_chip_exit(struct b43_wldev *dev)
  2193. {
  2194. b43_radio_turn_off(dev, 1);
  2195. b43_gpio_cleanup(dev);
  2196. /* firmware is released later */
  2197. }
  2198. /* Initialize the chip
  2199. * http://bcm-specs.sipsolutions.net/ChipInit
  2200. */
  2201. static int b43_chip_init(struct b43_wldev *dev)
  2202. {
  2203. struct b43_phy *phy = &dev->phy;
  2204. int err, tmp;
  2205. u32 value32, macctl;
  2206. u16 value16;
  2207. /* Initialize the MAC control */
  2208. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2209. if (dev->phy.gmode)
  2210. macctl |= B43_MACCTL_GMODE;
  2211. macctl |= B43_MACCTL_INFRA;
  2212. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2213. err = b43_request_firmware(dev);
  2214. if (err)
  2215. goto out;
  2216. err = b43_upload_microcode(dev);
  2217. if (err)
  2218. goto out; /* firmware is released later */
  2219. err = b43_gpio_init(dev);
  2220. if (err)
  2221. goto out; /* firmware is released later */
  2222. err = b43_upload_initvals(dev);
  2223. if (err)
  2224. goto err_gpio_clean;
  2225. b43_radio_turn_on(dev);
  2226. b43_write16(dev, 0x03E6, 0x0000);
  2227. err = b43_phy_init(dev);
  2228. if (err)
  2229. goto err_radio_off;
  2230. /* Select initial Interference Mitigation. */
  2231. tmp = phy->interfmode;
  2232. phy->interfmode = B43_INTERFMODE_NONE;
  2233. b43_radio_set_interference_mitigation(dev, tmp);
  2234. b43_set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2235. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2236. if (phy->type == B43_PHYTYPE_B) {
  2237. value16 = b43_read16(dev, 0x005E);
  2238. value16 |= 0x0004;
  2239. b43_write16(dev, 0x005E, value16);
  2240. }
  2241. b43_write32(dev, 0x0100, 0x01000000);
  2242. if (dev->dev->id.revision < 5)
  2243. b43_write32(dev, 0x010C, 0x01000000);
  2244. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2245. & ~B43_MACCTL_INFRA);
  2246. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2247. | B43_MACCTL_INFRA);
  2248. /* Probe Response Timeout value */
  2249. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2250. b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
  2251. /* Initially set the wireless operation mode. */
  2252. b43_adjust_opmode(dev);
  2253. if (dev->dev->id.revision < 3) {
  2254. b43_write16(dev, 0x060E, 0x0000);
  2255. b43_write16(dev, 0x0610, 0x8000);
  2256. b43_write16(dev, 0x0604, 0x0000);
  2257. b43_write16(dev, 0x0606, 0x0200);
  2258. } else {
  2259. b43_write32(dev, 0x0188, 0x80000000);
  2260. b43_write32(dev, 0x018C, 0x02000000);
  2261. }
  2262. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2263. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  2264. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2265. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2266. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2267. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2268. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2269. value32 = ssb_read32(dev->dev, SSB_TMSLOW);
  2270. value32 |= 0x00100000;
  2271. ssb_write32(dev->dev, SSB_TMSLOW, value32);
  2272. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2273. dev->dev->bus->chipco.fast_pwrup_delay);
  2274. err = 0;
  2275. b43dbg(dev->wl, "Chip initialized\n");
  2276. out:
  2277. return err;
  2278. err_radio_off:
  2279. b43_radio_turn_off(dev, 1);
  2280. err_gpio_clean:
  2281. b43_gpio_cleanup(dev);
  2282. return err;
  2283. }
  2284. static void b43_periodic_every120sec(struct b43_wldev *dev)
  2285. {
  2286. struct b43_phy *phy = &dev->phy;
  2287. if (phy->type != B43_PHYTYPE_G || phy->rev < 2)
  2288. return;
  2289. b43_mac_suspend(dev);
  2290. b43_lo_g_measure(dev);
  2291. b43_mac_enable(dev);
  2292. if (b43_has_hardware_pctl(phy))
  2293. b43_lo_g_ctl_mark_all_unused(dev);
  2294. }
  2295. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2296. {
  2297. struct b43_phy *phy = &dev->phy;
  2298. if (phy->type != B43_PHYTYPE_G)
  2299. return;
  2300. if (!b43_has_hardware_pctl(phy))
  2301. b43_lo_g_ctl_mark_all_unused(dev);
  2302. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI) {
  2303. b43_mac_suspend(dev);
  2304. b43_calc_nrssi_slope(dev);
  2305. if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 8)) {
  2306. u8 old_chan = phy->channel;
  2307. /* VCO Calibration */
  2308. if (old_chan >= 8)
  2309. b43_radio_selectchannel(dev, 1, 0);
  2310. else
  2311. b43_radio_selectchannel(dev, 13, 0);
  2312. b43_radio_selectchannel(dev, old_chan, 0);
  2313. }
  2314. b43_mac_enable(dev);
  2315. }
  2316. }
  2317. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2318. {
  2319. /* Update device statistics. */
  2320. b43_calculate_link_quality(dev);
  2321. }
  2322. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2323. {
  2324. struct b43_phy *phy = &dev->phy;
  2325. if (phy->type == B43_PHYTYPE_G) {
  2326. //TODO: update_aci_moving_average
  2327. if (phy->aci_enable && phy->aci_wlan_automatic) {
  2328. b43_mac_suspend(dev);
  2329. if (!phy->aci_enable && 1 /*TODO: not scanning? */ ) {
  2330. if (0 /*TODO: bunch of conditions */ ) {
  2331. b43_radio_set_interference_mitigation
  2332. (dev, B43_INTERFMODE_MANUALWLAN);
  2333. }
  2334. } else if (1 /*TODO*/) {
  2335. /*
  2336. if ((aci_average > 1000) && !(b43_radio_aci_scan(dev))) {
  2337. b43_radio_set_interference_mitigation(dev,
  2338. B43_INTERFMODE_NONE);
  2339. }
  2340. */
  2341. }
  2342. b43_mac_enable(dev);
  2343. } else if (phy->interfmode == B43_INTERFMODE_NONWLAN &&
  2344. phy->rev == 1) {
  2345. //TODO: implement rev1 workaround
  2346. }
  2347. }
  2348. b43_phy_xmitpower(dev); //FIXME: unless scanning?
  2349. //TODO for APHY (temperature?)
  2350. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2351. wmb();
  2352. }
  2353. static void do_periodic_work(struct b43_wldev *dev)
  2354. {
  2355. unsigned int state;
  2356. state = dev->periodic_state;
  2357. if (state % 8 == 0)
  2358. b43_periodic_every120sec(dev);
  2359. if (state % 4 == 0)
  2360. b43_periodic_every60sec(dev);
  2361. if (state % 2 == 0)
  2362. b43_periodic_every30sec(dev);
  2363. b43_periodic_every15sec(dev);
  2364. }
  2365. /* Periodic work locking policy:
  2366. * The whole periodic work handler is protected by
  2367. * wl->mutex. If another lock is needed somewhere in the
  2368. * pwork callchain, it's aquired in-place, where it's needed.
  2369. */
  2370. static void b43_periodic_work_handler(struct work_struct *work)
  2371. {
  2372. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2373. periodic_work.work);
  2374. struct b43_wl *wl = dev->wl;
  2375. unsigned long delay;
  2376. mutex_lock(&wl->mutex);
  2377. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2378. goto out;
  2379. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2380. goto out_requeue;
  2381. do_periodic_work(dev);
  2382. dev->periodic_state++;
  2383. out_requeue:
  2384. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2385. delay = msecs_to_jiffies(50);
  2386. else
  2387. delay = round_jiffies_relative(HZ * 15);
  2388. queue_delayed_work(wl->hw->workqueue, &dev->periodic_work, delay);
  2389. out:
  2390. mutex_unlock(&wl->mutex);
  2391. }
  2392. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2393. {
  2394. struct delayed_work *work = &dev->periodic_work;
  2395. dev->periodic_state = 0;
  2396. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2397. queue_delayed_work(dev->wl->hw->workqueue, work, 0);
  2398. }
  2399. /* Check if communication with the device works correctly. */
  2400. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2401. {
  2402. u32 v, backup;
  2403. backup = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2404. /* Check for read/write and endianness problems. */
  2405. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2406. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2407. goto error;
  2408. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2409. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2410. goto error;
  2411. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup);
  2412. if ((dev->dev->id.revision >= 3) && (dev->dev->id.revision <= 10)) {
  2413. /* The 32bit register shadows the two 16bit registers
  2414. * with update sideeffects. Validate this. */
  2415. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  2416. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  2417. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  2418. goto error;
  2419. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  2420. goto error;
  2421. }
  2422. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  2423. v = b43_read32(dev, B43_MMIO_MACCTL);
  2424. v |= B43_MACCTL_GMODE;
  2425. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2426. goto error;
  2427. return 0;
  2428. error:
  2429. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2430. return -ENODEV;
  2431. }
  2432. static void b43_security_init(struct b43_wldev *dev)
  2433. {
  2434. dev->max_nr_keys = (dev->dev->id.revision >= 5) ? 58 : 20;
  2435. B43_WARN_ON(dev->max_nr_keys > ARRAY_SIZE(dev->key));
  2436. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2437. /* KTP is a word address, but we address SHM bytewise.
  2438. * So multiply by two.
  2439. */
  2440. dev->ktp *= 2;
  2441. if (dev->dev->id.revision >= 5) {
  2442. /* Number of RCMTA address slots */
  2443. b43_write16(dev, B43_MMIO_RCMTA_COUNT, dev->max_nr_keys - 8);
  2444. }
  2445. b43_clear_keys(dev);
  2446. }
  2447. static int b43_rng_read(struct hwrng *rng, u32 * data)
  2448. {
  2449. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2450. unsigned long flags;
  2451. /* Don't take wl->mutex here, as it could deadlock with
  2452. * hwrng internal locking. It's not needed to take
  2453. * wl->mutex here, anyway. */
  2454. spin_lock_irqsave(&wl->irq_lock, flags);
  2455. *data = b43_read16(wl->current_dev, B43_MMIO_RNG);
  2456. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2457. return (sizeof(u16));
  2458. }
  2459. static void b43_rng_exit(struct b43_wl *wl)
  2460. {
  2461. if (wl->rng_initialized)
  2462. hwrng_unregister(&wl->rng);
  2463. }
  2464. static int b43_rng_init(struct b43_wl *wl)
  2465. {
  2466. int err;
  2467. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2468. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2469. wl->rng.name = wl->rng_name;
  2470. wl->rng.data_read = b43_rng_read;
  2471. wl->rng.priv = (unsigned long)wl;
  2472. wl->rng_initialized = 1;
  2473. err = hwrng_register(&wl->rng);
  2474. if (err) {
  2475. wl->rng_initialized = 0;
  2476. b43err(wl, "Failed to register the random "
  2477. "number generator (%d)\n", err);
  2478. }
  2479. return err;
  2480. }
  2481. static int b43_op_tx(struct ieee80211_hw *hw,
  2482. struct sk_buff *skb,
  2483. struct ieee80211_tx_control *ctl)
  2484. {
  2485. struct b43_wl *wl = hw_to_b43_wl(hw);
  2486. struct b43_wldev *dev = wl->current_dev;
  2487. unsigned long flags;
  2488. int err;
  2489. if (unlikely(skb->len < 2 + 2 + 6)) {
  2490. /* Too short, this can't be a valid frame. */
  2491. dev_kfree_skb_any(skb);
  2492. return NETDEV_TX_OK;
  2493. }
  2494. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  2495. if (unlikely(!dev))
  2496. return NETDEV_TX_BUSY;
  2497. /* Transmissions on seperate queues can run concurrently. */
  2498. read_lock_irqsave(&wl->tx_lock, flags);
  2499. err = -ENODEV;
  2500. if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
  2501. if (b43_using_pio_transfers(dev))
  2502. err = b43_pio_tx(dev, skb, ctl);
  2503. else
  2504. err = b43_dma_tx(dev, skb, ctl);
  2505. }
  2506. read_unlock_irqrestore(&wl->tx_lock, flags);
  2507. if (unlikely(err))
  2508. return NETDEV_TX_BUSY;
  2509. return NETDEV_TX_OK;
  2510. }
  2511. /* Locking: wl->irq_lock */
  2512. static void b43_qos_params_upload(struct b43_wldev *dev,
  2513. const struct ieee80211_tx_queue_params *p,
  2514. u16 shm_offset)
  2515. {
  2516. u16 params[B43_NR_QOSPARAMS];
  2517. int cw_min, cw_max, aifs, bslots, tmp;
  2518. unsigned int i;
  2519. const u16 aCWmin = 0x0001;
  2520. const u16 aCWmax = 0x03FF;
  2521. /* Calculate the default values for the parameters, if needed. */
  2522. switch (shm_offset) {
  2523. case B43_QOS_VOICE:
  2524. aifs = (p->aifs == -1) ? 2 : p->aifs;
  2525. cw_min = (p->cw_min == 0) ? ((aCWmin + 1) / 4 - 1) : p->cw_min;
  2526. cw_max = (p->cw_max == 0) ? ((aCWmin + 1) / 2 - 1) : p->cw_max;
  2527. break;
  2528. case B43_QOS_VIDEO:
  2529. aifs = (p->aifs == -1) ? 2 : p->aifs;
  2530. cw_min = (p->cw_min == 0) ? ((aCWmin + 1) / 2 - 1) : p->cw_min;
  2531. cw_max = (p->cw_max == 0) ? aCWmin : p->cw_max;
  2532. break;
  2533. case B43_QOS_BESTEFFORT:
  2534. aifs = (p->aifs == -1) ? 3 : p->aifs;
  2535. cw_min = (p->cw_min == 0) ? aCWmin : p->cw_min;
  2536. cw_max = (p->cw_max == 0) ? aCWmax : p->cw_max;
  2537. break;
  2538. case B43_QOS_BACKGROUND:
  2539. aifs = (p->aifs == -1) ? 7 : p->aifs;
  2540. cw_min = (p->cw_min == 0) ? aCWmin : p->cw_min;
  2541. cw_max = (p->cw_max == 0) ? aCWmax : p->cw_max;
  2542. break;
  2543. default:
  2544. B43_WARN_ON(1);
  2545. return;
  2546. }
  2547. if (cw_min <= 0)
  2548. cw_min = aCWmin;
  2549. if (cw_max <= 0)
  2550. cw_max = aCWmin;
  2551. bslots = b43_read16(dev, B43_MMIO_RNG) % cw_min;
  2552. memset(&params, 0, sizeof(params));
  2553. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  2554. params[B43_QOSPARAM_CWMIN] = cw_min;
  2555. params[B43_QOSPARAM_CWMAX] = cw_max;
  2556. params[B43_QOSPARAM_CWCUR] = cw_min;
  2557. params[B43_QOSPARAM_AIFS] = aifs;
  2558. params[B43_QOSPARAM_BSLOTS] = bslots;
  2559. params[B43_QOSPARAM_REGGAP] = bslots + aifs;
  2560. for (i = 0; i < ARRAY_SIZE(params); i++) {
  2561. if (i == B43_QOSPARAM_STATUS) {
  2562. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  2563. shm_offset + (i * 2));
  2564. /* Mark the parameters as updated. */
  2565. tmp |= 0x100;
  2566. b43_shm_write16(dev, B43_SHM_SHARED,
  2567. shm_offset + (i * 2),
  2568. tmp);
  2569. } else {
  2570. b43_shm_write16(dev, B43_SHM_SHARED,
  2571. shm_offset + (i * 2),
  2572. params[i]);
  2573. }
  2574. }
  2575. }
  2576. /* Update the QOS parameters in hardware. */
  2577. static void b43_qos_update(struct b43_wldev *dev)
  2578. {
  2579. struct b43_wl *wl = dev->wl;
  2580. struct b43_qos_params *params;
  2581. unsigned long flags;
  2582. unsigned int i;
  2583. /* Mapping of mac80211 queues to b43 SHM offsets. */
  2584. static const u16 qos_shm_offsets[] = {
  2585. [0] = B43_QOS_VOICE,
  2586. [1] = B43_QOS_VIDEO,
  2587. [2] = B43_QOS_BESTEFFORT,
  2588. [3] = B43_QOS_BACKGROUND,
  2589. };
  2590. BUILD_BUG_ON(ARRAY_SIZE(qos_shm_offsets) != ARRAY_SIZE(wl->qos_params));
  2591. b43_mac_suspend(dev);
  2592. spin_lock_irqsave(&wl->irq_lock, flags);
  2593. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2594. params = &(wl->qos_params[i]);
  2595. if (params->need_hw_update) {
  2596. b43_qos_params_upload(dev, &(params->p),
  2597. qos_shm_offsets[i]);
  2598. params->need_hw_update = 0;
  2599. }
  2600. }
  2601. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2602. b43_mac_enable(dev);
  2603. }
  2604. static void b43_qos_clear(struct b43_wl *wl)
  2605. {
  2606. struct b43_qos_params *params;
  2607. unsigned int i;
  2608. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2609. params = &(wl->qos_params[i]);
  2610. memset(&(params->p), 0, sizeof(params->p));
  2611. params->p.aifs = -1;
  2612. params->need_hw_update = 1;
  2613. }
  2614. }
  2615. /* Initialize the core's QOS capabilities */
  2616. static void b43_qos_init(struct b43_wldev *dev)
  2617. {
  2618. struct b43_wl *wl = dev->wl;
  2619. unsigned int i;
  2620. /* Upload the current QOS parameters. */
  2621. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++)
  2622. wl->qos_params[i].need_hw_update = 1;
  2623. b43_qos_update(dev);
  2624. /* Enable QOS support. */
  2625. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  2626. b43_write16(dev, B43_MMIO_IFSCTL,
  2627. b43_read16(dev, B43_MMIO_IFSCTL)
  2628. | B43_MMIO_IFSCTL_USE_EDCF);
  2629. }
  2630. static void b43_qos_update_work(struct work_struct *work)
  2631. {
  2632. struct b43_wl *wl = container_of(work, struct b43_wl, qos_update_work);
  2633. struct b43_wldev *dev;
  2634. mutex_lock(&wl->mutex);
  2635. dev = wl->current_dev;
  2636. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED)))
  2637. b43_qos_update(dev);
  2638. mutex_unlock(&wl->mutex);
  2639. }
  2640. static int b43_op_conf_tx(struct ieee80211_hw *hw,
  2641. int _queue,
  2642. const struct ieee80211_tx_queue_params *params)
  2643. {
  2644. struct b43_wl *wl = hw_to_b43_wl(hw);
  2645. unsigned long flags;
  2646. unsigned int queue = (unsigned int)_queue;
  2647. struct b43_qos_params *p;
  2648. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  2649. /* Queue not available or don't support setting
  2650. * params on this queue. Return success to not
  2651. * confuse mac80211. */
  2652. return 0;
  2653. }
  2654. spin_lock_irqsave(&wl->irq_lock, flags);
  2655. p = &(wl->qos_params[queue]);
  2656. memcpy(&(p->p), params, sizeof(p->p));
  2657. p->need_hw_update = 1;
  2658. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2659. queue_work(hw->workqueue, &wl->qos_update_work);
  2660. return 0;
  2661. }
  2662. static int b43_op_get_tx_stats(struct ieee80211_hw *hw,
  2663. struct ieee80211_tx_queue_stats *stats)
  2664. {
  2665. struct b43_wl *wl = hw_to_b43_wl(hw);
  2666. struct b43_wldev *dev = wl->current_dev;
  2667. unsigned long flags;
  2668. int err = -ENODEV;
  2669. if (!dev)
  2670. goto out;
  2671. spin_lock_irqsave(&wl->irq_lock, flags);
  2672. if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
  2673. if (b43_using_pio_transfers(dev))
  2674. b43_pio_get_tx_stats(dev, stats);
  2675. else
  2676. b43_dma_get_tx_stats(dev, stats);
  2677. err = 0;
  2678. }
  2679. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2680. out:
  2681. return err;
  2682. }
  2683. static int b43_op_get_stats(struct ieee80211_hw *hw,
  2684. struct ieee80211_low_level_stats *stats)
  2685. {
  2686. struct b43_wl *wl = hw_to_b43_wl(hw);
  2687. unsigned long flags;
  2688. spin_lock_irqsave(&wl->irq_lock, flags);
  2689. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  2690. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2691. return 0;
  2692. }
  2693. static void b43_put_phy_into_reset(struct b43_wldev *dev)
  2694. {
  2695. struct ssb_device *sdev = dev->dev;
  2696. u32 tmslow;
  2697. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2698. tmslow &= ~B43_TMSLOW_GMODE;
  2699. tmslow |= B43_TMSLOW_PHYRESET;
  2700. tmslow |= SSB_TMSLOW_FGC;
  2701. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2702. msleep(1);
  2703. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2704. tmslow &= ~SSB_TMSLOW_FGC;
  2705. tmslow |= B43_TMSLOW_PHYRESET;
  2706. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2707. msleep(1);
  2708. }
  2709. static const char * band_to_string(enum ieee80211_band band)
  2710. {
  2711. switch (band) {
  2712. case IEEE80211_BAND_5GHZ:
  2713. return "5";
  2714. case IEEE80211_BAND_2GHZ:
  2715. return "2.4";
  2716. default:
  2717. break;
  2718. }
  2719. B43_WARN_ON(1);
  2720. return "";
  2721. }
  2722. /* Expects wl->mutex locked */
  2723. static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
  2724. {
  2725. struct b43_wldev *up_dev = NULL;
  2726. struct b43_wldev *down_dev;
  2727. struct b43_wldev *d;
  2728. int err;
  2729. bool gmode;
  2730. int prev_status;
  2731. /* Find a device and PHY which supports the band. */
  2732. list_for_each_entry(d, &wl->devlist, list) {
  2733. switch (chan->band) {
  2734. case IEEE80211_BAND_5GHZ:
  2735. if (d->phy.supports_5ghz) {
  2736. up_dev = d;
  2737. gmode = 0;
  2738. }
  2739. break;
  2740. case IEEE80211_BAND_2GHZ:
  2741. if (d->phy.supports_2ghz) {
  2742. up_dev = d;
  2743. gmode = 1;
  2744. }
  2745. break;
  2746. default:
  2747. B43_WARN_ON(1);
  2748. return -EINVAL;
  2749. }
  2750. if (up_dev)
  2751. break;
  2752. }
  2753. if (!up_dev) {
  2754. b43err(wl, "Could not find a device for %s-GHz band operation\n",
  2755. band_to_string(chan->band));
  2756. return -ENODEV;
  2757. }
  2758. if ((up_dev == wl->current_dev) &&
  2759. (!!wl->current_dev->phy.gmode == !!gmode)) {
  2760. /* This device is already running. */
  2761. return 0;
  2762. }
  2763. b43dbg(wl, "Switching to %s-GHz band\n",
  2764. band_to_string(chan->band));
  2765. down_dev = wl->current_dev;
  2766. prev_status = b43_status(down_dev);
  2767. /* Shutdown the currently running core. */
  2768. if (prev_status >= B43_STAT_STARTED)
  2769. b43_wireless_core_stop(down_dev);
  2770. if (prev_status >= B43_STAT_INITIALIZED)
  2771. b43_wireless_core_exit(down_dev);
  2772. if (down_dev != up_dev) {
  2773. /* We switch to a different core, so we put PHY into
  2774. * RESET on the old core. */
  2775. b43_put_phy_into_reset(down_dev);
  2776. }
  2777. /* Now start the new core. */
  2778. up_dev->phy.gmode = gmode;
  2779. if (prev_status >= B43_STAT_INITIALIZED) {
  2780. err = b43_wireless_core_init(up_dev);
  2781. if (err) {
  2782. b43err(wl, "Fatal: Could not initialize device for "
  2783. "selected %s-GHz band\n",
  2784. band_to_string(chan->band));
  2785. goto init_failure;
  2786. }
  2787. }
  2788. if (prev_status >= B43_STAT_STARTED) {
  2789. err = b43_wireless_core_start(up_dev);
  2790. if (err) {
  2791. b43err(wl, "Fatal: Coult not start device for "
  2792. "selected %s-GHz band\n",
  2793. band_to_string(chan->band));
  2794. b43_wireless_core_exit(up_dev);
  2795. goto init_failure;
  2796. }
  2797. }
  2798. B43_WARN_ON(b43_status(up_dev) != prev_status);
  2799. wl->current_dev = up_dev;
  2800. return 0;
  2801. init_failure:
  2802. /* Whoops, failed to init the new core. No core is operating now. */
  2803. wl->current_dev = NULL;
  2804. return err;
  2805. }
  2806. static int b43_op_config(struct ieee80211_hw *hw, struct ieee80211_conf *conf)
  2807. {
  2808. struct b43_wl *wl = hw_to_b43_wl(hw);
  2809. struct b43_wldev *dev;
  2810. struct b43_phy *phy;
  2811. unsigned long flags;
  2812. int antenna;
  2813. int err = 0;
  2814. u32 savedirqs;
  2815. mutex_lock(&wl->mutex);
  2816. /* Switch the band (if necessary). This might change the active core. */
  2817. err = b43_switch_band(wl, conf->channel);
  2818. if (err)
  2819. goto out_unlock_mutex;
  2820. dev = wl->current_dev;
  2821. phy = &dev->phy;
  2822. /* Disable IRQs while reconfiguring the device.
  2823. * This makes it possible to drop the spinlock throughout
  2824. * the reconfiguration process. */
  2825. spin_lock_irqsave(&wl->irq_lock, flags);
  2826. if (b43_status(dev) < B43_STAT_STARTED) {
  2827. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2828. goto out_unlock_mutex;
  2829. }
  2830. savedirqs = b43_interrupt_disable(dev, B43_IRQ_ALL);
  2831. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2832. b43_synchronize_irq(dev);
  2833. /* Switch to the requested channel.
  2834. * The firmware takes care of races with the TX handler. */
  2835. if (conf->channel->hw_value != phy->channel)
  2836. b43_radio_selectchannel(dev, conf->channel->hw_value, 0);
  2837. /* Enable/Disable ShortSlot timing. */
  2838. if ((!!(conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)) !=
  2839. dev->short_slot) {
  2840. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  2841. if (conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)
  2842. b43_short_slot_timing_enable(dev);
  2843. else
  2844. b43_short_slot_timing_disable(dev);
  2845. }
  2846. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
  2847. /* Adjust the desired TX power level. */
  2848. if (conf->power_level != 0) {
  2849. if (conf->power_level != phy->power_level) {
  2850. phy->power_level = conf->power_level;
  2851. b43_phy_xmitpower(dev);
  2852. }
  2853. }
  2854. /* Antennas for RX and management frame TX. */
  2855. antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_tx);
  2856. b43_mgmtframe_txantenna(dev, antenna);
  2857. antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_rx);
  2858. b43_set_rx_antenna(dev, antenna);
  2859. /* Update templates for AP mode. */
  2860. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
  2861. b43_set_beacon_int(dev, conf->beacon_int);
  2862. if (!!conf->radio_enabled != phy->radio_on) {
  2863. if (conf->radio_enabled) {
  2864. b43_radio_turn_on(dev);
  2865. b43info(dev->wl, "Radio turned on by software\n");
  2866. if (!dev->radio_hw_enable) {
  2867. b43info(dev->wl, "The hardware RF-kill button "
  2868. "still turns the radio physically off. "
  2869. "Press the button to turn it on.\n");
  2870. }
  2871. } else {
  2872. b43_radio_turn_off(dev, 0);
  2873. b43info(dev->wl, "Radio turned off by software\n");
  2874. }
  2875. }
  2876. spin_lock_irqsave(&wl->irq_lock, flags);
  2877. b43_interrupt_enable(dev, savedirqs);
  2878. mmiowb();
  2879. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2880. out_unlock_mutex:
  2881. mutex_unlock(&wl->mutex);
  2882. return err;
  2883. }
  2884. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2885. const u8 *local_addr, const u8 *addr,
  2886. struct ieee80211_key_conf *key)
  2887. {
  2888. struct b43_wl *wl = hw_to_b43_wl(hw);
  2889. struct b43_wldev *dev;
  2890. unsigned long flags;
  2891. u8 algorithm;
  2892. u8 index;
  2893. int err;
  2894. DECLARE_MAC_BUF(mac);
  2895. if (modparam_nohwcrypt)
  2896. return -ENOSPC; /* User disabled HW-crypto */
  2897. mutex_lock(&wl->mutex);
  2898. spin_lock_irqsave(&wl->irq_lock, flags);
  2899. dev = wl->current_dev;
  2900. err = -ENODEV;
  2901. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  2902. goto out_unlock;
  2903. err = -EINVAL;
  2904. switch (key->alg) {
  2905. case ALG_WEP:
  2906. if (key->keylen == 5)
  2907. algorithm = B43_SEC_ALGO_WEP40;
  2908. else
  2909. algorithm = B43_SEC_ALGO_WEP104;
  2910. break;
  2911. case ALG_TKIP:
  2912. algorithm = B43_SEC_ALGO_TKIP;
  2913. break;
  2914. case ALG_CCMP:
  2915. algorithm = B43_SEC_ALGO_AES;
  2916. break;
  2917. default:
  2918. B43_WARN_ON(1);
  2919. goto out_unlock;
  2920. }
  2921. index = (u8) (key->keyidx);
  2922. if (index > 3)
  2923. goto out_unlock;
  2924. switch (cmd) {
  2925. case SET_KEY:
  2926. if (algorithm == B43_SEC_ALGO_TKIP) {
  2927. /* FIXME: No TKIP hardware encryption for now. */
  2928. err = -EOPNOTSUPP;
  2929. goto out_unlock;
  2930. }
  2931. if (is_broadcast_ether_addr(addr)) {
  2932. /* addr is FF:FF:FF:FF:FF:FF for default keys */
  2933. err = b43_key_write(dev, index, algorithm,
  2934. key->key, key->keylen, NULL, key);
  2935. } else {
  2936. /*
  2937. * either pairwise key or address is 00:00:00:00:00:00
  2938. * for transmit-only keys
  2939. */
  2940. err = b43_key_write(dev, -1, algorithm,
  2941. key->key, key->keylen, addr, key);
  2942. }
  2943. if (err)
  2944. goto out_unlock;
  2945. if (algorithm == B43_SEC_ALGO_WEP40 ||
  2946. algorithm == B43_SEC_ALGO_WEP104) {
  2947. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  2948. } else {
  2949. b43_hf_write(dev,
  2950. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  2951. }
  2952. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2953. break;
  2954. case DISABLE_KEY: {
  2955. err = b43_key_clear(dev, key->hw_key_idx);
  2956. if (err)
  2957. goto out_unlock;
  2958. break;
  2959. }
  2960. default:
  2961. B43_WARN_ON(1);
  2962. }
  2963. out_unlock:
  2964. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2965. mutex_unlock(&wl->mutex);
  2966. if (!err) {
  2967. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  2968. "mac: %s\n",
  2969. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  2970. print_mac(mac, addr));
  2971. }
  2972. return err;
  2973. }
  2974. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  2975. unsigned int changed, unsigned int *fflags,
  2976. int mc_count, struct dev_addr_list *mc_list)
  2977. {
  2978. struct b43_wl *wl = hw_to_b43_wl(hw);
  2979. struct b43_wldev *dev = wl->current_dev;
  2980. unsigned long flags;
  2981. if (!dev) {
  2982. *fflags = 0;
  2983. return;
  2984. }
  2985. spin_lock_irqsave(&wl->irq_lock, flags);
  2986. *fflags &= FIF_PROMISC_IN_BSS |
  2987. FIF_ALLMULTI |
  2988. FIF_FCSFAIL |
  2989. FIF_PLCPFAIL |
  2990. FIF_CONTROL |
  2991. FIF_OTHER_BSS |
  2992. FIF_BCN_PRBRESP_PROMISC;
  2993. changed &= FIF_PROMISC_IN_BSS |
  2994. FIF_ALLMULTI |
  2995. FIF_FCSFAIL |
  2996. FIF_PLCPFAIL |
  2997. FIF_CONTROL |
  2998. FIF_OTHER_BSS |
  2999. FIF_BCN_PRBRESP_PROMISC;
  3000. wl->filter_flags = *fflags;
  3001. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  3002. b43_adjust_opmode(dev);
  3003. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3004. }
  3005. static int b43_op_config_interface(struct ieee80211_hw *hw,
  3006. struct ieee80211_vif *vif,
  3007. struct ieee80211_if_conf *conf)
  3008. {
  3009. struct b43_wl *wl = hw_to_b43_wl(hw);
  3010. struct b43_wldev *dev = wl->current_dev;
  3011. unsigned long flags;
  3012. if (!dev)
  3013. return -ENODEV;
  3014. mutex_lock(&wl->mutex);
  3015. spin_lock_irqsave(&wl->irq_lock, flags);
  3016. B43_WARN_ON(wl->vif != vif);
  3017. if (conf->bssid)
  3018. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  3019. else
  3020. memset(wl->bssid, 0, ETH_ALEN);
  3021. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  3022. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP)) {
  3023. B43_WARN_ON(conf->type != IEEE80211_IF_TYPE_AP);
  3024. b43_set_ssid(dev, conf->ssid, conf->ssid_len);
  3025. if (conf->beacon) {
  3026. b43_update_templates(wl, conf->beacon,
  3027. conf->beacon_control);
  3028. }
  3029. }
  3030. b43_write_mac_bssid_templates(dev);
  3031. }
  3032. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3033. mutex_unlock(&wl->mutex);
  3034. return 0;
  3035. }
  3036. /* Locking: wl->mutex */
  3037. static void b43_wireless_core_stop(struct b43_wldev *dev)
  3038. {
  3039. struct b43_wl *wl = dev->wl;
  3040. unsigned long flags;
  3041. if (b43_status(dev) < B43_STAT_STARTED)
  3042. return;
  3043. /* Disable and sync interrupts. We must do this before than
  3044. * setting the status to INITIALIZED, as the interrupt handler
  3045. * won't care about IRQs then. */
  3046. spin_lock_irqsave(&wl->irq_lock, flags);
  3047. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  3048. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* flush */
  3049. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3050. b43_synchronize_irq(dev);
  3051. write_lock_irqsave(&wl->tx_lock, flags);
  3052. b43_set_status(dev, B43_STAT_INITIALIZED);
  3053. write_unlock_irqrestore(&wl->tx_lock, flags);
  3054. b43_pio_stop(dev);
  3055. mutex_unlock(&wl->mutex);
  3056. /* Must unlock as it would otherwise deadlock. No races here.
  3057. * Cancel the possibly running self-rearming periodic work. */
  3058. cancel_delayed_work_sync(&dev->periodic_work);
  3059. mutex_lock(&wl->mutex);
  3060. b43_mac_suspend(dev);
  3061. free_irq(dev->dev->irq, dev);
  3062. b43dbg(wl, "Wireless interface stopped\n");
  3063. }
  3064. /* Locking: wl->mutex */
  3065. static int b43_wireless_core_start(struct b43_wldev *dev)
  3066. {
  3067. int err;
  3068. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  3069. drain_txstatus_queue(dev);
  3070. err = request_irq(dev->dev->irq, b43_interrupt_handler,
  3071. IRQF_SHARED, KBUILD_MODNAME, dev);
  3072. if (err) {
  3073. b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
  3074. goto out;
  3075. }
  3076. /* We are ready to run. */
  3077. b43_set_status(dev, B43_STAT_STARTED);
  3078. /* Start data flow (TX/RX). */
  3079. b43_mac_enable(dev);
  3080. b43_interrupt_enable(dev, dev->irq_savedstate);
  3081. ieee80211_start_queues(dev->wl->hw);
  3082. /* Start maintainance work */
  3083. b43_periodic_tasks_setup(dev);
  3084. b43dbg(dev->wl, "Wireless interface started\n");
  3085. out:
  3086. return err;
  3087. }
  3088. /* Get PHY and RADIO versioning numbers */
  3089. static int b43_phy_versioning(struct b43_wldev *dev)
  3090. {
  3091. struct b43_phy *phy = &dev->phy;
  3092. u32 tmp;
  3093. u8 analog_type;
  3094. u8 phy_type;
  3095. u8 phy_rev;
  3096. u16 radio_manuf;
  3097. u16 radio_ver;
  3098. u16 radio_rev;
  3099. int unsupported = 0;
  3100. /* Get PHY versioning */
  3101. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3102. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3103. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3104. phy_rev = (tmp & B43_PHYVER_VERSION);
  3105. switch (phy_type) {
  3106. case B43_PHYTYPE_A:
  3107. if (phy_rev >= 4)
  3108. unsupported = 1;
  3109. break;
  3110. case B43_PHYTYPE_B:
  3111. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  3112. && phy_rev != 7)
  3113. unsupported = 1;
  3114. break;
  3115. case B43_PHYTYPE_G:
  3116. if (phy_rev > 9)
  3117. unsupported = 1;
  3118. break;
  3119. #ifdef CONFIG_B43_NPHY
  3120. case B43_PHYTYPE_N:
  3121. if (phy_rev > 1)
  3122. unsupported = 1;
  3123. break;
  3124. #endif
  3125. default:
  3126. unsupported = 1;
  3127. };
  3128. if (unsupported) {
  3129. b43err(dev->wl, "FOUND UNSUPPORTED PHY "
  3130. "(Analog %u, Type %u, Revision %u)\n",
  3131. analog_type, phy_type, phy_rev);
  3132. return -EOPNOTSUPP;
  3133. }
  3134. b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
  3135. analog_type, phy_type, phy_rev);
  3136. /* Get RADIO versioning */
  3137. if (dev->dev->bus->chip_id == 0x4317) {
  3138. if (dev->dev->bus->chip_rev == 0)
  3139. tmp = 0x3205017F;
  3140. else if (dev->dev->bus->chip_rev == 1)
  3141. tmp = 0x4205017F;
  3142. else
  3143. tmp = 0x5205017F;
  3144. } else {
  3145. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3146. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3147. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3148. tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
  3149. }
  3150. radio_manuf = (tmp & 0x00000FFF);
  3151. radio_ver = (tmp & 0x0FFFF000) >> 12;
  3152. radio_rev = (tmp & 0xF0000000) >> 28;
  3153. if (radio_manuf != 0x17F /* Broadcom */)
  3154. unsupported = 1;
  3155. switch (phy_type) {
  3156. case B43_PHYTYPE_A:
  3157. if (radio_ver != 0x2060)
  3158. unsupported = 1;
  3159. if (radio_rev != 1)
  3160. unsupported = 1;
  3161. if (radio_manuf != 0x17F)
  3162. unsupported = 1;
  3163. break;
  3164. case B43_PHYTYPE_B:
  3165. if ((radio_ver & 0xFFF0) != 0x2050)
  3166. unsupported = 1;
  3167. break;
  3168. case B43_PHYTYPE_G:
  3169. if (radio_ver != 0x2050)
  3170. unsupported = 1;
  3171. break;
  3172. case B43_PHYTYPE_N:
  3173. if (radio_ver != 0x2055)
  3174. unsupported = 1;
  3175. break;
  3176. default:
  3177. B43_WARN_ON(1);
  3178. }
  3179. if (unsupported) {
  3180. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  3181. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  3182. radio_manuf, radio_ver, radio_rev);
  3183. return -EOPNOTSUPP;
  3184. }
  3185. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  3186. radio_manuf, radio_ver, radio_rev);
  3187. phy->radio_manuf = radio_manuf;
  3188. phy->radio_ver = radio_ver;
  3189. phy->radio_rev = radio_rev;
  3190. phy->analog = analog_type;
  3191. phy->type = phy_type;
  3192. phy->rev = phy_rev;
  3193. return 0;
  3194. }
  3195. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  3196. struct b43_phy *phy)
  3197. {
  3198. struct b43_txpower_lo_control *lo;
  3199. int i;
  3200. memset(phy->minlowsig, 0xFF, sizeof(phy->minlowsig));
  3201. memset(phy->minlowsigpos, 0, sizeof(phy->minlowsigpos));
  3202. phy->aci_enable = 0;
  3203. phy->aci_wlan_automatic = 0;
  3204. phy->aci_hw_rssi = 0;
  3205. phy->radio_off_context.valid = 0;
  3206. lo = phy->lo_control;
  3207. if (lo) {
  3208. memset(lo, 0, sizeof(*(phy->lo_control)));
  3209. lo->rebuild = 1;
  3210. lo->tx_bias = 0xFF;
  3211. }
  3212. phy->max_lb_gain = 0;
  3213. phy->trsw_rx_gain = 0;
  3214. phy->txpwr_offset = 0;
  3215. /* NRSSI */
  3216. phy->nrssislope = 0;
  3217. for (i = 0; i < ARRAY_SIZE(phy->nrssi); i++)
  3218. phy->nrssi[i] = -1000;
  3219. for (i = 0; i < ARRAY_SIZE(phy->nrssi_lt); i++)
  3220. phy->nrssi_lt[i] = i;
  3221. phy->lofcal = 0xFFFF;
  3222. phy->initval = 0xFFFF;
  3223. phy->interfmode = B43_INTERFMODE_NONE;
  3224. phy->channel = 0xFF;
  3225. phy->hardware_power_control = !!modparam_hwpctl;
  3226. /* PHY TX errors counter. */
  3227. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  3228. /* OFDM-table address caching. */
  3229. phy->ofdmtab_addr_direction = B43_OFDMTAB_DIRECTION_UNKNOWN;
  3230. }
  3231. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  3232. {
  3233. dev->dfq_valid = 0;
  3234. /* Assume the radio is enabled. If it's not enabled, the state will
  3235. * immediately get fixed on the first periodic work run. */
  3236. dev->radio_hw_enable = 1;
  3237. /* Stats */
  3238. memset(&dev->stats, 0, sizeof(dev->stats));
  3239. setup_struct_phy_for_init(dev, &dev->phy);
  3240. /* IRQ related flags */
  3241. dev->irq_reason = 0;
  3242. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  3243. dev->irq_savedstate = B43_IRQ_MASKTEMPLATE;
  3244. dev->mac_suspended = 1;
  3245. /* Noise calculation context */
  3246. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  3247. }
  3248. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  3249. {
  3250. struct ssb_sprom *sprom = &dev->dev->bus->sprom;
  3251. u64 hf;
  3252. if (!modparam_btcoex)
  3253. return;
  3254. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  3255. return;
  3256. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  3257. return;
  3258. hf = b43_hf_read(dev);
  3259. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  3260. hf |= B43_HF_BTCOEXALT;
  3261. else
  3262. hf |= B43_HF_BTCOEX;
  3263. b43_hf_write(dev, hf);
  3264. }
  3265. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  3266. {
  3267. if (!modparam_btcoex)
  3268. return;
  3269. //TODO
  3270. }
  3271. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  3272. {
  3273. #ifdef CONFIG_SSB_DRIVER_PCICORE
  3274. struct ssb_bus *bus = dev->dev->bus;
  3275. u32 tmp;
  3276. if (bus->pcicore.dev &&
  3277. bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
  3278. bus->pcicore.dev->id.revision <= 5) {
  3279. /* IMCFGLO timeouts workaround. */
  3280. tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
  3281. tmp &= ~SSB_IMCFGLO_REQTO;
  3282. tmp &= ~SSB_IMCFGLO_SERTO;
  3283. switch (bus->bustype) {
  3284. case SSB_BUSTYPE_PCI:
  3285. case SSB_BUSTYPE_PCMCIA:
  3286. tmp |= 0x32;
  3287. break;
  3288. case SSB_BUSTYPE_SSB:
  3289. tmp |= 0x53;
  3290. break;
  3291. }
  3292. ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
  3293. }
  3294. #endif /* CONFIG_SSB_DRIVER_PCICORE */
  3295. }
  3296. /* Write the short and long frame retry limit values. */
  3297. static void b43_set_retry_limits(struct b43_wldev *dev,
  3298. unsigned int short_retry,
  3299. unsigned int long_retry)
  3300. {
  3301. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  3302. * the chip-internal counter. */
  3303. short_retry = min(short_retry, (unsigned int)0xF);
  3304. long_retry = min(long_retry, (unsigned int)0xF);
  3305. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  3306. short_retry);
  3307. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  3308. long_retry);
  3309. }
  3310. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  3311. {
  3312. u16 pu_delay;
  3313. /* The time value is in microseconds. */
  3314. if (dev->phy.type == B43_PHYTYPE_A)
  3315. pu_delay = 3700;
  3316. else
  3317. pu_delay = 1050;
  3318. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS) || idle)
  3319. pu_delay = 500;
  3320. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  3321. pu_delay = max(pu_delay, (u16)2400);
  3322. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  3323. }
  3324. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  3325. static void b43_set_pretbtt(struct b43_wldev *dev)
  3326. {
  3327. u16 pretbtt;
  3328. /* The time value is in microseconds. */
  3329. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS)) {
  3330. pretbtt = 2;
  3331. } else {
  3332. if (dev->phy.type == B43_PHYTYPE_A)
  3333. pretbtt = 120;
  3334. else
  3335. pretbtt = 250;
  3336. }
  3337. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  3338. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  3339. }
  3340. /* Shutdown a wireless core */
  3341. /* Locking: wl->mutex */
  3342. static void b43_wireless_core_exit(struct b43_wldev *dev)
  3343. {
  3344. struct b43_phy *phy = &dev->phy;
  3345. u32 macctl;
  3346. B43_WARN_ON(b43_status(dev) > B43_STAT_INITIALIZED);
  3347. if (b43_status(dev) != B43_STAT_INITIALIZED)
  3348. return;
  3349. b43_set_status(dev, B43_STAT_UNINIT);
  3350. /* Stop the microcode PSM. */
  3351. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  3352. macctl &= ~B43_MACCTL_PSM_RUN;
  3353. macctl |= B43_MACCTL_PSM_JMP0;
  3354. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  3355. if (!dev->suspend_in_progress) {
  3356. b43_leds_exit(dev);
  3357. b43_rng_exit(dev->wl);
  3358. }
  3359. b43_dma_free(dev);
  3360. b43_pio_free(dev);
  3361. b43_chip_exit(dev);
  3362. b43_radio_turn_off(dev, 1);
  3363. b43_switch_analog(dev, 0);
  3364. if (phy->dyn_tssi_tbl)
  3365. kfree(phy->tssi2dbm);
  3366. kfree(phy->lo_control);
  3367. phy->lo_control = NULL;
  3368. if (dev->wl->current_beacon) {
  3369. dev_kfree_skb_any(dev->wl->current_beacon);
  3370. dev->wl->current_beacon = NULL;
  3371. }
  3372. ssb_device_disable(dev->dev, 0);
  3373. ssb_bus_may_powerdown(dev->dev->bus);
  3374. }
  3375. /* Initialize a wireless core */
  3376. static int b43_wireless_core_init(struct b43_wldev *dev)
  3377. {
  3378. struct b43_wl *wl = dev->wl;
  3379. struct ssb_bus *bus = dev->dev->bus;
  3380. struct ssb_sprom *sprom = &bus->sprom;
  3381. struct b43_phy *phy = &dev->phy;
  3382. int err;
  3383. u64 hf;
  3384. u32 tmp;
  3385. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3386. err = ssb_bus_powerup(bus, 0);
  3387. if (err)
  3388. goto out;
  3389. if (!ssb_device_is_enabled(dev->dev)) {
  3390. tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
  3391. b43_wireless_core_reset(dev, tmp);
  3392. }
  3393. if ((phy->type == B43_PHYTYPE_B) || (phy->type == B43_PHYTYPE_G)) {
  3394. phy->lo_control =
  3395. kzalloc(sizeof(*(phy->lo_control)), GFP_KERNEL);
  3396. if (!phy->lo_control) {
  3397. err = -ENOMEM;
  3398. goto err_busdown;
  3399. }
  3400. }
  3401. setup_struct_wldev_for_init(dev);
  3402. err = b43_phy_init_tssi2dbm_table(dev);
  3403. if (err)
  3404. goto err_kfree_lo_control;
  3405. /* Enable IRQ routing to this device. */
  3406. ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
  3407. b43_imcfglo_timeouts_workaround(dev);
  3408. b43_bluetooth_coext_disable(dev);
  3409. b43_phy_early_init(dev);
  3410. err = b43_chip_init(dev);
  3411. if (err)
  3412. goto err_kfree_tssitbl;
  3413. b43_shm_write16(dev, B43_SHM_SHARED,
  3414. B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
  3415. hf = b43_hf_read(dev);
  3416. if (phy->type == B43_PHYTYPE_G) {
  3417. hf |= B43_HF_SYMW;
  3418. if (phy->rev == 1)
  3419. hf |= B43_HF_GDCW;
  3420. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  3421. hf |= B43_HF_OFDMPABOOST;
  3422. } else if (phy->type == B43_PHYTYPE_B) {
  3423. hf |= B43_HF_SYMW;
  3424. if (phy->rev >= 2 && phy->radio_ver == 0x2050)
  3425. hf &= ~B43_HF_GDCW;
  3426. }
  3427. b43_hf_write(dev, hf);
  3428. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  3429. B43_DEFAULT_LONG_RETRY_LIMIT);
  3430. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  3431. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  3432. /* Disable sending probe responses from firmware.
  3433. * Setting the MaxTime to one usec will always trigger
  3434. * a timeout, so we never send any probe resp.
  3435. * A timeout of zero is infinite. */
  3436. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  3437. b43_rate_memory_init(dev);
  3438. b43_set_phytxctl_defaults(dev);
  3439. /* Minimum Contention Window */
  3440. if (phy->type == B43_PHYTYPE_B) {
  3441. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  3442. } else {
  3443. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  3444. }
  3445. /* Maximum Contention Window */
  3446. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  3447. if ((dev->dev->bus->bustype == SSB_BUSTYPE_PCMCIA) || B43_FORCE_PIO) {
  3448. dev->__using_pio_transfers = 1;
  3449. err = b43_pio_init(dev);
  3450. } else {
  3451. dev->__using_pio_transfers = 0;
  3452. err = b43_dma_init(dev);
  3453. }
  3454. if (err)
  3455. goto err_chip_exit;
  3456. b43_qos_init(dev);
  3457. b43_set_synth_pu_delay(dev, 1);
  3458. b43_bluetooth_coext_enable(dev);
  3459. ssb_bus_powerup(bus, 1); /* Enable dynamic PCTL */
  3460. b43_upload_card_macaddress(dev);
  3461. b43_security_init(dev);
  3462. if (!dev->suspend_in_progress)
  3463. b43_rng_init(wl);
  3464. b43_set_status(dev, B43_STAT_INITIALIZED);
  3465. if (!dev->suspend_in_progress)
  3466. b43_leds_init(dev);
  3467. out:
  3468. return err;
  3469. err_chip_exit:
  3470. b43_chip_exit(dev);
  3471. err_kfree_tssitbl:
  3472. if (phy->dyn_tssi_tbl)
  3473. kfree(phy->tssi2dbm);
  3474. err_kfree_lo_control:
  3475. kfree(phy->lo_control);
  3476. phy->lo_control = NULL;
  3477. err_busdown:
  3478. ssb_bus_may_powerdown(bus);
  3479. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3480. return err;
  3481. }
  3482. static int b43_op_add_interface(struct ieee80211_hw *hw,
  3483. struct ieee80211_if_init_conf *conf)
  3484. {
  3485. struct b43_wl *wl = hw_to_b43_wl(hw);
  3486. struct b43_wldev *dev;
  3487. unsigned long flags;
  3488. int err = -EOPNOTSUPP;
  3489. /* TODO: allow WDS/AP devices to coexist */
  3490. if (conf->type != IEEE80211_IF_TYPE_AP &&
  3491. conf->type != IEEE80211_IF_TYPE_STA &&
  3492. conf->type != IEEE80211_IF_TYPE_WDS &&
  3493. conf->type != IEEE80211_IF_TYPE_IBSS)
  3494. return -EOPNOTSUPP;
  3495. mutex_lock(&wl->mutex);
  3496. if (wl->operating)
  3497. goto out_mutex_unlock;
  3498. b43dbg(wl, "Adding Interface type %d\n", conf->type);
  3499. dev = wl->current_dev;
  3500. wl->operating = 1;
  3501. wl->vif = conf->vif;
  3502. wl->if_type = conf->type;
  3503. memcpy(wl->mac_addr, conf->mac_addr, ETH_ALEN);
  3504. spin_lock_irqsave(&wl->irq_lock, flags);
  3505. b43_adjust_opmode(dev);
  3506. b43_set_pretbtt(dev);
  3507. b43_set_synth_pu_delay(dev, 0);
  3508. b43_upload_card_macaddress(dev);
  3509. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3510. err = 0;
  3511. out_mutex_unlock:
  3512. mutex_unlock(&wl->mutex);
  3513. return err;
  3514. }
  3515. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  3516. struct ieee80211_if_init_conf *conf)
  3517. {
  3518. struct b43_wl *wl = hw_to_b43_wl(hw);
  3519. struct b43_wldev *dev = wl->current_dev;
  3520. unsigned long flags;
  3521. b43dbg(wl, "Removing Interface type %d\n", conf->type);
  3522. mutex_lock(&wl->mutex);
  3523. B43_WARN_ON(!wl->operating);
  3524. B43_WARN_ON(wl->vif != conf->vif);
  3525. wl->vif = NULL;
  3526. wl->operating = 0;
  3527. spin_lock_irqsave(&wl->irq_lock, flags);
  3528. b43_adjust_opmode(dev);
  3529. memset(wl->mac_addr, 0, ETH_ALEN);
  3530. b43_upload_card_macaddress(dev);
  3531. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3532. mutex_unlock(&wl->mutex);
  3533. }
  3534. static int b43_op_start(struct ieee80211_hw *hw)
  3535. {
  3536. struct b43_wl *wl = hw_to_b43_wl(hw);
  3537. struct b43_wldev *dev = wl->current_dev;
  3538. int did_init = 0;
  3539. int err = 0;
  3540. bool do_rfkill_exit = 0;
  3541. /* Kill all old instance specific information to make sure
  3542. * the card won't use it in the short timeframe between start
  3543. * and mac80211 reconfiguring it. */
  3544. memset(wl->bssid, 0, ETH_ALEN);
  3545. memset(wl->mac_addr, 0, ETH_ALEN);
  3546. wl->filter_flags = 0;
  3547. wl->radiotap_enabled = 0;
  3548. b43_qos_clear(wl);
  3549. /* First register RFkill.
  3550. * LEDs that are registered later depend on it. */
  3551. b43_rfkill_init(dev);
  3552. mutex_lock(&wl->mutex);
  3553. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  3554. err = b43_wireless_core_init(dev);
  3555. if (err) {
  3556. do_rfkill_exit = 1;
  3557. goto out_mutex_unlock;
  3558. }
  3559. did_init = 1;
  3560. }
  3561. if (b43_status(dev) < B43_STAT_STARTED) {
  3562. err = b43_wireless_core_start(dev);
  3563. if (err) {
  3564. if (did_init)
  3565. b43_wireless_core_exit(dev);
  3566. do_rfkill_exit = 1;
  3567. goto out_mutex_unlock;
  3568. }
  3569. }
  3570. out_mutex_unlock:
  3571. mutex_unlock(&wl->mutex);
  3572. if (do_rfkill_exit)
  3573. b43_rfkill_exit(dev);
  3574. return err;
  3575. }
  3576. static void b43_op_stop(struct ieee80211_hw *hw)
  3577. {
  3578. struct b43_wl *wl = hw_to_b43_wl(hw);
  3579. struct b43_wldev *dev = wl->current_dev;
  3580. b43_rfkill_exit(dev);
  3581. cancel_work_sync(&(wl->qos_update_work));
  3582. cancel_work_sync(&(wl->beacon_update_trigger));
  3583. mutex_lock(&wl->mutex);
  3584. if (b43_status(dev) >= B43_STAT_STARTED)
  3585. b43_wireless_core_stop(dev);
  3586. b43_wireless_core_exit(dev);
  3587. mutex_unlock(&wl->mutex);
  3588. }
  3589. static int b43_op_set_retry_limit(struct ieee80211_hw *hw,
  3590. u32 short_retry_limit, u32 long_retry_limit)
  3591. {
  3592. struct b43_wl *wl = hw_to_b43_wl(hw);
  3593. struct b43_wldev *dev;
  3594. int err = 0;
  3595. mutex_lock(&wl->mutex);
  3596. dev = wl->current_dev;
  3597. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED))) {
  3598. err = -ENODEV;
  3599. goto out_unlock;
  3600. }
  3601. b43_set_retry_limits(dev, short_retry_limit, long_retry_limit);
  3602. out_unlock:
  3603. mutex_unlock(&wl->mutex);
  3604. return err;
  3605. }
  3606. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw, int aid, int set)
  3607. {
  3608. struct b43_wl *wl = hw_to_b43_wl(hw);
  3609. struct sk_buff *beacon;
  3610. unsigned long flags;
  3611. struct ieee80211_tx_control txctl;
  3612. /* We could modify the existing beacon and set the aid bit in
  3613. * the TIM field, but that would probably require resizing and
  3614. * moving of data within the beacon template.
  3615. * Simply request a new beacon and let mac80211 do the hard work. */
  3616. beacon = ieee80211_beacon_get(hw, wl->vif, &txctl);
  3617. if (unlikely(!beacon))
  3618. return -ENOMEM;
  3619. spin_lock_irqsave(&wl->irq_lock, flags);
  3620. b43_update_templates(wl, beacon, &txctl);
  3621. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3622. return 0;
  3623. }
  3624. static int b43_op_ibss_beacon_update(struct ieee80211_hw *hw,
  3625. struct sk_buff *beacon,
  3626. struct ieee80211_tx_control *ctl)
  3627. {
  3628. struct b43_wl *wl = hw_to_b43_wl(hw);
  3629. unsigned long flags;
  3630. spin_lock_irqsave(&wl->irq_lock, flags);
  3631. b43_update_templates(wl, beacon, ctl);
  3632. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3633. return 0;
  3634. }
  3635. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  3636. struct ieee80211_vif *vif,
  3637. enum sta_notify_cmd notify_cmd,
  3638. const u8 *addr)
  3639. {
  3640. struct b43_wl *wl = hw_to_b43_wl(hw);
  3641. B43_WARN_ON(!vif || wl->vif != vif);
  3642. }
  3643. static const struct ieee80211_ops b43_hw_ops = {
  3644. .tx = b43_op_tx,
  3645. .conf_tx = b43_op_conf_tx,
  3646. .add_interface = b43_op_add_interface,
  3647. .remove_interface = b43_op_remove_interface,
  3648. .config = b43_op_config,
  3649. .config_interface = b43_op_config_interface,
  3650. .configure_filter = b43_op_configure_filter,
  3651. .set_key = b43_op_set_key,
  3652. .get_stats = b43_op_get_stats,
  3653. .get_tx_stats = b43_op_get_tx_stats,
  3654. .start = b43_op_start,
  3655. .stop = b43_op_stop,
  3656. .set_retry_limit = b43_op_set_retry_limit,
  3657. .set_tim = b43_op_beacon_set_tim,
  3658. .beacon_update = b43_op_ibss_beacon_update,
  3659. .sta_notify = b43_op_sta_notify,
  3660. };
  3661. /* Hard-reset the chip. Do not call this directly.
  3662. * Use b43_controller_restart()
  3663. */
  3664. static void b43_chip_reset(struct work_struct *work)
  3665. {
  3666. struct b43_wldev *dev =
  3667. container_of(work, struct b43_wldev, restart_work);
  3668. struct b43_wl *wl = dev->wl;
  3669. int err = 0;
  3670. int prev_status;
  3671. mutex_lock(&wl->mutex);
  3672. prev_status = b43_status(dev);
  3673. /* Bring the device down... */
  3674. if (prev_status >= B43_STAT_STARTED)
  3675. b43_wireless_core_stop(dev);
  3676. if (prev_status >= B43_STAT_INITIALIZED)
  3677. b43_wireless_core_exit(dev);
  3678. /* ...and up again. */
  3679. if (prev_status >= B43_STAT_INITIALIZED) {
  3680. err = b43_wireless_core_init(dev);
  3681. if (err)
  3682. goto out;
  3683. }
  3684. if (prev_status >= B43_STAT_STARTED) {
  3685. err = b43_wireless_core_start(dev);
  3686. if (err) {
  3687. b43_wireless_core_exit(dev);
  3688. goto out;
  3689. }
  3690. }
  3691. out:
  3692. mutex_unlock(&wl->mutex);
  3693. if (err)
  3694. b43err(wl, "Controller restart FAILED\n");
  3695. else
  3696. b43info(wl, "Controller restarted\n");
  3697. }
  3698. static int b43_setup_bands(struct b43_wldev *dev,
  3699. bool have_2ghz_phy, bool have_5ghz_phy)
  3700. {
  3701. struct ieee80211_hw *hw = dev->wl->hw;
  3702. if (have_2ghz_phy)
  3703. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
  3704. if (dev->phy.type == B43_PHYTYPE_N) {
  3705. if (have_5ghz_phy)
  3706. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
  3707. } else {
  3708. if (have_5ghz_phy)
  3709. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  3710. }
  3711. dev->phy.supports_2ghz = have_2ghz_phy;
  3712. dev->phy.supports_5ghz = have_5ghz_phy;
  3713. return 0;
  3714. }
  3715. static void b43_wireless_core_detach(struct b43_wldev *dev)
  3716. {
  3717. /* We release firmware that late to not be required to re-request
  3718. * is all the time when we reinit the core. */
  3719. b43_release_firmware(dev);
  3720. }
  3721. static int b43_wireless_core_attach(struct b43_wldev *dev)
  3722. {
  3723. struct b43_wl *wl = dev->wl;
  3724. struct ssb_bus *bus = dev->dev->bus;
  3725. struct pci_dev *pdev = bus->host_pci;
  3726. int err;
  3727. bool have_2ghz_phy = 0, have_5ghz_phy = 0;
  3728. u32 tmp;
  3729. /* Do NOT do any device initialization here.
  3730. * Do it in wireless_core_init() instead.
  3731. * This function is for gathering basic information about the HW, only.
  3732. * Also some structs may be set up here. But most likely you want to have
  3733. * that in core_init(), too.
  3734. */
  3735. err = ssb_bus_powerup(bus, 0);
  3736. if (err) {
  3737. b43err(wl, "Bus powerup failed\n");
  3738. goto out;
  3739. }
  3740. /* Get the PHY type. */
  3741. if (dev->dev->id.revision >= 5) {
  3742. u32 tmshigh;
  3743. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  3744. have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
  3745. have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
  3746. } else
  3747. B43_WARN_ON(1);
  3748. dev->phy.gmode = have_2ghz_phy;
  3749. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3750. b43_wireless_core_reset(dev, tmp);
  3751. err = b43_phy_versioning(dev);
  3752. if (err)
  3753. goto err_powerdown;
  3754. /* Check if this device supports multiband. */
  3755. if (!pdev ||
  3756. (pdev->device != 0x4312 &&
  3757. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  3758. /* No multiband support. */
  3759. have_2ghz_phy = 0;
  3760. have_5ghz_phy = 0;
  3761. switch (dev->phy.type) {
  3762. case B43_PHYTYPE_A:
  3763. have_5ghz_phy = 1;
  3764. break;
  3765. case B43_PHYTYPE_G:
  3766. case B43_PHYTYPE_N:
  3767. have_2ghz_phy = 1;
  3768. break;
  3769. default:
  3770. B43_WARN_ON(1);
  3771. }
  3772. }
  3773. if (dev->phy.type == B43_PHYTYPE_A) {
  3774. /* FIXME */
  3775. b43err(wl, "IEEE 802.11a devices are unsupported\n");
  3776. err = -EOPNOTSUPP;
  3777. goto err_powerdown;
  3778. }
  3779. if (1 /* disable A-PHY */) {
  3780. /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
  3781. if (dev->phy.type != B43_PHYTYPE_N) {
  3782. have_2ghz_phy = 1;
  3783. have_5ghz_phy = 0;
  3784. }
  3785. }
  3786. dev->phy.gmode = have_2ghz_phy;
  3787. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3788. b43_wireless_core_reset(dev, tmp);
  3789. err = b43_validate_chipaccess(dev);
  3790. if (err)
  3791. goto err_powerdown;
  3792. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  3793. if (err)
  3794. goto err_powerdown;
  3795. /* Now set some default "current_dev" */
  3796. if (!wl->current_dev)
  3797. wl->current_dev = dev;
  3798. INIT_WORK(&dev->restart_work, b43_chip_reset);
  3799. b43_radio_turn_off(dev, 1);
  3800. b43_switch_analog(dev, 0);
  3801. ssb_device_disable(dev->dev, 0);
  3802. ssb_bus_may_powerdown(bus);
  3803. out:
  3804. return err;
  3805. err_powerdown:
  3806. ssb_bus_may_powerdown(bus);
  3807. return err;
  3808. }
  3809. static void b43_one_core_detach(struct ssb_device *dev)
  3810. {
  3811. struct b43_wldev *wldev;
  3812. struct b43_wl *wl;
  3813. wldev = ssb_get_drvdata(dev);
  3814. wl = wldev->wl;
  3815. cancel_work_sync(&wldev->restart_work);
  3816. b43_debugfs_remove_device(wldev);
  3817. b43_wireless_core_detach(wldev);
  3818. list_del(&wldev->list);
  3819. wl->nr_devs--;
  3820. ssb_set_drvdata(dev, NULL);
  3821. kfree(wldev);
  3822. }
  3823. static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
  3824. {
  3825. struct b43_wldev *wldev;
  3826. struct pci_dev *pdev;
  3827. int err = -ENOMEM;
  3828. if (!list_empty(&wl->devlist)) {
  3829. /* We are not the first core on this chip. */
  3830. pdev = dev->bus->host_pci;
  3831. /* Only special chips support more than one wireless
  3832. * core, although some of the other chips have more than
  3833. * one wireless core as well. Check for this and
  3834. * bail out early.
  3835. */
  3836. if (!pdev ||
  3837. ((pdev->device != 0x4321) &&
  3838. (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
  3839. b43dbg(wl, "Ignoring unconnected 802.11 core\n");
  3840. return -ENODEV;
  3841. }
  3842. }
  3843. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  3844. if (!wldev)
  3845. goto out;
  3846. wldev->dev = dev;
  3847. wldev->wl = wl;
  3848. b43_set_status(wldev, B43_STAT_UNINIT);
  3849. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  3850. tasklet_init(&wldev->isr_tasklet,
  3851. (void (*)(unsigned long))b43_interrupt_tasklet,
  3852. (unsigned long)wldev);
  3853. INIT_LIST_HEAD(&wldev->list);
  3854. err = b43_wireless_core_attach(wldev);
  3855. if (err)
  3856. goto err_kfree_wldev;
  3857. list_add(&wldev->list, &wl->devlist);
  3858. wl->nr_devs++;
  3859. ssb_set_drvdata(dev, wldev);
  3860. b43_debugfs_add_device(wldev);
  3861. out:
  3862. return err;
  3863. err_kfree_wldev:
  3864. kfree(wldev);
  3865. return err;
  3866. }
  3867. #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
  3868. (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
  3869. (pdev->device == _device) && \
  3870. (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
  3871. (pdev->subsystem_device == _subdevice) )
  3872. static void b43_sprom_fixup(struct ssb_bus *bus)
  3873. {
  3874. struct pci_dev *pdev;
  3875. /* boardflags workarounds */
  3876. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  3877. bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
  3878. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  3879. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  3880. bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
  3881. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  3882. if (bus->bustype == SSB_BUSTYPE_PCI) {
  3883. pdev = bus->host_pci;
  3884. if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
  3885. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
  3886. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013))
  3887. bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
  3888. }
  3889. }
  3890. static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
  3891. {
  3892. struct ieee80211_hw *hw = wl->hw;
  3893. ssb_set_devtypedata(dev, NULL);
  3894. ieee80211_free_hw(hw);
  3895. }
  3896. static int b43_wireless_init(struct ssb_device *dev)
  3897. {
  3898. struct ssb_sprom *sprom = &dev->bus->sprom;
  3899. struct ieee80211_hw *hw;
  3900. struct b43_wl *wl;
  3901. int err = -ENOMEM;
  3902. b43_sprom_fixup(dev->bus);
  3903. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  3904. if (!hw) {
  3905. b43err(NULL, "Could not allocate ieee80211 device\n");
  3906. goto out;
  3907. }
  3908. /* fill hw info */
  3909. hw->flags = IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
  3910. IEEE80211_HW_RX_INCLUDES_FCS;
  3911. hw->max_signal = 100;
  3912. hw->max_rssi = -110;
  3913. hw->max_noise = -110;
  3914. hw->queues = b43_modparam_qos ? 4 : 1;
  3915. SET_IEEE80211_DEV(hw, dev->dev);
  3916. if (is_valid_ether_addr(sprom->et1mac))
  3917. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  3918. else
  3919. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  3920. /* Get and initialize struct b43_wl */
  3921. wl = hw_to_b43_wl(hw);
  3922. memset(wl, 0, sizeof(*wl));
  3923. wl->hw = hw;
  3924. spin_lock_init(&wl->irq_lock);
  3925. rwlock_init(&wl->tx_lock);
  3926. spin_lock_init(&wl->leds_lock);
  3927. spin_lock_init(&wl->shm_lock);
  3928. mutex_init(&wl->mutex);
  3929. INIT_LIST_HEAD(&wl->devlist);
  3930. INIT_WORK(&wl->qos_update_work, b43_qos_update_work);
  3931. INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
  3932. ssb_set_devtypedata(dev, wl);
  3933. b43info(wl, "Broadcom %04X WLAN found\n", dev->bus->chip_id);
  3934. err = 0;
  3935. out:
  3936. return err;
  3937. }
  3938. static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
  3939. {
  3940. struct b43_wl *wl;
  3941. int err;
  3942. int first = 0;
  3943. wl = ssb_get_devtypedata(dev);
  3944. if (!wl) {
  3945. /* Probing the first core. Must setup common struct b43_wl */
  3946. first = 1;
  3947. err = b43_wireless_init(dev);
  3948. if (err)
  3949. goto out;
  3950. wl = ssb_get_devtypedata(dev);
  3951. B43_WARN_ON(!wl);
  3952. }
  3953. err = b43_one_core_attach(dev, wl);
  3954. if (err)
  3955. goto err_wireless_exit;
  3956. if (first) {
  3957. err = ieee80211_register_hw(wl->hw);
  3958. if (err)
  3959. goto err_one_core_detach;
  3960. }
  3961. out:
  3962. return err;
  3963. err_one_core_detach:
  3964. b43_one_core_detach(dev);
  3965. err_wireless_exit:
  3966. if (first)
  3967. b43_wireless_exit(dev, wl);
  3968. return err;
  3969. }
  3970. static void b43_remove(struct ssb_device *dev)
  3971. {
  3972. struct b43_wl *wl = ssb_get_devtypedata(dev);
  3973. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  3974. B43_WARN_ON(!wl);
  3975. if (wl->current_dev == wldev)
  3976. ieee80211_unregister_hw(wl->hw);
  3977. b43_one_core_detach(dev);
  3978. if (list_empty(&wl->devlist)) {
  3979. /* Last core on the chip unregistered.
  3980. * We can destroy common struct b43_wl.
  3981. */
  3982. b43_wireless_exit(dev, wl);
  3983. }
  3984. }
  3985. /* Perform a hardware reset. This can be called from any context. */
  3986. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  3987. {
  3988. /* Must avoid requeueing, if we are in shutdown. */
  3989. if (b43_status(dev) < B43_STAT_INITIALIZED)
  3990. return;
  3991. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  3992. queue_work(dev->wl->hw->workqueue, &dev->restart_work);
  3993. }
  3994. #ifdef CONFIG_PM
  3995. static int b43_suspend(struct ssb_device *dev, pm_message_t state)
  3996. {
  3997. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  3998. struct b43_wl *wl = wldev->wl;
  3999. b43dbg(wl, "Suspending...\n");
  4000. mutex_lock(&wl->mutex);
  4001. wldev->suspend_in_progress = true;
  4002. wldev->suspend_init_status = b43_status(wldev);
  4003. if (wldev->suspend_init_status >= B43_STAT_STARTED)
  4004. b43_wireless_core_stop(wldev);
  4005. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED)
  4006. b43_wireless_core_exit(wldev);
  4007. mutex_unlock(&wl->mutex);
  4008. b43dbg(wl, "Device suspended.\n");
  4009. return 0;
  4010. }
  4011. static int b43_resume(struct ssb_device *dev)
  4012. {
  4013. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  4014. struct b43_wl *wl = wldev->wl;
  4015. int err = 0;
  4016. b43dbg(wl, "Resuming...\n");
  4017. mutex_lock(&wl->mutex);
  4018. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED) {
  4019. err = b43_wireless_core_init(wldev);
  4020. if (err) {
  4021. b43err(wl, "Resume failed at core init\n");
  4022. goto out;
  4023. }
  4024. }
  4025. if (wldev->suspend_init_status >= B43_STAT_STARTED) {
  4026. err = b43_wireless_core_start(wldev);
  4027. if (err) {
  4028. b43_leds_exit(wldev);
  4029. b43_rng_exit(wldev->wl);
  4030. b43_wireless_core_exit(wldev);
  4031. b43err(wl, "Resume failed at core start\n");
  4032. goto out;
  4033. }
  4034. }
  4035. b43dbg(wl, "Device resumed.\n");
  4036. out:
  4037. wldev->suspend_in_progress = false;
  4038. mutex_unlock(&wl->mutex);
  4039. return err;
  4040. }
  4041. #else /* CONFIG_PM */
  4042. # define b43_suspend NULL
  4043. # define b43_resume NULL
  4044. #endif /* CONFIG_PM */
  4045. static struct ssb_driver b43_ssb_driver = {
  4046. .name = KBUILD_MODNAME,
  4047. .id_table = b43_ssb_tbl,
  4048. .probe = b43_probe,
  4049. .remove = b43_remove,
  4050. .suspend = b43_suspend,
  4051. .resume = b43_resume,
  4052. };
  4053. static void b43_print_driverinfo(void)
  4054. {
  4055. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  4056. *feat_leds = "", *feat_rfkill = "";
  4057. #ifdef CONFIG_B43_PCI_AUTOSELECT
  4058. feat_pci = "P";
  4059. #endif
  4060. #ifdef CONFIG_B43_PCMCIA
  4061. feat_pcmcia = "M";
  4062. #endif
  4063. #ifdef CONFIG_B43_NPHY
  4064. feat_nphy = "N";
  4065. #endif
  4066. #ifdef CONFIG_B43_LEDS
  4067. feat_leds = "L";
  4068. #endif
  4069. #ifdef CONFIG_B43_RFKILL
  4070. feat_rfkill = "R";
  4071. #endif
  4072. printk(KERN_INFO "Broadcom 43xx driver loaded "
  4073. "[ Features: %s%s%s%s%s, Firmware-ID: "
  4074. B43_SUPPORTED_FIRMWARE_ID " ]\n",
  4075. feat_pci, feat_pcmcia, feat_nphy,
  4076. feat_leds, feat_rfkill);
  4077. }
  4078. static int __init b43_init(void)
  4079. {
  4080. int err;
  4081. b43_debugfs_init();
  4082. err = b43_pcmcia_init();
  4083. if (err)
  4084. goto err_dfs_exit;
  4085. err = ssb_driver_register(&b43_ssb_driver);
  4086. if (err)
  4087. goto err_pcmcia_exit;
  4088. b43_print_driverinfo();
  4089. return err;
  4090. err_pcmcia_exit:
  4091. b43_pcmcia_exit();
  4092. err_dfs_exit:
  4093. b43_debugfs_exit();
  4094. return err;
  4095. }
  4096. static void __exit b43_exit(void)
  4097. {
  4098. ssb_driver_unregister(&b43_ssb_driver);
  4099. b43_pcmcia_exit();
  4100. b43_debugfs_exit();
  4101. }
  4102. module_init(b43_init)
  4103. module_exit(b43_exit)