3c359.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818
  1. /*
  2. * 3c359.c (c) 2000 Mike Phillips (mikep@linuxtr.net) All Rights Reserved
  3. *
  4. * Linux driver for 3Com 3c359 Tokenlink Velocity XL PCI NIC
  5. *
  6. * Base Driver Olympic:
  7. * Written 1999 Peter De Schrijver & Mike Phillips
  8. *
  9. * This software may be used and distributed according to the terms
  10. * of the GNU General Public License, incorporated herein by reference.
  11. *
  12. * 7/17/00 - Clean up, version number 0.9.0. Ready to release to the world.
  13. *
  14. * 2/16/01 - Port up to kernel 2.4.2 ready for submission into the kernel.
  15. * 3/05/01 - Last clean up stuff before submission.
  16. * 2/15/01 - Finally, update to new pci api.
  17. *
  18. * To Do:
  19. */
  20. /*
  21. * Technical Card Details
  22. *
  23. * All access to data is done with 16/8 bit transfers. The transfer
  24. * method really sucks. You can only read or write one location at a time.
  25. *
  26. * Also, the microcode for the card must be uploaded if the card does not have
  27. * the flashrom on board. This is a 28K bloat in the driver when compiled
  28. * as a module.
  29. *
  30. * Rx is very simple, status into a ring of descriptors, dma data transfer,
  31. * interrupts to tell us when a packet is received.
  32. *
  33. * Tx is a little more interesting. Similar scenario, descriptor and dma data
  34. * transfers, but we don't have to interrupt the card to tell it another packet
  35. * is ready for transmission, we are just doing simple memory writes, not io or mmio
  36. * writes. The card can be set up to simply poll on the next
  37. * descriptor pointer and when this value is non-zero will automatically download
  38. * the next packet. The card then interrupts us when the packet is done.
  39. *
  40. */
  41. #define XL_DEBUG 0
  42. #include <linux/jiffies.h>
  43. #include <linux/module.h>
  44. #include <linux/kernel.h>
  45. #include <linux/errno.h>
  46. #include <linux/timer.h>
  47. #include <linux/in.h>
  48. #include <linux/ioport.h>
  49. #include <linux/string.h>
  50. #include <linux/proc_fs.h>
  51. #include <linux/ptrace.h>
  52. #include <linux/skbuff.h>
  53. #include <linux/interrupt.h>
  54. #include <linux/delay.h>
  55. #include <linux/netdevice.h>
  56. #include <linux/trdevice.h>
  57. #include <linux/stddef.h>
  58. #include <linux/init.h>
  59. #include <linux/pci.h>
  60. #include <linux/spinlock.h>
  61. #include <linux/bitops.h>
  62. #include <net/checksum.h>
  63. #include <asm/io.h>
  64. #include <asm/system.h>
  65. #include "3c359.h"
  66. static char version[] __devinitdata =
  67. "3c359.c v1.2.0 2/17/01 - Mike Phillips (mikep@linuxtr.net)" ;
  68. MODULE_AUTHOR("Mike Phillips <mikep@linuxtr.net>") ;
  69. MODULE_DESCRIPTION("3Com 3C359 Velocity XL Token Ring Adapter Driver \n") ;
  70. /* Module paramters */
  71. /* Ring Speed 0,4,16
  72. * 0 = Autosense
  73. * 4,16 = Selected speed only, no autosense
  74. * This allows the card to be the first on the ring
  75. * and become the active monitor.
  76. *
  77. * WARNING: Some hubs will allow you to insert
  78. * at the wrong speed.
  79. *
  80. * The adapter will _not_ fail to open if there are no
  81. * active monitors on the ring, it will simply open up in
  82. * its last known ringspeed if no ringspeed is specified.
  83. */
  84. static int ringspeed[XL_MAX_ADAPTERS] = {0,} ;
  85. module_param_array(ringspeed, int, NULL, 0);
  86. MODULE_PARM_DESC(ringspeed,"3c359: Ringspeed selection - 4,16 or 0") ;
  87. /* Packet buffer size */
  88. static int pkt_buf_sz[XL_MAX_ADAPTERS] = {0,} ;
  89. module_param_array(pkt_buf_sz, int, NULL, 0) ;
  90. MODULE_PARM_DESC(pkt_buf_sz,"3c359: Initial buffer size") ;
  91. /* Message Level */
  92. static int message_level[XL_MAX_ADAPTERS] = {0,} ;
  93. module_param_array(message_level, int, NULL, 0) ;
  94. MODULE_PARM_DESC(message_level, "3c359: Level of reported messages \n") ;
  95. /*
  96. * This is a real nasty way of doing this, but otherwise you
  97. * will be stuck with 1555 lines of hex #'s in the code.
  98. */
  99. #include "3c359_microcode.h"
  100. static struct pci_device_id xl_pci_tbl[] =
  101. {
  102. {PCI_VENDOR_ID_3COM,PCI_DEVICE_ID_3COM_3C359, PCI_ANY_ID, PCI_ANY_ID, },
  103. { } /* terminate list */
  104. };
  105. MODULE_DEVICE_TABLE(pci,xl_pci_tbl) ;
  106. static int xl_init(struct net_device *dev);
  107. static int xl_open(struct net_device *dev);
  108. static int xl_open_hw(struct net_device *dev) ;
  109. static int xl_hw_reset(struct net_device *dev);
  110. static int xl_xmit(struct sk_buff *skb, struct net_device *dev);
  111. static void xl_dn_comp(struct net_device *dev);
  112. static int xl_close(struct net_device *dev);
  113. static void xl_set_rx_mode(struct net_device *dev);
  114. static irqreturn_t xl_interrupt(int irq, void *dev_id);
  115. static struct net_device_stats * xl_get_stats(struct net_device *dev);
  116. static int xl_set_mac_address(struct net_device *dev, void *addr) ;
  117. static void xl_arb_cmd(struct net_device *dev);
  118. static void xl_asb_cmd(struct net_device *dev) ;
  119. static void xl_srb_cmd(struct net_device *dev, int srb_cmd) ;
  120. static void xl_wait_misr_flags(struct net_device *dev) ;
  121. static int xl_change_mtu(struct net_device *dev, int mtu);
  122. static void xl_srb_bh(struct net_device *dev) ;
  123. static void xl_asb_bh(struct net_device *dev) ;
  124. static void xl_reset(struct net_device *dev) ;
  125. static void xl_freemem(struct net_device *dev) ;
  126. /* EEProm Access Functions */
  127. static u16 xl_ee_read(struct net_device *dev, int ee_addr) ;
  128. static void xl_ee_write(struct net_device *dev, int ee_addr, u16 ee_value) ;
  129. /* Debugging functions */
  130. #if XL_DEBUG
  131. static void print_tx_state(struct net_device *dev) ;
  132. static void print_rx_state(struct net_device *dev) ;
  133. static void print_tx_state(struct net_device *dev)
  134. {
  135. struct xl_private *xl_priv = netdev_priv(dev);
  136. struct xl_tx_desc *txd ;
  137. u8 __iomem *xl_mmio = xl_priv->xl_mmio ;
  138. int i ;
  139. printk("tx_ring_head: %d, tx_ring_tail: %d, free_ent: %d \n",xl_priv->tx_ring_head,
  140. xl_priv->tx_ring_tail, xl_priv->free_ring_entries) ;
  141. printk("Ring , Address , FSH , DnNextPtr, Buffer, Buffer_Len \n");
  142. for (i = 0; i < 16; i++) {
  143. txd = &(xl_priv->xl_tx_ring[i]) ;
  144. printk("%d, %08lx, %08x, %08x, %08x, %08x \n", i, virt_to_bus(txd),
  145. txd->framestartheader, txd->dnnextptr, txd->buffer, txd->buffer_length ) ;
  146. }
  147. printk("DNLISTPTR = %04x \n", readl(xl_mmio + MMIO_DNLISTPTR) );
  148. printk("DmaCtl = %04x \n", readl(xl_mmio + MMIO_DMA_CTRL) );
  149. printk("Queue status = %0x \n",netif_running(dev) ) ;
  150. }
  151. static void print_rx_state(struct net_device *dev)
  152. {
  153. struct xl_private *xl_priv = netdev_priv(dev);
  154. struct xl_rx_desc *rxd ;
  155. u8 __iomem *xl_mmio = xl_priv->xl_mmio ;
  156. int i ;
  157. printk("rx_ring_tail: %d \n", xl_priv->rx_ring_tail) ;
  158. printk("Ring , Address , FrameState , UPNextPtr, FragAddr, Frag_Len \n");
  159. for (i = 0; i < 16; i++) {
  160. /* rxd = (struct xl_rx_desc *)xl_priv->rx_ring_dma_addr + (i * sizeof(struct xl_rx_desc)) ; */
  161. rxd = &(xl_priv->xl_rx_ring[i]) ;
  162. printk("%d, %08lx, %08x, %08x, %08x, %08x \n", i, virt_to_bus(rxd),
  163. rxd->framestatus, rxd->upnextptr, rxd->upfragaddr, rxd->upfraglen ) ;
  164. }
  165. printk("UPLISTPTR = %04x \n", readl(xl_mmio + MMIO_UPLISTPTR) );
  166. printk("DmaCtl = %04x \n", readl(xl_mmio + MMIO_DMA_CTRL) );
  167. printk("Queue status = %0x \n",netif_running(dev) ) ;
  168. }
  169. #endif
  170. /*
  171. * Read values from the on-board EEProm. This looks very strange
  172. * but you have to wait for the EEProm to get/set the value before
  173. * passing/getting the next value from the nic. As with all requests
  174. * on this nic it has to be done in two stages, a) tell the nic which
  175. * memory address you want to access and b) pass/get the value from the nic.
  176. * With the EEProm, you have to wait before and inbetween access a) and b).
  177. * As this is only read at initialization time and the wait period is very
  178. * small we shouldn't have to worry about scheduling issues.
  179. */
  180. static u16 xl_ee_read(struct net_device *dev, int ee_addr)
  181. {
  182. struct xl_private *xl_priv = netdev_priv(dev);
  183. u8 __iomem *xl_mmio = xl_priv->xl_mmio ;
  184. /* Wait for EEProm to not be busy */
  185. writel(IO_WORD_READ | EECONTROL, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  186. while ( readw(xl_mmio + MMIO_MACDATA) & EEBUSY ) ;
  187. /* Tell EEProm what we want to do and where */
  188. writel(IO_WORD_WRITE | EECONTROL, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  189. writew(EEREAD + ee_addr, xl_mmio + MMIO_MACDATA) ;
  190. /* Wait for EEProm to not be busy */
  191. writel(IO_WORD_READ | EECONTROL, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  192. while ( readw(xl_mmio + MMIO_MACDATA) & EEBUSY ) ;
  193. /* Tell EEProm what we want to do and where */
  194. writel(IO_WORD_WRITE | EECONTROL , xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  195. writew(EEREAD + ee_addr, xl_mmio + MMIO_MACDATA) ;
  196. /* Finally read the value from the EEProm */
  197. writel(IO_WORD_READ | EEDATA , xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  198. return readw(xl_mmio + MMIO_MACDATA) ;
  199. }
  200. /*
  201. * Write values to the onboard eeprom. As with eeprom read you need to
  202. * set which location to write, wait, value to write, wait, with the
  203. * added twist of having to enable eeprom writes as well.
  204. */
  205. static void xl_ee_write(struct net_device *dev, int ee_addr, u16 ee_value)
  206. {
  207. struct xl_private *xl_priv = netdev_priv(dev);
  208. u8 __iomem *xl_mmio = xl_priv->xl_mmio ;
  209. /* Wait for EEProm to not be busy */
  210. writel(IO_WORD_READ | EECONTROL, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  211. while ( readw(xl_mmio + MMIO_MACDATA) & EEBUSY ) ;
  212. /* Enable write/erase */
  213. writel(IO_WORD_WRITE | EECONTROL, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  214. writew(EE_ENABLE_WRITE, xl_mmio + MMIO_MACDATA) ;
  215. /* Wait for EEProm to not be busy */
  216. writel(IO_WORD_READ | EECONTROL, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  217. while ( readw(xl_mmio + MMIO_MACDATA) & EEBUSY ) ;
  218. /* Put the value we want to write into EEDATA */
  219. writel(IO_WORD_WRITE | EEDATA, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  220. writew(ee_value, xl_mmio + MMIO_MACDATA) ;
  221. /* Tell EEProm to write eevalue into ee_addr */
  222. writel(IO_WORD_WRITE | EECONTROL, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  223. writew(EEWRITE + ee_addr, xl_mmio + MMIO_MACDATA) ;
  224. /* Wait for EEProm to not be busy, to ensure write gets done */
  225. writel(IO_WORD_READ | EECONTROL, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  226. while ( readw(xl_mmio + MMIO_MACDATA) & EEBUSY ) ;
  227. return ;
  228. }
  229. static int __devinit xl_probe(struct pci_dev *pdev,
  230. const struct pci_device_id *ent)
  231. {
  232. struct net_device *dev ;
  233. struct xl_private *xl_priv ;
  234. static int card_no = -1 ;
  235. int i ;
  236. card_no++ ;
  237. if (pci_enable_device(pdev)) {
  238. return -ENODEV ;
  239. }
  240. pci_set_master(pdev);
  241. if ((i = pci_request_regions(pdev,"3c359"))) {
  242. return i ;
  243. } ;
  244. /*
  245. * Allowing init_trdev to allocate the dev->priv structure will align xl_private
  246. * on a 32 bytes boundary which we need for the rx/tx descriptors
  247. */
  248. dev = alloc_trdev(sizeof(struct xl_private)) ;
  249. if (!dev) {
  250. pci_release_regions(pdev) ;
  251. return -ENOMEM ;
  252. }
  253. xl_priv = netdev_priv(dev);
  254. #if XL_DEBUG
  255. printk("pci_device: %p, dev:%p, dev->priv: %p, ba[0]: %10x, ba[1]:%10x\n",
  256. pdev, dev, netdev_priv(dev), (unsigned int)pdev->resource[0].start, (unsigned int)pdev->resource[1].start);
  257. #endif
  258. dev->irq=pdev->irq;
  259. dev->base_addr=pci_resource_start(pdev,0) ;
  260. xl_priv->xl_card_name = pci_name(pdev);
  261. xl_priv->xl_mmio=ioremap(pci_resource_start(pdev,1), XL_IO_SPACE);
  262. xl_priv->pdev = pdev ;
  263. if ((pkt_buf_sz[card_no] < 100) || (pkt_buf_sz[card_no] > 18000) )
  264. xl_priv->pkt_buf_sz = PKT_BUF_SZ ;
  265. else
  266. xl_priv->pkt_buf_sz = pkt_buf_sz[card_no] ;
  267. dev->mtu = xl_priv->pkt_buf_sz - TR_HLEN ;
  268. xl_priv->xl_ring_speed = ringspeed[card_no] ;
  269. xl_priv->xl_message_level = message_level[card_no] ;
  270. xl_priv->xl_functional_addr[0] = xl_priv->xl_functional_addr[1] = xl_priv->xl_functional_addr[2] = xl_priv->xl_functional_addr[3] = 0 ;
  271. xl_priv->xl_copy_all_options = 0 ;
  272. if((i = xl_init(dev))) {
  273. iounmap(xl_priv->xl_mmio) ;
  274. free_netdev(dev) ;
  275. pci_release_regions(pdev) ;
  276. return i ;
  277. }
  278. dev->open=&xl_open;
  279. dev->hard_start_xmit=&xl_xmit;
  280. dev->change_mtu=&xl_change_mtu;
  281. dev->stop=&xl_close;
  282. dev->do_ioctl=NULL;
  283. dev->set_multicast_list=&xl_set_rx_mode;
  284. dev->get_stats=&xl_get_stats ;
  285. dev->set_mac_address=&xl_set_mac_address ;
  286. SET_NETDEV_DEV(dev, &pdev->dev);
  287. pci_set_drvdata(pdev,dev) ;
  288. if ((i = register_netdev(dev))) {
  289. printk(KERN_ERR "3C359, register netdev failed\n") ;
  290. pci_set_drvdata(pdev,NULL) ;
  291. iounmap(xl_priv->xl_mmio) ;
  292. free_netdev(dev) ;
  293. pci_release_regions(pdev) ;
  294. return i ;
  295. }
  296. printk(KERN_INFO "3C359: %s registered as: %s\n",xl_priv->xl_card_name,dev->name) ;
  297. return 0;
  298. }
  299. static int __devinit xl_init(struct net_device *dev)
  300. {
  301. struct xl_private *xl_priv = netdev_priv(dev);
  302. printk(KERN_INFO "%s \n", version);
  303. printk(KERN_INFO "%s: I/O at %hx, MMIO at %p, using irq %d\n",
  304. xl_priv->xl_card_name, (unsigned int)dev->base_addr ,xl_priv->xl_mmio, dev->irq);
  305. spin_lock_init(&xl_priv->xl_lock) ;
  306. return xl_hw_reset(dev) ;
  307. }
  308. /*
  309. * Hardware reset. This needs to be a separate entity as we need to reset the card
  310. * when we change the EEProm settings.
  311. */
  312. static int xl_hw_reset(struct net_device *dev)
  313. {
  314. struct xl_private *xl_priv = netdev_priv(dev);
  315. u8 __iomem *xl_mmio = xl_priv->xl_mmio ;
  316. unsigned long t ;
  317. u16 i ;
  318. u16 result_16 ;
  319. u8 result_8 ;
  320. u16 start ;
  321. int j ;
  322. /*
  323. * Reset the card. If the card has got the microcode on board, we have
  324. * missed the initialization interrupt, so we must always do this.
  325. */
  326. writew( GLOBAL_RESET, xl_mmio + MMIO_COMMAND ) ;
  327. /*
  328. * Must wait for cmdInProgress bit (12) to clear before continuing with
  329. * card configuration.
  330. */
  331. t=jiffies;
  332. while (readw(xl_mmio + MMIO_INTSTATUS) & INTSTAT_CMD_IN_PROGRESS) {
  333. schedule();
  334. if (time_after(jiffies, t + 40 * HZ)) {
  335. printk(KERN_ERR "%s: 3COM 3C359 Velocity XL card not responding to global reset.\n", dev->name);
  336. return -ENODEV;
  337. }
  338. }
  339. /*
  340. * Enable pmbar by setting bit in CPAttention
  341. */
  342. writel( (IO_BYTE_READ | CPATTENTION), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  343. result_8 = readb(xl_mmio + MMIO_MACDATA) ;
  344. result_8 = result_8 | CPA_PMBARVIS ;
  345. writel( (IO_BYTE_WRITE | CPATTENTION), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  346. writeb(result_8, xl_mmio + MMIO_MACDATA) ;
  347. /*
  348. * Read cpHold bit in pmbar, if cleared we have got Flashrom on board.
  349. * If not, we need to upload the microcode to the card
  350. */
  351. writel( (IO_WORD_READ | PMBAR),xl_mmio + MMIO_MAC_ACCESS_CMD);
  352. #if XL_DEBUG
  353. printk(KERN_INFO "Read from PMBAR = %04x \n", readw(xl_mmio + MMIO_MACDATA)) ;
  354. #endif
  355. if ( readw( (xl_mmio + MMIO_MACDATA)) & PMB_CPHOLD ) {
  356. /* Set PmBar, privateMemoryBase bits (8:2) to 0 */
  357. writel( (IO_WORD_READ | PMBAR),xl_mmio + MMIO_MAC_ACCESS_CMD);
  358. result_16 = readw(xl_mmio + MMIO_MACDATA) ;
  359. result_16 = result_16 & ~((0x7F) << 2) ;
  360. writel( (IO_WORD_WRITE | PMBAR), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  361. writew(result_16,xl_mmio + MMIO_MACDATA) ;
  362. /* Set CPAttention, memWrEn bit */
  363. writel( (IO_BYTE_READ | CPATTENTION), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  364. result_8 = readb(xl_mmio + MMIO_MACDATA) ;
  365. result_8 = result_8 | CPA_MEMWREN ;
  366. writel( (IO_BYTE_WRITE | CPATTENTION), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  367. writeb(result_8, xl_mmio + MMIO_MACDATA) ;
  368. /*
  369. * Now to write the microcode into the shared ram
  370. * The microcode must finish at position 0xFFFF, so we must subtract
  371. * to get the start position for the code
  372. */
  373. start = (0xFFFF - (mc_size) + 1 ) ; /* Looks strange but ensures compiler only uses 16 bit unsigned int for this */
  374. printk(KERN_INFO "3C359: Uploading Microcode: ");
  375. for (i = start, j = 0; j < mc_size; i++, j++) {
  376. writel(MEM_BYTE_WRITE | 0XD0000 | i, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  377. writeb(microcode[j],xl_mmio + MMIO_MACDATA) ;
  378. if (j % 1024 == 0)
  379. printk(".");
  380. }
  381. printk("\n") ;
  382. for (i=0;i < 16; i++) {
  383. writel( (MEM_BYTE_WRITE | 0xDFFF0) + i, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  384. writeb(microcode[mc_size - 16 + i], xl_mmio + MMIO_MACDATA) ;
  385. }
  386. /*
  387. * Have to write the start address of the upload to FFF4, but
  388. * the address must be >> 4. You do not want to know how long
  389. * it took me to discover this.
  390. */
  391. writel(MEM_WORD_WRITE | 0xDFFF4, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  392. writew(start >> 4, xl_mmio + MMIO_MACDATA);
  393. /* Clear the CPAttention, memWrEn Bit */
  394. writel( (IO_BYTE_READ | CPATTENTION), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  395. result_8 = readb(xl_mmio + MMIO_MACDATA) ;
  396. result_8 = result_8 & ~CPA_MEMWREN ;
  397. writel( (IO_BYTE_WRITE | CPATTENTION), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  398. writeb(result_8, xl_mmio + MMIO_MACDATA) ;
  399. /* Clear the cpHold bit in pmbar */
  400. writel( (IO_WORD_READ | PMBAR),xl_mmio + MMIO_MAC_ACCESS_CMD);
  401. result_16 = readw(xl_mmio + MMIO_MACDATA) ;
  402. result_16 = result_16 & ~PMB_CPHOLD ;
  403. writel( (IO_WORD_WRITE | PMBAR), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  404. writew(result_16,xl_mmio + MMIO_MACDATA) ;
  405. } /* If microcode upload required */
  406. /*
  407. * The card should now go though a self test procedure and get itself ready
  408. * to be opened, we must wait for an srb response with the initialization
  409. * information.
  410. */
  411. #if XL_DEBUG
  412. printk(KERN_INFO "%s: Microcode uploaded, must wait for the self test to complete\n", dev->name);
  413. #endif
  414. writew(SETINDENABLE | 0xFFF, xl_mmio + MMIO_COMMAND) ;
  415. t=jiffies;
  416. while ( !(readw(xl_mmio + MMIO_INTSTATUS_AUTO) & INTSTAT_SRB) ) {
  417. schedule();
  418. if (time_after(jiffies, t + 15 * HZ)) {
  419. printk(KERN_ERR "3COM 3C359 Velocity XL card not responding.\n");
  420. return -ENODEV;
  421. }
  422. }
  423. /*
  424. * Write the RxBufArea with D000, RxEarlyThresh, TxStartThresh,
  425. * DnPriReqThresh, read the tech docs if you want to know what
  426. * values they need to be.
  427. */
  428. writel(MMIO_WORD_WRITE | RXBUFAREA, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  429. writew(0xD000, xl_mmio + MMIO_MACDATA) ;
  430. writel(MMIO_WORD_WRITE | RXEARLYTHRESH, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  431. writew(0X0020, xl_mmio + MMIO_MACDATA) ;
  432. writew( SETTXSTARTTHRESH | 0x40 , xl_mmio + MMIO_COMMAND) ;
  433. writeb(0x04, xl_mmio + MMIO_DNBURSTTHRESH) ;
  434. writeb(0x04, xl_mmio + DNPRIREQTHRESH) ;
  435. /*
  436. * Read WRBR to provide the location of the srb block, have to use byte reads not word reads.
  437. * Tech docs have this wrong !!!!
  438. */
  439. writel(MMIO_BYTE_READ | WRBR, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  440. xl_priv->srb = readb(xl_mmio + MMIO_MACDATA) << 8 ;
  441. writel( (MMIO_BYTE_READ | WRBR) + 1, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  442. xl_priv->srb = xl_priv->srb | readb(xl_mmio + MMIO_MACDATA) ;
  443. #if XL_DEBUG
  444. writel(IO_WORD_READ | SWITCHSETTINGS, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  445. if ( readw(xl_mmio + MMIO_MACDATA) & 2) {
  446. printk(KERN_INFO "Default ring speed 4 mbps \n") ;
  447. } else {
  448. printk(KERN_INFO "Default ring speed 16 mbps \n") ;
  449. }
  450. printk(KERN_INFO "%s: xl_priv->srb = %04x\n",xl_priv->xl_card_name, xl_priv->srb);
  451. #endif
  452. return 0;
  453. }
  454. static int xl_open(struct net_device *dev)
  455. {
  456. struct xl_private *xl_priv=netdev_priv(dev);
  457. u8 __iomem *xl_mmio = xl_priv->xl_mmio ;
  458. u8 i ;
  459. __le16 hwaddr[3] ; /* Should be u8[6] but we get word return values */
  460. int open_err ;
  461. u16 switchsettings, switchsettings_eeprom ;
  462. if(request_irq(dev->irq, &xl_interrupt, IRQF_SHARED , "3c359", dev)) {
  463. return -EAGAIN;
  464. }
  465. /*
  466. * Read the information from the EEPROM that we need.
  467. */
  468. hwaddr[0] = cpu_to_le16(xl_ee_read(dev,0x10));
  469. hwaddr[1] = cpu_to_le16(xl_ee_read(dev,0x11));
  470. hwaddr[2] = cpu_to_le16(xl_ee_read(dev,0x12));
  471. /* Ring speed */
  472. switchsettings_eeprom = xl_ee_read(dev,0x08) ;
  473. switchsettings = switchsettings_eeprom ;
  474. if (xl_priv->xl_ring_speed != 0) {
  475. if (xl_priv->xl_ring_speed == 4)
  476. switchsettings = switchsettings | 0x02 ;
  477. else
  478. switchsettings = switchsettings & ~0x02 ;
  479. }
  480. /* Only write EEProm if there has been a change */
  481. if (switchsettings != switchsettings_eeprom) {
  482. xl_ee_write(dev,0x08,switchsettings) ;
  483. /* Hardware reset after changing EEProm */
  484. xl_hw_reset(dev) ;
  485. }
  486. memcpy(dev->dev_addr,hwaddr,dev->addr_len) ;
  487. open_err = xl_open_hw(dev) ;
  488. /*
  489. * This really needs to be cleaned up with better error reporting.
  490. */
  491. if (open_err != 0) { /* Something went wrong with the open command */
  492. if (open_err & 0x07) { /* Wrong speed, retry at different speed */
  493. printk(KERN_WARNING "%s: Open Error, retrying at different ringspeed \n", dev->name) ;
  494. switchsettings = switchsettings ^ 2 ;
  495. xl_ee_write(dev,0x08,switchsettings) ;
  496. xl_hw_reset(dev) ;
  497. open_err = xl_open_hw(dev) ;
  498. if (open_err != 0) {
  499. printk(KERN_WARNING "%s: Open error returned a second time, we're bombing out now\n", dev->name);
  500. free_irq(dev->irq,dev) ;
  501. return -ENODEV ;
  502. }
  503. } else {
  504. printk(KERN_WARNING "%s: Open Error = %04x\n", dev->name, open_err) ;
  505. free_irq(dev->irq,dev) ;
  506. return -ENODEV ;
  507. }
  508. }
  509. /*
  510. * Now to set up the Rx and Tx buffer structures
  511. */
  512. /* These MUST be on 8 byte boundaries */
  513. xl_priv->xl_tx_ring = kzalloc((sizeof(struct xl_tx_desc) * XL_TX_RING_SIZE) + 7, GFP_DMA | GFP_KERNEL);
  514. if (xl_priv->xl_tx_ring == NULL) {
  515. printk(KERN_WARNING "%s: Not enough memory to allocate rx buffers.\n",
  516. dev->name);
  517. free_irq(dev->irq,dev);
  518. return -ENOMEM;
  519. }
  520. xl_priv->xl_rx_ring = kzalloc((sizeof(struct xl_rx_desc) * XL_RX_RING_SIZE) +7, GFP_DMA | GFP_KERNEL);
  521. if (xl_priv->xl_tx_ring == NULL) {
  522. printk(KERN_WARNING "%s: Not enough memory to allocate rx buffers.\n",
  523. dev->name);
  524. free_irq(dev->irq,dev);
  525. kfree(xl_priv->xl_tx_ring);
  526. return -ENOMEM;
  527. }
  528. /* Setup Rx Ring */
  529. for (i=0 ; i < XL_RX_RING_SIZE ; i++) {
  530. struct sk_buff *skb ;
  531. skb = dev_alloc_skb(xl_priv->pkt_buf_sz) ;
  532. if (skb==NULL)
  533. break ;
  534. skb->dev = dev ;
  535. xl_priv->xl_rx_ring[i].upfragaddr = cpu_to_le32(pci_map_single(xl_priv->pdev, skb->data,xl_priv->pkt_buf_sz, PCI_DMA_FROMDEVICE));
  536. xl_priv->xl_rx_ring[i].upfraglen = cpu_to_le32(xl_priv->pkt_buf_sz) | RXUPLASTFRAG;
  537. xl_priv->rx_ring_skb[i] = skb ;
  538. }
  539. if (i==0) {
  540. printk(KERN_WARNING "%s: Not enough memory to allocate rx buffers. Adapter disabled \n",dev->name) ;
  541. free_irq(dev->irq,dev) ;
  542. return -EIO ;
  543. }
  544. xl_priv->rx_ring_no = i ;
  545. xl_priv->rx_ring_tail = 0 ;
  546. xl_priv->rx_ring_dma_addr = pci_map_single(xl_priv->pdev,xl_priv->xl_rx_ring, sizeof(struct xl_rx_desc) * XL_RX_RING_SIZE, PCI_DMA_TODEVICE) ;
  547. for (i=0;i<(xl_priv->rx_ring_no-1);i++) {
  548. xl_priv->xl_rx_ring[i].upnextptr = cpu_to_le32(xl_priv->rx_ring_dma_addr + (sizeof (struct xl_rx_desc) * (i+1)));
  549. }
  550. xl_priv->xl_rx_ring[i].upnextptr = 0 ;
  551. writel(xl_priv->rx_ring_dma_addr, xl_mmio + MMIO_UPLISTPTR) ;
  552. /* Setup Tx Ring */
  553. xl_priv->tx_ring_dma_addr = pci_map_single(xl_priv->pdev,xl_priv->xl_tx_ring, sizeof(struct xl_tx_desc) * XL_TX_RING_SIZE,PCI_DMA_TODEVICE) ;
  554. xl_priv->tx_ring_head = 1 ;
  555. xl_priv->tx_ring_tail = 255 ; /* Special marker for first packet */
  556. xl_priv->free_ring_entries = XL_TX_RING_SIZE ;
  557. /*
  558. * Setup the first dummy DPD entry for polling to start working.
  559. */
  560. xl_priv->xl_tx_ring[0].framestartheader = TXDPDEMPTY;
  561. xl_priv->xl_tx_ring[0].buffer = 0 ;
  562. xl_priv->xl_tx_ring[0].buffer_length = 0 ;
  563. xl_priv->xl_tx_ring[0].dnnextptr = 0 ;
  564. writel(xl_priv->tx_ring_dma_addr, xl_mmio + MMIO_DNLISTPTR) ;
  565. writel(DNUNSTALL, xl_mmio + MMIO_COMMAND) ;
  566. writel(UPUNSTALL, xl_mmio + MMIO_COMMAND) ;
  567. writel(DNENABLE, xl_mmio + MMIO_COMMAND) ;
  568. writeb(0x40, xl_mmio + MMIO_DNPOLL) ;
  569. /*
  570. * Enable interrupts on the card
  571. */
  572. writel(SETINTENABLE | INT_MASK, xl_mmio + MMIO_COMMAND) ;
  573. writel(SETINDENABLE | INT_MASK, xl_mmio + MMIO_COMMAND) ;
  574. netif_start_queue(dev) ;
  575. return 0;
  576. }
  577. static int xl_open_hw(struct net_device *dev)
  578. {
  579. struct xl_private *xl_priv=netdev_priv(dev);
  580. u8 __iomem *xl_mmio = xl_priv->xl_mmio ;
  581. u16 vsoff ;
  582. char ver_str[33];
  583. int open_err ;
  584. int i ;
  585. unsigned long t ;
  586. /*
  587. * Okay, let's build up the Open.NIC srb command
  588. *
  589. */
  590. writel( (MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  591. writeb(OPEN_NIC, xl_mmio + MMIO_MACDATA) ;
  592. /*
  593. * Use this as a test byte, if it comes back with the same value, the command didn't work
  594. */
  595. writel( (MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb)+ 2, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  596. writeb(0xff,xl_mmio + MMIO_MACDATA) ;
  597. /* Open options */
  598. writel( (MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb) + 8, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  599. writeb(0x00, xl_mmio + MMIO_MACDATA) ;
  600. writel( (MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb) + 9, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  601. writeb(0x00, xl_mmio + MMIO_MACDATA) ;
  602. /*
  603. * Node address, be careful here, the docs say you can just put zeros here and it will use
  604. * the hardware address, it doesn't, you must include the node address in the open command.
  605. */
  606. if (xl_priv->xl_laa[0]) { /* If using a LAA address */
  607. for (i=10;i<16;i++) {
  608. writel( (MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb) + i, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  609. writeb(xl_priv->xl_laa[i-10],xl_mmio + MMIO_MACDATA) ;
  610. }
  611. memcpy(dev->dev_addr,xl_priv->xl_laa,dev->addr_len) ;
  612. } else { /* Regular hardware address */
  613. for (i=10;i<16;i++) {
  614. writel( (MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb) + i, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  615. writeb(dev->dev_addr[i-10], xl_mmio + MMIO_MACDATA) ;
  616. }
  617. }
  618. /* Default everything else to 0 */
  619. for (i = 16; i < 34; i++) {
  620. writel( (MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb) + i, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  621. writeb(0x00,xl_mmio + MMIO_MACDATA) ;
  622. }
  623. /*
  624. * Set the csrb bit in the MISR register
  625. */
  626. xl_wait_misr_flags(dev) ;
  627. writel(MEM_BYTE_WRITE | MF_CSRB, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  628. writeb(0xFF, xl_mmio + MMIO_MACDATA) ;
  629. writel(MMIO_BYTE_WRITE | MISR_SET, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  630. writeb(MISR_CSRB , xl_mmio + MMIO_MACDATA) ;
  631. /*
  632. * Now wait for the command to run
  633. */
  634. t=jiffies;
  635. while (! (readw(xl_mmio + MMIO_INTSTATUS) & INTSTAT_SRB)) {
  636. schedule();
  637. if (time_after(jiffies, t + 40 * HZ)) {
  638. printk(KERN_ERR "3COM 3C359 Velocity XL card not responding.\n");
  639. break ;
  640. }
  641. }
  642. /*
  643. * Let's interpret the open response
  644. */
  645. writel( (MEM_BYTE_READ | 0xD0000 | xl_priv->srb)+2, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  646. if (readb(xl_mmio + MMIO_MACDATA)!=0) {
  647. open_err = readb(xl_mmio + MMIO_MACDATA) << 8 ;
  648. writel( (MEM_BYTE_READ | 0xD0000 | xl_priv->srb) + 7, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  649. open_err |= readb(xl_mmio + MMIO_MACDATA) ;
  650. return open_err ;
  651. } else {
  652. writel( (MEM_WORD_READ | 0xD0000 | xl_priv->srb) + 8, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  653. xl_priv->asb = swab16(readw(xl_mmio + MMIO_MACDATA)) ;
  654. printk(KERN_INFO "%s: Adapter Opened Details: ",dev->name) ;
  655. printk("ASB: %04x",xl_priv->asb ) ;
  656. writel( (MEM_WORD_READ | 0xD0000 | xl_priv->srb) + 10, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  657. printk(", SRB: %04x",swab16(readw(xl_mmio + MMIO_MACDATA)) ) ;
  658. writel( (MEM_WORD_READ | 0xD0000 | xl_priv->srb) + 12, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  659. xl_priv->arb = swab16(readw(xl_mmio + MMIO_MACDATA)) ;
  660. printk(", ARB: %04x \n",xl_priv->arb ) ;
  661. writel( (MEM_WORD_READ | 0xD0000 | xl_priv->srb) + 14, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  662. vsoff = swab16(readw(xl_mmio + MMIO_MACDATA)) ;
  663. /*
  664. * Interesting, sending the individual characters directly to printk was causing klogd to use
  665. * use 100% of processor time, so we build up the string and print that instead.
  666. */
  667. for (i=0;i<0x20;i++) {
  668. writel( (MEM_BYTE_READ | 0xD0000 | vsoff) + i, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  669. ver_str[i] = readb(xl_mmio + MMIO_MACDATA) ;
  670. }
  671. ver_str[i] = '\0' ;
  672. printk(KERN_INFO "%s: Microcode version String: %s \n",dev->name,ver_str);
  673. }
  674. /*
  675. * Issue the AckInterrupt
  676. */
  677. writew(ACK_INTERRUPT | SRBRACK | LATCH_ACK, xl_mmio + MMIO_COMMAND) ;
  678. return 0 ;
  679. }
  680. /*
  681. * There are two ways of implementing rx on the 359 NIC, either
  682. * interrupt driven or polling. We are going to uses interrupts,
  683. * it is the easier way of doing things.
  684. *
  685. * The Rx works with a ring of Rx descriptors. At initialise time the ring
  686. * entries point to the next entry except for the last entry in the ring
  687. * which points to 0. The card is programmed with the location of the first
  688. * available descriptor and keeps reading the next_ptr until next_ptr is set
  689. * to 0. Hopefully with a ring size of 16 the card will never get to read a next_ptr
  690. * of 0. As the Rx interrupt is received we copy the frame up to the protocol layers
  691. * and then point the end of the ring to our current position and point our current
  692. * position to 0, therefore making the current position the last position on the ring.
  693. * The last position on the ring therefore loops continually loops around the rx ring.
  694. *
  695. * rx_ring_tail is the position on the ring to process next. (Think of a snake, the head
  696. * expands as the card adds new packets and we go around eating the tail processing the
  697. * packets.)
  698. *
  699. * Undoubtably it could be streamlined and improved upon, but at the moment it works
  700. * and the fast path through the routine is fine.
  701. *
  702. * adv_rx_ring could be inlined to increase performance, but its called a *lot* of times
  703. * in xl_rx so would increase the size of the function significantly.
  704. */
  705. static void adv_rx_ring(struct net_device *dev) /* Advance rx_ring, cut down on bloat in xl_rx */
  706. {
  707. struct xl_private *xl_priv=netdev_priv(dev);
  708. int n = xl_priv->rx_ring_tail;
  709. int prev_ring_loc;
  710. prev_ring_loc = (n + XL_RX_RING_SIZE - 1) & (XL_RX_RING_SIZE - 1);
  711. xl_priv->xl_rx_ring[prev_ring_loc].upnextptr = cpu_to_le32(xl_priv->rx_ring_dma_addr + (sizeof (struct xl_rx_desc) * n));
  712. xl_priv->xl_rx_ring[n].framestatus = 0;
  713. xl_priv->xl_rx_ring[n].upnextptr = 0;
  714. xl_priv->rx_ring_tail++;
  715. xl_priv->rx_ring_tail &= (XL_RX_RING_SIZE-1);
  716. }
  717. static void xl_rx(struct net_device *dev)
  718. {
  719. struct xl_private *xl_priv=netdev_priv(dev);
  720. u8 __iomem * xl_mmio = xl_priv->xl_mmio ;
  721. struct sk_buff *skb, *skb2 ;
  722. int frame_length = 0, copy_len = 0 ;
  723. int temp_ring_loc ;
  724. /*
  725. * Receive the next frame, loop around the ring until all frames
  726. * have been received.
  727. */
  728. while (xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].framestatus & (RXUPDCOMPLETE | RXUPDFULL) ) { /* Descriptor to process */
  729. if (xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].framestatus & RXUPDFULL ) { /* UpdFull, Multiple Descriptors used for the frame */
  730. /*
  731. * This is a pain, you need to go through all the descriptors until the last one
  732. * for this frame to find the framelength
  733. */
  734. temp_ring_loc = xl_priv->rx_ring_tail ;
  735. while (xl_priv->xl_rx_ring[temp_ring_loc].framestatus & RXUPDFULL ) {
  736. temp_ring_loc++ ;
  737. temp_ring_loc &= (XL_RX_RING_SIZE-1) ;
  738. }
  739. frame_length = le32_to_cpu(xl_priv->xl_rx_ring[temp_ring_loc].framestatus) & 0x7FFF;
  740. skb = dev_alloc_skb(frame_length) ;
  741. if (skb==NULL) { /* No memory for frame, still need to roll forward the rx ring */
  742. printk(KERN_WARNING "%s: dev_alloc_skb failed - multi buffer !\n", dev->name) ;
  743. while (xl_priv->rx_ring_tail != temp_ring_loc)
  744. adv_rx_ring(dev) ;
  745. adv_rx_ring(dev) ; /* One more time just for luck :) */
  746. xl_priv->xl_stats.rx_dropped++ ;
  747. writel(ACK_INTERRUPT | UPCOMPACK | LATCH_ACK , xl_mmio + MMIO_COMMAND) ;
  748. return ;
  749. }
  750. while (xl_priv->rx_ring_tail != temp_ring_loc) {
  751. copy_len = le32_to_cpu(xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].upfraglen) & 0x7FFF;
  752. frame_length -= copy_len ;
  753. pci_dma_sync_single_for_cpu(xl_priv->pdev,le32_to_cpu(xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].upfragaddr),xl_priv->pkt_buf_sz,PCI_DMA_FROMDEVICE);
  754. skb_copy_from_linear_data(xl_priv->rx_ring_skb[xl_priv->rx_ring_tail],
  755. skb_put(skb, copy_len),
  756. copy_len);
  757. pci_dma_sync_single_for_device(xl_priv->pdev,le32_to_cpu(xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].upfragaddr),xl_priv->pkt_buf_sz,PCI_DMA_FROMDEVICE);
  758. adv_rx_ring(dev) ;
  759. }
  760. /* Now we have found the last fragment */
  761. pci_dma_sync_single_for_cpu(xl_priv->pdev,le32_to_cpu(xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].upfragaddr),xl_priv->pkt_buf_sz,PCI_DMA_FROMDEVICE);
  762. skb_copy_from_linear_data(xl_priv->rx_ring_skb[xl_priv->rx_ring_tail],
  763. skb_put(skb,copy_len), frame_length);
  764. /* memcpy(skb_put(skb,frame_length), bus_to_virt(xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].upfragaddr), frame_length) ; */
  765. pci_dma_sync_single_for_device(xl_priv->pdev,le32_to_cpu(xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].upfragaddr),xl_priv->pkt_buf_sz,PCI_DMA_FROMDEVICE);
  766. adv_rx_ring(dev) ;
  767. skb->protocol = tr_type_trans(skb,dev) ;
  768. netif_rx(skb) ;
  769. } else { /* Single Descriptor Used, simply swap buffers over, fast path */
  770. frame_length = le32_to_cpu(xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].framestatus) & 0x7FFF;
  771. skb = dev_alloc_skb(xl_priv->pkt_buf_sz) ;
  772. if (skb==NULL) { /* Still need to fix the rx ring */
  773. printk(KERN_WARNING "%s: dev_alloc_skb failed in rx, single buffer \n",dev->name) ;
  774. adv_rx_ring(dev) ;
  775. xl_priv->xl_stats.rx_dropped++ ;
  776. writel(ACK_INTERRUPT | UPCOMPACK | LATCH_ACK , xl_mmio + MMIO_COMMAND) ;
  777. return ;
  778. }
  779. skb2 = xl_priv->rx_ring_skb[xl_priv->rx_ring_tail] ;
  780. pci_unmap_single(xl_priv->pdev, le32_to_cpu(xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].upfragaddr), xl_priv->pkt_buf_sz,PCI_DMA_FROMDEVICE) ;
  781. skb_put(skb2, frame_length) ;
  782. skb2->protocol = tr_type_trans(skb2,dev) ;
  783. xl_priv->rx_ring_skb[xl_priv->rx_ring_tail] = skb ;
  784. xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].upfragaddr = cpu_to_le32(pci_map_single(xl_priv->pdev,skb->data,xl_priv->pkt_buf_sz, PCI_DMA_FROMDEVICE));
  785. xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].upfraglen = cpu_to_le32(xl_priv->pkt_buf_sz) | RXUPLASTFRAG;
  786. adv_rx_ring(dev) ;
  787. xl_priv->xl_stats.rx_packets++ ;
  788. xl_priv->xl_stats.rx_bytes += frame_length ;
  789. netif_rx(skb2) ;
  790. } /* if multiple buffers */
  791. dev->last_rx = jiffies ;
  792. } /* while packet to do */
  793. /* Clear the updComplete interrupt */
  794. writel(ACK_INTERRUPT | UPCOMPACK | LATCH_ACK , xl_mmio + MMIO_COMMAND) ;
  795. return ;
  796. }
  797. /*
  798. * This is ruthless, it doesn't care what state the card is in it will
  799. * completely reset the adapter.
  800. */
  801. static void xl_reset(struct net_device *dev)
  802. {
  803. struct xl_private *xl_priv=netdev_priv(dev);
  804. u8 __iomem * xl_mmio = xl_priv->xl_mmio ;
  805. unsigned long t;
  806. writew( GLOBAL_RESET, xl_mmio + MMIO_COMMAND ) ;
  807. /*
  808. * Must wait for cmdInProgress bit (12) to clear before continuing with
  809. * card configuration.
  810. */
  811. t=jiffies;
  812. while (readw(xl_mmio + MMIO_INTSTATUS) & INTSTAT_CMD_IN_PROGRESS) {
  813. if (time_after(jiffies, t + 40 * HZ)) {
  814. printk(KERN_ERR "3COM 3C359 Velocity XL card not responding.\n");
  815. break ;
  816. }
  817. }
  818. }
  819. static void xl_freemem(struct net_device *dev)
  820. {
  821. struct xl_private *xl_priv=netdev_priv(dev);
  822. int i ;
  823. for (i=0;i<XL_RX_RING_SIZE;i++) {
  824. dev_kfree_skb_irq(xl_priv->rx_ring_skb[xl_priv->rx_ring_tail]) ;
  825. pci_unmap_single(xl_priv->pdev,le32_to_cpu(xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].upfragaddr),xl_priv->pkt_buf_sz, PCI_DMA_FROMDEVICE);
  826. xl_priv->rx_ring_tail++ ;
  827. xl_priv->rx_ring_tail &= XL_RX_RING_SIZE-1;
  828. }
  829. /* unmap ring */
  830. pci_unmap_single(xl_priv->pdev,xl_priv->rx_ring_dma_addr, sizeof(struct xl_rx_desc) * XL_RX_RING_SIZE, PCI_DMA_FROMDEVICE) ;
  831. pci_unmap_single(xl_priv->pdev,xl_priv->tx_ring_dma_addr, sizeof(struct xl_tx_desc) * XL_TX_RING_SIZE, PCI_DMA_TODEVICE) ;
  832. kfree(xl_priv->xl_rx_ring) ;
  833. kfree(xl_priv->xl_tx_ring) ;
  834. return ;
  835. }
  836. static irqreturn_t xl_interrupt(int irq, void *dev_id)
  837. {
  838. struct net_device *dev = (struct net_device *)dev_id;
  839. struct xl_private *xl_priv =netdev_priv(dev);
  840. u8 __iomem * xl_mmio = xl_priv->xl_mmio ;
  841. u16 intstatus, macstatus ;
  842. intstatus = readw(xl_mmio + MMIO_INTSTATUS) ;
  843. if (!(intstatus & 1)) /* We didn't generate the interrupt */
  844. return IRQ_NONE;
  845. spin_lock(&xl_priv->xl_lock) ;
  846. /*
  847. * Process the interrupt
  848. */
  849. /*
  850. * Something fishy going on here, we shouldn't get 0001 ints, not fatal though.
  851. */
  852. if (intstatus == 0x0001) {
  853. writel(ACK_INTERRUPT | LATCH_ACK, xl_mmio + MMIO_COMMAND) ;
  854. printk(KERN_INFO "%s: 00001 int received \n",dev->name) ;
  855. } else {
  856. if (intstatus & (HOSTERRINT | SRBRINT | ARBCINT | UPCOMPINT | DNCOMPINT | HARDERRINT | (1<<8) | TXUNDERRUN | ASBFINT)) {
  857. /*
  858. * Host Error.
  859. * It may be possible to recover from this, but usually it means something
  860. * is seriously fubar, so we just close the adapter.
  861. */
  862. if (intstatus & HOSTERRINT) {
  863. printk(KERN_WARNING "%s: Host Error, performing global reset, intstatus = %04x \n",dev->name,intstatus) ;
  864. writew( GLOBAL_RESET, xl_mmio + MMIO_COMMAND ) ;
  865. printk(KERN_WARNING "%s: Resetting hardware: \n", dev->name);
  866. netif_stop_queue(dev) ;
  867. xl_freemem(dev) ;
  868. free_irq(dev->irq,dev);
  869. xl_reset(dev) ;
  870. writel(ACK_INTERRUPT | LATCH_ACK, xl_mmio + MMIO_COMMAND) ;
  871. spin_unlock(&xl_priv->xl_lock) ;
  872. return IRQ_HANDLED;
  873. } /* Host Error */
  874. if (intstatus & SRBRINT ) { /* Srbc interrupt */
  875. writel(ACK_INTERRUPT | SRBRACK | LATCH_ACK, xl_mmio + MMIO_COMMAND) ;
  876. if (xl_priv->srb_queued)
  877. xl_srb_bh(dev) ;
  878. } /* SRBR Interrupt */
  879. if (intstatus & TXUNDERRUN) { /* Issue DnReset command */
  880. writel(DNRESET, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  881. while (readw(xl_mmio + MMIO_INTSTATUS) & INTSTAT_CMD_IN_PROGRESS) { /* Wait for command to run */
  882. /* !!! FIX-ME !!!!
  883. Must put a timeout check here ! */
  884. /* Empty Loop */
  885. }
  886. printk(KERN_WARNING "%s: TX Underrun received \n",dev->name) ;
  887. writel(ACK_INTERRUPT | LATCH_ACK, xl_mmio + MMIO_COMMAND) ;
  888. } /* TxUnderRun */
  889. if (intstatus & ARBCINT ) { /* Arbc interrupt */
  890. xl_arb_cmd(dev) ;
  891. } /* Arbc */
  892. if (intstatus & ASBFINT) {
  893. if (xl_priv->asb_queued == 1) {
  894. xl_asb_cmd(dev) ;
  895. } else if (xl_priv->asb_queued == 2) {
  896. xl_asb_bh(dev) ;
  897. } else {
  898. writel(ACK_INTERRUPT | LATCH_ACK | ASBFACK, xl_mmio + MMIO_COMMAND) ;
  899. }
  900. } /* Asbf */
  901. if (intstatus & UPCOMPINT ) /* UpComplete */
  902. xl_rx(dev) ;
  903. if (intstatus & DNCOMPINT ) /* DnComplete */
  904. xl_dn_comp(dev) ;
  905. if (intstatus & HARDERRINT ) { /* Hardware error */
  906. writel(MMIO_WORD_READ | MACSTATUS, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  907. macstatus = readw(xl_mmio + MMIO_MACDATA) ;
  908. printk(KERN_WARNING "%s: MacStatusError, details: ", dev->name);
  909. if (macstatus & (1<<14))
  910. printk(KERN_WARNING "tchk error: Unrecoverable error \n") ;
  911. if (macstatus & (1<<3))
  912. printk(KERN_WARNING "eint error: Internal watchdog timer expired \n") ;
  913. if (macstatus & (1<<2))
  914. printk(KERN_WARNING "aint error: Host tried to perform invalid operation \n") ;
  915. printk(KERN_WARNING "Instatus = %02x, macstatus = %02x\n",intstatus,macstatus) ;
  916. printk(KERN_WARNING "%s: Resetting hardware: \n", dev->name);
  917. netif_stop_queue(dev) ;
  918. xl_freemem(dev) ;
  919. free_irq(dev->irq,dev);
  920. unregister_netdev(dev) ;
  921. free_netdev(dev) ;
  922. xl_reset(dev) ;
  923. writel(ACK_INTERRUPT | LATCH_ACK, xl_mmio + MMIO_COMMAND) ;
  924. spin_unlock(&xl_priv->xl_lock) ;
  925. return IRQ_HANDLED;
  926. }
  927. } else {
  928. printk(KERN_WARNING "%s: Received Unknown interrupt : %04x \n", dev->name, intstatus) ;
  929. writel(ACK_INTERRUPT | LATCH_ACK, xl_mmio + MMIO_COMMAND) ;
  930. }
  931. }
  932. /* Turn interrupts back on */
  933. writel( SETINDENABLE | INT_MASK, xl_mmio + MMIO_COMMAND) ;
  934. writel( SETINTENABLE | INT_MASK, xl_mmio + MMIO_COMMAND) ;
  935. spin_unlock(&xl_priv->xl_lock) ;
  936. return IRQ_HANDLED;
  937. }
  938. /*
  939. * Tx - Polling configuration
  940. */
  941. static int xl_xmit(struct sk_buff *skb, struct net_device *dev)
  942. {
  943. struct xl_private *xl_priv=netdev_priv(dev);
  944. struct xl_tx_desc *txd ;
  945. int tx_head, tx_tail, tx_prev ;
  946. unsigned long flags ;
  947. spin_lock_irqsave(&xl_priv->xl_lock,flags) ;
  948. netif_stop_queue(dev) ;
  949. if (xl_priv->free_ring_entries > 1 ) {
  950. /*
  951. * Set up the descriptor for the packet
  952. */
  953. tx_head = xl_priv->tx_ring_head ;
  954. tx_tail = xl_priv->tx_ring_tail ;
  955. txd = &(xl_priv->xl_tx_ring[tx_head]) ;
  956. txd->dnnextptr = 0 ;
  957. txd->framestartheader = cpu_to_le32(skb->len) | TXDNINDICATE;
  958. txd->buffer = cpu_to_le32(pci_map_single(xl_priv->pdev, skb->data, skb->len, PCI_DMA_TODEVICE));
  959. txd->buffer_length = cpu_to_le32(skb->len) | TXDNFRAGLAST;
  960. xl_priv->tx_ring_skb[tx_head] = skb ;
  961. xl_priv->xl_stats.tx_packets++ ;
  962. xl_priv->xl_stats.tx_bytes += skb->len ;
  963. /*
  964. * Set the nextptr of the previous descriptor equal to this descriptor, add XL_TX_RING_SIZE -1
  965. * to ensure no negative numbers in unsigned locations.
  966. */
  967. tx_prev = (xl_priv->tx_ring_head + XL_TX_RING_SIZE - 1) & (XL_TX_RING_SIZE - 1) ;
  968. xl_priv->tx_ring_head++ ;
  969. xl_priv->tx_ring_head &= (XL_TX_RING_SIZE - 1) ;
  970. xl_priv->free_ring_entries-- ;
  971. xl_priv->xl_tx_ring[tx_prev].dnnextptr = cpu_to_le32(xl_priv->tx_ring_dma_addr + (sizeof (struct xl_tx_desc) * tx_head));
  972. /* Sneaky, by doing a read on DnListPtr we can force the card to poll on the DnNextPtr */
  973. /* readl(xl_mmio + MMIO_DNLISTPTR) ; */
  974. netif_wake_queue(dev) ;
  975. spin_unlock_irqrestore(&xl_priv->xl_lock,flags) ;
  976. return 0;
  977. } else {
  978. spin_unlock_irqrestore(&xl_priv->xl_lock,flags) ;
  979. return 1;
  980. }
  981. }
  982. /*
  983. * The NIC has told us that a packet has been downloaded onto the card, we must
  984. * find out which packet it has done, clear the skb and information for the packet
  985. * then advance around the ring for all tranmitted packets
  986. */
  987. static void xl_dn_comp(struct net_device *dev)
  988. {
  989. struct xl_private *xl_priv=netdev_priv(dev);
  990. u8 __iomem * xl_mmio = xl_priv->xl_mmio ;
  991. struct xl_tx_desc *txd ;
  992. if (xl_priv->tx_ring_tail == 255) {/* First time */
  993. xl_priv->xl_tx_ring[0].framestartheader = 0 ;
  994. xl_priv->xl_tx_ring[0].dnnextptr = 0 ;
  995. xl_priv->tx_ring_tail = 1 ;
  996. }
  997. while (xl_priv->xl_tx_ring[xl_priv->tx_ring_tail].framestartheader & TXDNCOMPLETE ) {
  998. txd = &(xl_priv->xl_tx_ring[xl_priv->tx_ring_tail]) ;
  999. pci_unmap_single(xl_priv->pdev, le32_to_cpu(txd->buffer), xl_priv->tx_ring_skb[xl_priv->tx_ring_tail]->len, PCI_DMA_TODEVICE);
  1000. txd->framestartheader = 0 ;
  1001. txd->buffer = cpu_to_le32(0xdeadbeef);
  1002. txd->buffer_length = 0 ;
  1003. dev_kfree_skb_irq(xl_priv->tx_ring_skb[xl_priv->tx_ring_tail]) ;
  1004. xl_priv->tx_ring_tail++ ;
  1005. xl_priv->tx_ring_tail &= (XL_TX_RING_SIZE - 1) ;
  1006. xl_priv->free_ring_entries++ ;
  1007. }
  1008. netif_wake_queue(dev) ;
  1009. writel(ACK_INTERRUPT | DNCOMPACK | LATCH_ACK , xl_mmio + MMIO_COMMAND) ;
  1010. }
  1011. /*
  1012. * Close the adapter properly.
  1013. * This srb reply cannot be handled from interrupt context as we have
  1014. * to free the interrupt from the driver.
  1015. */
  1016. static int xl_close(struct net_device *dev)
  1017. {
  1018. struct xl_private *xl_priv = netdev_priv(dev);
  1019. u8 __iomem * xl_mmio = xl_priv->xl_mmio ;
  1020. unsigned long t ;
  1021. netif_stop_queue(dev) ;
  1022. /*
  1023. * Close the adapter, need to stall the rx and tx queues.
  1024. */
  1025. writew(DNSTALL, xl_mmio + MMIO_COMMAND) ;
  1026. t=jiffies;
  1027. while (readw(xl_mmio + MMIO_INTSTATUS) & INTSTAT_CMD_IN_PROGRESS) {
  1028. schedule();
  1029. if (time_after(jiffies, t + 10 * HZ)) {
  1030. printk(KERN_ERR "%s: 3COM 3C359 Velocity XL-DNSTALL not responding.\n", dev->name);
  1031. break ;
  1032. }
  1033. }
  1034. writew(DNDISABLE, xl_mmio + MMIO_COMMAND) ;
  1035. t=jiffies;
  1036. while (readw(xl_mmio + MMIO_INTSTATUS) & INTSTAT_CMD_IN_PROGRESS) {
  1037. schedule();
  1038. if (time_after(jiffies, t + 10 * HZ)) {
  1039. printk(KERN_ERR "%s: 3COM 3C359 Velocity XL-DNDISABLE not responding.\n", dev->name);
  1040. break ;
  1041. }
  1042. }
  1043. writew(UPSTALL, xl_mmio + MMIO_COMMAND) ;
  1044. t=jiffies;
  1045. while (readw(xl_mmio + MMIO_INTSTATUS) & INTSTAT_CMD_IN_PROGRESS) {
  1046. schedule();
  1047. if (time_after(jiffies, t + 10 * HZ)) {
  1048. printk(KERN_ERR "%s: 3COM 3C359 Velocity XL-UPSTALL not responding.\n", dev->name);
  1049. break ;
  1050. }
  1051. }
  1052. /* Turn off interrupts, we will still get the indication though
  1053. * so we can trap it
  1054. */
  1055. writel(SETINTENABLE, xl_mmio + MMIO_COMMAND) ;
  1056. xl_srb_cmd(dev,CLOSE_NIC) ;
  1057. t=jiffies;
  1058. while (!(readw(xl_mmio + MMIO_INTSTATUS) & INTSTAT_SRB)) {
  1059. schedule();
  1060. if (time_after(jiffies, t + 10 * HZ)) {
  1061. printk(KERN_ERR "%s: 3COM 3C359 Velocity XL-CLOSENIC not responding.\n", dev->name);
  1062. break ;
  1063. }
  1064. }
  1065. /* Read the srb response from the adapter */
  1066. writel(MEM_BYTE_READ | 0xd0000 | xl_priv->srb, xl_mmio + MMIO_MAC_ACCESS_CMD);
  1067. if (readb(xl_mmio + MMIO_MACDATA) != CLOSE_NIC) {
  1068. printk(KERN_INFO "%s: CLOSE_NIC did not get a CLOSE_NIC response \n",dev->name) ;
  1069. } else {
  1070. writel((MEM_BYTE_READ | 0xd0000 | xl_priv->srb) +2, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1071. if (readb(xl_mmio + MMIO_MACDATA)==0) {
  1072. printk(KERN_INFO "%s: Adapter has been closed \n",dev->name) ;
  1073. writew(ACK_INTERRUPT | SRBRACK | LATCH_ACK, xl_mmio + MMIO_COMMAND) ;
  1074. xl_freemem(dev) ;
  1075. free_irq(dev->irq,dev) ;
  1076. } else {
  1077. printk(KERN_INFO "%s: Close nic command returned error code %02x\n",dev->name, readb(xl_mmio + MMIO_MACDATA)) ;
  1078. }
  1079. }
  1080. /* Reset the upload and download logic */
  1081. writew(UPRESET, xl_mmio + MMIO_COMMAND) ;
  1082. t=jiffies;
  1083. while (readw(xl_mmio + MMIO_INTSTATUS) & INTSTAT_CMD_IN_PROGRESS) {
  1084. schedule();
  1085. if (time_after(jiffies, t + 10 * HZ)) {
  1086. printk(KERN_ERR "%s: 3COM 3C359 Velocity XL-UPRESET not responding.\n", dev->name);
  1087. break ;
  1088. }
  1089. }
  1090. writew(DNRESET, xl_mmio + MMIO_COMMAND) ;
  1091. t=jiffies;
  1092. while (readw(xl_mmio + MMIO_INTSTATUS) & INTSTAT_CMD_IN_PROGRESS) {
  1093. schedule();
  1094. if (time_after(jiffies, t + 10 * HZ)) {
  1095. printk(KERN_ERR "%s: 3COM 3C359 Velocity XL-DNRESET not responding.\n", dev->name);
  1096. break ;
  1097. }
  1098. }
  1099. xl_hw_reset(dev) ;
  1100. return 0 ;
  1101. }
  1102. static void xl_set_rx_mode(struct net_device *dev)
  1103. {
  1104. struct xl_private *xl_priv = netdev_priv(dev);
  1105. struct dev_mc_list *dmi ;
  1106. unsigned char dev_mc_address[4] ;
  1107. u16 options ;
  1108. int i ;
  1109. if (dev->flags & IFF_PROMISC)
  1110. options = 0x0004 ;
  1111. else
  1112. options = 0x0000 ;
  1113. if (options ^ xl_priv->xl_copy_all_options) { /* Changed, must send command */
  1114. xl_priv->xl_copy_all_options = options ;
  1115. xl_srb_cmd(dev, SET_RECEIVE_MODE) ;
  1116. return ;
  1117. }
  1118. dev_mc_address[0] = dev_mc_address[1] = dev_mc_address[2] = dev_mc_address[3] = 0 ;
  1119. for (i=0,dmi=dev->mc_list;i < dev->mc_count; i++,dmi = dmi->next) {
  1120. dev_mc_address[0] |= dmi->dmi_addr[2] ;
  1121. dev_mc_address[1] |= dmi->dmi_addr[3] ;
  1122. dev_mc_address[2] |= dmi->dmi_addr[4] ;
  1123. dev_mc_address[3] |= dmi->dmi_addr[5] ;
  1124. }
  1125. if (memcmp(xl_priv->xl_functional_addr,dev_mc_address,4) != 0) { /* Options have changed, run the command */
  1126. memcpy(xl_priv->xl_functional_addr, dev_mc_address,4) ;
  1127. xl_srb_cmd(dev, SET_FUNC_ADDRESS) ;
  1128. }
  1129. return ;
  1130. }
  1131. /*
  1132. * We issued an srb command and now we must read
  1133. * the response from the completed command.
  1134. */
  1135. static void xl_srb_bh(struct net_device *dev)
  1136. {
  1137. struct xl_private *xl_priv = netdev_priv(dev);
  1138. u8 __iomem * xl_mmio = xl_priv->xl_mmio ;
  1139. u8 srb_cmd, ret_code ;
  1140. int i ;
  1141. writel(MEM_BYTE_READ | 0xd0000 | xl_priv->srb, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1142. srb_cmd = readb(xl_mmio + MMIO_MACDATA) ;
  1143. writel((MEM_BYTE_READ | 0xd0000 | xl_priv->srb) +2, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1144. ret_code = readb(xl_mmio + MMIO_MACDATA) ;
  1145. /* Ret_code is standard across all commands */
  1146. switch (ret_code) {
  1147. case 1:
  1148. printk(KERN_INFO "%s: Command: %d - Invalid Command code\n",dev->name,srb_cmd) ;
  1149. break ;
  1150. case 4:
  1151. printk(KERN_INFO "%s: Command: %d - Adapter is closed, must be open for this command \n",dev->name,srb_cmd) ;
  1152. break ;
  1153. case 6:
  1154. printk(KERN_INFO "%s: Command: %d - Options Invalid for command \n",dev->name,srb_cmd) ;
  1155. break ;
  1156. case 0: /* Successful command execution */
  1157. switch (srb_cmd) {
  1158. case READ_LOG: /* Returns 14 bytes of data from the NIC */
  1159. if(xl_priv->xl_message_level)
  1160. printk(KERN_INFO "%s: READ.LOG 14 bytes of data ",dev->name) ;
  1161. /*
  1162. * We still have to read the log even if message_level = 0 and we don't want
  1163. * to see it
  1164. */
  1165. for (i=0;i<14;i++) {
  1166. writel(MEM_BYTE_READ | 0xd0000 | xl_priv->srb | i, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1167. if(xl_priv->xl_message_level)
  1168. printk("%02x:",readb(xl_mmio + MMIO_MACDATA)) ;
  1169. }
  1170. printk("\n") ;
  1171. break ;
  1172. case SET_FUNC_ADDRESS:
  1173. if(xl_priv->xl_message_level)
  1174. printk(KERN_INFO "%s: Functional Address Set \n",dev->name) ;
  1175. break ;
  1176. case CLOSE_NIC:
  1177. if(xl_priv->xl_message_level)
  1178. printk(KERN_INFO "%s: Received CLOSE_NIC interrupt in interrupt handler \n",dev->name) ;
  1179. break ;
  1180. case SET_MULTICAST_MODE:
  1181. if(xl_priv->xl_message_level)
  1182. printk(KERN_INFO "%s: Multicast options successfully changed\n",dev->name) ;
  1183. break ;
  1184. case SET_RECEIVE_MODE:
  1185. if(xl_priv->xl_message_level) {
  1186. if (xl_priv->xl_copy_all_options == 0x0004)
  1187. printk(KERN_INFO "%s: Entering promiscuous mode \n", dev->name) ;
  1188. else
  1189. printk(KERN_INFO "%s: Entering normal receive mode \n",dev->name) ;
  1190. }
  1191. break ;
  1192. } /* switch */
  1193. break ;
  1194. } /* switch */
  1195. return ;
  1196. }
  1197. static struct net_device_stats * xl_get_stats(struct net_device *dev)
  1198. {
  1199. struct xl_private *xl_priv = netdev_priv(dev);
  1200. return (struct net_device_stats *) &xl_priv->xl_stats;
  1201. }
  1202. static int xl_set_mac_address (struct net_device *dev, void *addr)
  1203. {
  1204. struct sockaddr *saddr = addr ;
  1205. struct xl_private *xl_priv = netdev_priv(dev);
  1206. if (netif_running(dev)) {
  1207. printk(KERN_WARNING "%s: Cannot set mac/laa address while card is open\n", dev->name) ;
  1208. return -EIO ;
  1209. }
  1210. memcpy(xl_priv->xl_laa, saddr->sa_data,dev->addr_len) ;
  1211. if (xl_priv->xl_message_level) {
  1212. printk(KERN_INFO "%s: MAC/LAA Set to = %x.%x.%x.%x.%x.%x\n",dev->name, xl_priv->xl_laa[0],
  1213. xl_priv->xl_laa[1], xl_priv->xl_laa[2],
  1214. xl_priv->xl_laa[3], xl_priv->xl_laa[4],
  1215. xl_priv->xl_laa[5]);
  1216. }
  1217. return 0 ;
  1218. }
  1219. static void xl_arb_cmd(struct net_device *dev)
  1220. {
  1221. struct xl_private *xl_priv = netdev_priv(dev);
  1222. u8 __iomem * xl_mmio = xl_priv->xl_mmio ;
  1223. u8 arb_cmd ;
  1224. u16 lan_status, lan_status_diff ;
  1225. writel( ( MEM_BYTE_READ | 0xD0000 | xl_priv->arb), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1226. arb_cmd = readb(xl_mmio + MMIO_MACDATA) ;
  1227. if (arb_cmd == RING_STATUS_CHANGE) { /* Ring.Status.Change */
  1228. writel( ( (MEM_WORD_READ | 0xD0000 | xl_priv->arb) + 6), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1229. printk(KERN_INFO "%s: Ring Status Change: New Status = %04x\n", dev->name, swab16(readw(xl_mmio + MMIO_MACDATA) )) ;
  1230. lan_status = swab16(readw(xl_mmio + MMIO_MACDATA));
  1231. /* Acknowledge interrupt, this tells nic we are done with the arb */
  1232. writel(ACK_INTERRUPT | ARBCACK | LATCH_ACK, xl_mmio + MMIO_COMMAND) ;
  1233. lan_status_diff = xl_priv->xl_lan_status ^ lan_status ;
  1234. if (lan_status_diff & (LSC_LWF | LSC_ARW | LSC_FPE | LSC_RR) ) {
  1235. if (lan_status_diff & LSC_LWF)
  1236. printk(KERN_WARNING "%s: Short circuit detected on the lobe\n",dev->name);
  1237. if (lan_status_diff & LSC_ARW)
  1238. printk(KERN_WARNING "%s: Auto removal error\n",dev->name);
  1239. if (lan_status_diff & LSC_FPE)
  1240. printk(KERN_WARNING "%s: FDX Protocol Error\n",dev->name);
  1241. if (lan_status_diff & LSC_RR)
  1242. printk(KERN_WARNING "%s: Force remove MAC frame received\n",dev->name);
  1243. /* Adapter has been closed by the hardware */
  1244. netif_stop_queue(dev);
  1245. xl_freemem(dev) ;
  1246. free_irq(dev->irq,dev);
  1247. printk(KERN_WARNING "%s: Adapter has been closed \n", dev->name) ;
  1248. } /* If serious error */
  1249. if (xl_priv->xl_message_level) {
  1250. if (lan_status_diff & LSC_SIG_LOSS)
  1251. printk(KERN_WARNING "%s: No receive signal detected \n", dev->name) ;
  1252. if (lan_status_diff & LSC_HARD_ERR)
  1253. printk(KERN_INFO "%s: Beaconing \n",dev->name);
  1254. if (lan_status_diff & LSC_SOFT_ERR)
  1255. printk(KERN_WARNING "%s: Adapter transmitted Soft Error Report Mac Frame \n",dev->name);
  1256. if (lan_status_diff & LSC_TRAN_BCN)
  1257. printk(KERN_INFO "%s: We are tranmitting the beacon, aaah\n",dev->name);
  1258. if (lan_status_diff & LSC_SS)
  1259. printk(KERN_INFO "%s: Single Station on the ring \n", dev->name);
  1260. if (lan_status_diff & LSC_RING_REC)
  1261. printk(KERN_INFO "%s: Ring recovery ongoing\n",dev->name);
  1262. if (lan_status_diff & LSC_FDX_MODE)
  1263. printk(KERN_INFO "%s: Operating in FDX mode\n",dev->name);
  1264. }
  1265. if (lan_status_diff & LSC_CO) {
  1266. if (xl_priv->xl_message_level)
  1267. printk(KERN_INFO "%s: Counter Overflow \n", dev->name);
  1268. /* Issue READ.LOG command */
  1269. xl_srb_cmd(dev, READ_LOG) ;
  1270. }
  1271. /* There is no command in the tech docs to issue the read_sr_counters */
  1272. if (lan_status_diff & LSC_SR_CO) {
  1273. if (xl_priv->xl_message_level)
  1274. printk(KERN_INFO "%s: Source routing counters overflow\n", dev->name);
  1275. }
  1276. xl_priv->xl_lan_status = lan_status ;
  1277. } /* Lan.change.status */
  1278. else if ( arb_cmd == RECEIVE_DATA) { /* Received.Data */
  1279. #if XL_DEBUG
  1280. printk(KERN_INFO "Received.Data \n") ;
  1281. #endif
  1282. writel( ((MEM_WORD_READ | 0xD0000 | xl_priv->arb) + 6), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1283. xl_priv->mac_buffer = swab16(readw(xl_mmio + MMIO_MACDATA)) ;
  1284. /* Now we are going to be really basic here and not do anything
  1285. * with the data at all. The tech docs do not give me enough
  1286. * information to calculate the buffers properly so we're
  1287. * just going to tell the nic that we've dealt with the frame
  1288. * anyway.
  1289. */
  1290. dev->last_rx = jiffies ;
  1291. /* Acknowledge interrupt, this tells nic we are done with the arb */
  1292. writel(ACK_INTERRUPT | ARBCACK | LATCH_ACK, xl_mmio + MMIO_COMMAND) ;
  1293. /* Is the ASB free ? */
  1294. xl_priv->asb_queued = 0 ;
  1295. writel( ((MEM_BYTE_READ | 0xD0000 | xl_priv->asb) + 2), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1296. if (readb(xl_mmio + MMIO_MACDATA) != 0xff) {
  1297. xl_priv->asb_queued = 1 ;
  1298. xl_wait_misr_flags(dev) ;
  1299. writel(MEM_BYTE_WRITE | MF_ASBFR, xl_mmio + MMIO_MAC_ACCESS_CMD);
  1300. writeb(0xff, xl_mmio + MMIO_MACDATA) ;
  1301. writel(MMIO_BYTE_WRITE | MISR_SET, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1302. writeb(MISR_ASBFR, xl_mmio + MMIO_MACDATA) ;
  1303. return ;
  1304. /* Drop out and wait for the bottom half to be run */
  1305. }
  1306. xl_asb_cmd(dev) ;
  1307. } else {
  1308. printk(KERN_WARNING "%s: Received unknown arb (xl_priv) command: %02x \n",dev->name,arb_cmd) ;
  1309. }
  1310. /* Acknowledge the arb interrupt */
  1311. writel(ACK_INTERRUPT | ARBCACK | LATCH_ACK , xl_mmio + MMIO_COMMAND) ;
  1312. return ;
  1313. }
  1314. /*
  1315. * There is only one asb command, but we can get called from different
  1316. * places.
  1317. */
  1318. static void xl_asb_cmd(struct net_device *dev)
  1319. {
  1320. struct xl_private *xl_priv = netdev_priv(dev);
  1321. u8 __iomem * xl_mmio = xl_priv->xl_mmio ;
  1322. if (xl_priv->asb_queued == 1)
  1323. writel(ACK_INTERRUPT | LATCH_ACK | ASBFACK, xl_mmio + MMIO_COMMAND) ;
  1324. writel(MEM_BYTE_WRITE | 0xd0000 | xl_priv->asb, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1325. writeb(0x81, xl_mmio + MMIO_MACDATA) ;
  1326. writel(MEM_WORD_WRITE | 0xd0000 | xl_priv->asb | 6, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1327. writew(swab16(xl_priv->mac_buffer), xl_mmio + MMIO_MACDATA) ;
  1328. xl_wait_misr_flags(dev) ;
  1329. writel(MEM_BYTE_WRITE | MF_RASB, xl_mmio + MMIO_MAC_ACCESS_CMD);
  1330. writeb(0xff, xl_mmio + MMIO_MACDATA) ;
  1331. writel(MMIO_BYTE_WRITE | MISR_SET, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1332. writeb(MISR_RASB, xl_mmio + MMIO_MACDATA) ;
  1333. xl_priv->asb_queued = 2 ;
  1334. return ;
  1335. }
  1336. /*
  1337. * This will only get called if there was an error
  1338. * from the asb cmd.
  1339. */
  1340. static void xl_asb_bh(struct net_device *dev)
  1341. {
  1342. struct xl_private *xl_priv = netdev_priv(dev);
  1343. u8 __iomem * xl_mmio = xl_priv->xl_mmio ;
  1344. u8 ret_code ;
  1345. writel(MMIO_BYTE_READ | 0xd0000 | xl_priv->asb | 2, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1346. ret_code = readb(xl_mmio + MMIO_MACDATA) ;
  1347. switch (ret_code) {
  1348. case 0x01:
  1349. printk(KERN_INFO "%s: ASB Command, unrecognized command code \n",dev->name) ;
  1350. break ;
  1351. case 0x26:
  1352. printk(KERN_INFO "%s: ASB Command, unexpected receive buffer \n", dev->name) ;
  1353. break ;
  1354. case 0x40:
  1355. printk(KERN_INFO "%s: ASB Command, Invalid Station ID \n", dev->name) ;
  1356. break ;
  1357. }
  1358. xl_priv->asb_queued = 0 ;
  1359. writel(ACK_INTERRUPT | LATCH_ACK | ASBFACK, xl_mmio + MMIO_COMMAND) ;
  1360. return ;
  1361. }
  1362. /*
  1363. * Issue srb commands to the nic
  1364. */
  1365. static void xl_srb_cmd(struct net_device *dev, int srb_cmd)
  1366. {
  1367. struct xl_private *xl_priv = netdev_priv(dev);
  1368. u8 __iomem * xl_mmio = xl_priv->xl_mmio ;
  1369. switch (srb_cmd) {
  1370. case READ_LOG:
  1371. writel(MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1372. writeb(READ_LOG, xl_mmio + MMIO_MACDATA) ;
  1373. break;
  1374. case CLOSE_NIC:
  1375. writel(MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1376. writeb(CLOSE_NIC, xl_mmio + MMIO_MACDATA) ;
  1377. break ;
  1378. case SET_RECEIVE_MODE:
  1379. writel(MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1380. writeb(SET_RECEIVE_MODE, xl_mmio + MMIO_MACDATA) ;
  1381. writel(MEM_WORD_WRITE | 0xD0000 | xl_priv->srb | 4, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1382. writew(xl_priv->xl_copy_all_options, xl_mmio + MMIO_MACDATA) ;
  1383. break ;
  1384. case SET_FUNC_ADDRESS:
  1385. writel(MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1386. writeb(SET_FUNC_ADDRESS, xl_mmio + MMIO_MACDATA) ;
  1387. writel(MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb | 6 , xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1388. writeb(xl_priv->xl_functional_addr[0], xl_mmio + MMIO_MACDATA) ;
  1389. writel(MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb | 7 , xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1390. writeb(xl_priv->xl_functional_addr[1], xl_mmio + MMIO_MACDATA) ;
  1391. writel(MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb | 8 , xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1392. writeb(xl_priv->xl_functional_addr[2], xl_mmio + MMIO_MACDATA) ;
  1393. writel(MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb | 9 , xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1394. writeb(xl_priv->xl_functional_addr[3], xl_mmio + MMIO_MACDATA) ;
  1395. break ;
  1396. } /* switch */
  1397. xl_wait_misr_flags(dev) ;
  1398. /* Write 0xff to the CSRB flag */
  1399. writel(MEM_BYTE_WRITE | MF_CSRB , xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1400. writeb(0xFF, xl_mmio + MMIO_MACDATA) ;
  1401. /* Set csrb bit in MISR register to process command */
  1402. writel(MMIO_BYTE_WRITE | MISR_SET, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1403. writeb(MISR_CSRB, xl_mmio + MMIO_MACDATA) ;
  1404. xl_priv->srb_queued = 1 ;
  1405. return ;
  1406. }
  1407. /*
  1408. * This is nasty, to use the MISR command you have to wait for 6 memory locations
  1409. * to be zero. This is the way the driver does on other OS'es so we should be ok with
  1410. * the empty loop.
  1411. */
  1412. static void xl_wait_misr_flags(struct net_device *dev)
  1413. {
  1414. struct xl_private *xl_priv = netdev_priv(dev);
  1415. u8 __iomem * xl_mmio = xl_priv->xl_mmio ;
  1416. int i ;
  1417. writel(MMIO_BYTE_READ | MISR_RW, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1418. if (readb(xl_mmio + MMIO_MACDATA) != 0) { /* Misr not clear */
  1419. for (i=0; i<6; i++) {
  1420. writel(MEM_BYTE_READ | 0xDFFE0 | i, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1421. while (readb(xl_mmio + MMIO_MACDATA) != 0 ) {} ; /* Empty Loop */
  1422. }
  1423. }
  1424. writel(MMIO_BYTE_WRITE | MISR_AND, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1425. writeb(0x80, xl_mmio + MMIO_MACDATA) ;
  1426. return ;
  1427. }
  1428. /*
  1429. * Change mtu size, this should work the same as olympic
  1430. */
  1431. static int xl_change_mtu(struct net_device *dev, int mtu)
  1432. {
  1433. struct xl_private *xl_priv = netdev_priv(dev);
  1434. u16 max_mtu ;
  1435. if (xl_priv->xl_ring_speed == 4)
  1436. max_mtu = 4500 ;
  1437. else
  1438. max_mtu = 18000 ;
  1439. if (mtu > max_mtu)
  1440. return -EINVAL ;
  1441. if (mtu < 100)
  1442. return -EINVAL ;
  1443. dev->mtu = mtu ;
  1444. xl_priv->pkt_buf_sz = mtu + TR_HLEN ;
  1445. return 0 ;
  1446. }
  1447. static void __devexit xl_remove_one (struct pci_dev *pdev)
  1448. {
  1449. struct net_device *dev = pci_get_drvdata(pdev);
  1450. struct xl_private *xl_priv=netdev_priv(dev);
  1451. unregister_netdev(dev);
  1452. iounmap(xl_priv->xl_mmio) ;
  1453. pci_release_regions(pdev) ;
  1454. pci_set_drvdata(pdev,NULL) ;
  1455. free_netdev(dev);
  1456. return ;
  1457. }
  1458. static struct pci_driver xl_3c359_driver = {
  1459. .name = "3c359",
  1460. .id_table = xl_pci_tbl,
  1461. .probe = xl_probe,
  1462. .remove = __devexit_p(xl_remove_one),
  1463. };
  1464. static int __init xl_pci_init (void)
  1465. {
  1466. return pci_register_driver(&xl_3c359_driver);
  1467. }
  1468. static void __exit xl_pci_cleanup (void)
  1469. {
  1470. pci_unregister_driver (&xl_3c359_driver);
  1471. }
  1472. module_init(xl_pci_init);
  1473. module_exit(xl_pci_cleanup);
  1474. MODULE_LICENSE("GPL") ;