falcon_hwdefs.h 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2005-2006 Fen Systems Ltd.
  4. * Copyright 2006-2008 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. #ifndef EFX_FALCON_HWDEFS_H
  11. #define EFX_FALCON_HWDEFS_H
  12. /*
  13. * Falcon hardware value definitions.
  14. * Falcon is the internal codename for the SFC4000 controller that is
  15. * present in SFE400X evaluation boards
  16. */
  17. /**************************************************************************
  18. *
  19. * Falcon registers
  20. *
  21. **************************************************************************
  22. */
  23. /* Address region register */
  24. #define ADR_REGION_REG_KER 0x00
  25. #define ADR_REGION0_LBN 0
  26. #define ADR_REGION0_WIDTH 18
  27. #define ADR_REGION1_LBN 32
  28. #define ADR_REGION1_WIDTH 18
  29. #define ADR_REGION2_LBN 64
  30. #define ADR_REGION2_WIDTH 18
  31. #define ADR_REGION3_LBN 96
  32. #define ADR_REGION3_WIDTH 18
  33. /* Interrupt enable register */
  34. #define INT_EN_REG_KER 0x0010
  35. #define KER_INT_KER_LBN 3
  36. #define KER_INT_KER_WIDTH 1
  37. #define DRV_INT_EN_KER_LBN 0
  38. #define DRV_INT_EN_KER_WIDTH 1
  39. /* Interrupt status address register */
  40. #define INT_ADR_REG_KER 0x0030
  41. #define NORM_INT_VEC_DIS_KER_LBN 64
  42. #define NORM_INT_VEC_DIS_KER_WIDTH 1
  43. #define INT_ADR_KER_LBN 0
  44. #define INT_ADR_KER_WIDTH EFX_DMA_TYPE_WIDTH(64) /* not 46 for this one */
  45. /* Interrupt status register (B0 only) */
  46. #define INT_ISR0_B0 0x90
  47. #define INT_ISR1_B0 0xA0
  48. /* Interrupt acknowledge register (A0/A1 only) */
  49. #define INT_ACK_REG_KER_A1 0x0050
  50. #define INT_ACK_DUMMY_DATA_LBN 0
  51. #define INT_ACK_DUMMY_DATA_WIDTH 32
  52. /* Interrupt acknowledge work-around register (A0/A1 only )*/
  53. #define WORK_AROUND_BROKEN_PCI_READS_REG_KER_A1 0x0070
  54. /* SPI host command register */
  55. #define EE_SPI_HCMD_REG_KER 0x0100
  56. #define EE_SPI_HCMD_CMD_EN_LBN 31
  57. #define EE_SPI_HCMD_CMD_EN_WIDTH 1
  58. #define EE_WR_TIMER_ACTIVE_LBN 28
  59. #define EE_WR_TIMER_ACTIVE_WIDTH 1
  60. #define EE_SPI_HCMD_SF_SEL_LBN 24
  61. #define EE_SPI_HCMD_SF_SEL_WIDTH 1
  62. #define EE_SPI_EEPROM 0
  63. #define EE_SPI_FLASH 1
  64. #define EE_SPI_HCMD_DABCNT_LBN 16
  65. #define EE_SPI_HCMD_DABCNT_WIDTH 5
  66. #define EE_SPI_HCMD_READ_LBN 15
  67. #define EE_SPI_HCMD_READ_WIDTH 1
  68. #define EE_SPI_READ 1
  69. #define EE_SPI_WRITE 0
  70. #define EE_SPI_HCMD_DUBCNT_LBN 12
  71. #define EE_SPI_HCMD_DUBCNT_WIDTH 2
  72. #define EE_SPI_HCMD_ADBCNT_LBN 8
  73. #define EE_SPI_HCMD_ADBCNT_WIDTH 2
  74. #define EE_SPI_HCMD_ENC_LBN 0
  75. #define EE_SPI_HCMD_ENC_WIDTH 8
  76. /* SPI host address register */
  77. #define EE_SPI_HADR_REG_KER 0x0110
  78. #define EE_SPI_HADR_ADR_LBN 0
  79. #define EE_SPI_HADR_ADR_WIDTH 24
  80. /* SPI host data register */
  81. #define EE_SPI_HDATA_REG_KER 0x0120
  82. /* PCIE CORE ACCESS REG */
  83. #define PCIE_CORE_ADDR_PCIE_DEVICE_CTRL_STAT 0x68
  84. #define PCIE_CORE_ADDR_PCIE_LINK_CTRL_STAT 0x70
  85. #define PCIE_CORE_ADDR_ACK_RPL_TIMER 0x700
  86. #define PCIE_CORE_ADDR_ACK_FREQ 0x70C
  87. /* NIC status register */
  88. #define NIC_STAT_REG 0x0200
  89. #define ONCHIP_SRAM_LBN 16
  90. #define ONCHIP_SRAM_WIDTH 1
  91. #define SF_PRST_LBN 9
  92. #define SF_PRST_WIDTH 1
  93. #define EE_PRST_LBN 8
  94. #define EE_PRST_WIDTH 1
  95. /* See pic_mode_t for decoding of this field */
  96. /* These bit definitions are extrapolated from the list of numerical
  97. * values for STRAP_PINS.
  98. */
  99. #define STRAP_10G_LBN 2
  100. #define STRAP_10G_WIDTH 1
  101. #define STRAP_PCIE_LBN 0
  102. #define STRAP_PCIE_WIDTH 1
  103. /* GPIO control register */
  104. #define GPIO_CTL_REG_KER 0x0210
  105. #define GPIO_OUTPUTS_LBN (16)
  106. #define GPIO_OUTPUTS_WIDTH (4)
  107. #define GPIO_INPUTS_LBN (8)
  108. #define GPIO_DIRECTION_LBN (24)
  109. #define GPIO_DIRECTION_WIDTH (4)
  110. #define GPIO_DIRECTION_OUT (1)
  111. #define GPIO_SRAM_SLEEP (1 << 1)
  112. #define GPIO3_OEN_LBN (GPIO_DIRECTION_LBN + 3)
  113. #define GPIO3_OEN_WIDTH 1
  114. #define GPIO2_OEN_LBN (GPIO_DIRECTION_LBN + 2)
  115. #define GPIO2_OEN_WIDTH 1
  116. #define GPIO1_OEN_LBN (GPIO_DIRECTION_LBN + 1)
  117. #define GPIO1_OEN_WIDTH 1
  118. #define GPIO0_OEN_LBN (GPIO_DIRECTION_LBN + 0)
  119. #define GPIO0_OEN_WIDTH 1
  120. #define GPIO3_OUT_LBN (GPIO_OUTPUTS_LBN + 3)
  121. #define GPIO3_OUT_WIDTH 1
  122. #define GPIO2_OUT_LBN (GPIO_OUTPUTS_LBN + 2)
  123. #define GPIO2_OUT_WIDTH 1
  124. #define GPIO1_OUT_LBN (GPIO_OUTPUTS_LBN + 1)
  125. #define GPIO1_OUT_WIDTH 1
  126. #define GPIO0_OUT_LBN (GPIO_OUTPUTS_LBN + 0)
  127. #define GPIO0_OUT_WIDTH 1
  128. #define GPIO3_IN_LBN (GPIO_INPUTS_LBN + 3)
  129. #define GPIO3_IN_WIDTH 1
  130. #define GPIO2_IN_WIDTH 1
  131. #define GPIO1_IN_WIDTH 1
  132. #define GPIO0_IN_LBN (GPIO_INPUTS_LBN + 0)
  133. #define GPIO0_IN_WIDTH 1
  134. /* Global control register */
  135. #define GLB_CTL_REG_KER 0x0220
  136. #define EXT_PHY_RST_CTL_LBN 63
  137. #define EXT_PHY_RST_CTL_WIDTH 1
  138. #define PCIE_SD_RST_CTL_LBN 61
  139. #define PCIE_SD_RST_CTL_WIDTH 1
  140. #define PCIE_NSTCK_RST_CTL_LBN 58
  141. #define PCIE_NSTCK_RST_CTL_WIDTH 1
  142. #define PCIE_CORE_RST_CTL_LBN 57
  143. #define PCIE_CORE_RST_CTL_WIDTH 1
  144. #define EE_RST_CTL_LBN 49
  145. #define EE_RST_CTL_WIDTH 1
  146. #define RST_XGRX_LBN 24
  147. #define RST_XGRX_WIDTH 1
  148. #define RST_XGTX_LBN 23
  149. #define RST_XGTX_WIDTH 1
  150. #define RST_EM_LBN 22
  151. #define RST_EM_WIDTH 1
  152. #define EXT_PHY_RST_DUR_LBN 1
  153. #define EXT_PHY_RST_DUR_WIDTH 3
  154. #define SWRST_LBN 0
  155. #define SWRST_WIDTH 1
  156. #define INCLUDE_IN_RESET 0
  157. #define EXCLUDE_FROM_RESET 1
  158. /* Fatal interrupt register */
  159. #define FATAL_INTR_REG_KER 0x0230
  160. #define RBUF_OWN_INT_KER_EN_LBN 39
  161. #define RBUF_OWN_INT_KER_EN_WIDTH 1
  162. #define TBUF_OWN_INT_KER_EN_LBN 38
  163. #define TBUF_OWN_INT_KER_EN_WIDTH 1
  164. #define ILL_ADR_INT_KER_EN_LBN 33
  165. #define ILL_ADR_INT_KER_EN_WIDTH 1
  166. #define MEM_PERR_INT_KER_LBN 8
  167. #define MEM_PERR_INT_KER_WIDTH 1
  168. #define INT_KER_ERROR_LBN 0
  169. #define INT_KER_ERROR_WIDTH 12
  170. #define DP_CTRL_REG 0x250
  171. #define FLS_EVQ_ID_LBN 0
  172. #define FLS_EVQ_ID_WIDTH 11
  173. #define MEM_STAT_REG_KER 0x260
  174. /* Debug probe register */
  175. #define DEBUG_BLK_SEL_MISC 7
  176. #define DEBUG_BLK_SEL_SERDES 6
  177. #define DEBUG_BLK_SEL_EM 5
  178. #define DEBUG_BLK_SEL_SR 4
  179. #define DEBUG_BLK_SEL_EV 3
  180. #define DEBUG_BLK_SEL_RX 2
  181. #define DEBUG_BLK_SEL_TX 1
  182. #define DEBUG_BLK_SEL_BIU 0
  183. /* FPGA build version */
  184. #define ALTERA_BUILD_REG_KER 0x0300
  185. #define VER_ALL_LBN 0
  186. #define VER_ALL_WIDTH 32
  187. /* Spare EEPROM bits register (flash 0x390) */
  188. #define SPARE_REG_KER 0x310
  189. #define MEM_PERR_EN_TX_DATA_LBN 72
  190. #define MEM_PERR_EN_TX_DATA_WIDTH 2
  191. /* Timer table for kernel access */
  192. #define TIMER_CMD_REG_KER 0x420
  193. #define TIMER_MODE_LBN 12
  194. #define TIMER_MODE_WIDTH 2
  195. #define TIMER_MODE_DIS 0
  196. #define TIMER_MODE_INT_HLDOFF 2
  197. #define TIMER_VAL_LBN 0
  198. #define TIMER_VAL_WIDTH 12
  199. /* Driver generated event register */
  200. #define DRV_EV_REG_KER 0x440
  201. #define DRV_EV_QID_LBN 64
  202. #define DRV_EV_QID_WIDTH 12
  203. #define DRV_EV_DATA_LBN 0
  204. #define DRV_EV_DATA_WIDTH 64
  205. /* Buffer table configuration register */
  206. #define BUF_TBL_CFG_REG_KER 0x600
  207. #define BUF_TBL_MODE_LBN 3
  208. #define BUF_TBL_MODE_WIDTH 1
  209. #define BUF_TBL_MODE_HALF 0
  210. #define BUF_TBL_MODE_FULL 1
  211. /* SRAM receive descriptor cache configuration register */
  212. #define SRM_RX_DC_CFG_REG_KER 0x610
  213. #define SRM_RX_DC_BASE_ADR_LBN 0
  214. #define SRM_RX_DC_BASE_ADR_WIDTH 21
  215. /* SRAM transmit descriptor cache configuration register */
  216. #define SRM_TX_DC_CFG_REG_KER 0x620
  217. #define SRM_TX_DC_BASE_ADR_LBN 0
  218. #define SRM_TX_DC_BASE_ADR_WIDTH 21
  219. /* SRAM configuration register */
  220. #define SRM_CFG_REG_KER 0x630
  221. #define SRAM_OOB_BT_INIT_EN_LBN 3
  222. #define SRAM_OOB_BT_INIT_EN_WIDTH 1
  223. #define SRM_NUM_BANKS_AND_BANK_SIZE_LBN 0
  224. #define SRM_NUM_BANKS_AND_BANK_SIZE_WIDTH 3
  225. #define SRM_NB_BSZ_1BANKS_2M 0
  226. #define SRM_NB_BSZ_1BANKS_4M 1
  227. #define SRM_NB_BSZ_1BANKS_8M 2
  228. #define SRM_NB_BSZ_DEFAULT 3 /* char driver will set the default */
  229. #define SRM_NB_BSZ_2BANKS_4M 4
  230. #define SRM_NB_BSZ_2BANKS_8M 5
  231. #define SRM_NB_BSZ_2BANKS_16M 6
  232. #define SRM_NB_BSZ_RESERVED 7
  233. /* Special buffer table update register */
  234. #define BUF_TBL_UPD_REG_KER 0x0650
  235. #define BUF_UPD_CMD_LBN 63
  236. #define BUF_UPD_CMD_WIDTH 1
  237. #define BUF_CLR_CMD_LBN 62
  238. #define BUF_CLR_CMD_WIDTH 1
  239. #define BUF_CLR_END_ID_LBN 32
  240. #define BUF_CLR_END_ID_WIDTH 20
  241. #define BUF_CLR_START_ID_LBN 0
  242. #define BUF_CLR_START_ID_WIDTH 20
  243. /* Receive configuration register */
  244. #define RX_CFG_REG_KER 0x800
  245. /* B0 */
  246. #define RX_INGR_EN_B0_LBN 47
  247. #define RX_INGR_EN_B0_WIDTH 1
  248. #define RX_DESC_PUSH_EN_B0_LBN 43
  249. #define RX_DESC_PUSH_EN_B0_WIDTH 1
  250. #define RX_XON_TX_TH_B0_LBN 33
  251. #define RX_XON_TX_TH_B0_WIDTH 5
  252. #define RX_XOFF_TX_TH_B0_LBN 28
  253. #define RX_XOFF_TX_TH_B0_WIDTH 5
  254. #define RX_USR_BUF_SIZE_B0_LBN 19
  255. #define RX_USR_BUF_SIZE_B0_WIDTH 9
  256. #define RX_XON_MAC_TH_B0_LBN 10
  257. #define RX_XON_MAC_TH_B0_WIDTH 9
  258. #define RX_XOFF_MAC_TH_B0_LBN 1
  259. #define RX_XOFF_MAC_TH_B0_WIDTH 9
  260. #define RX_XOFF_MAC_EN_B0_LBN 0
  261. #define RX_XOFF_MAC_EN_B0_WIDTH 1
  262. /* A1 */
  263. #define RX_DESC_PUSH_EN_A1_LBN 35
  264. #define RX_DESC_PUSH_EN_A1_WIDTH 1
  265. #define RX_XON_TX_TH_A1_LBN 25
  266. #define RX_XON_TX_TH_A1_WIDTH 5
  267. #define RX_XOFF_TX_TH_A1_LBN 20
  268. #define RX_XOFF_TX_TH_A1_WIDTH 5
  269. #define RX_USR_BUF_SIZE_A1_LBN 11
  270. #define RX_USR_BUF_SIZE_A1_WIDTH 9
  271. #define RX_XON_MAC_TH_A1_LBN 6
  272. #define RX_XON_MAC_TH_A1_WIDTH 5
  273. #define RX_XOFF_MAC_TH_A1_LBN 1
  274. #define RX_XOFF_MAC_TH_A1_WIDTH 5
  275. #define RX_XOFF_MAC_EN_A1_LBN 0
  276. #define RX_XOFF_MAC_EN_A1_WIDTH 1
  277. /* Receive filter control register */
  278. #define RX_FILTER_CTL_REG 0x810
  279. #define UDP_FULL_SRCH_LIMIT_LBN 32
  280. #define UDP_FULL_SRCH_LIMIT_WIDTH 8
  281. #define NUM_KER_LBN 24
  282. #define NUM_KER_WIDTH 2
  283. #define UDP_WILD_SRCH_LIMIT_LBN 16
  284. #define UDP_WILD_SRCH_LIMIT_WIDTH 8
  285. #define TCP_WILD_SRCH_LIMIT_LBN 8
  286. #define TCP_WILD_SRCH_LIMIT_WIDTH 8
  287. #define TCP_FULL_SRCH_LIMIT_LBN 0
  288. #define TCP_FULL_SRCH_LIMIT_WIDTH 8
  289. /* RX queue flush register */
  290. #define RX_FLUSH_DESCQ_REG_KER 0x0820
  291. #define RX_FLUSH_DESCQ_CMD_LBN 24
  292. #define RX_FLUSH_DESCQ_CMD_WIDTH 1
  293. #define RX_FLUSH_DESCQ_LBN 0
  294. #define RX_FLUSH_DESCQ_WIDTH 12
  295. /* Receive descriptor update register */
  296. #define RX_DESC_UPD_REG_KER_DWORD (0x830 + 12)
  297. #define RX_DESC_WPTR_DWORD_LBN 0
  298. #define RX_DESC_WPTR_DWORD_WIDTH 12
  299. /* Receive descriptor cache configuration register */
  300. #define RX_DC_CFG_REG_KER 0x840
  301. #define RX_DC_SIZE_LBN 0
  302. #define RX_DC_SIZE_WIDTH 2
  303. #define RX_DC_PF_WM_REG_KER 0x850
  304. #define RX_DC_PF_LWM_LBN 0
  305. #define RX_DC_PF_LWM_WIDTH 6
  306. /* RX no descriptor drop counter */
  307. #define RX_NODESC_DROP_REG_KER 0x880
  308. #define RX_NODESC_DROP_CNT_LBN 0
  309. #define RX_NODESC_DROP_CNT_WIDTH 16
  310. /* RX black magic register */
  311. #define RX_SELF_RST_REG_KER 0x890
  312. #define RX_ISCSI_DIS_LBN 17
  313. #define RX_ISCSI_DIS_WIDTH 1
  314. #define RX_NODESC_WAIT_DIS_LBN 9
  315. #define RX_NODESC_WAIT_DIS_WIDTH 1
  316. #define RX_RECOVERY_EN_LBN 8
  317. #define RX_RECOVERY_EN_WIDTH 1
  318. /* TX queue flush register */
  319. #define TX_FLUSH_DESCQ_REG_KER 0x0a00
  320. #define TX_FLUSH_DESCQ_CMD_LBN 12
  321. #define TX_FLUSH_DESCQ_CMD_WIDTH 1
  322. #define TX_FLUSH_DESCQ_LBN 0
  323. #define TX_FLUSH_DESCQ_WIDTH 12
  324. /* Transmit descriptor update register */
  325. #define TX_DESC_UPD_REG_KER_DWORD (0xa10 + 12)
  326. #define TX_DESC_WPTR_DWORD_LBN 0
  327. #define TX_DESC_WPTR_DWORD_WIDTH 12
  328. /* Transmit descriptor cache configuration register */
  329. #define TX_DC_CFG_REG_KER 0xa20
  330. #define TX_DC_SIZE_LBN 0
  331. #define TX_DC_SIZE_WIDTH 2
  332. /* Transmit checksum configuration register (A0/A1 only) */
  333. #define TX_CHKSM_CFG_REG_KER_A1 0xa30
  334. /* Transmit configuration register */
  335. #define TX_CFG_REG_KER 0xa50
  336. #define TX_NO_EOP_DISC_EN_LBN 5
  337. #define TX_NO_EOP_DISC_EN_WIDTH 1
  338. /* Transmit configuration register 2 */
  339. #define TX_CFG2_REG_KER 0xa80
  340. #define TX_CSR_PUSH_EN_LBN 89
  341. #define TX_CSR_PUSH_EN_WIDTH 1
  342. #define TX_RX_SPACER_LBN 64
  343. #define TX_RX_SPACER_WIDTH 8
  344. #define TX_SW_EV_EN_LBN 59
  345. #define TX_SW_EV_EN_WIDTH 1
  346. #define TX_RX_SPACER_EN_LBN 57
  347. #define TX_RX_SPACER_EN_WIDTH 1
  348. #define TX_PREF_THRESHOLD_LBN 19
  349. #define TX_PREF_THRESHOLD_WIDTH 2
  350. #define TX_ONE_PKT_PER_Q_LBN 18
  351. #define TX_ONE_PKT_PER_Q_WIDTH 1
  352. #define TX_DIS_NON_IP_EV_LBN 17
  353. #define TX_DIS_NON_IP_EV_WIDTH 1
  354. #define TX_FLUSH_MIN_LEN_EN_B0_LBN 7
  355. #define TX_FLUSH_MIN_LEN_EN_B0_WIDTH 1
  356. /* PHY management transmit data register */
  357. #define MD_TXD_REG_KER 0xc00
  358. #define MD_TXD_LBN 0
  359. #define MD_TXD_WIDTH 16
  360. /* PHY management receive data register */
  361. #define MD_RXD_REG_KER 0xc10
  362. #define MD_RXD_LBN 0
  363. #define MD_RXD_WIDTH 16
  364. /* PHY management configuration & status register */
  365. #define MD_CS_REG_KER 0xc20
  366. #define MD_GC_LBN 4
  367. #define MD_GC_WIDTH 1
  368. #define MD_RIC_LBN 2
  369. #define MD_RIC_WIDTH 1
  370. #define MD_RDC_LBN 1
  371. #define MD_RDC_WIDTH 1
  372. #define MD_WRC_LBN 0
  373. #define MD_WRC_WIDTH 1
  374. /* PHY management PHY address register */
  375. #define MD_PHY_ADR_REG_KER 0xc30
  376. #define MD_PHY_ADR_LBN 0
  377. #define MD_PHY_ADR_WIDTH 16
  378. /* PHY management ID register */
  379. #define MD_ID_REG_KER 0xc40
  380. #define MD_PRT_ADR_LBN 11
  381. #define MD_PRT_ADR_WIDTH 5
  382. #define MD_DEV_ADR_LBN 6
  383. #define MD_DEV_ADR_WIDTH 5
  384. /* Used for writing both at once */
  385. #define MD_PRT_DEV_ADR_LBN 6
  386. #define MD_PRT_DEV_ADR_WIDTH 10
  387. /* PHY management status & mask register (DWORD read only) */
  388. #define MD_STAT_REG_KER 0xc50
  389. #define MD_BSERR_LBN 2
  390. #define MD_BSERR_WIDTH 1
  391. #define MD_LNFL_LBN 1
  392. #define MD_LNFL_WIDTH 1
  393. #define MD_BSY_LBN 0
  394. #define MD_BSY_WIDTH 1
  395. /* Port 0 and 1 MAC stats registers */
  396. #define MAC0_STAT_DMA_REG_KER 0xc60
  397. #define MAC_STAT_DMA_CMD_LBN 48
  398. #define MAC_STAT_DMA_CMD_WIDTH 1
  399. #define MAC_STAT_DMA_ADR_LBN 0
  400. #define MAC_STAT_DMA_ADR_WIDTH EFX_DMA_TYPE_WIDTH(46)
  401. /* Port 0 and 1 MAC control registers */
  402. #define MAC0_CTRL_REG_KER 0xc80
  403. #define MAC_XOFF_VAL_LBN 16
  404. #define MAC_XOFF_VAL_WIDTH 16
  405. #define TXFIFO_DRAIN_EN_B0_LBN 7
  406. #define TXFIFO_DRAIN_EN_B0_WIDTH 1
  407. #define MAC_BCAD_ACPT_LBN 4
  408. #define MAC_BCAD_ACPT_WIDTH 1
  409. #define MAC_UC_PROM_LBN 3
  410. #define MAC_UC_PROM_WIDTH 1
  411. #define MAC_LINK_STATUS_LBN 2
  412. #define MAC_LINK_STATUS_WIDTH 1
  413. #define MAC_SPEED_LBN 0
  414. #define MAC_SPEED_WIDTH 2
  415. /* 10G XAUI XGXS default values */
  416. #define XX_TXDRV_DEQ_DEFAULT 0xe /* deq=.6 */
  417. #define XX_TXDRV_DTX_DEFAULT 0x5 /* 1.25 */
  418. #define XX_SD_CTL_DRV_DEFAULT 0 /* 20mA */
  419. /* Multicast address hash table */
  420. #define MAC_MCAST_HASH_REG0_KER 0xca0
  421. #define MAC_MCAST_HASH_REG1_KER 0xcb0
  422. /* GMAC registers */
  423. #define FALCON_GMAC_REGBANK 0xe00
  424. #define FALCON_GMAC_REGBANK_SIZE 0x200
  425. #define FALCON_GMAC_REG_SIZE 0x10
  426. /* XMAC registers */
  427. #define FALCON_XMAC_REGBANK 0x1200
  428. #define FALCON_XMAC_REGBANK_SIZE 0x200
  429. #define FALCON_XMAC_REG_SIZE 0x10
  430. /* XGMAC address register low */
  431. #define XM_ADR_LO_REG_MAC 0x00
  432. #define XM_ADR_3_LBN 24
  433. #define XM_ADR_3_WIDTH 8
  434. #define XM_ADR_2_LBN 16
  435. #define XM_ADR_2_WIDTH 8
  436. #define XM_ADR_1_LBN 8
  437. #define XM_ADR_1_WIDTH 8
  438. #define XM_ADR_0_LBN 0
  439. #define XM_ADR_0_WIDTH 8
  440. /* XGMAC address register high */
  441. #define XM_ADR_HI_REG_MAC 0x01
  442. #define XM_ADR_5_LBN 8
  443. #define XM_ADR_5_WIDTH 8
  444. #define XM_ADR_4_LBN 0
  445. #define XM_ADR_4_WIDTH 8
  446. /* XGMAC global configuration */
  447. #define XM_GLB_CFG_REG_MAC 0x02
  448. #define XM_RX_STAT_EN_LBN 11
  449. #define XM_RX_STAT_EN_WIDTH 1
  450. #define XM_TX_STAT_EN_LBN 10
  451. #define XM_TX_STAT_EN_WIDTH 1
  452. #define XM_RX_JUMBO_MODE_LBN 6
  453. #define XM_RX_JUMBO_MODE_WIDTH 1
  454. #define XM_INTCLR_MODE_LBN 3
  455. #define XM_INTCLR_MODE_WIDTH 1
  456. #define XM_CORE_RST_LBN 0
  457. #define XM_CORE_RST_WIDTH 1
  458. /* XGMAC transmit configuration */
  459. #define XM_TX_CFG_REG_MAC 0x03
  460. #define XM_IPG_LBN 16
  461. #define XM_IPG_WIDTH 4
  462. #define XM_FCNTL_LBN 10
  463. #define XM_FCNTL_WIDTH 1
  464. #define XM_TXCRC_LBN 8
  465. #define XM_TXCRC_WIDTH 1
  466. #define XM_AUTO_PAD_LBN 5
  467. #define XM_AUTO_PAD_WIDTH 1
  468. #define XM_TX_PRMBL_LBN 2
  469. #define XM_TX_PRMBL_WIDTH 1
  470. #define XM_TXEN_LBN 1
  471. #define XM_TXEN_WIDTH 1
  472. /* XGMAC receive configuration */
  473. #define XM_RX_CFG_REG_MAC 0x04
  474. #define XM_PASS_CRC_ERR_LBN 25
  475. #define XM_PASS_CRC_ERR_WIDTH 1
  476. #define XM_ACPT_ALL_MCAST_LBN 11
  477. #define XM_ACPT_ALL_MCAST_WIDTH 1
  478. #define XM_ACPT_ALL_UCAST_LBN 9
  479. #define XM_ACPT_ALL_UCAST_WIDTH 1
  480. #define XM_AUTO_DEPAD_LBN 8
  481. #define XM_AUTO_DEPAD_WIDTH 1
  482. #define XM_RXEN_LBN 1
  483. #define XM_RXEN_WIDTH 1
  484. /* XGMAC management interrupt mask register */
  485. #define XM_MGT_INT_MSK_REG_MAC_B0 0x5
  486. #define XM_MSK_PRMBLE_ERR_LBN 2
  487. #define XM_MSK_PRMBLE_ERR_WIDTH 1
  488. #define XM_MSK_RMTFLT_LBN 1
  489. #define XM_MSK_RMTFLT_WIDTH 1
  490. #define XM_MSK_LCLFLT_LBN 0
  491. #define XM_MSK_LCLFLT_WIDTH 1
  492. /* XGMAC flow control register */
  493. #define XM_FC_REG_MAC 0x7
  494. #define XM_PAUSE_TIME_LBN 16
  495. #define XM_PAUSE_TIME_WIDTH 16
  496. #define XM_DIS_FCNTL_LBN 0
  497. #define XM_DIS_FCNTL_WIDTH 1
  498. /* XGMAC pause time count register */
  499. #define XM_PAUSE_TIME_REG_MAC 0x9
  500. /* XGMAC transmit parameter register */
  501. #define XM_TX_PARAM_REG_MAC 0x0d
  502. #define XM_TX_JUMBO_MODE_LBN 31
  503. #define XM_TX_JUMBO_MODE_WIDTH 1
  504. #define XM_MAX_TX_FRM_SIZE_LBN 16
  505. #define XM_MAX_TX_FRM_SIZE_WIDTH 14
  506. /* XGMAC receive parameter register */
  507. #define XM_RX_PARAM_REG_MAC 0x0e
  508. #define XM_MAX_RX_FRM_SIZE_LBN 0
  509. #define XM_MAX_RX_FRM_SIZE_WIDTH 14
  510. /* XGMAC management interrupt status register */
  511. #define XM_MGT_INT_REG_MAC_B0 0x0f
  512. #define XM_PRMBLE_ERR 2
  513. #define XM_PRMBLE_WIDTH 1
  514. #define XM_RMTFLT_LBN 1
  515. #define XM_RMTFLT_WIDTH 1
  516. #define XM_LCLFLT_LBN 0
  517. #define XM_LCLFLT_WIDTH 1
  518. /* XGXS/XAUI powerdown/reset register */
  519. #define XX_PWR_RST_REG_MAC 0x10
  520. #define XX_PWRDND_EN_LBN 15
  521. #define XX_PWRDND_EN_WIDTH 1
  522. #define XX_PWRDNC_EN_LBN 14
  523. #define XX_PWRDNC_EN_WIDTH 1
  524. #define XX_PWRDNB_EN_LBN 13
  525. #define XX_PWRDNB_EN_WIDTH 1
  526. #define XX_PWRDNA_EN_LBN 12
  527. #define XX_PWRDNA_EN_WIDTH 1
  528. #define XX_RSTPLLCD_EN_LBN 9
  529. #define XX_RSTPLLCD_EN_WIDTH 1
  530. #define XX_RSTPLLAB_EN_LBN 8
  531. #define XX_RSTPLLAB_EN_WIDTH 1
  532. #define XX_RESETD_EN_LBN 7
  533. #define XX_RESETD_EN_WIDTH 1
  534. #define XX_RESETC_EN_LBN 6
  535. #define XX_RESETC_EN_WIDTH 1
  536. #define XX_RESETB_EN_LBN 5
  537. #define XX_RESETB_EN_WIDTH 1
  538. #define XX_RESETA_EN_LBN 4
  539. #define XX_RESETA_EN_WIDTH 1
  540. #define XX_RSTXGXSRX_EN_LBN 2
  541. #define XX_RSTXGXSRX_EN_WIDTH 1
  542. #define XX_RSTXGXSTX_EN_LBN 1
  543. #define XX_RSTXGXSTX_EN_WIDTH 1
  544. #define XX_RST_XX_EN_LBN 0
  545. #define XX_RST_XX_EN_WIDTH 1
  546. /* XGXS/XAUI powerdown/reset control register */
  547. #define XX_SD_CTL_REG_MAC 0x11
  548. #define XX_HIDRVD_LBN 15
  549. #define XX_HIDRVD_WIDTH 1
  550. #define XX_LODRVD_LBN 14
  551. #define XX_LODRVD_WIDTH 1
  552. #define XX_HIDRVC_LBN 13
  553. #define XX_HIDRVC_WIDTH 1
  554. #define XX_LODRVC_LBN 12
  555. #define XX_LODRVC_WIDTH 1
  556. #define XX_HIDRVB_LBN 11
  557. #define XX_HIDRVB_WIDTH 1
  558. #define XX_LODRVB_LBN 10
  559. #define XX_LODRVB_WIDTH 1
  560. #define XX_HIDRVA_LBN 9
  561. #define XX_HIDRVA_WIDTH 1
  562. #define XX_LODRVA_LBN 8
  563. #define XX_LODRVA_WIDTH 1
  564. #define XX_TXDRV_CTL_REG_MAC 0x12
  565. #define XX_DEQD_LBN 28
  566. #define XX_DEQD_WIDTH 4
  567. #define XX_DEQC_LBN 24
  568. #define XX_DEQC_WIDTH 4
  569. #define XX_DEQB_LBN 20
  570. #define XX_DEQB_WIDTH 4
  571. #define XX_DEQA_LBN 16
  572. #define XX_DEQA_WIDTH 4
  573. #define XX_DTXD_LBN 12
  574. #define XX_DTXD_WIDTH 4
  575. #define XX_DTXC_LBN 8
  576. #define XX_DTXC_WIDTH 4
  577. #define XX_DTXB_LBN 4
  578. #define XX_DTXB_WIDTH 4
  579. #define XX_DTXA_LBN 0
  580. #define XX_DTXA_WIDTH 4
  581. /* XAUI XGXS core status register */
  582. #define XX_FORCE_SIG_DECODE_FORCED 0xff
  583. #define XX_CORE_STAT_REG_MAC 0x16
  584. #define XX_ALIGN_DONE_LBN 20
  585. #define XX_ALIGN_DONE_WIDTH 1
  586. #define XX_SYNC_STAT_LBN 16
  587. #define XX_SYNC_STAT_WIDTH 4
  588. #define XX_SYNC_STAT_DECODE_SYNCED 0xf
  589. #define XX_COMMA_DET_LBN 12
  590. #define XX_COMMA_DET_WIDTH 4
  591. #define XX_COMMA_DET_DECODE_DETECTED 0xf
  592. #define XX_COMMA_DET_RESET 0xf
  593. #define XX_CHARERR_LBN 4
  594. #define XX_CHARERR_WIDTH 4
  595. #define XX_CHARERR_RESET 0xf
  596. #define XX_DISPERR_LBN 0
  597. #define XX_DISPERR_WIDTH 4
  598. #define XX_DISPERR_RESET 0xf
  599. /* Receive filter table */
  600. #define RX_FILTER_TBL0 0xF00000
  601. /* Receive descriptor pointer table */
  602. #define RX_DESC_PTR_TBL_KER_A1 0x11800
  603. #define RX_DESC_PTR_TBL_KER_B0 0xF40000
  604. #define RX_DESC_PTR_TBL_KER_P0 0x900
  605. #define RX_ISCSI_DDIG_EN_LBN 88
  606. #define RX_ISCSI_DDIG_EN_WIDTH 1
  607. #define RX_ISCSI_HDIG_EN_LBN 87
  608. #define RX_ISCSI_HDIG_EN_WIDTH 1
  609. #define RX_DESCQ_BUF_BASE_ID_LBN 36
  610. #define RX_DESCQ_BUF_BASE_ID_WIDTH 20
  611. #define RX_DESCQ_EVQ_ID_LBN 24
  612. #define RX_DESCQ_EVQ_ID_WIDTH 12
  613. #define RX_DESCQ_OWNER_ID_LBN 10
  614. #define RX_DESCQ_OWNER_ID_WIDTH 14
  615. #define RX_DESCQ_LABEL_LBN 5
  616. #define RX_DESCQ_LABEL_WIDTH 5
  617. #define RX_DESCQ_SIZE_LBN 3
  618. #define RX_DESCQ_SIZE_WIDTH 2
  619. #define RX_DESCQ_SIZE_4K 3
  620. #define RX_DESCQ_SIZE_2K 2
  621. #define RX_DESCQ_SIZE_1K 1
  622. #define RX_DESCQ_SIZE_512 0
  623. #define RX_DESCQ_TYPE_LBN 2
  624. #define RX_DESCQ_TYPE_WIDTH 1
  625. #define RX_DESCQ_JUMBO_LBN 1
  626. #define RX_DESCQ_JUMBO_WIDTH 1
  627. #define RX_DESCQ_EN_LBN 0
  628. #define RX_DESCQ_EN_WIDTH 1
  629. /* Transmit descriptor pointer table */
  630. #define TX_DESC_PTR_TBL_KER_A1 0x11900
  631. #define TX_DESC_PTR_TBL_KER_B0 0xF50000
  632. #define TX_DESC_PTR_TBL_KER_P0 0xa40
  633. #define TX_NON_IP_DROP_DIS_B0_LBN 91
  634. #define TX_NON_IP_DROP_DIS_B0_WIDTH 1
  635. #define TX_IP_CHKSM_DIS_B0_LBN 90
  636. #define TX_IP_CHKSM_DIS_B0_WIDTH 1
  637. #define TX_TCP_CHKSM_DIS_B0_LBN 89
  638. #define TX_TCP_CHKSM_DIS_B0_WIDTH 1
  639. #define TX_DESCQ_EN_LBN 88
  640. #define TX_DESCQ_EN_WIDTH 1
  641. #define TX_ISCSI_DDIG_EN_LBN 87
  642. #define TX_ISCSI_DDIG_EN_WIDTH 1
  643. #define TX_ISCSI_HDIG_EN_LBN 86
  644. #define TX_ISCSI_HDIG_EN_WIDTH 1
  645. #define TX_DESCQ_BUF_BASE_ID_LBN 36
  646. #define TX_DESCQ_BUF_BASE_ID_WIDTH 20
  647. #define TX_DESCQ_EVQ_ID_LBN 24
  648. #define TX_DESCQ_EVQ_ID_WIDTH 12
  649. #define TX_DESCQ_OWNER_ID_LBN 10
  650. #define TX_DESCQ_OWNER_ID_WIDTH 14
  651. #define TX_DESCQ_LABEL_LBN 5
  652. #define TX_DESCQ_LABEL_WIDTH 5
  653. #define TX_DESCQ_SIZE_LBN 3
  654. #define TX_DESCQ_SIZE_WIDTH 2
  655. #define TX_DESCQ_SIZE_4K 3
  656. #define TX_DESCQ_SIZE_2K 2
  657. #define TX_DESCQ_SIZE_1K 1
  658. #define TX_DESCQ_SIZE_512 0
  659. #define TX_DESCQ_TYPE_LBN 1
  660. #define TX_DESCQ_TYPE_WIDTH 2
  661. /* Event queue pointer */
  662. #define EVQ_PTR_TBL_KER_A1 0x11a00
  663. #define EVQ_PTR_TBL_KER_B0 0xf60000
  664. #define EVQ_PTR_TBL_KER_P0 0x500
  665. #define EVQ_EN_LBN 23
  666. #define EVQ_EN_WIDTH 1
  667. #define EVQ_SIZE_LBN 20
  668. #define EVQ_SIZE_WIDTH 3
  669. #define EVQ_SIZE_32K 6
  670. #define EVQ_SIZE_16K 5
  671. #define EVQ_SIZE_8K 4
  672. #define EVQ_SIZE_4K 3
  673. #define EVQ_SIZE_2K 2
  674. #define EVQ_SIZE_1K 1
  675. #define EVQ_SIZE_512 0
  676. #define EVQ_BUF_BASE_ID_LBN 0
  677. #define EVQ_BUF_BASE_ID_WIDTH 20
  678. /* Event queue read pointer */
  679. #define EVQ_RPTR_REG_KER_A1 0x11b00
  680. #define EVQ_RPTR_REG_KER_B0 0xfa0000
  681. #define EVQ_RPTR_REG_KER_DWORD (EVQ_RPTR_REG_KER + 0)
  682. #define EVQ_RPTR_DWORD_LBN 0
  683. #define EVQ_RPTR_DWORD_WIDTH 14
  684. /* RSS indirection table */
  685. #define RX_RSS_INDIR_TBL_B0 0xFB0000
  686. #define RX_RSS_INDIR_ENT_B0_LBN 0
  687. #define RX_RSS_INDIR_ENT_B0_WIDTH 6
  688. /* Special buffer descriptors (full-mode) */
  689. #define BUF_FULL_TBL_KER_A1 0x8000
  690. #define BUF_FULL_TBL_KER_B0 0x800000
  691. #define IP_DAT_BUF_SIZE_LBN 50
  692. #define IP_DAT_BUF_SIZE_WIDTH 1
  693. #define IP_DAT_BUF_SIZE_8K 1
  694. #define IP_DAT_BUF_SIZE_4K 0
  695. #define BUF_ADR_REGION_LBN 48
  696. #define BUF_ADR_REGION_WIDTH 2
  697. #define BUF_ADR_FBUF_LBN 14
  698. #define BUF_ADR_FBUF_WIDTH 34
  699. #define BUF_OWNER_ID_FBUF_LBN 0
  700. #define BUF_OWNER_ID_FBUF_WIDTH 14
  701. /* Transmit descriptor */
  702. #define TX_KER_PORT_LBN 63
  703. #define TX_KER_PORT_WIDTH 1
  704. #define TX_KER_CONT_LBN 62
  705. #define TX_KER_CONT_WIDTH 1
  706. #define TX_KER_BYTE_CNT_LBN 48
  707. #define TX_KER_BYTE_CNT_WIDTH 14
  708. #define TX_KER_BUF_REGION_LBN 46
  709. #define TX_KER_BUF_REGION_WIDTH 2
  710. #define TX_KER_BUF_REGION0_DECODE 0
  711. #define TX_KER_BUF_REGION1_DECODE 1
  712. #define TX_KER_BUF_REGION2_DECODE 2
  713. #define TX_KER_BUF_REGION3_DECODE 3
  714. #define TX_KER_BUF_ADR_LBN 0
  715. #define TX_KER_BUF_ADR_WIDTH EFX_DMA_TYPE_WIDTH(46)
  716. /* Receive descriptor */
  717. #define RX_KER_BUF_SIZE_LBN 48
  718. #define RX_KER_BUF_SIZE_WIDTH 14
  719. #define RX_KER_BUF_REGION_LBN 46
  720. #define RX_KER_BUF_REGION_WIDTH 2
  721. #define RX_KER_BUF_REGION0_DECODE 0
  722. #define RX_KER_BUF_REGION1_DECODE 1
  723. #define RX_KER_BUF_REGION2_DECODE 2
  724. #define RX_KER_BUF_REGION3_DECODE 3
  725. #define RX_KER_BUF_ADR_LBN 0
  726. #define RX_KER_BUF_ADR_WIDTH EFX_DMA_TYPE_WIDTH(46)
  727. /**************************************************************************
  728. *
  729. * Falcon events
  730. *
  731. **************************************************************************
  732. */
  733. /* Event queue entries */
  734. #define EV_CODE_LBN 60
  735. #define EV_CODE_WIDTH 4
  736. #define RX_IP_EV_DECODE 0
  737. #define TX_IP_EV_DECODE 2
  738. #define DRIVER_EV_DECODE 5
  739. #define GLOBAL_EV_DECODE 6
  740. #define DRV_GEN_EV_DECODE 7
  741. #define WHOLE_EVENT_LBN 0
  742. #define WHOLE_EVENT_WIDTH 64
  743. /* Receive events */
  744. #define RX_EV_PKT_OK_LBN 56
  745. #define RX_EV_PKT_OK_WIDTH 1
  746. #define RX_EV_PAUSE_FRM_ERR_LBN 55
  747. #define RX_EV_PAUSE_FRM_ERR_WIDTH 1
  748. #define RX_EV_BUF_OWNER_ID_ERR_LBN 54
  749. #define RX_EV_BUF_OWNER_ID_ERR_WIDTH 1
  750. #define RX_EV_IF_FRAG_ERR_LBN 53
  751. #define RX_EV_IF_FRAG_ERR_WIDTH 1
  752. #define RX_EV_IP_HDR_CHKSUM_ERR_LBN 52
  753. #define RX_EV_IP_HDR_CHKSUM_ERR_WIDTH 1
  754. #define RX_EV_TCP_UDP_CHKSUM_ERR_LBN 51
  755. #define RX_EV_TCP_UDP_CHKSUM_ERR_WIDTH 1
  756. #define RX_EV_ETH_CRC_ERR_LBN 50
  757. #define RX_EV_ETH_CRC_ERR_WIDTH 1
  758. #define RX_EV_FRM_TRUNC_LBN 49
  759. #define RX_EV_FRM_TRUNC_WIDTH 1
  760. #define RX_EV_DRIB_NIB_LBN 48
  761. #define RX_EV_DRIB_NIB_WIDTH 1
  762. #define RX_EV_TOBE_DISC_LBN 47
  763. #define RX_EV_TOBE_DISC_WIDTH 1
  764. #define RX_EV_PKT_TYPE_LBN 44
  765. #define RX_EV_PKT_TYPE_WIDTH 3
  766. #define RX_EV_PKT_TYPE_ETH_DECODE 0
  767. #define RX_EV_PKT_TYPE_LLC_DECODE 1
  768. #define RX_EV_PKT_TYPE_JUMBO_DECODE 2
  769. #define RX_EV_PKT_TYPE_VLAN_DECODE 3
  770. #define RX_EV_PKT_TYPE_VLAN_LLC_DECODE 4
  771. #define RX_EV_PKT_TYPE_VLAN_JUMBO_DECODE 5
  772. #define RX_EV_HDR_TYPE_LBN 42
  773. #define RX_EV_HDR_TYPE_WIDTH 2
  774. #define RX_EV_HDR_TYPE_TCP_IPV4_DECODE 0
  775. #define RX_EV_HDR_TYPE_UDP_IPV4_DECODE 1
  776. #define RX_EV_HDR_TYPE_OTHER_IP_DECODE 2
  777. #define RX_EV_HDR_TYPE_NON_IP_DECODE 3
  778. #define RX_EV_HDR_TYPE_HAS_CHECKSUMS(hdr_type) \
  779. ((hdr_type) <= RX_EV_HDR_TYPE_UDP_IPV4_DECODE)
  780. #define RX_EV_MCAST_HASH_MATCH_LBN 40
  781. #define RX_EV_MCAST_HASH_MATCH_WIDTH 1
  782. #define RX_EV_MCAST_PKT_LBN 39
  783. #define RX_EV_MCAST_PKT_WIDTH 1
  784. #define RX_EV_Q_LABEL_LBN 32
  785. #define RX_EV_Q_LABEL_WIDTH 5
  786. #define RX_EV_JUMBO_CONT_LBN 31
  787. #define RX_EV_JUMBO_CONT_WIDTH 1
  788. #define RX_EV_BYTE_CNT_LBN 16
  789. #define RX_EV_BYTE_CNT_WIDTH 14
  790. #define RX_EV_SOP_LBN 15
  791. #define RX_EV_SOP_WIDTH 1
  792. #define RX_EV_DESC_PTR_LBN 0
  793. #define RX_EV_DESC_PTR_WIDTH 12
  794. /* Transmit events */
  795. #define TX_EV_PKT_ERR_LBN 38
  796. #define TX_EV_PKT_ERR_WIDTH 1
  797. #define TX_EV_Q_LABEL_LBN 32
  798. #define TX_EV_Q_LABEL_WIDTH 5
  799. #define TX_EV_WQ_FF_FULL_LBN 15
  800. #define TX_EV_WQ_FF_FULL_WIDTH 1
  801. #define TX_EV_COMP_LBN 12
  802. #define TX_EV_COMP_WIDTH 1
  803. #define TX_EV_DESC_PTR_LBN 0
  804. #define TX_EV_DESC_PTR_WIDTH 12
  805. /* Driver events */
  806. #define DRIVER_EV_SUB_CODE_LBN 56
  807. #define DRIVER_EV_SUB_CODE_WIDTH 4
  808. #define DRIVER_EV_SUB_DATA_LBN 0
  809. #define DRIVER_EV_SUB_DATA_WIDTH 14
  810. #define TX_DESCQ_FLS_DONE_EV_DECODE 0
  811. #define RX_DESCQ_FLS_DONE_EV_DECODE 1
  812. #define EVQ_INIT_DONE_EV_DECODE 2
  813. #define EVQ_NOT_EN_EV_DECODE 3
  814. #define RX_DESCQ_FLSFF_OVFL_EV_DECODE 4
  815. #define SRM_UPD_DONE_EV_DECODE 5
  816. #define WAKE_UP_EV_DECODE 6
  817. #define TX_PKT_NON_TCP_UDP_DECODE 9
  818. #define TIMER_EV_DECODE 10
  819. #define RX_RECOVERY_EV_DECODE 11
  820. #define RX_DSC_ERROR_EV_DECODE 14
  821. #define TX_DSC_ERROR_EV_DECODE 15
  822. #define DRIVER_EV_TX_DESCQ_ID_LBN 0
  823. #define DRIVER_EV_TX_DESCQ_ID_WIDTH 12
  824. #define DRIVER_EV_RX_FLUSH_FAIL_LBN 12
  825. #define DRIVER_EV_RX_FLUSH_FAIL_WIDTH 1
  826. #define DRIVER_EV_RX_DESCQ_ID_LBN 0
  827. #define DRIVER_EV_RX_DESCQ_ID_WIDTH 12
  828. #define SRM_CLR_EV_DECODE 0
  829. #define SRM_UPD_EV_DECODE 1
  830. #define SRM_ILLCLR_EV_DECODE 2
  831. /* Global events */
  832. #define RX_RECOVERY_B0_LBN 12
  833. #define RX_RECOVERY_B0_WIDTH 1
  834. #define XG_MNT_INTR_B0_LBN 11
  835. #define XG_MNT_INTR_B0_WIDTH 1
  836. #define RX_RECOVERY_A1_LBN 11
  837. #define RX_RECOVERY_A1_WIDTH 1
  838. #define XG_PHY_INTR_LBN 9
  839. #define XG_PHY_INTR_WIDTH 1
  840. #define G_PHY1_INTR_LBN 8
  841. #define G_PHY1_INTR_WIDTH 1
  842. #define G_PHY0_INTR_LBN 7
  843. #define G_PHY0_INTR_WIDTH 1
  844. /* Driver-generated test events */
  845. #define EVQ_MAGIC_LBN 0
  846. #define EVQ_MAGIC_WIDTH 32
  847. /**************************************************************************
  848. *
  849. * Falcon MAC stats
  850. *
  851. **************************************************************************
  852. *
  853. */
  854. #define GRxGoodOct_offset 0x0
  855. #define GRxBadOct_offset 0x8
  856. #define GRxMissPkt_offset 0x10
  857. #define GRxFalseCRS_offset 0x14
  858. #define GRxPausePkt_offset 0x18
  859. #define GRxBadPkt_offset 0x1C
  860. #define GRxUcastPkt_offset 0x20
  861. #define GRxMcastPkt_offset 0x24
  862. #define GRxBcastPkt_offset 0x28
  863. #define GRxGoodLt64Pkt_offset 0x2C
  864. #define GRxBadLt64Pkt_offset 0x30
  865. #define GRx64Pkt_offset 0x34
  866. #define GRx65to127Pkt_offset 0x38
  867. #define GRx128to255Pkt_offset 0x3C
  868. #define GRx256to511Pkt_offset 0x40
  869. #define GRx512to1023Pkt_offset 0x44
  870. #define GRx1024to15xxPkt_offset 0x48
  871. #define GRx15xxtoJumboPkt_offset 0x4C
  872. #define GRxGtJumboPkt_offset 0x50
  873. #define GRxFcsErr64to15xxPkt_offset 0x54
  874. #define GRxFcsErr15xxtoJumboPkt_offset 0x58
  875. #define GRxFcsErrGtJumboPkt_offset 0x5C
  876. #define GTxGoodBadOct_offset 0x80
  877. #define GTxGoodOct_offset 0x88
  878. #define GTxSglColPkt_offset 0x90
  879. #define GTxMultColPkt_offset 0x94
  880. #define GTxExColPkt_offset 0x98
  881. #define GTxDefPkt_offset 0x9C
  882. #define GTxLateCol_offset 0xA0
  883. #define GTxExDefPkt_offset 0xA4
  884. #define GTxPausePkt_offset 0xA8
  885. #define GTxBadPkt_offset 0xAC
  886. #define GTxUcastPkt_offset 0xB0
  887. #define GTxMcastPkt_offset 0xB4
  888. #define GTxBcastPkt_offset 0xB8
  889. #define GTxLt64Pkt_offset 0xBC
  890. #define GTx64Pkt_offset 0xC0
  891. #define GTx65to127Pkt_offset 0xC4
  892. #define GTx128to255Pkt_offset 0xC8
  893. #define GTx256to511Pkt_offset 0xCC
  894. #define GTx512to1023Pkt_offset 0xD0
  895. #define GTx1024to15xxPkt_offset 0xD4
  896. #define GTx15xxtoJumboPkt_offset 0xD8
  897. #define GTxGtJumboPkt_offset 0xDC
  898. #define GTxNonTcpUdpPkt_offset 0xE0
  899. #define GTxMacSrcErrPkt_offset 0xE4
  900. #define GTxIpSrcErrPkt_offset 0xE8
  901. #define GDmaDone_offset 0xEC
  902. #define XgRxOctets_offset 0x0
  903. #define XgRxOctets_WIDTH 48
  904. #define XgRxOctetsOK_offset 0x8
  905. #define XgRxOctetsOK_WIDTH 48
  906. #define XgRxPkts_offset 0x10
  907. #define XgRxPkts_WIDTH 32
  908. #define XgRxPktsOK_offset 0x14
  909. #define XgRxPktsOK_WIDTH 32
  910. #define XgRxBroadcastPkts_offset 0x18
  911. #define XgRxBroadcastPkts_WIDTH 32
  912. #define XgRxMulticastPkts_offset 0x1C
  913. #define XgRxMulticastPkts_WIDTH 32
  914. #define XgRxUnicastPkts_offset 0x20
  915. #define XgRxUnicastPkts_WIDTH 32
  916. #define XgRxUndersizePkts_offset 0x24
  917. #define XgRxUndersizePkts_WIDTH 32
  918. #define XgRxOversizePkts_offset 0x28
  919. #define XgRxOversizePkts_WIDTH 32
  920. #define XgRxJabberPkts_offset 0x2C
  921. #define XgRxJabberPkts_WIDTH 32
  922. #define XgRxUndersizeFCSerrorPkts_offset 0x30
  923. #define XgRxUndersizeFCSerrorPkts_WIDTH 32
  924. #define XgRxDropEvents_offset 0x34
  925. #define XgRxDropEvents_WIDTH 32
  926. #define XgRxFCSerrorPkts_offset 0x38
  927. #define XgRxFCSerrorPkts_WIDTH 32
  928. #define XgRxAlignError_offset 0x3C
  929. #define XgRxAlignError_WIDTH 32
  930. #define XgRxSymbolError_offset 0x40
  931. #define XgRxSymbolError_WIDTH 32
  932. #define XgRxInternalMACError_offset 0x44
  933. #define XgRxInternalMACError_WIDTH 32
  934. #define XgRxControlPkts_offset 0x48
  935. #define XgRxControlPkts_WIDTH 32
  936. #define XgRxPausePkts_offset 0x4C
  937. #define XgRxPausePkts_WIDTH 32
  938. #define XgRxPkts64Octets_offset 0x50
  939. #define XgRxPkts64Octets_WIDTH 32
  940. #define XgRxPkts65to127Octets_offset 0x54
  941. #define XgRxPkts65to127Octets_WIDTH 32
  942. #define XgRxPkts128to255Octets_offset 0x58
  943. #define XgRxPkts128to255Octets_WIDTH 32
  944. #define XgRxPkts256to511Octets_offset 0x5C
  945. #define XgRxPkts256to511Octets_WIDTH 32
  946. #define XgRxPkts512to1023Octets_offset 0x60
  947. #define XgRxPkts512to1023Octets_WIDTH 32
  948. #define XgRxPkts1024to15xxOctets_offset 0x64
  949. #define XgRxPkts1024to15xxOctets_WIDTH 32
  950. #define XgRxPkts15xxtoMaxOctets_offset 0x68
  951. #define XgRxPkts15xxtoMaxOctets_WIDTH 32
  952. #define XgRxLengthError_offset 0x6C
  953. #define XgRxLengthError_WIDTH 32
  954. #define XgTxPkts_offset 0x80
  955. #define XgTxPkts_WIDTH 32
  956. #define XgTxOctets_offset 0x88
  957. #define XgTxOctets_WIDTH 48
  958. #define XgTxMulticastPkts_offset 0x90
  959. #define XgTxMulticastPkts_WIDTH 32
  960. #define XgTxBroadcastPkts_offset 0x94
  961. #define XgTxBroadcastPkts_WIDTH 32
  962. #define XgTxUnicastPkts_offset 0x98
  963. #define XgTxUnicastPkts_WIDTH 32
  964. #define XgTxControlPkts_offset 0x9C
  965. #define XgTxControlPkts_WIDTH 32
  966. #define XgTxPausePkts_offset 0xA0
  967. #define XgTxPausePkts_WIDTH 32
  968. #define XgTxPkts64Octets_offset 0xA4
  969. #define XgTxPkts64Octets_WIDTH 32
  970. #define XgTxPkts65to127Octets_offset 0xA8
  971. #define XgTxPkts65to127Octets_WIDTH 32
  972. #define XgTxPkts128to255Octets_offset 0xAC
  973. #define XgTxPkts128to255Octets_WIDTH 32
  974. #define XgTxPkts256to511Octets_offset 0xB0
  975. #define XgTxPkts256to511Octets_WIDTH 32
  976. #define XgTxPkts512to1023Octets_offset 0xB4
  977. #define XgTxPkts512to1023Octets_WIDTH 32
  978. #define XgTxPkts1024to15xxOctets_offset 0xB8
  979. #define XgTxPkts1024to15xxOctets_WIDTH 32
  980. #define XgTxPkts1519toMaxOctets_offset 0xBC
  981. #define XgTxPkts1519toMaxOctets_WIDTH 32
  982. #define XgTxUndersizePkts_offset 0xC0
  983. #define XgTxUndersizePkts_WIDTH 32
  984. #define XgTxOversizePkts_offset 0xC4
  985. #define XgTxOversizePkts_WIDTH 32
  986. #define XgTxNonTcpUdpPkt_offset 0xC8
  987. #define XgTxNonTcpUdpPkt_WIDTH 16
  988. #define XgTxMacSrcErrPkt_offset 0xCC
  989. #define XgTxMacSrcErrPkt_WIDTH 16
  990. #define XgTxIpSrcErrPkt_offset 0xD0
  991. #define XgTxIpSrcErrPkt_WIDTH 16
  992. #define XgDmaDone_offset 0xD4
  993. #define FALCON_STATS_NOT_DONE 0x00000000
  994. #define FALCON_STATS_DONE 0xffffffff
  995. /* Interrupt status register bits */
  996. #define FATAL_INT_LBN 64
  997. #define FATAL_INT_WIDTH 1
  998. #define INT_EVQS_LBN 40
  999. #define INT_EVQS_WIDTH 4
  1000. /**************************************************************************
  1001. *
  1002. * Falcon non-volatile configuration
  1003. *
  1004. **************************************************************************
  1005. */
  1006. /* Board configuration v2 (v1 is obsolete; later versions are compatible) */
  1007. struct falcon_nvconfig_board_v2 {
  1008. __le16 nports;
  1009. u8 port0_phy_addr;
  1010. u8 port0_phy_type;
  1011. u8 port1_phy_addr;
  1012. u8 port1_phy_type;
  1013. __le16 asic_sub_revision;
  1014. __le16 board_revision;
  1015. } __attribute__ ((packed));
  1016. #define NVCONFIG_BASE 0x300
  1017. #define NVCONFIG_BOARD_MAGIC_NUM 0xFA1C
  1018. struct falcon_nvconfig {
  1019. efx_oword_t ee_vpd_cfg_reg; /* 0x300 */
  1020. u8 mac_address[2][8]; /* 0x310 */
  1021. efx_oword_t pcie_sd_ctl0123_reg; /* 0x320 */
  1022. efx_oword_t pcie_sd_ctl45_reg; /* 0x330 */
  1023. efx_oword_t pcie_pcs_ctl_stat_reg; /* 0x340 */
  1024. efx_oword_t hw_init_reg; /* 0x350 */
  1025. efx_oword_t nic_stat_reg; /* 0x360 */
  1026. efx_oword_t glb_ctl_reg; /* 0x370 */
  1027. efx_oword_t srm_cfg_reg; /* 0x380 */
  1028. efx_oword_t spare_reg; /* 0x390 */
  1029. __le16 board_magic_num; /* 0x3A0 */
  1030. __le16 board_struct_ver;
  1031. __le16 board_checksum;
  1032. struct falcon_nvconfig_board_v2 board_v2;
  1033. } __attribute__ ((packed));
  1034. #endif /* EFX_FALCON_HWDEFS_H */