t3_hw.c 109 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657
  1. /*
  2. * Copyright (c) 2003-2007 Chelsio, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include "common.h"
  33. #include "regs.h"
  34. #include "sge_defs.h"
  35. #include "firmware_exports.h"
  36. /**
  37. * t3_wait_op_done_val - wait until an operation is completed
  38. * @adapter: the adapter performing the operation
  39. * @reg: the register to check for completion
  40. * @mask: a single-bit field within @reg that indicates completion
  41. * @polarity: the value of the field when the operation is completed
  42. * @attempts: number of check iterations
  43. * @delay: delay in usecs between iterations
  44. * @valp: where to store the value of the register at completion time
  45. *
  46. * Wait until an operation is completed by checking a bit in a register
  47. * up to @attempts times. If @valp is not NULL the value of the register
  48. * at the time it indicated completion is stored there. Returns 0 if the
  49. * operation completes and -EAGAIN otherwise.
  50. */
  51. int t3_wait_op_done_val(struct adapter *adapter, int reg, u32 mask,
  52. int polarity, int attempts, int delay, u32 *valp)
  53. {
  54. while (1) {
  55. u32 val = t3_read_reg(adapter, reg);
  56. if (!!(val & mask) == polarity) {
  57. if (valp)
  58. *valp = val;
  59. return 0;
  60. }
  61. if (--attempts == 0)
  62. return -EAGAIN;
  63. if (delay)
  64. udelay(delay);
  65. }
  66. }
  67. /**
  68. * t3_write_regs - write a bunch of registers
  69. * @adapter: the adapter to program
  70. * @p: an array of register address/register value pairs
  71. * @n: the number of address/value pairs
  72. * @offset: register address offset
  73. *
  74. * Takes an array of register address/register value pairs and writes each
  75. * value to the corresponding register. Register addresses are adjusted
  76. * by the supplied offset.
  77. */
  78. void t3_write_regs(struct adapter *adapter, const struct addr_val_pair *p,
  79. int n, unsigned int offset)
  80. {
  81. while (n--) {
  82. t3_write_reg(adapter, p->reg_addr + offset, p->val);
  83. p++;
  84. }
  85. }
  86. /**
  87. * t3_set_reg_field - set a register field to a value
  88. * @adapter: the adapter to program
  89. * @addr: the register address
  90. * @mask: specifies the portion of the register to modify
  91. * @val: the new value for the register field
  92. *
  93. * Sets a register field specified by the supplied mask to the
  94. * given value.
  95. */
  96. void t3_set_reg_field(struct adapter *adapter, unsigned int addr, u32 mask,
  97. u32 val)
  98. {
  99. u32 v = t3_read_reg(adapter, addr) & ~mask;
  100. t3_write_reg(adapter, addr, v | val);
  101. t3_read_reg(adapter, addr); /* flush */
  102. }
  103. /**
  104. * t3_read_indirect - read indirectly addressed registers
  105. * @adap: the adapter
  106. * @addr_reg: register holding the indirect address
  107. * @data_reg: register holding the value of the indirect register
  108. * @vals: where the read register values are stored
  109. * @start_idx: index of first indirect register to read
  110. * @nregs: how many indirect registers to read
  111. *
  112. * Reads registers that are accessed indirectly through an address/data
  113. * register pair.
  114. */
  115. static void t3_read_indirect(struct adapter *adap, unsigned int addr_reg,
  116. unsigned int data_reg, u32 *vals,
  117. unsigned int nregs, unsigned int start_idx)
  118. {
  119. while (nregs--) {
  120. t3_write_reg(adap, addr_reg, start_idx);
  121. *vals++ = t3_read_reg(adap, data_reg);
  122. start_idx++;
  123. }
  124. }
  125. /**
  126. * t3_mc7_bd_read - read from MC7 through backdoor accesses
  127. * @mc7: identifies MC7 to read from
  128. * @start: index of first 64-bit word to read
  129. * @n: number of 64-bit words to read
  130. * @buf: where to store the read result
  131. *
  132. * Read n 64-bit words from MC7 starting at word start, using backdoor
  133. * accesses.
  134. */
  135. int t3_mc7_bd_read(struct mc7 *mc7, unsigned int start, unsigned int n,
  136. u64 *buf)
  137. {
  138. static const int shift[] = { 0, 0, 16, 24 };
  139. static const int step[] = { 0, 32, 16, 8 };
  140. unsigned int size64 = mc7->size / 8; /* # of 64-bit words */
  141. struct adapter *adap = mc7->adapter;
  142. if (start >= size64 || start + n > size64)
  143. return -EINVAL;
  144. start *= (8 << mc7->width);
  145. while (n--) {
  146. int i;
  147. u64 val64 = 0;
  148. for (i = (1 << mc7->width) - 1; i >= 0; --i) {
  149. int attempts = 10;
  150. u32 val;
  151. t3_write_reg(adap, mc7->offset + A_MC7_BD_ADDR, start);
  152. t3_write_reg(adap, mc7->offset + A_MC7_BD_OP, 0);
  153. val = t3_read_reg(adap, mc7->offset + A_MC7_BD_OP);
  154. while ((val & F_BUSY) && attempts--)
  155. val = t3_read_reg(adap,
  156. mc7->offset + A_MC7_BD_OP);
  157. if (val & F_BUSY)
  158. return -EIO;
  159. val = t3_read_reg(adap, mc7->offset + A_MC7_BD_DATA1);
  160. if (mc7->width == 0) {
  161. val64 = t3_read_reg(adap,
  162. mc7->offset +
  163. A_MC7_BD_DATA0);
  164. val64 |= (u64) val << 32;
  165. } else {
  166. if (mc7->width > 1)
  167. val >>= shift[mc7->width];
  168. val64 |= (u64) val << (step[mc7->width] * i);
  169. }
  170. start += 8;
  171. }
  172. *buf++ = val64;
  173. }
  174. return 0;
  175. }
  176. /*
  177. * Initialize MI1.
  178. */
  179. static void mi1_init(struct adapter *adap, const struct adapter_info *ai)
  180. {
  181. u32 clkdiv = adap->params.vpd.cclk / (2 * adap->params.vpd.mdc) - 1;
  182. u32 val = F_PREEN | V_MDIINV(ai->mdiinv) | V_MDIEN(ai->mdien) |
  183. V_CLKDIV(clkdiv);
  184. if (!(ai->caps & SUPPORTED_10000baseT_Full))
  185. val |= V_ST(1);
  186. t3_write_reg(adap, A_MI1_CFG, val);
  187. }
  188. #define MDIO_ATTEMPTS 10
  189. /*
  190. * MI1 read/write operations for direct-addressed PHYs.
  191. */
  192. static int mi1_read(struct adapter *adapter, int phy_addr, int mmd_addr,
  193. int reg_addr, unsigned int *valp)
  194. {
  195. int ret;
  196. u32 addr = V_REGADDR(reg_addr) | V_PHYADDR(phy_addr);
  197. if (mmd_addr)
  198. return -EINVAL;
  199. mutex_lock(&adapter->mdio_lock);
  200. t3_write_reg(adapter, A_MI1_ADDR, addr);
  201. t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(2));
  202. ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0, MDIO_ATTEMPTS, 20);
  203. if (!ret)
  204. *valp = t3_read_reg(adapter, A_MI1_DATA);
  205. mutex_unlock(&adapter->mdio_lock);
  206. return ret;
  207. }
  208. static int mi1_write(struct adapter *adapter, int phy_addr, int mmd_addr,
  209. int reg_addr, unsigned int val)
  210. {
  211. int ret;
  212. u32 addr = V_REGADDR(reg_addr) | V_PHYADDR(phy_addr);
  213. if (mmd_addr)
  214. return -EINVAL;
  215. mutex_lock(&adapter->mdio_lock);
  216. t3_write_reg(adapter, A_MI1_ADDR, addr);
  217. t3_write_reg(adapter, A_MI1_DATA, val);
  218. t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(1));
  219. ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0, MDIO_ATTEMPTS, 20);
  220. mutex_unlock(&adapter->mdio_lock);
  221. return ret;
  222. }
  223. static const struct mdio_ops mi1_mdio_ops = {
  224. mi1_read,
  225. mi1_write
  226. };
  227. /*
  228. * MI1 read/write operations for indirect-addressed PHYs.
  229. */
  230. static int mi1_ext_read(struct adapter *adapter, int phy_addr, int mmd_addr,
  231. int reg_addr, unsigned int *valp)
  232. {
  233. int ret;
  234. u32 addr = V_REGADDR(mmd_addr) | V_PHYADDR(phy_addr);
  235. mutex_lock(&adapter->mdio_lock);
  236. t3_write_reg(adapter, A_MI1_ADDR, addr);
  237. t3_write_reg(adapter, A_MI1_DATA, reg_addr);
  238. t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(0));
  239. ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0, MDIO_ATTEMPTS, 20);
  240. if (!ret) {
  241. t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(3));
  242. ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0,
  243. MDIO_ATTEMPTS, 20);
  244. if (!ret)
  245. *valp = t3_read_reg(adapter, A_MI1_DATA);
  246. }
  247. mutex_unlock(&adapter->mdio_lock);
  248. return ret;
  249. }
  250. static int mi1_ext_write(struct adapter *adapter, int phy_addr, int mmd_addr,
  251. int reg_addr, unsigned int val)
  252. {
  253. int ret;
  254. u32 addr = V_REGADDR(mmd_addr) | V_PHYADDR(phy_addr);
  255. mutex_lock(&adapter->mdio_lock);
  256. t3_write_reg(adapter, A_MI1_ADDR, addr);
  257. t3_write_reg(adapter, A_MI1_DATA, reg_addr);
  258. t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(0));
  259. ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0, MDIO_ATTEMPTS, 20);
  260. if (!ret) {
  261. t3_write_reg(adapter, A_MI1_DATA, val);
  262. t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(1));
  263. ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0,
  264. MDIO_ATTEMPTS, 20);
  265. }
  266. mutex_unlock(&adapter->mdio_lock);
  267. return ret;
  268. }
  269. static const struct mdio_ops mi1_mdio_ext_ops = {
  270. mi1_ext_read,
  271. mi1_ext_write
  272. };
  273. /**
  274. * t3_mdio_change_bits - modify the value of a PHY register
  275. * @phy: the PHY to operate on
  276. * @mmd: the device address
  277. * @reg: the register address
  278. * @clear: what part of the register value to mask off
  279. * @set: what part of the register value to set
  280. *
  281. * Changes the value of a PHY register by applying a mask to its current
  282. * value and ORing the result with a new value.
  283. */
  284. int t3_mdio_change_bits(struct cphy *phy, int mmd, int reg, unsigned int clear,
  285. unsigned int set)
  286. {
  287. int ret;
  288. unsigned int val;
  289. ret = mdio_read(phy, mmd, reg, &val);
  290. if (!ret) {
  291. val &= ~clear;
  292. ret = mdio_write(phy, mmd, reg, val | set);
  293. }
  294. return ret;
  295. }
  296. /**
  297. * t3_phy_reset - reset a PHY block
  298. * @phy: the PHY to operate on
  299. * @mmd: the device address of the PHY block to reset
  300. * @wait: how long to wait for the reset to complete in 1ms increments
  301. *
  302. * Resets a PHY block and optionally waits for the reset to complete.
  303. * @mmd should be 0 for 10/100/1000 PHYs and the device address to reset
  304. * for 10G PHYs.
  305. */
  306. int t3_phy_reset(struct cphy *phy, int mmd, int wait)
  307. {
  308. int err;
  309. unsigned int ctl;
  310. err = t3_mdio_change_bits(phy, mmd, MII_BMCR, BMCR_PDOWN, BMCR_RESET);
  311. if (err || !wait)
  312. return err;
  313. do {
  314. err = mdio_read(phy, mmd, MII_BMCR, &ctl);
  315. if (err)
  316. return err;
  317. ctl &= BMCR_RESET;
  318. if (ctl)
  319. msleep(1);
  320. } while (ctl && --wait);
  321. return ctl ? -1 : 0;
  322. }
  323. /**
  324. * t3_phy_advertise - set the PHY advertisement registers for autoneg
  325. * @phy: the PHY to operate on
  326. * @advert: bitmap of capabilities the PHY should advertise
  327. *
  328. * Sets a 10/100/1000 PHY's advertisement registers to advertise the
  329. * requested capabilities.
  330. */
  331. int t3_phy_advertise(struct cphy *phy, unsigned int advert)
  332. {
  333. int err;
  334. unsigned int val = 0;
  335. err = mdio_read(phy, 0, MII_CTRL1000, &val);
  336. if (err)
  337. return err;
  338. val &= ~(ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  339. if (advert & ADVERTISED_1000baseT_Half)
  340. val |= ADVERTISE_1000HALF;
  341. if (advert & ADVERTISED_1000baseT_Full)
  342. val |= ADVERTISE_1000FULL;
  343. err = mdio_write(phy, 0, MII_CTRL1000, val);
  344. if (err)
  345. return err;
  346. val = 1;
  347. if (advert & ADVERTISED_10baseT_Half)
  348. val |= ADVERTISE_10HALF;
  349. if (advert & ADVERTISED_10baseT_Full)
  350. val |= ADVERTISE_10FULL;
  351. if (advert & ADVERTISED_100baseT_Half)
  352. val |= ADVERTISE_100HALF;
  353. if (advert & ADVERTISED_100baseT_Full)
  354. val |= ADVERTISE_100FULL;
  355. if (advert & ADVERTISED_Pause)
  356. val |= ADVERTISE_PAUSE_CAP;
  357. if (advert & ADVERTISED_Asym_Pause)
  358. val |= ADVERTISE_PAUSE_ASYM;
  359. return mdio_write(phy, 0, MII_ADVERTISE, val);
  360. }
  361. /**
  362. * t3_set_phy_speed_duplex - force PHY speed and duplex
  363. * @phy: the PHY to operate on
  364. * @speed: requested PHY speed
  365. * @duplex: requested PHY duplex
  366. *
  367. * Force a 10/100/1000 PHY's speed and duplex. This also disables
  368. * auto-negotiation except for GigE, where auto-negotiation is mandatory.
  369. */
  370. int t3_set_phy_speed_duplex(struct cphy *phy, int speed, int duplex)
  371. {
  372. int err;
  373. unsigned int ctl;
  374. err = mdio_read(phy, 0, MII_BMCR, &ctl);
  375. if (err)
  376. return err;
  377. if (speed >= 0) {
  378. ctl &= ~(BMCR_SPEED100 | BMCR_SPEED1000 | BMCR_ANENABLE);
  379. if (speed == SPEED_100)
  380. ctl |= BMCR_SPEED100;
  381. else if (speed == SPEED_1000)
  382. ctl |= BMCR_SPEED1000;
  383. }
  384. if (duplex >= 0) {
  385. ctl &= ~(BMCR_FULLDPLX | BMCR_ANENABLE);
  386. if (duplex == DUPLEX_FULL)
  387. ctl |= BMCR_FULLDPLX;
  388. }
  389. if (ctl & BMCR_SPEED1000) /* auto-negotiation required for GigE */
  390. ctl |= BMCR_ANENABLE;
  391. return mdio_write(phy, 0, MII_BMCR, ctl);
  392. }
  393. static const struct adapter_info t3_adap_info[] = {
  394. {2, 0, 0, 0,
  395. F_GPIO2_OEN | F_GPIO4_OEN |
  396. F_GPIO2_OUT_VAL | F_GPIO4_OUT_VAL, F_GPIO3 | F_GPIO5,
  397. 0,
  398. &mi1_mdio_ops, "Chelsio PE9000"},
  399. {2, 0, 0, 0,
  400. F_GPIO2_OEN | F_GPIO4_OEN |
  401. F_GPIO2_OUT_VAL | F_GPIO4_OUT_VAL, F_GPIO3 | F_GPIO5,
  402. 0,
  403. &mi1_mdio_ops, "Chelsio T302"},
  404. {1, 0, 0, 0,
  405. F_GPIO1_OEN | F_GPIO6_OEN | F_GPIO7_OEN | F_GPIO10_OEN |
  406. F_GPIO11_OEN | F_GPIO1_OUT_VAL | F_GPIO6_OUT_VAL | F_GPIO10_OUT_VAL,
  407. 0, SUPPORTED_10000baseT_Full | SUPPORTED_AUI,
  408. &mi1_mdio_ext_ops, "Chelsio T310"},
  409. {2, 0, 0, 0,
  410. F_GPIO1_OEN | F_GPIO2_OEN | F_GPIO4_OEN | F_GPIO5_OEN | F_GPIO6_OEN |
  411. F_GPIO7_OEN | F_GPIO10_OEN | F_GPIO11_OEN | F_GPIO1_OUT_VAL |
  412. F_GPIO5_OUT_VAL | F_GPIO6_OUT_VAL | F_GPIO10_OUT_VAL, 0,
  413. SUPPORTED_10000baseT_Full | SUPPORTED_AUI,
  414. &mi1_mdio_ext_ops, "Chelsio T320"},
  415. };
  416. /*
  417. * Return the adapter_info structure with a given index. Out-of-range indices
  418. * return NULL.
  419. */
  420. const struct adapter_info *t3_get_adapter_info(unsigned int id)
  421. {
  422. return id < ARRAY_SIZE(t3_adap_info) ? &t3_adap_info[id] : NULL;
  423. }
  424. #define CAPS_1G (SUPPORTED_10baseT_Full | SUPPORTED_100baseT_Full | \
  425. SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_MII)
  426. #define CAPS_10G (SUPPORTED_10000baseT_Full | SUPPORTED_AUI)
  427. static const struct port_type_info port_types[] = {
  428. {NULL},
  429. {t3_ael1002_phy_prep, CAPS_10G | SUPPORTED_FIBRE,
  430. "10GBASE-XR"},
  431. {t3_vsc8211_phy_prep, CAPS_1G | SUPPORTED_TP | SUPPORTED_IRQ,
  432. "10/100/1000BASE-T"},
  433. {NULL, CAPS_1G | SUPPORTED_TP | SUPPORTED_IRQ,
  434. "10/100/1000BASE-T"},
  435. {t3_xaui_direct_phy_prep, CAPS_10G | SUPPORTED_TP, "10GBASE-CX4"},
  436. {NULL, CAPS_10G, "10GBASE-KX4"},
  437. {t3_qt2045_phy_prep, CAPS_10G | SUPPORTED_TP, "10GBASE-CX4"},
  438. {t3_ael1006_phy_prep, CAPS_10G | SUPPORTED_FIBRE,
  439. "10GBASE-SR"},
  440. {NULL, CAPS_10G | SUPPORTED_TP, "10GBASE-CX4"},
  441. };
  442. #undef CAPS_1G
  443. #undef CAPS_10G
  444. #define VPD_ENTRY(name, len) \
  445. u8 name##_kword[2]; u8 name##_len; u8 name##_data[len]
  446. /*
  447. * Partial EEPROM Vital Product Data structure. Includes only the ID and
  448. * VPD-R sections.
  449. */
  450. struct t3_vpd {
  451. u8 id_tag;
  452. u8 id_len[2];
  453. u8 id_data[16];
  454. u8 vpdr_tag;
  455. u8 vpdr_len[2];
  456. VPD_ENTRY(pn, 16); /* part number */
  457. VPD_ENTRY(ec, 16); /* EC level */
  458. VPD_ENTRY(sn, SERNUM_LEN); /* serial number */
  459. VPD_ENTRY(na, 12); /* MAC address base */
  460. VPD_ENTRY(cclk, 6); /* core clock */
  461. VPD_ENTRY(mclk, 6); /* mem clock */
  462. VPD_ENTRY(uclk, 6); /* uP clk */
  463. VPD_ENTRY(mdc, 6); /* MDIO clk */
  464. VPD_ENTRY(mt, 2); /* mem timing */
  465. VPD_ENTRY(xaui0cfg, 6); /* XAUI0 config */
  466. VPD_ENTRY(xaui1cfg, 6); /* XAUI1 config */
  467. VPD_ENTRY(port0, 2); /* PHY0 complex */
  468. VPD_ENTRY(port1, 2); /* PHY1 complex */
  469. VPD_ENTRY(port2, 2); /* PHY2 complex */
  470. VPD_ENTRY(port3, 2); /* PHY3 complex */
  471. VPD_ENTRY(rv, 1); /* csum */
  472. u32 pad; /* for multiple-of-4 sizing and alignment */
  473. };
  474. #define EEPROM_MAX_POLL 4
  475. #define EEPROM_STAT_ADDR 0x4000
  476. #define VPD_BASE 0xc00
  477. /**
  478. * t3_seeprom_read - read a VPD EEPROM location
  479. * @adapter: adapter to read
  480. * @addr: EEPROM address
  481. * @data: where to store the read data
  482. *
  483. * Read a 32-bit word from a location in VPD EEPROM using the card's PCI
  484. * VPD ROM capability. A zero is written to the flag bit when the
  485. * addres is written to the control register. The hardware device will
  486. * set the flag to 1 when 4 bytes have been read into the data register.
  487. */
  488. int t3_seeprom_read(struct adapter *adapter, u32 addr, __le32 *data)
  489. {
  490. u16 val;
  491. int attempts = EEPROM_MAX_POLL;
  492. u32 v;
  493. unsigned int base = adapter->params.pci.vpd_cap_addr;
  494. if ((addr >= EEPROMSIZE && addr != EEPROM_STAT_ADDR) || (addr & 3))
  495. return -EINVAL;
  496. pci_write_config_word(adapter->pdev, base + PCI_VPD_ADDR, addr);
  497. do {
  498. udelay(10);
  499. pci_read_config_word(adapter->pdev, base + PCI_VPD_ADDR, &val);
  500. } while (!(val & PCI_VPD_ADDR_F) && --attempts);
  501. if (!(val & PCI_VPD_ADDR_F)) {
  502. CH_ERR(adapter, "reading EEPROM address 0x%x failed\n", addr);
  503. return -EIO;
  504. }
  505. pci_read_config_dword(adapter->pdev, base + PCI_VPD_DATA, &v);
  506. *data = cpu_to_le32(v);
  507. return 0;
  508. }
  509. /**
  510. * t3_seeprom_write - write a VPD EEPROM location
  511. * @adapter: adapter to write
  512. * @addr: EEPROM address
  513. * @data: value to write
  514. *
  515. * Write a 32-bit word to a location in VPD EEPROM using the card's PCI
  516. * VPD ROM capability.
  517. */
  518. int t3_seeprom_write(struct adapter *adapter, u32 addr, __le32 data)
  519. {
  520. u16 val;
  521. int attempts = EEPROM_MAX_POLL;
  522. unsigned int base = adapter->params.pci.vpd_cap_addr;
  523. if ((addr >= EEPROMSIZE && addr != EEPROM_STAT_ADDR) || (addr & 3))
  524. return -EINVAL;
  525. pci_write_config_dword(adapter->pdev, base + PCI_VPD_DATA,
  526. le32_to_cpu(data));
  527. pci_write_config_word(adapter->pdev,base + PCI_VPD_ADDR,
  528. addr | PCI_VPD_ADDR_F);
  529. do {
  530. msleep(1);
  531. pci_read_config_word(adapter->pdev, base + PCI_VPD_ADDR, &val);
  532. } while ((val & PCI_VPD_ADDR_F) && --attempts);
  533. if (val & PCI_VPD_ADDR_F) {
  534. CH_ERR(adapter, "write to EEPROM address 0x%x failed\n", addr);
  535. return -EIO;
  536. }
  537. return 0;
  538. }
  539. /**
  540. * t3_seeprom_wp - enable/disable EEPROM write protection
  541. * @adapter: the adapter
  542. * @enable: 1 to enable write protection, 0 to disable it
  543. *
  544. * Enables or disables write protection on the serial EEPROM.
  545. */
  546. int t3_seeprom_wp(struct adapter *adapter, int enable)
  547. {
  548. return t3_seeprom_write(adapter, EEPROM_STAT_ADDR, enable ? 0xc : 0);
  549. }
  550. /*
  551. * Convert a character holding a hex digit to a number.
  552. */
  553. static unsigned int hex2int(unsigned char c)
  554. {
  555. return isdigit(c) ? c - '0' : toupper(c) - 'A' + 10;
  556. }
  557. /**
  558. * get_vpd_params - read VPD parameters from VPD EEPROM
  559. * @adapter: adapter to read
  560. * @p: where to store the parameters
  561. *
  562. * Reads card parameters stored in VPD EEPROM.
  563. */
  564. static int get_vpd_params(struct adapter *adapter, struct vpd_params *p)
  565. {
  566. int i, addr, ret;
  567. struct t3_vpd vpd;
  568. /*
  569. * Card information is normally at VPD_BASE but some early cards had
  570. * it at 0.
  571. */
  572. ret = t3_seeprom_read(adapter, VPD_BASE, (__le32 *)&vpd);
  573. if (ret)
  574. return ret;
  575. addr = vpd.id_tag == 0x82 ? VPD_BASE : 0;
  576. for (i = 0; i < sizeof(vpd); i += 4) {
  577. ret = t3_seeprom_read(adapter, addr + i,
  578. (__le32 *)((u8 *)&vpd + i));
  579. if (ret)
  580. return ret;
  581. }
  582. p->cclk = simple_strtoul(vpd.cclk_data, NULL, 10);
  583. p->mclk = simple_strtoul(vpd.mclk_data, NULL, 10);
  584. p->uclk = simple_strtoul(vpd.uclk_data, NULL, 10);
  585. p->mdc = simple_strtoul(vpd.mdc_data, NULL, 10);
  586. p->mem_timing = simple_strtoul(vpd.mt_data, NULL, 10);
  587. memcpy(p->sn, vpd.sn_data, SERNUM_LEN);
  588. /* Old eeproms didn't have port information */
  589. if (adapter->params.rev == 0 && !vpd.port0_data[0]) {
  590. p->port_type[0] = uses_xaui(adapter) ? 1 : 2;
  591. p->port_type[1] = uses_xaui(adapter) ? 6 : 2;
  592. } else {
  593. p->port_type[0] = hex2int(vpd.port0_data[0]);
  594. p->port_type[1] = hex2int(vpd.port1_data[0]);
  595. p->xauicfg[0] = simple_strtoul(vpd.xaui0cfg_data, NULL, 16);
  596. p->xauicfg[1] = simple_strtoul(vpd.xaui1cfg_data, NULL, 16);
  597. }
  598. for (i = 0; i < 6; i++)
  599. p->eth_base[i] = hex2int(vpd.na_data[2 * i]) * 16 +
  600. hex2int(vpd.na_data[2 * i + 1]);
  601. return 0;
  602. }
  603. /* serial flash and firmware constants */
  604. enum {
  605. SF_ATTEMPTS = 5, /* max retries for SF1 operations */
  606. SF_SEC_SIZE = 64 * 1024, /* serial flash sector size */
  607. SF_SIZE = SF_SEC_SIZE * 8, /* serial flash size */
  608. /* flash command opcodes */
  609. SF_PROG_PAGE = 2, /* program page */
  610. SF_WR_DISABLE = 4, /* disable writes */
  611. SF_RD_STATUS = 5, /* read status register */
  612. SF_WR_ENABLE = 6, /* enable writes */
  613. SF_RD_DATA_FAST = 0xb, /* read flash */
  614. SF_ERASE_SECTOR = 0xd8, /* erase sector */
  615. FW_FLASH_BOOT_ADDR = 0x70000, /* start address of FW in flash */
  616. FW_VERS_ADDR = 0x77ffc, /* flash address holding FW version */
  617. FW_MIN_SIZE = 8 /* at least version and csum */
  618. };
  619. /**
  620. * sf1_read - read data from the serial flash
  621. * @adapter: the adapter
  622. * @byte_cnt: number of bytes to read
  623. * @cont: whether another operation will be chained
  624. * @valp: where to store the read data
  625. *
  626. * Reads up to 4 bytes of data from the serial flash. The location of
  627. * the read needs to be specified prior to calling this by issuing the
  628. * appropriate commands to the serial flash.
  629. */
  630. static int sf1_read(struct adapter *adapter, unsigned int byte_cnt, int cont,
  631. u32 *valp)
  632. {
  633. int ret;
  634. if (!byte_cnt || byte_cnt > 4)
  635. return -EINVAL;
  636. if (t3_read_reg(adapter, A_SF_OP) & F_BUSY)
  637. return -EBUSY;
  638. t3_write_reg(adapter, A_SF_OP, V_CONT(cont) | V_BYTECNT(byte_cnt - 1));
  639. ret = t3_wait_op_done(adapter, A_SF_OP, F_BUSY, 0, SF_ATTEMPTS, 10);
  640. if (!ret)
  641. *valp = t3_read_reg(adapter, A_SF_DATA);
  642. return ret;
  643. }
  644. /**
  645. * sf1_write - write data to the serial flash
  646. * @adapter: the adapter
  647. * @byte_cnt: number of bytes to write
  648. * @cont: whether another operation will be chained
  649. * @val: value to write
  650. *
  651. * Writes up to 4 bytes of data to the serial flash. The location of
  652. * the write needs to be specified prior to calling this by issuing the
  653. * appropriate commands to the serial flash.
  654. */
  655. static int sf1_write(struct adapter *adapter, unsigned int byte_cnt, int cont,
  656. u32 val)
  657. {
  658. if (!byte_cnt || byte_cnt > 4)
  659. return -EINVAL;
  660. if (t3_read_reg(adapter, A_SF_OP) & F_BUSY)
  661. return -EBUSY;
  662. t3_write_reg(adapter, A_SF_DATA, val);
  663. t3_write_reg(adapter, A_SF_OP,
  664. V_CONT(cont) | V_BYTECNT(byte_cnt - 1) | V_OP(1));
  665. return t3_wait_op_done(adapter, A_SF_OP, F_BUSY, 0, SF_ATTEMPTS, 10);
  666. }
  667. /**
  668. * flash_wait_op - wait for a flash operation to complete
  669. * @adapter: the adapter
  670. * @attempts: max number of polls of the status register
  671. * @delay: delay between polls in ms
  672. *
  673. * Wait for a flash operation to complete by polling the status register.
  674. */
  675. static int flash_wait_op(struct adapter *adapter, int attempts, int delay)
  676. {
  677. int ret;
  678. u32 status;
  679. while (1) {
  680. if ((ret = sf1_write(adapter, 1, 1, SF_RD_STATUS)) != 0 ||
  681. (ret = sf1_read(adapter, 1, 0, &status)) != 0)
  682. return ret;
  683. if (!(status & 1))
  684. return 0;
  685. if (--attempts == 0)
  686. return -EAGAIN;
  687. if (delay)
  688. msleep(delay);
  689. }
  690. }
  691. /**
  692. * t3_read_flash - read words from serial flash
  693. * @adapter: the adapter
  694. * @addr: the start address for the read
  695. * @nwords: how many 32-bit words to read
  696. * @data: where to store the read data
  697. * @byte_oriented: whether to store data as bytes or as words
  698. *
  699. * Read the specified number of 32-bit words from the serial flash.
  700. * If @byte_oriented is set the read data is stored as a byte array
  701. * (i.e., big-endian), otherwise as 32-bit words in the platform's
  702. * natural endianess.
  703. */
  704. int t3_read_flash(struct adapter *adapter, unsigned int addr,
  705. unsigned int nwords, u32 *data, int byte_oriented)
  706. {
  707. int ret;
  708. if (addr + nwords * sizeof(u32) > SF_SIZE || (addr & 3))
  709. return -EINVAL;
  710. addr = swab32(addr) | SF_RD_DATA_FAST;
  711. if ((ret = sf1_write(adapter, 4, 1, addr)) != 0 ||
  712. (ret = sf1_read(adapter, 1, 1, data)) != 0)
  713. return ret;
  714. for (; nwords; nwords--, data++) {
  715. ret = sf1_read(adapter, 4, nwords > 1, data);
  716. if (ret)
  717. return ret;
  718. if (byte_oriented)
  719. *data = htonl(*data);
  720. }
  721. return 0;
  722. }
  723. /**
  724. * t3_write_flash - write up to a page of data to the serial flash
  725. * @adapter: the adapter
  726. * @addr: the start address to write
  727. * @n: length of data to write
  728. * @data: the data to write
  729. *
  730. * Writes up to a page of data (256 bytes) to the serial flash starting
  731. * at the given address.
  732. */
  733. static int t3_write_flash(struct adapter *adapter, unsigned int addr,
  734. unsigned int n, const u8 *data)
  735. {
  736. int ret;
  737. u32 buf[64];
  738. unsigned int i, c, left, val, offset = addr & 0xff;
  739. if (addr + n > SF_SIZE || offset + n > 256)
  740. return -EINVAL;
  741. val = swab32(addr) | SF_PROG_PAGE;
  742. if ((ret = sf1_write(adapter, 1, 0, SF_WR_ENABLE)) != 0 ||
  743. (ret = sf1_write(adapter, 4, 1, val)) != 0)
  744. return ret;
  745. for (left = n; left; left -= c) {
  746. c = min(left, 4U);
  747. for (val = 0, i = 0; i < c; ++i)
  748. val = (val << 8) + *data++;
  749. ret = sf1_write(adapter, c, c != left, val);
  750. if (ret)
  751. return ret;
  752. }
  753. if ((ret = flash_wait_op(adapter, 5, 1)) != 0)
  754. return ret;
  755. /* Read the page to verify the write succeeded */
  756. ret = t3_read_flash(adapter, addr & ~0xff, ARRAY_SIZE(buf), buf, 1);
  757. if (ret)
  758. return ret;
  759. if (memcmp(data - n, (u8 *) buf + offset, n))
  760. return -EIO;
  761. return 0;
  762. }
  763. /**
  764. * t3_get_tp_version - read the tp sram version
  765. * @adapter: the adapter
  766. * @vers: where to place the version
  767. *
  768. * Reads the protocol sram version from sram.
  769. */
  770. int t3_get_tp_version(struct adapter *adapter, u32 *vers)
  771. {
  772. int ret;
  773. /* Get version loaded in SRAM */
  774. t3_write_reg(adapter, A_TP_EMBED_OP_FIELD0, 0);
  775. ret = t3_wait_op_done(adapter, A_TP_EMBED_OP_FIELD0,
  776. 1, 1, 5, 1);
  777. if (ret)
  778. return ret;
  779. *vers = t3_read_reg(adapter, A_TP_EMBED_OP_FIELD1);
  780. return 0;
  781. }
  782. /**
  783. * t3_check_tpsram_version - read the tp sram version
  784. * @adapter: the adapter
  785. * @must_load: set to 1 if loading a new microcode image is required
  786. *
  787. * Reads the protocol sram version from flash.
  788. */
  789. int t3_check_tpsram_version(struct adapter *adapter, int *must_load)
  790. {
  791. int ret;
  792. u32 vers;
  793. unsigned int major, minor;
  794. if (adapter->params.rev == T3_REV_A)
  795. return 0;
  796. *must_load = 1;
  797. ret = t3_get_tp_version(adapter, &vers);
  798. if (ret)
  799. return ret;
  800. major = G_TP_VERSION_MAJOR(vers);
  801. minor = G_TP_VERSION_MINOR(vers);
  802. if (major == TP_VERSION_MAJOR && minor == TP_VERSION_MINOR)
  803. return 0;
  804. if (major != TP_VERSION_MAJOR)
  805. CH_ERR(adapter, "found wrong TP version (%u.%u), "
  806. "driver needs version %d.%d\n", major, minor,
  807. TP_VERSION_MAJOR, TP_VERSION_MINOR);
  808. else {
  809. *must_load = 0;
  810. CH_ERR(adapter, "found wrong TP version (%u.%u), "
  811. "driver compiled for version %d.%d\n", major, minor,
  812. TP_VERSION_MAJOR, TP_VERSION_MINOR);
  813. }
  814. return -EINVAL;
  815. }
  816. /**
  817. * t3_check_tpsram - check if provided protocol SRAM
  818. * is compatible with this driver
  819. * @adapter: the adapter
  820. * @tp_sram: the firmware image to write
  821. * @size: image size
  822. *
  823. * Checks if an adapter's tp sram is compatible with the driver.
  824. * Returns 0 if the versions are compatible, a negative error otherwise.
  825. */
  826. int t3_check_tpsram(struct adapter *adapter, u8 *tp_sram, unsigned int size)
  827. {
  828. u32 csum;
  829. unsigned int i;
  830. const __be32 *p = (const __be32 *)tp_sram;
  831. /* Verify checksum */
  832. for (csum = 0, i = 0; i < size / sizeof(csum); i++)
  833. csum += ntohl(p[i]);
  834. if (csum != 0xffffffff) {
  835. CH_ERR(adapter, "corrupted protocol SRAM image, checksum %u\n",
  836. csum);
  837. return -EINVAL;
  838. }
  839. return 0;
  840. }
  841. enum fw_version_type {
  842. FW_VERSION_N3,
  843. FW_VERSION_T3
  844. };
  845. /**
  846. * t3_get_fw_version - read the firmware version
  847. * @adapter: the adapter
  848. * @vers: where to place the version
  849. *
  850. * Reads the FW version from flash.
  851. */
  852. int t3_get_fw_version(struct adapter *adapter, u32 *vers)
  853. {
  854. return t3_read_flash(adapter, FW_VERS_ADDR, 1, vers, 0);
  855. }
  856. /**
  857. * t3_check_fw_version - check if the FW is compatible with this driver
  858. * @adapter: the adapter
  859. * @must_load: set to 1 if loading a new FW image is required
  860. * Checks if an adapter's FW is compatible with the driver. Returns 0
  861. * if the versions are compatible, a negative error otherwise.
  862. */
  863. int t3_check_fw_version(struct adapter *adapter, int *must_load)
  864. {
  865. int ret;
  866. u32 vers;
  867. unsigned int type, major, minor;
  868. *must_load = 1;
  869. ret = t3_get_fw_version(adapter, &vers);
  870. if (ret)
  871. return ret;
  872. type = G_FW_VERSION_TYPE(vers);
  873. major = G_FW_VERSION_MAJOR(vers);
  874. minor = G_FW_VERSION_MINOR(vers);
  875. if (type == FW_VERSION_T3 && major == FW_VERSION_MAJOR &&
  876. minor == FW_VERSION_MINOR)
  877. return 0;
  878. if (major != FW_VERSION_MAJOR)
  879. CH_ERR(adapter, "found wrong FW version(%u.%u), "
  880. "driver needs version %u.%u\n", major, minor,
  881. FW_VERSION_MAJOR, FW_VERSION_MINOR);
  882. else if (minor < FW_VERSION_MINOR) {
  883. *must_load = 0;
  884. CH_WARN(adapter, "found old FW minor version(%u.%u), "
  885. "driver compiled for version %u.%u\n", major, minor,
  886. FW_VERSION_MAJOR, FW_VERSION_MINOR);
  887. } else {
  888. CH_WARN(adapter, "found newer FW version(%u.%u), "
  889. "driver compiled for version %u.%u\n", major, minor,
  890. FW_VERSION_MAJOR, FW_VERSION_MINOR);
  891. return 0;
  892. }
  893. return -EINVAL;
  894. }
  895. /**
  896. * t3_flash_erase_sectors - erase a range of flash sectors
  897. * @adapter: the adapter
  898. * @start: the first sector to erase
  899. * @end: the last sector to erase
  900. *
  901. * Erases the sectors in the given range.
  902. */
  903. static int t3_flash_erase_sectors(struct adapter *adapter, int start, int end)
  904. {
  905. while (start <= end) {
  906. int ret;
  907. if ((ret = sf1_write(adapter, 1, 0, SF_WR_ENABLE)) != 0 ||
  908. (ret = sf1_write(adapter, 4, 0,
  909. SF_ERASE_SECTOR | (start << 8))) != 0 ||
  910. (ret = flash_wait_op(adapter, 5, 500)) != 0)
  911. return ret;
  912. start++;
  913. }
  914. return 0;
  915. }
  916. /*
  917. * t3_load_fw - download firmware
  918. * @adapter: the adapter
  919. * @fw_data: the firmware image to write
  920. * @size: image size
  921. *
  922. * Write the supplied firmware image to the card's serial flash.
  923. * The FW image has the following sections: @size - 8 bytes of code and
  924. * data, followed by 4 bytes of FW version, followed by the 32-bit
  925. * 1's complement checksum of the whole image.
  926. */
  927. int t3_load_fw(struct adapter *adapter, const u8 *fw_data, unsigned int size)
  928. {
  929. u32 csum;
  930. unsigned int i;
  931. const __be32 *p = (const __be32 *)fw_data;
  932. int ret, addr, fw_sector = FW_FLASH_BOOT_ADDR >> 16;
  933. if ((size & 3) || size < FW_MIN_SIZE)
  934. return -EINVAL;
  935. if (size > FW_VERS_ADDR + 8 - FW_FLASH_BOOT_ADDR)
  936. return -EFBIG;
  937. for (csum = 0, i = 0; i < size / sizeof(csum); i++)
  938. csum += ntohl(p[i]);
  939. if (csum != 0xffffffff) {
  940. CH_ERR(adapter, "corrupted firmware image, checksum %u\n",
  941. csum);
  942. return -EINVAL;
  943. }
  944. ret = t3_flash_erase_sectors(adapter, fw_sector, fw_sector);
  945. if (ret)
  946. goto out;
  947. size -= 8; /* trim off version and checksum */
  948. for (addr = FW_FLASH_BOOT_ADDR; size;) {
  949. unsigned int chunk_size = min(size, 256U);
  950. ret = t3_write_flash(adapter, addr, chunk_size, fw_data);
  951. if (ret)
  952. goto out;
  953. addr += chunk_size;
  954. fw_data += chunk_size;
  955. size -= chunk_size;
  956. }
  957. ret = t3_write_flash(adapter, FW_VERS_ADDR, 4, fw_data);
  958. out:
  959. if (ret)
  960. CH_ERR(adapter, "firmware download failed, error %d\n", ret);
  961. return ret;
  962. }
  963. #define CIM_CTL_BASE 0x2000
  964. /**
  965. * t3_cim_ctl_blk_read - read a block from CIM control region
  966. *
  967. * @adap: the adapter
  968. * @addr: the start address within the CIM control region
  969. * @n: number of words to read
  970. * @valp: where to store the result
  971. *
  972. * Reads a block of 4-byte words from the CIM control region.
  973. */
  974. int t3_cim_ctl_blk_read(struct adapter *adap, unsigned int addr,
  975. unsigned int n, unsigned int *valp)
  976. {
  977. int ret = 0;
  978. if (t3_read_reg(adap, A_CIM_HOST_ACC_CTRL) & F_HOSTBUSY)
  979. return -EBUSY;
  980. for ( ; !ret && n--; addr += 4) {
  981. t3_write_reg(adap, A_CIM_HOST_ACC_CTRL, CIM_CTL_BASE + addr);
  982. ret = t3_wait_op_done(adap, A_CIM_HOST_ACC_CTRL, F_HOSTBUSY,
  983. 0, 5, 2);
  984. if (!ret)
  985. *valp++ = t3_read_reg(adap, A_CIM_HOST_ACC_DATA);
  986. }
  987. return ret;
  988. }
  989. /**
  990. * t3_link_changed - handle interface link changes
  991. * @adapter: the adapter
  992. * @port_id: the port index that changed link state
  993. *
  994. * Called when a port's link settings change to propagate the new values
  995. * to the associated PHY and MAC. After performing the common tasks it
  996. * invokes an OS-specific handler.
  997. */
  998. void t3_link_changed(struct adapter *adapter, int port_id)
  999. {
  1000. int link_ok, speed, duplex, fc;
  1001. struct port_info *pi = adap2pinfo(adapter, port_id);
  1002. struct cphy *phy = &pi->phy;
  1003. struct cmac *mac = &pi->mac;
  1004. struct link_config *lc = &pi->link_config;
  1005. phy->ops->get_link_status(phy, &link_ok, &speed, &duplex, &fc);
  1006. if (link_ok != lc->link_ok && adapter->params.rev > 0 &&
  1007. uses_xaui(adapter)) {
  1008. if (link_ok)
  1009. t3b_pcs_reset(mac);
  1010. t3_write_reg(adapter, A_XGM_XAUI_ACT_CTRL + mac->offset,
  1011. link_ok ? F_TXACTENABLE | F_RXEN : 0);
  1012. }
  1013. lc->link_ok = link_ok;
  1014. lc->speed = speed < 0 ? SPEED_INVALID : speed;
  1015. lc->duplex = duplex < 0 ? DUPLEX_INVALID : duplex;
  1016. if (lc->requested_fc & PAUSE_AUTONEG)
  1017. fc &= lc->requested_fc;
  1018. else
  1019. fc = lc->requested_fc & (PAUSE_RX | PAUSE_TX);
  1020. if (link_ok && speed >= 0 && lc->autoneg == AUTONEG_ENABLE) {
  1021. /* Set MAC speed, duplex, and flow control to match PHY. */
  1022. t3_mac_set_speed_duplex_fc(mac, speed, duplex, fc);
  1023. lc->fc = fc;
  1024. }
  1025. t3_os_link_changed(adapter, port_id, link_ok, speed, duplex, fc);
  1026. }
  1027. /**
  1028. * t3_link_start - apply link configuration to MAC/PHY
  1029. * @phy: the PHY to setup
  1030. * @mac: the MAC to setup
  1031. * @lc: the requested link configuration
  1032. *
  1033. * Set up a port's MAC and PHY according to a desired link configuration.
  1034. * - If the PHY can auto-negotiate first decide what to advertise, then
  1035. * enable/disable auto-negotiation as desired, and reset.
  1036. * - If the PHY does not auto-negotiate just reset it.
  1037. * - If auto-negotiation is off set the MAC to the proper speed/duplex/FC,
  1038. * otherwise do it later based on the outcome of auto-negotiation.
  1039. */
  1040. int t3_link_start(struct cphy *phy, struct cmac *mac, struct link_config *lc)
  1041. {
  1042. unsigned int fc = lc->requested_fc & (PAUSE_RX | PAUSE_TX);
  1043. lc->link_ok = 0;
  1044. if (lc->supported & SUPPORTED_Autoneg) {
  1045. lc->advertising &= ~(ADVERTISED_Asym_Pause | ADVERTISED_Pause);
  1046. if (fc) {
  1047. lc->advertising |= ADVERTISED_Asym_Pause;
  1048. if (fc & PAUSE_RX)
  1049. lc->advertising |= ADVERTISED_Pause;
  1050. }
  1051. phy->ops->advertise(phy, lc->advertising);
  1052. if (lc->autoneg == AUTONEG_DISABLE) {
  1053. lc->speed = lc->requested_speed;
  1054. lc->duplex = lc->requested_duplex;
  1055. lc->fc = (unsigned char)fc;
  1056. t3_mac_set_speed_duplex_fc(mac, lc->speed, lc->duplex,
  1057. fc);
  1058. /* Also disables autoneg */
  1059. phy->ops->set_speed_duplex(phy, lc->speed, lc->duplex);
  1060. phy->ops->reset(phy, 0);
  1061. } else
  1062. phy->ops->autoneg_enable(phy);
  1063. } else {
  1064. t3_mac_set_speed_duplex_fc(mac, -1, -1, fc);
  1065. lc->fc = (unsigned char)fc;
  1066. phy->ops->reset(phy, 0);
  1067. }
  1068. return 0;
  1069. }
  1070. /**
  1071. * t3_set_vlan_accel - control HW VLAN extraction
  1072. * @adapter: the adapter
  1073. * @ports: bitmap of adapter ports to operate on
  1074. * @on: enable (1) or disable (0) HW VLAN extraction
  1075. *
  1076. * Enables or disables HW extraction of VLAN tags for the given port.
  1077. */
  1078. void t3_set_vlan_accel(struct adapter *adapter, unsigned int ports, int on)
  1079. {
  1080. t3_set_reg_field(adapter, A_TP_OUT_CONFIG,
  1081. ports << S_VLANEXTRACTIONENABLE,
  1082. on ? (ports << S_VLANEXTRACTIONENABLE) : 0);
  1083. }
  1084. struct intr_info {
  1085. unsigned int mask; /* bits to check in interrupt status */
  1086. const char *msg; /* message to print or NULL */
  1087. short stat_idx; /* stat counter to increment or -1 */
  1088. unsigned short fatal:1; /* whether the condition reported is fatal */
  1089. };
  1090. /**
  1091. * t3_handle_intr_status - table driven interrupt handler
  1092. * @adapter: the adapter that generated the interrupt
  1093. * @reg: the interrupt status register to process
  1094. * @mask: a mask to apply to the interrupt status
  1095. * @acts: table of interrupt actions
  1096. * @stats: statistics counters tracking interrupt occurences
  1097. *
  1098. * A table driven interrupt handler that applies a set of masks to an
  1099. * interrupt status word and performs the corresponding actions if the
  1100. * interrupts described by the mask have occured. The actions include
  1101. * optionally printing a warning or alert message, and optionally
  1102. * incrementing a stat counter. The table is terminated by an entry
  1103. * specifying mask 0. Returns the number of fatal interrupt conditions.
  1104. */
  1105. static int t3_handle_intr_status(struct adapter *adapter, unsigned int reg,
  1106. unsigned int mask,
  1107. const struct intr_info *acts,
  1108. unsigned long *stats)
  1109. {
  1110. int fatal = 0;
  1111. unsigned int status = t3_read_reg(adapter, reg) & mask;
  1112. for (; acts->mask; ++acts) {
  1113. if (!(status & acts->mask))
  1114. continue;
  1115. if (acts->fatal) {
  1116. fatal++;
  1117. CH_ALERT(adapter, "%s (0x%x)\n",
  1118. acts->msg, status & acts->mask);
  1119. } else if (acts->msg)
  1120. CH_WARN(adapter, "%s (0x%x)\n",
  1121. acts->msg, status & acts->mask);
  1122. if (acts->stat_idx >= 0)
  1123. stats[acts->stat_idx]++;
  1124. }
  1125. if (status) /* clear processed interrupts */
  1126. t3_write_reg(adapter, reg, status);
  1127. return fatal;
  1128. }
  1129. #define SGE_INTR_MASK (F_RSPQDISABLED | \
  1130. F_UC_REQ_FRAMINGERROR | F_R_REQ_FRAMINGERROR | \
  1131. F_CPPARITYERROR | F_OCPARITYERROR | F_RCPARITYERROR | \
  1132. F_IRPARITYERROR | V_ITPARITYERROR(M_ITPARITYERROR) | \
  1133. V_FLPARITYERROR(M_FLPARITYERROR) | F_LODRBPARITYERROR | \
  1134. F_HIDRBPARITYERROR | F_LORCQPARITYERROR | \
  1135. F_HIRCQPARITYERROR)
  1136. #define MC5_INTR_MASK (F_PARITYERR | F_ACTRGNFULL | F_UNKNOWNCMD | \
  1137. F_REQQPARERR | F_DISPQPARERR | F_DELACTEMPTY | \
  1138. F_NFASRCHFAIL)
  1139. #define MC7_INTR_MASK (F_AE | F_UE | F_CE | V_PE(M_PE))
  1140. #define XGM_INTR_MASK (V_TXFIFO_PRTY_ERR(M_TXFIFO_PRTY_ERR) | \
  1141. V_RXFIFO_PRTY_ERR(M_RXFIFO_PRTY_ERR) | \
  1142. F_TXFIFO_UNDERRUN | F_RXFIFO_OVERFLOW)
  1143. #define PCIX_INTR_MASK (F_MSTDETPARERR | F_SIGTARABT | F_RCVTARABT | \
  1144. F_RCVMSTABT | F_SIGSYSERR | F_DETPARERR | \
  1145. F_SPLCMPDIS | F_UNXSPLCMP | F_RCVSPLCMPERR | \
  1146. F_DETCORECCERR | F_DETUNCECCERR | F_PIOPARERR | \
  1147. V_WFPARERR(M_WFPARERR) | V_RFPARERR(M_RFPARERR) | \
  1148. V_CFPARERR(M_CFPARERR) /* | V_MSIXPARERR(M_MSIXPARERR) */)
  1149. #define PCIE_INTR_MASK (F_UNXSPLCPLERRR | F_UNXSPLCPLERRC | F_PCIE_PIOPARERR |\
  1150. F_PCIE_WFPARERR | F_PCIE_RFPARERR | F_PCIE_CFPARERR | \
  1151. /* V_PCIE_MSIXPARERR(M_PCIE_MSIXPARERR) | */ \
  1152. F_RETRYBUFPARERR | F_RETRYLUTPARERR | F_RXPARERR | \
  1153. F_TXPARERR | V_BISTERR(M_BISTERR))
  1154. #define ULPRX_INTR_MASK (F_PARERRDATA | F_PARERRPCMD | F_ARBPF1PERR | \
  1155. F_ARBPF0PERR | F_ARBFPERR | F_PCMDMUXPERR | \
  1156. F_DATASELFRAMEERR1 | F_DATASELFRAMEERR0)
  1157. #define ULPTX_INTR_MASK 0xfc
  1158. #define CPLSW_INTR_MASK (F_CIM_OP_MAP_PERR | F_TP_FRAMING_ERROR | \
  1159. F_SGE_FRAMING_ERROR | F_CIM_FRAMING_ERROR | \
  1160. F_ZERO_SWITCH_ERROR)
  1161. #define CIM_INTR_MASK (F_BLKWRPLINT | F_BLKRDPLINT | F_BLKWRCTLINT | \
  1162. F_BLKRDCTLINT | F_BLKWRFLASHINT | F_BLKRDFLASHINT | \
  1163. F_SGLWRFLASHINT | F_WRBLKFLASHINT | F_BLKWRBOOTINT | \
  1164. F_FLASHRANGEINT | F_SDRAMRANGEINT | F_RSVDSPACEINT | \
  1165. F_DRAMPARERR | F_ICACHEPARERR | F_DCACHEPARERR | \
  1166. F_OBQSGEPARERR | F_OBQULPHIPARERR | F_OBQULPLOPARERR | \
  1167. F_IBQSGELOPARERR | F_IBQSGEHIPARERR | F_IBQULPPARERR | \
  1168. F_IBQTPPARERR | F_ITAGPARERR | F_DTAGPARERR)
  1169. #define PMTX_INTR_MASK (F_ZERO_C_CMD_ERROR | ICSPI_FRM_ERR | OESPI_FRM_ERR | \
  1170. V_ICSPI_PAR_ERROR(M_ICSPI_PAR_ERROR) | \
  1171. V_OESPI_PAR_ERROR(M_OESPI_PAR_ERROR))
  1172. #define PMRX_INTR_MASK (F_ZERO_E_CMD_ERROR | IESPI_FRM_ERR | OCSPI_FRM_ERR | \
  1173. V_IESPI_PAR_ERROR(M_IESPI_PAR_ERROR) | \
  1174. V_OCSPI_PAR_ERROR(M_OCSPI_PAR_ERROR))
  1175. #define MPS_INTR_MASK (V_TX0TPPARERRENB(M_TX0TPPARERRENB) | \
  1176. V_TX1TPPARERRENB(M_TX1TPPARERRENB) | \
  1177. V_RXTPPARERRENB(M_RXTPPARERRENB) | \
  1178. V_MCAPARERRENB(M_MCAPARERRENB))
  1179. #define PL_INTR_MASK (F_T3DBG | F_XGMAC0_0 | F_XGMAC0_1 | F_MC5A | F_PM1_TX | \
  1180. F_PM1_RX | F_ULP2_TX | F_ULP2_RX | F_TP1 | F_CIM | \
  1181. F_MC7_CM | F_MC7_PMTX | F_MC7_PMRX | F_SGE3 | F_PCIM0 | \
  1182. F_MPS0 | F_CPL_SWITCH)
  1183. /*
  1184. * Interrupt handler for the PCIX1 module.
  1185. */
  1186. static void pci_intr_handler(struct adapter *adapter)
  1187. {
  1188. static const struct intr_info pcix1_intr_info[] = {
  1189. {F_MSTDETPARERR, "PCI master detected parity error", -1, 1},
  1190. {F_SIGTARABT, "PCI signaled target abort", -1, 1},
  1191. {F_RCVTARABT, "PCI received target abort", -1, 1},
  1192. {F_RCVMSTABT, "PCI received master abort", -1, 1},
  1193. {F_SIGSYSERR, "PCI signaled system error", -1, 1},
  1194. {F_DETPARERR, "PCI detected parity error", -1, 1},
  1195. {F_SPLCMPDIS, "PCI split completion discarded", -1, 1},
  1196. {F_UNXSPLCMP, "PCI unexpected split completion error", -1, 1},
  1197. {F_RCVSPLCMPERR, "PCI received split completion error", -1,
  1198. 1},
  1199. {F_DETCORECCERR, "PCI correctable ECC error",
  1200. STAT_PCI_CORR_ECC, 0},
  1201. {F_DETUNCECCERR, "PCI uncorrectable ECC error", -1, 1},
  1202. {F_PIOPARERR, "PCI PIO FIFO parity error", -1, 1},
  1203. {V_WFPARERR(M_WFPARERR), "PCI write FIFO parity error", -1,
  1204. 1},
  1205. {V_RFPARERR(M_RFPARERR), "PCI read FIFO parity error", -1,
  1206. 1},
  1207. {V_CFPARERR(M_CFPARERR), "PCI command FIFO parity error", -1,
  1208. 1},
  1209. {V_MSIXPARERR(M_MSIXPARERR), "PCI MSI-X table/PBA parity "
  1210. "error", -1, 1},
  1211. {0}
  1212. };
  1213. if (t3_handle_intr_status(adapter, A_PCIX_INT_CAUSE, PCIX_INTR_MASK,
  1214. pcix1_intr_info, adapter->irq_stats))
  1215. t3_fatal_err(adapter);
  1216. }
  1217. /*
  1218. * Interrupt handler for the PCIE module.
  1219. */
  1220. static void pcie_intr_handler(struct adapter *adapter)
  1221. {
  1222. static const struct intr_info pcie_intr_info[] = {
  1223. {F_PEXERR, "PCI PEX error", -1, 1},
  1224. {F_UNXSPLCPLERRR,
  1225. "PCI unexpected split completion DMA read error", -1, 1},
  1226. {F_UNXSPLCPLERRC,
  1227. "PCI unexpected split completion DMA command error", -1, 1},
  1228. {F_PCIE_PIOPARERR, "PCI PIO FIFO parity error", -1, 1},
  1229. {F_PCIE_WFPARERR, "PCI write FIFO parity error", -1, 1},
  1230. {F_PCIE_RFPARERR, "PCI read FIFO parity error", -1, 1},
  1231. {F_PCIE_CFPARERR, "PCI command FIFO parity error", -1, 1},
  1232. {V_PCIE_MSIXPARERR(M_PCIE_MSIXPARERR),
  1233. "PCI MSI-X table/PBA parity error", -1, 1},
  1234. {F_RETRYBUFPARERR, "PCI retry buffer parity error", -1, 1},
  1235. {F_RETRYLUTPARERR, "PCI retry LUT parity error", -1, 1},
  1236. {F_RXPARERR, "PCI Rx parity error", -1, 1},
  1237. {F_TXPARERR, "PCI Tx parity error", -1, 1},
  1238. {V_BISTERR(M_BISTERR), "PCI BIST error", -1, 1},
  1239. {0}
  1240. };
  1241. if (t3_read_reg(adapter, A_PCIE_INT_CAUSE) & F_PEXERR)
  1242. CH_ALERT(adapter, "PEX error code 0x%x\n",
  1243. t3_read_reg(adapter, A_PCIE_PEX_ERR));
  1244. if (t3_handle_intr_status(adapter, A_PCIE_INT_CAUSE, PCIE_INTR_MASK,
  1245. pcie_intr_info, adapter->irq_stats))
  1246. t3_fatal_err(adapter);
  1247. }
  1248. /*
  1249. * TP interrupt handler.
  1250. */
  1251. static void tp_intr_handler(struct adapter *adapter)
  1252. {
  1253. static const struct intr_info tp_intr_info[] = {
  1254. {0xffffff, "TP parity error", -1, 1},
  1255. {0x1000000, "TP out of Rx pages", -1, 1},
  1256. {0x2000000, "TP out of Tx pages", -1, 1},
  1257. {0}
  1258. };
  1259. static struct intr_info tp_intr_info_t3c[] = {
  1260. {0x1fffffff, "TP parity error", -1, 1},
  1261. {F_FLMRXFLSTEMPTY, "TP out of Rx pages", -1, 1},
  1262. {F_FLMTXFLSTEMPTY, "TP out of Tx pages", -1, 1},
  1263. {0}
  1264. };
  1265. if (t3_handle_intr_status(adapter, A_TP_INT_CAUSE, 0xffffffff,
  1266. adapter->params.rev < T3_REV_C ?
  1267. tp_intr_info : tp_intr_info_t3c, NULL))
  1268. t3_fatal_err(adapter);
  1269. }
  1270. /*
  1271. * CIM interrupt handler.
  1272. */
  1273. static void cim_intr_handler(struct adapter *adapter)
  1274. {
  1275. static const struct intr_info cim_intr_info[] = {
  1276. {F_RSVDSPACEINT, "CIM reserved space write", -1, 1},
  1277. {F_SDRAMRANGEINT, "CIM SDRAM address out of range", -1, 1},
  1278. {F_FLASHRANGEINT, "CIM flash address out of range", -1, 1},
  1279. {F_BLKWRBOOTINT, "CIM block write to boot space", -1, 1},
  1280. {F_WRBLKFLASHINT, "CIM write to cached flash space", -1, 1},
  1281. {F_SGLWRFLASHINT, "CIM single write to flash space", -1, 1},
  1282. {F_BLKRDFLASHINT, "CIM block read from flash space", -1, 1},
  1283. {F_BLKWRFLASHINT, "CIM block write to flash space", -1, 1},
  1284. {F_BLKRDCTLINT, "CIM block read from CTL space", -1, 1},
  1285. {F_BLKWRCTLINT, "CIM block write to CTL space", -1, 1},
  1286. {F_BLKRDPLINT, "CIM block read from PL space", -1, 1},
  1287. {F_BLKWRPLINT, "CIM block write to PL space", -1, 1},
  1288. {F_DRAMPARERR, "CIM DRAM parity error", -1, 1},
  1289. {F_ICACHEPARERR, "CIM icache parity error", -1, 1},
  1290. {F_DCACHEPARERR, "CIM dcache parity error", -1, 1},
  1291. {F_OBQSGEPARERR, "CIM OBQ SGE parity error", -1, 1},
  1292. {F_OBQULPHIPARERR, "CIM OBQ ULPHI parity error", -1, 1},
  1293. {F_OBQULPLOPARERR, "CIM OBQ ULPLO parity error", -1, 1},
  1294. {F_IBQSGELOPARERR, "CIM IBQ SGELO parity error", -1, 1},
  1295. {F_IBQSGEHIPARERR, "CIM IBQ SGEHI parity error", -1, 1},
  1296. {F_IBQULPPARERR, "CIM IBQ ULP parity error", -1, 1},
  1297. {F_IBQTPPARERR, "CIM IBQ TP parity error", -1, 1},
  1298. {F_ITAGPARERR, "CIM itag parity error", -1, 1},
  1299. {F_DTAGPARERR, "CIM dtag parity error", -1, 1},
  1300. {0}
  1301. };
  1302. if (t3_handle_intr_status(adapter, A_CIM_HOST_INT_CAUSE, 0xffffffff,
  1303. cim_intr_info, NULL))
  1304. t3_fatal_err(adapter);
  1305. }
  1306. /*
  1307. * ULP RX interrupt handler.
  1308. */
  1309. static void ulprx_intr_handler(struct adapter *adapter)
  1310. {
  1311. static const struct intr_info ulprx_intr_info[] = {
  1312. {F_PARERRDATA, "ULP RX data parity error", -1, 1},
  1313. {F_PARERRPCMD, "ULP RX command parity error", -1, 1},
  1314. {F_ARBPF1PERR, "ULP RX ArbPF1 parity error", -1, 1},
  1315. {F_ARBPF0PERR, "ULP RX ArbPF0 parity error", -1, 1},
  1316. {F_ARBFPERR, "ULP RX ArbF parity error", -1, 1},
  1317. {F_PCMDMUXPERR, "ULP RX PCMDMUX parity error", -1, 1},
  1318. {F_DATASELFRAMEERR1, "ULP RX frame error", -1, 1},
  1319. {F_DATASELFRAMEERR0, "ULP RX frame error", -1, 1},
  1320. {0}
  1321. };
  1322. if (t3_handle_intr_status(adapter, A_ULPRX_INT_CAUSE, 0xffffffff,
  1323. ulprx_intr_info, NULL))
  1324. t3_fatal_err(adapter);
  1325. }
  1326. /*
  1327. * ULP TX interrupt handler.
  1328. */
  1329. static void ulptx_intr_handler(struct adapter *adapter)
  1330. {
  1331. static const struct intr_info ulptx_intr_info[] = {
  1332. {F_PBL_BOUND_ERR_CH0, "ULP TX channel 0 PBL out of bounds",
  1333. STAT_ULP_CH0_PBL_OOB, 0},
  1334. {F_PBL_BOUND_ERR_CH1, "ULP TX channel 1 PBL out of bounds",
  1335. STAT_ULP_CH1_PBL_OOB, 0},
  1336. {0xfc, "ULP TX parity error", -1, 1},
  1337. {0}
  1338. };
  1339. if (t3_handle_intr_status(adapter, A_ULPTX_INT_CAUSE, 0xffffffff,
  1340. ulptx_intr_info, adapter->irq_stats))
  1341. t3_fatal_err(adapter);
  1342. }
  1343. #define ICSPI_FRM_ERR (F_ICSPI0_FIFO2X_RX_FRAMING_ERROR | \
  1344. F_ICSPI1_FIFO2X_RX_FRAMING_ERROR | F_ICSPI0_RX_FRAMING_ERROR | \
  1345. F_ICSPI1_RX_FRAMING_ERROR | F_ICSPI0_TX_FRAMING_ERROR | \
  1346. F_ICSPI1_TX_FRAMING_ERROR)
  1347. #define OESPI_FRM_ERR (F_OESPI0_RX_FRAMING_ERROR | \
  1348. F_OESPI1_RX_FRAMING_ERROR | F_OESPI0_TX_FRAMING_ERROR | \
  1349. F_OESPI1_TX_FRAMING_ERROR | F_OESPI0_OFIFO2X_TX_FRAMING_ERROR | \
  1350. F_OESPI1_OFIFO2X_TX_FRAMING_ERROR)
  1351. /*
  1352. * PM TX interrupt handler.
  1353. */
  1354. static void pmtx_intr_handler(struct adapter *adapter)
  1355. {
  1356. static const struct intr_info pmtx_intr_info[] = {
  1357. {F_ZERO_C_CMD_ERROR, "PMTX 0-length pcmd", -1, 1},
  1358. {ICSPI_FRM_ERR, "PMTX ispi framing error", -1, 1},
  1359. {OESPI_FRM_ERR, "PMTX ospi framing error", -1, 1},
  1360. {V_ICSPI_PAR_ERROR(M_ICSPI_PAR_ERROR),
  1361. "PMTX ispi parity error", -1, 1},
  1362. {V_OESPI_PAR_ERROR(M_OESPI_PAR_ERROR),
  1363. "PMTX ospi parity error", -1, 1},
  1364. {0}
  1365. };
  1366. if (t3_handle_intr_status(adapter, A_PM1_TX_INT_CAUSE, 0xffffffff,
  1367. pmtx_intr_info, NULL))
  1368. t3_fatal_err(adapter);
  1369. }
  1370. #define IESPI_FRM_ERR (F_IESPI0_FIFO2X_RX_FRAMING_ERROR | \
  1371. F_IESPI1_FIFO2X_RX_FRAMING_ERROR | F_IESPI0_RX_FRAMING_ERROR | \
  1372. F_IESPI1_RX_FRAMING_ERROR | F_IESPI0_TX_FRAMING_ERROR | \
  1373. F_IESPI1_TX_FRAMING_ERROR)
  1374. #define OCSPI_FRM_ERR (F_OCSPI0_RX_FRAMING_ERROR | \
  1375. F_OCSPI1_RX_FRAMING_ERROR | F_OCSPI0_TX_FRAMING_ERROR | \
  1376. F_OCSPI1_TX_FRAMING_ERROR | F_OCSPI0_OFIFO2X_TX_FRAMING_ERROR | \
  1377. F_OCSPI1_OFIFO2X_TX_FRAMING_ERROR)
  1378. /*
  1379. * PM RX interrupt handler.
  1380. */
  1381. static void pmrx_intr_handler(struct adapter *adapter)
  1382. {
  1383. static const struct intr_info pmrx_intr_info[] = {
  1384. {F_ZERO_E_CMD_ERROR, "PMRX 0-length pcmd", -1, 1},
  1385. {IESPI_FRM_ERR, "PMRX ispi framing error", -1, 1},
  1386. {OCSPI_FRM_ERR, "PMRX ospi framing error", -1, 1},
  1387. {V_IESPI_PAR_ERROR(M_IESPI_PAR_ERROR),
  1388. "PMRX ispi parity error", -1, 1},
  1389. {V_OCSPI_PAR_ERROR(M_OCSPI_PAR_ERROR),
  1390. "PMRX ospi parity error", -1, 1},
  1391. {0}
  1392. };
  1393. if (t3_handle_intr_status(adapter, A_PM1_RX_INT_CAUSE, 0xffffffff,
  1394. pmrx_intr_info, NULL))
  1395. t3_fatal_err(adapter);
  1396. }
  1397. /*
  1398. * CPL switch interrupt handler.
  1399. */
  1400. static void cplsw_intr_handler(struct adapter *adapter)
  1401. {
  1402. static const struct intr_info cplsw_intr_info[] = {
  1403. {F_CIM_OP_MAP_PERR, "CPL switch CIM parity error", -1, 1},
  1404. {F_CIM_OVFL_ERROR, "CPL switch CIM overflow", -1, 1},
  1405. {F_TP_FRAMING_ERROR, "CPL switch TP framing error", -1, 1},
  1406. {F_SGE_FRAMING_ERROR, "CPL switch SGE framing error", -1, 1},
  1407. {F_CIM_FRAMING_ERROR, "CPL switch CIM framing error", -1, 1},
  1408. {F_ZERO_SWITCH_ERROR, "CPL switch no-switch error", -1, 1},
  1409. {0}
  1410. };
  1411. if (t3_handle_intr_status(adapter, A_CPL_INTR_CAUSE, 0xffffffff,
  1412. cplsw_intr_info, NULL))
  1413. t3_fatal_err(adapter);
  1414. }
  1415. /*
  1416. * MPS interrupt handler.
  1417. */
  1418. static void mps_intr_handler(struct adapter *adapter)
  1419. {
  1420. static const struct intr_info mps_intr_info[] = {
  1421. {0x1ff, "MPS parity error", -1, 1},
  1422. {0}
  1423. };
  1424. if (t3_handle_intr_status(adapter, A_MPS_INT_CAUSE, 0xffffffff,
  1425. mps_intr_info, NULL))
  1426. t3_fatal_err(adapter);
  1427. }
  1428. #define MC7_INTR_FATAL (F_UE | V_PE(M_PE) | F_AE)
  1429. /*
  1430. * MC7 interrupt handler.
  1431. */
  1432. static void mc7_intr_handler(struct mc7 *mc7)
  1433. {
  1434. struct adapter *adapter = mc7->adapter;
  1435. u32 cause = t3_read_reg(adapter, mc7->offset + A_MC7_INT_CAUSE);
  1436. if (cause & F_CE) {
  1437. mc7->stats.corr_err++;
  1438. CH_WARN(adapter, "%s MC7 correctable error at addr 0x%x, "
  1439. "data 0x%x 0x%x 0x%x\n", mc7->name,
  1440. t3_read_reg(adapter, mc7->offset + A_MC7_CE_ADDR),
  1441. t3_read_reg(adapter, mc7->offset + A_MC7_CE_DATA0),
  1442. t3_read_reg(adapter, mc7->offset + A_MC7_CE_DATA1),
  1443. t3_read_reg(adapter, mc7->offset + A_MC7_CE_DATA2));
  1444. }
  1445. if (cause & F_UE) {
  1446. mc7->stats.uncorr_err++;
  1447. CH_ALERT(adapter, "%s MC7 uncorrectable error at addr 0x%x, "
  1448. "data 0x%x 0x%x 0x%x\n", mc7->name,
  1449. t3_read_reg(adapter, mc7->offset + A_MC7_UE_ADDR),
  1450. t3_read_reg(adapter, mc7->offset + A_MC7_UE_DATA0),
  1451. t3_read_reg(adapter, mc7->offset + A_MC7_UE_DATA1),
  1452. t3_read_reg(adapter, mc7->offset + A_MC7_UE_DATA2));
  1453. }
  1454. if (G_PE(cause)) {
  1455. mc7->stats.parity_err++;
  1456. CH_ALERT(adapter, "%s MC7 parity error 0x%x\n",
  1457. mc7->name, G_PE(cause));
  1458. }
  1459. if (cause & F_AE) {
  1460. u32 addr = 0;
  1461. if (adapter->params.rev > 0)
  1462. addr = t3_read_reg(adapter,
  1463. mc7->offset + A_MC7_ERR_ADDR);
  1464. mc7->stats.addr_err++;
  1465. CH_ALERT(adapter, "%s MC7 address error: 0x%x\n",
  1466. mc7->name, addr);
  1467. }
  1468. if (cause & MC7_INTR_FATAL)
  1469. t3_fatal_err(adapter);
  1470. t3_write_reg(adapter, mc7->offset + A_MC7_INT_CAUSE, cause);
  1471. }
  1472. #define XGM_INTR_FATAL (V_TXFIFO_PRTY_ERR(M_TXFIFO_PRTY_ERR) | \
  1473. V_RXFIFO_PRTY_ERR(M_RXFIFO_PRTY_ERR))
  1474. /*
  1475. * XGMAC interrupt handler.
  1476. */
  1477. static int mac_intr_handler(struct adapter *adap, unsigned int idx)
  1478. {
  1479. struct cmac *mac = &adap2pinfo(adap, idx)->mac;
  1480. u32 cause = t3_read_reg(adap, A_XGM_INT_CAUSE + mac->offset);
  1481. if (cause & V_TXFIFO_PRTY_ERR(M_TXFIFO_PRTY_ERR)) {
  1482. mac->stats.tx_fifo_parity_err++;
  1483. CH_ALERT(adap, "port%d: MAC TX FIFO parity error\n", idx);
  1484. }
  1485. if (cause & V_RXFIFO_PRTY_ERR(M_RXFIFO_PRTY_ERR)) {
  1486. mac->stats.rx_fifo_parity_err++;
  1487. CH_ALERT(adap, "port%d: MAC RX FIFO parity error\n", idx);
  1488. }
  1489. if (cause & F_TXFIFO_UNDERRUN)
  1490. mac->stats.tx_fifo_urun++;
  1491. if (cause & F_RXFIFO_OVERFLOW)
  1492. mac->stats.rx_fifo_ovfl++;
  1493. if (cause & V_SERDES_LOS(M_SERDES_LOS))
  1494. mac->stats.serdes_signal_loss++;
  1495. if (cause & F_XAUIPCSCTCERR)
  1496. mac->stats.xaui_pcs_ctc_err++;
  1497. if (cause & F_XAUIPCSALIGNCHANGE)
  1498. mac->stats.xaui_pcs_align_change++;
  1499. t3_write_reg(adap, A_XGM_INT_CAUSE + mac->offset, cause);
  1500. if (cause & XGM_INTR_FATAL)
  1501. t3_fatal_err(adap);
  1502. return cause != 0;
  1503. }
  1504. /*
  1505. * Interrupt handler for PHY events.
  1506. */
  1507. int t3_phy_intr_handler(struct adapter *adapter)
  1508. {
  1509. u32 mask, gpi = adapter_info(adapter)->gpio_intr;
  1510. u32 i, cause = t3_read_reg(adapter, A_T3DBG_INT_CAUSE);
  1511. for_each_port(adapter, i) {
  1512. struct port_info *p = adap2pinfo(adapter, i);
  1513. mask = gpi - (gpi & (gpi - 1));
  1514. gpi -= mask;
  1515. if (!(p->port_type->caps & SUPPORTED_IRQ))
  1516. continue;
  1517. if (cause & mask) {
  1518. int phy_cause = p->phy.ops->intr_handler(&p->phy);
  1519. if (phy_cause & cphy_cause_link_change)
  1520. t3_link_changed(adapter, i);
  1521. if (phy_cause & cphy_cause_fifo_error)
  1522. p->phy.fifo_errors++;
  1523. }
  1524. }
  1525. t3_write_reg(adapter, A_T3DBG_INT_CAUSE, cause);
  1526. return 0;
  1527. }
  1528. /*
  1529. * T3 slow path (non-data) interrupt handler.
  1530. */
  1531. int t3_slow_intr_handler(struct adapter *adapter)
  1532. {
  1533. u32 cause = t3_read_reg(adapter, A_PL_INT_CAUSE0);
  1534. cause &= adapter->slow_intr_mask;
  1535. if (!cause)
  1536. return 0;
  1537. if (cause & F_PCIM0) {
  1538. if (is_pcie(adapter))
  1539. pcie_intr_handler(adapter);
  1540. else
  1541. pci_intr_handler(adapter);
  1542. }
  1543. if (cause & F_SGE3)
  1544. t3_sge_err_intr_handler(adapter);
  1545. if (cause & F_MC7_PMRX)
  1546. mc7_intr_handler(&adapter->pmrx);
  1547. if (cause & F_MC7_PMTX)
  1548. mc7_intr_handler(&adapter->pmtx);
  1549. if (cause & F_MC7_CM)
  1550. mc7_intr_handler(&adapter->cm);
  1551. if (cause & F_CIM)
  1552. cim_intr_handler(adapter);
  1553. if (cause & F_TP1)
  1554. tp_intr_handler(adapter);
  1555. if (cause & F_ULP2_RX)
  1556. ulprx_intr_handler(adapter);
  1557. if (cause & F_ULP2_TX)
  1558. ulptx_intr_handler(adapter);
  1559. if (cause & F_PM1_RX)
  1560. pmrx_intr_handler(adapter);
  1561. if (cause & F_PM1_TX)
  1562. pmtx_intr_handler(adapter);
  1563. if (cause & F_CPL_SWITCH)
  1564. cplsw_intr_handler(adapter);
  1565. if (cause & F_MPS0)
  1566. mps_intr_handler(adapter);
  1567. if (cause & F_MC5A)
  1568. t3_mc5_intr_handler(&adapter->mc5);
  1569. if (cause & F_XGMAC0_0)
  1570. mac_intr_handler(adapter, 0);
  1571. if (cause & F_XGMAC0_1)
  1572. mac_intr_handler(adapter, 1);
  1573. if (cause & F_T3DBG)
  1574. t3_os_ext_intr_handler(adapter);
  1575. /* Clear the interrupts just processed. */
  1576. t3_write_reg(adapter, A_PL_INT_CAUSE0, cause);
  1577. t3_read_reg(adapter, A_PL_INT_CAUSE0); /* flush */
  1578. return 1;
  1579. }
  1580. /**
  1581. * t3_intr_enable - enable interrupts
  1582. * @adapter: the adapter whose interrupts should be enabled
  1583. *
  1584. * Enable interrupts by setting the interrupt enable registers of the
  1585. * various HW modules and then enabling the top-level interrupt
  1586. * concentrator.
  1587. */
  1588. void t3_intr_enable(struct adapter *adapter)
  1589. {
  1590. static const struct addr_val_pair intr_en_avp[] = {
  1591. {A_SG_INT_ENABLE, SGE_INTR_MASK},
  1592. {A_MC7_INT_ENABLE, MC7_INTR_MASK},
  1593. {A_MC7_INT_ENABLE - MC7_PMRX_BASE_ADDR + MC7_PMTX_BASE_ADDR,
  1594. MC7_INTR_MASK},
  1595. {A_MC7_INT_ENABLE - MC7_PMRX_BASE_ADDR + MC7_CM_BASE_ADDR,
  1596. MC7_INTR_MASK},
  1597. {A_MC5_DB_INT_ENABLE, MC5_INTR_MASK},
  1598. {A_ULPRX_INT_ENABLE, ULPRX_INTR_MASK},
  1599. {A_PM1_TX_INT_ENABLE, PMTX_INTR_MASK},
  1600. {A_PM1_RX_INT_ENABLE, PMRX_INTR_MASK},
  1601. {A_CIM_HOST_INT_ENABLE, CIM_INTR_MASK},
  1602. {A_MPS_INT_ENABLE, MPS_INTR_MASK},
  1603. };
  1604. adapter->slow_intr_mask = PL_INTR_MASK;
  1605. t3_write_regs(adapter, intr_en_avp, ARRAY_SIZE(intr_en_avp), 0);
  1606. t3_write_reg(adapter, A_TP_INT_ENABLE,
  1607. adapter->params.rev >= T3_REV_C ? 0x2bfffff : 0x3bfffff);
  1608. if (adapter->params.rev > 0) {
  1609. t3_write_reg(adapter, A_CPL_INTR_ENABLE,
  1610. CPLSW_INTR_MASK | F_CIM_OVFL_ERROR);
  1611. t3_write_reg(adapter, A_ULPTX_INT_ENABLE,
  1612. ULPTX_INTR_MASK | F_PBL_BOUND_ERR_CH0 |
  1613. F_PBL_BOUND_ERR_CH1);
  1614. } else {
  1615. t3_write_reg(adapter, A_CPL_INTR_ENABLE, CPLSW_INTR_MASK);
  1616. t3_write_reg(adapter, A_ULPTX_INT_ENABLE, ULPTX_INTR_MASK);
  1617. }
  1618. t3_write_reg(adapter, A_T3DBG_GPIO_ACT_LOW,
  1619. adapter_info(adapter)->gpio_intr);
  1620. t3_write_reg(adapter, A_T3DBG_INT_ENABLE,
  1621. adapter_info(adapter)->gpio_intr);
  1622. if (is_pcie(adapter))
  1623. t3_write_reg(adapter, A_PCIE_INT_ENABLE, PCIE_INTR_MASK);
  1624. else
  1625. t3_write_reg(adapter, A_PCIX_INT_ENABLE, PCIX_INTR_MASK);
  1626. t3_write_reg(adapter, A_PL_INT_ENABLE0, adapter->slow_intr_mask);
  1627. t3_read_reg(adapter, A_PL_INT_ENABLE0); /* flush */
  1628. }
  1629. /**
  1630. * t3_intr_disable - disable a card's interrupts
  1631. * @adapter: the adapter whose interrupts should be disabled
  1632. *
  1633. * Disable interrupts. We only disable the top-level interrupt
  1634. * concentrator and the SGE data interrupts.
  1635. */
  1636. void t3_intr_disable(struct adapter *adapter)
  1637. {
  1638. t3_write_reg(adapter, A_PL_INT_ENABLE0, 0);
  1639. t3_read_reg(adapter, A_PL_INT_ENABLE0); /* flush */
  1640. adapter->slow_intr_mask = 0;
  1641. }
  1642. /**
  1643. * t3_intr_clear - clear all interrupts
  1644. * @adapter: the adapter whose interrupts should be cleared
  1645. *
  1646. * Clears all interrupts.
  1647. */
  1648. void t3_intr_clear(struct adapter *adapter)
  1649. {
  1650. static const unsigned int cause_reg_addr[] = {
  1651. A_SG_INT_CAUSE,
  1652. A_SG_RSPQ_FL_STATUS,
  1653. A_PCIX_INT_CAUSE,
  1654. A_MC7_INT_CAUSE,
  1655. A_MC7_INT_CAUSE - MC7_PMRX_BASE_ADDR + MC7_PMTX_BASE_ADDR,
  1656. A_MC7_INT_CAUSE - MC7_PMRX_BASE_ADDR + MC7_CM_BASE_ADDR,
  1657. A_CIM_HOST_INT_CAUSE,
  1658. A_TP_INT_CAUSE,
  1659. A_MC5_DB_INT_CAUSE,
  1660. A_ULPRX_INT_CAUSE,
  1661. A_ULPTX_INT_CAUSE,
  1662. A_CPL_INTR_CAUSE,
  1663. A_PM1_TX_INT_CAUSE,
  1664. A_PM1_RX_INT_CAUSE,
  1665. A_MPS_INT_CAUSE,
  1666. A_T3DBG_INT_CAUSE,
  1667. };
  1668. unsigned int i;
  1669. /* Clear PHY and MAC interrupts for each port. */
  1670. for_each_port(adapter, i)
  1671. t3_port_intr_clear(adapter, i);
  1672. for (i = 0; i < ARRAY_SIZE(cause_reg_addr); ++i)
  1673. t3_write_reg(adapter, cause_reg_addr[i], 0xffffffff);
  1674. if (is_pcie(adapter))
  1675. t3_write_reg(adapter, A_PCIE_PEX_ERR, 0xffffffff);
  1676. t3_write_reg(adapter, A_PL_INT_CAUSE0, 0xffffffff);
  1677. t3_read_reg(adapter, A_PL_INT_CAUSE0); /* flush */
  1678. }
  1679. /**
  1680. * t3_port_intr_enable - enable port-specific interrupts
  1681. * @adapter: associated adapter
  1682. * @idx: index of port whose interrupts should be enabled
  1683. *
  1684. * Enable port-specific (i.e., MAC and PHY) interrupts for the given
  1685. * adapter port.
  1686. */
  1687. void t3_port_intr_enable(struct adapter *adapter, int idx)
  1688. {
  1689. struct cphy *phy = &adap2pinfo(adapter, idx)->phy;
  1690. t3_write_reg(adapter, XGM_REG(A_XGM_INT_ENABLE, idx), XGM_INTR_MASK);
  1691. t3_read_reg(adapter, XGM_REG(A_XGM_INT_ENABLE, idx)); /* flush */
  1692. phy->ops->intr_enable(phy);
  1693. }
  1694. /**
  1695. * t3_port_intr_disable - disable port-specific interrupts
  1696. * @adapter: associated adapter
  1697. * @idx: index of port whose interrupts should be disabled
  1698. *
  1699. * Disable port-specific (i.e., MAC and PHY) interrupts for the given
  1700. * adapter port.
  1701. */
  1702. void t3_port_intr_disable(struct adapter *adapter, int idx)
  1703. {
  1704. struct cphy *phy = &adap2pinfo(adapter, idx)->phy;
  1705. t3_write_reg(adapter, XGM_REG(A_XGM_INT_ENABLE, idx), 0);
  1706. t3_read_reg(adapter, XGM_REG(A_XGM_INT_ENABLE, idx)); /* flush */
  1707. phy->ops->intr_disable(phy);
  1708. }
  1709. /**
  1710. * t3_port_intr_clear - clear port-specific interrupts
  1711. * @adapter: associated adapter
  1712. * @idx: index of port whose interrupts to clear
  1713. *
  1714. * Clear port-specific (i.e., MAC and PHY) interrupts for the given
  1715. * adapter port.
  1716. */
  1717. void t3_port_intr_clear(struct adapter *adapter, int idx)
  1718. {
  1719. struct cphy *phy = &adap2pinfo(adapter, idx)->phy;
  1720. t3_write_reg(adapter, XGM_REG(A_XGM_INT_CAUSE, idx), 0xffffffff);
  1721. t3_read_reg(adapter, XGM_REG(A_XGM_INT_CAUSE, idx)); /* flush */
  1722. phy->ops->intr_clear(phy);
  1723. }
  1724. #define SG_CONTEXT_CMD_ATTEMPTS 100
  1725. /**
  1726. * t3_sge_write_context - write an SGE context
  1727. * @adapter: the adapter
  1728. * @id: the context id
  1729. * @type: the context type
  1730. *
  1731. * Program an SGE context with the values already loaded in the
  1732. * CONTEXT_DATA? registers.
  1733. */
  1734. static int t3_sge_write_context(struct adapter *adapter, unsigned int id,
  1735. unsigned int type)
  1736. {
  1737. t3_write_reg(adapter, A_SG_CONTEXT_MASK0, 0xffffffff);
  1738. t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0xffffffff);
  1739. t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0xffffffff);
  1740. t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0xffffffff);
  1741. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  1742. V_CONTEXT_CMD_OPCODE(1) | type | V_CONTEXT(id));
  1743. return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
  1744. 0, SG_CONTEXT_CMD_ATTEMPTS, 1);
  1745. }
  1746. static int clear_sge_ctxt(struct adapter *adap, unsigned int id,
  1747. unsigned int type)
  1748. {
  1749. t3_write_reg(adap, A_SG_CONTEXT_DATA0, 0);
  1750. t3_write_reg(adap, A_SG_CONTEXT_DATA1, 0);
  1751. t3_write_reg(adap, A_SG_CONTEXT_DATA2, 0);
  1752. t3_write_reg(adap, A_SG_CONTEXT_DATA3, 0);
  1753. return t3_sge_write_context(adap, id, type);
  1754. }
  1755. /**
  1756. * t3_sge_init_ecntxt - initialize an SGE egress context
  1757. * @adapter: the adapter to configure
  1758. * @id: the context id
  1759. * @gts_enable: whether to enable GTS for the context
  1760. * @type: the egress context type
  1761. * @respq: associated response queue
  1762. * @base_addr: base address of queue
  1763. * @size: number of queue entries
  1764. * @token: uP token
  1765. * @gen: initial generation value for the context
  1766. * @cidx: consumer pointer
  1767. *
  1768. * Initialize an SGE egress context and make it ready for use. If the
  1769. * platform allows concurrent context operations, the caller is
  1770. * responsible for appropriate locking.
  1771. */
  1772. int t3_sge_init_ecntxt(struct adapter *adapter, unsigned int id, int gts_enable,
  1773. enum sge_context_type type, int respq, u64 base_addr,
  1774. unsigned int size, unsigned int token, int gen,
  1775. unsigned int cidx)
  1776. {
  1777. unsigned int credits = type == SGE_CNTXT_OFLD ? 0 : FW_WR_NUM;
  1778. if (base_addr & 0xfff) /* must be 4K aligned */
  1779. return -EINVAL;
  1780. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1781. return -EBUSY;
  1782. base_addr >>= 12;
  1783. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, V_EC_INDEX(cidx) |
  1784. V_EC_CREDITS(credits) | V_EC_GTS(gts_enable));
  1785. t3_write_reg(adapter, A_SG_CONTEXT_DATA1, V_EC_SIZE(size) |
  1786. V_EC_BASE_LO(base_addr & 0xffff));
  1787. base_addr >>= 16;
  1788. t3_write_reg(adapter, A_SG_CONTEXT_DATA2, base_addr);
  1789. base_addr >>= 32;
  1790. t3_write_reg(adapter, A_SG_CONTEXT_DATA3,
  1791. V_EC_BASE_HI(base_addr & 0xf) | V_EC_RESPQ(respq) |
  1792. V_EC_TYPE(type) | V_EC_GEN(gen) | V_EC_UP_TOKEN(token) |
  1793. F_EC_VALID);
  1794. return t3_sge_write_context(adapter, id, F_EGRESS);
  1795. }
  1796. /**
  1797. * t3_sge_init_flcntxt - initialize an SGE free-buffer list context
  1798. * @adapter: the adapter to configure
  1799. * @id: the context id
  1800. * @gts_enable: whether to enable GTS for the context
  1801. * @base_addr: base address of queue
  1802. * @size: number of queue entries
  1803. * @bsize: size of each buffer for this queue
  1804. * @cong_thres: threshold to signal congestion to upstream producers
  1805. * @gen: initial generation value for the context
  1806. * @cidx: consumer pointer
  1807. *
  1808. * Initialize an SGE free list context and make it ready for use. The
  1809. * caller is responsible for ensuring only one context operation occurs
  1810. * at a time.
  1811. */
  1812. int t3_sge_init_flcntxt(struct adapter *adapter, unsigned int id,
  1813. int gts_enable, u64 base_addr, unsigned int size,
  1814. unsigned int bsize, unsigned int cong_thres, int gen,
  1815. unsigned int cidx)
  1816. {
  1817. if (base_addr & 0xfff) /* must be 4K aligned */
  1818. return -EINVAL;
  1819. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1820. return -EBUSY;
  1821. base_addr >>= 12;
  1822. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, base_addr);
  1823. base_addr >>= 32;
  1824. t3_write_reg(adapter, A_SG_CONTEXT_DATA1,
  1825. V_FL_BASE_HI((u32) base_addr) |
  1826. V_FL_INDEX_LO(cidx & M_FL_INDEX_LO));
  1827. t3_write_reg(adapter, A_SG_CONTEXT_DATA2, V_FL_SIZE(size) |
  1828. V_FL_GEN(gen) | V_FL_INDEX_HI(cidx >> 12) |
  1829. V_FL_ENTRY_SIZE_LO(bsize & M_FL_ENTRY_SIZE_LO));
  1830. t3_write_reg(adapter, A_SG_CONTEXT_DATA3,
  1831. V_FL_ENTRY_SIZE_HI(bsize >> (32 - S_FL_ENTRY_SIZE_LO)) |
  1832. V_FL_CONG_THRES(cong_thres) | V_FL_GTS(gts_enable));
  1833. return t3_sge_write_context(adapter, id, F_FREELIST);
  1834. }
  1835. /**
  1836. * t3_sge_init_rspcntxt - initialize an SGE response queue context
  1837. * @adapter: the adapter to configure
  1838. * @id: the context id
  1839. * @irq_vec_idx: MSI-X interrupt vector index, 0 if no MSI-X, -1 if no IRQ
  1840. * @base_addr: base address of queue
  1841. * @size: number of queue entries
  1842. * @fl_thres: threshold for selecting the normal or jumbo free list
  1843. * @gen: initial generation value for the context
  1844. * @cidx: consumer pointer
  1845. *
  1846. * Initialize an SGE response queue context and make it ready for use.
  1847. * The caller is responsible for ensuring only one context operation
  1848. * occurs at a time.
  1849. */
  1850. int t3_sge_init_rspcntxt(struct adapter *adapter, unsigned int id,
  1851. int irq_vec_idx, u64 base_addr, unsigned int size,
  1852. unsigned int fl_thres, int gen, unsigned int cidx)
  1853. {
  1854. unsigned int intr = 0;
  1855. if (base_addr & 0xfff) /* must be 4K aligned */
  1856. return -EINVAL;
  1857. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1858. return -EBUSY;
  1859. base_addr >>= 12;
  1860. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, V_CQ_SIZE(size) |
  1861. V_CQ_INDEX(cidx));
  1862. t3_write_reg(adapter, A_SG_CONTEXT_DATA1, base_addr);
  1863. base_addr >>= 32;
  1864. if (irq_vec_idx >= 0)
  1865. intr = V_RQ_MSI_VEC(irq_vec_idx) | F_RQ_INTR_EN;
  1866. t3_write_reg(adapter, A_SG_CONTEXT_DATA2,
  1867. V_CQ_BASE_HI((u32) base_addr) | intr | V_RQ_GEN(gen));
  1868. t3_write_reg(adapter, A_SG_CONTEXT_DATA3, fl_thres);
  1869. return t3_sge_write_context(adapter, id, F_RESPONSEQ);
  1870. }
  1871. /**
  1872. * t3_sge_init_cqcntxt - initialize an SGE completion queue context
  1873. * @adapter: the adapter to configure
  1874. * @id: the context id
  1875. * @base_addr: base address of queue
  1876. * @size: number of queue entries
  1877. * @rspq: response queue for async notifications
  1878. * @ovfl_mode: CQ overflow mode
  1879. * @credits: completion queue credits
  1880. * @credit_thres: the credit threshold
  1881. *
  1882. * Initialize an SGE completion queue context and make it ready for use.
  1883. * The caller is responsible for ensuring only one context operation
  1884. * occurs at a time.
  1885. */
  1886. int t3_sge_init_cqcntxt(struct adapter *adapter, unsigned int id, u64 base_addr,
  1887. unsigned int size, int rspq, int ovfl_mode,
  1888. unsigned int credits, unsigned int credit_thres)
  1889. {
  1890. if (base_addr & 0xfff) /* must be 4K aligned */
  1891. return -EINVAL;
  1892. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1893. return -EBUSY;
  1894. base_addr >>= 12;
  1895. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, V_CQ_SIZE(size));
  1896. t3_write_reg(adapter, A_SG_CONTEXT_DATA1, base_addr);
  1897. base_addr >>= 32;
  1898. t3_write_reg(adapter, A_SG_CONTEXT_DATA2,
  1899. V_CQ_BASE_HI((u32) base_addr) | V_CQ_RSPQ(rspq) |
  1900. V_CQ_GEN(1) | V_CQ_OVERFLOW_MODE(ovfl_mode) |
  1901. V_CQ_ERR(ovfl_mode));
  1902. t3_write_reg(adapter, A_SG_CONTEXT_DATA3, V_CQ_CREDITS(credits) |
  1903. V_CQ_CREDIT_THRES(credit_thres));
  1904. return t3_sge_write_context(adapter, id, F_CQ);
  1905. }
  1906. /**
  1907. * t3_sge_enable_ecntxt - enable/disable an SGE egress context
  1908. * @adapter: the adapter
  1909. * @id: the egress context id
  1910. * @enable: enable (1) or disable (0) the context
  1911. *
  1912. * Enable or disable an SGE egress context. The caller is responsible for
  1913. * ensuring only one context operation occurs at a time.
  1914. */
  1915. int t3_sge_enable_ecntxt(struct adapter *adapter, unsigned int id, int enable)
  1916. {
  1917. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1918. return -EBUSY;
  1919. t3_write_reg(adapter, A_SG_CONTEXT_MASK0, 0);
  1920. t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0);
  1921. t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0);
  1922. t3_write_reg(adapter, A_SG_CONTEXT_MASK3, F_EC_VALID);
  1923. t3_write_reg(adapter, A_SG_CONTEXT_DATA3, V_EC_VALID(enable));
  1924. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  1925. V_CONTEXT_CMD_OPCODE(1) | F_EGRESS | V_CONTEXT(id));
  1926. return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
  1927. 0, SG_CONTEXT_CMD_ATTEMPTS, 1);
  1928. }
  1929. /**
  1930. * t3_sge_disable_fl - disable an SGE free-buffer list
  1931. * @adapter: the adapter
  1932. * @id: the free list context id
  1933. *
  1934. * Disable an SGE free-buffer list. The caller is responsible for
  1935. * ensuring only one context operation occurs at a time.
  1936. */
  1937. int t3_sge_disable_fl(struct adapter *adapter, unsigned int id)
  1938. {
  1939. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1940. return -EBUSY;
  1941. t3_write_reg(adapter, A_SG_CONTEXT_MASK0, 0);
  1942. t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0);
  1943. t3_write_reg(adapter, A_SG_CONTEXT_MASK2, V_FL_SIZE(M_FL_SIZE));
  1944. t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0);
  1945. t3_write_reg(adapter, A_SG_CONTEXT_DATA2, 0);
  1946. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  1947. V_CONTEXT_CMD_OPCODE(1) | F_FREELIST | V_CONTEXT(id));
  1948. return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
  1949. 0, SG_CONTEXT_CMD_ATTEMPTS, 1);
  1950. }
  1951. /**
  1952. * t3_sge_disable_rspcntxt - disable an SGE response queue
  1953. * @adapter: the adapter
  1954. * @id: the response queue context id
  1955. *
  1956. * Disable an SGE response queue. The caller is responsible for
  1957. * ensuring only one context operation occurs at a time.
  1958. */
  1959. int t3_sge_disable_rspcntxt(struct adapter *adapter, unsigned int id)
  1960. {
  1961. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1962. return -EBUSY;
  1963. t3_write_reg(adapter, A_SG_CONTEXT_MASK0, V_CQ_SIZE(M_CQ_SIZE));
  1964. t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0);
  1965. t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0);
  1966. t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0);
  1967. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, 0);
  1968. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  1969. V_CONTEXT_CMD_OPCODE(1) | F_RESPONSEQ | V_CONTEXT(id));
  1970. return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
  1971. 0, SG_CONTEXT_CMD_ATTEMPTS, 1);
  1972. }
  1973. /**
  1974. * t3_sge_disable_cqcntxt - disable an SGE completion queue
  1975. * @adapter: the adapter
  1976. * @id: the completion queue context id
  1977. *
  1978. * Disable an SGE completion queue. The caller is responsible for
  1979. * ensuring only one context operation occurs at a time.
  1980. */
  1981. int t3_sge_disable_cqcntxt(struct adapter *adapter, unsigned int id)
  1982. {
  1983. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1984. return -EBUSY;
  1985. t3_write_reg(adapter, A_SG_CONTEXT_MASK0, V_CQ_SIZE(M_CQ_SIZE));
  1986. t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0);
  1987. t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0);
  1988. t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0);
  1989. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, 0);
  1990. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  1991. V_CONTEXT_CMD_OPCODE(1) | F_CQ | V_CONTEXT(id));
  1992. return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
  1993. 0, SG_CONTEXT_CMD_ATTEMPTS, 1);
  1994. }
  1995. /**
  1996. * t3_sge_cqcntxt_op - perform an operation on a completion queue context
  1997. * @adapter: the adapter
  1998. * @id: the context id
  1999. * @op: the operation to perform
  2000. *
  2001. * Perform the selected operation on an SGE completion queue context.
  2002. * The caller is responsible for ensuring only one context operation
  2003. * occurs at a time.
  2004. */
  2005. int t3_sge_cqcntxt_op(struct adapter *adapter, unsigned int id, unsigned int op,
  2006. unsigned int credits)
  2007. {
  2008. u32 val;
  2009. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  2010. return -EBUSY;
  2011. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, credits << 16);
  2012. t3_write_reg(adapter, A_SG_CONTEXT_CMD, V_CONTEXT_CMD_OPCODE(op) |
  2013. V_CONTEXT(id) | F_CQ);
  2014. if (t3_wait_op_done_val(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
  2015. 0, SG_CONTEXT_CMD_ATTEMPTS, 1, &val))
  2016. return -EIO;
  2017. if (op >= 2 && op < 7) {
  2018. if (adapter->params.rev > 0)
  2019. return G_CQ_INDEX(val);
  2020. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  2021. V_CONTEXT_CMD_OPCODE(0) | F_CQ | V_CONTEXT(id));
  2022. if (t3_wait_op_done(adapter, A_SG_CONTEXT_CMD,
  2023. F_CONTEXT_CMD_BUSY, 0,
  2024. SG_CONTEXT_CMD_ATTEMPTS, 1))
  2025. return -EIO;
  2026. return G_CQ_INDEX(t3_read_reg(adapter, A_SG_CONTEXT_DATA0));
  2027. }
  2028. return 0;
  2029. }
  2030. /**
  2031. * t3_sge_read_context - read an SGE context
  2032. * @type: the context type
  2033. * @adapter: the adapter
  2034. * @id: the context id
  2035. * @data: holds the retrieved context
  2036. *
  2037. * Read an SGE egress context. The caller is responsible for ensuring
  2038. * only one context operation occurs at a time.
  2039. */
  2040. static int t3_sge_read_context(unsigned int type, struct adapter *adapter,
  2041. unsigned int id, u32 data[4])
  2042. {
  2043. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  2044. return -EBUSY;
  2045. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  2046. V_CONTEXT_CMD_OPCODE(0) | type | V_CONTEXT(id));
  2047. if (t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY, 0,
  2048. SG_CONTEXT_CMD_ATTEMPTS, 1))
  2049. return -EIO;
  2050. data[0] = t3_read_reg(adapter, A_SG_CONTEXT_DATA0);
  2051. data[1] = t3_read_reg(adapter, A_SG_CONTEXT_DATA1);
  2052. data[2] = t3_read_reg(adapter, A_SG_CONTEXT_DATA2);
  2053. data[3] = t3_read_reg(adapter, A_SG_CONTEXT_DATA3);
  2054. return 0;
  2055. }
  2056. /**
  2057. * t3_sge_read_ecntxt - read an SGE egress context
  2058. * @adapter: the adapter
  2059. * @id: the context id
  2060. * @data: holds the retrieved context
  2061. *
  2062. * Read an SGE egress context. The caller is responsible for ensuring
  2063. * only one context operation occurs at a time.
  2064. */
  2065. int t3_sge_read_ecntxt(struct adapter *adapter, unsigned int id, u32 data[4])
  2066. {
  2067. if (id >= 65536)
  2068. return -EINVAL;
  2069. return t3_sge_read_context(F_EGRESS, adapter, id, data);
  2070. }
  2071. /**
  2072. * t3_sge_read_cq - read an SGE CQ context
  2073. * @adapter: the adapter
  2074. * @id: the context id
  2075. * @data: holds the retrieved context
  2076. *
  2077. * Read an SGE CQ context. The caller is responsible for ensuring
  2078. * only one context operation occurs at a time.
  2079. */
  2080. int t3_sge_read_cq(struct adapter *adapter, unsigned int id, u32 data[4])
  2081. {
  2082. if (id >= 65536)
  2083. return -EINVAL;
  2084. return t3_sge_read_context(F_CQ, adapter, id, data);
  2085. }
  2086. /**
  2087. * t3_sge_read_fl - read an SGE free-list context
  2088. * @adapter: the adapter
  2089. * @id: the context id
  2090. * @data: holds the retrieved context
  2091. *
  2092. * Read an SGE free-list context. The caller is responsible for ensuring
  2093. * only one context operation occurs at a time.
  2094. */
  2095. int t3_sge_read_fl(struct adapter *adapter, unsigned int id, u32 data[4])
  2096. {
  2097. if (id >= SGE_QSETS * 2)
  2098. return -EINVAL;
  2099. return t3_sge_read_context(F_FREELIST, adapter, id, data);
  2100. }
  2101. /**
  2102. * t3_sge_read_rspq - read an SGE response queue context
  2103. * @adapter: the adapter
  2104. * @id: the context id
  2105. * @data: holds the retrieved context
  2106. *
  2107. * Read an SGE response queue context. The caller is responsible for
  2108. * ensuring only one context operation occurs at a time.
  2109. */
  2110. int t3_sge_read_rspq(struct adapter *adapter, unsigned int id, u32 data[4])
  2111. {
  2112. if (id >= SGE_QSETS)
  2113. return -EINVAL;
  2114. return t3_sge_read_context(F_RESPONSEQ, adapter, id, data);
  2115. }
  2116. /**
  2117. * t3_config_rss - configure Rx packet steering
  2118. * @adapter: the adapter
  2119. * @rss_config: RSS settings (written to TP_RSS_CONFIG)
  2120. * @cpus: values for the CPU lookup table (0xff terminated)
  2121. * @rspq: values for the response queue lookup table (0xffff terminated)
  2122. *
  2123. * Programs the receive packet steering logic. @cpus and @rspq provide
  2124. * the values for the CPU and response queue lookup tables. If they
  2125. * provide fewer values than the size of the tables the supplied values
  2126. * are used repeatedly until the tables are fully populated.
  2127. */
  2128. void t3_config_rss(struct adapter *adapter, unsigned int rss_config,
  2129. const u8 * cpus, const u16 *rspq)
  2130. {
  2131. int i, j, cpu_idx = 0, q_idx = 0;
  2132. if (cpus)
  2133. for (i = 0; i < RSS_TABLE_SIZE; ++i) {
  2134. u32 val = i << 16;
  2135. for (j = 0; j < 2; ++j) {
  2136. val |= (cpus[cpu_idx++] & 0x3f) << (8 * j);
  2137. if (cpus[cpu_idx] == 0xff)
  2138. cpu_idx = 0;
  2139. }
  2140. t3_write_reg(adapter, A_TP_RSS_LKP_TABLE, val);
  2141. }
  2142. if (rspq)
  2143. for (i = 0; i < RSS_TABLE_SIZE; ++i) {
  2144. t3_write_reg(adapter, A_TP_RSS_MAP_TABLE,
  2145. (i << 16) | rspq[q_idx++]);
  2146. if (rspq[q_idx] == 0xffff)
  2147. q_idx = 0;
  2148. }
  2149. t3_write_reg(adapter, A_TP_RSS_CONFIG, rss_config);
  2150. }
  2151. /**
  2152. * t3_read_rss - read the contents of the RSS tables
  2153. * @adapter: the adapter
  2154. * @lkup: holds the contents of the RSS lookup table
  2155. * @map: holds the contents of the RSS map table
  2156. *
  2157. * Reads the contents of the receive packet steering tables.
  2158. */
  2159. int t3_read_rss(struct adapter *adapter, u8 * lkup, u16 *map)
  2160. {
  2161. int i;
  2162. u32 val;
  2163. if (lkup)
  2164. for (i = 0; i < RSS_TABLE_SIZE; ++i) {
  2165. t3_write_reg(adapter, A_TP_RSS_LKP_TABLE,
  2166. 0xffff0000 | i);
  2167. val = t3_read_reg(adapter, A_TP_RSS_LKP_TABLE);
  2168. if (!(val & 0x80000000))
  2169. return -EAGAIN;
  2170. *lkup++ = val;
  2171. *lkup++ = (val >> 8);
  2172. }
  2173. if (map)
  2174. for (i = 0; i < RSS_TABLE_SIZE; ++i) {
  2175. t3_write_reg(adapter, A_TP_RSS_MAP_TABLE,
  2176. 0xffff0000 | i);
  2177. val = t3_read_reg(adapter, A_TP_RSS_MAP_TABLE);
  2178. if (!(val & 0x80000000))
  2179. return -EAGAIN;
  2180. *map++ = val;
  2181. }
  2182. return 0;
  2183. }
  2184. /**
  2185. * t3_tp_set_offload_mode - put TP in NIC/offload mode
  2186. * @adap: the adapter
  2187. * @enable: 1 to select offload mode, 0 for regular NIC
  2188. *
  2189. * Switches TP to NIC/offload mode.
  2190. */
  2191. void t3_tp_set_offload_mode(struct adapter *adap, int enable)
  2192. {
  2193. if (is_offload(adap) || !enable)
  2194. t3_set_reg_field(adap, A_TP_IN_CONFIG, F_NICMODE,
  2195. V_NICMODE(!enable));
  2196. }
  2197. /**
  2198. * pm_num_pages - calculate the number of pages of the payload memory
  2199. * @mem_size: the size of the payload memory
  2200. * @pg_size: the size of each payload memory page
  2201. *
  2202. * Calculate the number of pages, each of the given size, that fit in a
  2203. * memory of the specified size, respecting the HW requirement that the
  2204. * number of pages must be a multiple of 24.
  2205. */
  2206. static inline unsigned int pm_num_pages(unsigned int mem_size,
  2207. unsigned int pg_size)
  2208. {
  2209. unsigned int n = mem_size / pg_size;
  2210. return n - n % 24;
  2211. }
  2212. #define mem_region(adap, start, size, reg) \
  2213. t3_write_reg((adap), A_ ## reg, (start)); \
  2214. start += size
  2215. /**
  2216. * partition_mem - partition memory and configure TP memory settings
  2217. * @adap: the adapter
  2218. * @p: the TP parameters
  2219. *
  2220. * Partitions context and payload memory and configures TP's memory
  2221. * registers.
  2222. */
  2223. static void partition_mem(struct adapter *adap, const struct tp_params *p)
  2224. {
  2225. unsigned int m, pstructs, tids = t3_mc5_size(&adap->mc5);
  2226. unsigned int timers = 0, timers_shift = 22;
  2227. if (adap->params.rev > 0) {
  2228. if (tids <= 16 * 1024) {
  2229. timers = 1;
  2230. timers_shift = 16;
  2231. } else if (tids <= 64 * 1024) {
  2232. timers = 2;
  2233. timers_shift = 18;
  2234. } else if (tids <= 256 * 1024) {
  2235. timers = 3;
  2236. timers_shift = 20;
  2237. }
  2238. }
  2239. t3_write_reg(adap, A_TP_PMM_SIZE,
  2240. p->chan_rx_size | (p->chan_tx_size >> 16));
  2241. t3_write_reg(adap, A_TP_PMM_TX_BASE, 0);
  2242. t3_write_reg(adap, A_TP_PMM_TX_PAGE_SIZE, p->tx_pg_size);
  2243. t3_write_reg(adap, A_TP_PMM_TX_MAX_PAGE, p->tx_num_pgs);
  2244. t3_set_reg_field(adap, A_TP_PARA_REG3, V_TXDATAACKIDX(M_TXDATAACKIDX),
  2245. V_TXDATAACKIDX(fls(p->tx_pg_size) - 12));
  2246. t3_write_reg(adap, A_TP_PMM_RX_BASE, 0);
  2247. t3_write_reg(adap, A_TP_PMM_RX_PAGE_SIZE, p->rx_pg_size);
  2248. t3_write_reg(adap, A_TP_PMM_RX_MAX_PAGE, p->rx_num_pgs);
  2249. pstructs = p->rx_num_pgs + p->tx_num_pgs;
  2250. /* Add a bit of headroom and make multiple of 24 */
  2251. pstructs += 48;
  2252. pstructs -= pstructs % 24;
  2253. t3_write_reg(adap, A_TP_CMM_MM_MAX_PSTRUCT, pstructs);
  2254. m = tids * TCB_SIZE;
  2255. mem_region(adap, m, (64 << 10) * 64, SG_EGR_CNTX_BADDR);
  2256. mem_region(adap, m, (64 << 10) * 64, SG_CQ_CONTEXT_BADDR);
  2257. t3_write_reg(adap, A_TP_CMM_TIMER_BASE, V_CMTIMERMAXNUM(timers) | m);
  2258. m += ((p->ntimer_qs - 1) << timers_shift) + (1 << 22);
  2259. mem_region(adap, m, pstructs * 64, TP_CMM_MM_BASE);
  2260. mem_region(adap, m, 64 * (pstructs / 24), TP_CMM_MM_PS_FLST_BASE);
  2261. mem_region(adap, m, 64 * (p->rx_num_pgs / 24), TP_CMM_MM_RX_FLST_BASE);
  2262. mem_region(adap, m, 64 * (p->tx_num_pgs / 24), TP_CMM_MM_TX_FLST_BASE);
  2263. m = (m + 4095) & ~0xfff;
  2264. t3_write_reg(adap, A_CIM_SDRAM_BASE_ADDR, m);
  2265. t3_write_reg(adap, A_CIM_SDRAM_ADDR_SIZE, p->cm_size - m);
  2266. tids = (p->cm_size - m - (3 << 20)) / 3072 - 32;
  2267. m = t3_mc5_size(&adap->mc5) - adap->params.mc5.nservers -
  2268. adap->params.mc5.nfilters - adap->params.mc5.nroutes;
  2269. if (tids < m)
  2270. adap->params.mc5.nservers += m - tids;
  2271. }
  2272. static inline void tp_wr_indirect(struct adapter *adap, unsigned int addr,
  2273. u32 val)
  2274. {
  2275. t3_write_reg(adap, A_TP_PIO_ADDR, addr);
  2276. t3_write_reg(adap, A_TP_PIO_DATA, val);
  2277. }
  2278. static void tp_config(struct adapter *adap, const struct tp_params *p)
  2279. {
  2280. t3_write_reg(adap, A_TP_GLOBAL_CONFIG, F_TXPACINGENABLE | F_PATHMTU |
  2281. F_IPCHECKSUMOFFLOAD | F_UDPCHECKSUMOFFLOAD |
  2282. F_TCPCHECKSUMOFFLOAD | V_IPTTL(64));
  2283. t3_write_reg(adap, A_TP_TCP_OPTIONS, V_MTUDEFAULT(576) |
  2284. F_MTUENABLE | V_WINDOWSCALEMODE(1) |
  2285. V_TIMESTAMPSMODE(0) | V_SACKMODE(1) | V_SACKRX(1));
  2286. t3_write_reg(adap, A_TP_DACK_CONFIG, V_AUTOSTATE3(1) |
  2287. V_AUTOSTATE2(1) | V_AUTOSTATE1(0) |
  2288. V_BYTETHRESHOLD(16384) | V_MSSTHRESHOLD(2) |
  2289. F_AUTOCAREFUL | F_AUTOENABLE | V_DACK_MODE(1));
  2290. t3_set_reg_field(adap, A_TP_IN_CONFIG, F_RXFBARBPRIO | F_TXFBARBPRIO,
  2291. F_IPV6ENABLE | F_NICMODE);
  2292. t3_write_reg(adap, A_TP_TX_RESOURCE_LIMIT, 0x18141814);
  2293. t3_write_reg(adap, A_TP_PARA_REG4, 0x5050105);
  2294. t3_set_reg_field(adap, A_TP_PARA_REG6, 0,
  2295. adap->params.rev > 0 ? F_ENABLEESND :
  2296. F_T3A_ENABLEESND);
  2297. t3_set_reg_field(adap, A_TP_PC_CONFIG,
  2298. F_ENABLEEPCMDAFULL,
  2299. F_ENABLEOCSPIFULL |F_TXDEFERENABLE | F_HEARBEATDACK |
  2300. F_TXCONGESTIONMODE | F_RXCONGESTIONMODE);
  2301. t3_set_reg_field(adap, A_TP_PC_CONFIG2, F_CHDRAFULL,
  2302. F_ENABLEIPV6RSS | F_ENABLENONOFDTNLSYN |
  2303. F_ENABLEARPMISS | F_DISBLEDAPARBIT0);
  2304. t3_write_reg(adap, A_TP_PROXY_FLOW_CNTL, 1080);
  2305. t3_write_reg(adap, A_TP_PROXY_FLOW_CNTL, 1000);
  2306. if (adap->params.rev > 0) {
  2307. tp_wr_indirect(adap, A_TP_EGRESS_CONFIG, F_REWRITEFORCETOSIZE);
  2308. t3_set_reg_field(adap, A_TP_PARA_REG3, F_TXPACEAUTO,
  2309. F_TXPACEAUTO);
  2310. t3_set_reg_field(adap, A_TP_PC_CONFIG, F_LOCKTID, F_LOCKTID);
  2311. t3_set_reg_field(adap, A_TP_PARA_REG3, 0, F_TXPACEAUTOSTRICT);
  2312. } else
  2313. t3_set_reg_field(adap, A_TP_PARA_REG3, 0, F_TXPACEFIXED);
  2314. if (adap->params.rev == T3_REV_C)
  2315. t3_set_reg_field(adap, A_TP_PC_CONFIG,
  2316. V_TABLELATENCYDELTA(M_TABLELATENCYDELTA),
  2317. V_TABLELATENCYDELTA(4));
  2318. t3_write_reg(adap, A_TP_TX_MOD_QUEUE_WEIGHT1, 0);
  2319. t3_write_reg(adap, A_TP_TX_MOD_QUEUE_WEIGHT0, 0);
  2320. t3_write_reg(adap, A_TP_MOD_CHANNEL_WEIGHT, 0);
  2321. t3_write_reg(adap, A_TP_MOD_RATE_LIMIT, 0xf2200000);
  2322. }
  2323. /* Desired TP timer resolution in usec */
  2324. #define TP_TMR_RES 50
  2325. /* TCP timer values in ms */
  2326. #define TP_DACK_TIMER 50
  2327. #define TP_RTO_MIN 250
  2328. /**
  2329. * tp_set_timers - set TP timing parameters
  2330. * @adap: the adapter to set
  2331. * @core_clk: the core clock frequency in Hz
  2332. *
  2333. * Set TP's timing parameters, such as the various timer resolutions and
  2334. * the TCP timer values.
  2335. */
  2336. static void tp_set_timers(struct adapter *adap, unsigned int core_clk)
  2337. {
  2338. unsigned int tre = fls(core_clk / (1000000 / TP_TMR_RES)) - 1;
  2339. unsigned int dack_re = fls(core_clk / 5000) - 1; /* 200us */
  2340. unsigned int tstamp_re = fls(core_clk / 1000); /* 1ms, at least */
  2341. unsigned int tps = core_clk >> tre;
  2342. t3_write_reg(adap, A_TP_TIMER_RESOLUTION, V_TIMERRESOLUTION(tre) |
  2343. V_DELAYEDACKRESOLUTION(dack_re) |
  2344. V_TIMESTAMPRESOLUTION(tstamp_re));
  2345. t3_write_reg(adap, A_TP_DACK_TIMER,
  2346. (core_clk >> dack_re) / (1000 / TP_DACK_TIMER));
  2347. t3_write_reg(adap, A_TP_TCP_BACKOFF_REG0, 0x3020100);
  2348. t3_write_reg(adap, A_TP_TCP_BACKOFF_REG1, 0x7060504);
  2349. t3_write_reg(adap, A_TP_TCP_BACKOFF_REG2, 0xb0a0908);
  2350. t3_write_reg(adap, A_TP_TCP_BACKOFF_REG3, 0xf0e0d0c);
  2351. t3_write_reg(adap, A_TP_SHIFT_CNT, V_SYNSHIFTMAX(6) |
  2352. V_RXTSHIFTMAXR1(4) | V_RXTSHIFTMAXR2(15) |
  2353. V_PERSHIFTBACKOFFMAX(8) | V_PERSHIFTMAX(8) |
  2354. V_KEEPALIVEMAX(9));
  2355. #define SECONDS * tps
  2356. t3_write_reg(adap, A_TP_MSL, adap->params.rev > 0 ? 0 : 2 SECONDS);
  2357. t3_write_reg(adap, A_TP_RXT_MIN, tps / (1000 / TP_RTO_MIN));
  2358. t3_write_reg(adap, A_TP_RXT_MAX, 64 SECONDS);
  2359. t3_write_reg(adap, A_TP_PERS_MIN, 5 SECONDS);
  2360. t3_write_reg(adap, A_TP_PERS_MAX, 64 SECONDS);
  2361. t3_write_reg(adap, A_TP_KEEP_IDLE, 7200 SECONDS);
  2362. t3_write_reg(adap, A_TP_KEEP_INTVL, 75 SECONDS);
  2363. t3_write_reg(adap, A_TP_INIT_SRTT, 3 SECONDS);
  2364. t3_write_reg(adap, A_TP_FINWAIT2_TIMER, 600 SECONDS);
  2365. #undef SECONDS
  2366. }
  2367. /**
  2368. * t3_tp_set_coalescing_size - set receive coalescing size
  2369. * @adap: the adapter
  2370. * @size: the receive coalescing size
  2371. * @psh: whether a set PSH bit should deliver coalesced data
  2372. *
  2373. * Set the receive coalescing size and PSH bit handling.
  2374. */
  2375. int t3_tp_set_coalescing_size(struct adapter *adap, unsigned int size, int psh)
  2376. {
  2377. u32 val;
  2378. if (size > MAX_RX_COALESCING_LEN)
  2379. return -EINVAL;
  2380. val = t3_read_reg(adap, A_TP_PARA_REG3);
  2381. val &= ~(F_RXCOALESCEENABLE | F_RXCOALESCEPSHEN);
  2382. if (size) {
  2383. val |= F_RXCOALESCEENABLE;
  2384. if (psh)
  2385. val |= F_RXCOALESCEPSHEN;
  2386. size = min(MAX_RX_COALESCING_LEN, size);
  2387. t3_write_reg(adap, A_TP_PARA_REG2, V_RXCOALESCESIZE(size) |
  2388. V_MAXRXDATA(MAX_RX_COALESCING_LEN));
  2389. }
  2390. t3_write_reg(adap, A_TP_PARA_REG3, val);
  2391. return 0;
  2392. }
  2393. /**
  2394. * t3_tp_set_max_rxsize - set the max receive size
  2395. * @adap: the adapter
  2396. * @size: the max receive size
  2397. *
  2398. * Set TP's max receive size. This is the limit that applies when
  2399. * receive coalescing is disabled.
  2400. */
  2401. void t3_tp_set_max_rxsize(struct adapter *adap, unsigned int size)
  2402. {
  2403. t3_write_reg(adap, A_TP_PARA_REG7,
  2404. V_PMMAXXFERLEN0(size) | V_PMMAXXFERLEN1(size));
  2405. }
  2406. static void init_mtus(unsigned short mtus[])
  2407. {
  2408. /*
  2409. * See draft-mathis-plpmtud-00.txt for the values. The min is 88 so
  2410. * it can accomodate max size TCP/IP headers when SACK and timestamps
  2411. * are enabled and still have at least 8 bytes of payload.
  2412. */
  2413. mtus[0] = 88;
  2414. mtus[1] = 88;
  2415. mtus[2] = 256;
  2416. mtus[3] = 512;
  2417. mtus[4] = 576;
  2418. mtus[5] = 1024;
  2419. mtus[6] = 1280;
  2420. mtus[7] = 1492;
  2421. mtus[8] = 1500;
  2422. mtus[9] = 2002;
  2423. mtus[10] = 2048;
  2424. mtus[11] = 4096;
  2425. mtus[12] = 4352;
  2426. mtus[13] = 8192;
  2427. mtus[14] = 9000;
  2428. mtus[15] = 9600;
  2429. }
  2430. /*
  2431. * Initial congestion control parameters.
  2432. */
  2433. static void init_cong_ctrl(unsigned short *a, unsigned short *b)
  2434. {
  2435. a[0] = a[1] = a[2] = a[3] = a[4] = a[5] = a[6] = a[7] = a[8] = 1;
  2436. a[9] = 2;
  2437. a[10] = 3;
  2438. a[11] = 4;
  2439. a[12] = 5;
  2440. a[13] = 6;
  2441. a[14] = 7;
  2442. a[15] = 8;
  2443. a[16] = 9;
  2444. a[17] = 10;
  2445. a[18] = 14;
  2446. a[19] = 17;
  2447. a[20] = 21;
  2448. a[21] = 25;
  2449. a[22] = 30;
  2450. a[23] = 35;
  2451. a[24] = 45;
  2452. a[25] = 60;
  2453. a[26] = 80;
  2454. a[27] = 100;
  2455. a[28] = 200;
  2456. a[29] = 300;
  2457. a[30] = 400;
  2458. a[31] = 500;
  2459. b[0] = b[1] = b[2] = b[3] = b[4] = b[5] = b[6] = b[7] = b[8] = 0;
  2460. b[9] = b[10] = 1;
  2461. b[11] = b[12] = 2;
  2462. b[13] = b[14] = b[15] = b[16] = 3;
  2463. b[17] = b[18] = b[19] = b[20] = b[21] = 4;
  2464. b[22] = b[23] = b[24] = b[25] = b[26] = b[27] = 5;
  2465. b[28] = b[29] = 6;
  2466. b[30] = b[31] = 7;
  2467. }
  2468. /* The minimum additive increment value for the congestion control table */
  2469. #define CC_MIN_INCR 2U
  2470. /**
  2471. * t3_load_mtus - write the MTU and congestion control HW tables
  2472. * @adap: the adapter
  2473. * @mtus: the unrestricted values for the MTU table
  2474. * @alphs: the values for the congestion control alpha parameter
  2475. * @beta: the values for the congestion control beta parameter
  2476. * @mtu_cap: the maximum permitted effective MTU
  2477. *
  2478. * Write the MTU table with the supplied MTUs capping each at &mtu_cap.
  2479. * Update the high-speed congestion control table with the supplied alpha,
  2480. * beta, and MTUs.
  2481. */
  2482. void t3_load_mtus(struct adapter *adap, unsigned short mtus[NMTUS],
  2483. unsigned short alpha[NCCTRL_WIN],
  2484. unsigned short beta[NCCTRL_WIN], unsigned short mtu_cap)
  2485. {
  2486. static const unsigned int avg_pkts[NCCTRL_WIN] = {
  2487. 2, 6, 10, 14, 20, 28, 40, 56, 80, 112, 160, 224, 320, 448, 640,
  2488. 896, 1281, 1792, 2560, 3584, 5120, 7168, 10240, 14336, 20480,
  2489. 28672, 40960, 57344, 81920, 114688, 163840, 229376
  2490. };
  2491. unsigned int i, w;
  2492. for (i = 0; i < NMTUS; ++i) {
  2493. unsigned int mtu = min(mtus[i], mtu_cap);
  2494. unsigned int log2 = fls(mtu);
  2495. if (!(mtu & ((1 << log2) >> 2))) /* round */
  2496. log2--;
  2497. t3_write_reg(adap, A_TP_MTU_TABLE,
  2498. (i << 24) | (log2 << 16) | mtu);
  2499. for (w = 0; w < NCCTRL_WIN; ++w) {
  2500. unsigned int inc;
  2501. inc = max(((mtu - 40) * alpha[w]) / avg_pkts[w],
  2502. CC_MIN_INCR);
  2503. t3_write_reg(adap, A_TP_CCTRL_TABLE, (i << 21) |
  2504. (w << 16) | (beta[w] << 13) | inc);
  2505. }
  2506. }
  2507. }
  2508. /**
  2509. * t3_read_hw_mtus - returns the values in the HW MTU table
  2510. * @adap: the adapter
  2511. * @mtus: where to store the HW MTU values
  2512. *
  2513. * Reads the HW MTU table.
  2514. */
  2515. void t3_read_hw_mtus(struct adapter *adap, unsigned short mtus[NMTUS])
  2516. {
  2517. int i;
  2518. for (i = 0; i < NMTUS; ++i) {
  2519. unsigned int val;
  2520. t3_write_reg(adap, A_TP_MTU_TABLE, 0xff000000 | i);
  2521. val = t3_read_reg(adap, A_TP_MTU_TABLE);
  2522. mtus[i] = val & 0x3fff;
  2523. }
  2524. }
  2525. /**
  2526. * t3_get_cong_cntl_tab - reads the congestion control table
  2527. * @adap: the adapter
  2528. * @incr: where to store the alpha values
  2529. *
  2530. * Reads the additive increments programmed into the HW congestion
  2531. * control table.
  2532. */
  2533. void t3_get_cong_cntl_tab(struct adapter *adap,
  2534. unsigned short incr[NMTUS][NCCTRL_WIN])
  2535. {
  2536. unsigned int mtu, w;
  2537. for (mtu = 0; mtu < NMTUS; ++mtu)
  2538. for (w = 0; w < NCCTRL_WIN; ++w) {
  2539. t3_write_reg(adap, A_TP_CCTRL_TABLE,
  2540. 0xffff0000 | (mtu << 5) | w);
  2541. incr[mtu][w] = t3_read_reg(adap, A_TP_CCTRL_TABLE) &
  2542. 0x1fff;
  2543. }
  2544. }
  2545. /**
  2546. * t3_tp_get_mib_stats - read TP's MIB counters
  2547. * @adap: the adapter
  2548. * @tps: holds the returned counter values
  2549. *
  2550. * Returns the values of TP's MIB counters.
  2551. */
  2552. void t3_tp_get_mib_stats(struct adapter *adap, struct tp_mib_stats *tps)
  2553. {
  2554. t3_read_indirect(adap, A_TP_MIB_INDEX, A_TP_MIB_RDATA, (u32 *) tps,
  2555. sizeof(*tps) / sizeof(u32), 0);
  2556. }
  2557. #define ulp_region(adap, name, start, len) \
  2558. t3_write_reg((adap), A_ULPRX_ ## name ## _LLIMIT, (start)); \
  2559. t3_write_reg((adap), A_ULPRX_ ## name ## _ULIMIT, \
  2560. (start) + (len) - 1); \
  2561. start += len
  2562. #define ulptx_region(adap, name, start, len) \
  2563. t3_write_reg((adap), A_ULPTX_ ## name ## _LLIMIT, (start)); \
  2564. t3_write_reg((adap), A_ULPTX_ ## name ## _ULIMIT, \
  2565. (start) + (len) - 1)
  2566. static void ulp_config(struct adapter *adap, const struct tp_params *p)
  2567. {
  2568. unsigned int m = p->chan_rx_size;
  2569. ulp_region(adap, ISCSI, m, p->chan_rx_size / 8);
  2570. ulp_region(adap, TDDP, m, p->chan_rx_size / 8);
  2571. ulptx_region(adap, TPT, m, p->chan_rx_size / 4);
  2572. ulp_region(adap, STAG, m, p->chan_rx_size / 4);
  2573. ulp_region(adap, RQ, m, p->chan_rx_size / 4);
  2574. ulptx_region(adap, PBL, m, p->chan_rx_size / 4);
  2575. ulp_region(adap, PBL, m, p->chan_rx_size / 4);
  2576. t3_write_reg(adap, A_ULPRX_TDDP_TAGMASK, 0xffffffff);
  2577. }
  2578. /**
  2579. * t3_set_proto_sram - set the contents of the protocol sram
  2580. * @adapter: the adapter
  2581. * @data: the protocol image
  2582. *
  2583. * Write the contents of the protocol SRAM.
  2584. */
  2585. int t3_set_proto_sram(struct adapter *adap, u8 *data)
  2586. {
  2587. int i;
  2588. __be32 *buf = (__be32 *)data;
  2589. for (i = 0; i < PROTO_SRAM_LINES; i++) {
  2590. t3_write_reg(adap, A_TP_EMBED_OP_FIELD5, be32_to_cpu(*buf++));
  2591. t3_write_reg(adap, A_TP_EMBED_OP_FIELD4, be32_to_cpu(*buf++));
  2592. t3_write_reg(adap, A_TP_EMBED_OP_FIELD3, be32_to_cpu(*buf++));
  2593. t3_write_reg(adap, A_TP_EMBED_OP_FIELD2, be32_to_cpu(*buf++));
  2594. t3_write_reg(adap, A_TP_EMBED_OP_FIELD1, be32_to_cpu(*buf++));
  2595. t3_write_reg(adap, A_TP_EMBED_OP_FIELD0, i << 1 | 1 << 31);
  2596. if (t3_wait_op_done(adap, A_TP_EMBED_OP_FIELD0, 1, 1, 5, 1))
  2597. return -EIO;
  2598. }
  2599. t3_write_reg(adap, A_TP_EMBED_OP_FIELD0, 0);
  2600. return 0;
  2601. }
  2602. void t3_config_trace_filter(struct adapter *adapter,
  2603. const struct trace_params *tp, int filter_index,
  2604. int invert, int enable)
  2605. {
  2606. u32 addr, key[4], mask[4];
  2607. key[0] = tp->sport | (tp->sip << 16);
  2608. key[1] = (tp->sip >> 16) | (tp->dport << 16);
  2609. key[2] = tp->dip;
  2610. key[3] = tp->proto | (tp->vlan << 8) | (tp->intf << 20);
  2611. mask[0] = tp->sport_mask | (tp->sip_mask << 16);
  2612. mask[1] = (tp->sip_mask >> 16) | (tp->dport_mask << 16);
  2613. mask[2] = tp->dip_mask;
  2614. mask[3] = tp->proto_mask | (tp->vlan_mask << 8) | (tp->intf_mask << 20);
  2615. if (invert)
  2616. key[3] |= (1 << 29);
  2617. if (enable)
  2618. key[3] |= (1 << 28);
  2619. addr = filter_index ? A_TP_RX_TRC_KEY0 : A_TP_TX_TRC_KEY0;
  2620. tp_wr_indirect(adapter, addr++, key[0]);
  2621. tp_wr_indirect(adapter, addr++, mask[0]);
  2622. tp_wr_indirect(adapter, addr++, key[1]);
  2623. tp_wr_indirect(adapter, addr++, mask[1]);
  2624. tp_wr_indirect(adapter, addr++, key[2]);
  2625. tp_wr_indirect(adapter, addr++, mask[2]);
  2626. tp_wr_indirect(adapter, addr++, key[3]);
  2627. tp_wr_indirect(adapter, addr, mask[3]);
  2628. t3_read_reg(adapter, A_TP_PIO_DATA);
  2629. }
  2630. /**
  2631. * t3_config_sched - configure a HW traffic scheduler
  2632. * @adap: the adapter
  2633. * @kbps: target rate in Kbps
  2634. * @sched: the scheduler index
  2635. *
  2636. * Configure a HW scheduler for the target rate
  2637. */
  2638. int t3_config_sched(struct adapter *adap, unsigned int kbps, int sched)
  2639. {
  2640. unsigned int v, tps, cpt, bpt, delta, mindelta = ~0;
  2641. unsigned int clk = adap->params.vpd.cclk * 1000;
  2642. unsigned int selected_cpt = 0, selected_bpt = 0;
  2643. if (kbps > 0) {
  2644. kbps *= 125; /* -> bytes */
  2645. for (cpt = 1; cpt <= 255; cpt++) {
  2646. tps = clk / cpt;
  2647. bpt = (kbps + tps / 2) / tps;
  2648. if (bpt > 0 && bpt <= 255) {
  2649. v = bpt * tps;
  2650. delta = v >= kbps ? v - kbps : kbps - v;
  2651. if (delta <= mindelta) {
  2652. mindelta = delta;
  2653. selected_cpt = cpt;
  2654. selected_bpt = bpt;
  2655. }
  2656. } else if (selected_cpt)
  2657. break;
  2658. }
  2659. if (!selected_cpt)
  2660. return -EINVAL;
  2661. }
  2662. t3_write_reg(adap, A_TP_TM_PIO_ADDR,
  2663. A_TP_TX_MOD_Q1_Q0_RATE_LIMIT - sched / 2);
  2664. v = t3_read_reg(adap, A_TP_TM_PIO_DATA);
  2665. if (sched & 1)
  2666. v = (v & 0xffff) | (selected_cpt << 16) | (selected_bpt << 24);
  2667. else
  2668. v = (v & 0xffff0000) | selected_cpt | (selected_bpt << 8);
  2669. t3_write_reg(adap, A_TP_TM_PIO_DATA, v);
  2670. return 0;
  2671. }
  2672. static int tp_init(struct adapter *adap, const struct tp_params *p)
  2673. {
  2674. int busy = 0;
  2675. tp_config(adap, p);
  2676. t3_set_vlan_accel(adap, 3, 0);
  2677. if (is_offload(adap)) {
  2678. tp_set_timers(adap, adap->params.vpd.cclk * 1000);
  2679. t3_write_reg(adap, A_TP_RESET, F_FLSTINITENABLE);
  2680. busy = t3_wait_op_done(adap, A_TP_RESET, F_FLSTINITENABLE,
  2681. 0, 1000, 5);
  2682. if (busy)
  2683. CH_ERR(adap, "TP initialization timed out\n");
  2684. }
  2685. if (!busy)
  2686. t3_write_reg(adap, A_TP_RESET, F_TPRESET);
  2687. return busy;
  2688. }
  2689. int t3_mps_set_active_ports(struct adapter *adap, unsigned int port_mask)
  2690. {
  2691. if (port_mask & ~((1 << adap->params.nports) - 1))
  2692. return -EINVAL;
  2693. t3_set_reg_field(adap, A_MPS_CFG, F_PORT1ACTIVE | F_PORT0ACTIVE,
  2694. port_mask << S_PORT0ACTIVE);
  2695. return 0;
  2696. }
  2697. /*
  2698. * Perform the bits of HW initialization that are dependent on the number
  2699. * of available ports.
  2700. */
  2701. static void init_hw_for_avail_ports(struct adapter *adap, int nports)
  2702. {
  2703. int i;
  2704. if (nports == 1) {
  2705. t3_set_reg_field(adap, A_ULPRX_CTL, F_ROUND_ROBIN, 0);
  2706. t3_set_reg_field(adap, A_ULPTX_CONFIG, F_CFG_RR_ARB, 0);
  2707. t3_write_reg(adap, A_MPS_CFG, F_TPRXPORTEN | F_TPTXPORT0EN |
  2708. F_PORT0ACTIVE | F_ENFORCEPKT);
  2709. t3_write_reg(adap, A_PM1_TX_CFG, 0xffffffff);
  2710. } else {
  2711. t3_set_reg_field(adap, A_ULPRX_CTL, 0, F_ROUND_ROBIN);
  2712. t3_set_reg_field(adap, A_ULPTX_CONFIG, 0, F_CFG_RR_ARB);
  2713. t3_write_reg(adap, A_ULPTX_DMA_WEIGHT,
  2714. V_D1_WEIGHT(16) | V_D0_WEIGHT(16));
  2715. t3_write_reg(adap, A_MPS_CFG, F_TPTXPORT0EN | F_TPTXPORT1EN |
  2716. F_TPRXPORTEN | F_PORT0ACTIVE | F_PORT1ACTIVE |
  2717. F_ENFORCEPKT);
  2718. t3_write_reg(adap, A_PM1_TX_CFG, 0x80008000);
  2719. t3_set_reg_field(adap, A_TP_PC_CONFIG, 0, F_TXTOSQUEUEMAPMODE);
  2720. t3_write_reg(adap, A_TP_TX_MOD_QUEUE_REQ_MAP,
  2721. V_TX_MOD_QUEUE_REQ_MAP(0xaa));
  2722. for (i = 0; i < 16; i++)
  2723. t3_write_reg(adap, A_TP_TX_MOD_QUE_TABLE,
  2724. (i << 16) | 0x1010);
  2725. }
  2726. }
  2727. static int calibrate_xgm(struct adapter *adapter)
  2728. {
  2729. if (uses_xaui(adapter)) {
  2730. unsigned int v, i;
  2731. for (i = 0; i < 5; ++i) {
  2732. t3_write_reg(adapter, A_XGM_XAUI_IMP, 0);
  2733. t3_read_reg(adapter, A_XGM_XAUI_IMP);
  2734. msleep(1);
  2735. v = t3_read_reg(adapter, A_XGM_XAUI_IMP);
  2736. if (!(v & (F_XGM_CALFAULT | F_CALBUSY))) {
  2737. t3_write_reg(adapter, A_XGM_XAUI_IMP,
  2738. V_XAUIIMP(G_CALIMP(v) >> 2));
  2739. return 0;
  2740. }
  2741. }
  2742. CH_ERR(adapter, "MAC calibration failed\n");
  2743. return -1;
  2744. } else {
  2745. t3_write_reg(adapter, A_XGM_RGMII_IMP,
  2746. V_RGMIIIMPPD(2) | V_RGMIIIMPPU(3));
  2747. t3_set_reg_field(adapter, A_XGM_RGMII_IMP, F_XGM_IMPSETUPDATE,
  2748. F_XGM_IMPSETUPDATE);
  2749. }
  2750. return 0;
  2751. }
  2752. static void calibrate_xgm_t3b(struct adapter *adapter)
  2753. {
  2754. if (!uses_xaui(adapter)) {
  2755. t3_write_reg(adapter, A_XGM_RGMII_IMP, F_CALRESET |
  2756. F_CALUPDATE | V_RGMIIIMPPD(2) | V_RGMIIIMPPU(3));
  2757. t3_set_reg_field(adapter, A_XGM_RGMII_IMP, F_CALRESET, 0);
  2758. t3_set_reg_field(adapter, A_XGM_RGMII_IMP, 0,
  2759. F_XGM_IMPSETUPDATE);
  2760. t3_set_reg_field(adapter, A_XGM_RGMII_IMP, F_XGM_IMPSETUPDATE,
  2761. 0);
  2762. t3_set_reg_field(adapter, A_XGM_RGMII_IMP, F_CALUPDATE, 0);
  2763. t3_set_reg_field(adapter, A_XGM_RGMII_IMP, 0, F_CALUPDATE);
  2764. }
  2765. }
  2766. struct mc7_timing_params {
  2767. unsigned char ActToPreDly;
  2768. unsigned char ActToRdWrDly;
  2769. unsigned char PreCyc;
  2770. unsigned char RefCyc[5];
  2771. unsigned char BkCyc;
  2772. unsigned char WrToRdDly;
  2773. unsigned char RdToWrDly;
  2774. };
  2775. /*
  2776. * Write a value to a register and check that the write completed. These
  2777. * writes normally complete in a cycle or two, so one read should suffice.
  2778. * The very first read exists to flush the posted write to the device.
  2779. */
  2780. static int wrreg_wait(struct adapter *adapter, unsigned int addr, u32 val)
  2781. {
  2782. t3_write_reg(adapter, addr, val);
  2783. t3_read_reg(adapter, addr); /* flush */
  2784. if (!(t3_read_reg(adapter, addr) & F_BUSY))
  2785. return 0;
  2786. CH_ERR(adapter, "write to MC7 register 0x%x timed out\n", addr);
  2787. return -EIO;
  2788. }
  2789. static int mc7_init(struct mc7 *mc7, unsigned int mc7_clock, int mem_type)
  2790. {
  2791. static const unsigned int mc7_mode[] = {
  2792. 0x632, 0x642, 0x652, 0x432, 0x442
  2793. };
  2794. static const struct mc7_timing_params mc7_timings[] = {
  2795. {12, 3, 4, {20, 28, 34, 52, 0}, 15, 6, 4},
  2796. {12, 4, 5, {20, 28, 34, 52, 0}, 16, 7, 4},
  2797. {12, 5, 6, {20, 28, 34, 52, 0}, 17, 8, 4},
  2798. {9, 3, 4, {15, 21, 26, 39, 0}, 12, 6, 4},
  2799. {9, 4, 5, {15, 21, 26, 39, 0}, 13, 7, 4}
  2800. };
  2801. u32 val;
  2802. unsigned int width, density, slow, attempts;
  2803. struct adapter *adapter = mc7->adapter;
  2804. const struct mc7_timing_params *p = &mc7_timings[mem_type];
  2805. if (!mc7->size)
  2806. return 0;
  2807. val = t3_read_reg(adapter, mc7->offset + A_MC7_CFG);
  2808. slow = val & F_SLOW;
  2809. width = G_WIDTH(val);
  2810. density = G_DEN(val);
  2811. t3_write_reg(adapter, mc7->offset + A_MC7_CFG, val | F_IFEN);
  2812. val = t3_read_reg(adapter, mc7->offset + A_MC7_CFG); /* flush */
  2813. msleep(1);
  2814. if (!slow) {
  2815. t3_write_reg(adapter, mc7->offset + A_MC7_CAL, F_SGL_CAL_EN);
  2816. t3_read_reg(adapter, mc7->offset + A_MC7_CAL);
  2817. msleep(1);
  2818. if (t3_read_reg(adapter, mc7->offset + A_MC7_CAL) &
  2819. (F_BUSY | F_SGL_CAL_EN | F_CAL_FAULT)) {
  2820. CH_ERR(adapter, "%s MC7 calibration timed out\n",
  2821. mc7->name);
  2822. goto out_fail;
  2823. }
  2824. }
  2825. t3_write_reg(adapter, mc7->offset + A_MC7_PARM,
  2826. V_ACTTOPREDLY(p->ActToPreDly) |
  2827. V_ACTTORDWRDLY(p->ActToRdWrDly) | V_PRECYC(p->PreCyc) |
  2828. V_REFCYC(p->RefCyc[density]) | V_BKCYC(p->BkCyc) |
  2829. V_WRTORDDLY(p->WrToRdDly) | V_RDTOWRDLY(p->RdToWrDly));
  2830. t3_write_reg(adapter, mc7->offset + A_MC7_CFG,
  2831. val | F_CLKEN | F_TERM150);
  2832. t3_read_reg(adapter, mc7->offset + A_MC7_CFG); /* flush */
  2833. if (!slow)
  2834. t3_set_reg_field(adapter, mc7->offset + A_MC7_DLL, F_DLLENB,
  2835. F_DLLENB);
  2836. udelay(1);
  2837. val = slow ? 3 : 6;
  2838. if (wrreg_wait(adapter, mc7->offset + A_MC7_PRE, 0) ||
  2839. wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE2, 0) ||
  2840. wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE3, 0) ||
  2841. wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE1, val))
  2842. goto out_fail;
  2843. if (!slow) {
  2844. t3_write_reg(adapter, mc7->offset + A_MC7_MODE, 0x100);
  2845. t3_set_reg_field(adapter, mc7->offset + A_MC7_DLL, F_DLLRST, 0);
  2846. udelay(5);
  2847. }
  2848. if (wrreg_wait(adapter, mc7->offset + A_MC7_PRE, 0) ||
  2849. wrreg_wait(adapter, mc7->offset + A_MC7_REF, 0) ||
  2850. wrreg_wait(adapter, mc7->offset + A_MC7_REF, 0) ||
  2851. wrreg_wait(adapter, mc7->offset + A_MC7_MODE,
  2852. mc7_mode[mem_type]) ||
  2853. wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE1, val | 0x380) ||
  2854. wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE1, val))
  2855. goto out_fail;
  2856. /* clock value is in KHz */
  2857. mc7_clock = mc7_clock * 7812 + mc7_clock / 2; /* ns */
  2858. mc7_clock /= 1000000; /* KHz->MHz, ns->us */
  2859. t3_write_reg(adapter, mc7->offset + A_MC7_REF,
  2860. F_PERREFEN | V_PREREFDIV(mc7_clock));
  2861. t3_read_reg(adapter, mc7->offset + A_MC7_REF); /* flush */
  2862. t3_write_reg(adapter, mc7->offset + A_MC7_ECC, F_ECCGENEN | F_ECCCHKEN);
  2863. t3_write_reg(adapter, mc7->offset + A_MC7_BIST_DATA, 0);
  2864. t3_write_reg(adapter, mc7->offset + A_MC7_BIST_ADDR_BEG, 0);
  2865. t3_write_reg(adapter, mc7->offset + A_MC7_BIST_ADDR_END,
  2866. (mc7->size << width) - 1);
  2867. t3_write_reg(adapter, mc7->offset + A_MC7_BIST_OP, V_OP(1));
  2868. t3_read_reg(adapter, mc7->offset + A_MC7_BIST_OP); /* flush */
  2869. attempts = 50;
  2870. do {
  2871. msleep(250);
  2872. val = t3_read_reg(adapter, mc7->offset + A_MC7_BIST_OP);
  2873. } while ((val & F_BUSY) && --attempts);
  2874. if (val & F_BUSY) {
  2875. CH_ERR(adapter, "%s MC7 BIST timed out\n", mc7->name);
  2876. goto out_fail;
  2877. }
  2878. /* Enable normal memory accesses. */
  2879. t3_set_reg_field(adapter, mc7->offset + A_MC7_CFG, 0, F_RDY);
  2880. return 0;
  2881. out_fail:
  2882. return -1;
  2883. }
  2884. static void config_pcie(struct adapter *adap)
  2885. {
  2886. static const u16 ack_lat[4][6] = {
  2887. {237, 416, 559, 1071, 2095, 4143},
  2888. {128, 217, 289, 545, 1057, 2081},
  2889. {73, 118, 154, 282, 538, 1050},
  2890. {67, 107, 86, 150, 278, 534}
  2891. };
  2892. static const u16 rpl_tmr[4][6] = {
  2893. {711, 1248, 1677, 3213, 6285, 12429},
  2894. {384, 651, 867, 1635, 3171, 6243},
  2895. {219, 354, 462, 846, 1614, 3150},
  2896. {201, 321, 258, 450, 834, 1602}
  2897. };
  2898. u16 val;
  2899. unsigned int log2_width, pldsize;
  2900. unsigned int fst_trn_rx, fst_trn_tx, acklat, rpllmt;
  2901. pci_read_config_word(adap->pdev,
  2902. adap->params.pci.pcie_cap_addr + PCI_EXP_DEVCTL,
  2903. &val);
  2904. pldsize = (val & PCI_EXP_DEVCTL_PAYLOAD) >> 5;
  2905. pci_read_config_word(adap->pdev,
  2906. adap->params.pci.pcie_cap_addr + PCI_EXP_LNKCTL,
  2907. &val);
  2908. fst_trn_tx = G_NUMFSTTRNSEQ(t3_read_reg(adap, A_PCIE_PEX_CTRL0));
  2909. fst_trn_rx = adap->params.rev == 0 ? fst_trn_tx :
  2910. G_NUMFSTTRNSEQRX(t3_read_reg(adap, A_PCIE_MODE));
  2911. log2_width = fls(adap->params.pci.width) - 1;
  2912. acklat = ack_lat[log2_width][pldsize];
  2913. if (val & 1) /* check LOsEnable */
  2914. acklat += fst_trn_tx * 4;
  2915. rpllmt = rpl_tmr[log2_width][pldsize] + fst_trn_rx * 4;
  2916. if (adap->params.rev == 0)
  2917. t3_set_reg_field(adap, A_PCIE_PEX_CTRL1,
  2918. V_T3A_ACKLAT(M_T3A_ACKLAT),
  2919. V_T3A_ACKLAT(acklat));
  2920. else
  2921. t3_set_reg_field(adap, A_PCIE_PEX_CTRL1, V_ACKLAT(M_ACKLAT),
  2922. V_ACKLAT(acklat));
  2923. t3_set_reg_field(adap, A_PCIE_PEX_CTRL0, V_REPLAYLMT(M_REPLAYLMT),
  2924. V_REPLAYLMT(rpllmt));
  2925. t3_write_reg(adap, A_PCIE_PEX_ERR, 0xffffffff);
  2926. t3_set_reg_field(adap, A_PCIE_CFG, 0,
  2927. F_PCIE_DMASTOPEN | F_PCIE_CLIDECEN);
  2928. }
  2929. /*
  2930. * Initialize and configure T3 HW modules. This performs the
  2931. * initialization steps that need to be done once after a card is reset.
  2932. * MAC and PHY initialization is handled separarely whenever a port is enabled.
  2933. *
  2934. * fw_params are passed to FW and their value is platform dependent. Only the
  2935. * top 8 bits are available for use, the rest must be 0.
  2936. */
  2937. int t3_init_hw(struct adapter *adapter, u32 fw_params)
  2938. {
  2939. int err = -EIO, attempts, i;
  2940. const struct vpd_params *vpd = &adapter->params.vpd;
  2941. if (adapter->params.rev > 0)
  2942. calibrate_xgm_t3b(adapter);
  2943. else if (calibrate_xgm(adapter))
  2944. goto out_err;
  2945. if (vpd->mclk) {
  2946. partition_mem(adapter, &adapter->params.tp);
  2947. if (mc7_init(&adapter->pmrx, vpd->mclk, vpd->mem_timing) ||
  2948. mc7_init(&adapter->pmtx, vpd->mclk, vpd->mem_timing) ||
  2949. mc7_init(&adapter->cm, vpd->mclk, vpd->mem_timing) ||
  2950. t3_mc5_init(&adapter->mc5, adapter->params.mc5.nservers,
  2951. adapter->params.mc5.nfilters,
  2952. adapter->params.mc5.nroutes))
  2953. goto out_err;
  2954. for (i = 0; i < 32; i++)
  2955. if (clear_sge_ctxt(adapter, i, F_CQ))
  2956. goto out_err;
  2957. }
  2958. if (tp_init(adapter, &adapter->params.tp))
  2959. goto out_err;
  2960. t3_tp_set_coalescing_size(adapter,
  2961. min(adapter->params.sge.max_pkt_size,
  2962. MAX_RX_COALESCING_LEN), 1);
  2963. t3_tp_set_max_rxsize(adapter,
  2964. min(adapter->params.sge.max_pkt_size, 16384U));
  2965. ulp_config(adapter, &adapter->params.tp);
  2966. if (is_pcie(adapter))
  2967. config_pcie(adapter);
  2968. else
  2969. t3_set_reg_field(adapter, A_PCIX_CFG, 0,
  2970. F_DMASTOPEN | F_CLIDECEN);
  2971. if (adapter->params.rev == T3_REV_C)
  2972. t3_set_reg_field(adapter, A_ULPTX_CONFIG, 0,
  2973. F_CFG_CQE_SOP_MASK);
  2974. t3_write_reg(adapter, A_PM1_RX_CFG, 0xffffffff);
  2975. t3_write_reg(adapter, A_PM1_RX_MODE, 0);
  2976. t3_write_reg(adapter, A_PM1_TX_MODE, 0);
  2977. init_hw_for_avail_ports(adapter, adapter->params.nports);
  2978. t3_sge_init(adapter, &adapter->params.sge);
  2979. t3_write_reg(adapter, A_CIM_HOST_ACC_DATA, vpd->uclk | fw_params);
  2980. t3_write_reg(adapter, A_CIM_BOOT_CFG,
  2981. V_BOOTADDR(FW_FLASH_BOOT_ADDR >> 2));
  2982. t3_read_reg(adapter, A_CIM_BOOT_CFG); /* flush */
  2983. attempts = 100;
  2984. do { /* wait for uP to initialize */
  2985. msleep(20);
  2986. } while (t3_read_reg(adapter, A_CIM_HOST_ACC_DATA) && --attempts);
  2987. if (!attempts) {
  2988. CH_ERR(adapter, "uP initialization timed out\n");
  2989. goto out_err;
  2990. }
  2991. err = 0;
  2992. out_err:
  2993. return err;
  2994. }
  2995. /**
  2996. * get_pci_mode - determine a card's PCI mode
  2997. * @adapter: the adapter
  2998. * @p: where to store the PCI settings
  2999. *
  3000. * Determines a card's PCI mode and associated parameters, such as speed
  3001. * and width.
  3002. */
  3003. static void get_pci_mode(struct adapter *adapter, struct pci_params *p)
  3004. {
  3005. static unsigned short speed_map[] = { 33, 66, 100, 133 };
  3006. u32 pci_mode, pcie_cap;
  3007. pcie_cap = pci_find_capability(adapter->pdev, PCI_CAP_ID_EXP);
  3008. if (pcie_cap) {
  3009. u16 val;
  3010. p->variant = PCI_VARIANT_PCIE;
  3011. p->pcie_cap_addr = pcie_cap;
  3012. pci_read_config_word(adapter->pdev, pcie_cap + PCI_EXP_LNKSTA,
  3013. &val);
  3014. p->width = (val >> 4) & 0x3f;
  3015. return;
  3016. }
  3017. pci_mode = t3_read_reg(adapter, A_PCIX_MODE);
  3018. p->speed = speed_map[G_PCLKRANGE(pci_mode)];
  3019. p->width = (pci_mode & F_64BIT) ? 64 : 32;
  3020. pci_mode = G_PCIXINITPAT(pci_mode);
  3021. if (pci_mode == 0)
  3022. p->variant = PCI_VARIANT_PCI;
  3023. else if (pci_mode < 4)
  3024. p->variant = PCI_VARIANT_PCIX_MODE1_PARITY;
  3025. else if (pci_mode < 8)
  3026. p->variant = PCI_VARIANT_PCIX_MODE1_ECC;
  3027. else
  3028. p->variant = PCI_VARIANT_PCIX_266_MODE2;
  3029. }
  3030. /**
  3031. * init_link_config - initialize a link's SW state
  3032. * @lc: structure holding the link state
  3033. * @ai: information about the current card
  3034. *
  3035. * Initializes the SW state maintained for each link, including the link's
  3036. * capabilities and default speed/duplex/flow-control/autonegotiation
  3037. * settings.
  3038. */
  3039. static void init_link_config(struct link_config *lc, unsigned int caps)
  3040. {
  3041. lc->supported = caps;
  3042. lc->requested_speed = lc->speed = SPEED_INVALID;
  3043. lc->requested_duplex = lc->duplex = DUPLEX_INVALID;
  3044. lc->requested_fc = lc->fc = PAUSE_RX | PAUSE_TX;
  3045. if (lc->supported & SUPPORTED_Autoneg) {
  3046. lc->advertising = lc->supported;
  3047. lc->autoneg = AUTONEG_ENABLE;
  3048. lc->requested_fc |= PAUSE_AUTONEG;
  3049. } else {
  3050. lc->advertising = 0;
  3051. lc->autoneg = AUTONEG_DISABLE;
  3052. }
  3053. }
  3054. /**
  3055. * mc7_calc_size - calculate MC7 memory size
  3056. * @cfg: the MC7 configuration
  3057. *
  3058. * Calculates the size of an MC7 memory in bytes from the value of its
  3059. * configuration register.
  3060. */
  3061. static unsigned int mc7_calc_size(u32 cfg)
  3062. {
  3063. unsigned int width = G_WIDTH(cfg);
  3064. unsigned int banks = !!(cfg & F_BKS) + 1;
  3065. unsigned int org = !!(cfg & F_ORG) + 1;
  3066. unsigned int density = G_DEN(cfg);
  3067. unsigned int MBs = ((256 << density) * banks) / (org << width);
  3068. return MBs << 20;
  3069. }
  3070. static void mc7_prep(struct adapter *adapter, struct mc7 *mc7,
  3071. unsigned int base_addr, const char *name)
  3072. {
  3073. u32 cfg;
  3074. mc7->adapter = adapter;
  3075. mc7->name = name;
  3076. mc7->offset = base_addr - MC7_PMRX_BASE_ADDR;
  3077. cfg = t3_read_reg(adapter, mc7->offset + A_MC7_CFG);
  3078. mc7->size = mc7->size = G_DEN(cfg) == M_DEN ? 0 : mc7_calc_size(cfg);
  3079. mc7->width = G_WIDTH(cfg);
  3080. }
  3081. void mac_prep(struct cmac *mac, struct adapter *adapter, int index)
  3082. {
  3083. mac->adapter = adapter;
  3084. mac->offset = (XGMAC0_1_BASE_ADDR - XGMAC0_0_BASE_ADDR) * index;
  3085. mac->nucast = 1;
  3086. if (adapter->params.rev == 0 && uses_xaui(adapter)) {
  3087. t3_write_reg(adapter, A_XGM_SERDES_CTRL + mac->offset,
  3088. is_10G(adapter) ? 0x2901c04 : 0x2301c04);
  3089. t3_set_reg_field(adapter, A_XGM_PORT_CFG + mac->offset,
  3090. F_ENRGMII, 0);
  3091. }
  3092. }
  3093. void early_hw_init(struct adapter *adapter, const struct adapter_info *ai)
  3094. {
  3095. u32 val = V_PORTSPEED(is_10G(adapter) ? 3 : 2);
  3096. mi1_init(adapter, ai);
  3097. t3_write_reg(adapter, A_I2C_CFG, /* set for 80KHz */
  3098. V_I2C_CLKDIV(adapter->params.vpd.cclk / 80 - 1));
  3099. t3_write_reg(adapter, A_T3DBG_GPIO_EN,
  3100. ai->gpio_out | F_GPIO0_OEN | F_GPIO0_OUT_VAL);
  3101. t3_write_reg(adapter, A_MC5_DB_SERVER_INDEX, 0);
  3102. t3_write_reg(adapter, A_SG_OCO_BASE, V_BASE1(0xfff));
  3103. if (adapter->params.rev == 0 || !uses_xaui(adapter))
  3104. val |= F_ENRGMII;
  3105. /* Enable MAC clocks so we can access the registers */
  3106. t3_write_reg(adapter, A_XGM_PORT_CFG, val);
  3107. t3_read_reg(adapter, A_XGM_PORT_CFG);
  3108. val |= F_CLKDIVRESET_;
  3109. t3_write_reg(adapter, A_XGM_PORT_CFG, val);
  3110. t3_read_reg(adapter, A_XGM_PORT_CFG);
  3111. t3_write_reg(adapter, XGM_REG(A_XGM_PORT_CFG, 1), val);
  3112. t3_read_reg(adapter, A_XGM_PORT_CFG);
  3113. }
  3114. /*
  3115. * Reset the adapter.
  3116. * Older PCIe cards lose their config space during reset, PCI-X
  3117. * ones don't.
  3118. */
  3119. static int t3_reset_adapter(struct adapter *adapter)
  3120. {
  3121. int i, save_and_restore_pcie =
  3122. adapter->params.rev < T3_REV_B2 && is_pcie(adapter);
  3123. uint16_t devid = 0;
  3124. if (save_and_restore_pcie)
  3125. pci_save_state(adapter->pdev);
  3126. t3_write_reg(adapter, A_PL_RST, F_CRSTWRM | F_CRSTWRMMODE);
  3127. /*
  3128. * Delay. Give Some time to device to reset fully.
  3129. * XXX The delay time should be modified.
  3130. */
  3131. for (i = 0; i < 10; i++) {
  3132. msleep(50);
  3133. pci_read_config_word(adapter->pdev, 0x00, &devid);
  3134. if (devid == 0x1425)
  3135. break;
  3136. }
  3137. if (devid != 0x1425)
  3138. return -1;
  3139. if (save_and_restore_pcie)
  3140. pci_restore_state(adapter->pdev);
  3141. return 0;
  3142. }
  3143. static int init_parity(struct adapter *adap)
  3144. {
  3145. int i, err, addr;
  3146. if (t3_read_reg(adap, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  3147. return -EBUSY;
  3148. for (err = i = 0; !err && i < 16; i++)
  3149. err = clear_sge_ctxt(adap, i, F_EGRESS);
  3150. for (i = 0xfff0; !err && i <= 0xffff; i++)
  3151. err = clear_sge_ctxt(adap, i, F_EGRESS);
  3152. for (i = 0; !err && i < SGE_QSETS; i++)
  3153. err = clear_sge_ctxt(adap, i, F_RESPONSEQ);
  3154. if (err)
  3155. return err;
  3156. t3_write_reg(adap, A_CIM_IBQ_DBG_DATA, 0);
  3157. for (i = 0; i < 4; i++)
  3158. for (addr = 0; addr <= M_IBQDBGADDR; addr++) {
  3159. t3_write_reg(adap, A_CIM_IBQ_DBG_CFG, F_IBQDBGEN |
  3160. F_IBQDBGWR | V_IBQDBGQID(i) |
  3161. V_IBQDBGADDR(addr));
  3162. err = t3_wait_op_done(adap, A_CIM_IBQ_DBG_CFG,
  3163. F_IBQDBGBUSY, 0, 2, 1);
  3164. if (err)
  3165. return err;
  3166. }
  3167. return 0;
  3168. }
  3169. /*
  3170. * Initialize adapter SW state for the various HW modules, set initial values
  3171. * for some adapter tunables, take PHYs out of reset, and initialize the MDIO
  3172. * interface.
  3173. */
  3174. int t3_prep_adapter(struct adapter *adapter, const struct adapter_info *ai,
  3175. int reset)
  3176. {
  3177. int ret;
  3178. unsigned int i, j = 0;
  3179. get_pci_mode(adapter, &adapter->params.pci);
  3180. adapter->params.info = ai;
  3181. adapter->params.nports = ai->nports;
  3182. adapter->params.rev = t3_read_reg(adapter, A_PL_REV);
  3183. adapter->params.linkpoll_period = 0;
  3184. adapter->params.stats_update_period = is_10G(adapter) ?
  3185. MAC_STATS_ACCUM_SECS : (MAC_STATS_ACCUM_SECS * 10);
  3186. adapter->params.pci.vpd_cap_addr =
  3187. pci_find_capability(adapter->pdev, PCI_CAP_ID_VPD);
  3188. ret = get_vpd_params(adapter, &adapter->params.vpd);
  3189. if (ret < 0)
  3190. return ret;
  3191. if (reset && t3_reset_adapter(adapter))
  3192. return -1;
  3193. t3_sge_prep(adapter, &adapter->params.sge);
  3194. if (adapter->params.vpd.mclk) {
  3195. struct tp_params *p = &adapter->params.tp;
  3196. mc7_prep(adapter, &adapter->pmrx, MC7_PMRX_BASE_ADDR, "PMRX");
  3197. mc7_prep(adapter, &adapter->pmtx, MC7_PMTX_BASE_ADDR, "PMTX");
  3198. mc7_prep(adapter, &adapter->cm, MC7_CM_BASE_ADDR, "CM");
  3199. p->nchan = ai->nports;
  3200. p->pmrx_size = t3_mc7_size(&adapter->pmrx);
  3201. p->pmtx_size = t3_mc7_size(&adapter->pmtx);
  3202. p->cm_size = t3_mc7_size(&adapter->cm);
  3203. p->chan_rx_size = p->pmrx_size / 2; /* only 1 Rx channel */
  3204. p->chan_tx_size = p->pmtx_size / p->nchan;
  3205. p->rx_pg_size = 64 * 1024;
  3206. p->tx_pg_size = is_10G(adapter) ? 64 * 1024 : 16 * 1024;
  3207. p->rx_num_pgs = pm_num_pages(p->chan_rx_size, p->rx_pg_size);
  3208. p->tx_num_pgs = pm_num_pages(p->chan_tx_size, p->tx_pg_size);
  3209. p->ntimer_qs = p->cm_size >= (128 << 20) ||
  3210. adapter->params.rev > 0 ? 12 : 6;
  3211. }
  3212. adapter->params.offload = t3_mc7_size(&adapter->pmrx) &&
  3213. t3_mc7_size(&adapter->pmtx) &&
  3214. t3_mc7_size(&adapter->cm);
  3215. if (is_offload(adapter)) {
  3216. adapter->params.mc5.nservers = DEFAULT_NSERVERS;
  3217. adapter->params.mc5.nfilters = adapter->params.rev > 0 ?
  3218. DEFAULT_NFILTERS : 0;
  3219. adapter->params.mc5.nroutes = 0;
  3220. t3_mc5_prep(adapter, &adapter->mc5, MC5_MODE_144_BIT);
  3221. init_mtus(adapter->params.mtus);
  3222. init_cong_ctrl(adapter->params.a_wnd, adapter->params.b_wnd);
  3223. }
  3224. early_hw_init(adapter, ai);
  3225. ret = init_parity(adapter);
  3226. if (ret)
  3227. return ret;
  3228. for_each_port(adapter, i) {
  3229. u8 hw_addr[6];
  3230. struct port_info *p = adap2pinfo(adapter, i);
  3231. while (!adapter->params.vpd.port_type[j])
  3232. ++j;
  3233. p->port_type = &port_types[adapter->params.vpd.port_type[j]];
  3234. p->port_type->phy_prep(&p->phy, adapter, ai->phy_base_addr + j,
  3235. ai->mdio_ops);
  3236. mac_prep(&p->mac, adapter, j);
  3237. ++j;
  3238. /*
  3239. * The VPD EEPROM stores the base Ethernet address for the
  3240. * card. A port's address is derived from the base by adding
  3241. * the port's index to the base's low octet.
  3242. */
  3243. memcpy(hw_addr, adapter->params.vpd.eth_base, 5);
  3244. hw_addr[5] = adapter->params.vpd.eth_base[5] + i;
  3245. memcpy(adapter->port[i]->dev_addr, hw_addr,
  3246. ETH_ALEN);
  3247. memcpy(adapter->port[i]->perm_addr, hw_addr,
  3248. ETH_ALEN);
  3249. init_link_config(&p->link_config, p->port_type->caps);
  3250. p->phy.ops->power_down(&p->phy, 1);
  3251. if (!(p->port_type->caps & SUPPORTED_IRQ))
  3252. adapter->params.linkpoll_period = 10;
  3253. }
  3254. return 0;
  3255. }
  3256. void t3_led_ready(struct adapter *adapter)
  3257. {
  3258. t3_set_reg_field(adapter, A_T3DBG_GPIO_EN, F_GPIO0_OUT_VAL,
  3259. F_GPIO0_OUT_VAL);
  3260. }