smpboot.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  5. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <asm/acpi.h>
  50. #include <asm/desc.h>
  51. #include <asm/nmi.h>
  52. #include <asm/irq.h>
  53. #include <asm/smp.h>
  54. #include <asm/trampoline.h>
  55. #include <asm/cpu.h>
  56. #include <asm/numa.h>
  57. #include <asm/pgtable.h>
  58. #include <asm/tlbflush.h>
  59. #include <asm/mtrr.h>
  60. #include <asm/vmi.h>
  61. #include <asm/genapic.h>
  62. #include <linux/mc146818rtc.h>
  63. #include <mach_apic.h>
  64. #include <mach_wakecpu.h>
  65. #include <smpboot_hooks.h>
  66. /*
  67. * FIXME: For x86_64, those are defined in other files. But moving them here,
  68. * would make the setup areas dependent on smp, which is a loss. When we
  69. * integrate apic between arches, we can probably do a better job, but
  70. * right now, they'll stay here -- glommer
  71. */
  72. /* which logical CPU number maps to which CPU (physical APIC ID) */
  73. u16 x86_cpu_to_apicid_init[NR_CPUS] __initdata =
  74. { [0 ... NR_CPUS-1] = BAD_APICID };
  75. void *x86_cpu_to_apicid_early_ptr;
  76. u16 x86_bios_cpu_apicid_init[NR_CPUS] __initdata
  77. = { [0 ... NR_CPUS-1] = BAD_APICID };
  78. void *x86_bios_cpu_apicid_early_ptr;
  79. #ifdef CONFIG_X86_32
  80. u8 apicid_2_node[MAX_APICID];
  81. static int low_mappings;
  82. #endif
  83. /* State of each CPU */
  84. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  85. /* Store all idle threads, this can be reused instead of creating
  86. * a new thread. Also avoids complicated thread destroy functionality
  87. * for idle threads.
  88. */
  89. #ifdef CONFIG_HOTPLUG_CPU
  90. /*
  91. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  92. * removed after init for !CONFIG_HOTPLUG_CPU.
  93. */
  94. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  95. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  96. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  97. #else
  98. struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  99. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  100. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  101. #endif
  102. /* Number of siblings per CPU package */
  103. int smp_num_siblings = 1;
  104. EXPORT_SYMBOL(smp_num_siblings);
  105. /* Last level cache ID of each logical CPU */
  106. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  107. /* bitmap of online cpus */
  108. cpumask_t cpu_online_map __read_mostly;
  109. EXPORT_SYMBOL(cpu_online_map);
  110. cpumask_t cpu_callin_map;
  111. cpumask_t cpu_callout_map;
  112. cpumask_t cpu_possible_map;
  113. EXPORT_SYMBOL(cpu_possible_map);
  114. /* representing HT siblings of each logical CPU */
  115. DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
  116. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  117. /* representing HT and core siblings of each logical CPU */
  118. DEFINE_PER_CPU(cpumask_t, cpu_core_map);
  119. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  120. /* Per CPU bogomips and other parameters */
  121. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  122. EXPORT_PER_CPU_SYMBOL(cpu_info);
  123. static atomic_t init_deasserted;
  124. static int boot_cpu_logical_apicid;
  125. /* representing cpus for which sibling maps can be computed */
  126. static cpumask_t cpu_sibling_setup_map;
  127. /* Set if we find a B stepping CPU */
  128. int __cpuinitdata smp_b_stepping;
  129. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  130. /* which logical CPUs are on which nodes */
  131. cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
  132. { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
  133. EXPORT_SYMBOL(node_to_cpumask_map);
  134. /* which node each logical CPU is on */
  135. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  136. EXPORT_SYMBOL(cpu_to_node_map);
  137. /* set up a mapping between cpu and node. */
  138. static void map_cpu_to_node(int cpu, int node)
  139. {
  140. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  141. cpu_set(cpu, node_to_cpumask_map[node]);
  142. cpu_to_node_map[cpu] = node;
  143. }
  144. /* undo a mapping between cpu and node. */
  145. static void unmap_cpu_to_node(int cpu)
  146. {
  147. int node;
  148. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  149. for (node = 0; node < MAX_NUMNODES; node++)
  150. cpu_clear(cpu, node_to_cpumask_map[node]);
  151. cpu_to_node_map[cpu] = 0;
  152. }
  153. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  154. #define map_cpu_to_node(cpu, node) ({})
  155. #define unmap_cpu_to_node(cpu) ({})
  156. #endif
  157. #ifdef CONFIG_X86_32
  158. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
  159. { [0 ... NR_CPUS-1] = BAD_APICID };
  160. static void map_cpu_to_logical_apicid(void)
  161. {
  162. int cpu = smp_processor_id();
  163. int apicid = logical_smp_processor_id();
  164. int node = apicid_to_node(apicid);
  165. if (!node_online(node))
  166. node = first_online_node;
  167. cpu_2_logical_apicid[cpu] = apicid;
  168. map_cpu_to_node(cpu, node);
  169. }
  170. static void unmap_cpu_to_logical_apicid(int cpu)
  171. {
  172. cpu_2_logical_apicid[cpu] = BAD_APICID;
  173. unmap_cpu_to_node(cpu);
  174. }
  175. #else
  176. #define unmap_cpu_to_logical_apicid(cpu) do {} while (0)
  177. #define map_cpu_to_logical_apicid() do {} while (0)
  178. #endif
  179. /*
  180. * Report back to the Boot Processor.
  181. * Running on AP.
  182. */
  183. static void __cpuinit smp_callin(void)
  184. {
  185. int cpuid, phys_id;
  186. unsigned long timeout;
  187. /*
  188. * If waken up by an INIT in an 82489DX configuration
  189. * we may get here before an INIT-deassert IPI reaches
  190. * our local APIC. We have to wait for the IPI or we'll
  191. * lock up on an APIC access.
  192. */
  193. wait_for_init_deassert(&init_deasserted);
  194. /*
  195. * (This works even if the APIC is not enabled.)
  196. */
  197. phys_id = GET_APIC_ID(read_apic_id());
  198. cpuid = smp_processor_id();
  199. if (cpu_isset(cpuid, cpu_callin_map)) {
  200. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  201. phys_id, cpuid);
  202. }
  203. Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  204. /*
  205. * STARTUP IPIs are fragile beasts as they might sometimes
  206. * trigger some glue motherboard logic. Complete APIC bus
  207. * silence for 1 second, this overestimates the time the
  208. * boot CPU is spending to send the up to 2 STARTUP IPIs
  209. * by a factor of two. This should be enough.
  210. */
  211. /*
  212. * Waiting 2s total for startup (udelay is not yet working)
  213. */
  214. timeout = jiffies + 2*HZ;
  215. while (time_before(jiffies, timeout)) {
  216. /*
  217. * Has the boot CPU finished it's STARTUP sequence?
  218. */
  219. if (cpu_isset(cpuid, cpu_callout_map))
  220. break;
  221. cpu_relax();
  222. }
  223. if (!time_before(jiffies, timeout)) {
  224. panic("%s: CPU%d started up but did not get a callout!\n",
  225. __func__, cpuid);
  226. }
  227. /*
  228. * the boot CPU has finished the init stage and is spinning
  229. * on callin_map until we finish. We are free to set up this
  230. * CPU, first the APIC. (this is probably redundant on most
  231. * boards)
  232. */
  233. Dprintk("CALLIN, before setup_local_APIC().\n");
  234. smp_callin_clear_local_apic();
  235. setup_local_APIC();
  236. end_local_APIC_setup();
  237. map_cpu_to_logical_apicid();
  238. /*
  239. * Get our bogomips.
  240. *
  241. * Need to enable IRQs because it can take longer and then
  242. * the NMI watchdog might kill us.
  243. */
  244. local_irq_enable();
  245. calibrate_delay();
  246. local_irq_disable();
  247. Dprintk("Stack at about %p\n", &cpuid);
  248. /*
  249. * Save our processor parameters
  250. */
  251. smp_store_cpu_info(cpuid);
  252. /*
  253. * Allow the master to continue.
  254. */
  255. cpu_set(cpuid, cpu_callin_map);
  256. }
  257. /*
  258. * Activate a secondary processor.
  259. */
  260. static void __cpuinit start_secondary(void *unused)
  261. {
  262. /*
  263. * Don't put *anything* before cpu_init(), SMP booting is too
  264. * fragile that we want to limit the things done here to the
  265. * most necessary things.
  266. */
  267. #ifdef CONFIG_VMI
  268. vmi_bringup();
  269. #endif
  270. cpu_init();
  271. preempt_disable();
  272. smp_callin();
  273. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  274. barrier();
  275. /*
  276. * Check TSC synchronization with the BP:
  277. */
  278. check_tsc_sync_target();
  279. if (nmi_watchdog == NMI_IO_APIC) {
  280. disable_8259A_irq(0);
  281. enable_NMI_through_LVT0();
  282. enable_8259A_irq(0);
  283. }
  284. #ifdef CONFIG_X86_32
  285. while (low_mappings)
  286. cpu_relax();
  287. __flush_tlb_all();
  288. #endif
  289. /* This must be done before setting cpu_online_map */
  290. set_cpu_sibling_map(raw_smp_processor_id());
  291. wmb();
  292. /*
  293. * We need to hold call_lock, so there is no inconsistency
  294. * between the time smp_call_function() determines number of
  295. * IPI recipients, and the time when the determination is made
  296. * for which cpus receive the IPI. Holding this
  297. * lock helps us to not include this cpu in a currently in progress
  298. * smp_call_function().
  299. */
  300. lock_ipi_call_lock();
  301. #ifdef CONFIG_X86_64
  302. spin_lock(&vector_lock);
  303. /* Setup the per cpu irq handling data structures */
  304. __setup_vector_irq(smp_processor_id());
  305. /*
  306. * Allow the master to continue.
  307. */
  308. spin_unlock(&vector_lock);
  309. #endif
  310. cpu_set(smp_processor_id(), cpu_online_map);
  311. unlock_ipi_call_lock();
  312. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  313. setup_secondary_clock();
  314. wmb();
  315. cpu_idle();
  316. }
  317. #ifdef CONFIG_X86_32
  318. /*
  319. * Everything has been set up for the secondary
  320. * CPUs - they just need to reload everything
  321. * from the task structure
  322. * This function must not return.
  323. */
  324. void __devinit initialize_secondary(void)
  325. {
  326. /*
  327. * We don't actually need to load the full TSS,
  328. * basically just the stack pointer and the ip.
  329. */
  330. asm volatile(
  331. "movl %0,%%esp\n\t"
  332. "jmp *%1"
  333. :
  334. :"m" (current->thread.sp), "m" (current->thread.ip));
  335. }
  336. #endif
  337. static void __cpuinit smp_apply_quirks(struct cpuinfo_x86 *c)
  338. {
  339. #ifdef CONFIG_X86_32
  340. /*
  341. * Mask B, Pentium, but not Pentium MMX
  342. */
  343. if (c->x86_vendor == X86_VENDOR_INTEL &&
  344. c->x86 == 5 &&
  345. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  346. c->x86_model <= 3)
  347. /*
  348. * Remember we have B step Pentia with bugs
  349. */
  350. smp_b_stepping = 1;
  351. /*
  352. * Certain Athlons might work (for various values of 'work') in SMP
  353. * but they are not certified as MP capable.
  354. */
  355. if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
  356. if (num_possible_cpus() == 1)
  357. goto valid_k7;
  358. /* Athlon 660/661 is valid. */
  359. if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
  360. (c->x86_mask == 1)))
  361. goto valid_k7;
  362. /* Duron 670 is valid */
  363. if ((c->x86_model == 7) && (c->x86_mask == 0))
  364. goto valid_k7;
  365. /*
  366. * Athlon 662, Duron 671, and Athlon >model 7 have capability
  367. * bit. It's worth noting that the A5 stepping (662) of some
  368. * Athlon XP's have the MP bit set.
  369. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
  370. * more.
  371. */
  372. if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
  373. ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
  374. (c->x86_model > 7))
  375. if (cpu_has_mp)
  376. goto valid_k7;
  377. /* If we get here, not a certified SMP capable AMD system. */
  378. add_taint(TAINT_UNSAFE_SMP);
  379. }
  380. valid_k7:
  381. ;
  382. #endif
  383. }
  384. static void __cpuinit smp_checks(void)
  385. {
  386. if (smp_b_stepping)
  387. printk(KERN_WARNING "WARNING: SMP operation may be unreliable"
  388. "with B stepping processors.\n");
  389. /*
  390. * Don't taint if we are running SMP kernel on a single non-MP
  391. * approved Athlon
  392. */
  393. if (tainted & TAINT_UNSAFE_SMP) {
  394. if (num_online_cpus())
  395. printk(KERN_INFO "WARNING: This combination of AMD"
  396. "processors is not suitable for SMP.\n");
  397. else
  398. tainted &= ~TAINT_UNSAFE_SMP;
  399. }
  400. }
  401. /*
  402. * The bootstrap kernel entry code has set these up. Save them for
  403. * a given CPU
  404. */
  405. void __cpuinit smp_store_cpu_info(int id)
  406. {
  407. struct cpuinfo_x86 *c = &cpu_data(id);
  408. *c = boot_cpu_data;
  409. c->cpu_index = id;
  410. if (id != 0)
  411. identify_secondary_cpu(c);
  412. smp_apply_quirks(c);
  413. }
  414. void __cpuinit set_cpu_sibling_map(int cpu)
  415. {
  416. int i;
  417. struct cpuinfo_x86 *c = &cpu_data(cpu);
  418. cpu_set(cpu, cpu_sibling_setup_map);
  419. if (smp_num_siblings > 1) {
  420. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  421. if (c->phys_proc_id == cpu_data(i).phys_proc_id &&
  422. c->cpu_core_id == cpu_data(i).cpu_core_id) {
  423. cpu_set(i, per_cpu(cpu_sibling_map, cpu));
  424. cpu_set(cpu, per_cpu(cpu_sibling_map, i));
  425. cpu_set(i, per_cpu(cpu_core_map, cpu));
  426. cpu_set(cpu, per_cpu(cpu_core_map, i));
  427. cpu_set(i, c->llc_shared_map);
  428. cpu_set(cpu, cpu_data(i).llc_shared_map);
  429. }
  430. }
  431. } else {
  432. cpu_set(cpu, per_cpu(cpu_sibling_map, cpu));
  433. }
  434. cpu_set(cpu, c->llc_shared_map);
  435. if (current_cpu_data.x86_max_cores == 1) {
  436. per_cpu(cpu_core_map, cpu) = per_cpu(cpu_sibling_map, cpu);
  437. c->booted_cores = 1;
  438. return;
  439. }
  440. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  441. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  442. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  443. cpu_set(i, c->llc_shared_map);
  444. cpu_set(cpu, cpu_data(i).llc_shared_map);
  445. }
  446. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  447. cpu_set(i, per_cpu(cpu_core_map, cpu));
  448. cpu_set(cpu, per_cpu(cpu_core_map, i));
  449. /*
  450. * Does this new cpu bringup a new core?
  451. */
  452. if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1) {
  453. /*
  454. * for each core in package, increment
  455. * the booted_cores for this new cpu
  456. */
  457. if (first_cpu(per_cpu(cpu_sibling_map, i)) == i)
  458. c->booted_cores++;
  459. /*
  460. * increment the core count for all
  461. * the other cpus in this package
  462. */
  463. if (i != cpu)
  464. cpu_data(i).booted_cores++;
  465. } else if (i != cpu && !c->booted_cores)
  466. c->booted_cores = cpu_data(i).booted_cores;
  467. }
  468. }
  469. }
  470. /* maps the cpu to the sched domain representing multi-core */
  471. cpumask_t cpu_coregroup_map(int cpu)
  472. {
  473. struct cpuinfo_x86 *c = &cpu_data(cpu);
  474. /*
  475. * For perf, we return last level cache shared map.
  476. * And for power savings, we return cpu_core_map
  477. */
  478. if (sched_mc_power_savings || sched_smt_power_savings)
  479. return per_cpu(cpu_core_map, cpu);
  480. else
  481. return c->llc_shared_map;
  482. }
  483. #ifdef CONFIG_X86_32
  484. /*
  485. * We are called very early to get the low memory for the
  486. * SMP bootup trampoline page.
  487. */
  488. void __init smp_alloc_memory(void)
  489. {
  490. trampoline_base = alloc_bootmem_low_pages(PAGE_SIZE);
  491. /*
  492. * Has to be in very low memory so we can execute
  493. * real-mode AP code.
  494. */
  495. if (__pa(trampoline_base) >= 0x9F000)
  496. BUG();
  497. }
  498. #endif
  499. static void impress_friends(void)
  500. {
  501. int cpu;
  502. unsigned long bogosum = 0;
  503. /*
  504. * Allow the user to impress friends.
  505. */
  506. Dprintk("Before bogomips.\n");
  507. for_each_possible_cpu(cpu)
  508. if (cpu_isset(cpu, cpu_callout_map))
  509. bogosum += cpu_data(cpu).loops_per_jiffy;
  510. printk(KERN_INFO
  511. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  512. num_online_cpus(),
  513. bogosum/(500000/HZ),
  514. (bogosum/(5000/HZ))%100);
  515. Dprintk("Before bogocount - setting activated=1.\n");
  516. }
  517. static inline void __inquire_remote_apic(int apicid)
  518. {
  519. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  520. char *names[] = { "ID", "VERSION", "SPIV" };
  521. int timeout;
  522. u32 status;
  523. printk(KERN_INFO "Inquiring remote APIC #%d...\n", apicid);
  524. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  525. printk(KERN_INFO "... APIC #%d %s: ", apicid, names[i]);
  526. /*
  527. * Wait for idle.
  528. */
  529. status = safe_apic_wait_icr_idle();
  530. if (status)
  531. printk(KERN_CONT
  532. "a previous APIC delivery may have failed\n");
  533. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
  534. apic_write_around(APIC_ICR, APIC_DM_REMRD | regs[i]);
  535. timeout = 0;
  536. do {
  537. udelay(100);
  538. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  539. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  540. switch (status) {
  541. case APIC_ICR_RR_VALID:
  542. status = apic_read(APIC_RRR);
  543. printk(KERN_CONT "%08x\n", status);
  544. break;
  545. default:
  546. printk(KERN_CONT "failed\n");
  547. }
  548. }
  549. }
  550. #ifdef WAKE_SECONDARY_VIA_NMI
  551. /*
  552. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  553. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  554. * won't ... remember to clear down the APIC, etc later.
  555. */
  556. static int __devinit
  557. wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
  558. {
  559. unsigned long send_status, accept_status = 0;
  560. int maxlvt;
  561. /* Target chip */
  562. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
  563. /* Boot on the stack */
  564. /* Kick the second */
  565. apic_write_around(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
  566. Dprintk("Waiting for send to finish...\n");
  567. send_status = safe_apic_wait_icr_idle();
  568. /*
  569. * Give the other CPU some time to accept the IPI.
  570. */
  571. udelay(200);
  572. /*
  573. * Due to the Pentium erratum 3AP.
  574. */
  575. maxlvt = lapic_get_maxlvt();
  576. if (maxlvt > 3) {
  577. apic_read_around(APIC_SPIV);
  578. apic_write(APIC_ESR, 0);
  579. }
  580. accept_status = (apic_read(APIC_ESR) & 0xEF);
  581. Dprintk("NMI sent.\n");
  582. if (send_status)
  583. printk(KERN_ERR "APIC never delivered???\n");
  584. if (accept_status)
  585. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  586. return (send_status | accept_status);
  587. }
  588. #endif /* WAKE_SECONDARY_VIA_NMI */
  589. #ifdef WAKE_SECONDARY_VIA_INIT
  590. static int __devinit
  591. wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
  592. {
  593. unsigned long send_status, accept_status = 0;
  594. int maxlvt, num_starts, j;
  595. if (get_uv_system_type() == UV_NON_UNIQUE_APIC) {
  596. send_status = uv_wakeup_secondary(phys_apicid, start_eip);
  597. atomic_set(&init_deasserted, 1);
  598. return send_status;
  599. }
  600. /*
  601. * Be paranoid about clearing APIC errors.
  602. */
  603. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  604. apic_read_around(APIC_SPIV);
  605. apic_write(APIC_ESR, 0);
  606. apic_read(APIC_ESR);
  607. }
  608. Dprintk("Asserting INIT.\n");
  609. /*
  610. * Turn INIT on target chip
  611. */
  612. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  613. /*
  614. * Send IPI
  615. */
  616. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
  617. | APIC_DM_INIT);
  618. Dprintk("Waiting for send to finish...\n");
  619. send_status = safe_apic_wait_icr_idle();
  620. mdelay(10);
  621. Dprintk("Deasserting INIT.\n");
  622. /* Target chip */
  623. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  624. /* Send IPI */
  625. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
  626. Dprintk("Waiting for send to finish...\n");
  627. send_status = safe_apic_wait_icr_idle();
  628. mb();
  629. atomic_set(&init_deasserted, 1);
  630. /*
  631. * Should we send STARTUP IPIs ?
  632. *
  633. * Determine this based on the APIC version.
  634. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  635. */
  636. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  637. num_starts = 2;
  638. else
  639. num_starts = 0;
  640. /*
  641. * Paravirt / VMI wants a startup IPI hook here to set up the
  642. * target processor state.
  643. */
  644. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  645. #ifdef CONFIG_X86_64
  646. (unsigned long)init_rsp);
  647. #else
  648. (unsigned long)stack_start.sp);
  649. #endif
  650. /*
  651. * Run STARTUP IPI loop.
  652. */
  653. Dprintk("#startup loops: %d.\n", num_starts);
  654. maxlvt = lapic_get_maxlvt();
  655. for (j = 1; j <= num_starts; j++) {
  656. Dprintk("Sending STARTUP #%d.\n", j);
  657. apic_read_around(APIC_SPIV);
  658. apic_write(APIC_ESR, 0);
  659. apic_read(APIC_ESR);
  660. Dprintk("After apic_write.\n");
  661. /*
  662. * STARTUP IPI
  663. */
  664. /* Target chip */
  665. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  666. /* Boot on the stack */
  667. /* Kick the second */
  668. apic_write_around(APIC_ICR, APIC_DM_STARTUP
  669. | (start_eip >> 12));
  670. /*
  671. * Give the other CPU some time to accept the IPI.
  672. */
  673. udelay(300);
  674. Dprintk("Startup point 1.\n");
  675. Dprintk("Waiting for send to finish...\n");
  676. send_status = safe_apic_wait_icr_idle();
  677. /*
  678. * Give the other CPU some time to accept the IPI.
  679. */
  680. udelay(200);
  681. /*
  682. * Due to the Pentium erratum 3AP.
  683. */
  684. if (maxlvt > 3) {
  685. apic_read_around(APIC_SPIV);
  686. apic_write(APIC_ESR, 0);
  687. }
  688. accept_status = (apic_read(APIC_ESR) & 0xEF);
  689. if (send_status || accept_status)
  690. break;
  691. }
  692. Dprintk("After Startup.\n");
  693. if (send_status)
  694. printk(KERN_ERR "APIC never delivered???\n");
  695. if (accept_status)
  696. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  697. return (send_status | accept_status);
  698. }
  699. #endif /* WAKE_SECONDARY_VIA_INIT */
  700. struct create_idle {
  701. struct work_struct work;
  702. struct task_struct *idle;
  703. struct completion done;
  704. int cpu;
  705. };
  706. static void __cpuinit do_fork_idle(struct work_struct *work)
  707. {
  708. struct create_idle *c_idle =
  709. container_of(work, struct create_idle, work);
  710. c_idle->idle = fork_idle(c_idle->cpu);
  711. complete(&c_idle->done);
  712. }
  713. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  714. /*
  715. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  716. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  717. * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
  718. */
  719. {
  720. unsigned long boot_error = 0;
  721. int timeout;
  722. unsigned long start_ip;
  723. unsigned short nmi_high = 0, nmi_low = 0;
  724. struct create_idle c_idle = {
  725. .cpu = cpu,
  726. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  727. };
  728. INIT_WORK(&c_idle.work, do_fork_idle);
  729. #ifdef CONFIG_X86_64
  730. /* allocate memory for gdts of secondary cpus. Hotplug is considered */
  731. if (!cpu_gdt_descr[cpu].address &&
  732. !(cpu_gdt_descr[cpu].address = get_zeroed_page(GFP_KERNEL))) {
  733. printk(KERN_ERR "Failed to allocate GDT for CPU %d\n", cpu);
  734. return -1;
  735. }
  736. /* Allocate node local memory for AP pdas */
  737. if (cpu_pda(cpu) == &boot_cpu_pda[cpu]) {
  738. struct x8664_pda *newpda, *pda;
  739. int node = cpu_to_node(cpu);
  740. pda = cpu_pda(cpu);
  741. newpda = kmalloc_node(sizeof(struct x8664_pda), GFP_ATOMIC,
  742. node);
  743. if (newpda) {
  744. memcpy(newpda, pda, sizeof(struct x8664_pda));
  745. cpu_pda(cpu) = newpda;
  746. } else
  747. printk(KERN_ERR
  748. "Could not allocate node local PDA for CPU %d on node %d\n",
  749. cpu, node);
  750. }
  751. #endif
  752. alternatives_smp_switch(1);
  753. c_idle.idle = get_idle_for_cpu(cpu);
  754. /*
  755. * We can't use kernel_thread since we must avoid to
  756. * reschedule the child.
  757. */
  758. if (c_idle.idle) {
  759. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  760. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  761. init_idle(c_idle.idle, cpu);
  762. goto do_rest;
  763. }
  764. if (!keventd_up() || current_is_keventd())
  765. c_idle.work.func(&c_idle.work);
  766. else {
  767. schedule_work(&c_idle.work);
  768. wait_for_completion(&c_idle.done);
  769. }
  770. if (IS_ERR(c_idle.idle)) {
  771. printk("failed fork for CPU %d\n", cpu);
  772. return PTR_ERR(c_idle.idle);
  773. }
  774. set_idle_for_cpu(cpu, c_idle.idle);
  775. do_rest:
  776. #ifdef CONFIG_X86_32
  777. per_cpu(current_task, cpu) = c_idle.idle;
  778. init_gdt(cpu);
  779. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  780. c_idle.idle->thread.ip = (unsigned long) start_secondary;
  781. /* Stack for startup_32 can be just as for start_secondary onwards */
  782. stack_start.sp = (void *) c_idle.idle->thread.sp;
  783. irq_ctx_init(cpu);
  784. #else
  785. cpu_pda(cpu)->pcurrent = c_idle.idle;
  786. init_rsp = c_idle.idle->thread.sp;
  787. load_sp0(&per_cpu(init_tss, cpu), &c_idle.idle->thread);
  788. initial_code = (unsigned long)start_secondary;
  789. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  790. #endif
  791. /* start_ip had better be page-aligned! */
  792. start_ip = setup_trampoline();
  793. /* So we see what's up */
  794. printk(KERN_INFO "Booting processor %d/%d ip %lx\n",
  795. cpu, apicid, start_ip);
  796. /*
  797. * This grunge runs the startup process for
  798. * the targeted processor.
  799. */
  800. atomic_set(&init_deasserted, 0);
  801. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  802. Dprintk("Setting warm reset code and vector.\n");
  803. store_NMI_vector(&nmi_high, &nmi_low);
  804. smpboot_setup_warm_reset_vector(start_ip);
  805. /*
  806. * Be paranoid about clearing APIC errors.
  807. */
  808. apic_write(APIC_ESR, 0);
  809. apic_read(APIC_ESR);
  810. }
  811. /*
  812. * Starting actual IPI sequence...
  813. */
  814. boot_error = wakeup_secondary_cpu(apicid, start_ip);
  815. if (!boot_error) {
  816. /*
  817. * allow APs to start initializing.
  818. */
  819. Dprintk("Before Callout %d.\n", cpu);
  820. cpu_set(cpu, cpu_callout_map);
  821. Dprintk("After Callout %d.\n", cpu);
  822. /*
  823. * Wait 5s total for a response
  824. */
  825. for (timeout = 0; timeout < 50000; timeout++) {
  826. if (cpu_isset(cpu, cpu_callin_map))
  827. break; /* It has booted */
  828. udelay(100);
  829. }
  830. if (cpu_isset(cpu, cpu_callin_map)) {
  831. /* number CPUs logically, starting from 1 (BSP is 0) */
  832. Dprintk("OK.\n");
  833. printk(KERN_INFO "CPU%d: ", cpu);
  834. print_cpu_info(&cpu_data(cpu));
  835. Dprintk("CPU has booted.\n");
  836. } else {
  837. boot_error = 1;
  838. if (*((volatile unsigned char *)trampoline_base)
  839. == 0xA5)
  840. /* trampoline started but...? */
  841. printk(KERN_ERR "Stuck ??\n");
  842. else
  843. /* trampoline code not run */
  844. printk(KERN_ERR "Not responding.\n");
  845. if (get_uv_system_type() != UV_NON_UNIQUE_APIC)
  846. inquire_remote_apic(apicid);
  847. }
  848. }
  849. if (boot_error) {
  850. /* Try to put things back the way they were before ... */
  851. unmap_cpu_to_logical_apicid(cpu);
  852. #ifdef CONFIG_X86_64
  853. clear_node_cpumask(cpu); /* was set by numa_add_cpu */
  854. #endif
  855. cpu_clear(cpu, cpu_callout_map); /* was set by do_boot_cpu() */
  856. cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
  857. cpu_clear(cpu, cpu_possible_map);
  858. cpu_clear(cpu, cpu_present_map);
  859. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  860. }
  861. /* mark "stuck" area as not stuck */
  862. *((volatile unsigned long *)trampoline_base) = 0;
  863. /*
  864. * Cleanup possible dangling ends...
  865. */
  866. smpboot_restore_warm_reset_vector();
  867. return boot_error;
  868. }
  869. int __cpuinit native_cpu_up(unsigned int cpu)
  870. {
  871. int apicid = cpu_present_to_apicid(cpu);
  872. unsigned long flags;
  873. int err;
  874. WARN_ON(irqs_disabled());
  875. Dprintk("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  876. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  877. !physid_isset(apicid, phys_cpu_present_map)) {
  878. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  879. return -EINVAL;
  880. }
  881. /*
  882. * Already booted CPU?
  883. */
  884. if (cpu_isset(cpu, cpu_callin_map)) {
  885. Dprintk("do_boot_cpu %d Already started\n", cpu);
  886. return -ENOSYS;
  887. }
  888. /*
  889. * Save current MTRR state in case it was changed since early boot
  890. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  891. */
  892. mtrr_save_state();
  893. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  894. #ifdef CONFIG_X86_32
  895. /* init low mem mapping */
  896. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
  897. min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
  898. flush_tlb_all();
  899. low_mappings = 1;
  900. err = do_boot_cpu(apicid, cpu);
  901. zap_low_mappings();
  902. low_mappings = 0;
  903. #else
  904. err = do_boot_cpu(apicid, cpu);
  905. #endif
  906. if (err) {
  907. Dprintk("do_boot_cpu failed %d\n", err);
  908. return -EIO;
  909. }
  910. /*
  911. * Check TSC synchronization with the AP (keep irqs disabled
  912. * while doing so):
  913. */
  914. local_irq_save(flags);
  915. check_tsc_sync_source(cpu);
  916. local_irq_restore(flags);
  917. while (!cpu_online(cpu)) {
  918. cpu_relax();
  919. touch_nmi_watchdog();
  920. }
  921. return 0;
  922. }
  923. /*
  924. * Fall back to non SMP mode after errors.
  925. *
  926. * RED-PEN audit/test this more. I bet there is more state messed up here.
  927. */
  928. static __init void disable_smp(void)
  929. {
  930. cpu_present_map = cpumask_of_cpu(0);
  931. cpu_possible_map = cpumask_of_cpu(0);
  932. #ifdef CONFIG_X86_32
  933. smpboot_clear_io_apic_irqs();
  934. #endif
  935. if (smp_found_config)
  936. phys_cpu_present_map =
  937. physid_mask_of_physid(boot_cpu_physical_apicid);
  938. else
  939. phys_cpu_present_map = physid_mask_of_physid(0);
  940. map_cpu_to_logical_apicid();
  941. cpu_set(0, per_cpu(cpu_sibling_map, 0));
  942. cpu_set(0, per_cpu(cpu_core_map, 0));
  943. }
  944. /*
  945. * Various sanity checks.
  946. */
  947. static int __init smp_sanity_check(unsigned max_cpus)
  948. {
  949. preempt_disable();
  950. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  951. printk(KERN_WARNING "weird, boot CPU (#%d) not listed"
  952. "by the BIOS.\n", hard_smp_processor_id());
  953. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  954. }
  955. /*
  956. * If we couldn't find an SMP configuration at boot time,
  957. * get out of here now!
  958. */
  959. if (!smp_found_config && !acpi_lapic) {
  960. preempt_enable();
  961. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  962. disable_smp();
  963. if (APIC_init_uniprocessor())
  964. printk(KERN_NOTICE "Local APIC not detected."
  965. " Using dummy APIC emulation.\n");
  966. return -1;
  967. }
  968. /*
  969. * Should not be necessary because the MP table should list the boot
  970. * CPU too, but we do it for the sake of robustness anyway.
  971. */
  972. if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
  973. printk(KERN_NOTICE
  974. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  975. boot_cpu_physical_apicid);
  976. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  977. }
  978. preempt_enable();
  979. /*
  980. * If we couldn't find a local APIC, then get out of here now!
  981. */
  982. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  983. !cpu_has_apic) {
  984. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  985. boot_cpu_physical_apicid);
  986. printk(KERN_ERR "... forcing use of dummy APIC emulation."
  987. "(tell your hw vendor)\n");
  988. smpboot_clear_io_apic();
  989. return -1;
  990. }
  991. verify_local_APIC();
  992. /*
  993. * If SMP should be disabled, then really disable it!
  994. */
  995. if (!max_cpus) {
  996. printk(KERN_INFO "SMP mode deactivated,"
  997. "forcing use of dummy APIC emulation.\n");
  998. smpboot_clear_io_apic();
  999. #ifdef CONFIG_X86_32
  1000. connect_bsp_APIC();
  1001. #endif
  1002. setup_local_APIC();
  1003. end_local_APIC_setup();
  1004. return -1;
  1005. }
  1006. return 0;
  1007. }
  1008. static void __init smp_cpu_index_default(void)
  1009. {
  1010. int i;
  1011. struct cpuinfo_x86 *c;
  1012. for_each_possible_cpu(i) {
  1013. c = &cpu_data(i);
  1014. /* mark all to hotplug */
  1015. c->cpu_index = NR_CPUS;
  1016. }
  1017. }
  1018. /*
  1019. * Prepare for SMP bootup. The MP table or ACPI has been read
  1020. * earlier. Just do some sanity checking here and enable APIC mode.
  1021. */
  1022. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  1023. {
  1024. preempt_disable();
  1025. nmi_watchdog_default();
  1026. smp_cpu_index_default();
  1027. current_cpu_data = boot_cpu_data;
  1028. cpu_callin_map = cpumask_of_cpu(0);
  1029. mb();
  1030. /*
  1031. * Setup boot CPU information
  1032. */
  1033. smp_store_cpu_info(0); /* Final full version of the data */
  1034. boot_cpu_logical_apicid = logical_smp_processor_id();
  1035. current_thread_info()->cpu = 0; /* needed? */
  1036. set_cpu_sibling_map(0);
  1037. if (smp_sanity_check(max_cpus) < 0) {
  1038. printk(KERN_INFO "SMP disabled\n");
  1039. disable_smp();
  1040. goto out;
  1041. }
  1042. preempt_disable();
  1043. if (GET_APIC_ID(read_apic_id()) != boot_cpu_physical_apicid) {
  1044. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  1045. GET_APIC_ID(read_apic_id()), boot_cpu_physical_apicid);
  1046. /* Or can we switch back to PIC here? */
  1047. }
  1048. preempt_enable();
  1049. #ifdef CONFIG_X86_32
  1050. connect_bsp_APIC();
  1051. #endif
  1052. /*
  1053. * Switch from PIC to APIC mode.
  1054. */
  1055. setup_local_APIC();
  1056. #ifdef CONFIG_X86_64
  1057. /*
  1058. * Enable IO APIC before setting up error vector
  1059. */
  1060. if (!skip_ioapic_setup && nr_ioapics)
  1061. enable_IO_APIC();
  1062. #endif
  1063. end_local_APIC_setup();
  1064. map_cpu_to_logical_apicid();
  1065. setup_portio_remap();
  1066. smpboot_setup_io_apic();
  1067. /*
  1068. * Set up local APIC timer on boot CPU.
  1069. */
  1070. printk(KERN_INFO "CPU%d: ", 0);
  1071. print_cpu_info(&cpu_data(0));
  1072. setup_boot_clock();
  1073. out:
  1074. preempt_enable();
  1075. }
  1076. /*
  1077. * Early setup to make printk work.
  1078. */
  1079. void __init native_smp_prepare_boot_cpu(void)
  1080. {
  1081. int me = smp_processor_id();
  1082. #ifdef CONFIG_X86_32
  1083. init_gdt(me);
  1084. switch_to_new_gdt();
  1085. #endif
  1086. /* already set me in cpu_online_map in boot_cpu_init() */
  1087. cpu_set(me, cpu_callout_map);
  1088. per_cpu(cpu_state, me) = CPU_ONLINE;
  1089. }
  1090. void __init native_smp_cpus_done(unsigned int max_cpus)
  1091. {
  1092. Dprintk("Boot done.\n");
  1093. impress_friends();
  1094. smp_checks();
  1095. #ifdef CONFIG_X86_IO_APIC
  1096. setup_ioapic_dest();
  1097. #endif
  1098. check_nmi_watchdog();
  1099. }
  1100. #ifdef CONFIG_HOTPLUG_CPU
  1101. # ifdef CONFIG_X86_32
  1102. void cpu_exit_clear(void)
  1103. {
  1104. int cpu = raw_smp_processor_id();
  1105. idle_task_exit();
  1106. cpu_uninit();
  1107. irq_ctx_exit(cpu);
  1108. cpu_clear(cpu, cpu_callout_map);
  1109. cpu_clear(cpu, cpu_callin_map);
  1110. unmap_cpu_to_logical_apicid(cpu);
  1111. }
  1112. # endif /* CONFIG_X86_32 */
  1113. static void remove_siblinginfo(int cpu)
  1114. {
  1115. int sibling;
  1116. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1117. for_each_cpu_mask(sibling, per_cpu(cpu_core_map, cpu)) {
  1118. cpu_clear(cpu, per_cpu(cpu_core_map, sibling));
  1119. /*/
  1120. * last thread sibling in this cpu core going down
  1121. */
  1122. if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1)
  1123. cpu_data(sibling).booted_cores--;
  1124. }
  1125. for_each_cpu_mask(sibling, per_cpu(cpu_sibling_map, cpu))
  1126. cpu_clear(cpu, per_cpu(cpu_sibling_map, sibling));
  1127. cpus_clear(per_cpu(cpu_sibling_map, cpu));
  1128. cpus_clear(per_cpu(cpu_core_map, cpu));
  1129. c->phys_proc_id = 0;
  1130. c->cpu_core_id = 0;
  1131. cpu_clear(cpu, cpu_sibling_setup_map);
  1132. }
  1133. static int additional_cpus __initdata = -1;
  1134. static __init int setup_additional_cpus(char *s)
  1135. {
  1136. return s && get_option(&s, &additional_cpus) ? 0 : -EINVAL;
  1137. }
  1138. early_param("additional_cpus", setup_additional_cpus);
  1139. /*
  1140. * cpu_possible_map should be static, it cannot change as cpu's
  1141. * are onlined, or offlined. The reason is per-cpu data-structures
  1142. * are allocated by some modules at init time, and dont expect to
  1143. * do this dynamically on cpu arrival/departure.
  1144. * cpu_present_map on the other hand can change dynamically.
  1145. * In case when cpu_hotplug is not compiled, then we resort to current
  1146. * behaviour, which is cpu_possible == cpu_present.
  1147. * - Ashok Raj
  1148. *
  1149. * Three ways to find out the number of additional hotplug CPUs:
  1150. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1151. * - The user can overwrite it with additional_cpus=NUM
  1152. * - Otherwise don't reserve additional CPUs.
  1153. * We do this because additional CPUs waste a lot of memory.
  1154. * -AK
  1155. */
  1156. __init void prefill_possible_map(void)
  1157. {
  1158. int i;
  1159. int possible;
  1160. if (additional_cpus == -1) {
  1161. if (disabled_cpus > 0)
  1162. additional_cpus = disabled_cpus;
  1163. else
  1164. additional_cpus = 0;
  1165. }
  1166. possible = num_processors + additional_cpus;
  1167. if (possible > NR_CPUS)
  1168. possible = NR_CPUS;
  1169. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1170. possible, max_t(int, possible - num_processors, 0));
  1171. for (i = 0; i < possible; i++)
  1172. cpu_set(i, cpu_possible_map);
  1173. }
  1174. static void __ref remove_cpu_from_maps(int cpu)
  1175. {
  1176. cpu_clear(cpu, cpu_online_map);
  1177. #ifdef CONFIG_X86_64
  1178. cpu_clear(cpu, cpu_callout_map);
  1179. cpu_clear(cpu, cpu_callin_map);
  1180. /* was set by cpu_init() */
  1181. clear_bit(cpu, (unsigned long *)&cpu_initialized);
  1182. clear_node_cpumask(cpu);
  1183. #endif
  1184. }
  1185. int __cpu_disable(void)
  1186. {
  1187. int cpu = smp_processor_id();
  1188. /*
  1189. * Perhaps use cpufreq to drop frequency, but that could go
  1190. * into generic code.
  1191. *
  1192. * We won't take down the boot processor on i386 due to some
  1193. * interrupts only being able to be serviced by the BSP.
  1194. * Especially so if we're not using an IOAPIC -zwane
  1195. */
  1196. if (cpu == 0)
  1197. return -EBUSY;
  1198. if (nmi_watchdog == NMI_LOCAL_APIC)
  1199. stop_apic_nmi_watchdog(NULL);
  1200. clear_local_APIC();
  1201. /*
  1202. * HACK:
  1203. * Allow any queued timer interrupts to get serviced
  1204. * This is only a temporary solution until we cleanup
  1205. * fixup_irqs as we do for IA64.
  1206. */
  1207. local_irq_enable();
  1208. mdelay(1);
  1209. local_irq_disable();
  1210. remove_siblinginfo(cpu);
  1211. /* It's now safe to remove this processor from the online map */
  1212. remove_cpu_from_maps(cpu);
  1213. fixup_irqs(cpu_online_map);
  1214. return 0;
  1215. }
  1216. void __cpu_die(unsigned int cpu)
  1217. {
  1218. /* We don't do anything here: idle task is faking death itself. */
  1219. unsigned int i;
  1220. for (i = 0; i < 10; i++) {
  1221. /* They ack this in play_dead by setting CPU_DEAD */
  1222. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1223. printk(KERN_INFO "CPU %d is now offline\n", cpu);
  1224. if (1 == num_online_cpus())
  1225. alternatives_smp_switch(0);
  1226. return;
  1227. }
  1228. msleep(100);
  1229. }
  1230. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1231. }
  1232. #else /* ... !CONFIG_HOTPLUG_CPU */
  1233. int __cpu_disable(void)
  1234. {
  1235. return -ENOSYS;
  1236. }
  1237. void __cpu_die(unsigned int cpu)
  1238. {
  1239. /* We said "no" in __cpu_disable */
  1240. BUG();
  1241. }
  1242. #endif
  1243. /*
  1244. * If the BIOS enumerates physical processors before logical,
  1245. * maxcpus=N at enumeration-time can be used to disable HT.
  1246. */
  1247. static int __init parse_maxcpus(char *arg)
  1248. {
  1249. extern unsigned int maxcpus;
  1250. maxcpus = simple_strtoul(arg, NULL, 0);
  1251. return 0;
  1252. }
  1253. early_param("maxcpus", parse_maxcpus);