Kconfig 64 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  5. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  6. select ARCH_HAVE_CUSTOM_GPIO_H
  7. select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
  8. select ARCH_WANT_IPC_PARSE_VERSION
  9. select BUILDTIME_EXTABLE_SORT if MMU
  10. select CPU_PM if (SUSPEND || CPU_IDLE)
  11. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
  12. select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
  13. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  14. select GENERIC_IRQ_PROBE
  15. select GENERIC_IRQ_SHOW
  16. select GENERIC_PCI_IOMAP
  17. select GENERIC_SCHED_CLOCK
  18. select GENERIC_SMP_IDLE_THREAD
  19. select GENERIC_IDLE_POLL_SETUP
  20. select GENERIC_STRNCPY_FROM_USER
  21. select GENERIC_STRNLEN_USER
  22. select HARDIRQS_SW_RESEND
  23. select HAVE_AOUT
  24. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  25. select HAVE_ARCH_KGDB
  26. select HAVE_ARCH_SECCOMP_FILTER
  27. select HAVE_ARCH_TRACEHOOK
  28. select HAVE_BPF_JIT
  29. select HAVE_C_RECORDMCOUNT
  30. select HAVE_DEBUG_KMEMLEAK
  31. select HAVE_DMA_API_DEBUG
  32. select HAVE_DMA_ATTRS
  33. select HAVE_DMA_CONTIGUOUS if MMU
  34. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  35. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  36. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  37. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  38. select HAVE_GENERIC_DMA_COHERENT
  39. select HAVE_GENERIC_HARDIRQS
  40. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  41. select HAVE_IDE if PCI || ISA || PCMCIA
  42. select HAVE_IRQ_TIME_ACCOUNTING
  43. select HAVE_KERNEL_GZIP
  44. select HAVE_KERNEL_LZMA
  45. select HAVE_KERNEL_LZO
  46. select HAVE_KERNEL_XZ
  47. select HAVE_KPROBES if !XIP_KERNEL
  48. select HAVE_KRETPROBES if (HAVE_KPROBES)
  49. select HAVE_MEMBLOCK
  50. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  51. select HAVE_PERF_EVENTS
  52. select HAVE_REGS_AND_STACK_ACCESS_API
  53. select HAVE_SYSCALL_TRACEPOINTS
  54. select HAVE_UID16
  55. select KTIME_SCALAR
  56. select PERF_USE_VMALLOC
  57. select RTC_LIB
  58. select SYS_SUPPORTS_APM_EMULATION
  59. select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
  60. select MODULES_USE_ELF_REL
  61. select CLONE_BACKWARDS
  62. select OLD_SIGSUSPEND3
  63. select OLD_SIGACTION
  64. select HAVE_CONTEXT_TRACKING
  65. help
  66. The ARM series is a line of low-power-consumption RISC chip designs
  67. licensed by ARM Ltd and targeted at embedded applications and
  68. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  69. manufactured, but legacy ARM-based PC hardware remains popular in
  70. Europe. There is an ARM Linux project with a web page at
  71. <http://www.arm.linux.org.uk/>.
  72. config ARM_HAS_SG_CHAIN
  73. bool
  74. config NEED_SG_DMA_LENGTH
  75. bool
  76. config ARM_DMA_USE_IOMMU
  77. bool
  78. select ARM_HAS_SG_CHAIN
  79. select NEED_SG_DMA_LENGTH
  80. if ARM_DMA_USE_IOMMU
  81. config ARM_DMA_IOMMU_ALIGNMENT
  82. int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
  83. range 4 9
  84. default 8
  85. help
  86. DMA mapping framework by default aligns all buffers to the smallest
  87. PAGE_SIZE order which is greater than or equal to the requested buffer
  88. size. This works well for buffers up to a few hundreds kilobytes, but
  89. for larger buffers it just a waste of address space. Drivers which has
  90. relatively small addressing window (like 64Mib) might run out of
  91. virtual space with just a few allocations.
  92. With this parameter you can specify the maximum PAGE_SIZE order for
  93. DMA IOMMU buffers. Larger buffers will be aligned only to this
  94. specified order. The order is expressed as a power of two multiplied
  95. by the PAGE_SIZE.
  96. endif
  97. config HAVE_PWM
  98. bool
  99. config MIGHT_HAVE_PCI
  100. bool
  101. config SYS_SUPPORTS_APM_EMULATION
  102. bool
  103. config HAVE_TCM
  104. bool
  105. select GENERIC_ALLOCATOR
  106. config HAVE_PROC_CPU
  107. bool
  108. config NO_IOPORT
  109. bool
  110. config EISA
  111. bool
  112. ---help---
  113. The Extended Industry Standard Architecture (EISA) bus was
  114. developed as an open alternative to the IBM MicroChannel bus.
  115. The EISA bus provided some of the features of the IBM MicroChannel
  116. bus while maintaining backward compatibility with cards made for
  117. the older ISA bus. The EISA bus saw limited use between 1988 and
  118. 1995 when it was made obsolete by the PCI bus.
  119. Say Y here if you are building a kernel for an EISA-based machine.
  120. Otherwise, say N.
  121. config SBUS
  122. bool
  123. config STACKTRACE_SUPPORT
  124. bool
  125. default y
  126. config HAVE_LATENCYTOP_SUPPORT
  127. bool
  128. depends on !SMP
  129. default y
  130. config LOCKDEP_SUPPORT
  131. bool
  132. default y
  133. config TRACE_IRQFLAGS_SUPPORT
  134. bool
  135. default y
  136. config RWSEM_GENERIC_SPINLOCK
  137. bool
  138. default y
  139. config RWSEM_XCHGADD_ALGORITHM
  140. bool
  141. config ARCH_HAS_ILOG2_U32
  142. bool
  143. config ARCH_HAS_ILOG2_U64
  144. bool
  145. config ARCH_HAS_CPUFREQ
  146. bool
  147. help
  148. Internal node to signify that the ARCH has CPUFREQ support
  149. and that the relevant menu configurations are displayed for
  150. it.
  151. config ARCH_HAS_BANDGAP
  152. bool
  153. config GENERIC_HWEIGHT
  154. bool
  155. default y
  156. config GENERIC_CALIBRATE_DELAY
  157. bool
  158. default y
  159. config ARCH_MAY_HAVE_PC_FDC
  160. bool
  161. config ZONE_DMA
  162. bool
  163. config NEED_DMA_MAP_STATE
  164. def_bool y
  165. config ARCH_HAS_DMA_SET_COHERENT_MASK
  166. bool
  167. config GENERIC_ISA_DMA
  168. bool
  169. config FIQ
  170. bool
  171. config NEED_RET_TO_USER
  172. bool
  173. config ARCH_MTD_XIP
  174. bool
  175. config VECTORS_BASE
  176. hex
  177. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  178. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  179. default 0x00000000
  180. help
  181. The base address of exception vectors.
  182. config ARM_PATCH_PHYS_VIRT
  183. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  184. default y
  185. depends on !XIP_KERNEL && MMU
  186. depends on !ARCH_REALVIEW || !SPARSEMEM
  187. help
  188. Patch phys-to-virt and virt-to-phys translation functions at
  189. boot and module load time according to the position of the
  190. kernel in system memory.
  191. This can only be used with non-XIP MMU kernels where the base
  192. of physical memory is at a 16MB boundary.
  193. Only disable this option if you know that you do not require
  194. this feature (eg, building a kernel for a single machine) and
  195. you need to shrink the kernel to the minimal size.
  196. config NEED_MACH_GPIO_H
  197. bool
  198. help
  199. Select this when mach/gpio.h is required to provide special
  200. definitions for this platform. The need for mach/gpio.h should
  201. be avoided when possible.
  202. config NEED_MACH_IO_H
  203. bool
  204. help
  205. Select this when mach/io.h is required to provide special
  206. definitions for this platform. The need for mach/io.h should
  207. be avoided when possible.
  208. config NEED_MACH_MEMORY_H
  209. bool
  210. help
  211. Select this when mach/memory.h is required to provide special
  212. definitions for this platform. The need for mach/memory.h should
  213. be avoided when possible.
  214. config PHYS_OFFSET
  215. hex "Physical address of main memory" if MMU
  216. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  217. default DRAM_BASE if !MMU
  218. help
  219. Please provide the physical address corresponding to the
  220. location of main memory in your system.
  221. config GENERIC_BUG
  222. def_bool y
  223. depends on BUG
  224. source "init/Kconfig"
  225. source "kernel/Kconfig.freezer"
  226. menu "System Type"
  227. config MMU
  228. bool "MMU-based Paged Memory Management Support"
  229. default y
  230. help
  231. Select if you want MMU-based virtualised addressing space
  232. support by paged memory management. If unsure, say 'Y'.
  233. #
  234. # The "ARM system type" choice list is ordered alphabetically by option
  235. # text. Please add new entries in the option alphabetic order.
  236. #
  237. choice
  238. prompt "ARM system type"
  239. default ARCH_VERSATILE if !MMU
  240. default ARCH_MULTIPLATFORM if MMU
  241. config ARCH_MULTIPLATFORM
  242. bool "Allow multiple platforms to be selected"
  243. depends on MMU
  244. select ARM_PATCH_PHYS_VIRT
  245. select AUTO_ZRELADDR
  246. select COMMON_CLK
  247. select MULTI_IRQ_HANDLER
  248. select SPARSE_IRQ
  249. select USE_OF
  250. config ARCH_INTEGRATOR
  251. bool "ARM Ltd. Integrator family"
  252. select ARCH_HAS_CPUFREQ
  253. select ARM_AMBA
  254. select COMMON_CLK
  255. select COMMON_CLK_VERSATILE
  256. select GENERIC_CLOCKEVENTS
  257. select HAVE_TCM
  258. select ICST
  259. select MULTI_IRQ_HANDLER
  260. select NEED_MACH_MEMORY_H
  261. select PLAT_VERSATILE
  262. select SPARSE_IRQ
  263. select VERSATILE_FPGA_IRQ
  264. help
  265. Support for ARM's Integrator platform.
  266. config ARCH_REALVIEW
  267. bool "ARM Ltd. RealView family"
  268. select ARCH_WANT_OPTIONAL_GPIOLIB
  269. select ARM_AMBA
  270. select ARM_TIMER_SP804
  271. select COMMON_CLK
  272. select COMMON_CLK_VERSATILE
  273. select GENERIC_CLOCKEVENTS
  274. select GPIO_PL061 if GPIOLIB
  275. select ICST
  276. select NEED_MACH_MEMORY_H
  277. select PLAT_VERSATILE
  278. select PLAT_VERSATILE_CLCD
  279. help
  280. This enables support for ARM Ltd RealView boards.
  281. config ARCH_VERSATILE
  282. bool "ARM Ltd. Versatile family"
  283. select ARCH_WANT_OPTIONAL_GPIOLIB
  284. select ARM_AMBA
  285. select ARM_TIMER_SP804
  286. select ARM_VIC
  287. select CLKDEV_LOOKUP
  288. select GENERIC_CLOCKEVENTS
  289. select HAVE_MACH_CLKDEV
  290. select ICST
  291. select PLAT_VERSATILE
  292. select PLAT_VERSATILE_CLCD
  293. select PLAT_VERSATILE_CLOCK
  294. select VERSATILE_FPGA_IRQ
  295. help
  296. This enables support for ARM Ltd Versatile board.
  297. config ARCH_AT91
  298. bool "Atmel AT91"
  299. select ARCH_REQUIRE_GPIOLIB
  300. select CLKDEV_LOOKUP
  301. select HAVE_CLK
  302. select IRQ_DOMAIN
  303. select NEED_MACH_GPIO_H
  304. select NEED_MACH_IO_H if PCCARD
  305. select PINCTRL
  306. select PINCTRL_AT91 if USE_OF
  307. help
  308. This enables support for systems based on Atmel
  309. AT91RM9200 and AT91SAM9* processors.
  310. config ARCH_CLPS711X
  311. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  312. select ARCH_REQUIRE_GPIOLIB
  313. select AUTO_ZRELADDR
  314. select CLKDEV_LOOKUP
  315. select CLKSRC_MMIO
  316. select COMMON_CLK
  317. select CPU_ARM720T
  318. select GENERIC_CLOCKEVENTS
  319. select MFD_SYSCON
  320. select MULTI_IRQ_HANDLER
  321. select SPARSE_IRQ
  322. help
  323. Support for Cirrus Logic 711x/721x/731x based boards.
  324. config ARCH_GEMINI
  325. bool "Cortina Systems Gemini"
  326. select ARCH_REQUIRE_GPIOLIB
  327. select ARCH_USES_GETTIMEOFFSET
  328. select NEED_MACH_GPIO_H
  329. select CPU_FA526
  330. help
  331. Support for the Cortina Systems Gemini family SoCs
  332. config ARCH_EBSA110
  333. bool "EBSA-110"
  334. select ARCH_USES_GETTIMEOFFSET
  335. select CPU_SA110
  336. select ISA
  337. select NEED_MACH_IO_H
  338. select NEED_MACH_MEMORY_H
  339. select NO_IOPORT
  340. help
  341. This is an evaluation board for the StrongARM processor available
  342. from Digital. It has limited hardware on-board, including an
  343. Ethernet interface, two PCMCIA sockets, two serial ports and a
  344. parallel port.
  345. config ARCH_EP93XX
  346. bool "EP93xx-based"
  347. select ARCH_HAS_HOLES_MEMORYMODEL
  348. select ARCH_REQUIRE_GPIOLIB
  349. select ARCH_USES_GETTIMEOFFSET
  350. select ARM_AMBA
  351. select ARM_VIC
  352. select CLKDEV_LOOKUP
  353. select CPU_ARM920T
  354. select NEED_MACH_MEMORY_H
  355. help
  356. This enables support for the Cirrus EP93xx series of CPUs.
  357. config ARCH_FOOTBRIDGE
  358. bool "FootBridge"
  359. select CPU_SA110
  360. select FOOTBRIDGE
  361. select GENERIC_CLOCKEVENTS
  362. select HAVE_IDE
  363. select NEED_MACH_IO_H if !MMU
  364. select NEED_MACH_MEMORY_H
  365. help
  366. Support for systems based on the DC21285 companion chip
  367. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  368. config ARCH_NETX
  369. bool "Hilscher NetX based"
  370. select ARM_VIC
  371. select CLKSRC_MMIO
  372. select CPU_ARM926T
  373. select GENERIC_CLOCKEVENTS
  374. help
  375. This enables support for systems based on the Hilscher NetX Soc
  376. config ARCH_IOP13XX
  377. bool "IOP13xx-based"
  378. depends on MMU
  379. select ARCH_SUPPORTS_MSI
  380. select CPU_XSC3
  381. select NEED_MACH_MEMORY_H
  382. select NEED_RET_TO_USER
  383. select PCI
  384. select PLAT_IOP
  385. select VMSPLIT_1G
  386. help
  387. Support for Intel's IOP13XX (XScale) family of processors.
  388. config ARCH_IOP32X
  389. bool "IOP32x-based"
  390. depends on MMU
  391. select ARCH_REQUIRE_GPIOLIB
  392. select CPU_XSCALE
  393. select NEED_MACH_GPIO_H
  394. select NEED_RET_TO_USER
  395. select PCI
  396. select PLAT_IOP
  397. help
  398. Support for Intel's 80219 and IOP32X (XScale) family of
  399. processors.
  400. config ARCH_IOP33X
  401. bool "IOP33x-based"
  402. depends on MMU
  403. select ARCH_REQUIRE_GPIOLIB
  404. select CPU_XSCALE
  405. select NEED_MACH_GPIO_H
  406. select NEED_RET_TO_USER
  407. select PCI
  408. select PLAT_IOP
  409. help
  410. Support for Intel's IOP33X (XScale) family of processors.
  411. config ARCH_IXP4XX
  412. bool "IXP4xx-based"
  413. depends on MMU
  414. select ARCH_HAS_DMA_SET_COHERENT_MASK
  415. select ARCH_REQUIRE_GPIOLIB
  416. select CLKSRC_MMIO
  417. select CPU_XSCALE
  418. select DMABOUNCE if PCI
  419. select GENERIC_CLOCKEVENTS
  420. select MIGHT_HAVE_PCI
  421. select NEED_MACH_IO_H
  422. select USB_EHCI_BIG_ENDIAN_MMIO
  423. select USB_EHCI_BIG_ENDIAN_DESC
  424. help
  425. Support for Intel's IXP4XX (XScale) family of processors.
  426. config ARCH_DOVE
  427. bool "Marvell Dove"
  428. select ARCH_REQUIRE_GPIOLIB
  429. select CPU_PJ4
  430. select GENERIC_CLOCKEVENTS
  431. select MIGHT_HAVE_PCI
  432. select PINCTRL
  433. select PINCTRL_DOVE
  434. select PLAT_ORION_LEGACY
  435. select USB_ARCH_HAS_EHCI
  436. select MVEBU_MBUS
  437. help
  438. Support for the Marvell Dove SoC 88AP510
  439. config ARCH_KIRKWOOD
  440. bool "Marvell Kirkwood"
  441. select ARCH_HAS_CPUFREQ
  442. select ARCH_REQUIRE_GPIOLIB
  443. select CPU_FEROCEON
  444. select GENERIC_CLOCKEVENTS
  445. select PCI
  446. select PCI_QUIRKS
  447. select PINCTRL
  448. select PINCTRL_KIRKWOOD
  449. select PLAT_ORION_LEGACY
  450. select MVEBU_MBUS
  451. help
  452. Support for the following Marvell Kirkwood series SoCs:
  453. 88F6180, 88F6192 and 88F6281.
  454. config ARCH_MV78XX0
  455. bool "Marvell MV78xx0"
  456. select ARCH_REQUIRE_GPIOLIB
  457. select CPU_FEROCEON
  458. select GENERIC_CLOCKEVENTS
  459. select PCI
  460. select PLAT_ORION_LEGACY
  461. select MVEBU_MBUS
  462. help
  463. Support for the following Marvell MV78xx0 series SoCs:
  464. MV781x0, MV782x0.
  465. config ARCH_ORION5X
  466. bool "Marvell Orion"
  467. depends on MMU
  468. select ARCH_REQUIRE_GPIOLIB
  469. select CPU_FEROCEON
  470. select GENERIC_CLOCKEVENTS
  471. select PCI
  472. select PLAT_ORION_LEGACY
  473. select MVEBU_MBUS
  474. help
  475. Support for the following Marvell Orion 5x series SoCs:
  476. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  477. Orion-2 (5281), Orion-1-90 (6183).
  478. config ARCH_MMP
  479. bool "Marvell PXA168/910/MMP2"
  480. depends on MMU
  481. select ARCH_REQUIRE_GPIOLIB
  482. select CLKDEV_LOOKUP
  483. select GENERIC_ALLOCATOR
  484. select GENERIC_CLOCKEVENTS
  485. select GPIO_PXA
  486. select IRQ_DOMAIN
  487. select NEED_MACH_GPIO_H
  488. select PINCTRL
  489. select PLAT_PXA
  490. select SPARSE_IRQ
  491. help
  492. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  493. config ARCH_KS8695
  494. bool "Micrel/Kendin KS8695"
  495. select ARCH_REQUIRE_GPIOLIB
  496. select CLKSRC_MMIO
  497. select CPU_ARM922T
  498. select GENERIC_CLOCKEVENTS
  499. select NEED_MACH_MEMORY_H
  500. help
  501. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  502. System-on-Chip devices.
  503. config ARCH_W90X900
  504. bool "Nuvoton W90X900 CPU"
  505. select ARCH_REQUIRE_GPIOLIB
  506. select CLKDEV_LOOKUP
  507. select CLKSRC_MMIO
  508. select CPU_ARM926T
  509. select GENERIC_CLOCKEVENTS
  510. help
  511. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  512. At present, the w90x900 has been renamed nuc900, regarding
  513. the ARM series product line, you can login the following
  514. link address to know more.
  515. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  516. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  517. config ARCH_LPC32XX
  518. bool "NXP LPC32XX"
  519. select ARCH_REQUIRE_GPIOLIB
  520. select ARM_AMBA
  521. select CLKDEV_LOOKUP
  522. select CLKSRC_MMIO
  523. select CPU_ARM926T
  524. select GENERIC_CLOCKEVENTS
  525. select HAVE_IDE
  526. select HAVE_PWM
  527. select USB_ARCH_HAS_OHCI
  528. select USE_OF
  529. help
  530. Support for the NXP LPC32XX family of processors
  531. config ARCH_PXA
  532. bool "PXA2xx/PXA3xx-based"
  533. depends on MMU
  534. select ARCH_HAS_CPUFREQ
  535. select ARCH_MTD_XIP
  536. select ARCH_REQUIRE_GPIOLIB
  537. select ARM_CPU_SUSPEND if PM
  538. select AUTO_ZRELADDR
  539. select CLKDEV_LOOKUP
  540. select CLKSRC_MMIO
  541. select GENERIC_CLOCKEVENTS
  542. select GPIO_PXA
  543. select HAVE_IDE
  544. select MULTI_IRQ_HANDLER
  545. select NEED_MACH_GPIO_H
  546. select PLAT_PXA
  547. select SPARSE_IRQ
  548. help
  549. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  550. config ARCH_MSM
  551. bool "Qualcomm MSM"
  552. select ARCH_REQUIRE_GPIOLIB
  553. select CLKDEV_LOOKUP
  554. select COMMON_CLK
  555. select GENERIC_CLOCKEVENTS
  556. help
  557. Support for Qualcomm MSM/QSD based systems. This runs on the
  558. apps processor of the MSM/QSD and depends on a shared memory
  559. interface to the modem processor which runs the baseband
  560. stack and controls some vital subsystems
  561. (clock and power control, etc).
  562. config ARCH_SHMOBILE
  563. bool "Renesas SH-Mobile / R-Mobile"
  564. select ARM_PATCH_PHYS_VIRT
  565. select CLKDEV_LOOKUP
  566. select GENERIC_CLOCKEVENTS
  567. select HAVE_ARM_SCU if SMP
  568. select HAVE_ARM_TWD if LOCAL_TIMERS
  569. select HAVE_CLK
  570. select HAVE_MACH_CLKDEV
  571. select HAVE_SMP
  572. select MIGHT_HAVE_CACHE_L2X0
  573. select MULTI_IRQ_HANDLER
  574. select NO_IOPORT
  575. select PINCTRL
  576. select PM_GENERIC_DOMAINS if PM
  577. select SPARSE_IRQ
  578. help
  579. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  580. config ARCH_RPC
  581. bool "RiscPC"
  582. select ARCH_ACORN
  583. select ARCH_MAY_HAVE_PC_FDC
  584. select ARCH_SPARSEMEM_ENABLE
  585. select ARCH_USES_GETTIMEOFFSET
  586. select FIQ
  587. select HAVE_IDE
  588. select HAVE_PATA_PLATFORM
  589. select ISA_DMA_API
  590. select NEED_MACH_IO_H
  591. select NEED_MACH_MEMORY_H
  592. select NO_IOPORT
  593. select VIRT_TO_BUS
  594. help
  595. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  596. CD-ROM interface, serial and parallel port, and the floppy drive.
  597. config ARCH_SA1100
  598. bool "SA1100-based"
  599. select ARCH_HAS_CPUFREQ
  600. select ARCH_MTD_XIP
  601. select ARCH_REQUIRE_GPIOLIB
  602. select ARCH_SPARSEMEM_ENABLE
  603. select CLKDEV_LOOKUP
  604. select CLKSRC_MMIO
  605. select CPU_FREQ
  606. select CPU_SA1100
  607. select GENERIC_CLOCKEVENTS
  608. select HAVE_IDE
  609. select ISA
  610. select NEED_MACH_GPIO_H
  611. select NEED_MACH_MEMORY_H
  612. select SPARSE_IRQ
  613. help
  614. Support for StrongARM 11x0 based boards.
  615. config ARCH_S3C24XX
  616. bool "Samsung S3C24XX SoCs"
  617. select ARCH_HAS_CPUFREQ
  618. select ARCH_REQUIRE_GPIOLIB
  619. select CLKDEV_LOOKUP
  620. select CLKSRC_MMIO
  621. select GENERIC_CLOCKEVENTS
  622. select GPIO_SAMSUNG
  623. select HAVE_CLK
  624. select HAVE_S3C2410_I2C if I2C
  625. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  626. select HAVE_S3C_RTC if RTC_CLASS
  627. select MULTI_IRQ_HANDLER
  628. select NEED_MACH_GPIO_H
  629. select NEED_MACH_IO_H
  630. select SAMSUNG_ATAGS
  631. help
  632. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  633. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  634. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  635. Samsung SMDK2410 development board (and derivatives).
  636. config ARCH_S3C64XX
  637. bool "Samsung S3C64XX"
  638. select ARCH_HAS_CPUFREQ
  639. select ARCH_REQUIRE_GPIOLIB
  640. select ARM_VIC
  641. select CLKDEV_LOOKUP
  642. select CLKSRC_MMIO
  643. select CPU_V6
  644. select GENERIC_CLOCKEVENTS
  645. select GPIO_SAMSUNG
  646. select HAVE_CLK
  647. select HAVE_S3C2410_I2C if I2C
  648. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  649. select HAVE_TCM
  650. select NEED_MACH_GPIO_H
  651. select NO_IOPORT
  652. select PLAT_SAMSUNG
  653. select S3C_DEV_NAND
  654. select S3C_GPIO_TRACK
  655. select SAMSUNG_ATAGS
  656. select SAMSUNG_CLKSRC
  657. select SAMSUNG_GPIOLIB_4BIT
  658. select SAMSUNG_IRQ_VIC_TIMER
  659. select SAMSUNG_WDT_RESET
  660. select USB_ARCH_HAS_OHCI
  661. help
  662. Samsung S3C64XX series based systems
  663. config ARCH_S5P64X0
  664. bool "Samsung S5P6440 S5P6450"
  665. select CLKDEV_LOOKUP
  666. select CLKSRC_MMIO
  667. select CPU_V6
  668. select GENERIC_CLOCKEVENTS
  669. select GPIO_SAMSUNG
  670. select HAVE_CLK
  671. select HAVE_S3C2410_I2C if I2C
  672. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  673. select HAVE_S3C_RTC if RTC_CLASS
  674. select NEED_MACH_GPIO_H
  675. select SAMSUNG_WDT_RESET
  676. select SAMSUNG_ATAGS
  677. help
  678. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  679. SMDK6450.
  680. config ARCH_S5PC100
  681. bool "Samsung S5PC100"
  682. select ARCH_REQUIRE_GPIOLIB
  683. select CLKDEV_LOOKUP
  684. select CLKSRC_MMIO
  685. select CPU_V7
  686. select GENERIC_CLOCKEVENTS
  687. select GPIO_SAMSUNG
  688. select HAVE_CLK
  689. select HAVE_S3C2410_I2C if I2C
  690. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  691. select HAVE_S3C_RTC if RTC_CLASS
  692. select NEED_MACH_GPIO_H
  693. select SAMSUNG_WDT_RESET
  694. select SAMSUNG_ATAGS
  695. help
  696. Samsung S5PC100 series based systems
  697. config ARCH_S5PV210
  698. bool "Samsung S5PV210/S5PC110"
  699. select ARCH_HAS_CPUFREQ
  700. select ARCH_HAS_HOLES_MEMORYMODEL
  701. select ARCH_SPARSEMEM_ENABLE
  702. select CLKDEV_LOOKUP
  703. select CLKSRC_MMIO
  704. select CPU_V7
  705. select GENERIC_CLOCKEVENTS
  706. select GPIO_SAMSUNG
  707. select HAVE_CLK
  708. select HAVE_S3C2410_I2C if I2C
  709. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  710. select HAVE_S3C_RTC if RTC_CLASS
  711. select NEED_MACH_GPIO_H
  712. select NEED_MACH_MEMORY_H
  713. select SAMSUNG_ATAGS
  714. help
  715. Samsung S5PV210/S5PC110 series based systems
  716. config ARCH_EXYNOS
  717. bool "Samsung EXYNOS"
  718. select ARCH_HAS_CPUFREQ
  719. select ARCH_HAS_HOLES_MEMORYMODEL
  720. select ARCH_REQUIRE_GPIOLIB
  721. select ARCH_SPARSEMEM_ENABLE
  722. select ARM_GIC
  723. select CLKDEV_LOOKUP
  724. select COMMON_CLK
  725. select CPU_V7
  726. select GENERIC_CLOCKEVENTS
  727. select HAVE_CLK
  728. select HAVE_S3C2410_I2C if I2C
  729. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  730. select HAVE_S3C_RTC if RTC_CLASS
  731. select NEED_MACH_MEMORY_H
  732. select SPARSE_IRQ
  733. select USE_OF
  734. help
  735. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  736. config ARCH_SHARK
  737. bool "Shark"
  738. select ARCH_USES_GETTIMEOFFSET
  739. select CPU_SA110
  740. select ISA
  741. select ISA_DMA
  742. select NEED_MACH_MEMORY_H
  743. select PCI
  744. select VIRT_TO_BUS
  745. select ZONE_DMA
  746. help
  747. Support for the StrongARM based Digital DNARD machine, also known
  748. as "Shark" (<http://www.shark-linux.de/shark.html>).
  749. config ARCH_DAVINCI
  750. bool "TI DaVinci"
  751. select ARCH_HAS_HOLES_MEMORYMODEL
  752. select ARCH_REQUIRE_GPIOLIB
  753. select CLKDEV_LOOKUP
  754. select GENERIC_ALLOCATOR
  755. select GENERIC_CLOCKEVENTS
  756. select GENERIC_IRQ_CHIP
  757. select HAVE_IDE
  758. select NEED_MACH_GPIO_H
  759. select TI_PRIV_EDMA
  760. select USE_OF
  761. select ZONE_DMA
  762. help
  763. Support for TI's DaVinci platform.
  764. config ARCH_OMAP1
  765. bool "TI OMAP1"
  766. depends on MMU
  767. select ARCH_HAS_CPUFREQ
  768. select ARCH_HAS_HOLES_MEMORYMODEL
  769. select ARCH_OMAP
  770. select ARCH_REQUIRE_GPIOLIB
  771. select CLKDEV_LOOKUP
  772. select CLKSRC_MMIO
  773. select GENERIC_CLOCKEVENTS
  774. select GENERIC_IRQ_CHIP
  775. select HAVE_CLK
  776. select HAVE_IDE
  777. select IRQ_DOMAIN
  778. select NEED_MACH_IO_H if PCCARD
  779. select NEED_MACH_MEMORY_H
  780. help
  781. Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
  782. endchoice
  783. menu "Multiple platform selection"
  784. depends on ARCH_MULTIPLATFORM
  785. comment "CPU Core family selection"
  786. config ARCH_MULTI_V4T
  787. bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
  788. depends on !ARCH_MULTI_V6_V7
  789. select ARCH_MULTI_V4_V5
  790. select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
  791. CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
  792. CPU_ARM925T || CPU_ARM940T)
  793. config ARCH_MULTI_V5
  794. bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
  795. depends on !ARCH_MULTI_V6_V7
  796. select ARCH_MULTI_V4_V5
  797. select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
  798. CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
  799. CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
  800. config ARCH_MULTI_V4_V5
  801. bool
  802. config ARCH_MULTI_V6
  803. bool "ARMv6 based platforms (ARM11)"
  804. select ARCH_MULTI_V6_V7
  805. select CPU_V6
  806. config ARCH_MULTI_V7
  807. bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
  808. default y
  809. select ARCH_MULTI_V6_V7
  810. select CPU_V7
  811. config ARCH_MULTI_V6_V7
  812. bool
  813. config ARCH_MULTI_CPU_AUTO
  814. def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
  815. select ARCH_MULTI_V5
  816. endmenu
  817. #
  818. # This is sorted alphabetically by mach-* pathname. However, plat-*
  819. # Kconfigs may be included either alphabetically (according to the
  820. # plat- suffix) or along side the corresponding mach-* source.
  821. #
  822. source "arch/arm/mach-mvebu/Kconfig"
  823. source "arch/arm/mach-at91/Kconfig"
  824. source "arch/arm/mach-bcm/Kconfig"
  825. source "arch/arm/mach-bcm2835/Kconfig"
  826. source "arch/arm/mach-clps711x/Kconfig"
  827. source "arch/arm/mach-cns3xxx/Kconfig"
  828. source "arch/arm/mach-davinci/Kconfig"
  829. source "arch/arm/mach-dove/Kconfig"
  830. source "arch/arm/mach-ep93xx/Kconfig"
  831. source "arch/arm/mach-footbridge/Kconfig"
  832. source "arch/arm/mach-gemini/Kconfig"
  833. source "arch/arm/mach-highbank/Kconfig"
  834. source "arch/arm/mach-integrator/Kconfig"
  835. source "arch/arm/mach-iop32x/Kconfig"
  836. source "arch/arm/mach-iop33x/Kconfig"
  837. source "arch/arm/mach-iop13xx/Kconfig"
  838. source "arch/arm/mach-ixp4xx/Kconfig"
  839. source "arch/arm/mach-keystone/Kconfig"
  840. source "arch/arm/mach-kirkwood/Kconfig"
  841. source "arch/arm/mach-ks8695/Kconfig"
  842. source "arch/arm/mach-msm/Kconfig"
  843. source "arch/arm/mach-mv78xx0/Kconfig"
  844. source "arch/arm/mach-imx/Kconfig"
  845. source "arch/arm/mach-mxs/Kconfig"
  846. source "arch/arm/mach-netx/Kconfig"
  847. source "arch/arm/mach-nomadik/Kconfig"
  848. source "arch/arm/mach-nspire/Kconfig"
  849. source "arch/arm/plat-omap/Kconfig"
  850. source "arch/arm/mach-omap1/Kconfig"
  851. source "arch/arm/mach-omap2/Kconfig"
  852. source "arch/arm/mach-orion5x/Kconfig"
  853. source "arch/arm/mach-picoxcell/Kconfig"
  854. source "arch/arm/mach-pxa/Kconfig"
  855. source "arch/arm/plat-pxa/Kconfig"
  856. source "arch/arm/mach-mmp/Kconfig"
  857. source "arch/arm/mach-realview/Kconfig"
  858. source "arch/arm/mach-rockchip/Kconfig"
  859. source "arch/arm/mach-sa1100/Kconfig"
  860. source "arch/arm/plat-samsung/Kconfig"
  861. source "arch/arm/mach-socfpga/Kconfig"
  862. source "arch/arm/mach-spear/Kconfig"
  863. source "arch/arm/mach-sti/Kconfig"
  864. source "arch/arm/mach-s3c24xx/Kconfig"
  865. if ARCH_S3C64XX
  866. source "arch/arm/mach-s3c64xx/Kconfig"
  867. endif
  868. source "arch/arm/mach-s5p64x0/Kconfig"
  869. source "arch/arm/mach-s5pc100/Kconfig"
  870. source "arch/arm/mach-s5pv210/Kconfig"
  871. source "arch/arm/mach-exynos/Kconfig"
  872. source "arch/arm/mach-shmobile/Kconfig"
  873. source "arch/arm/mach-sunxi/Kconfig"
  874. source "arch/arm/mach-prima2/Kconfig"
  875. source "arch/arm/mach-tegra/Kconfig"
  876. source "arch/arm/mach-u300/Kconfig"
  877. source "arch/arm/mach-ux500/Kconfig"
  878. source "arch/arm/mach-versatile/Kconfig"
  879. source "arch/arm/mach-vexpress/Kconfig"
  880. source "arch/arm/plat-versatile/Kconfig"
  881. source "arch/arm/mach-virt/Kconfig"
  882. source "arch/arm/mach-vt8500/Kconfig"
  883. source "arch/arm/mach-w90x900/Kconfig"
  884. source "arch/arm/mach-zynq/Kconfig"
  885. # Definitions to make life easier
  886. config ARCH_ACORN
  887. bool
  888. config PLAT_IOP
  889. bool
  890. select GENERIC_CLOCKEVENTS
  891. config PLAT_ORION
  892. bool
  893. select CLKSRC_MMIO
  894. select COMMON_CLK
  895. select GENERIC_IRQ_CHIP
  896. select IRQ_DOMAIN
  897. config PLAT_ORION_LEGACY
  898. bool
  899. select PLAT_ORION
  900. config PLAT_PXA
  901. bool
  902. config PLAT_VERSATILE
  903. bool
  904. config ARM_TIMER_SP804
  905. bool
  906. select CLKSRC_MMIO
  907. select CLKSRC_OF if OF
  908. source arch/arm/mm/Kconfig
  909. config ARM_NR_BANKS
  910. int
  911. default 16 if ARCH_EP93XX
  912. default 8
  913. config IWMMXT
  914. bool "Enable iWMMXt support" if !CPU_PJ4
  915. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  916. default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
  917. help
  918. Enable support for iWMMXt context switching at run time if
  919. running on a CPU that supports it.
  920. config XSCALE_PMU
  921. bool
  922. depends on CPU_XSCALE
  923. default y
  924. config MULTI_IRQ_HANDLER
  925. bool
  926. help
  927. Allow each machine to specify it's own IRQ handler at run time.
  928. if !MMU
  929. source "arch/arm/Kconfig-nommu"
  930. endif
  931. config PJ4B_ERRATA_4742
  932. bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
  933. depends on CPU_PJ4B && MACH_ARMADA_370
  934. default y
  935. help
  936. When coming out of either a Wait for Interrupt (WFI) or a Wait for
  937. Event (WFE) IDLE states, a specific timing sensitivity exists between
  938. the retiring WFI/WFE instructions and the newly issued subsequent
  939. instructions. This sensitivity can result in a CPU hang scenario.
  940. Workaround:
  941. The software must insert either a Data Synchronization Barrier (DSB)
  942. or Data Memory Barrier (DMB) command immediately after the WFI/WFE
  943. instruction
  944. config ARM_ERRATA_326103
  945. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  946. depends on CPU_V6
  947. help
  948. Executing a SWP instruction to read-only memory does not set bit 11
  949. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  950. treat the access as a read, preventing a COW from occurring and
  951. causing the faulting task to livelock.
  952. config ARM_ERRATA_411920
  953. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  954. depends on CPU_V6 || CPU_V6K
  955. help
  956. Invalidation of the Instruction Cache operation can
  957. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  958. It does not affect the MPCore. This option enables the ARM Ltd.
  959. recommended workaround.
  960. config ARM_ERRATA_430973
  961. bool "ARM errata: Stale prediction on replaced interworking branch"
  962. depends on CPU_V7
  963. help
  964. This option enables the workaround for the 430973 Cortex-A8
  965. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  966. interworking branch is replaced with another code sequence at the
  967. same virtual address, whether due to self-modifying code or virtual
  968. to physical address re-mapping, Cortex-A8 does not recover from the
  969. stale interworking branch prediction. This results in Cortex-A8
  970. executing the new code sequence in the incorrect ARM or Thumb state.
  971. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  972. and also flushes the branch target cache at every context switch.
  973. Note that setting specific bits in the ACTLR register may not be
  974. available in non-secure mode.
  975. config ARM_ERRATA_458693
  976. bool "ARM errata: Processor deadlock when a false hazard is created"
  977. depends on CPU_V7
  978. depends on !ARCH_MULTIPLATFORM
  979. help
  980. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  981. erratum. For very specific sequences of memory operations, it is
  982. possible for a hazard condition intended for a cache line to instead
  983. be incorrectly associated with a different cache line. This false
  984. hazard might then cause a processor deadlock. The workaround enables
  985. the L1 caching of the NEON accesses and disables the PLD instruction
  986. in the ACTLR register. Note that setting specific bits in the ACTLR
  987. register may not be available in non-secure mode.
  988. config ARM_ERRATA_460075
  989. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  990. depends on CPU_V7
  991. depends on !ARCH_MULTIPLATFORM
  992. help
  993. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  994. erratum. Any asynchronous access to the L2 cache may encounter a
  995. situation in which recent store transactions to the L2 cache are lost
  996. and overwritten with stale memory contents from external memory. The
  997. workaround disables the write-allocate mode for the L2 cache via the
  998. ACTLR register. Note that setting specific bits in the ACTLR register
  999. may not be available in non-secure mode.
  1000. config ARM_ERRATA_742230
  1001. bool "ARM errata: DMB operation may be faulty"
  1002. depends on CPU_V7 && SMP
  1003. depends on !ARCH_MULTIPLATFORM
  1004. help
  1005. This option enables the workaround for the 742230 Cortex-A9
  1006. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1007. between two write operations may not ensure the correct visibility
  1008. ordering of the two writes. This workaround sets a specific bit in
  1009. the diagnostic register of the Cortex-A9 which causes the DMB
  1010. instruction to behave as a DSB, ensuring the correct behaviour of
  1011. the two writes.
  1012. config ARM_ERRATA_742231
  1013. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1014. depends on CPU_V7 && SMP
  1015. depends on !ARCH_MULTIPLATFORM
  1016. help
  1017. This option enables the workaround for the 742231 Cortex-A9
  1018. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1019. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1020. accessing some data located in the same cache line, may get corrupted
  1021. data due to bad handling of the address hazard when the line gets
  1022. replaced from one of the CPUs at the same time as another CPU is
  1023. accessing it. This workaround sets specific bits in the diagnostic
  1024. register of the Cortex-A9 which reduces the linefill issuing
  1025. capabilities of the processor.
  1026. config PL310_ERRATA_588369
  1027. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1028. depends on CACHE_L2X0
  1029. help
  1030. The PL310 L2 cache controller implements three types of Clean &
  1031. Invalidate maintenance operations: by Physical Address
  1032. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1033. They are architecturally defined to behave as the execution of a
  1034. clean operation followed immediately by an invalidate operation,
  1035. both performing to the same memory location. This functionality
  1036. is not correctly implemented in PL310 as clean lines are not
  1037. invalidated as a result of these operations.
  1038. config ARM_ERRATA_643719
  1039. bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
  1040. depends on CPU_V7 && SMP
  1041. help
  1042. This option enables the workaround for the 643719 Cortex-A9 (prior to
  1043. r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
  1044. register returns zero when it should return one. The workaround
  1045. corrects this value, ensuring cache maintenance operations which use
  1046. it behave as intended and avoiding data corruption.
  1047. config ARM_ERRATA_720789
  1048. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1049. depends on CPU_V7
  1050. help
  1051. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1052. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1053. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1054. As a consequence of this erratum, some TLB entries which should be
  1055. invalidated are not, resulting in an incoherency in the system page
  1056. tables. The workaround changes the TLB flushing routines to invalidate
  1057. entries regardless of the ASID.
  1058. config PL310_ERRATA_727915
  1059. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1060. depends on CACHE_L2X0
  1061. help
  1062. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1063. operation (offset 0x7FC). This operation runs in background so that
  1064. PL310 can handle normal accesses while it is in progress. Under very
  1065. rare circumstances, due to this erratum, write data can be lost when
  1066. PL310 treats a cacheable write transaction during a Clean &
  1067. Invalidate by Way operation.
  1068. config ARM_ERRATA_743622
  1069. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1070. depends on CPU_V7
  1071. depends on !ARCH_MULTIPLATFORM
  1072. help
  1073. This option enables the workaround for the 743622 Cortex-A9
  1074. (r2p*) erratum. Under very rare conditions, a faulty
  1075. optimisation in the Cortex-A9 Store Buffer may lead to data
  1076. corruption. This workaround sets a specific bit in the diagnostic
  1077. register of the Cortex-A9 which disables the Store Buffer
  1078. optimisation, preventing the defect from occurring. This has no
  1079. visible impact on the overall performance or power consumption of the
  1080. processor.
  1081. config ARM_ERRATA_751472
  1082. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1083. depends on CPU_V7
  1084. depends on !ARCH_MULTIPLATFORM
  1085. help
  1086. This option enables the workaround for the 751472 Cortex-A9 (prior
  1087. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1088. completion of a following broadcasted operation if the second
  1089. operation is received by a CPU before the ICIALLUIS has completed,
  1090. potentially leading to corrupted entries in the cache or TLB.
  1091. config PL310_ERRATA_753970
  1092. bool "PL310 errata: cache sync operation may be faulty"
  1093. depends on CACHE_PL310
  1094. help
  1095. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1096. Under some condition the effect of cache sync operation on
  1097. the store buffer still remains when the operation completes.
  1098. This means that the store buffer is always asked to drain and
  1099. this prevents it from merging any further writes. The workaround
  1100. is to replace the normal offset of cache sync operation (0x730)
  1101. by another offset targeting an unmapped PL310 register 0x740.
  1102. This has the same effect as the cache sync operation: store buffer
  1103. drain and waiting for all buffers empty.
  1104. config ARM_ERRATA_754322
  1105. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1106. depends on CPU_V7
  1107. help
  1108. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1109. r3p*) erratum. A speculative memory access may cause a page table walk
  1110. which starts prior to an ASID switch but completes afterwards. This
  1111. can populate the micro-TLB with a stale entry which may be hit with
  1112. the new ASID. This workaround places two dsb instructions in the mm
  1113. switching code so that no page table walks can cross the ASID switch.
  1114. config ARM_ERRATA_754327
  1115. bool "ARM errata: no automatic Store Buffer drain"
  1116. depends on CPU_V7 && SMP
  1117. help
  1118. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1119. r2p0) erratum. The Store Buffer does not have any automatic draining
  1120. mechanism and therefore a livelock may occur if an external agent
  1121. continuously polls a memory location waiting to observe an update.
  1122. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1123. written polling loops from denying visibility of updates to memory.
  1124. config ARM_ERRATA_364296
  1125. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1126. depends on CPU_V6 && !SMP
  1127. help
  1128. This options enables the workaround for the 364296 ARM1136
  1129. r0p2 erratum (possible cache data corruption with
  1130. hit-under-miss enabled). It sets the undocumented bit 31 in
  1131. the auxiliary control register and the FI bit in the control
  1132. register, thus disabling hit-under-miss without putting the
  1133. processor into full low interrupt latency mode. ARM11MPCore
  1134. is not affected.
  1135. config ARM_ERRATA_764369
  1136. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1137. depends on CPU_V7 && SMP
  1138. help
  1139. This option enables the workaround for erratum 764369
  1140. affecting Cortex-A9 MPCore with two or more processors (all
  1141. current revisions). Under certain timing circumstances, a data
  1142. cache line maintenance operation by MVA targeting an Inner
  1143. Shareable memory region may fail to proceed up to either the
  1144. Point of Coherency or to the Point of Unification of the
  1145. system. This workaround adds a DSB instruction before the
  1146. relevant cache maintenance functions and sets a specific bit
  1147. in the diagnostic control register of the SCU.
  1148. config PL310_ERRATA_769419
  1149. bool "PL310 errata: no automatic Store Buffer drain"
  1150. depends on CACHE_L2X0
  1151. help
  1152. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1153. not automatically drain. This can cause normal, non-cacheable
  1154. writes to be retained when the memory system is idle, leading
  1155. to suboptimal I/O performance for drivers using coherent DMA.
  1156. This option adds a write barrier to the cpu_idle loop so that,
  1157. on systems with an outer cache, the store buffer is drained
  1158. explicitly.
  1159. config ARM_ERRATA_775420
  1160. bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
  1161. depends on CPU_V7
  1162. help
  1163. This option enables the workaround for the 775420 Cortex-A9 (r2p2,
  1164. r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
  1165. operation aborts with MMU exception, it might cause the processor
  1166. to deadlock. This workaround puts DSB before executing ISB if
  1167. an abort may occur on cache maintenance.
  1168. config ARM_ERRATA_798181
  1169. bool "ARM errata: TLBI/DSB failure on Cortex-A15"
  1170. depends on CPU_V7 && SMP
  1171. help
  1172. On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
  1173. adequately shooting down all use of the old entries. This
  1174. option enables the Linux kernel workaround for this erratum
  1175. which sends an IPI to the CPUs that are running the same ASID
  1176. as the one being invalidated.
  1177. endmenu
  1178. source "arch/arm/common/Kconfig"
  1179. menu "Bus support"
  1180. config ARM_AMBA
  1181. bool
  1182. config ISA
  1183. bool
  1184. help
  1185. Find out whether you have ISA slots on your motherboard. ISA is the
  1186. name of a bus system, i.e. the way the CPU talks to the other stuff
  1187. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1188. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1189. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1190. # Select ISA DMA controller support
  1191. config ISA_DMA
  1192. bool
  1193. select ISA_DMA_API
  1194. # Select ISA DMA interface
  1195. config ISA_DMA_API
  1196. bool
  1197. config PCI
  1198. bool "PCI support" if MIGHT_HAVE_PCI
  1199. help
  1200. Find out whether you have a PCI motherboard. PCI is the name of a
  1201. bus system, i.e. the way the CPU talks to the other stuff inside
  1202. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1203. VESA. If you have PCI, say Y, otherwise N.
  1204. config PCI_DOMAINS
  1205. bool
  1206. depends on PCI
  1207. config PCI_NANOENGINE
  1208. bool "BSE nanoEngine PCI support"
  1209. depends on SA1100_NANOENGINE
  1210. help
  1211. Enable PCI on the BSE nanoEngine board.
  1212. config PCI_SYSCALL
  1213. def_bool PCI
  1214. # Select the host bridge type
  1215. config PCI_HOST_VIA82C505
  1216. bool
  1217. depends on PCI && ARCH_SHARK
  1218. default y
  1219. config PCI_HOST_ITE8152
  1220. bool
  1221. depends on PCI && MACH_ARMCORE
  1222. default y
  1223. select DMABOUNCE
  1224. source "drivers/pci/Kconfig"
  1225. source "drivers/pci/pcie/Kconfig"
  1226. source "drivers/pcmcia/Kconfig"
  1227. endmenu
  1228. menu "Kernel Features"
  1229. config HAVE_SMP
  1230. bool
  1231. help
  1232. This option should be selected by machines which have an SMP-
  1233. capable CPU.
  1234. The only effect of this option is to make the SMP-related
  1235. options available to the user for configuration.
  1236. config SMP
  1237. bool "Symmetric Multi-Processing"
  1238. depends on CPU_V6K || CPU_V7
  1239. depends on GENERIC_CLOCKEVENTS
  1240. depends on HAVE_SMP
  1241. depends on MMU || ARM_MPU
  1242. select USE_GENERIC_SMP_HELPERS
  1243. help
  1244. This enables support for systems with more than one CPU. If you have
  1245. a system with only one CPU, like most personal computers, say N. If
  1246. you have a system with more than one CPU, say Y.
  1247. If you say N here, the kernel will run on single and multiprocessor
  1248. machines, but will use only one CPU of a multiprocessor machine. If
  1249. you say Y here, the kernel will run on many, but not all, single
  1250. processor machines. On a single processor machine, the kernel will
  1251. run faster if you say N here.
  1252. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1253. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1254. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1255. If you don't know what to do here, say N.
  1256. config SMP_ON_UP
  1257. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1258. depends on SMP && !XIP_KERNEL && MMU
  1259. default y
  1260. help
  1261. SMP kernels contain instructions which fail on non-SMP processors.
  1262. Enabling this option allows the kernel to modify itself to make
  1263. these instructions safe. Disabling it allows about 1K of space
  1264. savings.
  1265. If you don't know what to do here, say Y.
  1266. config ARM_CPU_TOPOLOGY
  1267. bool "Support cpu topology definition"
  1268. depends on SMP && CPU_V7
  1269. default y
  1270. help
  1271. Support ARM cpu topology definition. The MPIDR register defines
  1272. affinity between processors which is then used to describe the cpu
  1273. topology of an ARM System.
  1274. config SCHED_MC
  1275. bool "Multi-core scheduler support"
  1276. depends on ARM_CPU_TOPOLOGY
  1277. help
  1278. Multi-core scheduler support improves the CPU scheduler's decision
  1279. making when dealing with multi-core CPU chips at a cost of slightly
  1280. increased overhead in some places. If unsure say N here.
  1281. config SCHED_SMT
  1282. bool "SMT scheduler support"
  1283. depends on ARM_CPU_TOPOLOGY
  1284. help
  1285. Improves the CPU scheduler's decision making when dealing with
  1286. MultiThreading at a cost of slightly increased overhead in some
  1287. places. If unsure say N here.
  1288. config HAVE_ARM_SCU
  1289. bool
  1290. help
  1291. This option enables support for the ARM system coherency unit
  1292. config HAVE_ARM_ARCH_TIMER
  1293. bool "Architected timer support"
  1294. depends on CPU_V7
  1295. select ARM_ARCH_TIMER
  1296. help
  1297. This option enables support for the ARM architected timer
  1298. config HAVE_ARM_TWD
  1299. bool
  1300. depends on SMP
  1301. select CLKSRC_OF if OF
  1302. help
  1303. This options enables support for the ARM timer and watchdog unit
  1304. config MCPM
  1305. bool "Multi-Cluster Power Management"
  1306. depends on CPU_V7 && SMP
  1307. help
  1308. This option provides the common power management infrastructure
  1309. for (multi-)cluster based systems, such as big.LITTLE based
  1310. systems.
  1311. choice
  1312. prompt "Memory split"
  1313. default VMSPLIT_3G
  1314. help
  1315. Select the desired split between kernel and user memory.
  1316. If you are not absolutely sure what you are doing, leave this
  1317. option alone!
  1318. config VMSPLIT_3G
  1319. bool "3G/1G user/kernel split"
  1320. config VMSPLIT_2G
  1321. bool "2G/2G user/kernel split"
  1322. config VMSPLIT_1G
  1323. bool "1G/3G user/kernel split"
  1324. endchoice
  1325. config PAGE_OFFSET
  1326. hex
  1327. default 0x40000000 if VMSPLIT_1G
  1328. default 0x80000000 if VMSPLIT_2G
  1329. default 0xC0000000
  1330. config NR_CPUS
  1331. int "Maximum number of CPUs (2-32)"
  1332. range 2 32
  1333. depends on SMP
  1334. default "4"
  1335. config HOTPLUG_CPU
  1336. bool "Support for hot-pluggable CPUs"
  1337. depends on SMP
  1338. help
  1339. Say Y here to experiment with turning CPUs off and on. CPUs
  1340. can be controlled through /sys/devices/system/cpu.
  1341. config ARM_PSCI
  1342. bool "Support for the ARM Power State Coordination Interface (PSCI)"
  1343. depends on CPU_V7
  1344. help
  1345. Say Y here if you want Linux to communicate with system firmware
  1346. implementing the PSCI specification for CPU-centric power
  1347. management operations described in ARM document number ARM DEN
  1348. 0022A ("Power State Coordination Interface System Software on
  1349. ARM processors").
  1350. config LOCAL_TIMERS
  1351. bool "Use local timer interrupts"
  1352. depends on SMP
  1353. default y
  1354. help
  1355. Enable support for local timers on SMP platforms, rather then the
  1356. legacy IPI broadcast method. Local timers allows the system
  1357. accounting to be spread across the timer interval, preventing a
  1358. "thundering herd" at every timer tick.
  1359. # The GPIO number here must be sorted by descending number. In case of
  1360. # a multiplatform kernel, we just want the highest value required by the
  1361. # selected platforms.
  1362. config ARCH_NR_GPIO
  1363. int
  1364. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1365. default 512 if SOC_OMAP5
  1366. default 512 if ARCH_KEYSTONE
  1367. default 392 if ARCH_U8500
  1368. default 352 if ARCH_VT8500
  1369. default 288 if ARCH_SUNXI
  1370. default 264 if MACH_H4700
  1371. default 0
  1372. help
  1373. Maximum number of GPIOs in the system.
  1374. If unsure, leave the default value.
  1375. source kernel/Kconfig.preempt
  1376. config HZ
  1377. int
  1378. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1379. ARCH_S5PV210 || ARCH_EXYNOS4
  1380. default AT91_TIMER_HZ if ARCH_AT91
  1381. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1382. default 100
  1383. config SCHED_HRTICK
  1384. def_bool HIGH_RES_TIMERS
  1385. config THUMB2_KERNEL
  1386. bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
  1387. depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
  1388. default y if CPU_THUMBONLY
  1389. select AEABI
  1390. select ARM_ASM_UNIFIED
  1391. select ARM_UNWIND
  1392. help
  1393. By enabling this option, the kernel will be compiled in
  1394. Thumb-2 mode. A compiler/assembler that understand the unified
  1395. ARM-Thumb syntax is needed.
  1396. If unsure, say N.
  1397. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1398. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1399. depends on THUMB2_KERNEL && MODULES
  1400. default y
  1401. help
  1402. Various binutils versions can resolve Thumb-2 branches to
  1403. locally-defined, preemptible global symbols as short-range "b.n"
  1404. branch instructions.
  1405. This is a problem, because there's no guarantee the final
  1406. destination of the symbol, or any candidate locations for a
  1407. trampoline, are within range of the branch. For this reason, the
  1408. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1409. relocation in modules at all, and it makes little sense to add
  1410. support.
  1411. The symptom is that the kernel fails with an "unsupported
  1412. relocation" error when loading some modules.
  1413. Until fixed tools are available, passing
  1414. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1415. code which hits this problem, at the cost of a bit of extra runtime
  1416. stack usage in some cases.
  1417. The problem is described in more detail at:
  1418. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1419. Only Thumb-2 kernels are affected.
  1420. Unless you are sure your tools don't have this problem, say Y.
  1421. config ARM_ASM_UNIFIED
  1422. bool
  1423. config AEABI
  1424. bool "Use the ARM EABI to compile the kernel"
  1425. help
  1426. This option allows for the kernel to be compiled using the latest
  1427. ARM ABI (aka EABI). This is only useful if you are using a user
  1428. space environment that is also compiled with EABI.
  1429. Since there are major incompatibilities between the legacy ABI and
  1430. EABI, especially with regard to structure member alignment, this
  1431. option also changes the kernel syscall calling convention to
  1432. disambiguate both ABIs and allow for backward compatibility support
  1433. (selected with CONFIG_OABI_COMPAT).
  1434. To use this you need GCC version 4.0.0 or later.
  1435. config OABI_COMPAT
  1436. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1437. depends on AEABI && !THUMB2_KERNEL
  1438. default y
  1439. help
  1440. This option preserves the old syscall interface along with the
  1441. new (ARM EABI) one. It also provides a compatibility layer to
  1442. intercept syscalls that have structure arguments which layout
  1443. in memory differs between the legacy ABI and the new ARM EABI
  1444. (only for non "thumb" binaries). This option adds a tiny
  1445. overhead to all syscalls and produces a slightly larger kernel.
  1446. If you know you'll be using only pure EABI user space then you
  1447. can say N here. If this option is not selected and you attempt
  1448. to execute a legacy ABI binary then the result will be
  1449. UNPREDICTABLE (in fact it can be predicted that it won't work
  1450. at all). If in doubt say Y.
  1451. config ARCH_HAS_HOLES_MEMORYMODEL
  1452. bool
  1453. config ARCH_SPARSEMEM_ENABLE
  1454. bool
  1455. config ARCH_SPARSEMEM_DEFAULT
  1456. def_bool ARCH_SPARSEMEM_ENABLE
  1457. config ARCH_SELECT_MEMORY_MODEL
  1458. def_bool ARCH_SPARSEMEM_ENABLE
  1459. config HAVE_ARCH_PFN_VALID
  1460. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1461. config HIGHMEM
  1462. bool "High Memory Support"
  1463. depends on MMU
  1464. help
  1465. The address space of ARM processors is only 4 Gigabytes large
  1466. and it has to accommodate user address space, kernel address
  1467. space as well as some memory mapped IO. That means that, if you
  1468. have a large amount of physical memory and/or IO, not all of the
  1469. memory can be "permanently mapped" by the kernel. The physical
  1470. memory that is not permanently mapped is called "high memory".
  1471. Depending on the selected kernel/user memory split, minimum
  1472. vmalloc space and actual amount of RAM, you may not need this
  1473. option which should result in a slightly faster kernel.
  1474. If unsure, say n.
  1475. config HIGHPTE
  1476. bool "Allocate 2nd-level pagetables from highmem"
  1477. depends on HIGHMEM
  1478. config HW_PERF_EVENTS
  1479. bool "Enable hardware performance counter support for perf events"
  1480. depends on PERF_EVENTS
  1481. default y
  1482. help
  1483. Enable hardware performance counter support for perf events. If
  1484. disabled, perf events will use software events only.
  1485. config SYS_SUPPORTS_HUGETLBFS
  1486. def_bool y
  1487. depends on ARM_LPAE
  1488. config HAVE_ARCH_TRANSPARENT_HUGEPAGE
  1489. def_bool y
  1490. depends on ARM_LPAE
  1491. source "mm/Kconfig"
  1492. config FORCE_MAX_ZONEORDER
  1493. int "Maximum zone order" if ARCH_SHMOBILE
  1494. range 11 64 if ARCH_SHMOBILE
  1495. default "12" if SOC_AM33XX
  1496. default "9" if SA1111
  1497. default "11"
  1498. help
  1499. The kernel memory allocator divides physically contiguous memory
  1500. blocks into "zones", where each zone is a power of two number of
  1501. pages. This option selects the largest power of two that the kernel
  1502. keeps in the memory allocator. If you need to allocate very large
  1503. blocks of physically contiguous memory, then you may need to
  1504. increase this value.
  1505. This config option is actually maximum order plus one. For example,
  1506. a value of 11 means that the largest free memory block is 2^10 pages.
  1507. config ALIGNMENT_TRAP
  1508. bool
  1509. depends on CPU_CP15_MMU
  1510. default y if !ARCH_EBSA110
  1511. select HAVE_PROC_CPU if PROC_FS
  1512. help
  1513. ARM processors cannot fetch/store information which is not
  1514. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1515. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1516. fetch/store instructions will be emulated in software if you say
  1517. here, which has a severe performance impact. This is necessary for
  1518. correct operation of some network protocols. With an IP-only
  1519. configuration it is safe to say N, otherwise say Y.
  1520. config UACCESS_WITH_MEMCPY
  1521. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
  1522. depends on MMU
  1523. default y if CPU_FEROCEON
  1524. help
  1525. Implement faster copy_to_user and clear_user methods for CPU
  1526. cores where a 8-word STM instruction give significantly higher
  1527. memory write throughput than a sequence of individual 32bit stores.
  1528. A possible side effect is a slight increase in scheduling latency
  1529. between threads sharing the same address space if they invoke
  1530. such copy operations with large buffers.
  1531. However, if the CPU data cache is using a write-allocate mode,
  1532. this option is unlikely to provide any performance gain.
  1533. config SECCOMP
  1534. bool
  1535. prompt "Enable seccomp to safely compute untrusted bytecode"
  1536. ---help---
  1537. This kernel feature is useful for number crunching applications
  1538. that may need to compute untrusted bytecode during their
  1539. execution. By using pipes or other transports made available to
  1540. the process as file descriptors supporting the read/write
  1541. syscalls, it's possible to isolate those applications in
  1542. their own address space using seccomp. Once seccomp is
  1543. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1544. and the task is only allowed to execute a few safe syscalls
  1545. defined by each seccomp mode.
  1546. config CC_STACKPROTECTOR
  1547. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1548. help
  1549. This option turns on the -fstack-protector GCC feature. This
  1550. feature puts, at the beginning of functions, a canary value on
  1551. the stack just before the return address, and validates
  1552. the value just before actually returning. Stack based buffer
  1553. overflows (that need to overwrite this return address) now also
  1554. overwrite the canary, which gets detected and the attack is then
  1555. neutralized via a kernel panic.
  1556. This feature requires gcc version 4.2 or above.
  1557. config XEN_DOM0
  1558. def_bool y
  1559. depends on XEN
  1560. config XEN
  1561. bool "Xen guest support on ARM (EXPERIMENTAL)"
  1562. depends on ARM && AEABI && OF
  1563. depends on CPU_V7 && !CPU_V6
  1564. depends on !GENERIC_ATOMIC64
  1565. select ARM_PSCI
  1566. help
  1567. Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
  1568. endmenu
  1569. menu "Boot options"
  1570. config USE_OF
  1571. bool "Flattened Device Tree support"
  1572. select IRQ_DOMAIN
  1573. select OF
  1574. select OF_EARLY_FLATTREE
  1575. help
  1576. Include support for flattened device tree machine descriptions.
  1577. config ATAGS
  1578. bool "Support for the traditional ATAGS boot data passing" if USE_OF
  1579. default y
  1580. help
  1581. This is the traditional way of passing data to the kernel at boot
  1582. time. If you are solely relying on the flattened device tree (or
  1583. the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
  1584. to remove ATAGS support from your kernel binary. If unsure,
  1585. leave this to y.
  1586. config DEPRECATED_PARAM_STRUCT
  1587. bool "Provide old way to pass kernel parameters"
  1588. depends on ATAGS
  1589. help
  1590. This was deprecated in 2001 and announced to live on for 5 years.
  1591. Some old boot loaders still use this way.
  1592. # Compressed boot loader in ROM. Yes, we really want to ask about
  1593. # TEXT and BSS so we preserve their values in the config files.
  1594. config ZBOOT_ROM_TEXT
  1595. hex "Compressed ROM boot loader base address"
  1596. default "0"
  1597. help
  1598. The physical address at which the ROM-able zImage is to be
  1599. placed in the target. Platforms which normally make use of
  1600. ROM-able zImage formats normally set this to a suitable
  1601. value in their defconfig file.
  1602. If ZBOOT_ROM is not enabled, this has no effect.
  1603. config ZBOOT_ROM_BSS
  1604. hex "Compressed ROM boot loader BSS address"
  1605. default "0"
  1606. help
  1607. The base address of an area of read/write memory in the target
  1608. for the ROM-able zImage which must be available while the
  1609. decompressor is running. It must be large enough to hold the
  1610. entire decompressed kernel plus an additional 128 KiB.
  1611. Platforms which normally make use of ROM-able zImage formats
  1612. normally set this to a suitable value in their defconfig file.
  1613. If ZBOOT_ROM is not enabled, this has no effect.
  1614. config ZBOOT_ROM
  1615. bool "Compressed boot loader in ROM/flash"
  1616. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1617. help
  1618. Say Y here if you intend to execute your compressed kernel image
  1619. (zImage) directly from ROM or flash. If unsure, say N.
  1620. choice
  1621. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1622. depends on ZBOOT_ROM && ARCH_SH7372
  1623. default ZBOOT_ROM_NONE
  1624. help
  1625. Include experimental SD/MMC loading code in the ROM-able zImage.
  1626. With this enabled it is possible to write the ROM-able zImage
  1627. kernel image to an MMC or SD card and boot the kernel straight
  1628. from the reset vector. At reset the processor Mask ROM will load
  1629. the first part of the ROM-able zImage which in turn loads the
  1630. rest the kernel image to RAM.
  1631. config ZBOOT_ROM_NONE
  1632. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1633. help
  1634. Do not load image from SD or MMC
  1635. config ZBOOT_ROM_MMCIF
  1636. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1637. help
  1638. Load image from MMCIF hardware block.
  1639. config ZBOOT_ROM_SH_MOBILE_SDHI
  1640. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1641. help
  1642. Load image from SDHI hardware block
  1643. endchoice
  1644. config ARM_APPENDED_DTB
  1645. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1646. depends on OF && !ZBOOT_ROM
  1647. help
  1648. With this option, the boot code will look for a device tree binary
  1649. (DTB) appended to zImage
  1650. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1651. This is meant as a backward compatibility convenience for those
  1652. systems with a bootloader that can't be upgraded to accommodate
  1653. the documented boot protocol using a device tree.
  1654. Beware that there is very little in terms of protection against
  1655. this option being confused by leftover garbage in memory that might
  1656. look like a DTB header after a reboot if no actual DTB is appended
  1657. to zImage. Do not leave this option active in a production kernel
  1658. if you don't intend to always append a DTB. Proper passing of the
  1659. location into r2 of a bootloader provided DTB is always preferable
  1660. to this option.
  1661. config ARM_ATAG_DTB_COMPAT
  1662. bool "Supplement the appended DTB with traditional ATAG information"
  1663. depends on ARM_APPENDED_DTB
  1664. help
  1665. Some old bootloaders can't be updated to a DTB capable one, yet
  1666. they provide ATAGs with memory configuration, the ramdisk address,
  1667. the kernel cmdline string, etc. Such information is dynamically
  1668. provided by the bootloader and can't always be stored in a static
  1669. DTB. To allow a device tree enabled kernel to be used with such
  1670. bootloaders, this option allows zImage to extract the information
  1671. from the ATAG list and store it at run time into the appended DTB.
  1672. choice
  1673. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1674. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1675. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1676. bool "Use bootloader kernel arguments if available"
  1677. help
  1678. Uses the command-line options passed by the boot loader instead of
  1679. the device tree bootargs property. If the boot loader doesn't provide
  1680. any, the device tree bootargs property will be used.
  1681. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1682. bool "Extend with bootloader kernel arguments"
  1683. help
  1684. The command-line arguments provided by the boot loader will be
  1685. appended to the the device tree bootargs property.
  1686. endchoice
  1687. config CMDLINE
  1688. string "Default kernel command string"
  1689. default ""
  1690. help
  1691. On some architectures (EBSA110 and CATS), there is currently no way
  1692. for the boot loader to pass arguments to the kernel. For these
  1693. architectures, you should supply some command-line options at build
  1694. time by entering them here. As a minimum, you should specify the
  1695. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1696. choice
  1697. prompt "Kernel command line type" if CMDLINE != ""
  1698. default CMDLINE_FROM_BOOTLOADER
  1699. depends on ATAGS
  1700. config CMDLINE_FROM_BOOTLOADER
  1701. bool "Use bootloader kernel arguments if available"
  1702. help
  1703. Uses the command-line options passed by the boot loader. If
  1704. the boot loader doesn't provide any, the default kernel command
  1705. string provided in CMDLINE will be used.
  1706. config CMDLINE_EXTEND
  1707. bool "Extend bootloader kernel arguments"
  1708. help
  1709. The command-line arguments provided by the boot loader will be
  1710. appended to the default kernel command string.
  1711. config CMDLINE_FORCE
  1712. bool "Always use the default kernel command string"
  1713. help
  1714. Always use the default kernel command string, even if the boot
  1715. loader passes other arguments to the kernel.
  1716. This is useful if you cannot or don't want to change the
  1717. command-line options your boot loader passes to the kernel.
  1718. endchoice
  1719. config XIP_KERNEL
  1720. bool "Kernel Execute-In-Place from ROM"
  1721. depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
  1722. help
  1723. Execute-In-Place allows the kernel to run from non-volatile storage
  1724. directly addressable by the CPU, such as NOR flash. This saves RAM
  1725. space since the text section of the kernel is not loaded from flash
  1726. to RAM. Read-write sections, such as the data section and stack,
  1727. are still copied to RAM. The XIP kernel is not compressed since
  1728. it has to run directly from flash, so it will take more space to
  1729. store it. The flash address used to link the kernel object files,
  1730. and for storing it, is configuration dependent. Therefore, if you
  1731. say Y here, you must know the proper physical address where to
  1732. store the kernel image depending on your own flash memory usage.
  1733. Also note that the make target becomes "make xipImage" rather than
  1734. "make zImage" or "make Image". The final kernel binary to put in
  1735. ROM memory will be arch/arm/boot/xipImage.
  1736. If unsure, say N.
  1737. config XIP_PHYS_ADDR
  1738. hex "XIP Kernel Physical Location"
  1739. depends on XIP_KERNEL
  1740. default "0x00080000"
  1741. help
  1742. This is the physical address in your flash memory the kernel will
  1743. be linked for and stored to. This address is dependent on your
  1744. own flash usage.
  1745. config KEXEC
  1746. bool "Kexec system call (EXPERIMENTAL)"
  1747. depends on (!SMP || PM_SLEEP_SMP)
  1748. help
  1749. kexec is a system call that implements the ability to shutdown your
  1750. current kernel, and to start another kernel. It is like a reboot
  1751. but it is independent of the system firmware. And like a reboot
  1752. you can start any kernel with it, not just Linux.
  1753. It is an ongoing process to be certain the hardware in a machine
  1754. is properly shutdown, so do not be surprised if this code does not
  1755. initially work for you. It may help to enable device hotplugging
  1756. support.
  1757. config ATAGS_PROC
  1758. bool "Export atags in procfs"
  1759. depends on ATAGS && KEXEC
  1760. default y
  1761. help
  1762. Should the atags used to boot the kernel be exported in an "atags"
  1763. file in procfs. Useful with kexec.
  1764. config CRASH_DUMP
  1765. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1766. help
  1767. Generate crash dump after being started by kexec. This should
  1768. be normally only set in special crash dump kernels which are
  1769. loaded in the main kernel with kexec-tools into a specially
  1770. reserved region and then later executed after a crash by
  1771. kdump/kexec. The crash dump kernel must be compiled to a
  1772. memory address not used by the main kernel
  1773. For more details see Documentation/kdump/kdump.txt
  1774. config AUTO_ZRELADDR
  1775. bool "Auto calculation of the decompressed kernel image address"
  1776. depends on !ZBOOT_ROM
  1777. help
  1778. ZRELADDR is the physical address where the decompressed kernel
  1779. image will be placed. If AUTO_ZRELADDR is selected, the address
  1780. will be determined at run-time by masking the current IP with
  1781. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1782. from start of memory.
  1783. endmenu
  1784. menu "CPU Power Management"
  1785. if ARCH_HAS_CPUFREQ
  1786. source "drivers/cpufreq/Kconfig"
  1787. endif
  1788. source "drivers/cpuidle/Kconfig"
  1789. endmenu
  1790. menu "Floating point emulation"
  1791. comment "At least one emulation must be selected"
  1792. config FPE_NWFPE
  1793. bool "NWFPE math emulation"
  1794. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1795. ---help---
  1796. Say Y to include the NWFPE floating point emulator in the kernel.
  1797. This is necessary to run most binaries. Linux does not currently
  1798. support floating point hardware so you need to say Y here even if
  1799. your machine has an FPA or floating point co-processor podule.
  1800. You may say N here if you are going to load the Acorn FPEmulator
  1801. early in the bootup.
  1802. config FPE_NWFPE_XP
  1803. bool "Support extended precision"
  1804. depends on FPE_NWFPE
  1805. help
  1806. Say Y to include 80-bit support in the kernel floating-point
  1807. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1808. Note that gcc does not generate 80-bit operations by default,
  1809. so in most cases this option only enlarges the size of the
  1810. floating point emulator without any good reason.
  1811. You almost surely want to say N here.
  1812. config FPE_FASTFPE
  1813. bool "FastFPE math emulation (EXPERIMENTAL)"
  1814. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
  1815. ---help---
  1816. Say Y here to include the FAST floating point emulator in the kernel.
  1817. This is an experimental much faster emulator which now also has full
  1818. precision for the mantissa. It does not support any exceptions.
  1819. It is very simple, and approximately 3-6 times faster than NWFPE.
  1820. It should be sufficient for most programs. It may be not suitable
  1821. for scientific calculations, but you have to check this for yourself.
  1822. If you do not feel you need a faster FP emulation you should better
  1823. choose NWFPE.
  1824. config VFP
  1825. bool "VFP-format floating point maths"
  1826. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1827. help
  1828. Say Y to include VFP support code in the kernel. This is needed
  1829. if your hardware includes a VFP unit.
  1830. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1831. release notes and additional status information.
  1832. Say N if your target does not have VFP hardware.
  1833. config VFPv3
  1834. bool
  1835. depends on VFP
  1836. default y if CPU_V7
  1837. config NEON
  1838. bool "Advanced SIMD (NEON) Extension support"
  1839. depends on VFPv3 && CPU_V7
  1840. help
  1841. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1842. Extension.
  1843. endmenu
  1844. menu "Userspace binary formats"
  1845. source "fs/Kconfig.binfmt"
  1846. config ARTHUR
  1847. tristate "RISC OS personality"
  1848. depends on !AEABI
  1849. help
  1850. Say Y here to include the kernel code necessary if you want to run
  1851. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1852. experimental; if this sounds frightening, say N and sleep in peace.
  1853. You can also say M here to compile this support as a module (which
  1854. will be called arthur).
  1855. endmenu
  1856. menu "Power management options"
  1857. source "kernel/power/Kconfig"
  1858. config ARCH_SUSPEND_POSSIBLE
  1859. depends on !ARCH_S5PC100
  1860. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1861. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1862. def_bool y
  1863. config ARM_CPU_SUSPEND
  1864. def_bool PM_SLEEP
  1865. endmenu
  1866. source "net/Kconfig"
  1867. source "drivers/Kconfig"
  1868. source "fs/Kconfig"
  1869. source "arch/arm/Kconfig.debug"
  1870. source "security/Kconfig"
  1871. source "crypto/Kconfig"
  1872. source "lib/Kconfig"
  1873. source "arch/arm/kvm/Kconfig"