wm8996.c 98 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298
  1. /*
  2. * wm8996.c - WM8996 audio codec interface
  3. *
  4. * Copyright 2011 Wolfson Microelectronics PLC.
  5. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/completion.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/gcd.h>
  19. #include <linux/gpio.h>
  20. #include <linux/i2c.h>
  21. #include <linux/regmap.h>
  22. #include <linux/regulator/consumer.h>
  23. #include <linux/slab.h>
  24. #include <linux/workqueue.h>
  25. #include <sound/core.h>
  26. #include <sound/jack.h>
  27. #include <sound/pcm.h>
  28. #include <sound/pcm_params.h>
  29. #include <sound/soc.h>
  30. #include <sound/initval.h>
  31. #include <sound/tlv.h>
  32. #include <trace/events/asoc.h>
  33. #include <sound/wm8996.h>
  34. #include "wm8996.h"
  35. #define WM8996_AIFS 2
  36. #define HPOUT1L 1
  37. #define HPOUT1R 2
  38. #define HPOUT2L 4
  39. #define HPOUT2R 8
  40. #define WM8996_NUM_SUPPLIES 3
  41. static const char *wm8996_supply_names[WM8996_NUM_SUPPLIES] = {
  42. "DBVDD",
  43. "AVDD1",
  44. "AVDD2",
  45. };
  46. struct wm8996_priv {
  47. struct device *dev;
  48. struct regmap *regmap;
  49. struct snd_soc_codec *codec;
  50. int ldo1ena;
  51. int sysclk;
  52. int sysclk_src;
  53. int fll_src;
  54. int fll_fref;
  55. int fll_fout;
  56. struct completion fll_lock;
  57. u16 dcs_pending;
  58. struct completion dcs_done;
  59. u16 hpout_ena;
  60. u16 hpout_pending;
  61. struct regulator_bulk_data supplies[WM8996_NUM_SUPPLIES];
  62. struct notifier_block disable_nb[WM8996_NUM_SUPPLIES];
  63. struct regulator *cpvdd;
  64. int bg_ena;
  65. struct wm8996_pdata pdata;
  66. int rx_rate[WM8996_AIFS];
  67. int bclk_rate[WM8996_AIFS];
  68. /* Platform dependant ReTune mobile configuration */
  69. int num_retune_mobile_texts;
  70. const char **retune_mobile_texts;
  71. int retune_mobile_cfg[2];
  72. struct soc_enum retune_mobile_enum;
  73. struct snd_soc_jack *jack;
  74. bool detecting;
  75. bool jack_mic;
  76. wm8996_polarity_fn polarity_cb;
  77. #ifdef CONFIG_GPIOLIB
  78. struct gpio_chip gpio_chip;
  79. #endif
  80. };
  81. /* We can't use the same notifier block for more than one supply and
  82. * there's no way I can see to get from a callback to the caller
  83. * except container_of().
  84. */
  85. #define WM8996_REGULATOR_EVENT(n) \
  86. static int wm8996_regulator_event_##n(struct notifier_block *nb, \
  87. unsigned long event, void *data) \
  88. { \
  89. struct wm8996_priv *wm8996 = container_of(nb, struct wm8996_priv, \
  90. disable_nb[n]); \
  91. if (event & REGULATOR_EVENT_DISABLE) { \
  92. regcache_mark_dirty(wm8996->regmap); \
  93. } \
  94. return 0; \
  95. }
  96. WM8996_REGULATOR_EVENT(0)
  97. WM8996_REGULATOR_EVENT(1)
  98. WM8996_REGULATOR_EVENT(2)
  99. static struct reg_default wm8996_reg[] = {
  100. { WM8996_SOFTWARE_RESET, 0x8996 },
  101. { WM8996_POWER_MANAGEMENT_1, 0x0 },
  102. { WM8996_POWER_MANAGEMENT_2, 0x0 },
  103. { WM8996_POWER_MANAGEMENT_3, 0x0 },
  104. { WM8996_POWER_MANAGEMENT_4, 0x0 },
  105. { WM8996_POWER_MANAGEMENT_5, 0x0 },
  106. { WM8996_POWER_MANAGEMENT_6, 0x0 },
  107. { WM8996_POWER_MANAGEMENT_7, 0x10 },
  108. { WM8996_POWER_MANAGEMENT_8, 0x0 },
  109. { WM8996_LEFT_LINE_INPUT_VOLUME, 0x0 },
  110. { WM8996_RIGHT_LINE_INPUT_VOLUME, 0x0 },
  111. { WM8996_LINE_INPUT_CONTROL, 0x0 },
  112. { WM8996_DAC1_HPOUT1_VOLUME, 0x88 },
  113. { WM8996_DAC2_HPOUT2_VOLUME, 0x88 },
  114. { WM8996_DAC1_LEFT_VOLUME, 0x2c0 },
  115. { WM8996_DAC1_RIGHT_VOLUME, 0x2c0 },
  116. { WM8996_DAC2_LEFT_VOLUME, 0x2c0 },
  117. { WM8996_DAC2_RIGHT_VOLUME, 0x2c0 },
  118. { WM8996_OUTPUT1_LEFT_VOLUME, 0x80 },
  119. { WM8996_OUTPUT1_RIGHT_VOLUME, 0x80 },
  120. { WM8996_OUTPUT2_LEFT_VOLUME, 0x80 },
  121. { WM8996_OUTPUT2_RIGHT_VOLUME, 0x80 },
  122. { WM8996_MICBIAS_1, 0x39 },
  123. { WM8996_MICBIAS_2, 0x39 },
  124. { WM8996_LDO_1, 0x3 },
  125. { WM8996_LDO_2, 0x13 },
  126. { WM8996_ACCESSORY_DETECT_MODE_1, 0x4 },
  127. { WM8996_ACCESSORY_DETECT_MODE_2, 0x0 },
  128. { WM8996_HEADPHONE_DETECT_1, 0x20 },
  129. { WM8996_HEADPHONE_DETECT_2, 0x0 },
  130. { WM8996_MIC_DETECT_1, 0x7600 },
  131. { WM8996_MIC_DETECT_2, 0xbf },
  132. { WM8996_CHARGE_PUMP_1, 0x1f25 },
  133. { WM8996_CHARGE_PUMP_2, 0xab19 },
  134. { WM8996_DC_SERVO_1, 0x0 },
  135. { WM8996_DC_SERVO_2, 0x0 },
  136. { WM8996_DC_SERVO_3, 0x0 },
  137. { WM8996_DC_SERVO_5, 0x2a2a },
  138. { WM8996_DC_SERVO_6, 0x0 },
  139. { WM8996_DC_SERVO_7, 0x0 },
  140. { WM8996_ANALOGUE_HP_1, 0x0 },
  141. { WM8996_ANALOGUE_HP_2, 0x0 },
  142. { WM8996_CONTROL_INTERFACE_1, 0x8004 },
  143. { WM8996_WRITE_SEQUENCER_CTRL_1, 0x0 },
  144. { WM8996_WRITE_SEQUENCER_CTRL_2, 0x0 },
  145. { WM8996_AIF_CLOCKING_1, 0x0 },
  146. { WM8996_AIF_CLOCKING_2, 0x0 },
  147. { WM8996_CLOCKING_1, 0x10 },
  148. { WM8996_CLOCKING_2, 0x0 },
  149. { WM8996_AIF_RATE, 0x83 },
  150. { WM8996_FLL_CONTROL_1, 0x0 },
  151. { WM8996_FLL_CONTROL_2, 0x0 },
  152. { WM8996_FLL_CONTROL_3, 0x0 },
  153. { WM8996_FLL_CONTROL_4, 0x5dc0 },
  154. { WM8996_FLL_CONTROL_5, 0xc84 },
  155. { WM8996_FLL_EFS_1, 0x0 },
  156. { WM8996_FLL_EFS_2, 0x2 },
  157. { WM8996_AIF1_CONTROL, 0x0 },
  158. { WM8996_AIF1_BCLK, 0x0 },
  159. { WM8996_AIF1_TX_LRCLK_1, 0x80 },
  160. { WM8996_AIF1_TX_LRCLK_2, 0x8 },
  161. { WM8996_AIF1_RX_LRCLK_1, 0x80 },
  162. { WM8996_AIF1_RX_LRCLK_2, 0x0 },
  163. { WM8996_AIF1TX_DATA_CONFIGURATION_1, 0x1818 },
  164. { WM8996_AIF1TX_DATA_CONFIGURATION_2, 0 },
  165. { WM8996_AIF1RX_DATA_CONFIGURATION, 0x1818 },
  166. { WM8996_AIF1TX_CHANNEL_0_CONFIGURATION, 0x0 },
  167. { WM8996_AIF1TX_CHANNEL_1_CONFIGURATION, 0x0 },
  168. { WM8996_AIF1TX_CHANNEL_2_CONFIGURATION, 0x0 },
  169. { WM8996_AIF1TX_CHANNEL_3_CONFIGURATION, 0x0 },
  170. { WM8996_AIF1TX_CHANNEL_4_CONFIGURATION, 0x0 },
  171. { WM8996_AIF1TX_CHANNEL_5_CONFIGURATION, 0x0 },
  172. { WM8996_AIF1RX_CHANNEL_0_CONFIGURATION, 0x0 },
  173. { WM8996_AIF1RX_CHANNEL_1_CONFIGURATION, 0x0 },
  174. { WM8996_AIF1RX_CHANNEL_2_CONFIGURATION, 0x0 },
  175. { WM8996_AIF1RX_CHANNEL_3_CONFIGURATION, 0x0 },
  176. { WM8996_AIF1RX_CHANNEL_4_CONFIGURATION, 0x0 },
  177. { WM8996_AIF1RX_CHANNEL_5_CONFIGURATION, 0x0 },
  178. { WM8996_AIF1RX_MONO_CONFIGURATION, 0x0 },
  179. { WM8996_AIF1TX_TEST, 0x7 },
  180. { WM8996_AIF2_CONTROL, 0x0 },
  181. { WM8996_AIF2_BCLK, 0x0 },
  182. { WM8996_AIF2_TX_LRCLK_1, 0x80 },
  183. { WM8996_AIF2_TX_LRCLK_2, 0x8 },
  184. { WM8996_AIF2_RX_LRCLK_1, 0x80 },
  185. { WM8996_AIF2_RX_LRCLK_2, 0x0 },
  186. { WM8996_AIF2TX_DATA_CONFIGURATION_1, 0x1818 },
  187. { WM8996_AIF2RX_DATA_CONFIGURATION, 0x1818 },
  188. { WM8996_AIF2RX_DATA_CONFIGURATION, 0x0 },
  189. { WM8996_AIF2TX_CHANNEL_0_CONFIGURATION, 0x0 },
  190. { WM8996_AIF2TX_CHANNEL_1_CONFIGURATION, 0x0 },
  191. { WM8996_AIF2RX_CHANNEL_0_CONFIGURATION, 0x0 },
  192. { WM8996_AIF2RX_CHANNEL_1_CONFIGURATION, 0x0 },
  193. { WM8996_AIF2RX_MONO_CONFIGURATION, 0x0 },
  194. { WM8996_AIF2TX_TEST, 0x1 },
  195. { WM8996_DSP1_TX_LEFT_VOLUME, 0xc0 },
  196. { WM8996_DSP1_TX_RIGHT_VOLUME, 0xc0 },
  197. { WM8996_DSP1_RX_LEFT_VOLUME, 0xc0 },
  198. { WM8996_DSP1_RX_RIGHT_VOLUME, 0xc0 },
  199. { WM8996_DSP1_TX_FILTERS, 0x2000 },
  200. { WM8996_DSP1_RX_FILTERS_1, 0x200 },
  201. { WM8996_DSP1_RX_FILTERS_2, 0x10 },
  202. { WM8996_DSP1_DRC_1, 0x98 },
  203. { WM8996_DSP1_DRC_2, 0x845 },
  204. { WM8996_DSP1_RX_EQ_GAINS_1, 0x6318 },
  205. { WM8996_DSP1_RX_EQ_GAINS_2, 0x6300 },
  206. { WM8996_DSP1_RX_EQ_BAND_1_A, 0xfca },
  207. { WM8996_DSP1_RX_EQ_BAND_1_B, 0x400 },
  208. { WM8996_DSP1_RX_EQ_BAND_1_PG, 0xd8 },
  209. { WM8996_DSP1_RX_EQ_BAND_2_A, 0x1eb5 },
  210. { WM8996_DSP1_RX_EQ_BAND_2_B, 0xf145 },
  211. { WM8996_DSP1_RX_EQ_BAND_2_C, 0xb75 },
  212. { WM8996_DSP1_RX_EQ_BAND_2_PG, 0x1c5 },
  213. { WM8996_DSP1_RX_EQ_BAND_3_A, 0x1c58 },
  214. { WM8996_DSP1_RX_EQ_BAND_3_B, 0xf373 },
  215. { WM8996_DSP1_RX_EQ_BAND_3_C, 0xa54 },
  216. { WM8996_DSP1_RX_EQ_BAND_3_PG, 0x558 },
  217. { WM8996_DSP1_RX_EQ_BAND_4_A, 0x168e },
  218. { WM8996_DSP1_RX_EQ_BAND_4_B, 0xf829 },
  219. { WM8996_DSP1_RX_EQ_BAND_4_C, 0x7ad },
  220. { WM8996_DSP1_RX_EQ_BAND_4_PG, 0x1103 },
  221. { WM8996_DSP1_RX_EQ_BAND_5_A, 0x564 },
  222. { WM8996_DSP1_RX_EQ_BAND_5_B, 0x559 },
  223. { WM8996_DSP1_RX_EQ_BAND_5_PG, 0x4000 },
  224. { WM8996_DSP2_TX_LEFT_VOLUME, 0xc0 },
  225. { WM8996_DSP2_TX_RIGHT_VOLUME, 0xc0 },
  226. { WM8996_DSP2_RX_LEFT_VOLUME, 0xc0 },
  227. { WM8996_DSP2_RX_RIGHT_VOLUME, 0xc0 },
  228. { WM8996_DSP2_TX_FILTERS, 0x2000 },
  229. { WM8996_DSP2_RX_FILTERS_1, 0x200 },
  230. { WM8996_DSP2_RX_FILTERS_2, 0x10 },
  231. { WM8996_DSP2_DRC_1, 0x98 },
  232. { WM8996_DSP2_DRC_2, 0x845 },
  233. { WM8996_DSP2_RX_EQ_GAINS_1, 0x6318 },
  234. { WM8996_DSP2_RX_EQ_GAINS_2, 0x6300 },
  235. { WM8996_DSP2_RX_EQ_BAND_1_A, 0xfca },
  236. { WM8996_DSP2_RX_EQ_BAND_1_B, 0x400 },
  237. { WM8996_DSP2_RX_EQ_BAND_1_PG, 0xd8 },
  238. { WM8996_DSP2_RX_EQ_BAND_2_A, 0x1eb5 },
  239. { WM8996_DSP2_RX_EQ_BAND_2_B, 0xf145 },
  240. { WM8996_DSP2_RX_EQ_BAND_2_C, 0xb75 },
  241. { WM8996_DSP2_RX_EQ_BAND_2_PG, 0x1c5 },
  242. { WM8996_DSP2_RX_EQ_BAND_3_A, 0x1c58 },
  243. { WM8996_DSP2_RX_EQ_BAND_3_B, 0xf373 },
  244. { WM8996_DSP2_RX_EQ_BAND_3_C, 0xa54 },
  245. { WM8996_DSP2_RX_EQ_BAND_3_PG, 0x558 },
  246. { WM8996_DSP2_RX_EQ_BAND_4_A, 0x168e },
  247. { WM8996_DSP2_RX_EQ_BAND_4_B, 0xf829 },
  248. { WM8996_DSP2_RX_EQ_BAND_4_C, 0x7ad },
  249. { WM8996_DSP2_RX_EQ_BAND_4_PG, 0x1103 },
  250. { WM8996_DSP2_RX_EQ_BAND_5_A, 0x564 },
  251. { WM8996_DSP2_RX_EQ_BAND_5_B, 0x559 },
  252. { WM8996_DSP2_RX_EQ_BAND_5_PG, 0x4000 },
  253. { WM8996_DAC1_MIXER_VOLUMES, 0x0 },
  254. { WM8996_DAC1_LEFT_MIXER_ROUTING, 0x0 },
  255. { WM8996_DAC1_RIGHT_MIXER_ROUTING, 0x0 },
  256. { WM8996_DAC2_MIXER_VOLUMES, 0x0 },
  257. { WM8996_DAC2_LEFT_MIXER_ROUTING, 0x0 },
  258. { WM8996_DAC2_RIGHT_MIXER_ROUTING, 0x0 },
  259. { WM8996_DSP1_TX_LEFT_MIXER_ROUTING, 0x0 },
  260. { WM8996_DSP1_TX_RIGHT_MIXER_ROUTING, 0x0 },
  261. { WM8996_DSP2_TX_LEFT_MIXER_ROUTING, 0x0 },
  262. { WM8996_DSP2_TX_RIGHT_MIXER_ROUTING, 0x0 },
  263. { WM8996_DSP_TX_MIXER_SELECT, 0x0 },
  264. { WM8996_DAC_SOFTMUTE, 0x0 },
  265. { WM8996_OVERSAMPLING, 0xd },
  266. { WM8996_SIDETONE, 0x1040 },
  267. { WM8996_GPIO_1, 0xa101 },
  268. { WM8996_GPIO_2, 0xa101 },
  269. { WM8996_GPIO_3, 0xa101 },
  270. { WM8996_GPIO_4, 0xa101 },
  271. { WM8996_GPIO_5, 0xa101 },
  272. { WM8996_PULL_CONTROL_1, 0x0 },
  273. { WM8996_PULL_CONTROL_2, 0x140 },
  274. { WM8996_INTERRUPT_STATUS_1_MASK, 0x1f },
  275. { WM8996_INTERRUPT_STATUS_2_MASK, 0x1ecf },
  276. { WM8996_LEFT_PDM_SPEAKER, 0x0 },
  277. { WM8996_RIGHT_PDM_SPEAKER, 0x1 },
  278. { WM8996_PDM_SPEAKER_MUTE_SEQUENCE, 0x69 },
  279. { WM8996_PDM_SPEAKER_VOLUME, 0x66 },
  280. { WM8996_WRITE_SEQUENCER_0, 0x1 },
  281. { WM8996_WRITE_SEQUENCER_1, 0x1 },
  282. { WM8996_WRITE_SEQUENCER_3, 0x6 },
  283. { WM8996_WRITE_SEQUENCER_4, 0x40 },
  284. { WM8996_WRITE_SEQUENCER_5, 0x1 },
  285. { WM8996_WRITE_SEQUENCER_6, 0xf },
  286. { WM8996_WRITE_SEQUENCER_7, 0x6 },
  287. { WM8996_WRITE_SEQUENCER_8, 0x1 },
  288. { WM8996_WRITE_SEQUENCER_9, 0x3 },
  289. { WM8996_WRITE_SEQUENCER_10, 0x104 },
  290. { WM8996_WRITE_SEQUENCER_12, 0x60 },
  291. { WM8996_WRITE_SEQUENCER_13, 0x11 },
  292. { WM8996_WRITE_SEQUENCER_14, 0x401 },
  293. { WM8996_WRITE_SEQUENCER_16, 0x50 },
  294. { WM8996_WRITE_SEQUENCER_17, 0x3 },
  295. { WM8996_WRITE_SEQUENCER_18, 0x100 },
  296. { WM8996_WRITE_SEQUENCER_20, 0x51 },
  297. { WM8996_WRITE_SEQUENCER_21, 0x3 },
  298. { WM8996_WRITE_SEQUENCER_22, 0x104 },
  299. { WM8996_WRITE_SEQUENCER_23, 0xa },
  300. { WM8996_WRITE_SEQUENCER_24, 0x60 },
  301. { WM8996_WRITE_SEQUENCER_25, 0x3b },
  302. { WM8996_WRITE_SEQUENCER_26, 0x502 },
  303. { WM8996_WRITE_SEQUENCER_27, 0x100 },
  304. { WM8996_WRITE_SEQUENCER_28, 0x2fff },
  305. { WM8996_WRITE_SEQUENCER_32, 0x2fff },
  306. { WM8996_WRITE_SEQUENCER_36, 0x2fff },
  307. { WM8996_WRITE_SEQUENCER_40, 0x2fff },
  308. { WM8996_WRITE_SEQUENCER_44, 0x2fff },
  309. { WM8996_WRITE_SEQUENCER_48, 0x2fff },
  310. { WM8996_WRITE_SEQUENCER_52, 0x2fff },
  311. { WM8996_WRITE_SEQUENCER_56, 0x2fff },
  312. { WM8996_WRITE_SEQUENCER_60, 0x2fff },
  313. { WM8996_WRITE_SEQUENCER_64, 0x1 },
  314. { WM8996_WRITE_SEQUENCER_65, 0x1 },
  315. { WM8996_WRITE_SEQUENCER_67, 0x6 },
  316. { WM8996_WRITE_SEQUENCER_68, 0x40 },
  317. { WM8996_WRITE_SEQUENCER_69, 0x1 },
  318. { WM8996_WRITE_SEQUENCER_70, 0xf },
  319. { WM8996_WRITE_SEQUENCER_71, 0x6 },
  320. { WM8996_WRITE_SEQUENCER_72, 0x1 },
  321. { WM8996_WRITE_SEQUENCER_73, 0x3 },
  322. { WM8996_WRITE_SEQUENCER_74, 0x104 },
  323. { WM8996_WRITE_SEQUENCER_76, 0x60 },
  324. { WM8996_WRITE_SEQUENCER_77, 0x11 },
  325. { WM8996_WRITE_SEQUENCER_78, 0x401 },
  326. { WM8996_WRITE_SEQUENCER_80, 0x50 },
  327. { WM8996_WRITE_SEQUENCER_81, 0x3 },
  328. { WM8996_WRITE_SEQUENCER_82, 0x100 },
  329. { WM8996_WRITE_SEQUENCER_84, 0x60 },
  330. { WM8996_WRITE_SEQUENCER_85, 0x3b },
  331. { WM8996_WRITE_SEQUENCER_86, 0x502 },
  332. { WM8996_WRITE_SEQUENCER_87, 0x100 },
  333. { WM8996_WRITE_SEQUENCER_88, 0x2fff },
  334. { WM8996_WRITE_SEQUENCER_92, 0x2fff },
  335. { WM8996_WRITE_SEQUENCER_96, 0x2fff },
  336. { WM8996_WRITE_SEQUENCER_100, 0x2fff },
  337. { WM8996_WRITE_SEQUENCER_104, 0x2fff },
  338. { WM8996_WRITE_SEQUENCER_108, 0x2fff },
  339. { WM8996_WRITE_SEQUENCER_112, 0x2fff },
  340. { WM8996_WRITE_SEQUENCER_116, 0x2fff },
  341. { WM8996_WRITE_SEQUENCER_120, 0x2fff },
  342. { WM8996_WRITE_SEQUENCER_124, 0x2fff },
  343. { WM8996_WRITE_SEQUENCER_128, 0x1 },
  344. { WM8996_WRITE_SEQUENCER_129, 0x1 },
  345. { WM8996_WRITE_SEQUENCER_131, 0x6 },
  346. { WM8996_WRITE_SEQUENCER_132, 0x40 },
  347. { WM8996_WRITE_SEQUENCER_133, 0x1 },
  348. { WM8996_WRITE_SEQUENCER_134, 0xf },
  349. { WM8996_WRITE_SEQUENCER_135, 0x6 },
  350. { WM8996_WRITE_SEQUENCER_136, 0x1 },
  351. { WM8996_WRITE_SEQUENCER_137, 0x3 },
  352. { WM8996_WRITE_SEQUENCER_138, 0x106 },
  353. { WM8996_WRITE_SEQUENCER_140, 0x61 },
  354. { WM8996_WRITE_SEQUENCER_141, 0x11 },
  355. { WM8996_WRITE_SEQUENCER_142, 0x401 },
  356. { WM8996_WRITE_SEQUENCER_144, 0x50 },
  357. { WM8996_WRITE_SEQUENCER_145, 0x3 },
  358. { WM8996_WRITE_SEQUENCER_146, 0x102 },
  359. { WM8996_WRITE_SEQUENCER_148, 0x51 },
  360. { WM8996_WRITE_SEQUENCER_149, 0x3 },
  361. { WM8996_WRITE_SEQUENCER_150, 0x106 },
  362. { WM8996_WRITE_SEQUENCER_151, 0xa },
  363. { WM8996_WRITE_SEQUENCER_152, 0x61 },
  364. { WM8996_WRITE_SEQUENCER_153, 0x3b },
  365. { WM8996_WRITE_SEQUENCER_154, 0x502 },
  366. { WM8996_WRITE_SEQUENCER_155, 0x100 },
  367. { WM8996_WRITE_SEQUENCER_156, 0x2fff },
  368. { WM8996_WRITE_SEQUENCER_160, 0x2fff },
  369. { WM8996_WRITE_SEQUENCER_164, 0x2fff },
  370. { WM8996_WRITE_SEQUENCER_168, 0x2fff },
  371. { WM8996_WRITE_SEQUENCER_172, 0x2fff },
  372. { WM8996_WRITE_SEQUENCER_176, 0x2fff },
  373. { WM8996_WRITE_SEQUENCER_180, 0x2fff },
  374. { WM8996_WRITE_SEQUENCER_184, 0x2fff },
  375. { WM8996_WRITE_SEQUENCER_188, 0x2fff },
  376. { WM8996_WRITE_SEQUENCER_192, 0x1 },
  377. { WM8996_WRITE_SEQUENCER_193, 0x1 },
  378. { WM8996_WRITE_SEQUENCER_195, 0x6 },
  379. { WM8996_WRITE_SEQUENCER_196, 0x40 },
  380. { WM8996_WRITE_SEQUENCER_197, 0x1 },
  381. { WM8996_WRITE_SEQUENCER_198, 0xf },
  382. { WM8996_WRITE_SEQUENCER_199, 0x6 },
  383. { WM8996_WRITE_SEQUENCER_200, 0x1 },
  384. { WM8996_WRITE_SEQUENCER_201, 0x3 },
  385. { WM8996_WRITE_SEQUENCER_202, 0x106 },
  386. { WM8996_WRITE_SEQUENCER_204, 0x61 },
  387. { WM8996_WRITE_SEQUENCER_205, 0x11 },
  388. { WM8996_WRITE_SEQUENCER_206, 0x401 },
  389. { WM8996_WRITE_SEQUENCER_208, 0x50 },
  390. { WM8996_WRITE_SEQUENCER_209, 0x3 },
  391. { WM8996_WRITE_SEQUENCER_210, 0x102 },
  392. { WM8996_WRITE_SEQUENCER_212, 0x61 },
  393. { WM8996_WRITE_SEQUENCER_213, 0x3b },
  394. { WM8996_WRITE_SEQUENCER_214, 0x502 },
  395. { WM8996_WRITE_SEQUENCER_215, 0x100 },
  396. { WM8996_WRITE_SEQUENCER_216, 0x2fff },
  397. { WM8996_WRITE_SEQUENCER_220, 0x2fff },
  398. { WM8996_WRITE_SEQUENCER_224, 0x2fff },
  399. { WM8996_WRITE_SEQUENCER_228, 0x2fff },
  400. { WM8996_WRITE_SEQUENCER_232, 0x2fff },
  401. { WM8996_WRITE_SEQUENCER_236, 0x2fff },
  402. { WM8996_WRITE_SEQUENCER_240, 0x2fff },
  403. { WM8996_WRITE_SEQUENCER_244, 0x2fff },
  404. { WM8996_WRITE_SEQUENCER_248, 0x2fff },
  405. { WM8996_WRITE_SEQUENCER_252, 0x2fff },
  406. { WM8996_WRITE_SEQUENCER_256, 0x60 },
  407. { WM8996_WRITE_SEQUENCER_258, 0x601 },
  408. { WM8996_WRITE_SEQUENCER_260, 0x50 },
  409. { WM8996_WRITE_SEQUENCER_262, 0x100 },
  410. { WM8996_WRITE_SEQUENCER_264, 0x1 },
  411. { WM8996_WRITE_SEQUENCER_266, 0x104 },
  412. { WM8996_WRITE_SEQUENCER_267, 0x100 },
  413. { WM8996_WRITE_SEQUENCER_268, 0x2fff },
  414. { WM8996_WRITE_SEQUENCER_272, 0x2fff },
  415. { WM8996_WRITE_SEQUENCER_276, 0x2fff },
  416. { WM8996_WRITE_SEQUENCER_280, 0x2fff },
  417. { WM8996_WRITE_SEQUENCER_284, 0x2fff },
  418. { WM8996_WRITE_SEQUENCER_288, 0x2fff },
  419. { WM8996_WRITE_SEQUENCER_292, 0x2fff },
  420. { WM8996_WRITE_SEQUENCER_296, 0x2fff },
  421. { WM8996_WRITE_SEQUENCER_300, 0x2fff },
  422. { WM8996_WRITE_SEQUENCER_304, 0x2fff },
  423. { WM8996_WRITE_SEQUENCER_308, 0x2fff },
  424. { WM8996_WRITE_SEQUENCER_312, 0x2fff },
  425. { WM8996_WRITE_SEQUENCER_316, 0x2fff },
  426. { WM8996_WRITE_SEQUENCER_320, 0x61 },
  427. { WM8996_WRITE_SEQUENCER_322, 0x601 },
  428. { WM8996_WRITE_SEQUENCER_324, 0x50 },
  429. { WM8996_WRITE_SEQUENCER_326, 0x102 },
  430. { WM8996_WRITE_SEQUENCER_328, 0x1 },
  431. { WM8996_WRITE_SEQUENCER_330, 0x106 },
  432. { WM8996_WRITE_SEQUENCER_331, 0x100 },
  433. { WM8996_WRITE_SEQUENCER_332, 0x2fff },
  434. { WM8996_WRITE_SEQUENCER_336, 0x2fff },
  435. { WM8996_WRITE_SEQUENCER_340, 0x2fff },
  436. { WM8996_WRITE_SEQUENCER_344, 0x2fff },
  437. { WM8996_WRITE_SEQUENCER_348, 0x2fff },
  438. { WM8996_WRITE_SEQUENCER_352, 0x2fff },
  439. { WM8996_WRITE_SEQUENCER_356, 0x2fff },
  440. { WM8996_WRITE_SEQUENCER_360, 0x2fff },
  441. { WM8996_WRITE_SEQUENCER_364, 0x2fff },
  442. { WM8996_WRITE_SEQUENCER_368, 0x2fff },
  443. { WM8996_WRITE_SEQUENCER_372, 0x2fff },
  444. { WM8996_WRITE_SEQUENCER_376, 0x2fff },
  445. { WM8996_WRITE_SEQUENCER_380, 0x2fff },
  446. { WM8996_WRITE_SEQUENCER_384, 0x60 },
  447. { WM8996_WRITE_SEQUENCER_386, 0x601 },
  448. { WM8996_WRITE_SEQUENCER_388, 0x61 },
  449. { WM8996_WRITE_SEQUENCER_390, 0x601 },
  450. { WM8996_WRITE_SEQUENCER_392, 0x50 },
  451. { WM8996_WRITE_SEQUENCER_394, 0x300 },
  452. { WM8996_WRITE_SEQUENCER_396, 0x1 },
  453. { WM8996_WRITE_SEQUENCER_398, 0x304 },
  454. { WM8996_WRITE_SEQUENCER_400, 0x40 },
  455. { WM8996_WRITE_SEQUENCER_402, 0xf },
  456. { WM8996_WRITE_SEQUENCER_404, 0x1 },
  457. { WM8996_WRITE_SEQUENCER_407, 0x100 },
  458. };
  459. static const DECLARE_TLV_DB_SCALE(inpga_tlv, 0, 100, 0);
  460. static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 150, 0);
  461. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  462. static const DECLARE_TLV_DB_SCALE(out_digital_tlv, -1200, 150, 0);
  463. static const DECLARE_TLV_DB_SCALE(out_tlv, -900, 75, 0);
  464. static const DECLARE_TLV_DB_SCALE(spk_tlv, -900, 150, 0);
  465. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  466. static const DECLARE_TLV_DB_SCALE(threedstereo_tlv, -1600, 183, 1);
  467. static const char *sidetone_hpf_text[] = {
  468. "2.9kHz", "1.5kHz", "735Hz", "403Hz", "196Hz", "98Hz", "49Hz"
  469. };
  470. static const struct soc_enum sidetone_hpf =
  471. SOC_ENUM_SINGLE(WM8996_SIDETONE, 7, 7, sidetone_hpf_text);
  472. static const char *hpf_mode_text[] = {
  473. "HiFi", "Custom", "Voice"
  474. };
  475. static const struct soc_enum dsp1tx_hpf_mode =
  476. SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 3, 3, hpf_mode_text);
  477. static const struct soc_enum dsp2tx_hpf_mode =
  478. SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 3, 3, hpf_mode_text);
  479. static const char *hpf_cutoff_text[] = {
  480. "50Hz", "75Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
  481. };
  482. static const struct soc_enum dsp1tx_hpf_cutoff =
  483. SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 0, 7, hpf_cutoff_text);
  484. static const struct soc_enum dsp2tx_hpf_cutoff =
  485. SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 0, 7, hpf_cutoff_text);
  486. static void wm8996_set_retune_mobile(struct snd_soc_codec *codec, int block)
  487. {
  488. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  489. struct wm8996_pdata *pdata = &wm8996->pdata;
  490. int base, best, best_val, save, i, cfg, iface;
  491. if (!wm8996->num_retune_mobile_texts)
  492. return;
  493. switch (block) {
  494. case 0:
  495. base = WM8996_DSP1_RX_EQ_GAINS_1;
  496. if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
  497. WM8996_DSP1RX_SRC)
  498. iface = 1;
  499. else
  500. iface = 0;
  501. break;
  502. case 1:
  503. base = WM8996_DSP1_RX_EQ_GAINS_2;
  504. if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
  505. WM8996_DSP2RX_SRC)
  506. iface = 1;
  507. else
  508. iface = 0;
  509. break;
  510. default:
  511. return;
  512. }
  513. /* Find the version of the currently selected configuration
  514. * with the nearest sample rate. */
  515. cfg = wm8996->retune_mobile_cfg[block];
  516. best = 0;
  517. best_val = INT_MAX;
  518. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  519. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  520. wm8996->retune_mobile_texts[cfg]) == 0 &&
  521. abs(pdata->retune_mobile_cfgs[i].rate
  522. - wm8996->rx_rate[iface]) < best_val) {
  523. best = i;
  524. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  525. - wm8996->rx_rate[iface]);
  526. }
  527. }
  528. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  529. block,
  530. pdata->retune_mobile_cfgs[best].name,
  531. pdata->retune_mobile_cfgs[best].rate,
  532. wm8996->rx_rate[iface]);
  533. /* The EQ will be disabled while reconfiguring it, remember the
  534. * current configuration.
  535. */
  536. save = snd_soc_read(codec, base);
  537. save &= WM8996_DSP1RX_EQ_ENA;
  538. for (i = 0; i < ARRAY_SIZE(pdata->retune_mobile_cfgs[best].regs); i++)
  539. snd_soc_update_bits(codec, base + i, 0xffff,
  540. pdata->retune_mobile_cfgs[best].regs[i]);
  541. snd_soc_update_bits(codec, base, WM8996_DSP1RX_EQ_ENA, save);
  542. }
  543. /* Icky as hell but saves code duplication */
  544. static int wm8996_get_retune_mobile_block(const char *name)
  545. {
  546. if (strcmp(name, "DSP1 EQ Mode") == 0)
  547. return 0;
  548. if (strcmp(name, "DSP2 EQ Mode") == 0)
  549. return 1;
  550. return -EINVAL;
  551. }
  552. static int wm8996_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  553. struct snd_ctl_elem_value *ucontrol)
  554. {
  555. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  556. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  557. struct wm8996_pdata *pdata = &wm8996->pdata;
  558. int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
  559. int value = ucontrol->value.integer.value[0];
  560. if (block < 0)
  561. return block;
  562. if (value >= pdata->num_retune_mobile_cfgs)
  563. return -EINVAL;
  564. wm8996->retune_mobile_cfg[block] = value;
  565. wm8996_set_retune_mobile(codec, block);
  566. return 0;
  567. }
  568. static int wm8996_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  569. struct snd_ctl_elem_value *ucontrol)
  570. {
  571. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  572. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  573. int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
  574. ucontrol->value.enumerated.item[0] = wm8996->retune_mobile_cfg[block];
  575. return 0;
  576. }
  577. static const struct snd_kcontrol_new wm8996_snd_controls[] = {
  578. SOC_DOUBLE_R_TLV("Capture Volume", WM8996_LEFT_LINE_INPUT_VOLUME,
  579. WM8996_RIGHT_LINE_INPUT_VOLUME, 0, 31, 0, inpga_tlv),
  580. SOC_DOUBLE_R("Capture ZC Switch", WM8996_LEFT_LINE_INPUT_VOLUME,
  581. WM8996_RIGHT_LINE_INPUT_VOLUME, 5, 1, 0),
  582. SOC_DOUBLE_TLV("DAC1 Sidetone Volume", WM8996_DAC1_MIXER_VOLUMES,
  583. 0, 5, 24, 0, sidetone_tlv),
  584. SOC_DOUBLE_TLV("DAC2 Sidetone Volume", WM8996_DAC2_MIXER_VOLUMES,
  585. 0, 5, 24, 0, sidetone_tlv),
  586. SOC_SINGLE("Sidetone LPF Switch", WM8996_SIDETONE, 12, 1, 0),
  587. SOC_ENUM("Sidetone HPF Cut-off", sidetone_hpf),
  588. SOC_SINGLE("Sidetone HPF Switch", WM8996_SIDETONE, 6, 1, 0),
  589. SOC_DOUBLE_R_TLV("DSP1 Capture Volume", WM8996_DSP1_TX_LEFT_VOLUME,
  590. WM8996_DSP1_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  591. SOC_DOUBLE_R_TLV("DSP2 Capture Volume", WM8996_DSP2_TX_LEFT_VOLUME,
  592. WM8996_DSP2_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  593. SOC_SINGLE("DSP1 Capture Notch Filter Switch", WM8996_DSP1_TX_FILTERS,
  594. 13, 1, 0),
  595. SOC_DOUBLE("DSP1 Capture HPF Switch", WM8996_DSP1_TX_FILTERS, 12, 11, 1, 0),
  596. SOC_ENUM("DSP1 Capture HPF Mode", dsp1tx_hpf_mode),
  597. SOC_ENUM("DSP1 Capture HPF Cutoff", dsp1tx_hpf_cutoff),
  598. SOC_SINGLE("DSP2 Capture Notch Filter Switch", WM8996_DSP2_TX_FILTERS,
  599. 13, 1, 0),
  600. SOC_DOUBLE("DSP2 Capture HPF Switch", WM8996_DSP2_TX_FILTERS, 12, 11, 1, 0),
  601. SOC_ENUM("DSP2 Capture HPF Mode", dsp2tx_hpf_mode),
  602. SOC_ENUM("DSP2 Capture HPF Cutoff", dsp2tx_hpf_cutoff),
  603. SOC_DOUBLE_R_TLV("DSP1 Playback Volume", WM8996_DSP1_RX_LEFT_VOLUME,
  604. WM8996_DSP1_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  605. SOC_SINGLE("DSP1 Playback Switch", WM8996_DSP1_RX_FILTERS_1, 9, 1, 1),
  606. SOC_DOUBLE_R_TLV("DSP2 Playback Volume", WM8996_DSP2_RX_LEFT_VOLUME,
  607. WM8996_DSP2_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  608. SOC_SINGLE("DSP2 Playback Switch", WM8996_DSP2_RX_FILTERS_1, 9, 1, 1),
  609. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8996_DAC1_LEFT_VOLUME,
  610. WM8996_DAC1_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  611. SOC_DOUBLE_R("DAC1 Switch", WM8996_DAC1_LEFT_VOLUME,
  612. WM8996_DAC1_RIGHT_VOLUME, 9, 1, 1),
  613. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8996_DAC2_LEFT_VOLUME,
  614. WM8996_DAC2_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  615. SOC_DOUBLE_R("DAC2 Switch", WM8996_DAC2_LEFT_VOLUME,
  616. WM8996_DAC2_RIGHT_VOLUME, 9, 1, 1),
  617. SOC_SINGLE("Speaker High Performance Switch", WM8996_OVERSAMPLING, 3, 1, 0),
  618. SOC_SINGLE("DMIC High Performance Switch", WM8996_OVERSAMPLING, 2, 1, 0),
  619. SOC_SINGLE("ADC High Performance Switch", WM8996_OVERSAMPLING, 1, 1, 0),
  620. SOC_SINGLE("DAC High Performance Switch", WM8996_OVERSAMPLING, 0, 1, 0),
  621. SOC_SINGLE("DAC Soft Mute Switch", WM8996_DAC_SOFTMUTE, 1, 1, 0),
  622. SOC_SINGLE("DAC Slow Soft Mute Switch", WM8996_DAC_SOFTMUTE, 0, 1, 0),
  623. SOC_SINGLE("DSP1 3D Stereo Switch", WM8996_DSP1_RX_FILTERS_2, 8, 1, 0),
  624. SOC_SINGLE("DSP2 3D Stereo Switch", WM8996_DSP2_RX_FILTERS_2, 8, 1, 0),
  625. SOC_SINGLE_TLV("DSP1 3D Stereo Volume", WM8996_DSP1_RX_FILTERS_2, 10, 15,
  626. 0, threedstereo_tlv),
  627. SOC_SINGLE_TLV("DSP2 3D Stereo Volume", WM8996_DSP2_RX_FILTERS_2, 10, 15,
  628. 0, threedstereo_tlv),
  629. SOC_DOUBLE_TLV("Digital Output 1 Volume", WM8996_DAC1_HPOUT1_VOLUME, 0, 4,
  630. 8, 0, out_digital_tlv),
  631. SOC_DOUBLE_TLV("Digital Output 2 Volume", WM8996_DAC2_HPOUT2_VOLUME, 0, 4,
  632. 8, 0, out_digital_tlv),
  633. SOC_DOUBLE_R_TLV("Output 1 Volume", WM8996_OUTPUT1_LEFT_VOLUME,
  634. WM8996_OUTPUT1_RIGHT_VOLUME, 0, 12, 0, out_tlv),
  635. SOC_DOUBLE_R("Output 1 ZC Switch", WM8996_OUTPUT1_LEFT_VOLUME,
  636. WM8996_OUTPUT1_RIGHT_VOLUME, 7, 1, 0),
  637. SOC_DOUBLE_R_TLV("Output 2 Volume", WM8996_OUTPUT2_LEFT_VOLUME,
  638. WM8996_OUTPUT2_RIGHT_VOLUME, 0, 12, 0, out_tlv),
  639. SOC_DOUBLE_R("Output 2 ZC Switch", WM8996_OUTPUT2_LEFT_VOLUME,
  640. WM8996_OUTPUT2_RIGHT_VOLUME, 7, 1, 0),
  641. SOC_DOUBLE_TLV("Speaker Volume", WM8996_PDM_SPEAKER_VOLUME, 0, 4, 8, 0,
  642. spk_tlv),
  643. SOC_DOUBLE_R("Speaker Switch", WM8996_LEFT_PDM_SPEAKER,
  644. WM8996_RIGHT_PDM_SPEAKER, 3, 1, 1),
  645. SOC_DOUBLE_R("Speaker ZC Switch", WM8996_LEFT_PDM_SPEAKER,
  646. WM8996_RIGHT_PDM_SPEAKER, 2, 1, 0),
  647. SOC_SINGLE("DSP1 EQ Switch", WM8996_DSP1_RX_EQ_GAINS_1, 0, 1, 0),
  648. SOC_SINGLE("DSP2 EQ Switch", WM8996_DSP2_RX_EQ_GAINS_1, 0, 1, 0),
  649. SOC_SINGLE("DSP1 DRC TXL Switch", WM8996_DSP1_DRC_1, 0, 1, 0),
  650. SOC_SINGLE("DSP1 DRC TXR Switch", WM8996_DSP1_DRC_1, 1, 1, 0),
  651. SOC_SINGLE("DSP1 DRC RX Switch", WM8996_DSP1_DRC_1, 2, 1, 0),
  652. SOC_SINGLE("DSP2 DRC TXL Switch", WM8996_DSP2_DRC_1, 0, 1, 0),
  653. SOC_SINGLE("DSP2 DRC TXR Switch", WM8996_DSP2_DRC_1, 1, 1, 0),
  654. SOC_SINGLE("DSP2 DRC RX Switch", WM8996_DSP2_DRC_1, 2, 1, 0),
  655. };
  656. static const struct snd_kcontrol_new wm8996_eq_controls[] = {
  657. SOC_SINGLE_TLV("DSP1 EQ B1 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 11, 31, 0,
  658. eq_tlv),
  659. SOC_SINGLE_TLV("DSP1 EQ B2 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 6, 31, 0,
  660. eq_tlv),
  661. SOC_SINGLE_TLV("DSP1 EQ B3 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 1, 31, 0,
  662. eq_tlv),
  663. SOC_SINGLE_TLV("DSP1 EQ B4 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 11, 31, 0,
  664. eq_tlv),
  665. SOC_SINGLE_TLV("DSP1 EQ B5 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 6, 31, 0,
  666. eq_tlv),
  667. SOC_SINGLE_TLV("DSP2 EQ B1 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 11, 31, 0,
  668. eq_tlv),
  669. SOC_SINGLE_TLV("DSP2 EQ B2 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 6, 31, 0,
  670. eq_tlv),
  671. SOC_SINGLE_TLV("DSP2 EQ B3 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 1, 31, 0,
  672. eq_tlv),
  673. SOC_SINGLE_TLV("DSP2 EQ B4 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 11, 31, 0,
  674. eq_tlv),
  675. SOC_SINGLE_TLV("DSP2 EQ B5 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 6, 31, 0,
  676. eq_tlv),
  677. };
  678. static void wm8996_bg_enable(struct snd_soc_codec *codec)
  679. {
  680. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  681. wm8996->bg_ena++;
  682. if (wm8996->bg_ena == 1) {
  683. snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
  684. WM8996_BG_ENA, WM8996_BG_ENA);
  685. msleep(2);
  686. }
  687. }
  688. static void wm8996_bg_disable(struct snd_soc_codec *codec)
  689. {
  690. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  691. wm8996->bg_ena--;
  692. if (!wm8996->bg_ena)
  693. snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
  694. WM8996_BG_ENA, 0);
  695. }
  696. static int bg_event(struct snd_soc_dapm_widget *w,
  697. struct snd_kcontrol *kcontrol, int event)
  698. {
  699. struct snd_soc_codec *codec = w->codec;
  700. int ret = 0;
  701. switch (event) {
  702. case SND_SOC_DAPM_PRE_PMU:
  703. wm8996_bg_enable(codec);
  704. break;
  705. case SND_SOC_DAPM_POST_PMD:
  706. wm8996_bg_disable(codec);
  707. break;
  708. default:
  709. BUG();
  710. ret = -EINVAL;
  711. }
  712. return ret;
  713. }
  714. static int cp_event(struct snd_soc_dapm_widget *w,
  715. struct snd_kcontrol *kcontrol, int event)
  716. {
  717. struct snd_soc_codec *codec = w->codec;
  718. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  719. int ret = 0;
  720. switch (event) {
  721. case SND_SOC_DAPM_PRE_PMU:
  722. ret = regulator_enable(wm8996->cpvdd);
  723. if (ret != 0)
  724. dev_err(codec->dev, "Failed to enable CPVDD: %d\n",
  725. ret);
  726. break;
  727. case SND_SOC_DAPM_POST_PMU:
  728. msleep(5);
  729. break;
  730. case SND_SOC_DAPM_POST_PMD:
  731. regulator_disable_deferred(wm8996->cpvdd, 20);
  732. break;
  733. default:
  734. BUG();
  735. ret = -EINVAL;
  736. }
  737. return ret;
  738. }
  739. static int rmv_short_event(struct snd_soc_dapm_widget *w,
  740. struct snd_kcontrol *kcontrol, int event)
  741. {
  742. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
  743. /* Record which outputs we enabled */
  744. switch (event) {
  745. case SND_SOC_DAPM_PRE_PMD:
  746. wm8996->hpout_pending &= ~w->shift;
  747. break;
  748. case SND_SOC_DAPM_PRE_PMU:
  749. wm8996->hpout_pending |= w->shift;
  750. break;
  751. default:
  752. BUG();
  753. return -EINVAL;
  754. }
  755. return 0;
  756. }
  757. static void wait_for_dc_servo(struct snd_soc_codec *codec, u16 mask)
  758. {
  759. struct i2c_client *i2c = to_i2c_client(codec->dev);
  760. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  761. int ret;
  762. unsigned long timeout = 200;
  763. snd_soc_write(codec, WM8996_DC_SERVO_2, mask);
  764. /* Use the interrupt if possible */
  765. do {
  766. if (i2c->irq) {
  767. timeout = wait_for_completion_timeout(&wm8996->dcs_done,
  768. msecs_to_jiffies(200));
  769. if (timeout == 0)
  770. dev_err(codec->dev, "DC servo timed out\n");
  771. } else {
  772. msleep(1);
  773. timeout--;
  774. }
  775. ret = snd_soc_read(codec, WM8996_DC_SERVO_2);
  776. dev_dbg(codec->dev, "DC servo state: %x\n", ret);
  777. } while (timeout && ret & mask);
  778. if (timeout == 0)
  779. dev_err(codec->dev, "DC servo timed out for %x\n", mask);
  780. else
  781. dev_dbg(codec->dev, "DC servo complete for %x\n", mask);
  782. }
  783. static void wm8996_seq_notifier(struct snd_soc_dapm_context *dapm,
  784. enum snd_soc_dapm_type event, int subseq)
  785. {
  786. struct snd_soc_codec *codec = container_of(dapm,
  787. struct snd_soc_codec, dapm);
  788. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  789. u16 val, mask;
  790. /* Complete any pending DC servo starts */
  791. if (wm8996->dcs_pending) {
  792. dev_dbg(codec->dev, "Starting DC servo for %x\n",
  793. wm8996->dcs_pending);
  794. /* Trigger a startup sequence */
  795. wait_for_dc_servo(codec, wm8996->dcs_pending
  796. << WM8996_DCS_TRIG_STARTUP_0_SHIFT);
  797. wm8996->dcs_pending = 0;
  798. }
  799. if (wm8996->hpout_pending != wm8996->hpout_ena) {
  800. dev_dbg(codec->dev, "Applying RMV_SHORTs %x->%x\n",
  801. wm8996->hpout_ena, wm8996->hpout_pending);
  802. val = 0;
  803. mask = 0;
  804. if (wm8996->hpout_pending & HPOUT1L) {
  805. val |= WM8996_HPOUT1L_RMV_SHORT;
  806. mask |= WM8996_HPOUT1L_RMV_SHORT;
  807. } else {
  808. mask |= WM8996_HPOUT1L_RMV_SHORT |
  809. WM8996_HPOUT1L_OUTP |
  810. WM8996_HPOUT1L_DLY;
  811. }
  812. if (wm8996->hpout_pending & HPOUT1R) {
  813. val |= WM8996_HPOUT1R_RMV_SHORT;
  814. mask |= WM8996_HPOUT1R_RMV_SHORT;
  815. } else {
  816. mask |= WM8996_HPOUT1R_RMV_SHORT |
  817. WM8996_HPOUT1R_OUTP |
  818. WM8996_HPOUT1R_DLY;
  819. }
  820. snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1, mask, val);
  821. val = 0;
  822. mask = 0;
  823. if (wm8996->hpout_pending & HPOUT2L) {
  824. val |= WM8996_HPOUT2L_RMV_SHORT;
  825. mask |= WM8996_HPOUT2L_RMV_SHORT;
  826. } else {
  827. mask |= WM8996_HPOUT2L_RMV_SHORT |
  828. WM8996_HPOUT2L_OUTP |
  829. WM8996_HPOUT2L_DLY;
  830. }
  831. if (wm8996->hpout_pending & HPOUT2R) {
  832. val |= WM8996_HPOUT2R_RMV_SHORT;
  833. mask |= WM8996_HPOUT2R_RMV_SHORT;
  834. } else {
  835. mask |= WM8996_HPOUT2R_RMV_SHORT |
  836. WM8996_HPOUT2R_OUTP |
  837. WM8996_HPOUT2R_DLY;
  838. }
  839. snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_2, mask, val);
  840. wm8996->hpout_ena = wm8996->hpout_pending;
  841. }
  842. }
  843. static int dcs_start(struct snd_soc_dapm_widget *w,
  844. struct snd_kcontrol *kcontrol, int event)
  845. {
  846. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
  847. switch (event) {
  848. case SND_SOC_DAPM_POST_PMU:
  849. wm8996->dcs_pending |= 1 << w->shift;
  850. break;
  851. default:
  852. BUG();
  853. return -EINVAL;
  854. }
  855. return 0;
  856. }
  857. static const char *sidetone_text[] = {
  858. "IN1", "IN2",
  859. };
  860. static const struct soc_enum left_sidetone_enum =
  861. SOC_ENUM_SINGLE(WM8996_SIDETONE, 0, 2, sidetone_text);
  862. static const struct snd_kcontrol_new left_sidetone =
  863. SOC_DAPM_ENUM("Left Sidetone", left_sidetone_enum);
  864. static const struct soc_enum right_sidetone_enum =
  865. SOC_ENUM_SINGLE(WM8996_SIDETONE, 1, 2, sidetone_text);
  866. static const struct snd_kcontrol_new right_sidetone =
  867. SOC_DAPM_ENUM("Right Sidetone", right_sidetone_enum);
  868. static const char *spk_text[] = {
  869. "DAC1L", "DAC1R", "DAC2L", "DAC2R"
  870. };
  871. static const struct soc_enum spkl_enum =
  872. SOC_ENUM_SINGLE(WM8996_LEFT_PDM_SPEAKER, 0, 4, spk_text);
  873. static const struct snd_kcontrol_new spkl_mux =
  874. SOC_DAPM_ENUM("SPKL", spkl_enum);
  875. static const struct soc_enum spkr_enum =
  876. SOC_ENUM_SINGLE(WM8996_RIGHT_PDM_SPEAKER, 0, 4, spk_text);
  877. static const struct snd_kcontrol_new spkr_mux =
  878. SOC_DAPM_ENUM("SPKR", spkr_enum);
  879. static const char *dsp1rx_text[] = {
  880. "AIF1", "AIF2"
  881. };
  882. static const struct soc_enum dsp1rx_enum =
  883. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 0, 2, dsp1rx_text);
  884. static const struct snd_kcontrol_new dsp1rx =
  885. SOC_DAPM_ENUM("DSP1RX", dsp1rx_enum);
  886. static const char *dsp2rx_text[] = {
  887. "AIF2", "AIF1"
  888. };
  889. static const struct soc_enum dsp2rx_enum =
  890. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 4, 2, dsp2rx_text);
  891. static const struct snd_kcontrol_new dsp2rx =
  892. SOC_DAPM_ENUM("DSP2RX", dsp2rx_enum);
  893. static const char *aif2tx_text[] = {
  894. "DSP2", "DSP1", "AIF1"
  895. };
  896. static const struct soc_enum aif2tx_enum =
  897. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 6, 3, aif2tx_text);
  898. static const struct snd_kcontrol_new aif2tx =
  899. SOC_DAPM_ENUM("AIF2TX", aif2tx_enum);
  900. static const char *inmux_text[] = {
  901. "ADC", "DMIC1", "DMIC2"
  902. };
  903. static const struct soc_enum in1_enum =
  904. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 0, 3, inmux_text);
  905. static const struct snd_kcontrol_new in1_mux =
  906. SOC_DAPM_ENUM("IN1 Mux", in1_enum);
  907. static const struct soc_enum in2_enum =
  908. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 4, 3, inmux_text);
  909. static const struct snd_kcontrol_new in2_mux =
  910. SOC_DAPM_ENUM("IN2 Mux", in2_enum);
  911. static const struct snd_kcontrol_new dac2r_mix[] = {
  912. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
  913. 5, 1, 0),
  914. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
  915. 4, 1, 0),
  916. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 1, 1, 0),
  917. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 0, 1, 0),
  918. };
  919. static const struct snd_kcontrol_new dac2l_mix[] = {
  920. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
  921. 5, 1, 0),
  922. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
  923. 4, 1, 0),
  924. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 1, 1, 0),
  925. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 0, 1, 0),
  926. };
  927. static const struct snd_kcontrol_new dac1r_mix[] = {
  928. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
  929. 5, 1, 0),
  930. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
  931. 4, 1, 0),
  932. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 1, 1, 0),
  933. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 0, 1, 0),
  934. };
  935. static const struct snd_kcontrol_new dac1l_mix[] = {
  936. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
  937. 5, 1, 0),
  938. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
  939. 4, 1, 0),
  940. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 1, 1, 0),
  941. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 0, 1, 0),
  942. };
  943. static const struct snd_kcontrol_new dsp1txl[] = {
  944. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
  945. 1, 1, 0),
  946. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
  947. 0, 1, 0),
  948. };
  949. static const struct snd_kcontrol_new dsp1txr[] = {
  950. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
  951. 1, 1, 0),
  952. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
  953. 0, 1, 0),
  954. };
  955. static const struct snd_kcontrol_new dsp2txl[] = {
  956. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
  957. 1, 1, 0),
  958. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
  959. 0, 1, 0),
  960. };
  961. static const struct snd_kcontrol_new dsp2txr[] = {
  962. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
  963. 1, 1, 0),
  964. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
  965. 0, 1, 0),
  966. };
  967. static const struct snd_soc_dapm_widget wm8996_dapm_widgets[] = {
  968. SND_SOC_DAPM_INPUT("IN1LN"),
  969. SND_SOC_DAPM_INPUT("IN1LP"),
  970. SND_SOC_DAPM_INPUT("IN1RN"),
  971. SND_SOC_DAPM_INPUT("IN1RP"),
  972. SND_SOC_DAPM_INPUT("IN2LN"),
  973. SND_SOC_DAPM_INPUT("IN2LP"),
  974. SND_SOC_DAPM_INPUT("IN2RN"),
  975. SND_SOC_DAPM_INPUT("IN2RP"),
  976. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  977. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  978. SND_SOC_DAPM_SUPPLY_S("SYSCLK", 1, WM8996_AIF_CLOCKING_1, 0, 0, NULL, 0),
  979. SND_SOC_DAPM_SUPPLY_S("SYSDSPCLK", 2, WM8996_CLOCKING_1, 1, 0, NULL, 0),
  980. SND_SOC_DAPM_SUPPLY_S("AIFCLK", 2, WM8996_CLOCKING_1, 2, 0, NULL, 0),
  981. SND_SOC_DAPM_SUPPLY_S("Charge Pump", 2, WM8996_CHARGE_PUMP_1, 15, 0, cp_event,
  982. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  983. SND_SOC_DAPM_POST_PMD),
  984. SND_SOC_DAPM_SUPPLY("Bandgap", SND_SOC_NOPM, 0, 0, bg_event,
  985. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  986. SND_SOC_DAPM_SUPPLY("LDO2", WM8996_POWER_MANAGEMENT_2, 1, 0, NULL, 0),
  987. SND_SOC_DAPM_SUPPLY("MICB1 Audio", WM8996_MICBIAS_1, 4, 1, NULL, 0),
  988. SND_SOC_DAPM_SUPPLY("MICB2 Audio", WM8996_MICBIAS_2, 4, 1, NULL, 0),
  989. SND_SOC_DAPM_MICBIAS("MICB2", WM8996_POWER_MANAGEMENT_1, 9, 0),
  990. SND_SOC_DAPM_MICBIAS("MICB1", WM8996_POWER_MANAGEMENT_1, 8, 0),
  991. SND_SOC_DAPM_PGA("IN1L PGA", WM8996_POWER_MANAGEMENT_2, 5, 0, NULL, 0),
  992. SND_SOC_DAPM_PGA("IN1R PGA", WM8996_POWER_MANAGEMENT_2, 4, 0, NULL, 0),
  993. SND_SOC_DAPM_MUX("IN1L Mux", WM8996_POWER_MANAGEMENT_7, 2, 0, &in1_mux),
  994. SND_SOC_DAPM_MUX("IN1R Mux", WM8996_POWER_MANAGEMENT_7, 3, 0, &in1_mux),
  995. SND_SOC_DAPM_MUX("IN2L Mux", WM8996_POWER_MANAGEMENT_7, 6, 0, &in2_mux),
  996. SND_SOC_DAPM_MUX("IN2R Mux", WM8996_POWER_MANAGEMENT_7, 7, 0, &in2_mux),
  997. SND_SOC_DAPM_SUPPLY("DMIC2", WM8996_POWER_MANAGEMENT_7, 9, 0, NULL, 0),
  998. SND_SOC_DAPM_SUPPLY("DMIC1", WM8996_POWER_MANAGEMENT_7, 8, 0, NULL, 0),
  999. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8996_POWER_MANAGEMENT_3, 5, 0),
  1000. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8996_POWER_MANAGEMENT_3, 4, 0),
  1001. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8996_POWER_MANAGEMENT_3, 3, 0),
  1002. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8996_POWER_MANAGEMENT_3, 2, 0),
  1003. SND_SOC_DAPM_ADC("ADCL", NULL, WM8996_POWER_MANAGEMENT_3, 1, 0),
  1004. SND_SOC_DAPM_ADC("ADCR", NULL, WM8996_POWER_MANAGEMENT_3, 0, 0),
  1005. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &left_sidetone),
  1006. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &right_sidetone),
  1007. SND_SOC_DAPM_AIF_IN("DSP2RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 11, 0),
  1008. SND_SOC_DAPM_AIF_IN("DSP2RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 10, 0),
  1009. SND_SOC_DAPM_AIF_IN("DSP1RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 9, 0),
  1010. SND_SOC_DAPM_AIF_IN("DSP1RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 8, 0),
  1011. SND_SOC_DAPM_MIXER("DSP2TXL", WM8996_POWER_MANAGEMENT_5, 11, 0,
  1012. dsp2txl, ARRAY_SIZE(dsp2txl)),
  1013. SND_SOC_DAPM_MIXER("DSP2TXR", WM8996_POWER_MANAGEMENT_5, 10, 0,
  1014. dsp2txr, ARRAY_SIZE(dsp2txr)),
  1015. SND_SOC_DAPM_MIXER("DSP1TXL", WM8996_POWER_MANAGEMENT_5, 9, 0,
  1016. dsp1txl, ARRAY_SIZE(dsp1txl)),
  1017. SND_SOC_DAPM_MIXER("DSP1TXR", WM8996_POWER_MANAGEMENT_5, 8, 0,
  1018. dsp1txr, ARRAY_SIZE(dsp1txr)),
  1019. SND_SOC_DAPM_MIXER("DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1020. dac2l_mix, ARRAY_SIZE(dac2l_mix)),
  1021. SND_SOC_DAPM_MIXER("DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1022. dac2r_mix, ARRAY_SIZE(dac2r_mix)),
  1023. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1024. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1025. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1026. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1027. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8996_POWER_MANAGEMENT_5, 3, 0),
  1028. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8996_POWER_MANAGEMENT_5, 2, 0),
  1029. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8996_POWER_MANAGEMENT_5, 1, 0),
  1030. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8996_POWER_MANAGEMENT_5, 0, 0),
  1031. SND_SOC_DAPM_AIF_IN("AIF2RX1", "AIF2 Playback", 0,
  1032. WM8996_POWER_MANAGEMENT_4, 9, 0),
  1033. SND_SOC_DAPM_AIF_IN("AIF2RX0", "AIF2 Playback", 1,
  1034. WM8996_POWER_MANAGEMENT_4, 8, 0),
  1035. SND_SOC_DAPM_AIF_OUT("AIF2TX1", "AIF2 Capture", 0,
  1036. WM8996_POWER_MANAGEMENT_6, 9, 0),
  1037. SND_SOC_DAPM_AIF_OUT("AIF2TX0", "AIF2 Capture", 1,
  1038. WM8996_POWER_MANAGEMENT_6, 8, 0),
  1039. SND_SOC_DAPM_AIF_IN("AIF1RX5", "AIF1 Playback", 5,
  1040. WM8996_POWER_MANAGEMENT_4, 5, 0),
  1041. SND_SOC_DAPM_AIF_IN("AIF1RX4", "AIF1 Playback", 4,
  1042. WM8996_POWER_MANAGEMENT_4, 4, 0),
  1043. SND_SOC_DAPM_AIF_IN("AIF1RX3", "AIF1 Playback", 3,
  1044. WM8996_POWER_MANAGEMENT_4, 3, 0),
  1045. SND_SOC_DAPM_AIF_IN("AIF1RX2", "AIF1 Playback", 2,
  1046. WM8996_POWER_MANAGEMENT_4, 2, 0),
  1047. SND_SOC_DAPM_AIF_IN("AIF1RX1", "AIF1 Playback", 1,
  1048. WM8996_POWER_MANAGEMENT_4, 1, 0),
  1049. SND_SOC_DAPM_AIF_IN("AIF1RX0", "AIF1 Playback", 0,
  1050. WM8996_POWER_MANAGEMENT_4, 0, 0),
  1051. SND_SOC_DAPM_AIF_OUT("AIF1TX5", "AIF1 Capture", 5,
  1052. WM8996_POWER_MANAGEMENT_6, 5, 0),
  1053. SND_SOC_DAPM_AIF_OUT("AIF1TX4", "AIF1 Capture", 4,
  1054. WM8996_POWER_MANAGEMENT_6, 4, 0),
  1055. SND_SOC_DAPM_AIF_OUT("AIF1TX3", "AIF1 Capture", 3,
  1056. WM8996_POWER_MANAGEMENT_6, 3, 0),
  1057. SND_SOC_DAPM_AIF_OUT("AIF1TX2", "AIF1 Capture", 2,
  1058. WM8996_POWER_MANAGEMENT_6, 2, 0),
  1059. SND_SOC_DAPM_AIF_OUT("AIF1TX1", "AIF1 Capture", 1,
  1060. WM8996_POWER_MANAGEMENT_6, 1, 0),
  1061. SND_SOC_DAPM_AIF_OUT("AIF1TX0", "AIF1 Capture", 0,
  1062. WM8996_POWER_MANAGEMENT_6, 0, 0),
  1063. /* We route as stereo pairs so define some dummy widgets to squash
  1064. * things down for now. RXA = 0,1, RXB = 2,3 and so on */
  1065. SND_SOC_DAPM_PGA("AIF1RXA", SND_SOC_NOPM, 0, 0, NULL, 0),
  1066. SND_SOC_DAPM_PGA("AIF1RXB", SND_SOC_NOPM, 0, 0, NULL, 0),
  1067. SND_SOC_DAPM_PGA("AIF1RXC", SND_SOC_NOPM, 0, 0, NULL, 0),
  1068. SND_SOC_DAPM_PGA("AIF2RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1069. SND_SOC_DAPM_PGA("DSP2TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1070. SND_SOC_DAPM_MUX("DSP1RX", SND_SOC_NOPM, 0, 0, &dsp1rx),
  1071. SND_SOC_DAPM_MUX("DSP2RX", SND_SOC_NOPM, 0, 0, &dsp2rx),
  1072. SND_SOC_DAPM_MUX("AIF2TX", SND_SOC_NOPM, 0, 0, &aif2tx),
  1073. SND_SOC_DAPM_MUX("SPKL", SND_SOC_NOPM, 0, 0, &spkl_mux),
  1074. SND_SOC_DAPM_MUX("SPKR", SND_SOC_NOPM, 0, 0, &spkr_mux),
  1075. SND_SOC_DAPM_PGA("SPKL PGA", WM8996_LEFT_PDM_SPEAKER, 4, 0, NULL, 0),
  1076. SND_SOC_DAPM_PGA("SPKR PGA", WM8996_RIGHT_PDM_SPEAKER, 4, 0, NULL, 0),
  1077. SND_SOC_DAPM_PGA_S("HPOUT2L PGA", 0, WM8996_POWER_MANAGEMENT_1, 7, 0, NULL, 0),
  1078. SND_SOC_DAPM_PGA_S("HPOUT2L_DLY", 1, WM8996_ANALOGUE_HP_2, 5, 0, NULL, 0),
  1079. SND_SOC_DAPM_PGA_S("HPOUT2L_DCS", 2, WM8996_DC_SERVO_1, 2, 0, dcs_start,
  1080. SND_SOC_DAPM_POST_PMU),
  1081. SND_SOC_DAPM_PGA_S("HPOUT2L_OUTP", 3, WM8996_ANALOGUE_HP_2, 6, 0, NULL, 0),
  1082. SND_SOC_DAPM_PGA_S("HPOUT2L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2L, 0,
  1083. rmv_short_event,
  1084. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  1085. SND_SOC_DAPM_PGA_S("HPOUT2R PGA", 0, WM8996_POWER_MANAGEMENT_1, 6, 0,NULL, 0),
  1086. SND_SOC_DAPM_PGA_S("HPOUT2R_DLY", 1, WM8996_ANALOGUE_HP_2, 1, 0, NULL, 0),
  1087. SND_SOC_DAPM_PGA_S("HPOUT2R_DCS", 2, WM8996_DC_SERVO_1, 3, 0, dcs_start,
  1088. SND_SOC_DAPM_POST_PMU),
  1089. SND_SOC_DAPM_PGA_S("HPOUT2R_OUTP", 3, WM8996_ANALOGUE_HP_2, 2, 0, NULL, 0),
  1090. SND_SOC_DAPM_PGA_S("HPOUT2R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2R, 0,
  1091. rmv_short_event,
  1092. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  1093. SND_SOC_DAPM_PGA_S("HPOUT1L PGA", 0, WM8996_POWER_MANAGEMENT_1, 5, 0, NULL, 0),
  1094. SND_SOC_DAPM_PGA_S("HPOUT1L_DLY", 1, WM8996_ANALOGUE_HP_1, 5, 0, NULL, 0),
  1095. SND_SOC_DAPM_PGA_S("HPOUT1L_DCS", 2, WM8996_DC_SERVO_1, 0, 0, dcs_start,
  1096. SND_SOC_DAPM_POST_PMU),
  1097. SND_SOC_DAPM_PGA_S("HPOUT1L_OUTP", 3, WM8996_ANALOGUE_HP_1, 6, 0, NULL, 0),
  1098. SND_SOC_DAPM_PGA_S("HPOUT1L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1L, 0,
  1099. rmv_short_event,
  1100. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  1101. SND_SOC_DAPM_PGA_S("HPOUT1R PGA", 0, WM8996_POWER_MANAGEMENT_1, 4, 0, NULL, 0),
  1102. SND_SOC_DAPM_PGA_S("HPOUT1R_DLY", 1, WM8996_ANALOGUE_HP_1, 1, 0, NULL, 0),
  1103. SND_SOC_DAPM_PGA_S("HPOUT1R_DCS", 2, WM8996_DC_SERVO_1, 1, 0, dcs_start,
  1104. SND_SOC_DAPM_POST_PMU),
  1105. SND_SOC_DAPM_PGA_S("HPOUT1R_OUTP", 3, WM8996_ANALOGUE_HP_1, 2, 0, NULL, 0),
  1106. SND_SOC_DAPM_PGA_S("HPOUT1R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1R, 0,
  1107. rmv_short_event,
  1108. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  1109. SND_SOC_DAPM_OUTPUT("HPOUT1L"),
  1110. SND_SOC_DAPM_OUTPUT("HPOUT1R"),
  1111. SND_SOC_DAPM_OUTPUT("HPOUT2L"),
  1112. SND_SOC_DAPM_OUTPUT("HPOUT2R"),
  1113. SND_SOC_DAPM_OUTPUT("SPKDAT"),
  1114. };
  1115. static const struct snd_soc_dapm_route wm8996_dapm_routes[] = {
  1116. { "AIFCLK", NULL, "SYSCLK" },
  1117. { "SYSDSPCLK", NULL, "SYSCLK" },
  1118. { "Charge Pump", NULL, "SYSCLK" },
  1119. { "MICB1", NULL, "LDO2" },
  1120. { "MICB1", NULL, "MICB1 Audio" },
  1121. { "MICB1", NULL, "Bandgap" },
  1122. { "MICB2", NULL, "LDO2" },
  1123. { "MICB2", NULL, "MICB2 Audio" },
  1124. { "MICB2", NULL, "Bandgap" },
  1125. { "IN1L PGA", NULL, "IN2LN" },
  1126. { "IN1L PGA", NULL, "IN2LP" },
  1127. { "IN1L PGA", NULL, "IN1LN" },
  1128. { "IN1L PGA", NULL, "IN1LP" },
  1129. { "IN1L PGA", NULL, "Bandgap" },
  1130. { "IN1R PGA", NULL, "IN2RN" },
  1131. { "IN1R PGA", NULL, "IN2RP" },
  1132. { "IN1R PGA", NULL, "IN1RN" },
  1133. { "IN1R PGA", NULL, "IN1RP" },
  1134. { "IN1R PGA", NULL, "Bandgap" },
  1135. { "ADCL", NULL, "IN1L PGA" },
  1136. { "ADCR", NULL, "IN1R PGA" },
  1137. { "DMIC1L", NULL, "DMIC1DAT" },
  1138. { "DMIC1R", NULL, "DMIC1DAT" },
  1139. { "DMIC2L", NULL, "DMIC2DAT" },
  1140. { "DMIC2R", NULL, "DMIC2DAT" },
  1141. { "DMIC2L", NULL, "DMIC2" },
  1142. { "DMIC2R", NULL, "DMIC2" },
  1143. { "DMIC1L", NULL, "DMIC1" },
  1144. { "DMIC1R", NULL, "DMIC1" },
  1145. { "IN1L Mux", "ADC", "ADCL" },
  1146. { "IN1L Mux", "DMIC1", "DMIC1L" },
  1147. { "IN1L Mux", "DMIC2", "DMIC2L" },
  1148. { "IN1R Mux", "ADC", "ADCR" },
  1149. { "IN1R Mux", "DMIC1", "DMIC1R" },
  1150. { "IN1R Mux", "DMIC2", "DMIC2R" },
  1151. { "IN2L Mux", "ADC", "ADCL" },
  1152. { "IN2L Mux", "DMIC1", "DMIC1L" },
  1153. { "IN2L Mux", "DMIC2", "DMIC2L" },
  1154. { "IN2R Mux", "ADC", "ADCR" },
  1155. { "IN2R Mux", "DMIC1", "DMIC1R" },
  1156. { "IN2R Mux", "DMIC2", "DMIC2R" },
  1157. { "Left Sidetone", "IN1", "IN1L Mux" },
  1158. { "Left Sidetone", "IN2", "IN2L Mux" },
  1159. { "Right Sidetone", "IN1", "IN1R Mux" },
  1160. { "Right Sidetone", "IN2", "IN2R Mux" },
  1161. { "DSP1TXL", "IN1 Switch", "IN1L Mux" },
  1162. { "DSP1TXR", "IN1 Switch", "IN1R Mux" },
  1163. { "DSP2TXL", "IN1 Switch", "IN2L Mux" },
  1164. { "DSP2TXR", "IN1 Switch", "IN2R Mux" },
  1165. { "AIF1TX0", NULL, "DSP1TXL" },
  1166. { "AIF1TX1", NULL, "DSP1TXR" },
  1167. { "AIF1TX2", NULL, "DSP2TXL" },
  1168. { "AIF1TX3", NULL, "DSP2TXR" },
  1169. { "AIF1TX4", NULL, "AIF2RX0" },
  1170. { "AIF1TX5", NULL, "AIF2RX1" },
  1171. { "AIF1RX0", NULL, "AIFCLK" },
  1172. { "AIF1RX1", NULL, "AIFCLK" },
  1173. { "AIF1RX2", NULL, "AIFCLK" },
  1174. { "AIF1RX3", NULL, "AIFCLK" },
  1175. { "AIF1RX4", NULL, "AIFCLK" },
  1176. { "AIF1RX5", NULL, "AIFCLK" },
  1177. { "AIF2RX0", NULL, "AIFCLK" },
  1178. { "AIF2RX1", NULL, "AIFCLK" },
  1179. { "AIF1TX0", NULL, "AIFCLK" },
  1180. { "AIF1TX1", NULL, "AIFCLK" },
  1181. { "AIF1TX2", NULL, "AIFCLK" },
  1182. { "AIF1TX3", NULL, "AIFCLK" },
  1183. { "AIF1TX4", NULL, "AIFCLK" },
  1184. { "AIF1TX5", NULL, "AIFCLK" },
  1185. { "AIF2TX0", NULL, "AIFCLK" },
  1186. { "AIF2TX1", NULL, "AIFCLK" },
  1187. { "DSP1RXL", NULL, "SYSDSPCLK" },
  1188. { "DSP1RXR", NULL, "SYSDSPCLK" },
  1189. { "DSP2RXL", NULL, "SYSDSPCLK" },
  1190. { "DSP2RXR", NULL, "SYSDSPCLK" },
  1191. { "DSP1TXL", NULL, "SYSDSPCLK" },
  1192. { "DSP1TXR", NULL, "SYSDSPCLK" },
  1193. { "DSP2TXL", NULL, "SYSDSPCLK" },
  1194. { "DSP2TXR", NULL, "SYSDSPCLK" },
  1195. { "AIF1RXA", NULL, "AIF1RX0" },
  1196. { "AIF1RXA", NULL, "AIF1RX1" },
  1197. { "AIF1RXB", NULL, "AIF1RX2" },
  1198. { "AIF1RXB", NULL, "AIF1RX3" },
  1199. { "AIF1RXC", NULL, "AIF1RX4" },
  1200. { "AIF1RXC", NULL, "AIF1RX5" },
  1201. { "AIF2RX", NULL, "AIF2RX0" },
  1202. { "AIF2RX", NULL, "AIF2RX1" },
  1203. { "AIF2TX", "DSP2", "DSP2TX" },
  1204. { "AIF2TX", "DSP1", "DSP1RX" },
  1205. { "AIF2TX", "AIF1", "AIF1RXC" },
  1206. { "DSP1RXL", NULL, "DSP1RX" },
  1207. { "DSP1RXR", NULL, "DSP1RX" },
  1208. { "DSP2RXL", NULL, "DSP2RX" },
  1209. { "DSP2RXR", NULL, "DSP2RX" },
  1210. { "DSP2TX", NULL, "DSP2TXL" },
  1211. { "DSP2TX", NULL, "DSP2TXR" },
  1212. { "DSP1RX", "AIF1", "AIF1RXA" },
  1213. { "DSP1RX", "AIF2", "AIF2RX" },
  1214. { "DSP2RX", "AIF1", "AIF1RXB" },
  1215. { "DSP2RX", "AIF2", "AIF2RX" },
  1216. { "DAC2L Mixer", "DSP2 Switch", "DSP2RXL" },
  1217. { "DAC2L Mixer", "DSP1 Switch", "DSP1RXL" },
  1218. { "DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1219. { "DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1220. { "DAC2R Mixer", "DSP2 Switch", "DSP2RXR" },
  1221. { "DAC2R Mixer", "DSP1 Switch", "DSP1RXR" },
  1222. { "DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1223. { "DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1224. { "DAC1L Mixer", "DSP2 Switch", "DSP2RXL" },
  1225. { "DAC1L Mixer", "DSP1 Switch", "DSP1RXL" },
  1226. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1227. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1228. { "DAC1R Mixer", "DSP2 Switch", "DSP2RXR" },
  1229. { "DAC1R Mixer", "DSP1 Switch", "DSP1RXR" },
  1230. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1231. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1232. { "DAC1L", NULL, "DAC1L Mixer" },
  1233. { "DAC1R", NULL, "DAC1R Mixer" },
  1234. { "DAC2L", NULL, "DAC2L Mixer" },
  1235. { "DAC2R", NULL, "DAC2R Mixer" },
  1236. { "HPOUT2L PGA", NULL, "Charge Pump" },
  1237. { "HPOUT2L PGA", NULL, "Bandgap" },
  1238. { "HPOUT2L PGA", NULL, "DAC2L" },
  1239. { "HPOUT2L_DLY", NULL, "HPOUT2L PGA" },
  1240. { "HPOUT2L_DCS", NULL, "HPOUT2L_DLY" },
  1241. { "HPOUT2L_OUTP", NULL, "HPOUT2L_DCS" },
  1242. { "HPOUT2L_RMV_SHORT", NULL, "HPOUT2L_OUTP" },
  1243. { "HPOUT2R PGA", NULL, "Charge Pump" },
  1244. { "HPOUT2R PGA", NULL, "Bandgap" },
  1245. { "HPOUT2R PGA", NULL, "DAC2R" },
  1246. { "HPOUT2R_DLY", NULL, "HPOUT2R PGA" },
  1247. { "HPOUT2R_DCS", NULL, "HPOUT2R_DLY" },
  1248. { "HPOUT2R_OUTP", NULL, "HPOUT2R_DCS" },
  1249. { "HPOUT2R_RMV_SHORT", NULL, "HPOUT2R_OUTP" },
  1250. { "HPOUT1L PGA", NULL, "Charge Pump" },
  1251. { "HPOUT1L PGA", NULL, "Bandgap" },
  1252. { "HPOUT1L PGA", NULL, "DAC1L" },
  1253. { "HPOUT1L_DLY", NULL, "HPOUT1L PGA" },
  1254. { "HPOUT1L_DCS", NULL, "HPOUT1L_DLY" },
  1255. { "HPOUT1L_OUTP", NULL, "HPOUT1L_DCS" },
  1256. { "HPOUT1L_RMV_SHORT", NULL, "HPOUT1L_OUTP" },
  1257. { "HPOUT1R PGA", NULL, "Charge Pump" },
  1258. { "HPOUT1R PGA", NULL, "Bandgap" },
  1259. { "HPOUT1R PGA", NULL, "DAC1R" },
  1260. { "HPOUT1R_DLY", NULL, "HPOUT1R PGA" },
  1261. { "HPOUT1R_DCS", NULL, "HPOUT1R_DLY" },
  1262. { "HPOUT1R_OUTP", NULL, "HPOUT1R_DCS" },
  1263. { "HPOUT1R_RMV_SHORT", NULL, "HPOUT1R_OUTP" },
  1264. { "HPOUT2L", NULL, "HPOUT2L_RMV_SHORT" },
  1265. { "HPOUT2R", NULL, "HPOUT2R_RMV_SHORT" },
  1266. { "HPOUT1L", NULL, "HPOUT1L_RMV_SHORT" },
  1267. { "HPOUT1R", NULL, "HPOUT1R_RMV_SHORT" },
  1268. { "SPKL", "DAC1L", "DAC1L" },
  1269. { "SPKL", "DAC1R", "DAC1R" },
  1270. { "SPKL", "DAC2L", "DAC2L" },
  1271. { "SPKL", "DAC2R", "DAC2R" },
  1272. { "SPKR", "DAC1L", "DAC1L" },
  1273. { "SPKR", "DAC1R", "DAC1R" },
  1274. { "SPKR", "DAC2L", "DAC2L" },
  1275. { "SPKR", "DAC2R", "DAC2R" },
  1276. { "SPKL PGA", NULL, "SPKL" },
  1277. { "SPKR PGA", NULL, "SPKR" },
  1278. { "SPKDAT", NULL, "SPKL PGA" },
  1279. { "SPKDAT", NULL, "SPKR PGA" },
  1280. };
  1281. static bool wm8996_readable_register(struct device *dev, unsigned int reg)
  1282. {
  1283. /* Due to the sparseness of the register map the compiler
  1284. * output from an explicit switch statement ends up being much
  1285. * more efficient than a table.
  1286. */
  1287. switch (reg) {
  1288. case WM8996_SOFTWARE_RESET:
  1289. case WM8996_POWER_MANAGEMENT_1:
  1290. case WM8996_POWER_MANAGEMENT_2:
  1291. case WM8996_POWER_MANAGEMENT_3:
  1292. case WM8996_POWER_MANAGEMENT_4:
  1293. case WM8996_POWER_MANAGEMENT_5:
  1294. case WM8996_POWER_MANAGEMENT_6:
  1295. case WM8996_POWER_MANAGEMENT_7:
  1296. case WM8996_POWER_MANAGEMENT_8:
  1297. case WM8996_LEFT_LINE_INPUT_VOLUME:
  1298. case WM8996_RIGHT_LINE_INPUT_VOLUME:
  1299. case WM8996_LINE_INPUT_CONTROL:
  1300. case WM8996_DAC1_HPOUT1_VOLUME:
  1301. case WM8996_DAC2_HPOUT2_VOLUME:
  1302. case WM8996_DAC1_LEFT_VOLUME:
  1303. case WM8996_DAC1_RIGHT_VOLUME:
  1304. case WM8996_DAC2_LEFT_VOLUME:
  1305. case WM8996_DAC2_RIGHT_VOLUME:
  1306. case WM8996_OUTPUT1_LEFT_VOLUME:
  1307. case WM8996_OUTPUT1_RIGHT_VOLUME:
  1308. case WM8996_OUTPUT2_LEFT_VOLUME:
  1309. case WM8996_OUTPUT2_RIGHT_VOLUME:
  1310. case WM8996_MICBIAS_1:
  1311. case WM8996_MICBIAS_2:
  1312. case WM8996_LDO_1:
  1313. case WM8996_LDO_2:
  1314. case WM8996_ACCESSORY_DETECT_MODE_1:
  1315. case WM8996_ACCESSORY_DETECT_MODE_2:
  1316. case WM8996_HEADPHONE_DETECT_1:
  1317. case WM8996_HEADPHONE_DETECT_2:
  1318. case WM8996_MIC_DETECT_1:
  1319. case WM8996_MIC_DETECT_2:
  1320. case WM8996_MIC_DETECT_3:
  1321. case WM8996_CHARGE_PUMP_1:
  1322. case WM8996_CHARGE_PUMP_2:
  1323. case WM8996_DC_SERVO_1:
  1324. case WM8996_DC_SERVO_2:
  1325. case WM8996_DC_SERVO_3:
  1326. case WM8996_DC_SERVO_5:
  1327. case WM8996_DC_SERVO_6:
  1328. case WM8996_DC_SERVO_7:
  1329. case WM8996_DC_SERVO_READBACK_0:
  1330. case WM8996_ANALOGUE_HP_1:
  1331. case WM8996_ANALOGUE_HP_2:
  1332. case WM8996_CHIP_REVISION:
  1333. case WM8996_CONTROL_INTERFACE_1:
  1334. case WM8996_WRITE_SEQUENCER_CTRL_1:
  1335. case WM8996_WRITE_SEQUENCER_CTRL_2:
  1336. case WM8996_AIF_CLOCKING_1:
  1337. case WM8996_AIF_CLOCKING_2:
  1338. case WM8996_CLOCKING_1:
  1339. case WM8996_CLOCKING_2:
  1340. case WM8996_AIF_RATE:
  1341. case WM8996_FLL_CONTROL_1:
  1342. case WM8996_FLL_CONTROL_2:
  1343. case WM8996_FLL_CONTROL_3:
  1344. case WM8996_FLL_CONTROL_4:
  1345. case WM8996_FLL_CONTROL_5:
  1346. case WM8996_FLL_CONTROL_6:
  1347. case WM8996_FLL_EFS_1:
  1348. case WM8996_FLL_EFS_2:
  1349. case WM8996_AIF1_CONTROL:
  1350. case WM8996_AIF1_BCLK:
  1351. case WM8996_AIF1_TX_LRCLK_1:
  1352. case WM8996_AIF1_TX_LRCLK_2:
  1353. case WM8996_AIF1_RX_LRCLK_1:
  1354. case WM8996_AIF1_RX_LRCLK_2:
  1355. case WM8996_AIF1TX_DATA_CONFIGURATION_1:
  1356. case WM8996_AIF1TX_DATA_CONFIGURATION_2:
  1357. case WM8996_AIF1RX_DATA_CONFIGURATION:
  1358. case WM8996_AIF1TX_CHANNEL_0_CONFIGURATION:
  1359. case WM8996_AIF1TX_CHANNEL_1_CONFIGURATION:
  1360. case WM8996_AIF1TX_CHANNEL_2_CONFIGURATION:
  1361. case WM8996_AIF1TX_CHANNEL_3_CONFIGURATION:
  1362. case WM8996_AIF1TX_CHANNEL_4_CONFIGURATION:
  1363. case WM8996_AIF1TX_CHANNEL_5_CONFIGURATION:
  1364. case WM8996_AIF1RX_CHANNEL_0_CONFIGURATION:
  1365. case WM8996_AIF1RX_CHANNEL_1_CONFIGURATION:
  1366. case WM8996_AIF1RX_CHANNEL_2_CONFIGURATION:
  1367. case WM8996_AIF1RX_CHANNEL_3_CONFIGURATION:
  1368. case WM8996_AIF1RX_CHANNEL_4_CONFIGURATION:
  1369. case WM8996_AIF1RX_CHANNEL_5_CONFIGURATION:
  1370. case WM8996_AIF1RX_MONO_CONFIGURATION:
  1371. case WM8996_AIF1TX_TEST:
  1372. case WM8996_AIF2_CONTROL:
  1373. case WM8996_AIF2_BCLK:
  1374. case WM8996_AIF2_TX_LRCLK_1:
  1375. case WM8996_AIF2_TX_LRCLK_2:
  1376. case WM8996_AIF2_RX_LRCLK_1:
  1377. case WM8996_AIF2_RX_LRCLK_2:
  1378. case WM8996_AIF2TX_DATA_CONFIGURATION_1:
  1379. case WM8996_AIF2TX_DATA_CONFIGURATION_2:
  1380. case WM8996_AIF2RX_DATA_CONFIGURATION:
  1381. case WM8996_AIF2TX_CHANNEL_0_CONFIGURATION:
  1382. case WM8996_AIF2TX_CHANNEL_1_CONFIGURATION:
  1383. case WM8996_AIF2RX_CHANNEL_0_CONFIGURATION:
  1384. case WM8996_AIF2RX_CHANNEL_1_CONFIGURATION:
  1385. case WM8996_AIF2RX_MONO_CONFIGURATION:
  1386. case WM8996_AIF2TX_TEST:
  1387. case WM8996_DSP1_TX_LEFT_VOLUME:
  1388. case WM8996_DSP1_TX_RIGHT_VOLUME:
  1389. case WM8996_DSP1_RX_LEFT_VOLUME:
  1390. case WM8996_DSP1_RX_RIGHT_VOLUME:
  1391. case WM8996_DSP1_TX_FILTERS:
  1392. case WM8996_DSP1_RX_FILTERS_1:
  1393. case WM8996_DSP1_RX_FILTERS_2:
  1394. case WM8996_DSP1_DRC_1:
  1395. case WM8996_DSP1_DRC_2:
  1396. case WM8996_DSP1_DRC_3:
  1397. case WM8996_DSP1_DRC_4:
  1398. case WM8996_DSP1_DRC_5:
  1399. case WM8996_DSP1_RX_EQ_GAINS_1:
  1400. case WM8996_DSP1_RX_EQ_GAINS_2:
  1401. case WM8996_DSP1_RX_EQ_BAND_1_A:
  1402. case WM8996_DSP1_RX_EQ_BAND_1_B:
  1403. case WM8996_DSP1_RX_EQ_BAND_1_PG:
  1404. case WM8996_DSP1_RX_EQ_BAND_2_A:
  1405. case WM8996_DSP1_RX_EQ_BAND_2_B:
  1406. case WM8996_DSP1_RX_EQ_BAND_2_C:
  1407. case WM8996_DSP1_RX_EQ_BAND_2_PG:
  1408. case WM8996_DSP1_RX_EQ_BAND_3_A:
  1409. case WM8996_DSP1_RX_EQ_BAND_3_B:
  1410. case WM8996_DSP1_RX_EQ_BAND_3_C:
  1411. case WM8996_DSP1_RX_EQ_BAND_3_PG:
  1412. case WM8996_DSP1_RX_EQ_BAND_4_A:
  1413. case WM8996_DSP1_RX_EQ_BAND_4_B:
  1414. case WM8996_DSP1_RX_EQ_BAND_4_C:
  1415. case WM8996_DSP1_RX_EQ_BAND_4_PG:
  1416. case WM8996_DSP1_RX_EQ_BAND_5_A:
  1417. case WM8996_DSP1_RX_EQ_BAND_5_B:
  1418. case WM8996_DSP1_RX_EQ_BAND_5_PG:
  1419. case WM8996_DSP2_TX_LEFT_VOLUME:
  1420. case WM8996_DSP2_TX_RIGHT_VOLUME:
  1421. case WM8996_DSP2_RX_LEFT_VOLUME:
  1422. case WM8996_DSP2_RX_RIGHT_VOLUME:
  1423. case WM8996_DSP2_TX_FILTERS:
  1424. case WM8996_DSP2_RX_FILTERS_1:
  1425. case WM8996_DSP2_RX_FILTERS_2:
  1426. case WM8996_DSP2_DRC_1:
  1427. case WM8996_DSP2_DRC_2:
  1428. case WM8996_DSP2_DRC_3:
  1429. case WM8996_DSP2_DRC_4:
  1430. case WM8996_DSP2_DRC_5:
  1431. case WM8996_DSP2_RX_EQ_GAINS_1:
  1432. case WM8996_DSP2_RX_EQ_GAINS_2:
  1433. case WM8996_DSP2_RX_EQ_BAND_1_A:
  1434. case WM8996_DSP2_RX_EQ_BAND_1_B:
  1435. case WM8996_DSP2_RX_EQ_BAND_1_PG:
  1436. case WM8996_DSP2_RX_EQ_BAND_2_A:
  1437. case WM8996_DSP2_RX_EQ_BAND_2_B:
  1438. case WM8996_DSP2_RX_EQ_BAND_2_C:
  1439. case WM8996_DSP2_RX_EQ_BAND_2_PG:
  1440. case WM8996_DSP2_RX_EQ_BAND_3_A:
  1441. case WM8996_DSP2_RX_EQ_BAND_3_B:
  1442. case WM8996_DSP2_RX_EQ_BAND_3_C:
  1443. case WM8996_DSP2_RX_EQ_BAND_3_PG:
  1444. case WM8996_DSP2_RX_EQ_BAND_4_A:
  1445. case WM8996_DSP2_RX_EQ_BAND_4_B:
  1446. case WM8996_DSP2_RX_EQ_BAND_4_C:
  1447. case WM8996_DSP2_RX_EQ_BAND_4_PG:
  1448. case WM8996_DSP2_RX_EQ_BAND_5_A:
  1449. case WM8996_DSP2_RX_EQ_BAND_5_B:
  1450. case WM8996_DSP2_RX_EQ_BAND_5_PG:
  1451. case WM8996_DAC1_MIXER_VOLUMES:
  1452. case WM8996_DAC1_LEFT_MIXER_ROUTING:
  1453. case WM8996_DAC1_RIGHT_MIXER_ROUTING:
  1454. case WM8996_DAC2_MIXER_VOLUMES:
  1455. case WM8996_DAC2_LEFT_MIXER_ROUTING:
  1456. case WM8996_DAC2_RIGHT_MIXER_ROUTING:
  1457. case WM8996_DSP1_TX_LEFT_MIXER_ROUTING:
  1458. case WM8996_DSP1_TX_RIGHT_MIXER_ROUTING:
  1459. case WM8996_DSP2_TX_LEFT_MIXER_ROUTING:
  1460. case WM8996_DSP2_TX_RIGHT_MIXER_ROUTING:
  1461. case WM8996_DSP_TX_MIXER_SELECT:
  1462. case WM8996_DAC_SOFTMUTE:
  1463. case WM8996_OVERSAMPLING:
  1464. case WM8996_SIDETONE:
  1465. case WM8996_GPIO_1:
  1466. case WM8996_GPIO_2:
  1467. case WM8996_GPIO_3:
  1468. case WM8996_GPIO_4:
  1469. case WM8996_GPIO_5:
  1470. case WM8996_PULL_CONTROL_1:
  1471. case WM8996_PULL_CONTROL_2:
  1472. case WM8996_INTERRUPT_STATUS_1:
  1473. case WM8996_INTERRUPT_STATUS_2:
  1474. case WM8996_INTERRUPT_RAW_STATUS_2:
  1475. case WM8996_INTERRUPT_STATUS_1_MASK:
  1476. case WM8996_INTERRUPT_STATUS_2_MASK:
  1477. case WM8996_INTERRUPT_CONTROL:
  1478. case WM8996_LEFT_PDM_SPEAKER:
  1479. case WM8996_RIGHT_PDM_SPEAKER:
  1480. case WM8996_PDM_SPEAKER_MUTE_SEQUENCE:
  1481. case WM8996_PDM_SPEAKER_VOLUME:
  1482. return 1;
  1483. default:
  1484. return 0;
  1485. }
  1486. }
  1487. static bool wm8996_volatile_register(struct device *dev, unsigned int reg)
  1488. {
  1489. switch (reg) {
  1490. case WM8996_SOFTWARE_RESET:
  1491. case WM8996_CHIP_REVISION:
  1492. case WM8996_LDO_1:
  1493. case WM8996_LDO_2:
  1494. case WM8996_INTERRUPT_STATUS_1:
  1495. case WM8996_INTERRUPT_STATUS_2:
  1496. case WM8996_INTERRUPT_RAW_STATUS_2:
  1497. case WM8996_DC_SERVO_READBACK_0:
  1498. case WM8996_DC_SERVO_2:
  1499. case WM8996_DC_SERVO_6:
  1500. case WM8996_DC_SERVO_7:
  1501. case WM8996_FLL_CONTROL_6:
  1502. case WM8996_MIC_DETECT_3:
  1503. case WM8996_HEADPHONE_DETECT_1:
  1504. case WM8996_HEADPHONE_DETECT_2:
  1505. return 1;
  1506. default:
  1507. return 0;
  1508. }
  1509. }
  1510. static int wm8996_reset(struct wm8996_priv *wm8996)
  1511. {
  1512. if (wm8996->pdata.ldo_ena > 0) {
  1513. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
  1514. return 0;
  1515. } else {
  1516. return regmap_write(wm8996->regmap, WM8996_SOFTWARE_RESET,
  1517. 0x8915);
  1518. }
  1519. }
  1520. static const int bclk_divs[] = {
  1521. 1, 2, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96
  1522. };
  1523. static void wm8996_update_bclk(struct snd_soc_codec *codec)
  1524. {
  1525. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1526. int aif, best, cur_val, bclk_rate, bclk_reg, i;
  1527. /* Don't bother if we're in a low frequency idle mode that
  1528. * can't support audio.
  1529. */
  1530. if (wm8996->sysclk < 64000)
  1531. return;
  1532. for (aif = 0; aif < WM8996_AIFS; aif++) {
  1533. switch (aif) {
  1534. case 0:
  1535. bclk_reg = WM8996_AIF1_BCLK;
  1536. break;
  1537. case 1:
  1538. bclk_reg = WM8996_AIF2_BCLK;
  1539. break;
  1540. }
  1541. bclk_rate = wm8996->bclk_rate[aif];
  1542. /* Pick a divisor for BCLK as close as we can get to ideal */
  1543. best = 0;
  1544. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1545. cur_val = (wm8996->sysclk / bclk_divs[i]) - bclk_rate;
  1546. if (cur_val < 0) /* BCLK table is sorted */
  1547. break;
  1548. best = i;
  1549. }
  1550. bclk_rate = wm8996->sysclk / bclk_divs[best];
  1551. dev_dbg(codec->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1552. bclk_divs[best], bclk_rate);
  1553. snd_soc_update_bits(codec, bclk_reg,
  1554. WM8996_AIF1_BCLK_DIV_MASK, best);
  1555. }
  1556. }
  1557. static int wm8996_set_bias_level(struct snd_soc_codec *codec,
  1558. enum snd_soc_bias_level level)
  1559. {
  1560. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1561. int ret;
  1562. switch (level) {
  1563. case SND_SOC_BIAS_ON:
  1564. case SND_SOC_BIAS_PREPARE:
  1565. break;
  1566. case SND_SOC_BIAS_STANDBY:
  1567. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1568. ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
  1569. wm8996->supplies);
  1570. if (ret != 0) {
  1571. dev_err(codec->dev,
  1572. "Failed to enable supplies: %d\n",
  1573. ret);
  1574. return ret;
  1575. }
  1576. if (wm8996->pdata.ldo_ena >= 0) {
  1577. gpio_set_value_cansleep(wm8996->pdata.ldo_ena,
  1578. 1);
  1579. msleep(5);
  1580. }
  1581. regcache_cache_only(codec->control_data, false);
  1582. regcache_sync(codec->control_data);
  1583. }
  1584. break;
  1585. case SND_SOC_BIAS_OFF:
  1586. regcache_cache_only(codec->control_data, true);
  1587. if (wm8996->pdata.ldo_ena >= 0)
  1588. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
  1589. regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies),
  1590. wm8996->supplies);
  1591. break;
  1592. }
  1593. codec->dapm.bias_level = level;
  1594. return 0;
  1595. }
  1596. static int wm8996_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1597. {
  1598. struct snd_soc_codec *codec = dai->codec;
  1599. int aifctrl = 0;
  1600. int bclk = 0;
  1601. int lrclk_tx = 0;
  1602. int lrclk_rx = 0;
  1603. int aifctrl_reg, bclk_reg, lrclk_tx_reg, lrclk_rx_reg;
  1604. switch (dai->id) {
  1605. case 0:
  1606. aifctrl_reg = WM8996_AIF1_CONTROL;
  1607. bclk_reg = WM8996_AIF1_BCLK;
  1608. lrclk_tx_reg = WM8996_AIF1_TX_LRCLK_2;
  1609. lrclk_rx_reg = WM8996_AIF1_RX_LRCLK_2;
  1610. break;
  1611. case 1:
  1612. aifctrl_reg = WM8996_AIF2_CONTROL;
  1613. bclk_reg = WM8996_AIF2_BCLK;
  1614. lrclk_tx_reg = WM8996_AIF2_TX_LRCLK_2;
  1615. lrclk_rx_reg = WM8996_AIF2_RX_LRCLK_2;
  1616. break;
  1617. default:
  1618. BUG();
  1619. return -EINVAL;
  1620. }
  1621. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1622. case SND_SOC_DAIFMT_NB_NF:
  1623. break;
  1624. case SND_SOC_DAIFMT_IB_NF:
  1625. bclk |= WM8996_AIF1_BCLK_INV;
  1626. break;
  1627. case SND_SOC_DAIFMT_NB_IF:
  1628. lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
  1629. lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
  1630. break;
  1631. case SND_SOC_DAIFMT_IB_IF:
  1632. bclk |= WM8996_AIF1_BCLK_INV;
  1633. lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
  1634. lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
  1635. break;
  1636. }
  1637. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1638. case SND_SOC_DAIFMT_CBS_CFS:
  1639. break;
  1640. case SND_SOC_DAIFMT_CBS_CFM:
  1641. lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
  1642. lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
  1643. break;
  1644. case SND_SOC_DAIFMT_CBM_CFS:
  1645. bclk |= WM8996_AIF1_BCLK_MSTR;
  1646. break;
  1647. case SND_SOC_DAIFMT_CBM_CFM:
  1648. bclk |= WM8996_AIF1_BCLK_MSTR;
  1649. lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
  1650. lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
  1651. break;
  1652. default:
  1653. return -EINVAL;
  1654. }
  1655. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1656. case SND_SOC_DAIFMT_DSP_A:
  1657. break;
  1658. case SND_SOC_DAIFMT_DSP_B:
  1659. aifctrl |= 1;
  1660. break;
  1661. case SND_SOC_DAIFMT_I2S:
  1662. aifctrl |= 2;
  1663. break;
  1664. case SND_SOC_DAIFMT_LEFT_J:
  1665. aifctrl |= 3;
  1666. break;
  1667. default:
  1668. return -EINVAL;
  1669. }
  1670. snd_soc_update_bits(codec, aifctrl_reg, WM8996_AIF1_FMT_MASK, aifctrl);
  1671. snd_soc_update_bits(codec, bclk_reg,
  1672. WM8996_AIF1_BCLK_INV | WM8996_AIF1_BCLK_MSTR,
  1673. bclk);
  1674. snd_soc_update_bits(codec, lrclk_tx_reg,
  1675. WM8996_AIF1TX_LRCLK_INV |
  1676. WM8996_AIF1TX_LRCLK_MSTR,
  1677. lrclk_tx);
  1678. snd_soc_update_bits(codec, lrclk_rx_reg,
  1679. WM8996_AIF1RX_LRCLK_INV |
  1680. WM8996_AIF1RX_LRCLK_MSTR,
  1681. lrclk_rx);
  1682. return 0;
  1683. }
  1684. static const int dsp_divs[] = {
  1685. 48000, 32000, 16000, 8000
  1686. };
  1687. static int wm8996_hw_params(struct snd_pcm_substream *substream,
  1688. struct snd_pcm_hw_params *params,
  1689. struct snd_soc_dai *dai)
  1690. {
  1691. struct snd_soc_codec *codec = dai->codec;
  1692. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1693. int bits, i, bclk_rate;
  1694. int aifdata = 0;
  1695. int lrclk = 0;
  1696. int dsp = 0;
  1697. int aifdata_reg, lrclk_reg, dsp_shift;
  1698. switch (dai->id) {
  1699. case 0:
  1700. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1701. (snd_soc_read(codec, WM8996_GPIO_1)) & WM8996_GP1_FN_MASK) {
  1702. aifdata_reg = WM8996_AIF1RX_DATA_CONFIGURATION;
  1703. lrclk_reg = WM8996_AIF1_RX_LRCLK_1;
  1704. } else {
  1705. aifdata_reg = WM8996_AIF1TX_DATA_CONFIGURATION_1;
  1706. lrclk_reg = WM8996_AIF1_TX_LRCLK_1;
  1707. }
  1708. dsp_shift = 0;
  1709. break;
  1710. case 1:
  1711. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1712. (snd_soc_read(codec, WM8996_GPIO_2)) & WM8996_GP2_FN_MASK) {
  1713. aifdata_reg = WM8996_AIF2RX_DATA_CONFIGURATION;
  1714. lrclk_reg = WM8996_AIF2_RX_LRCLK_1;
  1715. } else {
  1716. aifdata_reg = WM8996_AIF2TX_DATA_CONFIGURATION_1;
  1717. lrclk_reg = WM8996_AIF2_TX_LRCLK_1;
  1718. }
  1719. dsp_shift = WM8996_DSP2_DIV_SHIFT;
  1720. break;
  1721. default:
  1722. BUG();
  1723. return -EINVAL;
  1724. }
  1725. bclk_rate = snd_soc_params_to_bclk(params);
  1726. if (bclk_rate < 0) {
  1727. dev_err(codec->dev, "Unsupported BCLK rate: %d\n", bclk_rate);
  1728. return bclk_rate;
  1729. }
  1730. wm8996->bclk_rate[dai->id] = bclk_rate;
  1731. wm8996->rx_rate[dai->id] = params_rate(params);
  1732. /* Needs looking at for TDM */
  1733. bits = snd_pcm_format_width(params_format(params));
  1734. if (bits < 0)
  1735. return bits;
  1736. aifdata |= (bits << WM8996_AIF1TX_WL_SHIFT) | bits;
  1737. for (i = 0; i < ARRAY_SIZE(dsp_divs); i++) {
  1738. if (dsp_divs[i] == params_rate(params))
  1739. break;
  1740. }
  1741. if (i == ARRAY_SIZE(dsp_divs)) {
  1742. dev_err(codec->dev, "Unsupported sample rate %dHz\n",
  1743. params_rate(params));
  1744. return -EINVAL;
  1745. }
  1746. dsp |= i << dsp_shift;
  1747. wm8996_update_bclk(codec);
  1748. lrclk = bclk_rate / params_rate(params);
  1749. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1750. lrclk, bclk_rate / lrclk);
  1751. snd_soc_update_bits(codec, aifdata_reg,
  1752. WM8996_AIF1TX_WL_MASK |
  1753. WM8996_AIF1TX_SLOT_LEN_MASK,
  1754. aifdata);
  1755. snd_soc_update_bits(codec, lrclk_reg, WM8996_AIF1RX_RATE_MASK,
  1756. lrclk);
  1757. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_2,
  1758. WM8996_DSP1_DIV_MASK << dsp_shift, dsp);
  1759. return 0;
  1760. }
  1761. static int wm8996_set_sysclk(struct snd_soc_dai *dai,
  1762. int clk_id, unsigned int freq, int dir)
  1763. {
  1764. struct snd_soc_codec *codec = dai->codec;
  1765. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1766. int lfclk = 0;
  1767. int ratediv = 0;
  1768. int sync = WM8996_REG_SYNC;
  1769. int src;
  1770. int old;
  1771. if (freq == wm8996->sysclk && clk_id == wm8996->sysclk_src)
  1772. return 0;
  1773. /* Disable SYSCLK while we reconfigure */
  1774. old = snd_soc_read(codec, WM8996_AIF_CLOCKING_1) & WM8996_SYSCLK_ENA;
  1775. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
  1776. WM8996_SYSCLK_ENA, 0);
  1777. switch (clk_id) {
  1778. case WM8996_SYSCLK_MCLK1:
  1779. wm8996->sysclk = freq;
  1780. src = 0;
  1781. break;
  1782. case WM8996_SYSCLK_MCLK2:
  1783. wm8996->sysclk = freq;
  1784. src = 1;
  1785. break;
  1786. case WM8996_SYSCLK_FLL:
  1787. wm8996->sysclk = freq;
  1788. src = 2;
  1789. break;
  1790. default:
  1791. dev_err(codec->dev, "Unsupported clock source %d\n", clk_id);
  1792. return -EINVAL;
  1793. }
  1794. switch (wm8996->sysclk) {
  1795. case 6144000:
  1796. snd_soc_update_bits(codec, WM8996_AIF_RATE,
  1797. WM8996_SYSCLK_RATE, 0);
  1798. break;
  1799. case 24576000:
  1800. ratediv = WM8996_SYSCLK_DIV;
  1801. wm8996->sysclk /= 2;
  1802. case 12288000:
  1803. snd_soc_update_bits(codec, WM8996_AIF_RATE,
  1804. WM8996_SYSCLK_RATE, WM8996_SYSCLK_RATE);
  1805. break;
  1806. case 32000:
  1807. case 32768:
  1808. lfclk = WM8996_LFCLK_ENA;
  1809. sync = 0;
  1810. break;
  1811. default:
  1812. dev_warn(codec->dev, "Unsupported clock rate %dHz\n",
  1813. wm8996->sysclk);
  1814. return -EINVAL;
  1815. }
  1816. wm8996_update_bclk(codec);
  1817. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
  1818. WM8996_SYSCLK_SRC_MASK | WM8996_SYSCLK_DIV_MASK,
  1819. src << WM8996_SYSCLK_SRC_SHIFT | ratediv);
  1820. snd_soc_update_bits(codec, WM8996_CLOCKING_1, WM8996_LFCLK_ENA, lfclk);
  1821. snd_soc_update_bits(codec, WM8996_CONTROL_INTERFACE_1,
  1822. WM8996_REG_SYNC, sync);
  1823. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
  1824. WM8996_SYSCLK_ENA, old);
  1825. wm8996->sysclk_src = clk_id;
  1826. return 0;
  1827. }
  1828. struct _fll_div {
  1829. u16 fll_fratio;
  1830. u16 fll_outdiv;
  1831. u16 fll_refclk_div;
  1832. u16 fll_loop_gain;
  1833. u16 fll_ref_freq;
  1834. u16 n;
  1835. u16 theta;
  1836. u16 lambda;
  1837. };
  1838. static struct {
  1839. unsigned int min;
  1840. unsigned int max;
  1841. u16 fll_fratio;
  1842. int ratio;
  1843. } fll_fratios[] = {
  1844. { 0, 64000, 4, 16 },
  1845. { 64000, 128000, 3, 8 },
  1846. { 128000, 256000, 2, 4 },
  1847. { 256000, 1000000, 1, 2 },
  1848. { 1000000, 13500000, 0, 1 },
  1849. };
  1850. static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
  1851. unsigned int Fout)
  1852. {
  1853. unsigned int target;
  1854. unsigned int div;
  1855. unsigned int fratio, gcd_fll;
  1856. int i;
  1857. /* Fref must be <=13.5MHz */
  1858. div = 1;
  1859. fll_div->fll_refclk_div = 0;
  1860. while ((Fref / div) > 13500000) {
  1861. div *= 2;
  1862. fll_div->fll_refclk_div++;
  1863. if (div > 8) {
  1864. pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
  1865. Fref);
  1866. return -EINVAL;
  1867. }
  1868. }
  1869. pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
  1870. /* Apply the division for our remaining calculations */
  1871. Fref /= div;
  1872. if (Fref >= 3000000)
  1873. fll_div->fll_loop_gain = 5;
  1874. else
  1875. fll_div->fll_loop_gain = 0;
  1876. if (Fref >= 48000)
  1877. fll_div->fll_ref_freq = 0;
  1878. else
  1879. fll_div->fll_ref_freq = 1;
  1880. /* Fvco should be 90-100MHz; don't check the upper bound */
  1881. div = 2;
  1882. while (Fout * div < 90000000) {
  1883. div++;
  1884. if (div > 64) {
  1885. pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
  1886. Fout);
  1887. return -EINVAL;
  1888. }
  1889. }
  1890. target = Fout * div;
  1891. fll_div->fll_outdiv = div - 1;
  1892. pr_debug("FLL Fvco=%dHz\n", target);
  1893. /* Find an appropraite FLL_FRATIO and factor it out of the target */
  1894. for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
  1895. if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
  1896. fll_div->fll_fratio = fll_fratios[i].fll_fratio;
  1897. fratio = fll_fratios[i].ratio;
  1898. break;
  1899. }
  1900. }
  1901. if (i == ARRAY_SIZE(fll_fratios)) {
  1902. pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
  1903. return -EINVAL;
  1904. }
  1905. fll_div->n = target / (fratio * Fref);
  1906. if (target % Fref == 0) {
  1907. fll_div->theta = 0;
  1908. fll_div->lambda = 0;
  1909. } else {
  1910. gcd_fll = gcd(target, fratio * Fref);
  1911. fll_div->theta = (target - (fll_div->n * fratio * Fref))
  1912. / gcd_fll;
  1913. fll_div->lambda = (fratio * Fref) / gcd_fll;
  1914. }
  1915. pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
  1916. fll_div->n, fll_div->theta, fll_div->lambda);
  1917. pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
  1918. fll_div->fll_fratio, fll_div->fll_outdiv,
  1919. fll_div->fll_refclk_div);
  1920. return 0;
  1921. }
  1922. static int wm8996_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
  1923. unsigned int Fref, unsigned int Fout)
  1924. {
  1925. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1926. struct i2c_client *i2c = to_i2c_client(codec->dev);
  1927. struct _fll_div fll_div;
  1928. unsigned long timeout;
  1929. int ret, reg, retry;
  1930. /* Any change? */
  1931. if (source == wm8996->fll_src && Fref == wm8996->fll_fref &&
  1932. Fout == wm8996->fll_fout)
  1933. return 0;
  1934. if (Fout == 0) {
  1935. dev_dbg(codec->dev, "FLL disabled\n");
  1936. wm8996->fll_fref = 0;
  1937. wm8996->fll_fout = 0;
  1938. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
  1939. WM8996_FLL_ENA, 0);
  1940. wm8996_bg_disable(codec);
  1941. return 0;
  1942. }
  1943. ret = fll_factors(&fll_div, Fref, Fout);
  1944. if (ret != 0)
  1945. return ret;
  1946. switch (source) {
  1947. case WM8996_FLL_MCLK1:
  1948. reg = 0;
  1949. break;
  1950. case WM8996_FLL_MCLK2:
  1951. reg = 1;
  1952. break;
  1953. case WM8996_FLL_DACLRCLK1:
  1954. reg = 2;
  1955. break;
  1956. case WM8996_FLL_BCLK1:
  1957. reg = 3;
  1958. break;
  1959. default:
  1960. dev_err(codec->dev, "Unknown FLL source %d\n", ret);
  1961. return -EINVAL;
  1962. }
  1963. reg |= fll_div.fll_refclk_div << WM8996_FLL_REFCLK_DIV_SHIFT;
  1964. reg |= fll_div.fll_ref_freq << WM8996_FLL_REF_FREQ_SHIFT;
  1965. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_5,
  1966. WM8996_FLL_REFCLK_DIV_MASK | WM8996_FLL_REF_FREQ |
  1967. WM8996_FLL_REFCLK_SRC_MASK, reg);
  1968. reg = 0;
  1969. if (fll_div.theta || fll_div.lambda)
  1970. reg |= WM8996_FLL_EFS_ENA | (3 << WM8996_FLL_LFSR_SEL_SHIFT);
  1971. else
  1972. reg |= 1 << WM8996_FLL_LFSR_SEL_SHIFT;
  1973. snd_soc_write(codec, WM8996_FLL_EFS_2, reg);
  1974. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_2,
  1975. WM8996_FLL_OUTDIV_MASK |
  1976. WM8996_FLL_FRATIO_MASK,
  1977. (fll_div.fll_outdiv << WM8996_FLL_OUTDIV_SHIFT) |
  1978. (fll_div.fll_fratio));
  1979. snd_soc_write(codec, WM8996_FLL_CONTROL_3, fll_div.theta);
  1980. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_4,
  1981. WM8996_FLL_N_MASK | WM8996_FLL_LOOP_GAIN_MASK,
  1982. (fll_div.n << WM8996_FLL_N_SHIFT) |
  1983. fll_div.fll_loop_gain);
  1984. snd_soc_write(codec, WM8996_FLL_EFS_1, fll_div.lambda);
  1985. /* Enable the bandgap if it's not already enabled */
  1986. ret = snd_soc_read(codec, WM8996_FLL_CONTROL_1);
  1987. if (!(ret & WM8996_FLL_ENA))
  1988. wm8996_bg_enable(codec);
  1989. /* Clear any pending completions (eg, from failed startups) */
  1990. try_wait_for_completion(&wm8996->fll_lock);
  1991. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
  1992. WM8996_FLL_ENA, WM8996_FLL_ENA);
  1993. /* The FLL supports live reconfiguration - kick that in case we were
  1994. * already enabled.
  1995. */
  1996. snd_soc_write(codec, WM8996_FLL_CONTROL_6, WM8996_FLL_SWITCH_CLK);
  1997. /* Wait for the FLL to lock, using the interrupt if possible */
  1998. if (Fref > 1000000)
  1999. timeout = usecs_to_jiffies(300);
  2000. else
  2001. timeout = msecs_to_jiffies(2);
  2002. /* Allow substantially longer if we've actually got the IRQ, poll
  2003. * at a slightly higher rate if we don't.
  2004. */
  2005. if (i2c->irq)
  2006. timeout *= 10;
  2007. else
  2008. timeout /= 2;
  2009. for (retry = 0; retry < 10; retry++) {
  2010. ret = wait_for_completion_timeout(&wm8996->fll_lock,
  2011. timeout);
  2012. if (ret != 0) {
  2013. WARN_ON(!i2c->irq);
  2014. break;
  2015. }
  2016. ret = snd_soc_read(codec, WM8996_INTERRUPT_RAW_STATUS_2);
  2017. if (ret & WM8996_FLL_LOCK_STS)
  2018. break;
  2019. }
  2020. if (retry == 10) {
  2021. dev_err(codec->dev, "Timed out waiting for FLL\n");
  2022. ret = -ETIMEDOUT;
  2023. }
  2024. dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
  2025. wm8996->fll_fref = Fref;
  2026. wm8996->fll_fout = Fout;
  2027. wm8996->fll_src = source;
  2028. return ret;
  2029. }
  2030. #ifdef CONFIG_GPIOLIB
  2031. static inline struct wm8996_priv *gpio_to_wm8996(struct gpio_chip *chip)
  2032. {
  2033. return container_of(chip, struct wm8996_priv, gpio_chip);
  2034. }
  2035. static void wm8996_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  2036. {
  2037. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  2038. regmap_update_bits(wm8996->regmap, WM8996_GPIO_1 + offset,
  2039. WM8996_GP1_LVL, !!value << WM8996_GP1_LVL_SHIFT);
  2040. }
  2041. static int wm8996_gpio_direction_out(struct gpio_chip *chip,
  2042. unsigned offset, int value)
  2043. {
  2044. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  2045. int val;
  2046. val = (1 << WM8996_GP1_FN_SHIFT) | (!!value << WM8996_GP1_LVL_SHIFT);
  2047. return regmap_update_bits(wm8996->regmap, WM8996_GPIO_1 + offset,
  2048. WM8996_GP1_FN_MASK | WM8996_GP1_DIR |
  2049. WM8996_GP1_LVL, val);
  2050. }
  2051. static int wm8996_gpio_get(struct gpio_chip *chip, unsigned offset)
  2052. {
  2053. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  2054. unsigned int reg;
  2055. int ret;
  2056. ret = regmap_read(wm8996->regmap, WM8996_GPIO_1 + offset, &reg);
  2057. if (ret < 0)
  2058. return ret;
  2059. return (reg & WM8996_GP1_LVL) != 0;
  2060. }
  2061. static int wm8996_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
  2062. {
  2063. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  2064. return regmap_update_bits(wm8996->regmap, WM8996_GPIO_1 + offset,
  2065. WM8996_GP1_FN_MASK | WM8996_GP1_DIR,
  2066. (1 << WM8996_GP1_FN_SHIFT) |
  2067. (1 << WM8996_GP1_DIR_SHIFT));
  2068. }
  2069. static struct gpio_chip wm8996_template_chip = {
  2070. .label = "wm8996",
  2071. .owner = THIS_MODULE,
  2072. .direction_output = wm8996_gpio_direction_out,
  2073. .set = wm8996_gpio_set,
  2074. .direction_input = wm8996_gpio_direction_in,
  2075. .get = wm8996_gpio_get,
  2076. .can_sleep = 1,
  2077. };
  2078. static void wm8996_init_gpio(struct wm8996_priv *wm8996)
  2079. {
  2080. int ret;
  2081. wm8996->gpio_chip = wm8996_template_chip;
  2082. wm8996->gpio_chip.ngpio = 5;
  2083. wm8996->gpio_chip.dev = wm8996->dev;
  2084. if (wm8996->pdata.gpio_base)
  2085. wm8996->gpio_chip.base = wm8996->pdata.gpio_base;
  2086. else
  2087. wm8996->gpio_chip.base = -1;
  2088. ret = gpiochip_add(&wm8996->gpio_chip);
  2089. if (ret != 0)
  2090. dev_err(wm8996->dev, "Failed to add GPIOs: %d\n", ret);
  2091. }
  2092. static void wm8996_free_gpio(struct wm8996_priv *wm8996)
  2093. {
  2094. int ret;
  2095. ret = gpiochip_remove(&wm8996->gpio_chip);
  2096. if (ret != 0)
  2097. dev_err(wm8996->dev, "Failed to remove GPIOs: %d\n", ret);
  2098. }
  2099. #else
  2100. static void wm8996_init_gpio(struct wm8996_priv *wm8996)
  2101. {
  2102. }
  2103. static void wm8996_free_gpio(struct wm8996_priv *wm8996)
  2104. {
  2105. }
  2106. #endif
  2107. /**
  2108. * wm8996_detect - Enable default WM8996 jack detection
  2109. *
  2110. * The WM8996 has advanced accessory detection support for headsets.
  2111. * This function provides a default implementation which integrates
  2112. * the majority of this functionality with minimal user configuration.
  2113. *
  2114. * This will detect headset, headphone and short circuit button and
  2115. * will also detect inverted microphone ground connections and update
  2116. * the polarity of the connections.
  2117. */
  2118. int wm8996_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2119. wm8996_polarity_fn polarity_cb)
  2120. {
  2121. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2122. wm8996->jack = jack;
  2123. wm8996->detecting = true;
  2124. wm8996->polarity_cb = polarity_cb;
  2125. if (wm8996->polarity_cb)
  2126. wm8996->polarity_cb(codec, 0);
  2127. /* Clear discarge to avoid noise during detection */
  2128. snd_soc_update_bits(codec, WM8996_MICBIAS_1,
  2129. WM8996_MICB1_DISCH, 0);
  2130. snd_soc_update_bits(codec, WM8996_MICBIAS_2,
  2131. WM8996_MICB2_DISCH, 0);
  2132. /* LDO2 powers the microphones, SYSCLK clocks detection */
  2133. snd_soc_dapm_force_enable_pin(&codec->dapm, "LDO2");
  2134. snd_soc_dapm_force_enable_pin(&codec->dapm, "SYSCLK");
  2135. /* We start off just enabling microphone detection - even a
  2136. * plain headphone will trigger detection.
  2137. */
  2138. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2139. WM8996_MICD_ENA, WM8996_MICD_ENA);
  2140. /* Slowest detection rate, gives debounce for initial detection */
  2141. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2142. WM8996_MICD_RATE_MASK,
  2143. WM8996_MICD_RATE_MASK);
  2144. /* Enable interrupts and we're off */
  2145. snd_soc_update_bits(codec, WM8996_INTERRUPT_STATUS_2_MASK,
  2146. WM8996_IM_MICD_EINT | WM8996_HP_DONE_EINT, 0);
  2147. return 0;
  2148. }
  2149. EXPORT_SYMBOL_GPL(wm8996_detect);
  2150. static void wm8996_hpdet_irq(struct snd_soc_codec *codec)
  2151. {
  2152. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2153. int val, reg, report;
  2154. /* Assume headphone in error conditions; we need to report
  2155. * something or we stall our state machine.
  2156. */
  2157. report = SND_JACK_HEADPHONE;
  2158. reg = snd_soc_read(codec, WM8996_HEADPHONE_DETECT_2);
  2159. if (reg < 0) {
  2160. dev_err(codec->dev, "Failed to read HPDET status\n");
  2161. goto out;
  2162. }
  2163. if (!(reg & WM8996_HP_DONE)) {
  2164. dev_err(codec->dev, "Got HPDET IRQ but HPDET is busy\n");
  2165. goto out;
  2166. }
  2167. val = reg & WM8996_HP_LVL_MASK;
  2168. dev_dbg(codec->dev, "HPDET measured %d ohms\n", val);
  2169. /* If we've got high enough impedence then report as line,
  2170. * otherwise assume headphone.
  2171. */
  2172. if (val >= 126)
  2173. report = SND_JACK_LINEOUT;
  2174. else
  2175. report = SND_JACK_HEADPHONE;
  2176. out:
  2177. if (wm8996->jack_mic)
  2178. report |= SND_JACK_MICROPHONE;
  2179. snd_soc_jack_report(wm8996->jack, report,
  2180. SND_JACK_LINEOUT | SND_JACK_HEADSET);
  2181. wm8996->detecting = false;
  2182. /* If the output isn't running re-clamp it */
  2183. if (!(snd_soc_read(codec, WM8996_POWER_MANAGEMENT_1) &
  2184. (WM8996_HPOUT1L_ENA | WM8996_HPOUT1R_RMV_SHORT)))
  2185. snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1,
  2186. WM8996_HPOUT1L_RMV_SHORT |
  2187. WM8996_HPOUT1R_RMV_SHORT, 0);
  2188. /* Go back to looking at the microphone */
  2189. snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_1,
  2190. WM8996_JD_MODE_MASK, 0);
  2191. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1, WM8996_MICD_ENA,
  2192. WM8996_MICD_ENA);
  2193. snd_soc_dapm_disable_pin(&codec->dapm, "Bandgap");
  2194. snd_soc_dapm_sync(&codec->dapm);
  2195. }
  2196. static void wm8996_hpdet_start(struct snd_soc_codec *codec)
  2197. {
  2198. /* Unclamp the output, we can't measure while we're shorting it */
  2199. snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1,
  2200. WM8996_HPOUT1L_RMV_SHORT |
  2201. WM8996_HPOUT1R_RMV_SHORT,
  2202. WM8996_HPOUT1L_RMV_SHORT |
  2203. WM8996_HPOUT1R_RMV_SHORT);
  2204. /* We need bandgap for HPDET */
  2205. snd_soc_dapm_force_enable_pin(&codec->dapm, "Bandgap");
  2206. snd_soc_dapm_sync(&codec->dapm);
  2207. /* Go into headphone detect left mode */
  2208. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1, WM8996_MICD_ENA, 0);
  2209. snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_1,
  2210. WM8996_JD_MODE_MASK, 1);
  2211. /* Trigger a measurement */
  2212. snd_soc_update_bits(codec, WM8996_HEADPHONE_DETECT_1,
  2213. WM8996_HP_POLL, WM8996_HP_POLL);
  2214. }
  2215. static void wm8996_micd(struct snd_soc_codec *codec)
  2216. {
  2217. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2218. int val, reg;
  2219. val = snd_soc_read(codec, WM8996_MIC_DETECT_3);
  2220. dev_dbg(codec->dev, "Microphone event: %x\n", val);
  2221. if (!(val & WM8996_MICD_VALID)) {
  2222. dev_warn(codec->dev, "Microphone detection state invalid\n");
  2223. return;
  2224. }
  2225. /* No accessory, reset everything and report removal */
  2226. if (!(val & WM8996_MICD_STS)) {
  2227. dev_dbg(codec->dev, "Jack removal detected\n");
  2228. wm8996->jack_mic = false;
  2229. wm8996->detecting = true;
  2230. snd_soc_jack_report(wm8996->jack, 0,
  2231. SND_JACK_LINEOUT | SND_JACK_HEADSET |
  2232. SND_JACK_BTN_0);
  2233. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2234. WM8996_MICD_RATE_MASK |
  2235. WM8996_MICD_BIAS_STARTTIME_MASK,
  2236. WM8996_MICD_RATE_MASK |
  2237. 9 << WM8996_MICD_BIAS_STARTTIME_SHIFT);
  2238. return;
  2239. }
  2240. /* If the measurement is very high we've got a microphone,
  2241. * either we just detected one or if we already reported then
  2242. * we've got a button release event.
  2243. */
  2244. if (val & 0x400) {
  2245. if (wm8996->detecting) {
  2246. dev_dbg(codec->dev, "Microphone detected\n");
  2247. wm8996->jack_mic = true;
  2248. wm8996_hpdet_start(codec);
  2249. /* Increase poll rate to give better responsiveness
  2250. * for buttons */
  2251. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2252. WM8996_MICD_RATE_MASK |
  2253. WM8996_MICD_BIAS_STARTTIME_MASK,
  2254. 5 << WM8996_MICD_RATE_SHIFT |
  2255. 7 << WM8996_MICD_BIAS_STARTTIME_SHIFT);
  2256. } else {
  2257. dev_dbg(codec->dev, "Mic button up\n");
  2258. snd_soc_jack_report(wm8996->jack, 0, SND_JACK_BTN_0);
  2259. }
  2260. return;
  2261. }
  2262. /* If we detected a lower impedence during initial startup
  2263. * then we probably have the wrong polarity, flip it. Don't
  2264. * do this for the lowest impedences to speed up detection of
  2265. * plain headphones.
  2266. */
  2267. if (wm8996->detecting && (val & 0x3f0)) {
  2268. reg = snd_soc_read(codec, WM8996_ACCESSORY_DETECT_MODE_2);
  2269. reg ^= WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
  2270. WM8996_MICD_BIAS_SRC;
  2271. snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
  2272. WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
  2273. WM8996_MICD_BIAS_SRC, reg);
  2274. if (wm8996->polarity_cb)
  2275. wm8996->polarity_cb(codec,
  2276. (reg & WM8996_MICD_SRC) != 0);
  2277. dev_dbg(codec->dev, "Set microphone polarity to %d\n",
  2278. (reg & WM8996_MICD_SRC) != 0);
  2279. return;
  2280. }
  2281. /* Don't distinguish between buttons, just report any low
  2282. * impedence as BTN_0.
  2283. */
  2284. if (val & 0x3fc) {
  2285. if (wm8996->jack_mic) {
  2286. dev_dbg(codec->dev, "Mic button detected\n");
  2287. snd_soc_jack_report(wm8996->jack, SND_JACK_BTN_0,
  2288. SND_JACK_BTN_0);
  2289. } else if (wm8996->detecting) {
  2290. dev_dbg(codec->dev, "Headphone detected\n");
  2291. wm8996_hpdet_start(codec);
  2292. /* Increase the detection rate a bit for
  2293. * responsiveness.
  2294. */
  2295. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2296. WM8996_MICD_RATE_MASK |
  2297. WM8996_MICD_BIAS_STARTTIME_MASK,
  2298. 7 << WM8996_MICD_RATE_SHIFT |
  2299. 7 << WM8996_MICD_BIAS_STARTTIME_SHIFT);
  2300. }
  2301. }
  2302. }
  2303. static irqreturn_t wm8996_irq(int irq, void *data)
  2304. {
  2305. struct snd_soc_codec *codec = data;
  2306. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2307. int irq_val;
  2308. irq_val = snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2);
  2309. if (irq_val < 0) {
  2310. dev_err(codec->dev, "Failed to read IRQ status: %d\n",
  2311. irq_val);
  2312. return IRQ_NONE;
  2313. }
  2314. irq_val &= ~snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2_MASK);
  2315. if (!irq_val)
  2316. return IRQ_NONE;
  2317. snd_soc_write(codec, WM8996_INTERRUPT_STATUS_2, irq_val);
  2318. if (irq_val & (WM8996_DCS_DONE_01_EINT | WM8996_DCS_DONE_23_EINT)) {
  2319. dev_dbg(codec->dev, "DC servo IRQ\n");
  2320. complete(&wm8996->dcs_done);
  2321. }
  2322. if (irq_val & WM8996_FIFOS_ERR_EINT)
  2323. dev_err(codec->dev, "Digital core FIFO error\n");
  2324. if (irq_val & WM8996_FLL_LOCK_EINT) {
  2325. dev_dbg(codec->dev, "FLL locked\n");
  2326. complete(&wm8996->fll_lock);
  2327. }
  2328. if (irq_val & WM8996_MICD_EINT)
  2329. wm8996_micd(codec);
  2330. if (irq_val & WM8996_HP_DONE_EINT)
  2331. wm8996_hpdet_irq(codec);
  2332. return IRQ_HANDLED;
  2333. }
  2334. static irqreturn_t wm8996_edge_irq(int irq, void *data)
  2335. {
  2336. irqreturn_t ret = IRQ_NONE;
  2337. irqreturn_t val;
  2338. do {
  2339. val = wm8996_irq(irq, data);
  2340. if (val != IRQ_NONE)
  2341. ret = val;
  2342. } while (val != IRQ_NONE);
  2343. return ret;
  2344. }
  2345. static void wm8996_retune_mobile_pdata(struct snd_soc_codec *codec)
  2346. {
  2347. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2348. struct wm8996_pdata *pdata = &wm8996->pdata;
  2349. struct snd_kcontrol_new controls[] = {
  2350. SOC_ENUM_EXT("DSP1 EQ Mode",
  2351. wm8996->retune_mobile_enum,
  2352. wm8996_get_retune_mobile_enum,
  2353. wm8996_put_retune_mobile_enum),
  2354. SOC_ENUM_EXT("DSP2 EQ Mode",
  2355. wm8996->retune_mobile_enum,
  2356. wm8996_get_retune_mobile_enum,
  2357. wm8996_put_retune_mobile_enum),
  2358. };
  2359. int ret, i, j;
  2360. const char **t;
  2361. /* We need an array of texts for the enum API but the number
  2362. * of texts is likely to be less than the number of
  2363. * configurations due to the sample rate dependency of the
  2364. * configurations. */
  2365. wm8996->num_retune_mobile_texts = 0;
  2366. wm8996->retune_mobile_texts = NULL;
  2367. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2368. for (j = 0; j < wm8996->num_retune_mobile_texts; j++) {
  2369. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2370. wm8996->retune_mobile_texts[j]) == 0)
  2371. break;
  2372. }
  2373. if (j != wm8996->num_retune_mobile_texts)
  2374. continue;
  2375. /* Expand the array... */
  2376. t = krealloc(wm8996->retune_mobile_texts,
  2377. sizeof(char *) *
  2378. (wm8996->num_retune_mobile_texts + 1),
  2379. GFP_KERNEL);
  2380. if (t == NULL)
  2381. continue;
  2382. /* ...store the new entry... */
  2383. t[wm8996->num_retune_mobile_texts] =
  2384. pdata->retune_mobile_cfgs[i].name;
  2385. /* ...and remember the new version. */
  2386. wm8996->num_retune_mobile_texts++;
  2387. wm8996->retune_mobile_texts = t;
  2388. }
  2389. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2390. wm8996->num_retune_mobile_texts);
  2391. wm8996->retune_mobile_enum.max = wm8996->num_retune_mobile_texts;
  2392. wm8996->retune_mobile_enum.texts = wm8996->retune_mobile_texts;
  2393. ret = snd_soc_add_controls(codec, controls, ARRAY_SIZE(controls));
  2394. if (ret != 0)
  2395. dev_err(codec->dev,
  2396. "Failed to add ReTune Mobile controls: %d\n", ret);
  2397. }
  2398. static const struct regmap_config wm8996_regmap = {
  2399. .reg_bits = 16,
  2400. .val_bits = 16,
  2401. .max_register = WM8996_MAX_REGISTER,
  2402. .reg_defaults = wm8996_reg,
  2403. .num_reg_defaults = ARRAY_SIZE(wm8996_reg),
  2404. .volatile_reg = wm8996_volatile_register,
  2405. .readable_reg = wm8996_readable_register,
  2406. .cache_type = REGCACHE_RBTREE,
  2407. };
  2408. static int wm8996_probe(struct snd_soc_codec *codec)
  2409. {
  2410. int ret;
  2411. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2412. struct i2c_client *i2c = to_i2c_client(codec->dev);
  2413. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2414. int i, irq_flags;
  2415. wm8996->codec = codec;
  2416. init_completion(&wm8996->dcs_done);
  2417. init_completion(&wm8996->fll_lock);
  2418. dapm->idle_bias_off = true;
  2419. codec->control_data = wm8996->regmap;
  2420. ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  2421. if (ret != 0) {
  2422. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  2423. goto err;
  2424. }
  2425. wm8996->disable_nb[0].notifier_call = wm8996_regulator_event_0;
  2426. wm8996->disable_nb[1].notifier_call = wm8996_regulator_event_1;
  2427. wm8996->disable_nb[2].notifier_call = wm8996_regulator_event_2;
  2428. /* This should really be moved into the regulator core */
  2429. for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++) {
  2430. ret = regulator_register_notifier(wm8996->supplies[i].consumer,
  2431. &wm8996->disable_nb[i]);
  2432. if (ret != 0) {
  2433. dev_err(codec->dev,
  2434. "Failed to register regulator notifier: %d\n",
  2435. ret);
  2436. }
  2437. }
  2438. regcache_cache_only(codec->control_data, true);
  2439. /* Apply platform data settings */
  2440. snd_soc_update_bits(codec, WM8996_LINE_INPUT_CONTROL,
  2441. WM8996_INL_MODE_MASK | WM8996_INR_MODE_MASK,
  2442. wm8996->pdata.inl_mode << WM8996_INL_MODE_SHIFT |
  2443. wm8996->pdata.inr_mode);
  2444. for (i = 0; i < ARRAY_SIZE(wm8996->pdata.gpio_default); i++) {
  2445. if (!wm8996->pdata.gpio_default[i])
  2446. continue;
  2447. snd_soc_write(codec, WM8996_GPIO_1 + i,
  2448. wm8996->pdata.gpio_default[i] & 0xffff);
  2449. }
  2450. if (wm8996->pdata.spkmute_seq)
  2451. snd_soc_update_bits(codec, WM8996_PDM_SPEAKER_MUTE_SEQUENCE,
  2452. WM8996_SPK_MUTE_ENDIAN |
  2453. WM8996_SPK_MUTE_SEQ1_MASK,
  2454. wm8996->pdata.spkmute_seq);
  2455. snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
  2456. WM8996_MICD_BIAS_SRC | WM8996_HPOUT1FB_SRC |
  2457. WM8996_MICD_SRC, wm8996->pdata.micdet_def);
  2458. /* Latch volume update bits */
  2459. snd_soc_update_bits(codec, WM8996_LEFT_LINE_INPUT_VOLUME,
  2460. WM8996_IN1_VU, WM8996_IN1_VU);
  2461. snd_soc_update_bits(codec, WM8996_RIGHT_LINE_INPUT_VOLUME,
  2462. WM8996_IN1_VU, WM8996_IN1_VU);
  2463. snd_soc_update_bits(codec, WM8996_DAC1_LEFT_VOLUME,
  2464. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2465. snd_soc_update_bits(codec, WM8996_DAC1_RIGHT_VOLUME,
  2466. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2467. snd_soc_update_bits(codec, WM8996_DAC2_LEFT_VOLUME,
  2468. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2469. snd_soc_update_bits(codec, WM8996_DAC2_RIGHT_VOLUME,
  2470. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2471. snd_soc_update_bits(codec, WM8996_OUTPUT1_LEFT_VOLUME,
  2472. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2473. snd_soc_update_bits(codec, WM8996_OUTPUT1_RIGHT_VOLUME,
  2474. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2475. snd_soc_update_bits(codec, WM8996_OUTPUT2_LEFT_VOLUME,
  2476. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2477. snd_soc_update_bits(codec, WM8996_OUTPUT2_RIGHT_VOLUME,
  2478. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2479. snd_soc_update_bits(codec, WM8996_DSP1_TX_LEFT_VOLUME,
  2480. WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
  2481. snd_soc_update_bits(codec, WM8996_DSP1_TX_RIGHT_VOLUME,
  2482. WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
  2483. snd_soc_update_bits(codec, WM8996_DSP2_TX_LEFT_VOLUME,
  2484. WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
  2485. snd_soc_update_bits(codec, WM8996_DSP2_TX_RIGHT_VOLUME,
  2486. WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
  2487. snd_soc_update_bits(codec, WM8996_DSP1_RX_LEFT_VOLUME,
  2488. WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
  2489. snd_soc_update_bits(codec, WM8996_DSP1_RX_RIGHT_VOLUME,
  2490. WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
  2491. snd_soc_update_bits(codec, WM8996_DSP2_RX_LEFT_VOLUME,
  2492. WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
  2493. snd_soc_update_bits(codec, WM8996_DSP2_RX_RIGHT_VOLUME,
  2494. WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
  2495. /* No support currently for the underclocked TDM modes and
  2496. * pick a default TDM layout with each channel pair working with
  2497. * slots 0 and 1. */
  2498. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_0_CONFIGURATION,
  2499. WM8996_AIF1RX_CHAN0_SLOTS_MASK |
  2500. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2501. 1 << WM8996_AIF1RX_CHAN0_SLOTS_SHIFT | 0);
  2502. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_1_CONFIGURATION,
  2503. WM8996_AIF1RX_CHAN1_SLOTS_MASK |
  2504. WM8996_AIF1RX_CHAN1_START_SLOT_MASK,
  2505. 1 << WM8996_AIF1RX_CHAN1_SLOTS_SHIFT | 1);
  2506. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_2_CONFIGURATION,
  2507. WM8996_AIF1RX_CHAN2_SLOTS_MASK |
  2508. WM8996_AIF1RX_CHAN2_START_SLOT_MASK,
  2509. 1 << WM8996_AIF1RX_CHAN2_SLOTS_SHIFT | 0);
  2510. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_3_CONFIGURATION,
  2511. WM8996_AIF1RX_CHAN3_SLOTS_MASK |
  2512. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2513. 1 << WM8996_AIF1RX_CHAN3_SLOTS_SHIFT | 1);
  2514. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_4_CONFIGURATION,
  2515. WM8996_AIF1RX_CHAN4_SLOTS_MASK |
  2516. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2517. 1 << WM8996_AIF1RX_CHAN4_SLOTS_SHIFT | 0);
  2518. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_5_CONFIGURATION,
  2519. WM8996_AIF1RX_CHAN5_SLOTS_MASK |
  2520. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2521. 1 << WM8996_AIF1RX_CHAN5_SLOTS_SHIFT | 1);
  2522. snd_soc_update_bits(codec, WM8996_AIF2RX_CHANNEL_0_CONFIGURATION,
  2523. WM8996_AIF2RX_CHAN0_SLOTS_MASK |
  2524. WM8996_AIF2RX_CHAN0_START_SLOT_MASK,
  2525. 1 << WM8996_AIF2RX_CHAN0_SLOTS_SHIFT | 0);
  2526. snd_soc_update_bits(codec, WM8996_AIF2RX_CHANNEL_1_CONFIGURATION,
  2527. WM8996_AIF2RX_CHAN1_SLOTS_MASK |
  2528. WM8996_AIF2RX_CHAN1_START_SLOT_MASK,
  2529. 1 << WM8996_AIF2RX_CHAN1_SLOTS_SHIFT | 1);
  2530. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_0_CONFIGURATION,
  2531. WM8996_AIF1TX_CHAN0_SLOTS_MASK |
  2532. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2533. 1 << WM8996_AIF1TX_CHAN0_SLOTS_SHIFT | 0);
  2534. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
  2535. WM8996_AIF1TX_CHAN1_SLOTS_MASK |
  2536. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2537. 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
  2538. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_2_CONFIGURATION,
  2539. WM8996_AIF1TX_CHAN2_SLOTS_MASK |
  2540. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2541. 1 << WM8996_AIF1TX_CHAN2_SLOTS_SHIFT | 0);
  2542. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_3_CONFIGURATION,
  2543. WM8996_AIF1TX_CHAN3_SLOTS_MASK |
  2544. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2545. 1 << WM8996_AIF1TX_CHAN3_SLOTS_SHIFT | 1);
  2546. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_4_CONFIGURATION,
  2547. WM8996_AIF1TX_CHAN4_SLOTS_MASK |
  2548. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2549. 1 << WM8996_AIF1TX_CHAN4_SLOTS_SHIFT | 0);
  2550. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_5_CONFIGURATION,
  2551. WM8996_AIF1TX_CHAN5_SLOTS_MASK |
  2552. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2553. 1 << WM8996_AIF1TX_CHAN5_SLOTS_SHIFT | 1);
  2554. snd_soc_update_bits(codec, WM8996_AIF2TX_CHANNEL_0_CONFIGURATION,
  2555. WM8996_AIF2TX_CHAN0_SLOTS_MASK |
  2556. WM8996_AIF2TX_CHAN0_START_SLOT_MASK,
  2557. 1 << WM8996_AIF2TX_CHAN0_SLOTS_SHIFT | 0);
  2558. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
  2559. WM8996_AIF2TX_CHAN1_SLOTS_MASK |
  2560. WM8996_AIF2TX_CHAN1_START_SLOT_MASK,
  2561. 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
  2562. if (wm8996->pdata.num_retune_mobile_cfgs)
  2563. wm8996_retune_mobile_pdata(codec);
  2564. else
  2565. snd_soc_add_controls(codec, wm8996_eq_controls,
  2566. ARRAY_SIZE(wm8996_eq_controls));
  2567. /* If the TX LRCLK pins are not in LRCLK mode configure the
  2568. * AIFs to source their clocks from the RX LRCLKs.
  2569. */
  2570. if ((snd_soc_read(codec, WM8996_GPIO_1)))
  2571. snd_soc_update_bits(codec, WM8996_AIF1_TX_LRCLK_2,
  2572. WM8996_AIF1TX_LRCLK_MODE,
  2573. WM8996_AIF1TX_LRCLK_MODE);
  2574. if ((snd_soc_read(codec, WM8996_GPIO_2)))
  2575. snd_soc_update_bits(codec, WM8996_AIF2_TX_LRCLK_2,
  2576. WM8996_AIF2TX_LRCLK_MODE,
  2577. WM8996_AIF2TX_LRCLK_MODE);
  2578. if (i2c->irq) {
  2579. if (wm8996->pdata.irq_flags)
  2580. irq_flags = wm8996->pdata.irq_flags;
  2581. else
  2582. irq_flags = IRQF_TRIGGER_LOW;
  2583. irq_flags |= IRQF_ONESHOT;
  2584. if (irq_flags & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING))
  2585. ret = request_threaded_irq(i2c->irq, NULL,
  2586. wm8996_edge_irq,
  2587. irq_flags, "wm8996", codec);
  2588. else
  2589. ret = request_threaded_irq(i2c->irq, NULL, wm8996_irq,
  2590. irq_flags, "wm8996", codec);
  2591. if (ret == 0) {
  2592. /* Unmask the interrupt */
  2593. snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
  2594. WM8996_IM_IRQ, 0);
  2595. /* Enable error reporting and DC servo status */
  2596. snd_soc_update_bits(codec,
  2597. WM8996_INTERRUPT_STATUS_2_MASK,
  2598. WM8996_IM_DCS_DONE_23_EINT |
  2599. WM8996_IM_DCS_DONE_01_EINT |
  2600. WM8996_IM_FLL_LOCK_EINT |
  2601. WM8996_IM_FIFOS_ERR_EINT,
  2602. 0);
  2603. } else {
  2604. dev_err(codec->dev, "Failed to request IRQ: %d\n",
  2605. ret);
  2606. }
  2607. }
  2608. return 0;
  2609. err:
  2610. return ret;
  2611. }
  2612. static int wm8996_remove(struct snd_soc_codec *codec)
  2613. {
  2614. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2615. struct i2c_client *i2c = to_i2c_client(codec->dev);
  2616. int i;
  2617. snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
  2618. WM8996_IM_IRQ, WM8996_IM_IRQ);
  2619. if (i2c->irq)
  2620. free_irq(i2c->irq, codec);
  2621. for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
  2622. regulator_unregister_notifier(wm8996->supplies[i].consumer,
  2623. &wm8996->disable_nb[i]);
  2624. regulator_put(wm8996->cpvdd);
  2625. regulator_bulk_free(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2626. return 0;
  2627. }
  2628. static int wm8996_soc_volatile_register(struct snd_soc_codec *codec,
  2629. unsigned int reg)
  2630. {
  2631. return true;
  2632. }
  2633. static struct snd_soc_codec_driver soc_codec_dev_wm8996 = {
  2634. .probe = wm8996_probe,
  2635. .remove = wm8996_remove,
  2636. .set_bias_level = wm8996_set_bias_level,
  2637. .seq_notifier = wm8996_seq_notifier,
  2638. .controls = wm8996_snd_controls,
  2639. .num_controls = ARRAY_SIZE(wm8996_snd_controls),
  2640. .dapm_widgets = wm8996_dapm_widgets,
  2641. .num_dapm_widgets = ARRAY_SIZE(wm8996_dapm_widgets),
  2642. .dapm_routes = wm8996_dapm_routes,
  2643. .num_dapm_routes = ARRAY_SIZE(wm8996_dapm_routes),
  2644. .set_pll = wm8996_set_fll,
  2645. .reg_cache_size = WM8996_MAX_REGISTER,
  2646. .volatile_register = wm8996_soc_volatile_register,
  2647. };
  2648. #define WM8996_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  2649. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000)
  2650. #define WM8996_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE |\
  2651. SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE |\
  2652. SNDRV_PCM_FMTBIT_S32_LE)
  2653. static const struct snd_soc_dai_ops wm8996_dai_ops = {
  2654. .set_fmt = wm8996_set_fmt,
  2655. .hw_params = wm8996_hw_params,
  2656. .set_sysclk = wm8996_set_sysclk,
  2657. };
  2658. static struct snd_soc_dai_driver wm8996_dai[] = {
  2659. {
  2660. .name = "wm8996-aif1",
  2661. .playback = {
  2662. .stream_name = "AIF1 Playback",
  2663. .channels_min = 1,
  2664. .channels_max = 6,
  2665. .rates = WM8996_RATES,
  2666. .formats = WM8996_FORMATS,
  2667. },
  2668. .capture = {
  2669. .stream_name = "AIF1 Capture",
  2670. .channels_min = 1,
  2671. .channels_max = 6,
  2672. .rates = WM8996_RATES,
  2673. .formats = WM8996_FORMATS,
  2674. },
  2675. .ops = &wm8996_dai_ops,
  2676. },
  2677. {
  2678. .name = "wm8996-aif2",
  2679. .playback = {
  2680. .stream_name = "AIF2 Playback",
  2681. .channels_min = 1,
  2682. .channels_max = 2,
  2683. .rates = WM8996_RATES,
  2684. .formats = WM8996_FORMATS,
  2685. },
  2686. .capture = {
  2687. .stream_name = "AIF2 Capture",
  2688. .channels_min = 1,
  2689. .channels_max = 2,
  2690. .rates = WM8996_RATES,
  2691. .formats = WM8996_FORMATS,
  2692. },
  2693. .ops = &wm8996_dai_ops,
  2694. },
  2695. };
  2696. static __devinit int wm8996_i2c_probe(struct i2c_client *i2c,
  2697. const struct i2c_device_id *id)
  2698. {
  2699. struct wm8996_priv *wm8996;
  2700. int ret, i;
  2701. unsigned int reg;
  2702. wm8996 = devm_kzalloc(&i2c->dev, sizeof(struct wm8996_priv),
  2703. GFP_KERNEL);
  2704. if (wm8996 == NULL)
  2705. return -ENOMEM;
  2706. i2c_set_clientdata(i2c, wm8996);
  2707. wm8996->dev = &i2c->dev;
  2708. if (dev_get_platdata(&i2c->dev))
  2709. memcpy(&wm8996->pdata, dev_get_platdata(&i2c->dev),
  2710. sizeof(wm8996->pdata));
  2711. if (wm8996->pdata.ldo_ena > 0) {
  2712. ret = gpio_request_one(wm8996->pdata.ldo_ena,
  2713. GPIOF_OUT_INIT_LOW, "WM8996 ENA");
  2714. if (ret < 0) {
  2715. dev_err(&i2c->dev, "Failed to request GPIO %d: %d\n",
  2716. wm8996->pdata.ldo_ena, ret);
  2717. goto err;
  2718. }
  2719. }
  2720. for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
  2721. wm8996->supplies[i].supply = wm8996_supply_names[i];
  2722. ret = regulator_bulk_get(&i2c->dev, ARRAY_SIZE(wm8996->supplies),
  2723. wm8996->supplies);
  2724. if (ret != 0) {
  2725. dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
  2726. goto err_gpio;
  2727. }
  2728. wm8996->cpvdd = regulator_get(&i2c->dev, "CPVDD");
  2729. if (IS_ERR(wm8996->cpvdd)) {
  2730. ret = PTR_ERR(wm8996->cpvdd);
  2731. dev_err(&i2c->dev, "Failed to get CPVDD: %d\n", ret);
  2732. goto err_get;
  2733. }
  2734. ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
  2735. wm8996->supplies);
  2736. if (ret != 0) {
  2737. dev_err(&i2c->dev, "Failed to enable supplies: %d\n", ret);
  2738. goto err_cpvdd;
  2739. }
  2740. if (wm8996->pdata.ldo_ena > 0) {
  2741. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 1);
  2742. msleep(5);
  2743. }
  2744. wm8996->regmap = regmap_init_i2c(i2c, &wm8996_regmap);
  2745. if (IS_ERR(wm8996->regmap)) {
  2746. ret = PTR_ERR(wm8996->regmap);
  2747. dev_err(&i2c->dev, "regmap_init() failed: %d\n", ret);
  2748. goto err_enable;
  2749. }
  2750. ret = regmap_read(wm8996->regmap, WM8996_SOFTWARE_RESET, &reg);
  2751. if (ret < 0) {
  2752. dev_err(&i2c->dev, "Failed to read ID register: %d\n", ret);
  2753. goto err_regmap;
  2754. }
  2755. if (reg != 0x8915) {
  2756. dev_err(&i2c->dev, "Device is not a WM8996, ID %x\n", ret);
  2757. ret = -EINVAL;
  2758. goto err_regmap;
  2759. }
  2760. ret = regmap_read(wm8996->regmap, WM8996_CHIP_REVISION, &reg);
  2761. if (ret < 0) {
  2762. dev_err(&i2c->dev, "Failed to read device revision: %d\n",
  2763. ret);
  2764. goto err_regmap;
  2765. }
  2766. dev_info(&i2c->dev, "revision %c\n",
  2767. (reg & WM8996_CHIP_REV_MASK) + 'A');
  2768. regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2769. ret = wm8996_reset(wm8996);
  2770. if (ret < 0) {
  2771. dev_err(&i2c->dev, "Failed to issue reset\n");
  2772. goto err_regmap;
  2773. }
  2774. wm8996_init_gpio(wm8996);
  2775. ret = snd_soc_register_codec(&i2c->dev,
  2776. &soc_codec_dev_wm8996, wm8996_dai,
  2777. ARRAY_SIZE(wm8996_dai));
  2778. if (ret < 0)
  2779. goto err_gpiolib;
  2780. return ret;
  2781. err_gpiolib:
  2782. wm8996_free_gpio(wm8996);
  2783. err_regmap:
  2784. regmap_exit(wm8996->regmap);
  2785. err_enable:
  2786. if (wm8996->pdata.ldo_ena > 0)
  2787. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
  2788. regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2789. err_cpvdd:
  2790. regulator_put(wm8996->cpvdd);
  2791. err_get:
  2792. regulator_bulk_free(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2793. err_gpio:
  2794. if (wm8996->pdata.ldo_ena > 0)
  2795. gpio_free(wm8996->pdata.ldo_ena);
  2796. err:
  2797. return ret;
  2798. }
  2799. static __devexit int wm8996_i2c_remove(struct i2c_client *client)
  2800. {
  2801. struct wm8996_priv *wm8996 = i2c_get_clientdata(client);
  2802. snd_soc_unregister_codec(&client->dev);
  2803. wm8996_free_gpio(wm8996);
  2804. regulator_put(wm8996->cpvdd);
  2805. regulator_bulk_free(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2806. regmap_exit(wm8996->regmap);
  2807. if (wm8996->pdata.ldo_ena > 0) {
  2808. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
  2809. gpio_free(wm8996->pdata.ldo_ena);
  2810. }
  2811. return 0;
  2812. }
  2813. static const struct i2c_device_id wm8996_i2c_id[] = {
  2814. { "wm8996", 0 },
  2815. { }
  2816. };
  2817. MODULE_DEVICE_TABLE(i2c, wm8996_i2c_id);
  2818. static struct i2c_driver wm8996_i2c_driver = {
  2819. .driver = {
  2820. .name = "wm8996",
  2821. .owner = THIS_MODULE,
  2822. },
  2823. .probe = wm8996_i2c_probe,
  2824. .remove = __devexit_p(wm8996_i2c_remove),
  2825. .id_table = wm8996_i2c_id,
  2826. };
  2827. static int __init wm8996_modinit(void)
  2828. {
  2829. int ret;
  2830. ret = i2c_add_driver(&wm8996_i2c_driver);
  2831. if (ret != 0) {
  2832. printk(KERN_ERR "Failed to register WM8996 I2C driver: %d\n",
  2833. ret);
  2834. }
  2835. return ret;
  2836. }
  2837. module_init(wm8996_modinit);
  2838. static void __exit wm8996_exit(void)
  2839. {
  2840. i2c_del_driver(&wm8996_i2c_driver);
  2841. }
  2842. module_exit(wm8996_exit);
  2843. MODULE_DESCRIPTION("ASoC WM8996 driver");
  2844. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2845. MODULE_LICENSE("GPL");