wm8994.c 107 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM1811_JACKDET_MODE_NONE 0x0000
  38. #define WM1811_JACKDET_MODE_JACK 0x0100
  39. #define WM1811_JACKDET_MODE_MIC 0x0080
  40. #define WM1811_JACKDET_MODE_AUDIO 0x0180
  41. #define WM8994_NUM_DRC 3
  42. #define WM8994_NUM_EQ 3
  43. static int wm8994_drc_base[] = {
  44. WM8994_AIF1_DRC1_1,
  45. WM8994_AIF1_DRC2_1,
  46. WM8994_AIF2_DRC_1,
  47. };
  48. static int wm8994_retune_mobile_base[] = {
  49. WM8994_AIF1_DAC1_EQ_GAINS_1,
  50. WM8994_AIF1_DAC2_EQ_GAINS_1,
  51. WM8994_AIF2_EQ_GAINS_1,
  52. };
  53. static void wm8958_default_micdet(u16 status, void *data);
  54. static const struct wm8958_micd_rate micdet_rates[] = {
  55. { 32768, true, 1, 4 },
  56. { 32768, false, 1, 1 },
  57. { 44100 * 256, true, 7, 10 },
  58. { 44100 * 256, false, 7, 10 },
  59. };
  60. static const struct wm8958_micd_rate jackdet_rates[] = {
  61. { 32768, true, 0, 1 },
  62. { 32768, false, 0, 1 },
  63. { 44100 * 256, true, 7, 10 },
  64. { 44100 * 256, false, 7, 10 },
  65. };
  66. static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
  67. {
  68. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  69. int best, i, sysclk, val;
  70. bool idle;
  71. const struct wm8958_micd_rate *rates;
  72. int num_rates;
  73. if (wm8994->jack_cb != wm8958_default_micdet)
  74. return;
  75. idle = !wm8994->jack_mic;
  76. sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
  77. if (sysclk & WM8994_SYSCLK_SRC)
  78. sysclk = wm8994->aifclk[1];
  79. else
  80. sysclk = wm8994->aifclk[0];
  81. if (wm8994->pdata && wm8994->pdata->micd_rates) {
  82. rates = wm8994->pdata->micd_rates;
  83. num_rates = wm8994->pdata->num_micd_rates;
  84. } else if (wm8994->jackdet) {
  85. rates = jackdet_rates;
  86. num_rates = ARRAY_SIZE(jackdet_rates);
  87. } else {
  88. rates = micdet_rates;
  89. num_rates = ARRAY_SIZE(micdet_rates);
  90. }
  91. best = 0;
  92. for (i = 0; i < num_rates; i++) {
  93. if (rates[i].idle != idle)
  94. continue;
  95. if (abs(rates[i].sysclk - sysclk) <
  96. abs(rates[best].sysclk - sysclk))
  97. best = i;
  98. else if (rates[best].idle != idle)
  99. best = i;
  100. }
  101. val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
  102. | rates[best].rate << WM8958_MICD_RATE_SHIFT;
  103. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  104. WM8958_MICD_BIAS_STARTTIME_MASK |
  105. WM8958_MICD_RATE_MASK, val);
  106. }
  107. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  108. {
  109. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  110. int rate;
  111. int reg1 = 0;
  112. int offset;
  113. if (aif)
  114. offset = 4;
  115. else
  116. offset = 0;
  117. switch (wm8994->sysclk[aif]) {
  118. case WM8994_SYSCLK_MCLK1:
  119. rate = wm8994->mclk[0];
  120. break;
  121. case WM8994_SYSCLK_MCLK2:
  122. reg1 |= 0x8;
  123. rate = wm8994->mclk[1];
  124. break;
  125. case WM8994_SYSCLK_FLL1:
  126. reg1 |= 0x10;
  127. rate = wm8994->fll[0].out;
  128. break;
  129. case WM8994_SYSCLK_FLL2:
  130. reg1 |= 0x18;
  131. rate = wm8994->fll[1].out;
  132. break;
  133. default:
  134. return -EINVAL;
  135. }
  136. if (rate >= 13500000) {
  137. rate /= 2;
  138. reg1 |= WM8994_AIF1CLK_DIV;
  139. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  140. aif + 1, rate);
  141. }
  142. wm8994->aifclk[aif] = rate;
  143. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  144. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  145. reg1);
  146. return 0;
  147. }
  148. static int configure_clock(struct snd_soc_codec *codec)
  149. {
  150. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  151. int change, new;
  152. /* Bring up the AIF clocks first */
  153. configure_aif_clock(codec, 0);
  154. configure_aif_clock(codec, 1);
  155. /* Then switch CLK_SYS over to the higher of them; a change
  156. * can only happen as a result of a clocking change which can
  157. * only be made outside of DAPM so we can safely redo the
  158. * clocking.
  159. */
  160. /* If they're equal it doesn't matter which is used */
  161. if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
  162. wm8958_micd_set_rate(codec);
  163. return 0;
  164. }
  165. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  166. new = WM8994_SYSCLK_SRC;
  167. else
  168. new = 0;
  169. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  170. WM8994_SYSCLK_SRC, new);
  171. if (change)
  172. snd_soc_dapm_sync(&codec->dapm);
  173. wm8958_micd_set_rate(codec);
  174. return 0;
  175. }
  176. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  177. struct snd_soc_dapm_widget *sink)
  178. {
  179. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  180. const char *clk;
  181. /* Check what we're currently using for CLK_SYS */
  182. if (reg & WM8994_SYSCLK_SRC)
  183. clk = "AIF2CLK";
  184. else
  185. clk = "AIF1CLK";
  186. return strcmp(source->name, clk) == 0;
  187. }
  188. static const char *sidetone_hpf_text[] = {
  189. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  190. };
  191. static const struct soc_enum sidetone_hpf =
  192. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  193. static const char *adc_hpf_text[] = {
  194. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  195. };
  196. static const struct soc_enum aif1adc1_hpf =
  197. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  198. static const struct soc_enum aif1adc2_hpf =
  199. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  200. static const struct soc_enum aif2adc_hpf =
  201. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  202. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  203. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  204. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  205. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  206. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  207. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  208. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  209. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  210. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  211. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  212. .put = wm8994_put_drc_sw, \
  213. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  214. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  215. struct snd_ctl_elem_value *ucontrol)
  216. {
  217. struct soc_mixer_control *mc =
  218. (struct soc_mixer_control *)kcontrol->private_value;
  219. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  220. int mask, ret;
  221. /* Can't enable both ADC and DAC paths simultaneously */
  222. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  223. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  224. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  225. else
  226. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  227. ret = snd_soc_read(codec, mc->reg);
  228. if (ret < 0)
  229. return ret;
  230. if (ret & mask)
  231. return -EINVAL;
  232. return snd_soc_put_volsw(kcontrol, ucontrol);
  233. }
  234. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  235. {
  236. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  237. struct wm8994_pdata *pdata = wm8994->pdata;
  238. int base = wm8994_drc_base[drc];
  239. int cfg = wm8994->drc_cfg[drc];
  240. int save, i;
  241. /* Save any enables; the configuration should clear them. */
  242. save = snd_soc_read(codec, base);
  243. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  244. WM8994_AIF1ADC1R_DRC_ENA;
  245. for (i = 0; i < WM8994_DRC_REGS; i++)
  246. snd_soc_update_bits(codec, base + i, 0xffff,
  247. pdata->drc_cfgs[cfg].regs[i]);
  248. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  249. WM8994_AIF1ADC1L_DRC_ENA |
  250. WM8994_AIF1ADC1R_DRC_ENA, save);
  251. }
  252. /* Icky as hell but saves code duplication */
  253. static int wm8994_get_drc(const char *name)
  254. {
  255. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  256. return 0;
  257. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  258. return 1;
  259. if (strcmp(name, "AIF2DRC Mode") == 0)
  260. return 2;
  261. return -EINVAL;
  262. }
  263. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  264. struct snd_ctl_elem_value *ucontrol)
  265. {
  266. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  267. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  268. struct wm8994_pdata *pdata = wm8994->pdata;
  269. int drc = wm8994_get_drc(kcontrol->id.name);
  270. int value = ucontrol->value.integer.value[0];
  271. if (drc < 0)
  272. return drc;
  273. if (value >= pdata->num_drc_cfgs)
  274. return -EINVAL;
  275. wm8994->drc_cfg[drc] = value;
  276. wm8994_set_drc(codec, drc);
  277. return 0;
  278. }
  279. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  280. struct snd_ctl_elem_value *ucontrol)
  281. {
  282. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  283. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  284. int drc = wm8994_get_drc(kcontrol->id.name);
  285. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  286. return 0;
  287. }
  288. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  289. {
  290. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  291. struct wm8994_pdata *pdata = wm8994->pdata;
  292. int base = wm8994_retune_mobile_base[block];
  293. int iface, best, best_val, save, i, cfg;
  294. if (!pdata || !wm8994->num_retune_mobile_texts)
  295. return;
  296. switch (block) {
  297. case 0:
  298. case 1:
  299. iface = 0;
  300. break;
  301. case 2:
  302. iface = 1;
  303. break;
  304. default:
  305. return;
  306. }
  307. /* Find the version of the currently selected configuration
  308. * with the nearest sample rate. */
  309. cfg = wm8994->retune_mobile_cfg[block];
  310. best = 0;
  311. best_val = INT_MAX;
  312. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  313. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  314. wm8994->retune_mobile_texts[cfg]) == 0 &&
  315. abs(pdata->retune_mobile_cfgs[i].rate
  316. - wm8994->dac_rates[iface]) < best_val) {
  317. best = i;
  318. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  319. - wm8994->dac_rates[iface]);
  320. }
  321. }
  322. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  323. block,
  324. pdata->retune_mobile_cfgs[best].name,
  325. pdata->retune_mobile_cfgs[best].rate,
  326. wm8994->dac_rates[iface]);
  327. /* The EQ will be disabled while reconfiguring it, remember the
  328. * current configuration.
  329. */
  330. save = snd_soc_read(codec, base);
  331. save &= WM8994_AIF1DAC1_EQ_ENA;
  332. for (i = 0; i < WM8994_EQ_REGS; i++)
  333. snd_soc_update_bits(codec, base + i, 0xffff,
  334. pdata->retune_mobile_cfgs[best].regs[i]);
  335. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  336. }
  337. /* Icky as hell but saves code duplication */
  338. static int wm8994_get_retune_mobile_block(const char *name)
  339. {
  340. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  341. return 0;
  342. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  343. return 1;
  344. if (strcmp(name, "AIF2 EQ Mode") == 0)
  345. return 2;
  346. return -EINVAL;
  347. }
  348. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  349. struct snd_ctl_elem_value *ucontrol)
  350. {
  351. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  352. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  353. struct wm8994_pdata *pdata = wm8994->pdata;
  354. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  355. int value = ucontrol->value.integer.value[0];
  356. if (block < 0)
  357. return block;
  358. if (value >= pdata->num_retune_mobile_cfgs)
  359. return -EINVAL;
  360. wm8994->retune_mobile_cfg[block] = value;
  361. wm8994_set_retune_mobile(codec, block);
  362. return 0;
  363. }
  364. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  365. struct snd_ctl_elem_value *ucontrol)
  366. {
  367. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  368. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  369. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  370. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  371. return 0;
  372. }
  373. static const char *aif_chan_src_text[] = {
  374. "Left", "Right"
  375. };
  376. static const struct soc_enum aif1adcl_src =
  377. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  378. static const struct soc_enum aif1adcr_src =
  379. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  380. static const struct soc_enum aif2adcl_src =
  381. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  382. static const struct soc_enum aif2adcr_src =
  383. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  384. static const struct soc_enum aif1dacl_src =
  385. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  386. static const struct soc_enum aif1dacr_src =
  387. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  388. static const struct soc_enum aif2dacl_src =
  389. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  390. static const struct soc_enum aif2dacr_src =
  391. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  392. static const char *osr_text[] = {
  393. "Low Power", "High Performance",
  394. };
  395. static const struct soc_enum dac_osr =
  396. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  397. static const struct soc_enum adc_osr =
  398. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  399. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  400. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  401. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  402. 1, 119, 0, digital_tlv),
  403. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  404. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  405. 1, 119, 0, digital_tlv),
  406. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  407. WM8994_AIF2_ADC_RIGHT_VOLUME,
  408. 1, 119, 0, digital_tlv),
  409. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  410. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  411. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  412. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  413. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  414. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  415. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  416. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  417. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  418. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  419. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  420. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  421. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  422. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  423. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  424. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  425. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  426. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  427. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  428. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  429. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  430. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  431. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  432. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  433. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  434. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  435. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  436. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  437. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  438. 5, 12, 0, st_tlv),
  439. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  440. 0, 12, 0, st_tlv),
  441. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  442. 5, 12, 0, st_tlv),
  443. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  444. 0, 12, 0, st_tlv),
  445. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  446. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  447. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  448. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  449. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  450. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  451. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  452. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  453. SOC_ENUM("ADC OSR", adc_osr),
  454. SOC_ENUM("DAC OSR", dac_osr),
  455. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  456. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  457. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  458. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  459. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  460. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  461. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  462. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  463. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  464. 6, 1, 1, wm_hubs_spkmix_tlv),
  465. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  466. 2, 1, 1, wm_hubs_spkmix_tlv),
  467. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  468. 6, 1, 1, wm_hubs_spkmix_tlv),
  469. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  470. 2, 1, 1, wm_hubs_spkmix_tlv),
  471. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  472. 10, 15, 0, wm8994_3d_tlv),
  473. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  474. 8, 1, 0),
  475. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  476. 10, 15, 0, wm8994_3d_tlv),
  477. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  478. 8, 1, 0),
  479. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  480. 10, 15, 0, wm8994_3d_tlv),
  481. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  482. 8, 1, 0),
  483. };
  484. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  485. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  486. eq_tlv),
  487. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  488. eq_tlv),
  489. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  490. eq_tlv),
  491. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  492. eq_tlv),
  493. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  494. eq_tlv),
  495. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  496. eq_tlv),
  497. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  498. eq_tlv),
  499. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  500. eq_tlv),
  501. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  502. eq_tlv),
  503. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  504. eq_tlv),
  505. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  506. eq_tlv),
  507. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  508. eq_tlv),
  509. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  510. eq_tlv),
  511. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  512. eq_tlv),
  513. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  514. eq_tlv),
  515. };
  516. static const char *wm8958_ng_text[] = {
  517. "30ms", "125ms", "250ms", "500ms",
  518. };
  519. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  520. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  521. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  522. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  523. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  524. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  525. static const struct soc_enum wm8958_aif2dac_ng_hold =
  526. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  527. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  528. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  529. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  530. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  531. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  532. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  533. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  534. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  535. 7, 1, ng_tlv),
  536. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  537. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  538. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  539. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  540. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  541. 7, 1, ng_tlv),
  542. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  543. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  544. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  545. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  546. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  547. 7, 1, ng_tlv),
  548. };
  549. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  550. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  551. mixin_boost_tlv),
  552. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  553. mixin_boost_tlv),
  554. };
  555. /* We run all mode setting through a function to enforce audio mode */
  556. static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
  557. {
  558. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  559. if (wm8994->active_refcount)
  560. mode = WM1811_JACKDET_MODE_AUDIO;
  561. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  562. WM1811_JACKDET_MODE_MASK, mode);
  563. if (mode == WM1811_JACKDET_MODE_MIC)
  564. msleep(2);
  565. }
  566. static void active_reference(struct snd_soc_codec *codec)
  567. {
  568. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  569. mutex_lock(&wm8994->accdet_lock);
  570. wm8994->active_refcount++;
  571. dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
  572. wm8994->active_refcount);
  573. if (wm8994->active_refcount == 1) {
  574. /* If we're using jack detection go into audio mode */
  575. if (wm8994->jackdet && wm8994->jack_cb) {
  576. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  577. WM1811_JACKDET_MODE_MASK,
  578. WM1811_JACKDET_MODE_AUDIO);
  579. msleep(2);
  580. }
  581. }
  582. mutex_unlock(&wm8994->accdet_lock);
  583. }
  584. static void active_dereference(struct snd_soc_codec *codec)
  585. {
  586. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  587. u16 mode;
  588. mutex_lock(&wm8994->accdet_lock);
  589. wm8994->active_refcount--;
  590. dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
  591. wm8994->active_refcount);
  592. if (wm8994->active_refcount == 0) {
  593. /* Go into appropriate detection only mode */
  594. if (wm8994->jackdet && wm8994->jack_cb) {
  595. if (wm8994->jack_mic || wm8994->mic_detecting)
  596. mode = WM1811_JACKDET_MODE_MIC;
  597. else
  598. mode = WM1811_JACKDET_MODE_JACK;
  599. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  600. WM1811_JACKDET_MODE_MASK,
  601. mode);
  602. }
  603. }
  604. mutex_unlock(&wm8994->accdet_lock);
  605. }
  606. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  607. struct snd_kcontrol *kcontrol, int event)
  608. {
  609. struct snd_soc_codec *codec = w->codec;
  610. switch (event) {
  611. case SND_SOC_DAPM_PRE_PMU:
  612. return configure_clock(codec);
  613. case SND_SOC_DAPM_POST_PMD:
  614. configure_clock(codec);
  615. break;
  616. }
  617. return 0;
  618. }
  619. static void vmid_reference(struct snd_soc_codec *codec)
  620. {
  621. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  622. pm_runtime_get_sync(codec->dev);
  623. wm8994->vmid_refcount++;
  624. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  625. wm8994->vmid_refcount);
  626. if (wm8994->vmid_refcount == 1) {
  627. /* Startup bias, VMID ramp & buffer */
  628. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  629. WM8994_STARTUP_BIAS_ENA |
  630. WM8994_VMID_BUF_ENA |
  631. WM8994_VMID_RAMP_MASK,
  632. WM8994_STARTUP_BIAS_ENA |
  633. WM8994_VMID_BUF_ENA |
  634. (0x3 << WM8994_VMID_RAMP_SHIFT));
  635. /* Remove discharge for line out */
  636. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  637. WM8994_LINEOUT1_DISCH |
  638. WM8994_LINEOUT2_DISCH, 0);
  639. /* Main bias enable, VMID=2x40k */
  640. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  641. WM8994_BIAS_ENA |
  642. WM8994_VMID_SEL_MASK,
  643. WM8994_BIAS_ENA | 0x2);
  644. msleep(20);
  645. }
  646. }
  647. static void vmid_dereference(struct snd_soc_codec *codec)
  648. {
  649. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  650. wm8994->vmid_refcount--;
  651. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  652. wm8994->vmid_refcount);
  653. if (wm8994->vmid_refcount == 0) {
  654. /* Switch over to startup biases */
  655. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  656. WM8994_BIAS_SRC |
  657. WM8994_STARTUP_BIAS_ENA |
  658. WM8994_VMID_BUF_ENA |
  659. WM8994_VMID_RAMP_MASK,
  660. WM8994_BIAS_SRC |
  661. WM8994_STARTUP_BIAS_ENA |
  662. WM8994_VMID_BUF_ENA |
  663. (1 << WM8994_VMID_RAMP_SHIFT));
  664. /* Disable main biases */
  665. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  666. WM8994_BIAS_ENA |
  667. WM8994_VMID_SEL_MASK, 0);
  668. /* Discharge line */
  669. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  670. WM8994_LINEOUT1_DISCH |
  671. WM8994_LINEOUT2_DISCH,
  672. WM8994_LINEOUT1_DISCH |
  673. WM8994_LINEOUT2_DISCH);
  674. msleep(5);
  675. /* Switch off startup biases */
  676. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  677. WM8994_BIAS_SRC |
  678. WM8994_STARTUP_BIAS_ENA |
  679. WM8994_VMID_BUF_ENA |
  680. WM8994_VMID_RAMP_MASK, 0);
  681. }
  682. pm_runtime_put(codec->dev);
  683. }
  684. static int vmid_event(struct snd_soc_dapm_widget *w,
  685. struct snd_kcontrol *kcontrol, int event)
  686. {
  687. struct snd_soc_codec *codec = w->codec;
  688. switch (event) {
  689. case SND_SOC_DAPM_PRE_PMU:
  690. vmid_reference(codec);
  691. break;
  692. case SND_SOC_DAPM_POST_PMD:
  693. vmid_dereference(codec);
  694. break;
  695. }
  696. return 0;
  697. }
  698. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  699. {
  700. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  701. int enable = 1;
  702. int source = 0; /* GCC flow analysis can't track enable */
  703. int reg, reg_r;
  704. /* Only support direct DAC->headphone paths */
  705. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  706. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  707. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  708. enable = 0;
  709. }
  710. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  711. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  712. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  713. enable = 0;
  714. }
  715. /* We also need the same setting for L/R and only one path */
  716. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  717. switch (reg) {
  718. case WM8994_AIF2DACL_TO_DAC1L:
  719. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  720. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  721. break;
  722. case WM8994_AIF1DAC2L_TO_DAC1L:
  723. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  724. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  725. break;
  726. case WM8994_AIF1DAC1L_TO_DAC1L:
  727. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  728. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  729. break;
  730. default:
  731. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  732. enable = 0;
  733. break;
  734. }
  735. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  736. if (reg_r != reg) {
  737. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  738. enable = 0;
  739. }
  740. if (enable) {
  741. dev_dbg(codec->dev, "Class W enabled\n");
  742. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  743. WM8994_CP_DYN_PWR |
  744. WM8994_CP_DYN_SRC_SEL_MASK,
  745. source | WM8994_CP_DYN_PWR);
  746. wm8994->hubs.class_w = true;
  747. } else {
  748. dev_dbg(codec->dev, "Class W disabled\n");
  749. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  750. WM8994_CP_DYN_PWR, 0);
  751. wm8994->hubs.class_w = false;
  752. }
  753. }
  754. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  755. struct snd_kcontrol *kcontrol, int event)
  756. {
  757. struct snd_soc_codec *codec = w->codec;
  758. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  759. switch (event) {
  760. case SND_SOC_DAPM_PRE_PMU:
  761. if (wm8994->aif1clk_enable) {
  762. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  763. WM8994_AIF1CLK_ENA_MASK,
  764. WM8994_AIF1CLK_ENA);
  765. wm8994->aif1clk_enable = 0;
  766. }
  767. if (wm8994->aif2clk_enable) {
  768. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  769. WM8994_AIF2CLK_ENA_MASK,
  770. WM8994_AIF2CLK_ENA);
  771. wm8994->aif2clk_enable = 0;
  772. }
  773. break;
  774. }
  775. /* We may also have postponed startup of DSP, handle that. */
  776. wm8958_aif_ev(w, kcontrol, event);
  777. return 0;
  778. }
  779. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  780. struct snd_kcontrol *kcontrol, int event)
  781. {
  782. struct snd_soc_codec *codec = w->codec;
  783. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  784. switch (event) {
  785. case SND_SOC_DAPM_POST_PMD:
  786. if (wm8994->aif1clk_disable) {
  787. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  788. WM8994_AIF1CLK_ENA_MASK, 0);
  789. wm8994->aif1clk_disable = 0;
  790. }
  791. if (wm8994->aif2clk_disable) {
  792. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  793. WM8994_AIF2CLK_ENA_MASK, 0);
  794. wm8994->aif2clk_disable = 0;
  795. }
  796. break;
  797. }
  798. return 0;
  799. }
  800. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  801. struct snd_kcontrol *kcontrol, int event)
  802. {
  803. struct snd_soc_codec *codec = w->codec;
  804. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  805. switch (event) {
  806. case SND_SOC_DAPM_PRE_PMU:
  807. wm8994->aif1clk_enable = 1;
  808. break;
  809. case SND_SOC_DAPM_POST_PMD:
  810. wm8994->aif1clk_disable = 1;
  811. break;
  812. }
  813. return 0;
  814. }
  815. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  816. struct snd_kcontrol *kcontrol, int event)
  817. {
  818. struct snd_soc_codec *codec = w->codec;
  819. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  820. switch (event) {
  821. case SND_SOC_DAPM_PRE_PMU:
  822. wm8994->aif2clk_enable = 1;
  823. break;
  824. case SND_SOC_DAPM_POST_PMD:
  825. wm8994->aif2clk_disable = 1;
  826. break;
  827. }
  828. return 0;
  829. }
  830. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  831. struct snd_kcontrol *kcontrol, int event)
  832. {
  833. late_enable_ev(w, kcontrol, event);
  834. return 0;
  835. }
  836. static int micbias_ev(struct snd_soc_dapm_widget *w,
  837. struct snd_kcontrol *kcontrol, int event)
  838. {
  839. late_enable_ev(w, kcontrol, event);
  840. return 0;
  841. }
  842. static int dac_ev(struct snd_soc_dapm_widget *w,
  843. struct snd_kcontrol *kcontrol, int event)
  844. {
  845. struct snd_soc_codec *codec = w->codec;
  846. unsigned int mask = 1 << w->shift;
  847. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  848. mask, mask);
  849. return 0;
  850. }
  851. static const char *hp_mux_text[] = {
  852. "Mixer",
  853. "DAC",
  854. };
  855. #define WM8994_HP_ENUM(xname, xenum) \
  856. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  857. .info = snd_soc_info_enum_double, \
  858. .get = snd_soc_dapm_get_enum_double, \
  859. .put = wm8994_put_hp_enum, \
  860. .private_value = (unsigned long)&xenum }
  861. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  862. struct snd_ctl_elem_value *ucontrol)
  863. {
  864. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  865. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  866. struct snd_soc_codec *codec = w->codec;
  867. int ret;
  868. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  869. wm8994_update_class_w(codec);
  870. return ret;
  871. }
  872. static const struct soc_enum hpl_enum =
  873. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  874. static const struct snd_kcontrol_new hpl_mux =
  875. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  876. static const struct soc_enum hpr_enum =
  877. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  878. static const struct snd_kcontrol_new hpr_mux =
  879. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  880. static const char *adc_mux_text[] = {
  881. "ADC",
  882. "DMIC",
  883. };
  884. static const struct soc_enum adc_enum =
  885. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  886. static const struct snd_kcontrol_new adcl_mux =
  887. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  888. static const struct snd_kcontrol_new adcr_mux =
  889. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  890. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  891. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  892. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  893. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  894. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  895. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  896. };
  897. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  898. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  899. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  900. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  901. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  902. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  903. };
  904. /* Debugging; dump chip status after DAPM transitions */
  905. static int post_ev(struct snd_soc_dapm_widget *w,
  906. struct snd_kcontrol *kcontrol, int event)
  907. {
  908. struct snd_soc_codec *codec = w->codec;
  909. dev_dbg(codec->dev, "SRC status: %x\n",
  910. snd_soc_read(codec,
  911. WM8994_RATE_STATUS));
  912. return 0;
  913. }
  914. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  915. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  916. 1, 1, 0),
  917. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  918. 0, 1, 0),
  919. };
  920. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  921. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  922. 1, 1, 0),
  923. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  924. 0, 1, 0),
  925. };
  926. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  927. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  928. 1, 1, 0),
  929. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  930. 0, 1, 0),
  931. };
  932. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  933. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  934. 1, 1, 0),
  935. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  936. 0, 1, 0),
  937. };
  938. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  939. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  940. 5, 1, 0),
  941. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  942. 4, 1, 0),
  943. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  944. 2, 1, 0),
  945. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  946. 1, 1, 0),
  947. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  948. 0, 1, 0),
  949. };
  950. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  951. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  952. 5, 1, 0),
  953. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  954. 4, 1, 0),
  955. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  956. 2, 1, 0),
  957. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  958. 1, 1, 0),
  959. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  960. 0, 1, 0),
  961. };
  962. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  963. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  964. .info = snd_soc_info_volsw, \
  965. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  966. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  967. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  968. struct snd_ctl_elem_value *ucontrol)
  969. {
  970. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  971. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  972. struct snd_soc_codec *codec = w->codec;
  973. int ret;
  974. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  975. wm8994_update_class_w(codec);
  976. return ret;
  977. }
  978. static const struct snd_kcontrol_new dac1l_mix[] = {
  979. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  980. 5, 1, 0),
  981. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  982. 4, 1, 0),
  983. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  984. 2, 1, 0),
  985. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  986. 1, 1, 0),
  987. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  988. 0, 1, 0),
  989. };
  990. static const struct snd_kcontrol_new dac1r_mix[] = {
  991. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  992. 5, 1, 0),
  993. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  994. 4, 1, 0),
  995. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  996. 2, 1, 0),
  997. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  998. 1, 1, 0),
  999. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1000. 0, 1, 0),
  1001. };
  1002. static const char *sidetone_text[] = {
  1003. "ADC/DMIC1", "DMIC2",
  1004. };
  1005. static const struct soc_enum sidetone1_enum =
  1006. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1007. static const struct snd_kcontrol_new sidetone1_mux =
  1008. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1009. static const struct soc_enum sidetone2_enum =
  1010. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1011. static const struct snd_kcontrol_new sidetone2_mux =
  1012. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1013. static const char *aif1dac_text[] = {
  1014. "AIF1DACDAT", "AIF3DACDAT",
  1015. };
  1016. static const struct soc_enum aif1dac_enum =
  1017. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1018. static const struct snd_kcontrol_new aif1dac_mux =
  1019. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1020. static const char *aif2dac_text[] = {
  1021. "AIF2DACDAT", "AIF3DACDAT",
  1022. };
  1023. static const struct soc_enum aif2dac_enum =
  1024. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1025. static const struct snd_kcontrol_new aif2dac_mux =
  1026. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1027. static const char *aif2adc_text[] = {
  1028. "AIF2ADCDAT", "AIF3DACDAT",
  1029. };
  1030. static const struct soc_enum aif2adc_enum =
  1031. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1032. static const struct snd_kcontrol_new aif2adc_mux =
  1033. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1034. static const char *aif3adc_text[] = {
  1035. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1036. };
  1037. static const struct soc_enum wm8994_aif3adc_enum =
  1038. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1039. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1040. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1041. static const struct soc_enum wm8958_aif3adc_enum =
  1042. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1043. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1044. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1045. static const char *mono_pcm_out_text[] = {
  1046. "None", "AIF2ADCL", "AIF2ADCR",
  1047. };
  1048. static const struct soc_enum mono_pcm_out_enum =
  1049. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1050. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1051. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1052. static const char *aif2dac_src_text[] = {
  1053. "AIF2", "AIF3",
  1054. };
  1055. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1056. static const struct soc_enum aif2dacl_src_enum =
  1057. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1058. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1059. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1060. static const struct soc_enum aif2dacr_src_enum =
  1061. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1062. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1063. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1064. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1065. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
  1066. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1067. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
  1068. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1069. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1070. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1071. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1072. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1073. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1074. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1075. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1076. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1077. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1078. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1079. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1080. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1081. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1082. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1083. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1084. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1085. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
  1086. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1087. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
  1088. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1089. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1090. };
  1091. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1092. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  1093. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
  1094. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1095. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1096. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1097. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1098. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1099. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1100. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1101. };
  1102. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1103. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1104. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1105. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1106. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1107. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1108. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1109. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1110. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1111. };
  1112. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1113. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1114. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1115. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1116. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1117. };
  1118. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1119. SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1120. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1121. SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1122. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1123. };
  1124. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1125. SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1126. SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1127. };
  1128. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1129. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1130. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1131. SND_SOC_DAPM_INPUT("Clock"),
  1132. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1133. SND_SOC_DAPM_PRE_PMU),
  1134. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1135. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1136. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1137. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1138. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  1139. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  1140. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  1141. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1142. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  1143. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1144. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  1145. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1146. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  1147. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1148. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1149. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  1150. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1151. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1152. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  1153. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1154. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  1155. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1156. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  1157. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1158. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1159. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  1160. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1161. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1162. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1163. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1164. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1165. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1166. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1167. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1168. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1169. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1170. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1171. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1172. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1173. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1174. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1175. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1176. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1177. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1178. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1179. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1180. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1181. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1182. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1183. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1184. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1185. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1186. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1187. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1188. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1189. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1190. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1191. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1192. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1193. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1194. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1195. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1196. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1197. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1198. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1199. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1200. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1201. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1202. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1203. /* Power is done with the muxes since the ADC power also controls the
  1204. * downsampling chain, the chip will automatically manage the analogue
  1205. * specific portions.
  1206. */
  1207. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1208. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1209. SND_SOC_DAPM_POST("Debug log", post_ev),
  1210. };
  1211. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1212. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1213. };
  1214. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1215. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1216. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1217. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1218. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1219. };
  1220. static const struct snd_soc_dapm_route intercon[] = {
  1221. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1222. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1223. { "DSP1CLK", NULL, "CLK_SYS" },
  1224. { "DSP2CLK", NULL, "CLK_SYS" },
  1225. { "DSPINTCLK", NULL, "CLK_SYS" },
  1226. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1227. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1228. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1229. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1230. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1231. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1232. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1233. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1234. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1235. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1236. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1237. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1238. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1239. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1240. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1241. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1242. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1243. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1244. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1245. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1246. { "AIF2ADCL", NULL, "AIF2CLK" },
  1247. { "AIF2ADCL", NULL, "DSP2CLK" },
  1248. { "AIF2ADCR", NULL, "AIF2CLK" },
  1249. { "AIF2ADCR", NULL, "DSP2CLK" },
  1250. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1251. { "AIF2DACL", NULL, "AIF2CLK" },
  1252. { "AIF2DACL", NULL, "DSP2CLK" },
  1253. { "AIF2DACR", NULL, "AIF2CLK" },
  1254. { "AIF2DACR", NULL, "DSP2CLK" },
  1255. { "AIF2DACR", NULL, "DSPINTCLK" },
  1256. { "DMIC1L", NULL, "DMIC1DAT" },
  1257. { "DMIC1L", NULL, "CLK_SYS" },
  1258. { "DMIC1R", NULL, "DMIC1DAT" },
  1259. { "DMIC1R", NULL, "CLK_SYS" },
  1260. { "DMIC2L", NULL, "DMIC2DAT" },
  1261. { "DMIC2L", NULL, "CLK_SYS" },
  1262. { "DMIC2R", NULL, "DMIC2DAT" },
  1263. { "DMIC2R", NULL, "CLK_SYS" },
  1264. { "ADCL", NULL, "AIF1CLK" },
  1265. { "ADCL", NULL, "DSP1CLK" },
  1266. { "ADCL", NULL, "DSPINTCLK" },
  1267. { "ADCR", NULL, "AIF1CLK" },
  1268. { "ADCR", NULL, "DSP1CLK" },
  1269. { "ADCR", NULL, "DSPINTCLK" },
  1270. { "ADCL Mux", "ADC", "ADCL" },
  1271. { "ADCL Mux", "DMIC", "DMIC1L" },
  1272. { "ADCR Mux", "ADC", "ADCR" },
  1273. { "ADCR Mux", "DMIC", "DMIC1R" },
  1274. { "DAC1L", NULL, "AIF1CLK" },
  1275. { "DAC1L", NULL, "DSP1CLK" },
  1276. { "DAC1L", NULL, "DSPINTCLK" },
  1277. { "DAC1R", NULL, "AIF1CLK" },
  1278. { "DAC1R", NULL, "DSP1CLK" },
  1279. { "DAC1R", NULL, "DSPINTCLK" },
  1280. { "DAC2L", NULL, "AIF2CLK" },
  1281. { "DAC2L", NULL, "DSP2CLK" },
  1282. { "DAC2L", NULL, "DSPINTCLK" },
  1283. { "DAC2R", NULL, "AIF2DACR" },
  1284. { "DAC2R", NULL, "AIF2CLK" },
  1285. { "DAC2R", NULL, "DSP2CLK" },
  1286. { "DAC2R", NULL, "DSPINTCLK" },
  1287. { "TOCLK", NULL, "CLK_SYS" },
  1288. /* AIF1 outputs */
  1289. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1290. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1291. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1292. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1293. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1294. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1295. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1296. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1297. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1298. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1299. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1300. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1301. /* Pin level routing for AIF3 */
  1302. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1303. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1304. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1305. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1306. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1307. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1308. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1309. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1310. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1311. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1312. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1313. /* DAC1 inputs */
  1314. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1315. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1316. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1317. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1318. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1319. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1320. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1321. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1322. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1323. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1324. /* DAC2/AIF2 outputs */
  1325. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1326. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1327. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1328. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1329. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1330. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1331. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1332. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1333. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1334. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1335. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1336. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1337. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1338. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1339. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1340. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1341. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1342. /* AIF3 output */
  1343. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1344. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1345. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1346. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1347. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1348. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1349. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1350. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1351. /* Sidetone */
  1352. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1353. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1354. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1355. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1356. /* Output stages */
  1357. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1358. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1359. { "SPKL", "DAC1 Switch", "DAC1L" },
  1360. { "SPKL", "DAC2 Switch", "DAC2L" },
  1361. { "SPKR", "DAC1 Switch", "DAC1R" },
  1362. { "SPKR", "DAC2 Switch", "DAC2R" },
  1363. { "Left Headphone Mux", "DAC", "DAC1L" },
  1364. { "Right Headphone Mux", "DAC", "DAC1R" },
  1365. };
  1366. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1367. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1368. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1369. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1370. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1371. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1372. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1373. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1374. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1375. };
  1376. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1377. { "DAC1L", NULL, "DAC1L Mixer" },
  1378. { "DAC1R", NULL, "DAC1R Mixer" },
  1379. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1380. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1381. };
  1382. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1383. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1384. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1385. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1386. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1387. { "MICBIAS1", NULL, "CLK_SYS" },
  1388. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1389. { "MICBIAS2", NULL, "CLK_SYS" },
  1390. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1391. };
  1392. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1393. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1394. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1395. { "MICBIAS1", NULL, "VMID" },
  1396. { "MICBIAS2", NULL, "VMID" },
  1397. };
  1398. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1399. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1400. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1401. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1402. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1403. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1404. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1405. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1406. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1407. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1408. };
  1409. /* The size in bits of the FLL divide multiplied by 10
  1410. * to allow rounding later */
  1411. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1412. struct fll_div {
  1413. u16 outdiv;
  1414. u16 n;
  1415. u16 k;
  1416. u16 clk_ref_div;
  1417. u16 fll_fratio;
  1418. };
  1419. static int wm8994_get_fll_config(struct fll_div *fll,
  1420. int freq_in, int freq_out)
  1421. {
  1422. u64 Kpart;
  1423. unsigned int K, Ndiv, Nmod;
  1424. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1425. /* Scale the input frequency down to <= 13.5MHz */
  1426. fll->clk_ref_div = 0;
  1427. while (freq_in > 13500000) {
  1428. fll->clk_ref_div++;
  1429. freq_in /= 2;
  1430. if (fll->clk_ref_div > 3)
  1431. return -EINVAL;
  1432. }
  1433. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1434. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1435. fll->outdiv = 3;
  1436. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1437. fll->outdiv++;
  1438. if (fll->outdiv > 63)
  1439. return -EINVAL;
  1440. }
  1441. freq_out *= fll->outdiv + 1;
  1442. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1443. if (freq_in > 1000000) {
  1444. fll->fll_fratio = 0;
  1445. } else if (freq_in > 256000) {
  1446. fll->fll_fratio = 1;
  1447. freq_in *= 2;
  1448. } else if (freq_in > 128000) {
  1449. fll->fll_fratio = 2;
  1450. freq_in *= 4;
  1451. } else if (freq_in > 64000) {
  1452. fll->fll_fratio = 3;
  1453. freq_in *= 8;
  1454. } else {
  1455. fll->fll_fratio = 4;
  1456. freq_in *= 16;
  1457. }
  1458. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1459. /* Now, calculate N.K */
  1460. Ndiv = freq_out / freq_in;
  1461. fll->n = Ndiv;
  1462. Nmod = freq_out % freq_in;
  1463. pr_debug("Nmod=%d\n", Nmod);
  1464. /* Calculate fractional part - scale up so we can round. */
  1465. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1466. do_div(Kpart, freq_in);
  1467. K = Kpart & 0xFFFFFFFF;
  1468. if ((K % 10) >= 5)
  1469. K += 5;
  1470. /* Move down to proper range now rounding is done */
  1471. fll->k = K / 10;
  1472. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1473. return 0;
  1474. }
  1475. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1476. unsigned int freq_in, unsigned int freq_out)
  1477. {
  1478. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1479. struct wm8994 *control = wm8994->wm8994;
  1480. int reg_offset, ret;
  1481. struct fll_div fll;
  1482. u16 reg, aif1, aif2;
  1483. unsigned long timeout;
  1484. bool was_enabled;
  1485. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1486. & WM8994_AIF1CLK_ENA;
  1487. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1488. & WM8994_AIF2CLK_ENA;
  1489. switch (id) {
  1490. case WM8994_FLL1:
  1491. reg_offset = 0;
  1492. id = 0;
  1493. break;
  1494. case WM8994_FLL2:
  1495. reg_offset = 0x20;
  1496. id = 1;
  1497. break;
  1498. default:
  1499. return -EINVAL;
  1500. }
  1501. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1502. was_enabled = reg & WM8994_FLL1_ENA;
  1503. switch (src) {
  1504. case 0:
  1505. /* Allow no source specification when stopping */
  1506. if (freq_out)
  1507. return -EINVAL;
  1508. src = wm8994->fll[id].src;
  1509. break;
  1510. case WM8994_FLL_SRC_MCLK1:
  1511. case WM8994_FLL_SRC_MCLK2:
  1512. case WM8994_FLL_SRC_LRCLK:
  1513. case WM8994_FLL_SRC_BCLK:
  1514. break;
  1515. default:
  1516. return -EINVAL;
  1517. }
  1518. /* Are we changing anything? */
  1519. if (wm8994->fll[id].src == src &&
  1520. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1521. return 0;
  1522. /* If we're stopping the FLL redo the old config - no
  1523. * registers will actually be written but we avoid GCC flow
  1524. * analysis bugs spewing warnings.
  1525. */
  1526. if (freq_out)
  1527. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1528. else
  1529. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1530. wm8994->fll[id].out);
  1531. if (ret < 0)
  1532. return ret;
  1533. /* Gate the AIF clocks while we reclock */
  1534. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1535. WM8994_AIF1CLK_ENA, 0);
  1536. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1537. WM8994_AIF2CLK_ENA, 0);
  1538. /* We always need to disable the FLL while reconfiguring */
  1539. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1540. WM8994_FLL1_ENA, 0);
  1541. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1542. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1543. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1544. WM8994_FLL1_OUTDIV_MASK |
  1545. WM8994_FLL1_FRATIO_MASK, reg);
  1546. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1547. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1548. WM8994_FLL1_N_MASK,
  1549. fll.n << WM8994_FLL1_N_SHIFT);
  1550. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1551. WM8994_FLL1_REFCLK_DIV_MASK |
  1552. WM8994_FLL1_REFCLK_SRC_MASK,
  1553. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1554. (src - 1));
  1555. /* Clear any pending completion from a previous failure */
  1556. try_wait_for_completion(&wm8994->fll_locked[id]);
  1557. /* Enable (with fractional mode if required) */
  1558. if (freq_out) {
  1559. /* Enable VMID if we need it */
  1560. if (!was_enabled) {
  1561. active_reference(codec);
  1562. switch (control->type) {
  1563. case WM8994:
  1564. vmid_reference(codec);
  1565. break;
  1566. case WM8958:
  1567. if (wm8994->revision < 1)
  1568. vmid_reference(codec);
  1569. break;
  1570. default:
  1571. break;
  1572. }
  1573. }
  1574. if (fll.k)
  1575. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1576. else
  1577. reg = WM8994_FLL1_ENA;
  1578. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1579. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1580. reg);
  1581. if (wm8994->fll_locked_irq) {
  1582. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1583. msecs_to_jiffies(10));
  1584. if (timeout == 0)
  1585. dev_warn(codec->dev,
  1586. "Timed out waiting for FLL lock\n");
  1587. } else {
  1588. msleep(5);
  1589. }
  1590. } else {
  1591. if (was_enabled) {
  1592. switch (control->type) {
  1593. case WM8994:
  1594. vmid_dereference(codec);
  1595. break;
  1596. case WM8958:
  1597. if (wm8994->revision < 1)
  1598. vmid_dereference(codec);
  1599. break;
  1600. default:
  1601. break;
  1602. }
  1603. active_dereference(codec);
  1604. }
  1605. }
  1606. wm8994->fll[id].in = freq_in;
  1607. wm8994->fll[id].out = freq_out;
  1608. wm8994->fll[id].src = src;
  1609. /* Enable any gated AIF clocks */
  1610. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1611. WM8994_AIF1CLK_ENA, aif1);
  1612. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1613. WM8994_AIF2CLK_ENA, aif2);
  1614. configure_clock(codec);
  1615. return 0;
  1616. }
  1617. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1618. {
  1619. struct completion *completion = data;
  1620. complete(completion);
  1621. return IRQ_HANDLED;
  1622. }
  1623. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1624. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1625. unsigned int freq_in, unsigned int freq_out)
  1626. {
  1627. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1628. }
  1629. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1630. int clk_id, unsigned int freq, int dir)
  1631. {
  1632. struct snd_soc_codec *codec = dai->codec;
  1633. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1634. int i;
  1635. switch (dai->id) {
  1636. case 1:
  1637. case 2:
  1638. break;
  1639. default:
  1640. /* AIF3 shares clocking with AIF1/2 */
  1641. return -EINVAL;
  1642. }
  1643. switch (clk_id) {
  1644. case WM8994_SYSCLK_MCLK1:
  1645. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1646. wm8994->mclk[0] = freq;
  1647. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1648. dai->id, freq);
  1649. break;
  1650. case WM8994_SYSCLK_MCLK2:
  1651. /* TODO: Set GPIO AF */
  1652. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1653. wm8994->mclk[1] = freq;
  1654. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1655. dai->id, freq);
  1656. break;
  1657. case WM8994_SYSCLK_FLL1:
  1658. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1659. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1660. break;
  1661. case WM8994_SYSCLK_FLL2:
  1662. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1663. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1664. break;
  1665. case WM8994_SYSCLK_OPCLK:
  1666. /* Special case - a division (times 10) is given and
  1667. * no effect on main clocking.
  1668. */
  1669. if (freq) {
  1670. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1671. if (opclk_divs[i] == freq)
  1672. break;
  1673. if (i == ARRAY_SIZE(opclk_divs))
  1674. return -EINVAL;
  1675. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1676. WM8994_OPCLK_DIV_MASK, i);
  1677. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1678. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1679. } else {
  1680. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1681. WM8994_OPCLK_ENA, 0);
  1682. }
  1683. default:
  1684. return -EINVAL;
  1685. }
  1686. configure_clock(codec);
  1687. return 0;
  1688. }
  1689. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1690. enum snd_soc_bias_level level)
  1691. {
  1692. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1693. struct wm8994 *control = wm8994->wm8994;
  1694. switch (level) {
  1695. case SND_SOC_BIAS_ON:
  1696. break;
  1697. case SND_SOC_BIAS_PREPARE:
  1698. /* MICBIAS into regulating mode */
  1699. switch (control->type) {
  1700. case WM8958:
  1701. case WM1811:
  1702. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1703. WM8958_MICB1_MODE, 0);
  1704. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1705. WM8958_MICB2_MODE, 0);
  1706. break;
  1707. default:
  1708. break;
  1709. }
  1710. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1711. active_reference(codec);
  1712. break;
  1713. case SND_SOC_BIAS_STANDBY:
  1714. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1715. switch (control->type) {
  1716. case WM8994:
  1717. if (wm8994->revision < 4) {
  1718. /* Tweak DC servo and DSP
  1719. * configuration for improved
  1720. * performance. */
  1721. snd_soc_write(codec, 0x102, 0x3);
  1722. snd_soc_write(codec, 0x56, 0x3);
  1723. snd_soc_write(codec, 0x817, 0);
  1724. snd_soc_write(codec, 0x102, 0);
  1725. }
  1726. break;
  1727. case WM8958:
  1728. if (wm8994->revision == 0) {
  1729. /* Optimise performance for rev A */
  1730. snd_soc_write(codec, 0x102, 0x3);
  1731. snd_soc_write(codec, 0xcb, 0x81);
  1732. snd_soc_write(codec, 0x817, 0);
  1733. snd_soc_write(codec, 0x102, 0);
  1734. snd_soc_update_bits(codec,
  1735. WM8958_CHARGE_PUMP_2,
  1736. WM8958_CP_DISCH,
  1737. WM8958_CP_DISCH);
  1738. }
  1739. break;
  1740. case WM1811:
  1741. if (wm8994->revision < 2) {
  1742. snd_soc_write(codec, 0x102, 0x3);
  1743. snd_soc_write(codec, 0x5d, 0x7e);
  1744. snd_soc_write(codec, 0x5e, 0x0);
  1745. snd_soc_write(codec, 0x102, 0x0);
  1746. }
  1747. break;
  1748. }
  1749. /* Discharge LINEOUT1 & 2 */
  1750. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1751. WM8994_LINEOUT1_DISCH |
  1752. WM8994_LINEOUT2_DISCH,
  1753. WM8994_LINEOUT1_DISCH |
  1754. WM8994_LINEOUT2_DISCH);
  1755. }
  1756. if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
  1757. active_dereference(codec);
  1758. /* MICBIAS into bypass mode on newer devices */
  1759. switch (control->type) {
  1760. case WM8958:
  1761. case WM1811:
  1762. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1763. WM8958_MICB1_MODE,
  1764. WM8958_MICB1_MODE);
  1765. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1766. WM8958_MICB2_MODE,
  1767. WM8958_MICB2_MODE);
  1768. break;
  1769. default:
  1770. break;
  1771. }
  1772. break;
  1773. case SND_SOC_BIAS_OFF:
  1774. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1775. wm8994->cur_fw = NULL;
  1776. break;
  1777. }
  1778. codec->dapm.bias_level = level;
  1779. return 0;
  1780. }
  1781. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1782. {
  1783. struct snd_soc_codec *codec = dai->codec;
  1784. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1785. struct wm8994 *control = wm8994->wm8994;
  1786. int ms_reg;
  1787. int aif1_reg;
  1788. int ms = 0;
  1789. int aif1 = 0;
  1790. switch (dai->id) {
  1791. case 1:
  1792. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1793. aif1_reg = WM8994_AIF1_CONTROL_1;
  1794. break;
  1795. case 2:
  1796. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1797. aif1_reg = WM8994_AIF2_CONTROL_1;
  1798. break;
  1799. default:
  1800. return -EINVAL;
  1801. }
  1802. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1803. case SND_SOC_DAIFMT_CBS_CFS:
  1804. break;
  1805. case SND_SOC_DAIFMT_CBM_CFM:
  1806. ms = WM8994_AIF1_MSTR;
  1807. break;
  1808. default:
  1809. return -EINVAL;
  1810. }
  1811. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1812. case SND_SOC_DAIFMT_DSP_B:
  1813. aif1 |= WM8994_AIF1_LRCLK_INV;
  1814. case SND_SOC_DAIFMT_DSP_A:
  1815. aif1 |= 0x18;
  1816. break;
  1817. case SND_SOC_DAIFMT_I2S:
  1818. aif1 |= 0x10;
  1819. break;
  1820. case SND_SOC_DAIFMT_RIGHT_J:
  1821. break;
  1822. case SND_SOC_DAIFMT_LEFT_J:
  1823. aif1 |= 0x8;
  1824. break;
  1825. default:
  1826. return -EINVAL;
  1827. }
  1828. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1829. case SND_SOC_DAIFMT_DSP_A:
  1830. case SND_SOC_DAIFMT_DSP_B:
  1831. /* frame inversion not valid for DSP modes */
  1832. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1833. case SND_SOC_DAIFMT_NB_NF:
  1834. break;
  1835. case SND_SOC_DAIFMT_IB_NF:
  1836. aif1 |= WM8994_AIF1_BCLK_INV;
  1837. break;
  1838. default:
  1839. return -EINVAL;
  1840. }
  1841. break;
  1842. case SND_SOC_DAIFMT_I2S:
  1843. case SND_SOC_DAIFMT_RIGHT_J:
  1844. case SND_SOC_DAIFMT_LEFT_J:
  1845. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1846. case SND_SOC_DAIFMT_NB_NF:
  1847. break;
  1848. case SND_SOC_DAIFMT_IB_IF:
  1849. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1850. break;
  1851. case SND_SOC_DAIFMT_IB_NF:
  1852. aif1 |= WM8994_AIF1_BCLK_INV;
  1853. break;
  1854. case SND_SOC_DAIFMT_NB_IF:
  1855. aif1 |= WM8994_AIF1_LRCLK_INV;
  1856. break;
  1857. default:
  1858. return -EINVAL;
  1859. }
  1860. break;
  1861. default:
  1862. return -EINVAL;
  1863. }
  1864. /* The AIF2 format configuration needs to be mirrored to AIF3
  1865. * on WM8958 if it's in use so just do it all the time. */
  1866. switch (control->type) {
  1867. case WM1811:
  1868. case WM8958:
  1869. if (dai->id == 2)
  1870. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1871. WM8994_AIF1_LRCLK_INV |
  1872. WM8958_AIF3_FMT_MASK, aif1);
  1873. break;
  1874. default:
  1875. break;
  1876. }
  1877. snd_soc_update_bits(codec, aif1_reg,
  1878. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1879. WM8994_AIF1_FMT_MASK,
  1880. aif1);
  1881. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1882. ms);
  1883. return 0;
  1884. }
  1885. static struct {
  1886. int val, rate;
  1887. } srs[] = {
  1888. { 0, 8000 },
  1889. { 1, 11025 },
  1890. { 2, 12000 },
  1891. { 3, 16000 },
  1892. { 4, 22050 },
  1893. { 5, 24000 },
  1894. { 6, 32000 },
  1895. { 7, 44100 },
  1896. { 8, 48000 },
  1897. { 9, 88200 },
  1898. { 10, 96000 },
  1899. };
  1900. static int fs_ratios[] = {
  1901. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1902. };
  1903. static int bclk_divs[] = {
  1904. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1905. 640, 880, 960, 1280, 1760, 1920
  1906. };
  1907. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1908. struct snd_pcm_hw_params *params,
  1909. struct snd_soc_dai *dai)
  1910. {
  1911. struct snd_soc_codec *codec = dai->codec;
  1912. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1913. int aif1_reg;
  1914. int aif2_reg;
  1915. int bclk_reg;
  1916. int lrclk_reg;
  1917. int rate_reg;
  1918. int aif1 = 0;
  1919. int aif2 = 0;
  1920. int bclk = 0;
  1921. int lrclk = 0;
  1922. int rate_val = 0;
  1923. int id = dai->id - 1;
  1924. int i, cur_val, best_val, bclk_rate, best;
  1925. switch (dai->id) {
  1926. case 1:
  1927. aif1_reg = WM8994_AIF1_CONTROL_1;
  1928. aif2_reg = WM8994_AIF1_CONTROL_2;
  1929. bclk_reg = WM8994_AIF1_BCLK;
  1930. rate_reg = WM8994_AIF1_RATE;
  1931. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1932. wm8994->lrclk_shared[0]) {
  1933. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  1934. } else {
  1935. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  1936. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  1937. }
  1938. break;
  1939. case 2:
  1940. aif1_reg = WM8994_AIF2_CONTROL_1;
  1941. aif2_reg = WM8994_AIF2_CONTROL_2;
  1942. bclk_reg = WM8994_AIF2_BCLK;
  1943. rate_reg = WM8994_AIF2_RATE;
  1944. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1945. wm8994->lrclk_shared[1]) {
  1946. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  1947. } else {
  1948. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  1949. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  1950. }
  1951. break;
  1952. default:
  1953. return -EINVAL;
  1954. }
  1955. bclk_rate = params_rate(params) * 2;
  1956. switch (params_format(params)) {
  1957. case SNDRV_PCM_FORMAT_S16_LE:
  1958. bclk_rate *= 16;
  1959. break;
  1960. case SNDRV_PCM_FORMAT_S20_3LE:
  1961. bclk_rate *= 20;
  1962. aif1 |= 0x20;
  1963. break;
  1964. case SNDRV_PCM_FORMAT_S24_LE:
  1965. bclk_rate *= 24;
  1966. aif1 |= 0x40;
  1967. break;
  1968. case SNDRV_PCM_FORMAT_S32_LE:
  1969. bclk_rate *= 32;
  1970. aif1 |= 0x60;
  1971. break;
  1972. default:
  1973. return -EINVAL;
  1974. }
  1975. /* Try to find an appropriate sample rate; look for an exact match. */
  1976. for (i = 0; i < ARRAY_SIZE(srs); i++)
  1977. if (srs[i].rate == params_rate(params))
  1978. break;
  1979. if (i == ARRAY_SIZE(srs))
  1980. return -EINVAL;
  1981. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  1982. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  1983. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  1984. dai->id, wm8994->aifclk[id], bclk_rate);
  1985. if (params_channels(params) == 1 &&
  1986. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  1987. aif2 |= WM8994_AIF1_MONO;
  1988. if (wm8994->aifclk[id] == 0) {
  1989. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  1990. return -EINVAL;
  1991. }
  1992. /* AIFCLK/fs ratio; look for a close match in either direction */
  1993. best = 0;
  1994. best_val = abs((fs_ratios[0] * params_rate(params))
  1995. - wm8994->aifclk[id]);
  1996. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  1997. cur_val = abs((fs_ratios[i] * params_rate(params))
  1998. - wm8994->aifclk[id]);
  1999. if (cur_val >= best_val)
  2000. continue;
  2001. best = i;
  2002. best_val = cur_val;
  2003. }
  2004. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  2005. dai->id, fs_ratios[best]);
  2006. rate_val |= best;
  2007. /* We may not get quite the right frequency if using
  2008. * approximate clocks so look for the closest match that is
  2009. * higher than the target (we need to ensure that there enough
  2010. * BCLKs to clock out the samples).
  2011. */
  2012. best = 0;
  2013. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2014. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2015. if (cur_val < 0) /* BCLK table is sorted */
  2016. break;
  2017. best = i;
  2018. }
  2019. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2020. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2021. bclk_divs[best], bclk_rate);
  2022. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2023. lrclk = bclk_rate / params_rate(params);
  2024. if (!lrclk) {
  2025. dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
  2026. bclk_rate);
  2027. return -EINVAL;
  2028. }
  2029. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2030. lrclk, bclk_rate / lrclk);
  2031. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2032. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2033. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2034. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2035. lrclk);
  2036. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2037. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2038. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2039. switch (dai->id) {
  2040. case 1:
  2041. wm8994->dac_rates[0] = params_rate(params);
  2042. wm8994_set_retune_mobile(codec, 0);
  2043. wm8994_set_retune_mobile(codec, 1);
  2044. break;
  2045. case 2:
  2046. wm8994->dac_rates[1] = params_rate(params);
  2047. wm8994_set_retune_mobile(codec, 2);
  2048. break;
  2049. }
  2050. }
  2051. return 0;
  2052. }
  2053. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2054. struct snd_pcm_hw_params *params,
  2055. struct snd_soc_dai *dai)
  2056. {
  2057. struct snd_soc_codec *codec = dai->codec;
  2058. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2059. struct wm8994 *control = wm8994->wm8994;
  2060. int aif1_reg;
  2061. int aif1 = 0;
  2062. switch (dai->id) {
  2063. case 3:
  2064. switch (control->type) {
  2065. case WM1811:
  2066. case WM8958:
  2067. aif1_reg = WM8958_AIF3_CONTROL_1;
  2068. break;
  2069. default:
  2070. return 0;
  2071. }
  2072. default:
  2073. return 0;
  2074. }
  2075. switch (params_format(params)) {
  2076. case SNDRV_PCM_FORMAT_S16_LE:
  2077. break;
  2078. case SNDRV_PCM_FORMAT_S20_3LE:
  2079. aif1 |= 0x20;
  2080. break;
  2081. case SNDRV_PCM_FORMAT_S24_LE:
  2082. aif1 |= 0x40;
  2083. break;
  2084. case SNDRV_PCM_FORMAT_S32_LE:
  2085. aif1 |= 0x60;
  2086. break;
  2087. default:
  2088. return -EINVAL;
  2089. }
  2090. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2091. }
  2092. static void wm8994_aif_shutdown(struct snd_pcm_substream *substream,
  2093. struct snd_soc_dai *dai)
  2094. {
  2095. struct snd_soc_codec *codec = dai->codec;
  2096. int rate_reg = 0;
  2097. switch (dai->id) {
  2098. case 1:
  2099. rate_reg = WM8994_AIF1_RATE;
  2100. break;
  2101. case 2:
  2102. rate_reg = WM8994_AIF2_RATE;
  2103. break;
  2104. default:
  2105. break;
  2106. }
  2107. /* If the DAI is idle then configure the divider tree for the
  2108. * lowest output rate to save a little power if the clock is
  2109. * still active (eg, because it is system clock).
  2110. */
  2111. if (rate_reg && !dai->playback_active && !dai->capture_active)
  2112. snd_soc_update_bits(codec, rate_reg,
  2113. WM8994_AIF1_SR_MASK |
  2114. WM8994_AIF1CLK_RATE_MASK, 0x9);
  2115. }
  2116. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2117. {
  2118. struct snd_soc_codec *codec = codec_dai->codec;
  2119. int mute_reg;
  2120. int reg;
  2121. switch (codec_dai->id) {
  2122. case 1:
  2123. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2124. break;
  2125. case 2:
  2126. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2127. break;
  2128. default:
  2129. return -EINVAL;
  2130. }
  2131. if (mute)
  2132. reg = WM8994_AIF1DAC1_MUTE;
  2133. else
  2134. reg = 0;
  2135. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2136. return 0;
  2137. }
  2138. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2139. {
  2140. struct snd_soc_codec *codec = codec_dai->codec;
  2141. int reg, val, mask;
  2142. switch (codec_dai->id) {
  2143. case 1:
  2144. reg = WM8994_AIF1_MASTER_SLAVE;
  2145. mask = WM8994_AIF1_TRI;
  2146. break;
  2147. case 2:
  2148. reg = WM8994_AIF2_MASTER_SLAVE;
  2149. mask = WM8994_AIF2_TRI;
  2150. break;
  2151. case 3:
  2152. reg = WM8994_POWER_MANAGEMENT_6;
  2153. mask = WM8994_AIF3_TRI;
  2154. break;
  2155. default:
  2156. return -EINVAL;
  2157. }
  2158. if (tristate)
  2159. val = mask;
  2160. else
  2161. val = 0;
  2162. return snd_soc_update_bits(codec, reg, mask, val);
  2163. }
  2164. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2165. {
  2166. struct snd_soc_codec *codec = dai->codec;
  2167. /* Disable the pulls on the AIF if we're using it to save power. */
  2168. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2169. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2170. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2171. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2172. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2173. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2174. return 0;
  2175. }
  2176. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2177. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2178. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2179. static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2180. .set_sysclk = wm8994_set_dai_sysclk,
  2181. .set_fmt = wm8994_set_dai_fmt,
  2182. .hw_params = wm8994_hw_params,
  2183. .shutdown = wm8994_aif_shutdown,
  2184. .digital_mute = wm8994_aif_mute,
  2185. .set_pll = wm8994_set_fll,
  2186. .set_tristate = wm8994_set_tristate,
  2187. };
  2188. static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2189. .set_sysclk = wm8994_set_dai_sysclk,
  2190. .set_fmt = wm8994_set_dai_fmt,
  2191. .hw_params = wm8994_hw_params,
  2192. .shutdown = wm8994_aif_shutdown,
  2193. .digital_mute = wm8994_aif_mute,
  2194. .set_pll = wm8994_set_fll,
  2195. .set_tristate = wm8994_set_tristate,
  2196. };
  2197. static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2198. .hw_params = wm8994_aif3_hw_params,
  2199. .set_tristate = wm8994_set_tristate,
  2200. };
  2201. static struct snd_soc_dai_driver wm8994_dai[] = {
  2202. {
  2203. .name = "wm8994-aif1",
  2204. .id = 1,
  2205. .playback = {
  2206. .stream_name = "AIF1 Playback",
  2207. .channels_min = 1,
  2208. .channels_max = 2,
  2209. .rates = WM8994_RATES,
  2210. .formats = WM8994_FORMATS,
  2211. },
  2212. .capture = {
  2213. .stream_name = "AIF1 Capture",
  2214. .channels_min = 1,
  2215. .channels_max = 2,
  2216. .rates = WM8994_RATES,
  2217. .formats = WM8994_FORMATS,
  2218. },
  2219. .ops = &wm8994_aif1_dai_ops,
  2220. },
  2221. {
  2222. .name = "wm8994-aif2",
  2223. .id = 2,
  2224. .playback = {
  2225. .stream_name = "AIF2 Playback",
  2226. .channels_min = 1,
  2227. .channels_max = 2,
  2228. .rates = WM8994_RATES,
  2229. .formats = WM8994_FORMATS,
  2230. },
  2231. .capture = {
  2232. .stream_name = "AIF2 Capture",
  2233. .channels_min = 1,
  2234. .channels_max = 2,
  2235. .rates = WM8994_RATES,
  2236. .formats = WM8994_FORMATS,
  2237. },
  2238. .probe = wm8994_aif2_probe,
  2239. .ops = &wm8994_aif2_dai_ops,
  2240. },
  2241. {
  2242. .name = "wm8994-aif3",
  2243. .id = 3,
  2244. .playback = {
  2245. .stream_name = "AIF3 Playback",
  2246. .channels_min = 1,
  2247. .channels_max = 2,
  2248. .rates = WM8994_RATES,
  2249. .formats = WM8994_FORMATS,
  2250. },
  2251. .capture = {
  2252. .stream_name = "AIF3 Capture",
  2253. .channels_min = 1,
  2254. .channels_max = 2,
  2255. .rates = WM8994_RATES,
  2256. .formats = WM8994_FORMATS,
  2257. },
  2258. .ops = &wm8994_aif3_dai_ops,
  2259. }
  2260. };
  2261. #ifdef CONFIG_PM
  2262. static int wm8994_suspend(struct snd_soc_codec *codec)
  2263. {
  2264. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2265. struct wm8994 *control = wm8994->wm8994;
  2266. int i, ret;
  2267. switch (control->type) {
  2268. case WM8994:
  2269. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
  2270. break;
  2271. case WM1811:
  2272. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  2273. WM1811_JACKDET_MODE_MASK, 0);
  2274. /* Fall through */
  2275. case WM8958:
  2276. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2277. WM8958_MICD_ENA, 0);
  2278. break;
  2279. }
  2280. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2281. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2282. sizeof(struct wm8994_fll_config));
  2283. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2284. if (ret < 0)
  2285. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2286. i + 1, ret);
  2287. }
  2288. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2289. return 0;
  2290. }
  2291. static int wm8994_resume(struct snd_soc_codec *codec)
  2292. {
  2293. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2294. struct wm8994 *control = wm8994->wm8994;
  2295. int i, ret;
  2296. unsigned int val, mask;
  2297. if (wm8994->revision < 4) {
  2298. /* force a HW read */
  2299. ret = regmap_read(control->regmap,
  2300. WM8994_POWER_MANAGEMENT_5, &val);
  2301. /* modify the cache only */
  2302. codec->cache_only = 1;
  2303. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2304. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2305. val &= mask;
  2306. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2307. mask, val);
  2308. codec->cache_only = 0;
  2309. }
  2310. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2311. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2312. if (!wm8994->fll_suspend[i].out)
  2313. continue;
  2314. ret = _wm8994_set_fll(codec, i + 1,
  2315. wm8994->fll_suspend[i].src,
  2316. wm8994->fll_suspend[i].in,
  2317. wm8994->fll_suspend[i].out);
  2318. if (ret < 0)
  2319. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2320. i + 1, ret);
  2321. }
  2322. switch (control->type) {
  2323. case WM8994:
  2324. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2325. snd_soc_update_bits(codec, WM8994_MICBIAS,
  2326. WM8994_MICD_ENA, WM8994_MICD_ENA);
  2327. break;
  2328. case WM1811:
  2329. if (wm8994->jackdet && wm8994->jack_cb) {
  2330. /* Restart from idle */
  2331. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  2332. WM1811_JACKDET_MODE_MASK,
  2333. WM1811_JACKDET_MODE_JACK);
  2334. break;
  2335. }
  2336. case WM8958:
  2337. if (wm8994->jack_cb)
  2338. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2339. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2340. break;
  2341. }
  2342. return 0;
  2343. }
  2344. #else
  2345. #define wm8994_suspend NULL
  2346. #define wm8994_resume NULL
  2347. #endif
  2348. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2349. {
  2350. struct snd_soc_codec *codec = wm8994->codec;
  2351. struct wm8994_pdata *pdata = wm8994->pdata;
  2352. struct snd_kcontrol_new controls[] = {
  2353. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2354. wm8994->retune_mobile_enum,
  2355. wm8994_get_retune_mobile_enum,
  2356. wm8994_put_retune_mobile_enum),
  2357. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2358. wm8994->retune_mobile_enum,
  2359. wm8994_get_retune_mobile_enum,
  2360. wm8994_put_retune_mobile_enum),
  2361. SOC_ENUM_EXT("AIF2 EQ Mode",
  2362. wm8994->retune_mobile_enum,
  2363. wm8994_get_retune_mobile_enum,
  2364. wm8994_put_retune_mobile_enum),
  2365. };
  2366. int ret, i, j;
  2367. const char **t;
  2368. /* We need an array of texts for the enum API but the number
  2369. * of texts is likely to be less than the number of
  2370. * configurations due to the sample rate dependency of the
  2371. * configurations. */
  2372. wm8994->num_retune_mobile_texts = 0;
  2373. wm8994->retune_mobile_texts = NULL;
  2374. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2375. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2376. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2377. wm8994->retune_mobile_texts[j]) == 0)
  2378. break;
  2379. }
  2380. if (j != wm8994->num_retune_mobile_texts)
  2381. continue;
  2382. /* Expand the array... */
  2383. t = krealloc(wm8994->retune_mobile_texts,
  2384. sizeof(char *) *
  2385. (wm8994->num_retune_mobile_texts + 1),
  2386. GFP_KERNEL);
  2387. if (t == NULL)
  2388. continue;
  2389. /* ...store the new entry... */
  2390. t[wm8994->num_retune_mobile_texts] =
  2391. pdata->retune_mobile_cfgs[i].name;
  2392. /* ...and remember the new version. */
  2393. wm8994->num_retune_mobile_texts++;
  2394. wm8994->retune_mobile_texts = t;
  2395. }
  2396. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2397. wm8994->num_retune_mobile_texts);
  2398. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2399. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2400. ret = snd_soc_add_controls(wm8994->codec, controls,
  2401. ARRAY_SIZE(controls));
  2402. if (ret != 0)
  2403. dev_err(wm8994->codec->dev,
  2404. "Failed to add ReTune Mobile controls: %d\n", ret);
  2405. }
  2406. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2407. {
  2408. struct snd_soc_codec *codec = wm8994->codec;
  2409. struct wm8994_pdata *pdata = wm8994->pdata;
  2410. int ret, i;
  2411. if (!pdata)
  2412. return;
  2413. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2414. pdata->lineout2_diff,
  2415. pdata->lineout1fb,
  2416. pdata->lineout2fb,
  2417. pdata->jd_scthr,
  2418. pdata->jd_thr,
  2419. pdata->micbias1_lvl,
  2420. pdata->micbias2_lvl);
  2421. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2422. if (pdata->num_drc_cfgs) {
  2423. struct snd_kcontrol_new controls[] = {
  2424. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2425. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2426. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2427. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2428. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2429. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2430. };
  2431. /* We need an array of texts for the enum API */
  2432. wm8994->drc_texts = devm_kzalloc(wm8994->codec->dev,
  2433. sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
  2434. if (!wm8994->drc_texts) {
  2435. dev_err(wm8994->codec->dev,
  2436. "Failed to allocate %d DRC config texts\n",
  2437. pdata->num_drc_cfgs);
  2438. return;
  2439. }
  2440. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2441. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2442. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2443. wm8994->drc_enum.texts = wm8994->drc_texts;
  2444. ret = snd_soc_add_controls(wm8994->codec, controls,
  2445. ARRAY_SIZE(controls));
  2446. if (ret != 0)
  2447. dev_err(wm8994->codec->dev,
  2448. "Failed to add DRC mode controls: %d\n", ret);
  2449. for (i = 0; i < WM8994_NUM_DRC; i++)
  2450. wm8994_set_drc(codec, i);
  2451. }
  2452. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2453. pdata->num_retune_mobile_cfgs);
  2454. if (pdata->num_retune_mobile_cfgs)
  2455. wm8994_handle_retune_mobile_pdata(wm8994);
  2456. else
  2457. snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
  2458. ARRAY_SIZE(wm8994_eq_controls));
  2459. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2460. if (pdata->micbias[i]) {
  2461. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2462. pdata->micbias[i] & 0xffff);
  2463. }
  2464. }
  2465. }
  2466. /**
  2467. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2468. *
  2469. * @codec: WM8994 codec
  2470. * @jack: jack to report detection events on
  2471. * @micbias: microphone bias to detect on
  2472. * @det: value to report for presence detection
  2473. * @shrt: value to report for short detection
  2474. *
  2475. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2476. * being used to bring out signals to the processor then only platform
  2477. * data configuration is needed for WM8994 and processor GPIOs should
  2478. * be configured using snd_soc_jack_add_gpios() instead.
  2479. *
  2480. * Configuration of detection levels is available via the micbias1_lvl
  2481. * and micbias2_lvl platform data members.
  2482. */
  2483. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2484. int micbias, int det, int shrt)
  2485. {
  2486. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2487. struct wm8994_micdet *micdet;
  2488. struct wm8994 *control = wm8994->wm8994;
  2489. int reg;
  2490. if (control->type != WM8994)
  2491. return -EINVAL;
  2492. switch (micbias) {
  2493. case 1:
  2494. micdet = &wm8994->micdet[0];
  2495. break;
  2496. case 2:
  2497. micdet = &wm8994->micdet[1];
  2498. break;
  2499. default:
  2500. return -EINVAL;
  2501. }
  2502. dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
  2503. micbias, det, shrt);
  2504. /* Store the configuration */
  2505. micdet->jack = jack;
  2506. micdet->det = det;
  2507. micdet->shrt = shrt;
  2508. /* If either of the jacks is set up then enable detection */
  2509. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2510. reg = WM8994_MICD_ENA;
  2511. else
  2512. reg = 0;
  2513. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2514. return 0;
  2515. }
  2516. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2517. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2518. {
  2519. struct wm8994_priv *priv = data;
  2520. struct snd_soc_codec *codec = priv->codec;
  2521. int reg;
  2522. int report;
  2523. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2524. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2525. #endif
  2526. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2527. if (reg < 0) {
  2528. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2529. reg);
  2530. return IRQ_HANDLED;
  2531. }
  2532. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2533. report = 0;
  2534. if (reg & WM8994_MIC1_DET_STS)
  2535. report |= priv->micdet[0].det;
  2536. if (reg & WM8994_MIC1_SHRT_STS)
  2537. report |= priv->micdet[0].shrt;
  2538. snd_soc_jack_report(priv->micdet[0].jack, report,
  2539. priv->micdet[0].det | priv->micdet[0].shrt);
  2540. report = 0;
  2541. if (reg & WM8994_MIC2_DET_STS)
  2542. report |= priv->micdet[1].det;
  2543. if (reg & WM8994_MIC2_SHRT_STS)
  2544. report |= priv->micdet[1].shrt;
  2545. snd_soc_jack_report(priv->micdet[1].jack, report,
  2546. priv->micdet[1].det | priv->micdet[1].shrt);
  2547. return IRQ_HANDLED;
  2548. }
  2549. /* Default microphone detection handler for WM8958 - the user can
  2550. * override this if they wish.
  2551. */
  2552. static void wm8958_default_micdet(u16 status, void *data)
  2553. {
  2554. struct snd_soc_codec *codec = data;
  2555. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2556. int report;
  2557. dev_dbg(codec->dev, "MICDET %x\n", status);
  2558. /* Either nothing present or just starting detection */
  2559. if (!(status & WM8958_MICD_STS)) {
  2560. if (!wm8994->jackdet) {
  2561. /* If nothing present then clear our statuses */
  2562. dev_dbg(codec->dev, "Detected open circuit\n");
  2563. wm8994->jack_mic = false;
  2564. wm8994->mic_detecting = true;
  2565. wm8958_micd_set_rate(codec);
  2566. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2567. wm8994->btn_mask |
  2568. SND_JACK_HEADSET);
  2569. }
  2570. return;
  2571. }
  2572. /* If the measurement is showing a high impedence we've got a
  2573. * microphone.
  2574. */
  2575. if (wm8994->mic_detecting && (status & 0x600)) {
  2576. dev_dbg(codec->dev, "Detected microphone\n");
  2577. wm8994->mic_detecting = false;
  2578. wm8994->jack_mic = true;
  2579. wm8958_micd_set_rate(codec);
  2580. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
  2581. SND_JACK_HEADSET);
  2582. }
  2583. if (wm8994->mic_detecting && status & 0x4) {
  2584. dev_dbg(codec->dev, "Detected headphone\n");
  2585. wm8994->mic_detecting = false;
  2586. wm8958_micd_set_rate(codec);
  2587. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
  2588. SND_JACK_HEADSET);
  2589. /* If we have jackdet that will detect removal */
  2590. if (wm8994->jackdet) {
  2591. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2592. WM8958_MICD_ENA, 0);
  2593. wm1811_jackdet_set_mode(codec,
  2594. WM1811_JACKDET_MODE_JACK);
  2595. }
  2596. }
  2597. /* Report short circuit as a button */
  2598. if (wm8994->jack_mic) {
  2599. report = 0;
  2600. if (status & 0x4)
  2601. report |= SND_JACK_BTN_0;
  2602. if (status & 0x8)
  2603. report |= SND_JACK_BTN_1;
  2604. if (status & 0x10)
  2605. report |= SND_JACK_BTN_2;
  2606. if (status & 0x20)
  2607. report |= SND_JACK_BTN_3;
  2608. if (status & 0x40)
  2609. report |= SND_JACK_BTN_4;
  2610. if (status & 0x80)
  2611. report |= SND_JACK_BTN_5;
  2612. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2613. wm8994->btn_mask);
  2614. }
  2615. }
  2616. static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
  2617. {
  2618. struct wm8994_priv *wm8994 = data;
  2619. struct snd_soc_codec *codec = wm8994->codec;
  2620. int reg;
  2621. mutex_lock(&wm8994->accdet_lock);
  2622. reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  2623. if (reg < 0) {
  2624. dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
  2625. mutex_unlock(&wm8994->accdet_lock);
  2626. return IRQ_NONE;
  2627. }
  2628. dev_dbg(codec->dev, "JACKDET %x\n", reg);
  2629. if (reg & WM1811_JACKDET_LVL) {
  2630. dev_dbg(codec->dev, "Jack detected\n");
  2631. snd_soc_jack_report(wm8994->micdet[0].jack,
  2632. SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
  2633. /*
  2634. * Start off measument of microphone impedence to find
  2635. * out what's actually there.
  2636. */
  2637. wm8994->mic_detecting = true;
  2638. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
  2639. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2640. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2641. } else {
  2642. dev_dbg(codec->dev, "Jack not detected\n");
  2643. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2644. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  2645. wm8994->btn_mask);
  2646. wm8994->mic_detecting = false;
  2647. wm8994->jack_mic = false;
  2648. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2649. WM8958_MICD_ENA, 0);
  2650. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  2651. }
  2652. mutex_unlock(&wm8994->accdet_lock);
  2653. return IRQ_HANDLED;
  2654. }
  2655. /**
  2656. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2657. *
  2658. * @codec: WM8958 codec
  2659. * @jack: jack to report detection events on
  2660. *
  2661. * Enable microphone detection functionality for the WM8958. By
  2662. * default simple detection which supports the detection of up to 6
  2663. * buttons plus video and microphone functionality is supported.
  2664. *
  2665. * The WM8958 has an advanced jack detection facility which is able to
  2666. * support complex accessory detection, especially when used in
  2667. * conjunction with external circuitry. In order to provide maximum
  2668. * flexiblity a callback is provided which allows a completely custom
  2669. * detection algorithm.
  2670. */
  2671. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2672. wm8958_micdet_cb cb, void *cb_data)
  2673. {
  2674. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2675. struct wm8994 *control = wm8994->wm8994;
  2676. u16 micd_lvl_sel;
  2677. switch (control->type) {
  2678. case WM1811:
  2679. case WM8958:
  2680. break;
  2681. default:
  2682. return -EINVAL;
  2683. }
  2684. if (jack) {
  2685. if (!cb) {
  2686. dev_dbg(codec->dev, "Using default micdet callback\n");
  2687. cb = wm8958_default_micdet;
  2688. cb_data = codec;
  2689. }
  2690. snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
  2691. wm8994->micdet[0].jack = jack;
  2692. wm8994->jack_cb = cb;
  2693. wm8994->jack_cb_data = cb_data;
  2694. wm8994->mic_detecting = true;
  2695. wm8994->jack_mic = false;
  2696. wm8958_micd_set_rate(codec);
  2697. /* Detect microphones and short circuits by default */
  2698. if (wm8994->pdata->micd_lvl_sel)
  2699. micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
  2700. else
  2701. micd_lvl_sel = 0x41;
  2702. wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  2703. SND_JACK_BTN_2 | SND_JACK_BTN_3 |
  2704. SND_JACK_BTN_4 | SND_JACK_BTN_5;
  2705. snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
  2706. WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
  2707. WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
  2708. /*
  2709. * If we can use jack detection start off with that,
  2710. * otherwise jump straight to microphone detection.
  2711. */
  2712. if (wm8994->jackdet) {
  2713. snd_soc_update_bits(codec, WM8994_LDO_1,
  2714. WM8994_LDO1_DISCH, 0);
  2715. wm1811_jackdet_set_mode(codec,
  2716. WM1811_JACKDET_MODE_JACK);
  2717. } else {
  2718. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2719. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2720. }
  2721. } else {
  2722. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2723. WM8958_MICD_ENA, 0);
  2724. snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
  2725. }
  2726. return 0;
  2727. }
  2728. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2729. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2730. {
  2731. struct wm8994_priv *wm8994 = data;
  2732. struct snd_soc_codec *codec = wm8994->codec;
  2733. int reg, count;
  2734. mutex_lock(&wm8994->accdet_lock);
  2735. /*
  2736. * Jack detection may have detected a removal simulataneously
  2737. * with an update of the MICDET status; if so it will have
  2738. * stopped detection and we can ignore this interrupt.
  2739. */
  2740. if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA)) {
  2741. mutex_unlock(&wm8994->accdet_lock);
  2742. return IRQ_HANDLED;
  2743. }
  2744. /* We may occasionally read a detection without an impedence
  2745. * range being provided - if that happens loop again.
  2746. */
  2747. count = 10;
  2748. do {
  2749. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2750. if (reg < 0) {
  2751. mutex_unlock(&wm8994->accdet_lock);
  2752. dev_err(codec->dev,
  2753. "Failed to read mic detect status: %d\n",
  2754. reg);
  2755. return IRQ_NONE;
  2756. }
  2757. if (!(reg & WM8958_MICD_VALID)) {
  2758. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2759. goto out;
  2760. }
  2761. if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
  2762. break;
  2763. msleep(1);
  2764. } while (count--);
  2765. if (count == 0)
  2766. dev_warn(codec->dev, "No impedence range reported for jack\n");
  2767. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2768. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2769. #endif
  2770. if (wm8994->jack_cb)
  2771. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2772. else
  2773. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2774. out:
  2775. mutex_unlock(&wm8994->accdet_lock);
  2776. return IRQ_HANDLED;
  2777. }
  2778. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  2779. {
  2780. struct snd_soc_codec *codec = data;
  2781. dev_err(codec->dev, "FIFO error\n");
  2782. return IRQ_HANDLED;
  2783. }
  2784. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  2785. {
  2786. struct snd_soc_codec *codec = data;
  2787. dev_err(codec->dev, "Thermal warning\n");
  2788. return IRQ_HANDLED;
  2789. }
  2790. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  2791. {
  2792. struct snd_soc_codec *codec = data;
  2793. dev_crit(codec->dev, "Thermal shutdown\n");
  2794. return IRQ_HANDLED;
  2795. }
  2796. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2797. {
  2798. struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
  2799. struct wm8994_priv *wm8994;
  2800. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2801. unsigned int reg;
  2802. int ret, i;
  2803. codec->control_data = control->regmap;
  2804. wm8994 = devm_kzalloc(codec->dev, sizeof(struct wm8994_priv),
  2805. GFP_KERNEL);
  2806. if (wm8994 == NULL)
  2807. return -ENOMEM;
  2808. snd_soc_codec_set_drvdata(codec, wm8994);
  2809. snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  2810. wm8994->wm8994 = dev_get_drvdata(codec->dev->parent);
  2811. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  2812. wm8994->codec = codec;
  2813. mutex_init(&wm8994->accdet_lock);
  2814. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2815. init_completion(&wm8994->fll_locked[i]);
  2816. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  2817. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  2818. else if (wm8994->pdata && wm8994->pdata->irq_base)
  2819. wm8994->micdet_irq = wm8994->pdata->irq_base +
  2820. WM8994_IRQ_MIC1_DET;
  2821. pm_runtime_enable(codec->dev);
  2822. pm_runtime_resume(codec->dev);
  2823. /* Set revision-specific configuration */
  2824. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2825. switch (control->type) {
  2826. case WM8994:
  2827. switch (wm8994->revision) {
  2828. case 2:
  2829. case 3:
  2830. wm8994->hubs.dcs_codes_l = -5;
  2831. wm8994->hubs.dcs_codes_r = -5;
  2832. wm8994->hubs.hp_startup_mode = 1;
  2833. wm8994->hubs.dcs_readback_mode = 1;
  2834. wm8994->hubs.series_startup = 1;
  2835. break;
  2836. default:
  2837. wm8994->hubs.dcs_readback_mode = 2;
  2838. break;
  2839. }
  2840. break;
  2841. case WM8958:
  2842. wm8994->hubs.dcs_readback_mode = 1;
  2843. break;
  2844. case WM1811:
  2845. wm8994->hubs.dcs_readback_mode = 2;
  2846. wm8994->hubs.no_series_update = 1;
  2847. switch (wm8994->revision) {
  2848. case 0:
  2849. case 1:
  2850. case 2:
  2851. case 3:
  2852. wm8994->hubs.dcs_codes_l = -9;
  2853. wm8994->hubs.dcs_codes_r = -5;
  2854. break;
  2855. default:
  2856. break;
  2857. }
  2858. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  2859. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  2860. break;
  2861. default:
  2862. break;
  2863. }
  2864. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
  2865. wm8994_fifo_error, "FIFO error", codec);
  2866. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
  2867. wm8994_temp_warn, "Thermal warning", codec);
  2868. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
  2869. wm8994_temp_shut, "Thermal shutdown", codec);
  2870. ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  2871. wm_hubs_dcs_done, "DC servo done",
  2872. &wm8994->hubs);
  2873. if (ret == 0)
  2874. wm8994->hubs.dcs_done_irq = true;
  2875. switch (control->type) {
  2876. case WM8994:
  2877. if (wm8994->micdet_irq) {
  2878. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2879. wm8994_mic_irq,
  2880. IRQF_TRIGGER_RISING,
  2881. "Mic1 detect",
  2882. wm8994);
  2883. if (ret != 0)
  2884. dev_warn(codec->dev,
  2885. "Failed to request Mic1 detect IRQ: %d\n",
  2886. ret);
  2887. }
  2888. ret = wm8994_request_irq(wm8994->wm8994,
  2889. WM8994_IRQ_MIC1_SHRT,
  2890. wm8994_mic_irq, "Mic 1 short",
  2891. wm8994);
  2892. if (ret != 0)
  2893. dev_warn(codec->dev,
  2894. "Failed to request Mic1 short IRQ: %d\n",
  2895. ret);
  2896. ret = wm8994_request_irq(wm8994->wm8994,
  2897. WM8994_IRQ_MIC2_DET,
  2898. wm8994_mic_irq, "Mic 2 detect",
  2899. wm8994);
  2900. if (ret != 0)
  2901. dev_warn(codec->dev,
  2902. "Failed to request Mic2 detect IRQ: %d\n",
  2903. ret);
  2904. ret = wm8994_request_irq(wm8994->wm8994,
  2905. WM8994_IRQ_MIC2_SHRT,
  2906. wm8994_mic_irq, "Mic 2 short",
  2907. wm8994);
  2908. if (ret != 0)
  2909. dev_warn(codec->dev,
  2910. "Failed to request Mic2 short IRQ: %d\n",
  2911. ret);
  2912. break;
  2913. case WM8958:
  2914. case WM1811:
  2915. if (wm8994->micdet_irq) {
  2916. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2917. wm8958_mic_irq,
  2918. IRQF_TRIGGER_RISING,
  2919. "Mic detect",
  2920. wm8994);
  2921. if (ret != 0)
  2922. dev_warn(codec->dev,
  2923. "Failed to request Mic detect IRQ: %d\n",
  2924. ret);
  2925. }
  2926. }
  2927. switch (control->type) {
  2928. case WM1811:
  2929. if (wm8994->revision > 1) {
  2930. ret = wm8994_request_irq(wm8994->wm8994,
  2931. WM8994_IRQ_GPIO(6),
  2932. wm1811_jackdet_irq, "JACKDET",
  2933. wm8994);
  2934. if (ret == 0)
  2935. wm8994->jackdet = true;
  2936. }
  2937. break;
  2938. default:
  2939. break;
  2940. }
  2941. wm8994->fll_locked_irq = true;
  2942. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  2943. ret = wm8994_request_irq(wm8994->wm8994,
  2944. WM8994_IRQ_FLL1_LOCK + i,
  2945. wm8994_fll_locked_irq, "FLL lock",
  2946. &wm8994->fll_locked[i]);
  2947. if (ret != 0)
  2948. wm8994->fll_locked_irq = false;
  2949. }
  2950. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  2951. * configured on init - if a system wants to do this dynamically
  2952. * at runtime we can deal with that then.
  2953. */
  2954. ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
  2955. if (ret < 0) {
  2956. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  2957. goto err_irq;
  2958. }
  2959. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2960. wm8994->lrclk_shared[0] = 1;
  2961. wm8994_dai[0].symmetric_rates = 1;
  2962. } else {
  2963. wm8994->lrclk_shared[0] = 0;
  2964. }
  2965. ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
  2966. if (ret < 0) {
  2967. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  2968. goto err_irq;
  2969. }
  2970. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2971. wm8994->lrclk_shared[1] = 1;
  2972. wm8994_dai[1].symmetric_rates = 1;
  2973. } else {
  2974. wm8994->lrclk_shared[1] = 0;
  2975. }
  2976. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2977. /* Latch volume updates (right only; we always do left then right). */
  2978. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
  2979. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2980. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  2981. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2982. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
  2983. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2984. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  2985. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2986. snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
  2987. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2988. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  2989. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2990. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
  2991. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2992. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  2993. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2994. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
  2995. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2996. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  2997. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2998. snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
  2999. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  3000. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  3001. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  3002. snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
  3003. WM8994_DAC1_VU, WM8994_DAC1_VU);
  3004. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  3005. WM8994_DAC1_VU, WM8994_DAC1_VU);
  3006. snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
  3007. WM8994_DAC2_VU, WM8994_DAC2_VU);
  3008. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  3009. WM8994_DAC2_VU, WM8994_DAC2_VU);
  3010. /* Set the low bit of the 3D stereo depth so TLV matches */
  3011. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  3012. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  3013. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  3014. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  3015. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  3016. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  3017. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  3018. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  3019. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  3020. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  3021. * use this; it only affects behaviour on idle TDM clock
  3022. * cycles. */
  3023. switch (control->type) {
  3024. case WM8994:
  3025. case WM8958:
  3026. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  3027. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  3028. break;
  3029. default:
  3030. break;
  3031. }
  3032. /* Put MICBIAS into bypass mode by default on newer devices */
  3033. switch (control->type) {
  3034. case WM8958:
  3035. case WM1811:
  3036. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  3037. WM8958_MICB1_MODE, WM8958_MICB1_MODE);
  3038. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3039. WM8958_MICB2_MODE, WM8958_MICB2_MODE);
  3040. break;
  3041. default:
  3042. break;
  3043. }
  3044. wm8994_update_class_w(codec);
  3045. wm8994_handle_pdata(wm8994);
  3046. wm_hubs_add_analogue_controls(codec);
  3047. snd_soc_add_controls(codec, wm8994_snd_controls,
  3048. ARRAY_SIZE(wm8994_snd_controls));
  3049. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  3050. ARRAY_SIZE(wm8994_dapm_widgets));
  3051. switch (control->type) {
  3052. case WM8994:
  3053. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  3054. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  3055. if (wm8994->revision < 4) {
  3056. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3057. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3058. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3059. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3060. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3061. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3062. } else {
  3063. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3064. ARRAY_SIZE(wm8994_lateclk_widgets));
  3065. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3066. ARRAY_SIZE(wm8994_adc_widgets));
  3067. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3068. ARRAY_SIZE(wm8994_dac_widgets));
  3069. }
  3070. break;
  3071. case WM8958:
  3072. snd_soc_add_controls(codec, wm8958_snd_controls,
  3073. ARRAY_SIZE(wm8958_snd_controls));
  3074. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3075. ARRAY_SIZE(wm8958_dapm_widgets));
  3076. if (wm8994->revision < 1) {
  3077. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3078. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3079. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3080. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3081. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3082. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3083. } else {
  3084. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3085. ARRAY_SIZE(wm8994_lateclk_widgets));
  3086. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3087. ARRAY_SIZE(wm8994_adc_widgets));
  3088. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3089. ARRAY_SIZE(wm8994_dac_widgets));
  3090. }
  3091. break;
  3092. case WM1811:
  3093. snd_soc_add_controls(codec, wm8958_snd_controls,
  3094. ARRAY_SIZE(wm8958_snd_controls));
  3095. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3096. ARRAY_SIZE(wm8958_dapm_widgets));
  3097. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3098. ARRAY_SIZE(wm8994_lateclk_widgets));
  3099. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3100. ARRAY_SIZE(wm8994_adc_widgets));
  3101. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3102. ARRAY_SIZE(wm8994_dac_widgets));
  3103. break;
  3104. }
  3105. wm_hubs_add_analogue_routes(codec, 0, 0);
  3106. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  3107. switch (control->type) {
  3108. case WM8994:
  3109. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3110. ARRAY_SIZE(wm8994_intercon));
  3111. if (wm8994->revision < 4) {
  3112. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3113. ARRAY_SIZE(wm8994_revd_intercon));
  3114. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3115. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3116. } else {
  3117. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3118. ARRAY_SIZE(wm8994_lateclk_intercon));
  3119. }
  3120. break;
  3121. case WM8958:
  3122. if (wm8994->revision < 1) {
  3123. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3124. ARRAY_SIZE(wm8994_revd_intercon));
  3125. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3126. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3127. } else {
  3128. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3129. ARRAY_SIZE(wm8994_lateclk_intercon));
  3130. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3131. ARRAY_SIZE(wm8958_intercon));
  3132. }
  3133. wm8958_dsp2_init(codec);
  3134. break;
  3135. case WM1811:
  3136. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3137. ARRAY_SIZE(wm8994_lateclk_intercon));
  3138. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3139. ARRAY_SIZE(wm8958_intercon));
  3140. break;
  3141. }
  3142. return 0;
  3143. err_irq:
  3144. if (wm8994->jackdet)
  3145. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3146. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
  3147. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
  3148. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
  3149. if (wm8994->micdet_irq)
  3150. free_irq(wm8994->micdet_irq, wm8994);
  3151. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3152. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3153. &wm8994->fll_locked[i]);
  3154. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3155. &wm8994->hubs);
  3156. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3157. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3158. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3159. return ret;
  3160. }
  3161. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  3162. {
  3163. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3164. struct wm8994 *control = wm8994->wm8994;
  3165. int i;
  3166. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  3167. pm_runtime_disable(codec->dev);
  3168. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3169. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3170. &wm8994->fll_locked[i]);
  3171. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3172. &wm8994->hubs);
  3173. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3174. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3175. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3176. if (wm8994->jackdet)
  3177. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3178. switch (control->type) {
  3179. case WM8994:
  3180. if (wm8994->micdet_irq)
  3181. free_irq(wm8994->micdet_irq, wm8994);
  3182. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
  3183. wm8994);
  3184. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
  3185. wm8994);
  3186. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3187. wm8994);
  3188. break;
  3189. case WM1811:
  3190. case WM8958:
  3191. if (wm8994->micdet_irq)
  3192. free_irq(wm8994->micdet_irq, wm8994);
  3193. break;
  3194. }
  3195. if (wm8994->mbc)
  3196. release_firmware(wm8994->mbc);
  3197. if (wm8994->mbc_vss)
  3198. release_firmware(wm8994->mbc_vss);
  3199. if (wm8994->enh_eq)
  3200. release_firmware(wm8994->enh_eq);
  3201. kfree(wm8994->retune_mobile_texts);
  3202. return 0;
  3203. }
  3204. static int wm8994_soc_volatile(struct snd_soc_codec *codec,
  3205. unsigned int reg)
  3206. {
  3207. return true;
  3208. }
  3209. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  3210. .probe = wm8994_codec_probe,
  3211. .remove = wm8994_codec_remove,
  3212. .suspend = wm8994_suspend,
  3213. .resume = wm8994_resume,
  3214. .set_bias_level = wm8994_set_bias_level,
  3215. .reg_cache_size = WM8994_MAX_REGISTER,
  3216. .volatile_register = wm8994_soc_volatile,
  3217. };
  3218. static int __devinit wm8994_probe(struct platform_device *pdev)
  3219. {
  3220. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  3221. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  3222. }
  3223. static int __devexit wm8994_remove(struct platform_device *pdev)
  3224. {
  3225. snd_soc_unregister_codec(&pdev->dev);
  3226. return 0;
  3227. }
  3228. static struct platform_driver wm8994_codec_driver = {
  3229. .driver = {
  3230. .name = "wm8994-codec",
  3231. .owner = THIS_MODULE,
  3232. },
  3233. .probe = wm8994_probe,
  3234. .remove = __devexit_p(wm8994_remove),
  3235. };
  3236. module_platform_driver(wm8994_codec_driver);
  3237. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3238. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3239. MODULE_LICENSE("GPL");
  3240. MODULE_ALIAS("platform:wm8994-codec");