wm8985.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193
  1. /*
  2. * wm8985.c -- WM8985 ALSA SoC Audio driver
  3. *
  4. * Copyright 2010 Wolfson Microelectronics plc
  5. *
  6. * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * TODO:
  13. * o Add OUT3/OUT4 mixer controls.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/moduleparam.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/pm.h>
  20. #include <linux/i2c.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/spi/spi.h>
  23. #include <linux/slab.h>
  24. #include <sound/core.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include "wm8985.h"
  31. #define WM8985_NUM_SUPPLIES 4
  32. static const char *wm8985_supply_names[WM8985_NUM_SUPPLIES] = {
  33. "DCVDD",
  34. "DBVDD",
  35. "AVDD1",
  36. "AVDD2"
  37. };
  38. static const u16 wm8985_reg_defs[] = {
  39. 0x0000, /* R0 - Software Reset */
  40. 0x0000, /* R1 - Power management 1 */
  41. 0x0000, /* R2 - Power management 2 */
  42. 0x0000, /* R3 - Power management 3 */
  43. 0x0050, /* R4 - Audio Interface */
  44. 0x0000, /* R5 - Companding control */
  45. 0x0140, /* R6 - Clock Gen control */
  46. 0x0000, /* R7 - Additional control */
  47. 0x0000, /* R8 - GPIO Control */
  48. 0x0000, /* R9 - Jack Detect Control 1 */
  49. 0x0000, /* R10 - DAC Control */
  50. 0x00FF, /* R11 - Left DAC digital Vol */
  51. 0x00FF, /* R12 - Right DAC digital vol */
  52. 0x0000, /* R13 - Jack Detect Control 2 */
  53. 0x0100, /* R14 - ADC Control */
  54. 0x00FF, /* R15 - Left ADC Digital Vol */
  55. 0x00FF, /* R16 - Right ADC Digital Vol */
  56. 0x0000, /* R17 */
  57. 0x012C, /* R18 - EQ1 - low shelf */
  58. 0x002C, /* R19 - EQ2 - peak 1 */
  59. 0x002C, /* R20 - EQ3 - peak 2 */
  60. 0x002C, /* R21 - EQ4 - peak 3 */
  61. 0x002C, /* R22 - EQ5 - high shelf */
  62. 0x0000, /* R23 */
  63. 0x0032, /* R24 - DAC Limiter 1 */
  64. 0x0000, /* R25 - DAC Limiter 2 */
  65. 0x0000, /* R26 */
  66. 0x0000, /* R27 - Notch Filter 1 */
  67. 0x0000, /* R28 - Notch Filter 2 */
  68. 0x0000, /* R29 - Notch Filter 3 */
  69. 0x0000, /* R30 - Notch Filter 4 */
  70. 0x0000, /* R31 */
  71. 0x0038, /* R32 - ALC control 1 */
  72. 0x000B, /* R33 - ALC control 2 */
  73. 0x0032, /* R34 - ALC control 3 */
  74. 0x0000, /* R35 - Noise Gate */
  75. 0x0008, /* R36 - PLL N */
  76. 0x000C, /* R37 - PLL K 1 */
  77. 0x0093, /* R38 - PLL K 2 */
  78. 0x00E9, /* R39 - PLL K 3 */
  79. 0x0000, /* R40 */
  80. 0x0000, /* R41 - 3D control */
  81. 0x0000, /* R42 - OUT4 to ADC */
  82. 0x0000, /* R43 - Beep control */
  83. 0x0033, /* R44 - Input ctrl */
  84. 0x0010, /* R45 - Left INP PGA gain ctrl */
  85. 0x0010, /* R46 - Right INP PGA gain ctrl */
  86. 0x0100, /* R47 - Left ADC BOOST ctrl */
  87. 0x0100, /* R48 - Right ADC BOOST ctrl */
  88. 0x0002, /* R49 - Output ctrl */
  89. 0x0001, /* R50 - Left mixer ctrl */
  90. 0x0001, /* R51 - Right mixer ctrl */
  91. 0x0039, /* R52 - LOUT1 (HP) volume ctrl */
  92. 0x0039, /* R53 - ROUT1 (HP) volume ctrl */
  93. 0x0039, /* R54 - LOUT2 (SPK) volume ctrl */
  94. 0x0039, /* R55 - ROUT2 (SPK) volume ctrl */
  95. 0x0001, /* R56 - OUT3 mixer ctrl */
  96. 0x0001, /* R57 - OUT4 (MONO) mix ctrl */
  97. 0x0001, /* R58 */
  98. 0x0000, /* R59 */
  99. 0x0004, /* R60 - OUTPUT ctrl */
  100. 0x0000, /* R61 - BIAS CTRL */
  101. 0x0180, /* R62 */
  102. 0x0000 /* R63 */
  103. };
  104. /*
  105. * latch bit 8 of these registers to ensure instant
  106. * volume updates
  107. */
  108. static const int volume_update_regs[] = {
  109. WM8985_LEFT_DAC_DIGITAL_VOL,
  110. WM8985_RIGHT_DAC_DIGITAL_VOL,
  111. WM8985_LEFT_ADC_DIGITAL_VOL,
  112. WM8985_RIGHT_ADC_DIGITAL_VOL,
  113. WM8985_LOUT2_SPK_VOLUME_CTRL,
  114. WM8985_ROUT2_SPK_VOLUME_CTRL,
  115. WM8985_LOUT1_HP_VOLUME_CTRL,
  116. WM8985_ROUT1_HP_VOLUME_CTRL,
  117. WM8985_LEFT_INP_PGA_GAIN_CTRL,
  118. WM8985_RIGHT_INP_PGA_GAIN_CTRL
  119. };
  120. struct wm8985_priv {
  121. enum snd_soc_control_type control_type;
  122. struct regulator_bulk_data supplies[WM8985_NUM_SUPPLIES];
  123. unsigned int sysclk;
  124. unsigned int bclk;
  125. };
  126. static const struct {
  127. int div;
  128. int ratio;
  129. } fs_ratios[] = {
  130. { 10, 128 },
  131. { 15, 192 },
  132. { 20, 256 },
  133. { 30, 384 },
  134. { 40, 512 },
  135. { 60, 768 },
  136. { 80, 1024 },
  137. { 120, 1536 }
  138. };
  139. static const int srates[] = { 48000, 32000, 24000, 16000, 12000, 8000 };
  140. static const int bclk_divs[] = {
  141. 1, 2, 4, 8, 16, 32
  142. };
  143. static int eqmode_get(struct snd_kcontrol *kcontrol,
  144. struct snd_ctl_elem_value *ucontrol);
  145. static int eqmode_put(struct snd_kcontrol *kcontrol,
  146. struct snd_ctl_elem_value *ucontrol);
  147. static const DECLARE_TLV_DB_SCALE(dac_tlv, -12700, 50, 1);
  148. static const DECLARE_TLV_DB_SCALE(adc_tlv, -12700, 50, 1);
  149. static const DECLARE_TLV_DB_SCALE(out_tlv, -5700, 100, 0);
  150. static const DECLARE_TLV_DB_SCALE(lim_thresh_tlv, -600, 100, 0);
  151. static const DECLARE_TLV_DB_SCALE(lim_boost_tlv, 0, 100, 0);
  152. static const DECLARE_TLV_DB_SCALE(alc_min_tlv, -1200, 600, 0);
  153. static const DECLARE_TLV_DB_SCALE(alc_max_tlv, -675, 600, 0);
  154. static const DECLARE_TLV_DB_SCALE(alc_tar_tlv, -2250, 150, 0);
  155. static const DECLARE_TLV_DB_SCALE(pga_vol_tlv, -1200, 75, 0);
  156. static const DECLARE_TLV_DB_SCALE(boost_tlv, -1200, 300, 1);
  157. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  158. static const DECLARE_TLV_DB_SCALE(aux_tlv, -1500, 300, 0);
  159. static const DECLARE_TLV_DB_SCALE(bypass_tlv, -1500, 300, 0);
  160. static const DECLARE_TLV_DB_SCALE(pga_boost_tlv, 0, 2000, 0);
  161. static const char *alc_sel_text[] = { "Off", "Right", "Left", "Stereo" };
  162. static const SOC_ENUM_SINGLE_DECL(alc_sel, WM8985_ALC_CONTROL_1, 7,
  163. alc_sel_text);
  164. static const char *alc_mode_text[] = { "ALC", "Limiter" };
  165. static const SOC_ENUM_SINGLE_DECL(alc_mode, WM8985_ALC_CONTROL_3, 8,
  166. alc_mode_text);
  167. static const char *filter_mode_text[] = { "Audio", "Application" };
  168. static const SOC_ENUM_SINGLE_DECL(filter_mode, WM8985_ADC_CONTROL, 7,
  169. filter_mode_text);
  170. static const char *eq_bw_text[] = { "Narrow", "Wide" };
  171. static const char *eqmode_text[] = { "Capture", "Playback" };
  172. static const SOC_ENUM_SINGLE_EXT_DECL(eqmode, eqmode_text);
  173. static const char *eq1_cutoff_text[] = {
  174. "80Hz", "105Hz", "135Hz", "175Hz"
  175. };
  176. static const SOC_ENUM_SINGLE_DECL(eq1_cutoff, WM8985_EQ1_LOW_SHELF, 5,
  177. eq1_cutoff_text);
  178. static const char *eq2_cutoff_text[] = {
  179. "230Hz", "300Hz", "385Hz", "500Hz"
  180. };
  181. static const SOC_ENUM_SINGLE_DECL(eq2_bw, WM8985_EQ2_PEAK_1, 8, eq_bw_text);
  182. static const SOC_ENUM_SINGLE_DECL(eq2_cutoff, WM8985_EQ2_PEAK_1, 5,
  183. eq2_cutoff_text);
  184. static const char *eq3_cutoff_text[] = {
  185. "650Hz", "850Hz", "1.1kHz", "1.4kHz"
  186. };
  187. static const SOC_ENUM_SINGLE_DECL(eq3_bw, WM8985_EQ3_PEAK_2, 8, eq_bw_text);
  188. static const SOC_ENUM_SINGLE_DECL(eq3_cutoff, WM8985_EQ3_PEAK_2, 5,
  189. eq3_cutoff_text);
  190. static const char *eq4_cutoff_text[] = {
  191. "1.8kHz", "2.4kHz", "3.2kHz", "4.1kHz"
  192. };
  193. static const SOC_ENUM_SINGLE_DECL(eq4_bw, WM8985_EQ4_PEAK_3, 8, eq_bw_text);
  194. static const SOC_ENUM_SINGLE_DECL(eq4_cutoff, WM8985_EQ4_PEAK_3, 5,
  195. eq4_cutoff_text);
  196. static const char *eq5_cutoff_text[] = {
  197. "5.3kHz", "6.9kHz", "9kHz", "11.7kHz"
  198. };
  199. static const SOC_ENUM_SINGLE_DECL(eq5_cutoff, WM8985_EQ5_HIGH_SHELF, 5,
  200. eq5_cutoff_text);
  201. static const char *speaker_mode_text[] = { "Class A/B", "Class D" };
  202. static const SOC_ENUM_SINGLE_DECL(speaker_mode, 0x17, 8, speaker_mode_text);
  203. static const char *depth_3d_text[] = {
  204. "Off",
  205. "6.67%",
  206. "13.3%",
  207. "20%",
  208. "26.7%",
  209. "33.3%",
  210. "40%",
  211. "46.6%",
  212. "53.3%",
  213. "60%",
  214. "66.7%",
  215. "73.3%",
  216. "80%",
  217. "86.7%",
  218. "93.3%",
  219. "100%"
  220. };
  221. static const SOC_ENUM_SINGLE_DECL(depth_3d, WM8985_3D_CONTROL, 0,
  222. depth_3d_text);
  223. static const struct snd_kcontrol_new wm8985_snd_controls[] = {
  224. SOC_SINGLE("Digital Loopback Switch", WM8985_COMPANDING_CONTROL,
  225. 0, 1, 0),
  226. SOC_ENUM("ALC Capture Function", alc_sel),
  227. SOC_SINGLE_TLV("ALC Capture Max Volume", WM8985_ALC_CONTROL_1,
  228. 3, 7, 0, alc_max_tlv),
  229. SOC_SINGLE_TLV("ALC Capture Min Volume", WM8985_ALC_CONTROL_1,
  230. 0, 7, 0, alc_min_tlv),
  231. SOC_SINGLE_TLV("ALC Capture Target Volume", WM8985_ALC_CONTROL_2,
  232. 0, 15, 0, alc_tar_tlv),
  233. SOC_SINGLE("ALC Capture Attack", WM8985_ALC_CONTROL_3, 0, 10, 0),
  234. SOC_SINGLE("ALC Capture Hold", WM8985_ALC_CONTROL_2, 4, 10, 0),
  235. SOC_SINGLE("ALC Capture Decay", WM8985_ALC_CONTROL_3, 4, 10, 0),
  236. SOC_ENUM("ALC Mode", alc_mode),
  237. SOC_SINGLE("ALC Capture NG Switch", WM8985_NOISE_GATE,
  238. 3, 1, 0),
  239. SOC_SINGLE("ALC Capture NG Threshold", WM8985_NOISE_GATE,
  240. 0, 7, 1),
  241. SOC_DOUBLE_R_TLV("Capture Volume", WM8985_LEFT_ADC_DIGITAL_VOL,
  242. WM8985_RIGHT_ADC_DIGITAL_VOL, 0, 255, 0, adc_tlv),
  243. SOC_DOUBLE_R("Capture PGA ZC Switch", WM8985_LEFT_INP_PGA_GAIN_CTRL,
  244. WM8985_RIGHT_INP_PGA_GAIN_CTRL, 7, 1, 0),
  245. SOC_DOUBLE_R_TLV("Capture PGA Volume", WM8985_LEFT_INP_PGA_GAIN_CTRL,
  246. WM8985_RIGHT_INP_PGA_GAIN_CTRL, 0, 63, 0, pga_vol_tlv),
  247. SOC_DOUBLE_R_TLV("Capture PGA Boost Volume",
  248. WM8985_LEFT_ADC_BOOST_CTRL, WM8985_RIGHT_ADC_BOOST_CTRL,
  249. 8, 1, 0, pga_boost_tlv),
  250. SOC_DOUBLE("ADC Inversion Switch", WM8985_ADC_CONTROL, 0, 1, 1, 0),
  251. SOC_SINGLE("ADC 128x Oversampling Switch", WM8985_ADC_CONTROL, 8, 1, 0),
  252. SOC_DOUBLE_R_TLV("Playback Volume", WM8985_LEFT_DAC_DIGITAL_VOL,
  253. WM8985_RIGHT_DAC_DIGITAL_VOL, 0, 255, 0, dac_tlv),
  254. SOC_SINGLE("DAC Playback Limiter Switch", WM8985_DAC_LIMITER_1, 8, 1, 0),
  255. SOC_SINGLE("DAC Playback Limiter Decay", WM8985_DAC_LIMITER_1, 4, 10, 0),
  256. SOC_SINGLE("DAC Playback Limiter Attack", WM8985_DAC_LIMITER_1, 0, 11, 0),
  257. SOC_SINGLE_TLV("DAC Playback Limiter Threshold", WM8985_DAC_LIMITER_2,
  258. 4, 7, 1, lim_thresh_tlv),
  259. SOC_SINGLE_TLV("DAC Playback Limiter Boost Volume", WM8985_DAC_LIMITER_2,
  260. 0, 12, 0, lim_boost_tlv),
  261. SOC_DOUBLE("DAC Inversion Switch", WM8985_DAC_CONTROL, 0, 1, 1, 0),
  262. SOC_SINGLE("DAC Auto Mute Switch", WM8985_DAC_CONTROL, 2, 1, 0),
  263. SOC_SINGLE("DAC 128x Oversampling Switch", WM8985_DAC_CONTROL, 3, 1, 0),
  264. SOC_DOUBLE_R_TLV("Headphone Playback Volume", WM8985_LOUT1_HP_VOLUME_CTRL,
  265. WM8985_ROUT1_HP_VOLUME_CTRL, 0, 63, 0, out_tlv),
  266. SOC_DOUBLE_R("Headphone Playback ZC Switch", WM8985_LOUT1_HP_VOLUME_CTRL,
  267. WM8985_ROUT1_HP_VOLUME_CTRL, 7, 1, 0),
  268. SOC_DOUBLE_R("Headphone Switch", WM8985_LOUT1_HP_VOLUME_CTRL,
  269. WM8985_ROUT1_HP_VOLUME_CTRL, 6, 1, 1),
  270. SOC_DOUBLE_R_TLV("Speaker Playback Volume", WM8985_LOUT2_SPK_VOLUME_CTRL,
  271. WM8985_ROUT2_SPK_VOLUME_CTRL, 0, 63, 0, out_tlv),
  272. SOC_DOUBLE_R("Speaker Playback ZC Switch", WM8985_LOUT2_SPK_VOLUME_CTRL,
  273. WM8985_ROUT2_SPK_VOLUME_CTRL, 7, 1, 0),
  274. SOC_DOUBLE_R("Speaker Switch", WM8985_LOUT2_SPK_VOLUME_CTRL,
  275. WM8985_ROUT2_SPK_VOLUME_CTRL, 6, 1, 1),
  276. SOC_SINGLE("High Pass Filter Switch", WM8985_ADC_CONTROL, 8, 1, 0),
  277. SOC_ENUM("High Pass Filter Mode", filter_mode),
  278. SOC_SINGLE("High Pass Filter Cutoff", WM8985_ADC_CONTROL, 4, 7, 0),
  279. SOC_DOUBLE_R_TLV("Aux Bypass Volume",
  280. WM8985_LEFT_MIXER_CTRL, WM8985_RIGHT_MIXER_CTRL, 6, 7, 0,
  281. aux_tlv),
  282. SOC_DOUBLE_R_TLV("Input PGA Bypass Volume",
  283. WM8985_LEFT_MIXER_CTRL, WM8985_RIGHT_MIXER_CTRL, 2, 7, 0,
  284. bypass_tlv),
  285. SOC_ENUM_EXT("Equalizer Function", eqmode, eqmode_get, eqmode_put),
  286. SOC_ENUM("EQ1 Cutoff", eq1_cutoff),
  287. SOC_SINGLE_TLV("EQ1 Volume", WM8985_EQ1_LOW_SHELF, 0, 24, 1, eq_tlv),
  288. SOC_ENUM("EQ2 Bandwith", eq2_bw),
  289. SOC_ENUM("EQ2 Cutoff", eq2_cutoff),
  290. SOC_SINGLE_TLV("EQ2 Volume", WM8985_EQ2_PEAK_1, 0, 24, 1, eq_tlv),
  291. SOC_ENUM("EQ3 Bandwith", eq3_bw),
  292. SOC_ENUM("EQ3 Cutoff", eq3_cutoff),
  293. SOC_SINGLE_TLV("EQ3 Volume", WM8985_EQ3_PEAK_2, 0, 24, 1, eq_tlv),
  294. SOC_ENUM("EQ4 Bandwith", eq4_bw),
  295. SOC_ENUM("EQ4 Cutoff", eq4_cutoff),
  296. SOC_SINGLE_TLV("EQ4 Volume", WM8985_EQ4_PEAK_3, 0, 24, 1, eq_tlv),
  297. SOC_ENUM("EQ5 Cutoff", eq5_cutoff),
  298. SOC_SINGLE_TLV("EQ5 Volume", WM8985_EQ5_HIGH_SHELF, 0, 24, 1, eq_tlv),
  299. SOC_ENUM("3D Depth", depth_3d),
  300. SOC_ENUM("Speaker Mode", speaker_mode)
  301. };
  302. static const struct snd_kcontrol_new left_out_mixer[] = {
  303. SOC_DAPM_SINGLE("Line Switch", WM8985_LEFT_MIXER_CTRL, 1, 1, 0),
  304. SOC_DAPM_SINGLE("Aux Switch", WM8985_LEFT_MIXER_CTRL, 5, 1, 0),
  305. SOC_DAPM_SINGLE("PCM Switch", WM8985_LEFT_MIXER_CTRL, 0, 1, 0),
  306. };
  307. static const struct snd_kcontrol_new right_out_mixer[] = {
  308. SOC_DAPM_SINGLE("Line Switch", WM8985_RIGHT_MIXER_CTRL, 1, 1, 0),
  309. SOC_DAPM_SINGLE("Aux Switch", WM8985_RIGHT_MIXER_CTRL, 5, 1, 0),
  310. SOC_DAPM_SINGLE("PCM Switch", WM8985_RIGHT_MIXER_CTRL, 0, 1, 0),
  311. };
  312. static const struct snd_kcontrol_new left_input_mixer[] = {
  313. SOC_DAPM_SINGLE("L2 Switch", WM8985_INPUT_CTRL, 2, 1, 0),
  314. SOC_DAPM_SINGLE("MicN Switch", WM8985_INPUT_CTRL, 1, 1, 0),
  315. SOC_DAPM_SINGLE("MicP Switch", WM8985_INPUT_CTRL, 0, 1, 0),
  316. };
  317. static const struct snd_kcontrol_new right_input_mixer[] = {
  318. SOC_DAPM_SINGLE("R2 Switch", WM8985_INPUT_CTRL, 6, 1, 0),
  319. SOC_DAPM_SINGLE("MicN Switch", WM8985_INPUT_CTRL, 5, 1, 0),
  320. SOC_DAPM_SINGLE("MicP Switch", WM8985_INPUT_CTRL, 4, 1, 0),
  321. };
  322. static const struct snd_kcontrol_new left_boost_mixer[] = {
  323. SOC_DAPM_SINGLE_TLV("L2 Volume", WM8985_LEFT_ADC_BOOST_CTRL,
  324. 4, 7, 0, boost_tlv),
  325. SOC_DAPM_SINGLE_TLV("AUXL Volume", WM8985_LEFT_ADC_BOOST_CTRL,
  326. 0, 7, 0, boost_tlv)
  327. };
  328. static const struct snd_kcontrol_new right_boost_mixer[] = {
  329. SOC_DAPM_SINGLE_TLV("R2 Volume", WM8985_RIGHT_ADC_BOOST_CTRL,
  330. 4, 7, 0, boost_tlv),
  331. SOC_DAPM_SINGLE_TLV("AUXR Volume", WM8985_RIGHT_ADC_BOOST_CTRL,
  332. 0, 7, 0, boost_tlv)
  333. };
  334. static const struct snd_soc_dapm_widget wm8985_dapm_widgets[] = {
  335. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8985_POWER_MANAGEMENT_3,
  336. 0, 0),
  337. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8985_POWER_MANAGEMENT_3,
  338. 1, 0),
  339. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8985_POWER_MANAGEMENT_2,
  340. 0, 0),
  341. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8985_POWER_MANAGEMENT_2,
  342. 1, 0),
  343. SND_SOC_DAPM_MIXER("Left Output Mixer", WM8985_POWER_MANAGEMENT_3,
  344. 2, 0, left_out_mixer, ARRAY_SIZE(left_out_mixer)),
  345. SND_SOC_DAPM_MIXER("Right Output Mixer", WM8985_POWER_MANAGEMENT_3,
  346. 3, 0, right_out_mixer, ARRAY_SIZE(right_out_mixer)),
  347. SND_SOC_DAPM_MIXER("Left Input Mixer", WM8985_POWER_MANAGEMENT_2,
  348. 2, 0, left_input_mixer, ARRAY_SIZE(left_input_mixer)),
  349. SND_SOC_DAPM_MIXER("Right Input Mixer", WM8985_POWER_MANAGEMENT_2,
  350. 3, 0, right_input_mixer, ARRAY_SIZE(right_input_mixer)),
  351. SND_SOC_DAPM_MIXER("Left Boost Mixer", WM8985_POWER_MANAGEMENT_2,
  352. 4, 0, left_boost_mixer, ARRAY_SIZE(left_boost_mixer)),
  353. SND_SOC_DAPM_MIXER("Right Boost Mixer", WM8985_POWER_MANAGEMENT_2,
  354. 5, 0, right_boost_mixer, ARRAY_SIZE(right_boost_mixer)),
  355. SND_SOC_DAPM_PGA("Left Capture PGA", WM8985_LEFT_INP_PGA_GAIN_CTRL,
  356. 6, 1, NULL, 0),
  357. SND_SOC_DAPM_PGA("Right Capture PGA", WM8985_RIGHT_INP_PGA_GAIN_CTRL,
  358. 6, 1, NULL, 0),
  359. SND_SOC_DAPM_PGA("Left Headphone Out", WM8985_POWER_MANAGEMENT_2,
  360. 7, 0, NULL, 0),
  361. SND_SOC_DAPM_PGA("Right Headphone Out", WM8985_POWER_MANAGEMENT_2,
  362. 8, 0, NULL, 0),
  363. SND_SOC_DAPM_PGA("Left Speaker Out", WM8985_POWER_MANAGEMENT_3,
  364. 5, 0, NULL, 0),
  365. SND_SOC_DAPM_PGA("Right Speaker Out", WM8985_POWER_MANAGEMENT_3,
  366. 6, 0, NULL, 0),
  367. SND_SOC_DAPM_SUPPLY("Mic Bias", WM8985_POWER_MANAGEMENT_1, 4, 0,
  368. NULL, 0),
  369. SND_SOC_DAPM_INPUT("LIN"),
  370. SND_SOC_DAPM_INPUT("LIP"),
  371. SND_SOC_DAPM_INPUT("RIN"),
  372. SND_SOC_DAPM_INPUT("RIP"),
  373. SND_SOC_DAPM_INPUT("AUXL"),
  374. SND_SOC_DAPM_INPUT("AUXR"),
  375. SND_SOC_DAPM_INPUT("L2"),
  376. SND_SOC_DAPM_INPUT("R2"),
  377. SND_SOC_DAPM_OUTPUT("HPL"),
  378. SND_SOC_DAPM_OUTPUT("HPR"),
  379. SND_SOC_DAPM_OUTPUT("SPKL"),
  380. SND_SOC_DAPM_OUTPUT("SPKR")
  381. };
  382. static const struct snd_soc_dapm_route audio_map[] = {
  383. { "Right Output Mixer", "PCM Switch", "Right DAC" },
  384. { "Right Output Mixer", "Aux Switch", "AUXR" },
  385. { "Right Output Mixer", "Line Switch", "Right Boost Mixer" },
  386. { "Left Output Mixer", "PCM Switch", "Left DAC" },
  387. { "Left Output Mixer", "Aux Switch", "AUXL" },
  388. { "Left Output Mixer", "Line Switch", "Left Boost Mixer" },
  389. { "Right Headphone Out", NULL, "Right Output Mixer" },
  390. { "HPR", NULL, "Right Headphone Out" },
  391. { "Left Headphone Out", NULL, "Left Output Mixer" },
  392. { "HPL", NULL, "Left Headphone Out" },
  393. { "Right Speaker Out", NULL, "Right Output Mixer" },
  394. { "SPKR", NULL, "Right Speaker Out" },
  395. { "Left Speaker Out", NULL, "Left Output Mixer" },
  396. { "SPKL", NULL, "Left Speaker Out" },
  397. { "Right ADC", NULL, "Right Boost Mixer" },
  398. { "Right Boost Mixer", "AUXR Volume", "AUXR" },
  399. { "Right Boost Mixer", NULL, "Right Capture PGA" },
  400. { "Right Boost Mixer", "R2 Volume", "R2" },
  401. { "Left ADC", NULL, "Left Boost Mixer" },
  402. { "Left Boost Mixer", "AUXL Volume", "AUXL" },
  403. { "Left Boost Mixer", NULL, "Left Capture PGA" },
  404. { "Left Boost Mixer", "L2 Volume", "L2" },
  405. { "Right Capture PGA", NULL, "Right Input Mixer" },
  406. { "Left Capture PGA", NULL, "Left Input Mixer" },
  407. { "Right Input Mixer", "R2 Switch", "R2" },
  408. { "Right Input Mixer", "MicN Switch", "RIN" },
  409. { "Right Input Mixer", "MicP Switch", "RIP" },
  410. { "Left Input Mixer", "L2 Switch", "L2" },
  411. { "Left Input Mixer", "MicN Switch", "LIN" },
  412. { "Left Input Mixer", "MicP Switch", "LIP" },
  413. };
  414. static int eqmode_get(struct snd_kcontrol *kcontrol,
  415. struct snd_ctl_elem_value *ucontrol)
  416. {
  417. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  418. unsigned int reg;
  419. reg = snd_soc_read(codec, WM8985_EQ1_LOW_SHELF);
  420. if (reg & WM8985_EQ3DMODE)
  421. ucontrol->value.integer.value[0] = 1;
  422. else
  423. ucontrol->value.integer.value[0] = 0;
  424. return 0;
  425. }
  426. static int eqmode_put(struct snd_kcontrol *kcontrol,
  427. struct snd_ctl_elem_value *ucontrol)
  428. {
  429. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  430. unsigned int regpwr2, regpwr3;
  431. unsigned int reg_eq;
  432. if (ucontrol->value.integer.value[0] != 0
  433. && ucontrol->value.integer.value[0] != 1)
  434. return -EINVAL;
  435. reg_eq = snd_soc_read(codec, WM8985_EQ1_LOW_SHELF);
  436. switch ((reg_eq & WM8985_EQ3DMODE) >> WM8985_EQ3DMODE_SHIFT) {
  437. case 0:
  438. if (!ucontrol->value.integer.value[0])
  439. return 0;
  440. break;
  441. case 1:
  442. if (ucontrol->value.integer.value[0])
  443. return 0;
  444. break;
  445. }
  446. regpwr2 = snd_soc_read(codec, WM8985_POWER_MANAGEMENT_2);
  447. regpwr3 = snd_soc_read(codec, WM8985_POWER_MANAGEMENT_3);
  448. /* disable the DACs and ADCs */
  449. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_2,
  450. WM8985_ADCENR_MASK | WM8985_ADCENL_MASK, 0);
  451. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_3,
  452. WM8985_DACENR_MASK | WM8985_DACENL_MASK, 0);
  453. snd_soc_update_bits(codec, WM8985_ADDITIONAL_CONTROL,
  454. WM8985_M128ENB_MASK, WM8985_M128ENB);
  455. /* set the desired eqmode */
  456. snd_soc_update_bits(codec, WM8985_EQ1_LOW_SHELF,
  457. WM8985_EQ3DMODE_MASK,
  458. ucontrol->value.integer.value[0]
  459. << WM8985_EQ3DMODE_SHIFT);
  460. /* restore DAC/ADC configuration */
  461. snd_soc_write(codec, WM8985_POWER_MANAGEMENT_2, regpwr2);
  462. snd_soc_write(codec, WM8985_POWER_MANAGEMENT_3, regpwr3);
  463. return 0;
  464. }
  465. static int wm8985_add_widgets(struct snd_soc_codec *codec)
  466. {
  467. struct snd_soc_dapm_context *dapm = &codec->dapm;
  468. snd_soc_dapm_new_controls(dapm, wm8985_dapm_widgets,
  469. ARRAY_SIZE(wm8985_dapm_widgets));
  470. snd_soc_dapm_add_routes(dapm, audio_map,
  471. ARRAY_SIZE(audio_map));
  472. return 0;
  473. }
  474. static int wm8985_reset(struct snd_soc_codec *codec)
  475. {
  476. return snd_soc_write(codec, WM8985_SOFTWARE_RESET, 0x0);
  477. }
  478. static int wm8985_dac_mute(struct snd_soc_dai *dai, int mute)
  479. {
  480. struct snd_soc_codec *codec = dai->codec;
  481. return snd_soc_update_bits(codec, WM8985_DAC_CONTROL,
  482. WM8985_SOFTMUTE_MASK,
  483. !!mute << WM8985_SOFTMUTE_SHIFT);
  484. }
  485. static int wm8985_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  486. {
  487. struct snd_soc_codec *codec;
  488. u16 format, master, bcp, lrp;
  489. codec = dai->codec;
  490. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  491. case SND_SOC_DAIFMT_I2S:
  492. format = 0x2;
  493. break;
  494. case SND_SOC_DAIFMT_RIGHT_J:
  495. format = 0x0;
  496. break;
  497. case SND_SOC_DAIFMT_LEFT_J:
  498. format = 0x1;
  499. break;
  500. case SND_SOC_DAIFMT_DSP_A:
  501. case SND_SOC_DAIFMT_DSP_B:
  502. format = 0x3;
  503. break;
  504. default:
  505. dev_err(dai->dev, "Unknown dai format\n");
  506. return -EINVAL;
  507. }
  508. snd_soc_update_bits(codec, WM8985_AUDIO_INTERFACE,
  509. WM8985_FMT_MASK, format << WM8985_FMT_SHIFT);
  510. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  511. case SND_SOC_DAIFMT_CBM_CFM:
  512. master = 1;
  513. break;
  514. case SND_SOC_DAIFMT_CBS_CFS:
  515. master = 0;
  516. break;
  517. default:
  518. dev_err(dai->dev, "Unknown master/slave configuration\n");
  519. return -EINVAL;
  520. }
  521. snd_soc_update_bits(codec, WM8985_CLOCK_GEN_CONTROL,
  522. WM8985_MS_MASK, master << WM8985_MS_SHIFT);
  523. /* frame inversion is not valid for dsp modes */
  524. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  525. case SND_SOC_DAIFMT_DSP_A:
  526. case SND_SOC_DAIFMT_DSP_B:
  527. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  528. case SND_SOC_DAIFMT_IB_IF:
  529. case SND_SOC_DAIFMT_NB_IF:
  530. return -EINVAL;
  531. default:
  532. break;
  533. }
  534. break;
  535. default:
  536. break;
  537. }
  538. bcp = lrp = 0;
  539. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  540. case SND_SOC_DAIFMT_NB_NF:
  541. break;
  542. case SND_SOC_DAIFMT_IB_IF:
  543. bcp = lrp = 1;
  544. break;
  545. case SND_SOC_DAIFMT_IB_NF:
  546. bcp = 1;
  547. break;
  548. case SND_SOC_DAIFMT_NB_IF:
  549. lrp = 1;
  550. break;
  551. default:
  552. dev_err(dai->dev, "Unknown polarity configuration\n");
  553. return -EINVAL;
  554. }
  555. snd_soc_update_bits(codec, WM8985_AUDIO_INTERFACE,
  556. WM8985_LRP_MASK, lrp << WM8985_LRP_SHIFT);
  557. snd_soc_update_bits(codec, WM8985_AUDIO_INTERFACE,
  558. WM8985_BCP_MASK, bcp << WM8985_BCP_SHIFT);
  559. return 0;
  560. }
  561. static int wm8985_hw_params(struct snd_pcm_substream *substream,
  562. struct snd_pcm_hw_params *params,
  563. struct snd_soc_dai *dai)
  564. {
  565. int i;
  566. struct snd_soc_codec *codec;
  567. struct wm8985_priv *wm8985;
  568. u16 blen, srate_idx;
  569. unsigned int tmp;
  570. int srate_best;
  571. codec = dai->codec;
  572. wm8985 = snd_soc_codec_get_drvdata(codec);
  573. wm8985->bclk = snd_soc_params_to_bclk(params);
  574. if ((int)wm8985->bclk < 0)
  575. return wm8985->bclk;
  576. switch (params_format(params)) {
  577. case SNDRV_PCM_FORMAT_S16_LE:
  578. blen = 0x0;
  579. break;
  580. case SNDRV_PCM_FORMAT_S20_3LE:
  581. blen = 0x1;
  582. break;
  583. case SNDRV_PCM_FORMAT_S24_LE:
  584. blen = 0x2;
  585. break;
  586. case SNDRV_PCM_FORMAT_S32_LE:
  587. blen = 0x3;
  588. break;
  589. default:
  590. dev_err(dai->dev, "Unsupported word length %u\n",
  591. params_format(params));
  592. return -EINVAL;
  593. }
  594. snd_soc_update_bits(codec, WM8985_AUDIO_INTERFACE,
  595. WM8985_WL_MASK, blen << WM8985_WL_SHIFT);
  596. /*
  597. * match to the nearest possible sample rate and rely
  598. * on the array index to configure the SR register
  599. */
  600. srate_idx = 0;
  601. srate_best = abs(srates[0] - params_rate(params));
  602. for (i = 1; i < ARRAY_SIZE(srates); ++i) {
  603. if (abs(srates[i] - params_rate(params)) >= srate_best)
  604. continue;
  605. srate_idx = i;
  606. srate_best = abs(srates[i] - params_rate(params));
  607. }
  608. dev_dbg(dai->dev, "Selected SRATE = %d\n", srates[srate_idx]);
  609. snd_soc_update_bits(codec, WM8985_ADDITIONAL_CONTROL,
  610. WM8985_SR_MASK, srate_idx << WM8985_SR_SHIFT);
  611. dev_dbg(dai->dev, "Target BCLK = %uHz\n", wm8985->bclk);
  612. dev_dbg(dai->dev, "SYSCLK = %uHz\n", wm8985->sysclk);
  613. for (i = 0; i < ARRAY_SIZE(fs_ratios); ++i) {
  614. if (wm8985->sysclk / params_rate(params)
  615. == fs_ratios[i].ratio)
  616. break;
  617. }
  618. if (i == ARRAY_SIZE(fs_ratios)) {
  619. dev_err(dai->dev, "Unable to configure MCLK ratio %u/%u\n",
  620. wm8985->sysclk, params_rate(params));
  621. return -EINVAL;
  622. }
  623. dev_dbg(dai->dev, "MCLK ratio = %dfs\n", fs_ratios[i].ratio);
  624. snd_soc_update_bits(codec, WM8985_CLOCK_GEN_CONTROL,
  625. WM8985_MCLKDIV_MASK, i << WM8985_MCLKDIV_SHIFT);
  626. /* select the appropriate bclk divider */
  627. tmp = (wm8985->sysclk / fs_ratios[i].div) * 10;
  628. for (i = 0; i < ARRAY_SIZE(bclk_divs); ++i) {
  629. if (wm8985->bclk == tmp / bclk_divs[i])
  630. break;
  631. }
  632. if (i == ARRAY_SIZE(bclk_divs)) {
  633. dev_err(dai->dev, "No matching BCLK divider found\n");
  634. return -EINVAL;
  635. }
  636. dev_dbg(dai->dev, "BCLK div = %d\n", i);
  637. snd_soc_update_bits(codec, WM8985_CLOCK_GEN_CONTROL,
  638. WM8985_BCLKDIV_MASK, i << WM8985_BCLKDIV_SHIFT);
  639. return 0;
  640. }
  641. struct pll_div {
  642. u32 div2:1;
  643. u32 n:4;
  644. u32 k:24;
  645. };
  646. #define FIXED_PLL_SIZE ((1ULL << 24) * 10)
  647. static int pll_factors(struct pll_div *pll_div, unsigned int target,
  648. unsigned int source)
  649. {
  650. u64 Kpart;
  651. unsigned long int K, Ndiv, Nmod;
  652. pll_div->div2 = 0;
  653. Ndiv = target / source;
  654. if (Ndiv < 6) {
  655. source >>= 1;
  656. pll_div->div2 = 1;
  657. Ndiv = target / source;
  658. }
  659. if (Ndiv < 6 || Ndiv > 12) {
  660. printk(KERN_ERR "%s: WM8985 N value is not within"
  661. " the recommended range: %lu\n", __func__, Ndiv);
  662. return -EINVAL;
  663. }
  664. pll_div->n = Ndiv;
  665. Nmod = target % source;
  666. Kpart = FIXED_PLL_SIZE * (u64)Nmod;
  667. do_div(Kpart, source);
  668. K = Kpart & 0xffffffff;
  669. if ((K % 10) >= 5)
  670. K += 5;
  671. K /= 10;
  672. pll_div->k = K;
  673. return 0;
  674. }
  675. static int wm8985_set_pll(struct snd_soc_dai *dai, int pll_id,
  676. int source, unsigned int freq_in,
  677. unsigned int freq_out)
  678. {
  679. int ret;
  680. struct snd_soc_codec *codec;
  681. struct pll_div pll_div;
  682. codec = dai->codec;
  683. if (freq_in && freq_out) {
  684. ret = pll_factors(&pll_div, freq_out * 4 * 2, freq_in);
  685. if (ret)
  686. return ret;
  687. }
  688. /* disable the PLL before reprogramming it */
  689. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
  690. WM8985_PLLEN_MASK, 0);
  691. if (!freq_in || !freq_out)
  692. return 0;
  693. /* set PLLN and PRESCALE */
  694. snd_soc_write(codec, WM8985_PLL_N,
  695. (pll_div.div2 << WM8985_PLL_PRESCALE_SHIFT)
  696. | pll_div.n);
  697. /* set PLLK */
  698. snd_soc_write(codec, WM8985_PLL_K_3, pll_div.k & 0x1ff);
  699. snd_soc_write(codec, WM8985_PLL_K_2, (pll_div.k >> 9) & 0x1ff);
  700. snd_soc_write(codec, WM8985_PLL_K_1, (pll_div.k >> 18));
  701. /* set the source of the clock to be the PLL */
  702. snd_soc_update_bits(codec, WM8985_CLOCK_GEN_CONTROL,
  703. WM8985_CLKSEL_MASK, WM8985_CLKSEL);
  704. /* enable the PLL */
  705. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
  706. WM8985_PLLEN_MASK, WM8985_PLLEN);
  707. return 0;
  708. }
  709. static int wm8985_set_sysclk(struct snd_soc_dai *dai,
  710. int clk_id, unsigned int freq, int dir)
  711. {
  712. struct snd_soc_codec *codec;
  713. struct wm8985_priv *wm8985;
  714. codec = dai->codec;
  715. wm8985 = snd_soc_codec_get_drvdata(codec);
  716. switch (clk_id) {
  717. case WM8985_CLKSRC_MCLK:
  718. snd_soc_update_bits(codec, WM8985_CLOCK_GEN_CONTROL,
  719. WM8985_CLKSEL_MASK, 0);
  720. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
  721. WM8985_PLLEN_MASK, 0);
  722. break;
  723. case WM8985_CLKSRC_PLL:
  724. snd_soc_update_bits(codec, WM8985_CLOCK_GEN_CONTROL,
  725. WM8985_CLKSEL_MASK, WM8985_CLKSEL);
  726. break;
  727. default:
  728. dev_err(dai->dev, "Unknown clock source %d\n", clk_id);
  729. return -EINVAL;
  730. }
  731. wm8985->sysclk = freq;
  732. return 0;
  733. }
  734. static void wm8985_sync_cache(struct snd_soc_codec *codec)
  735. {
  736. short i;
  737. u16 *cache;
  738. if (!codec->cache_sync)
  739. return;
  740. codec->cache_only = 0;
  741. /* restore cache */
  742. cache = codec->reg_cache;
  743. for (i = 0; i < codec->driver->reg_cache_size; i++) {
  744. if (i == WM8985_SOFTWARE_RESET
  745. || cache[i] == wm8985_reg_defs[i])
  746. continue;
  747. snd_soc_write(codec, i, cache[i]);
  748. }
  749. codec->cache_sync = 0;
  750. }
  751. static int wm8985_set_bias_level(struct snd_soc_codec *codec,
  752. enum snd_soc_bias_level level)
  753. {
  754. int ret;
  755. struct wm8985_priv *wm8985;
  756. wm8985 = snd_soc_codec_get_drvdata(codec);
  757. switch (level) {
  758. case SND_SOC_BIAS_ON:
  759. case SND_SOC_BIAS_PREPARE:
  760. /* VMID at 75k */
  761. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
  762. WM8985_VMIDSEL_MASK,
  763. 1 << WM8985_VMIDSEL_SHIFT);
  764. break;
  765. case SND_SOC_BIAS_STANDBY:
  766. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  767. ret = regulator_bulk_enable(ARRAY_SIZE(wm8985->supplies),
  768. wm8985->supplies);
  769. if (ret) {
  770. dev_err(codec->dev,
  771. "Failed to enable supplies: %d\n",
  772. ret);
  773. return ret;
  774. }
  775. wm8985_sync_cache(codec);
  776. /* enable anti-pop features */
  777. snd_soc_update_bits(codec, WM8985_OUT4_TO_ADC,
  778. WM8985_POBCTRL_MASK,
  779. WM8985_POBCTRL);
  780. /* enable thermal shutdown */
  781. snd_soc_update_bits(codec, WM8985_OUTPUT_CTRL0,
  782. WM8985_TSDEN_MASK, WM8985_TSDEN);
  783. snd_soc_update_bits(codec, WM8985_OUTPUT_CTRL0,
  784. WM8985_TSOPCTRL_MASK,
  785. WM8985_TSOPCTRL);
  786. /* enable BIASEN */
  787. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
  788. WM8985_BIASEN_MASK, WM8985_BIASEN);
  789. /* VMID at 75k */
  790. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
  791. WM8985_VMIDSEL_MASK,
  792. 1 << WM8985_VMIDSEL_SHIFT);
  793. msleep(500);
  794. /* disable anti-pop features */
  795. snd_soc_update_bits(codec, WM8985_OUT4_TO_ADC,
  796. WM8985_POBCTRL_MASK, 0);
  797. }
  798. /* VMID at 300k */
  799. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
  800. WM8985_VMIDSEL_MASK,
  801. 2 << WM8985_VMIDSEL_SHIFT);
  802. break;
  803. case SND_SOC_BIAS_OFF:
  804. /* disable thermal shutdown */
  805. snd_soc_update_bits(codec, WM8985_OUTPUT_CTRL0,
  806. WM8985_TSOPCTRL_MASK, 0);
  807. snd_soc_update_bits(codec, WM8985_OUTPUT_CTRL0,
  808. WM8985_TSDEN_MASK, 0);
  809. /* disable VMIDSEL and BIASEN */
  810. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
  811. WM8985_VMIDSEL_MASK | WM8985_BIASEN_MASK,
  812. 0);
  813. snd_soc_write(codec, WM8985_POWER_MANAGEMENT_1, 0);
  814. snd_soc_write(codec, WM8985_POWER_MANAGEMENT_2, 0);
  815. snd_soc_write(codec, WM8985_POWER_MANAGEMENT_3, 0);
  816. codec->cache_sync = 1;
  817. regulator_bulk_disable(ARRAY_SIZE(wm8985->supplies),
  818. wm8985->supplies);
  819. break;
  820. }
  821. codec->dapm.bias_level = level;
  822. return 0;
  823. }
  824. #ifdef CONFIG_PM
  825. static int wm8985_suspend(struct snd_soc_codec *codec)
  826. {
  827. wm8985_set_bias_level(codec, SND_SOC_BIAS_OFF);
  828. return 0;
  829. }
  830. static int wm8985_resume(struct snd_soc_codec *codec)
  831. {
  832. wm8985_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  833. return 0;
  834. }
  835. #else
  836. #define wm8985_suspend NULL
  837. #define wm8985_resume NULL
  838. #endif
  839. static int wm8985_remove(struct snd_soc_codec *codec)
  840. {
  841. struct wm8985_priv *wm8985;
  842. wm8985 = snd_soc_codec_get_drvdata(codec);
  843. wm8985_set_bias_level(codec, SND_SOC_BIAS_OFF);
  844. regulator_bulk_free(ARRAY_SIZE(wm8985->supplies), wm8985->supplies);
  845. return 0;
  846. }
  847. static int wm8985_probe(struct snd_soc_codec *codec)
  848. {
  849. size_t i;
  850. struct wm8985_priv *wm8985;
  851. int ret;
  852. u16 *cache;
  853. wm8985 = snd_soc_codec_get_drvdata(codec);
  854. ret = snd_soc_codec_set_cache_io(codec, 7, 9, wm8985->control_type);
  855. if (ret < 0) {
  856. dev_err(codec->dev, "Failed to set cache i/o: %d\n", ret);
  857. return ret;
  858. }
  859. for (i = 0; i < ARRAY_SIZE(wm8985->supplies); i++)
  860. wm8985->supplies[i].supply = wm8985_supply_names[i];
  861. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8985->supplies),
  862. wm8985->supplies);
  863. if (ret) {
  864. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  865. return ret;
  866. }
  867. ret = regulator_bulk_enable(ARRAY_SIZE(wm8985->supplies),
  868. wm8985->supplies);
  869. if (ret) {
  870. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  871. goto err_reg_get;
  872. }
  873. ret = wm8985_reset(codec);
  874. if (ret < 0) {
  875. dev_err(codec->dev, "Failed to issue reset: %d\n", ret);
  876. goto err_reg_enable;
  877. }
  878. cache = codec->reg_cache;
  879. /* latch volume update bits */
  880. for (i = 0; i < ARRAY_SIZE(volume_update_regs); ++i)
  881. cache[volume_update_regs[i]] |= 0x100;
  882. /* enable BIASCUT */
  883. cache[WM8985_BIAS_CTRL] |= WM8985_BIASCUT;
  884. codec->cache_sync = 1;
  885. snd_soc_add_controls(codec, wm8985_snd_controls,
  886. ARRAY_SIZE(wm8985_snd_controls));
  887. wm8985_add_widgets(codec);
  888. wm8985_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  889. return 0;
  890. err_reg_enable:
  891. regulator_bulk_disable(ARRAY_SIZE(wm8985->supplies), wm8985->supplies);
  892. err_reg_get:
  893. regulator_bulk_free(ARRAY_SIZE(wm8985->supplies), wm8985->supplies);
  894. return ret;
  895. }
  896. static const struct snd_soc_dai_ops wm8985_dai_ops = {
  897. .digital_mute = wm8985_dac_mute,
  898. .hw_params = wm8985_hw_params,
  899. .set_fmt = wm8985_set_fmt,
  900. .set_sysclk = wm8985_set_sysclk,
  901. .set_pll = wm8985_set_pll
  902. };
  903. #define WM8985_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
  904. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  905. static struct snd_soc_dai_driver wm8985_dai = {
  906. .name = "wm8985-hifi",
  907. .playback = {
  908. .stream_name = "Playback",
  909. .channels_min = 2,
  910. .channels_max = 2,
  911. .rates = SNDRV_PCM_RATE_8000_48000,
  912. .formats = WM8985_FORMATS,
  913. },
  914. .capture = {
  915. .stream_name = "Capture",
  916. .channels_min = 2,
  917. .channels_max = 2,
  918. .rates = SNDRV_PCM_RATE_8000_48000,
  919. .formats = WM8985_FORMATS,
  920. },
  921. .ops = &wm8985_dai_ops,
  922. .symmetric_rates = 1
  923. };
  924. static struct snd_soc_codec_driver soc_codec_dev_wm8985 = {
  925. .probe = wm8985_probe,
  926. .remove = wm8985_remove,
  927. .suspend = wm8985_suspend,
  928. .resume = wm8985_resume,
  929. .set_bias_level = wm8985_set_bias_level,
  930. .reg_cache_size = ARRAY_SIZE(wm8985_reg_defs),
  931. .reg_word_size = sizeof(u16),
  932. .reg_cache_default = wm8985_reg_defs
  933. };
  934. #if defined(CONFIG_SPI_MASTER)
  935. static int __devinit wm8985_spi_probe(struct spi_device *spi)
  936. {
  937. struct wm8985_priv *wm8985;
  938. int ret;
  939. wm8985 = kzalloc(sizeof *wm8985, GFP_KERNEL);
  940. if (!wm8985)
  941. return -ENOMEM;
  942. wm8985->control_type = SND_SOC_SPI;
  943. spi_set_drvdata(spi, wm8985);
  944. ret = snd_soc_register_codec(&spi->dev,
  945. &soc_codec_dev_wm8985, &wm8985_dai, 1);
  946. if (ret < 0)
  947. kfree(wm8985);
  948. return ret;
  949. }
  950. static int __devexit wm8985_spi_remove(struct spi_device *spi)
  951. {
  952. snd_soc_unregister_codec(&spi->dev);
  953. kfree(spi_get_drvdata(spi));
  954. return 0;
  955. }
  956. static struct spi_driver wm8985_spi_driver = {
  957. .driver = {
  958. .name = "wm8985",
  959. .owner = THIS_MODULE,
  960. },
  961. .probe = wm8985_spi_probe,
  962. .remove = __devexit_p(wm8985_spi_remove)
  963. };
  964. #endif
  965. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  966. static __devinit int wm8985_i2c_probe(struct i2c_client *i2c,
  967. const struct i2c_device_id *id)
  968. {
  969. struct wm8985_priv *wm8985;
  970. int ret;
  971. wm8985 = kzalloc(sizeof *wm8985, GFP_KERNEL);
  972. if (!wm8985)
  973. return -ENOMEM;
  974. wm8985->control_type = SND_SOC_I2C;
  975. i2c_set_clientdata(i2c, wm8985);
  976. ret = snd_soc_register_codec(&i2c->dev,
  977. &soc_codec_dev_wm8985, &wm8985_dai, 1);
  978. if (ret < 0)
  979. kfree(wm8985);
  980. return ret;
  981. }
  982. static __devexit int wm8985_i2c_remove(struct i2c_client *client)
  983. {
  984. snd_soc_unregister_codec(&client->dev);
  985. kfree(i2c_get_clientdata(client));
  986. return 0;
  987. }
  988. static const struct i2c_device_id wm8985_i2c_id[] = {
  989. { "wm8985", 0 },
  990. { }
  991. };
  992. MODULE_DEVICE_TABLE(i2c, wm8985_i2c_id);
  993. static struct i2c_driver wm8985_i2c_driver = {
  994. .driver = {
  995. .name = "wm8985",
  996. .owner = THIS_MODULE,
  997. },
  998. .probe = wm8985_i2c_probe,
  999. .remove = __devexit_p(wm8985_i2c_remove),
  1000. .id_table = wm8985_i2c_id
  1001. };
  1002. #endif
  1003. static int __init wm8985_modinit(void)
  1004. {
  1005. int ret = 0;
  1006. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1007. ret = i2c_add_driver(&wm8985_i2c_driver);
  1008. if (ret) {
  1009. printk(KERN_ERR "Failed to register wm8985 I2C driver: %d\n",
  1010. ret);
  1011. }
  1012. #endif
  1013. #if defined(CONFIG_SPI_MASTER)
  1014. ret = spi_register_driver(&wm8985_spi_driver);
  1015. if (ret != 0) {
  1016. printk(KERN_ERR "Failed to register wm8985 SPI driver: %d\n",
  1017. ret);
  1018. }
  1019. #endif
  1020. return ret;
  1021. }
  1022. module_init(wm8985_modinit);
  1023. static void __exit wm8985_exit(void)
  1024. {
  1025. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1026. i2c_del_driver(&wm8985_i2c_driver);
  1027. #endif
  1028. #if defined(CONFIG_SPI_MASTER)
  1029. spi_unregister_driver(&wm8985_spi_driver);
  1030. #endif
  1031. }
  1032. module_exit(wm8985_exit);
  1033. MODULE_DESCRIPTION("ASoC WM8985 driver");
  1034. MODULE_AUTHOR("Dimitris Papastamos <dp@opensource.wolfsonmicro.com>");
  1035. MODULE_LICENSE("GPL");