wm8983.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204
  1. /*
  2. * wm8983.c -- WM8983 ALSA SoC Audio driver
  3. *
  4. * Copyright 2011 Wolfson Microelectronics plc
  5. *
  6. * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/pm.h>
  17. #include <linux/i2c.h>
  18. #include <linux/spi/spi.h>
  19. #include <linux/slab.h>
  20. #include <sound/core.h>
  21. #include <sound/pcm.h>
  22. #include <sound/pcm_params.h>
  23. #include <sound/soc.h>
  24. #include <sound/initval.h>
  25. #include <sound/tlv.h>
  26. #include "wm8983.h"
  27. static const u16 wm8983_reg_defs[WM8983_MAX_REGISTER + 1] = {
  28. [0x00] = 0x0000, /* R0 - Software Reset */
  29. [0x01] = 0x0000, /* R1 - Power management 1 */
  30. [0x02] = 0x0000, /* R2 - Power management 2 */
  31. [0x03] = 0x0000, /* R3 - Power management 3 */
  32. [0x04] = 0x0050, /* R4 - Audio Interface */
  33. [0x05] = 0x0000, /* R5 - Companding control */
  34. [0x06] = 0x0140, /* R6 - Clock Gen control */
  35. [0x07] = 0x0000, /* R7 - Additional control */
  36. [0x08] = 0x0000, /* R8 - GPIO Control */
  37. [0x09] = 0x0000, /* R9 - Jack Detect Control 1 */
  38. [0x0A] = 0x0000, /* R10 - DAC Control */
  39. [0x0B] = 0x00FF, /* R11 - Left DAC digital Vol */
  40. [0x0C] = 0x00FF, /* R12 - Right DAC digital vol */
  41. [0x0D] = 0x0000, /* R13 - Jack Detect Control 2 */
  42. [0x0E] = 0x0100, /* R14 - ADC Control */
  43. [0x0F] = 0x00FF, /* R15 - Left ADC Digital Vol */
  44. [0x10] = 0x00FF, /* R16 - Right ADC Digital Vol */
  45. [0x12] = 0x012C, /* R18 - EQ1 - low shelf */
  46. [0x13] = 0x002C, /* R19 - EQ2 - peak 1 */
  47. [0x14] = 0x002C, /* R20 - EQ3 - peak 2 */
  48. [0x15] = 0x002C, /* R21 - EQ4 - peak 3 */
  49. [0x16] = 0x002C, /* R22 - EQ5 - high shelf */
  50. [0x18] = 0x0032, /* R24 - DAC Limiter 1 */
  51. [0x19] = 0x0000, /* R25 - DAC Limiter 2 */
  52. [0x1B] = 0x0000, /* R27 - Notch Filter 1 */
  53. [0x1C] = 0x0000, /* R28 - Notch Filter 2 */
  54. [0x1D] = 0x0000, /* R29 - Notch Filter 3 */
  55. [0x1E] = 0x0000, /* R30 - Notch Filter 4 */
  56. [0x20] = 0x0038, /* R32 - ALC control 1 */
  57. [0x21] = 0x000B, /* R33 - ALC control 2 */
  58. [0x22] = 0x0032, /* R34 - ALC control 3 */
  59. [0x23] = 0x0000, /* R35 - Noise Gate */
  60. [0x24] = 0x0008, /* R36 - PLL N */
  61. [0x25] = 0x000C, /* R37 - PLL K 1 */
  62. [0x26] = 0x0093, /* R38 - PLL K 2 */
  63. [0x27] = 0x00E9, /* R39 - PLL K 3 */
  64. [0x29] = 0x0000, /* R41 - 3D control */
  65. [0x2A] = 0x0000, /* R42 - OUT4 to ADC */
  66. [0x2B] = 0x0000, /* R43 - Beep control */
  67. [0x2C] = 0x0033, /* R44 - Input ctrl */
  68. [0x2D] = 0x0010, /* R45 - Left INP PGA gain ctrl */
  69. [0x2E] = 0x0010, /* R46 - Right INP PGA gain ctrl */
  70. [0x2F] = 0x0100, /* R47 - Left ADC BOOST ctrl */
  71. [0x30] = 0x0100, /* R48 - Right ADC BOOST ctrl */
  72. [0x31] = 0x0002, /* R49 - Output ctrl */
  73. [0x32] = 0x0001, /* R50 - Left mixer ctrl */
  74. [0x33] = 0x0001, /* R51 - Right mixer ctrl */
  75. [0x34] = 0x0039, /* R52 - LOUT1 (HP) volume ctrl */
  76. [0x35] = 0x0039, /* R53 - ROUT1 (HP) volume ctrl */
  77. [0x36] = 0x0039, /* R54 - LOUT2 (SPK) volume ctrl */
  78. [0x37] = 0x0039, /* R55 - ROUT2 (SPK) volume ctrl */
  79. [0x38] = 0x0001, /* R56 - OUT3 mixer ctrl */
  80. [0x39] = 0x0001, /* R57 - OUT4 (MONO) mix ctrl */
  81. [0x3D] = 0x0000 /* R61 - BIAS CTRL */
  82. };
  83. static const struct wm8983_reg_access {
  84. u16 read; /* Mask of readable bits */
  85. u16 write; /* Mask of writable bits */
  86. } wm8983_access_masks[WM8983_MAX_REGISTER + 1] = {
  87. [0x00] = { 0x0000, 0x01FF }, /* R0 - Software Reset */
  88. [0x01] = { 0x0000, 0x01FF }, /* R1 - Power management 1 */
  89. [0x02] = { 0x0000, 0x01FF }, /* R2 - Power management 2 */
  90. [0x03] = { 0x0000, 0x01EF }, /* R3 - Power management 3 */
  91. [0x04] = { 0x0000, 0x01FF }, /* R4 - Audio Interface */
  92. [0x05] = { 0x0000, 0x003F }, /* R5 - Companding control */
  93. [0x06] = { 0x0000, 0x01FD }, /* R6 - Clock Gen control */
  94. [0x07] = { 0x0000, 0x000F }, /* R7 - Additional control */
  95. [0x08] = { 0x0000, 0x003F }, /* R8 - GPIO Control */
  96. [0x09] = { 0x0000, 0x0070 }, /* R9 - Jack Detect Control 1 */
  97. [0x0A] = { 0x0000, 0x004F }, /* R10 - DAC Control */
  98. [0x0B] = { 0x0000, 0x01FF }, /* R11 - Left DAC digital Vol */
  99. [0x0C] = { 0x0000, 0x01FF }, /* R12 - Right DAC digital vol */
  100. [0x0D] = { 0x0000, 0x00FF }, /* R13 - Jack Detect Control 2 */
  101. [0x0E] = { 0x0000, 0x01FB }, /* R14 - ADC Control */
  102. [0x0F] = { 0x0000, 0x01FF }, /* R15 - Left ADC Digital Vol */
  103. [0x10] = { 0x0000, 0x01FF }, /* R16 - Right ADC Digital Vol */
  104. [0x12] = { 0x0000, 0x017F }, /* R18 - EQ1 - low shelf */
  105. [0x13] = { 0x0000, 0x017F }, /* R19 - EQ2 - peak 1 */
  106. [0x14] = { 0x0000, 0x017F }, /* R20 - EQ3 - peak 2 */
  107. [0x15] = { 0x0000, 0x017F }, /* R21 - EQ4 - peak 3 */
  108. [0x16] = { 0x0000, 0x007F }, /* R22 - EQ5 - high shelf */
  109. [0x18] = { 0x0000, 0x01FF }, /* R24 - DAC Limiter 1 */
  110. [0x19] = { 0x0000, 0x007F }, /* R25 - DAC Limiter 2 */
  111. [0x1B] = { 0x0000, 0x01FF }, /* R27 - Notch Filter 1 */
  112. [0x1C] = { 0x0000, 0x017F }, /* R28 - Notch Filter 2 */
  113. [0x1D] = { 0x0000, 0x017F }, /* R29 - Notch Filter 3 */
  114. [0x1E] = { 0x0000, 0x017F }, /* R30 - Notch Filter 4 */
  115. [0x20] = { 0x0000, 0x01BF }, /* R32 - ALC control 1 */
  116. [0x21] = { 0x0000, 0x00FF }, /* R33 - ALC control 2 */
  117. [0x22] = { 0x0000, 0x01FF }, /* R34 - ALC control 3 */
  118. [0x23] = { 0x0000, 0x000F }, /* R35 - Noise Gate */
  119. [0x24] = { 0x0000, 0x001F }, /* R36 - PLL N */
  120. [0x25] = { 0x0000, 0x003F }, /* R37 - PLL K 1 */
  121. [0x26] = { 0x0000, 0x01FF }, /* R38 - PLL K 2 */
  122. [0x27] = { 0x0000, 0x01FF }, /* R39 - PLL K 3 */
  123. [0x29] = { 0x0000, 0x000F }, /* R41 - 3D control */
  124. [0x2A] = { 0x0000, 0x01E7 }, /* R42 - OUT4 to ADC */
  125. [0x2B] = { 0x0000, 0x01BF }, /* R43 - Beep control */
  126. [0x2C] = { 0x0000, 0x0177 }, /* R44 - Input ctrl */
  127. [0x2D] = { 0x0000, 0x01FF }, /* R45 - Left INP PGA gain ctrl */
  128. [0x2E] = { 0x0000, 0x01FF }, /* R46 - Right INP PGA gain ctrl */
  129. [0x2F] = { 0x0000, 0x0177 }, /* R47 - Left ADC BOOST ctrl */
  130. [0x30] = { 0x0000, 0x0177 }, /* R48 - Right ADC BOOST ctrl */
  131. [0x31] = { 0x0000, 0x007F }, /* R49 - Output ctrl */
  132. [0x32] = { 0x0000, 0x01FF }, /* R50 - Left mixer ctrl */
  133. [0x33] = { 0x0000, 0x01FF }, /* R51 - Right mixer ctrl */
  134. [0x34] = { 0x0000, 0x01FF }, /* R52 - LOUT1 (HP) volume ctrl */
  135. [0x35] = { 0x0000, 0x01FF }, /* R53 - ROUT1 (HP) volume ctrl */
  136. [0x36] = { 0x0000, 0x01FF }, /* R54 - LOUT2 (SPK) volume ctrl */
  137. [0x37] = { 0x0000, 0x01FF }, /* R55 - ROUT2 (SPK) volume ctrl */
  138. [0x38] = { 0x0000, 0x004F }, /* R56 - OUT3 mixer ctrl */
  139. [0x39] = { 0x0000, 0x00FF }, /* R57 - OUT4 (MONO) mix ctrl */
  140. [0x3D] = { 0x0000, 0x0100 } /* R61 - BIAS CTRL */
  141. };
  142. /* vol/gain update regs */
  143. static const int vol_update_regs[] = {
  144. WM8983_LEFT_DAC_DIGITAL_VOL,
  145. WM8983_RIGHT_DAC_DIGITAL_VOL,
  146. WM8983_LEFT_ADC_DIGITAL_VOL,
  147. WM8983_RIGHT_ADC_DIGITAL_VOL,
  148. WM8983_LOUT1_HP_VOLUME_CTRL,
  149. WM8983_ROUT1_HP_VOLUME_CTRL,
  150. WM8983_LOUT2_SPK_VOLUME_CTRL,
  151. WM8983_ROUT2_SPK_VOLUME_CTRL,
  152. WM8983_LEFT_INP_PGA_GAIN_CTRL,
  153. WM8983_RIGHT_INP_PGA_GAIN_CTRL
  154. };
  155. struct wm8983_priv {
  156. enum snd_soc_control_type control_type;
  157. u32 sysclk;
  158. u32 bclk;
  159. };
  160. static const struct {
  161. int div;
  162. int ratio;
  163. } fs_ratios[] = {
  164. { 10, 128 },
  165. { 15, 192 },
  166. { 20, 256 },
  167. { 30, 384 },
  168. { 40, 512 },
  169. { 60, 768 },
  170. { 80, 1024 },
  171. { 120, 1536 }
  172. };
  173. static const int srates[] = { 48000, 32000, 24000, 16000, 12000, 8000 };
  174. static const int bclk_divs[] = {
  175. 1, 2, 4, 8, 16, 32
  176. };
  177. static int eqmode_get(struct snd_kcontrol *kcontrol,
  178. struct snd_ctl_elem_value *ucontrol);
  179. static int eqmode_put(struct snd_kcontrol *kcontrol,
  180. struct snd_ctl_elem_value *ucontrol);
  181. static const DECLARE_TLV_DB_SCALE(dac_tlv, -12700, 50, 1);
  182. static const DECLARE_TLV_DB_SCALE(adc_tlv, -12700, 50, 1);
  183. static const DECLARE_TLV_DB_SCALE(out_tlv, -5700, 100, 0);
  184. static const DECLARE_TLV_DB_SCALE(lim_thresh_tlv, -600, 100, 0);
  185. static const DECLARE_TLV_DB_SCALE(lim_boost_tlv, 0, 100, 0);
  186. static const DECLARE_TLV_DB_SCALE(alc_min_tlv, -1200, 600, 0);
  187. static const DECLARE_TLV_DB_SCALE(alc_max_tlv, -675, 600, 0);
  188. static const DECLARE_TLV_DB_SCALE(alc_tar_tlv, -2250, 150, 0);
  189. static const DECLARE_TLV_DB_SCALE(pga_vol_tlv, -1200, 75, 0);
  190. static const DECLARE_TLV_DB_SCALE(boost_tlv, -1200, 300, 1);
  191. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  192. static const DECLARE_TLV_DB_SCALE(aux_tlv, -1500, 300, 0);
  193. static const DECLARE_TLV_DB_SCALE(bypass_tlv, -1500, 300, 0);
  194. static const DECLARE_TLV_DB_SCALE(pga_boost_tlv, 0, 2000, 0);
  195. static const char *alc_sel_text[] = { "Off", "Right", "Left", "Stereo" };
  196. static const SOC_ENUM_SINGLE_DECL(alc_sel, WM8983_ALC_CONTROL_1, 7,
  197. alc_sel_text);
  198. static const char *alc_mode_text[] = { "ALC", "Limiter" };
  199. static const SOC_ENUM_SINGLE_DECL(alc_mode, WM8983_ALC_CONTROL_3, 8,
  200. alc_mode_text);
  201. static const char *filter_mode_text[] = { "Audio", "Application" };
  202. static const SOC_ENUM_SINGLE_DECL(filter_mode, WM8983_ADC_CONTROL, 7,
  203. filter_mode_text);
  204. static const char *eq_bw_text[] = { "Narrow", "Wide" };
  205. static const char *eqmode_text[] = { "Capture", "Playback" };
  206. static const SOC_ENUM_SINGLE_EXT_DECL(eqmode, eqmode_text);
  207. static const char *eq1_cutoff_text[] = {
  208. "80Hz", "105Hz", "135Hz", "175Hz"
  209. };
  210. static const SOC_ENUM_SINGLE_DECL(eq1_cutoff, WM8983_EQ1_LOW_SHELF, 5,
  211. eq1_cutoff_text);
  212. static const char *eq2_cutoff_text[] = {
  213. "230Hz", "300Hz", "385Hz", "500Hz"
  214. };
  215. static const SOC_ENUM_SINGLE_DECL(eq2_bw, WM8983_EQ2_PEAK_1, 8, eq_bw_text);
  216. static const SOC_ENUM_SINGLE_DECL(eq2_cutoff, WM8983_EQ2_PEAK_1, 5,
  217. eq2_cutoff_text);
  218. static const char *eq3_cutoff_text[] = {
  219. "650Hz", "850Hz", "1.1kHz", "1.4kHz"
  220. };
  221. static const SOC_ENUM_SINGLE_DECL(eq3_bw, WM8983_EQ3_PEAK_2, 8, eq_bw_text);
  222. static const SOC_ENUM_SINGLE_DECL(eq3_cutoff, WM8983_EQ3_PEAK_2, 5,
  223. eq3_cutoff_text);
  224. static const char *eq4_cutoff_text[] = {
  225. "1.8kHz", "2.4kHz", "3.2kHz", "4.1kHz"
  226. };
  227. static const SOC_ENUM_SINGLE_DECL(eq4_bw, WM8983_EQ4_PEAK_3, 8, eq_bw_text);
  228. static const SOC_ENUM_SINGLE_DECL(eq4_cutoff, WM8983_EQ4_PEAK_3, 5,
  229. eq4_cutoff_text);
  230. static const char *eq5_cutoff_text[] = {
  231. "5.3kHz", "6.9kHz", "9kHz", "11.7kHz"
  232. };
  233. static const SOC_ENUM_SINGLE_DECL(eq5_cutoff, WM8983_EQ5_HIGH_SHELF, 5,
  234. eq5_cutoff_text);
  235. static const char *speaker_mode_text[] = { "Class A/B", "Class D" };
  236. static const SOC_ENUM_SINGLE_DECL(speaker_mode, 0x17, 8, speaker_mode_text);
  237. static const char *depth_3d_text[] = {
  238. "Off",
  239. "6.67%",
  240. "13.3%",
  241. "20%",
  242. "26.7%",
  243. "33.3%",
  244. "40%",
  245. "46.6%",
  246. "53.3%",
  247. "60%",
  248. "66.7%",
  249. "73.3%",
  250. "80%",
  251. "86.7%",
  252. "93.3%",
  253. "100%"
  254. };
  255. static const SOC_ENUM_SINGLE_DECL(depth_3d, WM8983_3D_CONTROL, 0,
  256. depth_3d_text);
  257. static const struct snd_kcontrol_new wm8983_snd_controls[] = {
  258. SOC_SINGLE("Digital Loopback Switch", WM8983_COMPANDING_CONTROL,
  259. 0, 1, 0),
  260. SOC_ENUM("ALC Capture Function", alc_sel),
  261. SOC_SINGLE_TLV("ALC Capture Max Volume", WM8983_ALC_CONTROL_1,
  262. 3, 7, 0, alc_max_tlv),
  263. SOC_SINGLE_TLV("ALC Capture Min Volume", WM8983_ALC_CONTROL_1,
  264. 0, 7, 0, alc_min_tlv),
  265. SOC_SINGLE_TLV("ALC Capture Target Volume", WM8983_ALC_CONTROL_2,
  266. 0, 15, 0, alc_tar_tlv),
  267. SOC_SINGLE("ALC Capture Attack", WM8983_ALC_CONTROL_3, 0, 10, 0),
  268. SOC_SINGLE("ALC Capture Hold", WM8983_ALC_CONTROL_2, 4, 10, 0),
  269. SOC_SINGLE("ALC Capture Decay", WM8983_ALC_CONTROL_3, 4, 10, 0),
  270. SOC_ENUM("ALC Mode", alc_mode),
  271. SOC_SINGLE("ALC Capture NG Switch", WM8983_NOISE_GATE,
  272. 3, 1, 0),
  273. SOC_SINGLE("ALC Capture NG Threshold", WM8983_NOISE_GATE,
  274. 0, 7, 1),
  275. SOC_DOUBLE_R_TLV("Capture Volume", WM8983_LEFT_ADC_DIGITAL_VOL,
  276. WM8983_RIGHT_ADC_DIGITAL_VOL, 0, 255, 0, adc_tlv),
  277. SOC_DOUBLE_R("Capture PGA ZC Switch", WM8983_LEFT_INP_PGA_GAIN_CTRL,
  278. WM8983_RIGHT_INP_PGA_GAIN_CTRL, 7, 1, 0),
  279. SOC_DOUBLE_R_TLV("Capture PGA Volume", WM8983_LEFT_INP_PGA_GAIN_CTRL,
  280. WM8983_RIGHT_INP_PGA_GAIN_CTRL, 0, 63, 0, pga_vol_tlv),
  281. SOC_DOUBLE_R_TLV("Capture PGA Boost Volume",
  282. WM8983_LEFT_ADC_BOOST_CTRL, WM8983_RIGHT_ADC_BOOST_CTRL,
  283. 8, 1, 0, pga_boost_tlv),
  284. SOC_DOUBLE("ADC Inversion Switch", WM8983_ADC_CONTROL, 0, 1, 1, 0),
  285. SOC_SINGLE("ADC 128x Oversampling Switch", WM8983_ADC_CONTROL, 8, 1, 0),
  286. SOC_DOUBLE_R_TLV("Playback Volume", WM8983_LEFT_DAC_DIGITAL_VOL,
  287. WM8983_RIGHT_DAC_DIGITAL_VOL, 0, 255, 0, dac_tlv),
  288. SOC_SINGLE("DAC Playback Limiter Switch", WM8983_DAC_LIMITER_1, 8, 1, 0),
  289. SOC_SINGLE("DAC Playback Limiter Decay", WM8983_DAC_LIMITER_1, 4, 10, 0),
  290. SOC_SINGLE("DAC Playback Limiter Attack", WM8983_DAC_LIMITER_1, 0, 11, 0),
  291. SOC_SINGLE_TLV("DAC Playback Limiter Threshold", WM8983_DAC_LIMITER_2,
  292. 4, 7, 1, lim_thresh_tlv),
  293. SOC_SINGLE_TLV("DAC Playback Limiter Boost Volume", WM8983_DAC_LIMITER_2,
  294. 0, 12, 0, lim_boost_tlv),
  295. SOC_DOUBLE("DAC Inversion Switch", WM8983_DAC_CONTROL, 0, 1, 1, 0),
  296. SOC_SINGLE("DAC Auto Mute Switch", WM8983_DAC_CONTROL, 2, 1, 0),
  297. SOC_SINGLE("DAC 128x Oversampling Switch", WM8983_DAC_CONTROL, 3, 1, 0),
  298. SOC_DOUBLE_R_TLV("Headphone Playback Volume", WM8983_LOUT1_HP_VOLUME_CTRL,
  299. WM8983_ROUT1_HP_VOLUME_CTRL, 0, 63, 0, out_tlv),
  300. SOC_DOUBLE_R("Headphone Playback ZC Switch", WM8983_LOUT1_HP_VOLUME_CTRL,
  301. WM8983_ROUT1_HP_VOLUME_CTRL, 7, 1, 0),
  302. SOC_DOUBLE_R("Headphone Switch", WM8983_LOUT1_HP_VOLUME_CTRL,
  303. WM8983_ROUT1_HP_VOLUME_CTRL, 6, 1, 1),
  304. SOC_DOUBLE_R_TLV("Speaker Playback Volume", WM8983_LOUT2_SPK_VOLUME_CTRL,
  305. WM8983_ROUT2_SPK_VOLUME_CTRL, 0, 63, 0, out_tlv),
  306. SOC_DOUBLE_R("Speaker Playback ZC Switch", WM8983_LOUT2_SPK_VOLUME_CTRL,
  307. WM8983_ROUT2_SPK_VOLUME_CTRL, 7, 1, 0),
  308. SOC_DOUBLE_R("Speaker Switch", WM8983_LOUT2_SPK_VOLUME_CTRL,
  309. WM8983_ROUT2_SPK_VOLUME_CTRL, 6, 1, 1),
  310. SOC_SINGLE("OUT3 Switch", WM8983_OUT3_MIXER_CTRL,
  311. 6, 1, 1),
  312. SOC_SINGLE("OUT4 Switch", WM8983_OUT4_MONO_MIX_CTRL,
  313. 6, 1, 1),
  314. SOC_SINGLE("High Pass Filter Switch", WM8983_ADC_CONTROL, 8, 1, 0),
  315. SOC_ENUM("High Pass Filter Mode", filter_mode),
  316. SOC_SINGLE("High Pass Filter Cutoff", WM8983_ADC_CONTROL, 4, 7, 0),
  317. SOC_DOUBLE_R_TLV("Aux Bypass Volume",
  318. WM8983_LEFT_MIXER_CTRL, WM8983_RIGHT_MIXER_CTRL, 6, 7, 0,
  319. aux_tlv),
  320. SOC_DOUBLE_R_TLV("Input PGA Bypass Volume",
  321. WM8983_LEFT_MIXER_CTRL, WM8983_RIGHT_MIXER_CTRL, 2, 7, 0,
  322. bypass_tlv),
  323. SOC_ENUM_EXT("Equalizer Function", eqmode, eqmode_get, eqmode_put),
  324. SOC_ENUM("EQ1 Cutoff", eq1_cutoff),
  325. SOC_SINGLE_TLV("EQ1 Volume", WM8983_EQ1_LOW_SHELF, 0, 24, 1, eq_tlv),
  326. SOC_ENUM("EQ2 Bandwith", eq2_bw),
  327. SOC_ENUM("EQ2 Cutoff", eq2_cutoff),
  328. SOC_SINGLE_TLV("EQ2 Volume", WM8983_EQ2_PEAK_1, 0, 24, 1, eq_tlv),
  329. SOC_ENUM("EQ3 Bandwith", eq3_bw),
  330. SOC_ENUM("EQ3 Cutoff", eq3_cutoff),
  331. SOC_SINGLE_TLV("EQ3 Volume", WM8983_EQ3_PEAK_2, 0, 24, 1, eq_tlv),
  332. SOC_ENUM("EQ4 Bandwith", eq4_bw),
  333. SOC_ENUM("EQ4 Cutoff", eq4_cutoff),
  334. SOC_SINGLE_TLV("EQ4 Volume", WM8983_EQ4_PEAK_3, 0, 24, 1, eq_tlv),
  335. SOC_ENUM("EQ5 Cutoff", eq5_cutoff),
  336. SOC_SINGLE_TLV("EQ5 Volume", WM8983_EQ5_HIGH_SHELF, 0, 24, 1, eq_tlv),
  337. SOC_ENUM("3D Depth", depth_3d),
  338. SOC_ENUM("Speaker Mode", speaker_mode)
  339. };
  340. static const struct snd_kcontrol_new left_out_mixer[] = {
  341. SOC_DAPM_SINGLE("Line Switch", WM8983_LEFT_MIXER_CTRL, 1, 1, 0),
  342. SOC_DAPM_SINGLE("Aux Switch", WM8983_LEFT_MIXER_CTRL, 5, 1, 0),
  343. SOC_DAPM_SINGLE("PCM Switch", WM8983_LEFT_MIXER_CTRL, 0, 1, 0),
  344. };
  345. static const struct snd_kcontrol_new right_out_mixer[] = {
  346. SOC_DAPM_SINGLE("Line Switch", WM8983_RIGHT_MIXER_CTRL, 1, 1, 0),
  347. SOC_DAPM_SINGLE("Aux Switch", WM8983_RIGHT_MIXER_CTRL, 5, 1, 0),
  348. SOC_DAPM_SINGLE("PCM Switch", WM8983_RIGHT_MIXER_CTRL, 0, 1, 0),
  349. };
  350. static const struct snd_kcontrol_new left_input_mixer[] = {
  351. SOC_DAPM_SINGLE("L2 Switch", WM8983_INPUT_CTRL, 2, 1, 0),
  352. SOC_DAPM_SINGLE("MicN Switch", WM8983_INPUT_CTRL, 1, 1, 0),
  353. SOC_DAPM_SINGLE("MicP Switch", WM8983_INPUT_CTRL, 0, 1, 0),
  354. };
  355. static const struct snd_kcontrol_new right_input_mixer[] = {
  356. SOC_DAPM_SINGLE("R2 Switch", WM8983_INPUT_CTRL, 6, 1, 0),
  357. SOC_DAPM_SINGLE("MicN Switch", WM8983_INPUT_CTRL, 5, 1, 0),
  358. SOC_DAPM_SINGLE("MicP Switch", WM8983_INPUT_CTRL, 4, 1, 0),
  359. };
  360. static const struct snd_kcontrol_new left_boost_mixer[] = {
  361. SOC_DAPM_SINGLE_TLV("L2 Volume", WM8983_LEFT_ADC_BOOST_CTRL,
  362. 4, 7, 0, boost_tlv),
  363. SOC_DAPM_SINGLE_TLV("AUXL Volume", WM8983_LEFT_ADC_BOOST_CTRL,
  364. 0, 7, 0, boost_tlv)
  365. };
  366. static const struct snd_kcontrol_new out3_mixer[] = {
  367. SOC_DAPM_SINGLE("LMIX2OUT3 Switch", WM8983_OUT3_MIXER_CTRL,
  368. 1, 1, 0),
  369. SOC_DAPM_SINGLE("LDAC2OUT3 Switch", WM8983_OUT3_MIXER_CTRL,
  370. 0, 1, 0),
  371. };
  372. static const struct snd_kcontrol_new out4_mixer[] = {
  373. SOC_DAPM_SINGLE("LMIX2OUT4 Switch", WM8983_OUT4_MONO_MIX_CTRL,
  374. 4, 1, 0),
  375. SOC_DAPM_SINGLE("RMIX2OUT4 Switch", WM8983_OUT4_MONO_MIX_CTRL,
  376. 1, 1, 0),
  377. SOC_DAPM_SINGLE("LDAC2OUT4 Switch", WM8983_OUT4_MONO_MIX_CTRL,
  378. 3, 1, 0),
  379. SOC_DAPM_SINGLE("RDAC2OUT4 Switch", WM8983_OUT4_MONO_MIX_CTRL,
  380. 0, 1, 0),
  381. };
  382. static const struct snd_kcontrol_new right_boost_mixer[] = {
  383. SOC_DAPM_SINGLE_TLV("R2 Volume", WM8983_RIGHT_ADC_BOOST_CTRL,
  384. 4, 7, 0, boost_tlv),
  385. SOC_DAPM_SINGLE_TLV("AUXR Volume", WM8983_RIGHT_ADC_BOOST_CTRL,
  386. 0, 7, 0, boost_tlv)
  387. };
  388. static const struct snd_soc_dapm_widget wm8983_dapm_widgets[] = {
  389. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8983_POWER_MANAGEMENT_3,
  390. 0, 0),
  391. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8983_POWER_MANAGEMENT_3,
  392. 1, 0),
  393. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8983_POWER_MANAGEMENT_2,
  394. 0, 0),
  395. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8983_POWER_MANAGEMENT_2,
  396. 1, 0),
  397. SND_SOC_DAPM_MIXER("Left Output Mixer", WM8983_POWER_MANAGEMENT_3,
  398. 2, 0, left_out_mixer, ARRAY_SIZE(left_out_mixer)),
  399. SND_SOC_DAPM_MIXER("Right Output Mixer", WM8983_POWER_MANAGEMENT_3,
  400. 3, 0, right_out_mixer, ARRAY_SIZE(right_out_mixer)),
  401. SND_SOC_DAPM_MIXER("Left Input Mixer", WM8983_POWER_MANAGEMENT_2,
  402. 2, 0, left_input_mixer, ARRAY_SIZE(left_input_mixer)),
  403. SND_SOC_DAPM_MIXER("Right Input Mixer", WM8983_POWER_MANAGEMENT_2,
  404. 3, 0, right_input_mixer, ARRAY_SIZE(right_input_mixer)),
  405. SND_SOC_DAPM_MIXER("Left Boost Mixer", WM8983_POWER_MANAGEMENT_2,
  406. 4, 0, left_boost_mixer, ARRAY_SIZE(left_boost_mixer)),
  407. SND_SOC_DAPM_MIXER("Right Boost Mixer", WM8983_POWER_MANAGEMENT_2,
  408. 5, 0, right_boost_mixer, ARRAY_SIZE(right_boost_mixer)),
  409. SND_SOC_DAPM_MIXER("OUT3 Mixer", WM8983_POWER_MANAGEMENT_1,
  410. 6, 0, out3_mixer, ARRAY_SIZE(out3_mixer)),
  411. SND_SOC_DAPM_MIXER("OUT4 Mixer", WM8983_POWER_MANAGEMENT_1,
  412. 7, 0, out4_mixer, ARRAY_SIZE(out4_mixer)),
  413. SND_SOC_DAPM_PGA("Left Capture PGA", WM8983_LEFT_INP_PGA_GAIN_CTRL,
  414. 6, 1, NULL, 0),
  415. SND_SOC_DAPM_PGA("Right Capture PGA", WM8983_RIGHT_INP_PGA_GAIN_CTRL,
  416. 6, 1, NULL, 0),
  417. SND_SOC_DAPM_PGA("Left Headphone Out", WM8983_POWER_MANAGEMENT_2,
  418. 7, 0, NULL, 0),
  419. SND_SOC_DAPM_PGA("Right Headphone Out", WM8983_POWER_MANAGEMENT_2,
  420. 8, 0, NULL, 0),
  421. SND_SOC_DAPM_PGA("Left Speaker Out", WM8983_POWER_MANAGEMENT_3,
  422. 5, 0, NULL, 0),
  423. SND_SOC_DAPM_PGA("Right Speaker Out", WM8983_POWER_MANAGEMENT_3,
  424. 6, 0, NULL, 0),
  425. SND_SOC_DAPM_PGA("OUT3 Out", WM8983_POWER_MANAGEMENT_3,
  426. 7, 0, NULL, 0),
  427. SND_SOC_DAPM_PGA("OUT4 Out", WM8983_POWER_MANAGEMENT_3,
  428. 8, 0, NULL, 0),
  429. SND_SOC_DAPM_SUPPLY("Mic Bias", WM8983_POWER_MANAGEMENT_1, 4, 0,
  430. NULL, 0),
  431. SND_SOC_DAPM_INPUT("LIN"),
  432. SND_SOC_DAPM_INPUT("LIP"),
  433. SND_SOC_DAPM_INPUT("RIN"),
  434. SND_SOC_DAPM_INPUT("RIP"),
  435. SND_SOC_DAPM_INPUT("AUXL"),
  436. SND_SOC_DAPM_INPUT("AUXR"),
  437. SND_SOC_DAPM_INPUT("L2"),
  438. SND_SOC_DAPM_INPUT("R2"),
  439. SND_SOC_DAPM_OUTPUT("HPL"),
  440. SND_SOC_DAPM_OUTPUT("HPR"),
  441. SND_SOC_DAPM_OUTPUT("SPKL"),
  442. SND_SOC_DAPM_OUTPUT("SPKR"),
  443. SND_SOC_DAPM_OUTPUT("OUT3"),
  444. SND_SOC_DAPM_OUTPUT("OUT4")
  445. };
  446. static const struct snd_soc_dapm_route wm8983_audio_map[] = {
  447. { "OUT3 Mixer", "LMIX2OUT3 Switch", "Left Output Mixer" },
  448. { "OUT3 Mixer", "LDAC2OUT3 Switch", "Left DAC" },
  449. { "OUT3 Out", NULL, "OUT3 Mixer" },
  450. { "OUT3", NULL, "OUT3 Out" },
  451. { "OUT4 Mixer", "LMIX2OUT4 Switch", "Left Output Mixer" },
  452. { "OUT4 Mixer", "RMIX2OUT4 Switch", "Right Output Mixer" },
  453. { "OUT4 Mixer", "LDAC2OUT4 Switch", "Left DAC" },
  454. { "OUT4 Mixer", "RDAC2OUT4 Switch", "Right DAC" },
  455. { "OUT4 Out", NULL, "OUT4 Mixer" },
  456. { "OUT4", NULL, "OUT4 Out" },
  457. { "Right Output Mixer", "PCM Switch", "Right DAC" },
  458. { "Right Output Mixer", "Aux Switch", "AUXR" },
  459. { "Right Output Mixer", "Line Switch", "Right Boost Mixer" },
  460. { "Left Output Mixer", "PCM Switch", "Left DAC" },
  461. { "Left Output Mixer", "Aux Switch", "AUXL" },
  462. { "Left Output Mixer", "Line Switch", "Left Boost Mixer" },
  463. { "Right Headphone Out", NULL, "Right Output Mixer" },
  464. { "HPR", NULL, "Right Headphone Out" },
  465. { "Left Headphone Out", NULL, "Left Output Mixer" },
  466. { "HPL", NULL, "Left Headphone Out" },
  467. { "Right Speaker Out", NULL, "Right Output Mixer" },
  468. { "SPKR", NULL, "Right Speaker Out" },
  469. { "Left Speaker Out", NULL, "Left Output Mixer" },
  470. { "SPKL", NULL, "Left Speaker Out" },
  471. { "Right ADC", NULL, "Right Boost Mixer" },
  472. { "Right Boost Mixer", "AUXR Volume", "AUXR" },
  473. { "Right Boost Mixer", NULL, "Right Capture PGA" },
  474. { "Right Boost Mixer", "R2 Volume", "R2" },
  475. { "Left ADC", NULL, "Left Boost Mixer" },
  476. { "Left Boost Mixer", "AUXL Volume", "AUXL" },
  477. { "Left Boost Mixer", NULL, "Left Capture PGA" },
  478. { "Left Boost Mixer", "L2 Volume", "L2" },
  479. { "Right Capture PGA", NULL, "Right Input Mixer" },
  480. { "Left Capture PGA", NULL, "Left Input Mixer" },
  481. { "Right Input Mixer", "R2 Switch", "R2" },
  482. { "Right Input Mixer", "MicN Switch", "RIN" },
  483. { "Right Input Mixer", "MicP Switch", "RIP" },
  484. { "Left Input Mixer", "L2 Switch", "L2" },
  485. { "Left Input Mixer", "MicN Switch", "LIN" },
  486. { "Left Input Mixer", "MicP Switch", "LIP" },
  487. };
  488. static int eqmode_get(struct snd_kcontrol *kcontrol,
  489. struct snd_ctl_elem_value *ucontrol)
  490. {
  491. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  492. unsigned int reg;
  493. reg = snd_soc_read(codec, WM8983_EQ1_LOW_SHELF);
  494. if (reg & WM8983_EQ3DMODE)
  495. ucontrol->value.integer.value[0] = 1;
  496. else
  497. ucontrol->value.integer.value[0] = 0;
  498. return 0;
  499. }
  500. static int eqmode_put(struct snd_kcontrol *kcontrol,
  501. struct snd_ctl_elem_value *ucontrol)
  502. {
  503. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  504. unsigned int regpwr2, regpwr3;
  505. unsigned int reg_eq;
  506. if (ucontrol->value.integer.value[0] != 0
  507. && ucontrol->value.integer.value[0] != 1)
  508. return -EINVAL;
  509. reg_eq = snd_soc_read(codec, WM8983_EQ1_LOW_SHELF);
  510. switch ((reg_eq & WM8983_EQ3DMODE) >> WM8983_EQ3DMODE_SHIFT) {
  511. case 0:
  512. if (!ucontrol->value.integer.value[0])
  513. return 0;
  514. break;
  515. case 1:
  516. if (ucontrol->value.integer.value[0])
  517. return 0;
  518. break;
  519. }
  520. regpwr2 = snd_soc_read(codec, WM8983_POWER_MANAGEMENT_2);
  521. regpwr3 = snd_soc_read(codec, WM8983_POWER_MANAGEMENT_3);
  522. /* disable the DACs and ADCs */
  523. snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_2,
  524. WM8983_ADCENR_MASK | WM8983_ADCENL_MASK, 0);
  525. snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_3,
  526. WM8983_DACENR_MASK | WM8983_DACENL_MASK, 0);
  527. /* set the desired eqmode */
  528. snd_soc_update_bits(codec, WM8983_EQ1_LOW_SHELF,
  529. WM8983_EQ3DMODE_MASK,
  530. ucontrol->value.integer.value[0]
  531. << WM8983_EQ3DMODE_SHIFT);
  532. /* restore DAC/ADC configuration */
  533. snd_soc_write(codec, WM8983_POWER_MANAGEMENT_2, regpwr2);
  534. snd_soc_write(codec, WM8983_POWER_MANAGEMENT_3, regpwr3);
  535. return 0;
  536. }
  537. static int wm8983_readable(struct snd_soc_codec *codec, unsigned int reg)
  538. {
  539. if (reg > WM8983_MAX_REGISTER)
  540. return 0;
  541. return wm8983_access_masks[reg].read != 0;
  542. }
  543. static int wm8983_dac_mute(struct snd_soc_dai *dai, int mute)
  544. {
  545. struct snd_soc_codec *codec = dai->codec;
  546. return snd_soc_update_bits(codec, WM8983_DAC_CONTROL,
  547. WM8983_SOFTMUTE_MASK,
  548. !!mute << WM8983_SOFTMUTE_SHIFT);
  549. }
  550. static int wm8983_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  551. {
  552. struct snd_soc_codec *codec = dai->codec;
  553. u16 format, master, bcp, lrp;
  554. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  555. case SND_SOC_DAIFMT_I2S:
  556. format = 0x2;
  557. break;
  558. case SND_SOC_DAIFMT_RIGHT_J:
  559. format = 0x0;
  560. break;
  561. case SND_SOC_DAIFMT_LEFT_J:
  562. format = 0x1;
  563. break;
  564. case SND_SOC_DAIFMT_DSP_A:
  565. case SND_SOC_DAIFMT_DSP_B:
  566. format = 0x3;
  567. break;
  568. default:
  569. dev_err(dai->dev, "Unknown dai format\n");
  570. return -EINVAL;
  571. }
  572. snd_soc_update_bits(codec, WM8983_AUDIO_INTERFACE,
  573. WM8983_FMT_MASK, format << WM8983_FMT_SHIFT);
  574. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  575. case SND_SOC_DAIFMT_CBM_CFM:
  576. master = 1;
  577. break;
  578. case SND_SOC_DAIFMT_CBS_CFS:
  579. master = 0;
  580. break;
  581. default:
  582. dev_err(dai->dev, "Unknown master/slave configuration\n");
  583. return -EINVAL;
  584. }
  585. snd_soc_update_bits(codec, WM8983_CLOCK_GEN_CONTROL,
  586. WM8983_MS_MASK, master << WM8983_MS_SHIFT);
  587. /* FIXME: We don't currently support DSP A/B modes */
  588. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  589. case SND_SOC_DAIFMT_DSP_A:
  590. case SND_SOC_DAIFMT_DSP_B:
  591. dev_err(dai->dev, "DSP A/B modes are not supported\n");
  592. return -EINVAL;
  593. default:
  594. break;
  595. }
  596. bcp = lrp = 0;
  597. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  598. case SND_SOC_DAIFMT_NB_NF:
  599. break;
  600. case SND_SOC_DAIFMT_IB_IF:
  601. bcp = lrp = 1;
  602. break;
  603. case SND_SOC_DAIFMT_IB_NF:
  604. bcp = 1;
  605. break;
  606. case SND_SOC_DAIFMT_NB_IF:
  607. lrp = 1;
  608. break;
  609. default:
  610. dev_err(dai->dev, "Unknown polarity configuration\n");
  611. return -EINVAL;
  612. }
  613. snd_soc_update_bits(codec, WM8983_AUDIO_INTERFACE,
  614. WM8983_LRCP_MASK, lrp << WM8983_LRCP_SHIFT);
  615. snd_soc_update_bits(codec, WM8983_AUDIO_INTERFACE,
  616. WM8983_BCP_MASK, bcp << WM8983_BCP_SHIFT);
  617. return 0;
  618. }
  619. static int wm8983_hw_params(struct snd_pcm_substream *substream,
  620. struct snd_pcm_hw_params *params,
  621. struct snd_soc_dai *dai)
  622. {
  623. int i;
  624. struct snd_soc_codec *codec = dai->codec;
  625. struct wm8983_priv *wm8983 = snd_soc_codec_get_drvdata(codec);
  626. u16 blen, srate_idx;
  627. u32 tmp;
  628. int srate_best;
  629. int ret;
  630. ret = snd_soc_params_to_bclk(params);
  631. if (ret < 0) {
  632. dev_err(codec->dev, "Failed to convert params to bclk: %d\n", ret);
  633. return ret;
  634. }
  635. wm8983->bclk = ret;
  636. switch (params_format(params)) {
  637. case SNDRV_PCM_FORMAT_S16_LE:
  638. blen = 0x0;
  639. break;
  640. case SNDRV_PCM_FORMAT_S20_3LE:
  641. blen = 0x1;
  642. break;
  643. case SNDRV_PCM_FORMAT_S24_LE:
  644. blen = 0x2;
  645. break;
  646. case SNDRV_PCM_FORMAT_S32_LE:
  647. blen = 0x3;
  648. break;
  649. default:
  650. dev_err(dai->dev, "Unsupported word length %u\n",
  651. params_format(params));
  652. return -EINVAL;
  653. }
  654. snd_soc_update_bits(codec, WM8983_AUDIO_INTERFACE,
  655. WM8983_WL_MASK, blen << WM8983_WL_SHIFT);
  656. /*
  657. * match to the nearest possible sample rate and rely
  658. * on the array index to configure the SR register
  659. */
  660. srate_idx = 0;
  661. srate_best = abs(srates[0] - params_rate(params));
  662. for (i = 1; i < ARRAY_SIZE(srates); ++i) {
  663. if (abs(srates[i] - params_rate(params)) >= srate_best)
  664. continue;
  665. srate_idx = i;
  666. srate_best = abs(srates[i] - params_rate(params));
  667. }
  668. dev_dbg(dai->dev, "Selected SRATE = %d\n", srates[srate_idx]);
  669. snd_soc_update_bits(codec, WM8983_ADDITIONAL_CONTROL,
  670. WM8983_SR_MASK, srate_idx << WM8983_SR_SHIFT);
  671. dev_dbg(dai->dev, "Target BCLK = %uHz\n", wm8983->bclk);
  672. dev_dbg(dai->dev, "SYSCLK = %uHz\n", wm8983->sysclk);
  673. for (i = 0; i < ARRAY_SIZE(fs_ratios); ++i) {
  674. if (wm8983->sysclk / params_rate(params)
  675. == fs_ratios[i].ratio)
  676. break;
  677. }
  678. if (i == ARRAY_SIZE(fs_ratios)) {
  679. dev_err(dai->dev, "Unable to configure MCLK ratio %u/%u\n",
  680. wm8983->sysclk, params_rate(params));
  681. return -EINVAL;
  682. }
  683. dev_dbg(dai->dev, "MCLK ratio = %dfs\n", fs_ratios[i].ratio);
  684. snd_soc_update_bits(codec, WM8983_CLOCK_GEN_CONTROL,
  685. WM8983_MCLKDIV_MASK, i << WM8983_MCLKDIV_SHIFT);
  686. /* select the appropriate bclk divider */
  687. tmp = (wm8983->sysclk / fs_ratios[i].div) * 10;
  688. for (i = 0; i < ARRAY_SIZE(bclk_divs); ++i) {
  689. if (wm8983->bclk == tmp / bclk_divs[i])
  690. break;
  691. }
  692. if (i == ARRAY_SIZE(bclk_divs)) {
  693. dev_err(dai->dev, "No matching BCLK divider found\n");
  694. return -EINVAL;
  695. }
  696. dev_dbg(dai->dev, "BCLK div = %d\n", i);
  697. snd_soc_update_bits(codec, WM8983_CLOCK_GEN_CONTROL,
  698. WM8983_BCLKDIV_MASK, i << WM8983_BCLKDIV_SHIFT);
  699. return 0;
  700. }
  701. struct pll_div {
  702. u32 div2:1;
  703. u32 n:4;
  704. u32 k:24;
  705. };
  706. #define FIXED_PLL_SIZE ((1ULL << 24) * 10)
  707. static int pll_factors(struct pll_div *pll_div, unsigned int target,
  708. unsigned int source)
  709. {
  710. u64 Kpart;
  711. unsigned long int K, Ndiv, Nmod;
  712. pll_div->div2 = 0;
  713. Ndiv = target / source;
  714. if (Ndiv < 6) {
  715. source >>= 1;
  716. pll_div->div2 = 1;
  717. Ndiv = target / source;
  718. }
  719. if (Ndiv < 6 || Ndiv > 12) {
  720. printk(KERN_ERR "%s: WM8983 N value is not within"
  721. " the recommended range: %lu\n", __func__, Ndiv);
  722. return -EINVAL;
  723. }
  724. pll_div->n = Ndiv;
  725. Nmod = target % source;
  726. Kpart = FIXED_PLL_SIZE * (u64)Nmod;
  727. do_div(Kpart, source);
  728. K = Kpart & 0xffffffff;
  729. if ((K % 10) >= 5)
  730. K += 5;
  731. K /= 10;
  732. pll_div->k = K;
  733. return 0;
  734. }
  735. static int wm8983_set_pll(struct snd_soc_dai *dai, int pll_id,
  736. int source, unsigned int freq_in,
  737. unsigned int freq_out)
  738. {
  739. int ret;
  740. struct snd_soc_codec *codec;
  741. struct pll_div pll_div;
  742. codec = dai->codec;
  743. if (freq_in && freq_out) {
  744. ret = pll_factors(&pll_div, freq_out * 4 * 2, freq_in);
  745. if (ret)
  746. return ret;
  747. }
  748. /* disable the PLL before re-programming it */
  749. snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_1,
  750. WM8983_PLLEN_MASK, 0);
  751. if (!freq_in || !freq_out)
  752. return 0;
  753. /* set PLLN and PRESCALE */
  754. snd_soc_write(codec, WM8983_PLL_N,
  755. (pll_div.div2 << WM8983_PLL_PRESCALE_SHIFT)
  756. | pll_div.n);
  757. /* set PLLK */
  758. snd_soc_write(codec, WM8983_PLL_K_3, pll_div.k & 0x1ff);
  759. snd_soc_write(codec, WM8983_PLL_K_2, (pll_div.k >> 9) & 0x1ff);
  760. snd_soc_write(codec, WM8983_PLL_K_1, (pll_div.k >> 18));
  761. /* enable the PLL */
  762. snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_1,
  763. WM8983_PLLEN_MASK, WM8983_PLLEN);
  764. return 0;
  765. }
  766. static int wm8983_set_sysclk(struct snd_soc_dai *dai,
  767. int clk_id, unsigned int freq, int dir)
  768. {
  769. struct snd_soc_codec *codec = dai->codec;
  770. struct wm8983_priv *wm8983 = snd_soc_codec_get_drvdata(codec);
  771. switch (clk_id) {
  772. case WM8983_CLKSRC_MCLK:
  773. snd_soc_update_bits(codec, WM8983_CLOCK_GEN_CONTROL,
  774. WM8983_CLKSEL_MASK, 0);
  775. break;
  776. case WM8983_CLKSRC_PLL:
  777. snd_soc_update_bits(codec, WM8983_CLOCK_GEN_CONTROL,
  778. WM8983_CLKSEL_MASK, WM8983_CLKSEL);
  779. break;
  780. default:
  781. dev_err(dai->dev, "Unknown clock source: %d\n", clk_id);
  782. return -EINVAL;
  783. }
  784. wm8983->sysclk = freq;
  785. return 0;
  786. }
  787. static int wm8983_set_bias_level(struct snd_soc_codec *codec,
  788. enum snd_soc_bias_level level)
  789. {
  790. int ret;
  791. switch (level) {
  792. case SND_SOC_BIAS_ON:
  793. case SND_SOC_BIAS_PREPARE:
  794. /* VMID at 100k */
  795. snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_1,
  796. WM8983_VMIDSEL_MASK,
  797. 1 << WM8983_VMIDSEL_SHIFT);
  798. break;
  799. case SND_SOC_BIAS_STANDBY:
  800. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  801. ret = snd_soc_cache_sync(codec);
  802. if (ret < 0) {
  803. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  804. return ret;
  805. }
  806. /* enable anti-pop features */
  807. snd_soc_update_bits(codec, WM8983_OUT4_TO_ADC,
  808. WM8983_POBCTRL_MASK | WM8983_DELEN_MASK,
  809. WM8983_POBCTRL | WM8983_DELEN);
  810. /* enable thermal shutdown */
  811. snd_soc_update_bits(codec, WM8983_OUTPUT_CTRL,
  812. WM8983_TSDEN_MASK, WM8983_TSDEN);
  813. /* enable BIASEN */
  814. snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_1,
  815. WM8983_BIASEN_MASK, WM8983_BIASEN);
  816. /* VMID at 100k */
  817. snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_1,
  818. WM8983_VMIDSEL_MASK,
  819. 1 << WM8983_VMIDSEL_SHIFT);
  820. msleep(250);
  821. /* disable anti-pop features */
  822. snd_soc_update_bits(codec, WM8983_OUT4_TO_ADC,
  823. WM8983_POBCTRL_MASK |
  824. WM8983_DELEN_MASK, 0);
  825. }
  826. /* VMID at 500k */
  827. snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_1,
  828. WM8983_VMIDSEL_MASK,
  829. 2 << WM8983_VMIDSEL_SHIFT);
  830. break;
  831. case SND_SOC_BIAS_OFF:
  832. /* disable thermal shutdown */
  833. snd_soc_update_bits(codec, WM8983_OUTPUT_CTRL,
  834. WM8983_TSDEN_MASK, 0);
  835. /* disable VMIDSEL and BIASEN */
  836. snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_1,
  837. WM8983_VMIDSEL_MASK | WM8983_BIASEN_MASK,
  838. 0);
  839. /* wait for VMID to discharge */
  840. msleep(100);
  841. snd_soc_write(codec, WM8983_POWER_MANAGEMENT_1, 0);
  842. snd_soc_write(codec, WM8983_POWER_MANAGEMENT_2, 0);
  843. snd_soc_write(codec, WM8983_POWER_MANAGEMENT_3, 0);
  844. break;
  845. }
  846. codec->dapm.bias_level = level;
  847. return 0;
  848. }
  849. #ifdef CONFIG_PM
  850. static int wm8983_suspend(struct snd_soc_codec *codec)
  851. {
  852. wm8983_set_bias_level(codec, SND_SOC_BIAS_OFF);
  853. return 0;
  854. }
  855. static int wm8983_resume(struct snd_soc_codec *codec)
  856. {
  857. wm8983_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  858. return 0;
  859. }
  860. #else
  861. #define wm8983_suspend NULL
  862. #define wm8983_resume NULL
  863. #endif
  864. static int wm8983_remove(struct snd_soc_codec *codec)
  865. {
  866. wm8983_set_bias_level(codec, SND_SOC_BIAS_OFF);
  867. return 0;
  868. }
  869. static int wm8983_probe(struct snd_soc_codec *codec)
  870. {
  871. int ret;
  872. struct wm8983_priv *wm8983 = snd_soc_codec_get_drvdata(codec);
  873. int i;
  874. ret = snd_soc_codec_set_cache_io(codec, 7, 9, wm8983->control_type);
  875. if (ret < 0) {
  876. dev_err(codec->dev, "Failed to set cache i/o: %d\n", ret);
  877. return ret;
  878. }
  879. ret = snd_soc_write(codec, WM8983_SOFTWARE_RESET, 0);
  880. if (ret < 0) {
  881. dev_err(codec->dev, "Failed to issue reset: %d\n", ret);
  882. return ret;
  883. }
  884. /* set the vol/gain update bits */
  885. for (i = 0; i < ARRAY_SIZE(vol_update_regs); ++i)
  886. snd_soc_update_bits(codec, vol_update_regs[i],
  887. 0x100, 0x100);
  888. /* mute all outputs and set PGAs to minimum gain */
  889. for (i = WM8983_LOUT1_HP_VOLUME_CTRL;
  890. i <= WM8983_OUT4_MONO_MIX_CTRL; ++i)
  891. snd_soc_update_bits(codec, i, 0x40, 0x40);
  892. /* enable soft mute */
  893. snd_soc_update_bits(codec, WM8983_DAC_CONTROL,
  894. WM8983_SOFTMUTE_MASK,
  895. WM8983_SOFTMUTE);
  896. /* enable BIASCUT */
  897. snd_soc_update_bits(codec, WM8983_BIAS_CTRL,
  898. WM8983_BIASCUT, WM8983_BIASCUT);
  899. return 0;
  900. }
  901. static const struct snd_soc_dai_ops wm8983_dai_ops = {
  902. .digital_mute = wm8983_dac_mute,
  903. .hw_params = wm8983_hw_params,
  904. .set_fmt = wm8983_set_fmt,
  905. .set_sysclk = wm8983_set_sysclk,
  906. .set_pll = wm8983_set_pll
  907. };
  908. #define WM8983_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
  909. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  910. static struct snd_soc_dai_driver wm8983_dai = {
  911. .name = "wm8983-hifi",
  912. .playback = {
  913. .stream_name = "Playback",
  914. .channels_min = 2,
  915. .channels_max = 2,
  916. .rates = SNDRV_PCM_RATE_8000_48000,
  917. .formats = WM8983_FORMATS,
  918. },
  919. .capture = {
  920. .stream_name = "Capture",
  921. .channels_min = 2,
  922. .channels_max = 2,
  923. .rates = SNDRV_PCM_RATE_8000_48000,
  924. .formats = WM8983_FORMATS,
  925. },
  926. .ops = &wm8983_dai_ops,
  927. .symmetric_rates = 1
  928. };
  929. static struct snd_soc_codec_driver soc_codec_dev_wm8983 = {
  930. .probe = wm8983_probe,
  931. .remove = wm8983_remove,
  932. .suspend = wm8983_suspend,
  933. .resume = wm8983_resume,
  934. .set_bias_level = wm8983_set_bias_level,
  935. .reg_cache_size = ARRAY_SIZE(wm8983_reg_defs),
  936. .reg_word_size = sizeof(u16),
  937. .reg_cache_default = wm8983_reg_defs,
  938. .controls = wm8983_snd_controls,
  939. .num_controls = ARRAY_SIZE(wm8983_snd_controls),
  940. .dapm_widgets = wm8983_dapm_widgets,
  941. .num_dapm_widgets = ARRAY_SIZE(wm8983_dapm_widgets),
  942. .dapm_routes = wm8983_audio_map,
  943. .num_dapm_routes = ARRAY_SIZE(wm8983_audio_map),
  944. .readable_register = wm8983_readable
  945. };
  946. #if defined(CONFIG_SPI_MASTER)
  947. static int __devinit wm8983_spi_probe(struct spi_device *spi)
  948. {
  949. struct wm8983_priv *wm8983;
  950. int ret;
  951. wm8983 = kzalloc(sizeof *wm8983, GFP_KERNEL);
  952. if (!wm8983)
  953. return -ENOMEM;
  954. wm8983->control_type = SND_SOC_SPI;
  955. spi_set_drvdata(spi, wm8983);
  956. ret = snd_soc_register_codec(&spi->dev,
  957. &soc_codec_dev_wm8983, &wm8983_dai, 1);
  958. if (ret < 0)
  959. kfree(wm8983);
  960. return ret;
  961. }
  962. static int __devexit wm8983_spi_remove(struct spi_device *spi)
  963. {
  964. snd_soc_unregister_codec(&spi->dev);
  965. kfree(spi_get_drvdata(spi));
  966. return 0;
  967. }
  968. static struct spi_driver wm8983_spi_driver = {
  969. .driver = {
  970. .name = "wm8983",
  971. .owner = THIS_MODULE,
  972. },
  973. .probe = wm8983_spi_probe,
  974. .remove = __devexit_p(wm8983_spi_remove)
  975. };
  976. #endif
  977. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  978. static __devinit int wm8983_i2c_probe(struct i2c_client *i2c,
  979. const struct i2c_device_id *id)
  980. {
  981. struct wm8983_priv *wm8983;
  982. int ret;
  983. wm8983 = kzalloc(sizeof *wm8983, GFP_KERNEL);
  984. if (!wm8983)
  985. return -ENOMEM;
  986. wm8983->control_type = SND_SOC_I2C;
  987. i2c_set_clientdata(i2c, wm8983);
  988. ret = snd_soc_register_codec(&i2c->dev,
  989. &soc_codec_dev_wm8983, &wm8983_dai, 1);
  990. if (ret < 0)
  991. kfree(wm8983);
  992. return ret;
  993. }
  994. static __devexit int wm8983_i2c_remove(struct i2c_client *client)
  995. {
  996. snd_soc_unregister_codec(&client->dev);
  997. kfree(i2c_get_clientdata(client));
  998. return 0;
  999. }
  1000. static const struct i2c_device_id wm8983_i2c_id[] = {
  1001. { "wm8983", 0 },
  1002. { }
  1003. };
  1004. MODULE_DEVICE_TABLE(i2c, wm8983_i2c_id);
  1005. static struct i2c_driver wm8983_i2c_driver = {
  1006. .driver = {
  1007. .name = "wm8983",
  1008. .owner = THIS_MODULE,
  1009. },
  1010. .probe = wm8983_i2c_probe,
  1011. .remove = __devexit_p(wm8983_i2c_remove),
  1012. .id_table = wm8983_i2c_id
  1013. };
  1014. #endif
  1015. static int __init wm8983_modinit(void)
  1016. {
  1017. int ret = 0;
  1018. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1019. ret = i2c_add_driver(&wm8983_i2c_driver);
  1020. if (ret) {
  1021. printk(KERN_ERR "Failed to register wm8983 I2C driver: %d\n",
  1022. ret);
  1023. }
  1024. #endif
  1025. #if defined(CONFIG_SPI_MASTER)
  1026. ret = spi_register_driver(&wm8983_spi_driver);
  1027. if (ret != 0) {
  1028. printk(KERN_ERR "Failed to register wm8983 SPI driver: %d\n",
  1029. ret);
  1030. }
  1031. #endif
  1032. return ret;
  1033. }
  1034. module_init(wm8983_modinit);
  1035. static void __exit wm8983_exit(void)
  1036. {
  1037. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1038. i2c_del_driver(&wm8983_i2c_driver);
  1039. #endif
  1040. #if defined(CONFIG_SPI_MASTER)
  1041. spi_unregister_driver(&wm8983_spi_driver);
  1042. #endif
  1043. }
  1044. module_exit(wm8983_exit);
  1045. MODULE_DESCRIPTION("ASoC WM8983 driver");
  1046. MODULE_AUTHOR("Dimitris Papastamos <dp@opensource.wolfsonmicro.com>");
  1047. MODULE_LICENSE("GPL");