hdmi.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947
  1. /*
  2. * hdmi.c
  3. *
  4. * HDMI interface DSS driver setting for TI's OMAP4 family of processor.
  5. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
  6. * Authors: Yong Zhi
  7. * Mythri pk <mythripk@ti.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published by
  11. * the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #define DSS_SUBSYS_NAME "HDMI"
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/err.h>
  25. #include <linux/io.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/mutex.h>
  28. #include <linux/delay.h>
  29. #include <linux/string.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/clk.h>
  33. #include <video/omapdss.h>
  34. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  35. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  36. #include <sound/soc.h>
  37. #include <sound/pcm_params.h>
  38. #include "ti_hdmi_4xxx_ip.h"
  39. #endif
  40. #include "ti_hdmi.h"
  41. #include "dss.h"
  42. #include "dss_features.h"
  43. #define HDMI_WP 0x0
  44. #define HDMI_CORE_SYS 0x400
  45. #define HDMI_CORE_AV 0x900
  46. #define HDMI_PLLCTRL 0x200
  47. #define HDMI_PHY 0x300
  48. /* HDMI EDID Length move this */
  49. #define HDMI_EDID_MAX_LENGTH 256
  50. #define EDID_TIMING_DESCRIPTOR_SIZE 0x12
  51. #define EDID_DESCRIPTOR_BLOCK0_ADDRESS 0x36
  52. #define EDID_DESCRIPTOR_BLOCK1_ADDRESS 0x80
  53. #define EDID_SIZE_BLOCK0_TIMING_DESCRIPTOR 4
  54. #define EDID_SIZE_BLOCK1_TIMING_DESCRIPTOR 4
  55. #define OMAP_HDMI_TIMINGS_NB 34
  56. #define HDMI_DEFAULT_REGN 16
  57. #define HDMI_DEFAULT_REGM2 1
  58. static struct {
  59. struct mutex lock;
  60. struct omap_display_platform_data *pdata;
  61. struct platform_device *pdev;
  62. struct hdmi_ip_data ip_data;
  63. int code;
  64. int mode;
  65. struct clk *sys_clk;
  66. } hdmi;
  67. /*
  68. * Logic for the below structure :
  69. * user enters the CEA or VESA timings by specifying the HDMI/DVI code.
  70. * There is a correspondence between CEA/VESA timing and code, please
  71. * refer to section 6.3 in HDMI 1.3 specification for timing code.
  72. *
  73. * In the below structure, cea_vesa_timings corresponds to all OMAP4
  74. * supported CEA and VESA timing values.code_cea corresponds to the CEA
  75. * code, It is used to get the timing from cea_vesa_timing array.Similarly
  76. * with code_vesa. Code_index is used for back mapping, that is once EDID
  77. * is read from the TV, EDID is parsed to find the timing values and then
  78. * map it to corresponding CEA or VESA index.
  79. */
  80. static const struct hdmi_timings cea_vesa_timings[OMAP_HDMI_TIMINGS_NB] = {
  81. { {640, 480, 25200, 96, 16, 48, 2, 10, 33} , 0 , 0},
  82. { {1280, 720, 74250, 40, 440, 220, 5, 5, 20}, 1, 1},
  83. { {1280, 720, 74250, 40, 110, 220, 5, 5, 20}, 1, 1},
  84. { {720, 480, 27027, 62, 16, 60, 6, 9, 30}, 0, 0},
  85. { {2880, 576, 108000, 256, 48, 272, 5, 5, 39}, 0, 0},
  86. { {1440, 240, 27027, 124, 38, 114, 3, 4, 15}, 0, 0},
  87. { {1440, 288, 27000, 126, 24, 138, 3, 2, 19}, 0, 0},
  88. { {1920, 540, 74250, 44, 528, 148, 5, 2, 15}, 1, 1},
  89. { {1920, 540, 74250, 44, 88, 148, 5, 2, 15}, 1, 1},
  90. { {1920, 1080, 148500, 44, 88, 148, 5, 4, 36}, 1, 1},
  91. { {720, 576, 27000, 64, 12, 68, 5, 5, 39}, 0, 0},
  92. { {1440, 576, 54000, 128, 24, 136, 5, 5, 39}, 0, 0},
  93. { {1920, 1080, 148500, 44, 528, 148, 5, 4, 36}, 1, 1},
  94. { {2880, 480, 108108, 248, 64, 240, 6, 9, 30}, 0, 0},
  95. { {1920, 1080, 74250, 44, 638, 148, 5, 4, 36}, 1, 1},
  96. /* VESA From Here */
  97. { {640, 480, 25175, 96, 16, 48, 2 , 11, 31}, 0, 0},
  98. { {800, 600, 40000, 128, 40, 88, 4 , 1, 23}, 1, 1},
  99. { {848, 480, 33750, 112, 16, 112, 8 , 6, 23}, 1, 1},
  100. { {1280, 768, 79500, 128, 64, 192, 7 , 3, 20}, 1, 0},
  101. { {1280, 800, 83500, 128, 72, 200, 6 , 3, 22}, 1, 0},
  102. { {1360, 768, 85500, 112, 64, 256, 6 , 3, 18}, 1, 1},
  103. { {1280, 960, 108000, 112, 96, 312, 3 , 1, 36}, 1, 1},
  104. { {1280, 1024, 108000, 112, 48, 248, 3 , 1, 38}, 1, 1},
  105. { {1024, 768, 65000, 136, 24, 160, 6, 3, 29}, 0, 0},
  106. { {1400, 1050, 121750, 144, 88, 232, 4, 3, 32}, 1, 0},
  107. { {1440, 900, 106500, 152, 80, 232, 6, 3, 25}, 1, 0},
  108. { {1680, 1050, 146250, 176 , 104, 280, 6, 3, 30}, 1, 0},
  109. { {1366, 768, 85500, 143, 70, 213, 3, 3, 24}, 1, 1},
  110. { {1920, 1080, 148500, 44, 148, 80, 5, 4, 36}, 1, 1},
  111. { {1280, 768, 68250, 32, 48, 80, 7, 3, 12}, 0, 1},
  112. { {1400, 1050, 101000, 32, 48, 80, 4, 3, 23}, 0, 1},
  113. { {1680, 1050, 119000, 32, 48, 80, 6, 3, 21}, 0, 1},
  114. { {1280, 800, 79500, 32, 48, 80, 6, 3, 14}, 0, 1},
  115. { {1280, 720, 74250, 40, 110, 220, 5, 5, 20}, 1, 1}
  116. };
  117. /*
  118. * This is a static mapping array which maps the timing values
  119. * with corresponding CEA / VESA code
  120. */
  121. static const int code_index[OMAP_HDMI_TIMINGS_NB] = {
  122. 1, 19, 4, 2, 37, 6, 21, 20, 5, 16, 17, 29, 31, 35, 32,
  123. /* <--15 CEA 17--> vesa*/
  124. 4, 9, 0xE, 0x17, 0x1C, 0x27, 0x20, 0x23, 0x10, 0x2A,
  125. 0X2F, 0x3A, 0X51, 0X52, 0x16, 0x29, 0x39, 0x1B
  126. };
  127. /*
  128. * This is reverse static mapping which maps the CEA / VESA code
  129. * to the corresponding timing values
  130. */
  131. static const int code_cea[39] = {
  132. -1, 0, 3, 3, 2, 8, 5, 5, -1, -1,
  133. -1, -1, -1, -1, -1, -1, 9, 10, 10, 1,
  134. 7, 6, 6, -1, -1, -1, -1, -1, -1, 11,
  135. 11, 12, 14, -1, -1, 13, 13, 4, 4
  136. };
  137. static const int code_vesa[85] = {
  138. -1, -1, -1, -1, 15, -1, -1, -1, -1, 16,
  139. -1, -1, -1, -1, 17, -1, 23, -1, -1, -1,
  140. -1, -1, 29, 18, -1, -1, -1, 32, 19, -1,
  141. -1, -1, 21, -1, -1, 22, -1, -1, -1, 20,
  142. -1, 30, 24, -1, -1, -1, -1, 25, -1, -1,
  143. -1, -1, -1, -1, -1, -1, -1, 31, 26, -1,
  144. -1, -1, -1, -1, -1, -1, -1, -1, -1, -1,
  145. -1, -1, -1, -1, -1, -1, -1, -1, -1, -1,
  146. -1, 27, 28, -1, 33};
  147. static int hdmi_runtime_get(void)
  148. {
  149. int r;
  150. DSSDBG("hdmi_runtime_get\n");
  151. /*
  152. * HACK: Add dss_runtime_get() to ensure DSS clock domain is enabled.
  153. * This should be removed later.
  154. */
  155. r = dss_runtime_get();
  156. if (r < 0)
  157. goto err_get_dss;
  158. r = pm_runtime_get_sync(&hdmi.pdev->dev);
  159. WARN_ON(r < 0);
  160. if (r < 0)
  161. goto err_get_hdmi;
  162. return 0;
  163. err_get_hdmi:
  164. dss_runtime_put();
  165. err_get_dss:
  166. return r;
  167. }
  168. static void hdmi_runtime_put(void)
  169. {
  170. int r;
  171. DSSDBG("hdmi_runtime_put\n");
  172. r = pm_runtime_put_sync(&hdmi.pdev->dev);
  173. WARN_ON(r < 0);
  174. /*
  175. * HACK: This is added to complement the dss_runtime_get() call in
  176. * hdmi_runtime_get(). This should be removed later.
  177. */
  178. dss_runtime_put();
  179. }
  180. int hdmi_init_display(struct omap_dss_device *dssdev)
  181. {
  182. DSSDBG("init_display\n");
  183. dss_init_hdmi_ip_ops(&hdmi.ip_data);
  184. return 0;
  185. }
  186. static int get_timings_index(void)
  187. {
  188. int code;
  189. if (hdmi.mode == 0)
  190. code = code_vesa[hdmi.code];
  191. else
  192. code = code_cea[hdmi.code];
  193. if (code == -1) {
  194. /* HDMI code 4 corresponds to 640 * 480 VGA */
  195. hdmi.code = 4;
  196. /* DVI mode 1 corresponds to HDMI 0 to DVI */
  197. hdmi.mode = HDMI_DVI;
  198. code = code_vesa[hdmi.code];
  199. }
  200. return code;
  201. }
  202. static struct hdmi_cm hdmi_get_code(struct omap_video_timings *timing)
  203. {
  204. int i = 0, code = -1, temp_vsync = 0, temp_hsync = 0;
  205. int timing_vsync = 0, timing_hsync = 0;
  206. struct hdmi_video_timings temp;
  207. struct hdmi_cm cm = {-1};
  208. DSSDBG("hdmi_get_code\n");
  209. for (i = 0; i < OMAP_HDMI_TIMINGS_NB; i++) {
  210. temp = cea_vesa_timings[i].timings;
  211. if ((temp.pixel_clock == timing->pixel_clock) &&
  212. (temp.x_res == timing->x_res) &&
  213. (temp.y_res == timing->y_res)) {
  214. temp_hsync = temp.hfp + temp.hsw + temp.hbp;
  215. timing_hsync = timing->hfp + timing->hsw + timing->hbp;
  216. temp_vsync = temp.vfp + temp.vsw + temp.vbp;
  217. timing_vsync = timing->vfp + timing->vsw + timing->vbp;
  218. DSSDBG("temp_hsync = %d , temp_vsync = %d"
  219. "timing_hsync = %d, timing_vsync = %d\n",
  220. temp_hsync, temp_hsync,
  221. timing_hsync, timing_vsync);
  222. if ((temp_hsync == timing_hsync) &&
  223. (temp_vsync == timing_vsync)) {
  224. code = i;
  225. cm.code = code_index[i];
  226. if (code < 14)
  227. cm.mode = HDMI_HDMI;
  228. else
  229. cm.mode = HDMI_DVI;
  230. DSSDBG("Hdmi_code = %d mode = %d\n",
  231. cm.code, cm.mode);
  232. break;
  233. }
  234. }
  235. }
  236. return cm;
  237. }
  238. static void update_hdmi_timings(struct hdmi_config *cfg,
  239. struct omap_video_timings *timings, int code)
  240. {
  241. cfg->timings.timings.x_res = timings->x_res;
  242. cfg->timings.timings.y_res = timings->y_res;
  243. cfg->timings.timings.hbp = timings->hbp;
  244. cfg->timings.timings.hfp = timings->hfp;
  245. cfg->timings.timings.hsw = timings->hsw;
  246. cfg->timings.timings.vbp = timings->vbp;
  247. cfg->timings.timings.vfp = timings->vfp;
  248. cfg->timings.timings.vsw = timings->vsw;
  249. cfg->timings.timings.pixel_clock = timings->pixel_clock;
  250. cfg->timings.vsync_pol = cea_vesa_timings[code].vsync_pol;
  251. cfg->timings.hsync_pol = cea_vesa_timings[code].hsync_pol;
  252. }
  253. unsigned long hdmi_get_pixel_clock(void)
  254. {
  255. /* HDMI Pixel Clock in Mhz */
  256. return hdmi.ip_data.cfg.timings.timings.pixel_clock * 1000;
  257. }
  258. static void hdmi_compute_pll(struct omap_dss_device *dssdev, int phy,
  259. struct hdmi_pll_info *pi)
  260. {
  261. unsigned long clkin, refclk;
  262. u32 mf;
  263. clkin = clk_get_rate(hdmi.sys_clk) / 10000;
  264. /*
  265. * Input clock is predivided by N + 1
  266. * out put of which is reference clk
  267. */
  268. if (dssdev->clocks.hdmi.regn == 0)
  269. pi->regn = HDMI_DEFAULT_REGN;
  270. else
  271. pi->regn = dssdev->clocks.hdmi.regn;
  272. refclk = clkin / pi->regn;
  273. /*
  274. * multiplier is pixel_clk/ref_clk
  275. * Multiplying by 100 to avoid fractional part removal
  276. */
  277. pi->regm = (phy * 100 / (refclk)) / 100;
  278. if (dssdev->clocks.hdmi.regm2 == 0)
  279. pi->regm2 = HDMI_DEFAULT_REGM2;
  280. else
  281. pi->regm2 = dssdev->clocks.hdmi.regm2;
  282. /*
  283. * fractional multiplier is remainder of the difference between
  284. * multiplier and actual phy(required pixel clock thus should be
  285. * multiplied by 2^18(262144) divided by the reference clock
  286. */
  287. mf = (phy - pi->regm * refclk) * 262144;
  288. pi->regmf = mf / (refclk);
  289. /*
  290. * Dcofreq should be set to 1 if required pixel clock
  291. * is greater than 1000MHz
  292. */
  293. pi->dcofreq = phy > 1000 * 100;
  294. pi->regsd = ((pi->regm * clkin / 10) / (pi->regn * 250) + 5) / 10;
  295. /* Set the reference clock to sysclk reference */
  296. pi->refsel = HDMI_REFSEL_SYSCLK;
  297. DSSDBG("M = %d Mf = %d\n", pi->regm, pi->regmf);
  298. DSSDBG("range = %d sd = %d\n", pi->dcofreq, pi->regsd);
  299. }
  300. static int hdmi_power_on(struct omap_dss_device *dssdev)
  301. {
  302. int r, code = 0;
  303. struct omap_video_timings *p;
  304. unsigned long phy;
  305. r = hdmi_runtime_get();
  306. if (r)
  307. return r;
  308. dss_mgr_disable(dssdev->manager);
  309. p = &dssdev->panel.timings;
  310. DSSDBG("hdmi_power_on x_res= %d y_res = %d\n",
  311. dssdev->panel.timings.x_res,
  312. dssdev->panel.timings.y_res);
  313. code = get_timings_index();
  314. update_hdmi_timings(&hdmi.ip_data.cfg, p, code);
  315. phy = p->pixel_clock;
  316. hdmi_compute_pll(dssdev, phy, &hdmi.ip_data.pll_data);
  317. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 0);
  318. /* config the PLL and PHY hdmi_set_pll_pwrfirst */
  319. r = hdmi.ip_data.ops->pll_enable(&hdmi.ip_data);
  320. if (r) {
  321. DSSDBG("Failed to lock PLL\n");
  322. goto err;
  323. }
  324. r = hdmi.ip_data.ops->phy_enable(&hdmi.ip_data);
  325. if (r) {
  326. DSSDBG("Failed to start PHY\n");
  327. goto err;
  328. }
  329. hdmi.ip_data.cfg.cm.mode = hdmi.mode;
  330. hdmi.ip_data.cfg.cm.code = hdmi.code;
  331. hdmi.ip_data.ops->video_configure(&hdmi.ip_data);
  332. /* Make selection of HDMI in DSS */
  333. dss_select_hdmi_venc_clk_source(DSS_HDMI_M_PCLK);
  334. /* Select the dispc clock source as PRCM clock, to ensure that it is not
  335. * DSI PLL source as the clock selected by DSI PLL might not be
  336. * sufficient for the resolution selected / that can be changed
  337. * dynamically by user. This can be moved to single location , say
  338. * Boardfile.
  339. */
  340. dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
  341. /* bypass TV gamma table */
  342. dispc_enable_gamma_table(0);
  343. /* tv size */
  344. dispc_set_digit_size(dssdev->panel.timings.x_res,
  345. dssdev->panel.timings.y_res);
  346. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 1);
  347. r = dss_mgr_enable(dssdev->manager);
  348. if (r)
  349. goto err_mgr_enable;
  350. return 0;
  351. err_mgr_enable:
  352. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 0);
  353. hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
  354. hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
  355. err:
  356. hdmi_runtime_put();
  357. return -EIO;
  358. }
  359. static void hdmi_power_off(struct omap_dss_device *dssdev)
  360. {
  361. dss_mgr_disable(dssdev->manager);
  362. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 0);
  363. hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
  364. hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
  365. hdmi_runtime_put();
  366. }
  367. int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
  368. struct omap_video_timings *timings)
  369. {
  370. struct hdmi_cm cm;
  371. cm = hdmi_get_code(timings);
  372. if (cm.code == -1) {
  373. return -EINVAL;
  374. }
  375. return 0;
  376. }
  377. void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev)
  378. {
  379. struct hdmi_cm cm;
  380. cm = hdmi_get_code(&dssdev->panel.timings);
  381. hdmi.code = cm.code;
  382. hdmi.mode = cm.mode;
  383. if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE) {
  384. int r;
  385. hdmi_power_off(dssdev);
  386. r = hdmi_power_on(dssdev);
  387. if (r)
  388. DSSERR("failed to power on device\n");
  389. }
  390. }
  391. void hdmi_dump_regs(struct seq_file *s)
  392. {
  393. mutex_lock(&hdmi.lock);
  394. if (hdmi_runtime_get())
  395. return;
  396. hdmi.ip_data.ops->dump_wrapper(&hdmi.ip_data, s);
  397. hdmi.ip_data.ops->dump_pll(&hdmi.ip_data, s);
  398. hdmi.ip_data.ops->dump_phy(&hdmi.ip_data, s);
  399. hdmi.ip_data.ops->dump_core(&hdmi.ip_data, s);
  400. hdmi_runtime_put();
  401. mutex_unlock(&hdmi.lock);
  402. }
  403. int omapdss_hdmi_read_edid(u8 *buf, int len)
  404. {
  405. int r;
  406. mutex_lock(&hdmi.lock);
  407. r = hdmi_runtime_get();
  408. BUG_ON(r);
  409. r = hdmi.ip_data.ops->read_edid(&hdmi.ip_data, buf, len);
  410. hdmi_runtime_put();
  411. mutex_unlock(&hdmi.lock);
  412. return r;
  413. }
  414. bool omapdss_hdmi_detect(void)
  415. {
  416. int r;
  417. mutex_lock(&hdmi.lock);
  418. r = hdmi_runtime_get();
  419. BUG_ON(r);
  420. r = hdmi.ip_data.ops->detect(&hdmi.ip_data);
  421. hdmi_runtime_put();
  422. mutex_unlock(&hdmi.lock);
  423. return r == 1;
  424. }
  425. int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev)
  426. {
  427. struct omap_dss_hdmi_data *priv = dssdev->data;
  428. int r = 0;
  429. DSSDBG("ENTER hdmi_display_enable\n");
  430. mutex_lock(&hdmi.lock);
  431. if (dssdev->manager == NULL) {
  432. DSSERR("failed to enable display: no manager\n");
  433. r = -ENODEV;
  434. goto err0;
  435. }
  436. hdmi.ip_data.hpd_gpio = priv->hpd_gpio;
  437. r = omap_dss_start_device(dssdev);
  438. if (r) {
  439. DSSERR("failed to start device\n");
  440. goto err0;
  441. }
  442. if (dssdev->platform_enable) {
  443. r = dssdev->platform_enable(dssdev);
  444. if (r) {
  445. DSSERR("failed to enable GPIO's\n");
  446. goto err1;
  447. }
  448. }
  449. r = hdmi_power_on(dssdev);
  450. if (r) {
  451. DSSERR("failed to power on device\n");
  452. goto err2;
  453. }
  454. mutex_unlock(&hdmi.lock);
  455. return 0;
  456. err2:
  457. if (dssdev->platform_disable)
  458. dssdev->platform_disable(dssdev);
  459. err1:
  460. omap_dss_stop_device(dssdev);
  461. err0:
  462. mutex_unlock(&hdmi.lock);
  463. return r;
  464. }
  465. void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev)
  466. {
  467. DSSDBG("Enter hdmi_display_disable\n");
  468. mutex_lock(&hdmi.lock);
  469. hdmi_power_off(dssdev);
  470. if (dssdev->platform_disable)
  471. dssdev->platform_disable(dssdev);
  472. omap_dss_stop_device(dssdev);
  473. mutex_unlock(&hdmi.lock);
  474. }
  475. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  476. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  477. static int hdmi_audio_trigger(struct snd_pcm_substream *substream, int cmd,
  478. struct snd_soc_dai *dai)
  479. {
  480. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  481. struct snd_soc_codec *codec = rtd->codec;
  482. struct platform_device *pdev = to_platform_device(codec->dev);
  483. struct hdmi_ip_data *ip_data = snd_soc_codec_get_drvdata(codec);
  484. int err = 0;
  485. if (!(ip_data->ops) && !(ip_data->ops->audio_enable)) {
  486. dev_err(&pdev->dev, "Cannot enable/disable audio\n");
  487. return -ENODEV;
  488. }
  489. switch (cmd) {
  490. case SNDRV_PCM_TRIGGER_START:
  491. case SNDRV_PCM_TRIGGER_RESUME:
  492. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  493. ip_data->ops->audio_enable(ip_data, true);
  494. break;
  495. case SNDRV_PCM_TRIGGER_STOP:
  496. case SNDRV_PCM_TRIGGER_SUSPEND:
  497. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  498. ip_data->ops->audio_enable(ip_data, false);
  499. break;
  500. default:
  501. err = -EINVAL;
  502. }
  503. return err;
  504. }
  505. static int hdmi_audio_hw_params(struct snd_pcm_substream *substream,
  506. struct snd_pcm_hw_params *params,
  507. struct snd_soc_dai *dai)
  508. {
  509. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  510. struct snd_soc_codec *codec = rtd->codec;
  511. struct hdmi_ip_data *ip_data = snd_soc_codec_get_drvdata(codec);
  512. struct hdmi_audio_format audio_format;
  513. struct hdmi_audio_dma audio_dma;
  514. struct hdmi_core_audio_config core_cfg;
  515. struct hdmi_core_infoframe_audio aud_if_cfg;
  516. int err, n, cts;
  517. enum hdmi_core_audio_sample_freq sample_freq;
  518. switch (params_format(params)) {
  519. case SNDRV_PCM_FORMAT_S16_LE:
  520. core_cfg.i2s_cfg.word_max_length =
  521. HDMI_AUDIO_I2S_MAX_WORD_20BITS;
  522. core_cfg.i2s_cfg.word_length = HDMI_AUDIO_I2S_CHST_WORD_16_BITS;
  523. core_cfg.i2s_cfg.in_length_bits =
  524. HDMI_AUDIO_I2S_INPUT_LENGTH_16;
  525. core_cfg.i2s_cfg.justification = HDMI_AUDIO_JUSTIFY_LEFT;
  526. audio_format.samples_per_word = HDMI_AUDIO_ONEWORD_TWOSAMPLES;
  527. audio_format.sample_size = HDMI_AUDIO_SAMPLE_16BITS;
  528. audio_format.justification = HDMI_AUDIO_JUSTIFY_LEFT;
  529. audio_dma.transfer_size = 0x10;
  530. break;
  531. case SNDRV_PCM_FORMAT_S24_LE:
  532. core_cfg.i2s_cfg.word_max_length =
  533. HDMI_AUDIO_I2S_MAX_WORD_24BITS;
  534. core_cfg.i2s_cfg.word_length = HDMI_AUDIO_I2S_CHST_WORD_24_BITS;
  535. core_cfg.i2s_cfg.in_length_bits =
  536. HDMI_AUDIO_I2S_INPUT_LENGTH_24;
  537. audio_format.samples_per_word = HDMI_AUDIO_ONEWORD_ONESAMPLE;
  538. audio_format.sample_size = HDMI_AUDIO_SAMPLE_24BITS;
  539. audio_format.justification = HDMI_AUDIO_JUSTIFY_RIGHT;
  540. core_cfg.i2s_cfg.justification = HDMI_AUDIO_JUSTIFY_RIGHT;
  541. audio_dma.transfer_size = 0x20;
  542. break;
  543. default:
  544. return -EINVAL;
  545. }
  546. switch (params_rate(params)) {
  547. case 32000:
  548. sample_freq = HDMI_AUDIO_FS_32000;
  549. break;
  550. case 44100:
  551. sample_freq = HDMI_AUDIO_FS_44100;
  552. break;
  553. case 48000:
  554. sample_freq = HDMI_AUDIO_FS_48000;
  555. break;
  556. default:
  557. return -EINVAL;
  558. }
  559. err = hdmi_config_audio_acr(ip_data, params_rate(params), &n, &cts);
  560. if (err < 0)
  561. return err;
  562. /* Audio wrapper config */
  563. audio_format.stereo_channels = HDMI_AUDIO_STEREO_ONECHANNEL;
  564. audio_format.active_chnnls_msk = 0x03;
  565. audio_format.type = HDMI_AUDIO_TYPE_LPCM;
  566. audio_format.sample_order = HDMI_AUDIO_SAMPLE_LEFT_FIRST;
  567. /* Disable start/stop signals of IEC 60958 blocks */
  568. audio_format.en_sig_blk_strt_end = HDMI_AUDIO_BLOCK_SIG_STARTEND_OFF;
  569. audio_dma.block_size = 0xC0;
  570. audio_dma.mode = HDMI_AUDIO_TRANSF_DMA;
  571. audio_dma.fifo_threshold = 0x20; /* in number of samples */
  572. hdmi_wp_audio_config_dma(ip_data, &audio_dma);
  573. hdmi_wp_audio_config_format(ip_data, &audio_format);
  574. /*
  575. * I2S config
  576. */
  577. core_cfg.i2s_cfg.en_high_bitrate_aud = false;
  578. /* Only used with high bitrate audio */
  579. core_cfg.i2s_cfg.cbit_order = false;
  580. /* Serial data and word select should change on sck rising edge */
  581. core_cfg.i2s_cfg.sck_edge_mode = HDMI_AUDIO_I2S_SCK_EDGE_RISING;
  582. core_cfg.i2s_cfg.vbit = HDMI_AUDIO_I2S_VBIT_FOR_PCM;
  583. /* Set I2S word select polarity */
  584. core_cfg.i2s_cfg.ws_polarity = HDMI_AUDIO_I2S_WS_POLARITY_LOW_IS_LEFT;
  585. core_cfg.i2s_cfg.direction = HDMI_AUDIO_I2S_MSB_SHIFTED_FIRST;
  586. /* Set serial data to word select shift. See Phillips spec. */
  587. core_cfg.i2s_cfg.shift = HDMI_AUDIO_I2S_FIRST_BIT_SHIFT;
  588. /* Enable one of the four available serial data channels */
  589. core_cfg.i2s_cfg.active_sds = HDMI_AUDIO_I2S_SD0_EN;
  590. /* Core audio config */
  591. core_cfg.freq_sample = sample_freq;
  592. core_cfg.n = n;
  593. core_cfg.cts = cts;
  594. if (dss_has_feature(FEAT_HDMI_CTS_SWMODE)) {
  595. core_cfg.aud_par_busclk = 0;
  596. core_cfg.cts_mode = HDMI_AUDIO_CTS_MODE_SW;
  597. core_cfg.use_mclk = false;
  598. } else {
  599. core_cfg.aud_par_busclk = (((128 * 31) - 1) << 8);
  600. core_cfg.cts_mode = HDMI_AUDIO_CTS_MODE_HW;
  601. core_cfg.use_mclk = true;
  602. core_cfg.mclk_mode = HDMI_AUDIO_MCLK_128FS;
  603. }
  604. core_cfg.layout = HDMI_AUDIO_LAYOUT_2CH;
  605. core_cfg.en_spdif = false;
  606. /* Use sample frequency from channel status word */
  607. core_cfg.fs_override = true;
  608. /* Enable ACR packets */
  609. core_cfg.en_acr_pkt = true;
  610. /* Disable direct streaming digital audio */
  611. core_cfg.en_dsd_audio = false;
  612. /* Use parallel audio interface */
  613. core_cfg.en_parallel_aud_input = true;
  614. hdmi_core_audio_config(ip_data, &core_cfg);
  615. /*
  616. * Configure packet
  617. * info frame audio see doc CEA861-D page 74
  618. */
  619. aud_if_cfg.db1_coding_type = HDMI_INFOFRAME_AUDIO_DB1CT_FROM_STREAM;
  620. aud_if_cfg.db1_channel_count = 2;
  621. aud_if_cfg.db2_sample_freq = HDMI_INFOFRAME_AUDIO_DB2SF_FROM_STREAM;
  622. aud_if_cfg.db2_sample_size = HDMI_INFOFRAME_AUDIO_DB2SS_FROM_STREAM;
  623. aud_if_cfg.db4_channel_alloc = 0x00;
  624. aud_if_cfg.db5_downmix_inh = false;
  625. aud_if_cfg.db5_lsv = 0;
  626. hdmi_core_audio_infoframe_config(ip_data, &aud_if_cfg);
  627. return 0;
  628. }
  629. static int hdmi_audio_startup(struct snd_pcm_substream *substream,
  630. struct snd_soc_dai *dai)
  631. {
  632. if (!hdmi.mode) {
  633. pr_err("Current video settings do not support audio.\n");
  634. return -EIO;
  635. }
  636. return 0;
  637. }
  638. static int hdmi_audio_codec_probe(struct snd_soc_codec *codec)
  639. {
  640. struct hdmi_ip_data *priv = &hdmi.ip_data;
  641. snd_soc_codec_set_drvdata(codec, priv);
  642. return 0;
  643. }
  644. static struct snd_soc_codec_driver hdmi_audio_codec_drv = {
  645. .probe = hdmi_audio_codec_probe,
  646. };
  647. static struct snd_soc_dai_ops hdmi_audio_codec_ops = {
  648. .hw_params = hdmi_audio_hw_params,
  649. .trigger = hdmi_audio_trigger,
  650. .startup = hdmi_audio_startup,
  651. };
  652. static struct snd_soc_dai_driver hdmi_codec_dai_drv = {
  653. .name = "hdmi-audio-codec",
  654. .playback = {
  655. .channels_min = 2,
  656. .channels_max = 2,
  657. .rates = SNDRV_PCM_RATE_32000 |
  658. SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000,
  659. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  660. SNDRV_PCM_FMTBIT_S24_LE,
  661. },
  662. .ops = &hdmi_audio_codec_ops,
  663. };
  664. #endif
  665. static int hdmi_get_clocks(struct platform_device *pdev)
  666. {
  667. struct clk *clk;
  668. clk = clk_get(&pdev->dev, "sys_clk");
  669. if (IS_ERR(clk)) {
  670. DSSERR("can't get sys_clk\n");
  671. return PTR_ERR(clk);
  672. }
  673. hdmi.sys_clk = clk;
  674. return 0;
  675. }
  676. static void hdmi_put_clocks(void)
  677. {
  678. if (hdmi.sys_clk)
  679. clk_put(hdmi.sys_clk);
  680. }
  681. /* HDMI HW IP initialisation */
  682. static int omapdss_hdmihw_probe(struct platform_device *pdev)
  683. {
  684. struct resource *hdmi_mem;
  685. int r;
  686. hdmi.pdata = pdev->dev.platform_data;
  687. hdmi.pdev = pdev;
  688. mutex_init(&hdmi.lock);
  689. hdmi_mem = platform_get_resource(hdmi.pdev, IORESOURCE_MEM, 0);
  690. if (!hdmi_mem) {
  691. DSSERR("can't get IORESOURCE_MEM HDMI\n");
  692. return -EINVAL;
  693. }
  694. /* Base address taken from platform */
  695. hdmi.ip_data.base_wp = ioremap(hdmi_mem->start,
  696. resource_size(hdmi_mem));
  697. if (!hdmi.ip_data.base_wp) {
  698. DSSERR("can't ioremap WP\n");
  699. return -ENOMEM;
  700. }
  701. r = hdmi_get_clocks(pdev);
  702. if (r) {
  703. iounmap(hdmi.ip_data.base_wp);
  704. return r;
  705. }
  706. pm_runtime_enable(&pdev->dev);
  707. hdmi.ip_data.core_sys_offset = HDMI_CORE_SYS;
  708. hdmi.ip_data.core_av_offset = HDMI_CORE_AV;
  709. hdmi.ip_data.pll_offset = HDMI_PLLCTRL;
  710. hdmi.ip_data.phy_offset = HDMI_PHY;
  711. hdmi_panel_init();
  712. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  713. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  714. /* Register ASoC codec DAI */
  715. r = snd_soc_register_codec(&pdev->dev, &hdmi_audio_codec_drv,
  716. &hdmi_codec_dai_drv, 1);
  717. if (r) {
  718. DSSERR("can't register ASoC HDMI audio codec\n");
  719. return r;
  720. }
  721. #endif
  722. return 0;
  723. }
  724. static int omapdss_hdmihw_remove(struct platform_device *pdev)
  725. {
  726. hdmi_panel_exit();
  727. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  728. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  729. snd_soc_unregister_codec(&pdev->dev);
  730. #endif
  731. pm_runtime_disable(&pdev->dev);
  732. hdmi_put_clocks();
  733. iounmap(hdmi.ip_data.base_wp);
  734. return 0;
  735. }
  736. static int hdmi_runtime_suspend(struct device *dev)
  737. {
  738. clk_disable(hdmi.sys_clk);
  739. dispc_runtime_put();
  740. dss_runtime_put();
  741. return 0;
  742. }
  743. static int hdmi_runtime_resume(struct device *dev)
  744. {
  745. int r;
  746. r = dss_runtime_get();
  747. if (r < 0)
  748. goto err_get_dss;
  749. r = dispc_runtime_get();
  750. if (r < 0)
  751. goto err_get_dispc;
  752. clk_enable(hdmi.sys_clk);
  753. return 0;
  754. err_get_dispc:
  755. dss_runtime_put();
  756. err_get_dss:
  757. return r;
  758. }
  759. static const struct dev_pm_ops hdmi_pm_ops = {
  760. .runtime_suspend = hdmi_runtime_suspend,
  761. .runtime_resume = hdmi_runtime_resume,
  762. };
  763. static struct platform_driver omapdss_hdmihw_driver = {
  764. .probe = omapdss_hdmihw_probe,
  765. .remove = omapdss_hdmihw_remove,
  766. .driver = {
  767. .name = "omapdss_hdmi",
  768. .owner = THIS_MODULE,
  769. .pm = &hdmi_pm_ops,
  770. },
  771. };
  772. int hdmi_init_platform_driver(void)
  773. {
  774. return platform_driver_register(&omapdss_hdmihw_driver);
  775. }
  776. void hdmi_uninit_platform_driver(void)
  777. {
  778. return platform_driver_unregister(&omapdss_hdmihw_driver);
  779. }