qla_nx.c 114 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2011 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. #include <linux/pci.h>
  10. #include <linux/ratelimit.h>
  11. #include <linux/vmalloc.h>
  12. #include <scsi/scsi_tcq.h>
  13. #define MASK(n) ((1ULL<<(n))-1)
  14. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | \
  15. ((addr >> 25) & 0x3ff))
  16. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | \
  17. ((addr >> 25) & 0x3ff))
  18. #define MS_WIN(addr) (addr & 0x0ffc0000)
  19. #define QLA82XX_PCI_MN_2M (0)
  20. #define QLA82XX_PCI_MS_2M (0x80000)
  21. #define QLA82XX_PCI_OCM0_2M (0xc0000)
  22. #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
  23. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  24. #define BLOCK_PROTECT_BITS 0x0F
  25. /* CRB window related */
  26. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  27. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  28. #define CRB_WINDOW_2M (0x130060)
  29. #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL)
  30. #define CRB_HI(off) ((qla82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
  31. ((off) & 0xf0000))
  32. #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL)
  33. #define CRB_INDIRECT_2M (0x1e0000UL)
  34. #define MAX_CRB_XFORM 60
  35. static unsigned long crb_addr_xform[MAX_CRB_XFORM];
  36. int qla82xx_crb_table_initialized;
  37. #define qla82xx_crb_addr_transform(name) \
  38. (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
  39. QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
  40. static void qla82xx_crb_addr_transform_setup(void)
  41. {
  42. qla82xx_crb_addr_transform(XDMA);
  43. qla82xx_crb_addr_transform(TIMR);
  44. qla82xx_crb_addr_transform(SRE);
  45. qla82xx_crb_addr_transform(SQN3);
  46. qla82xx_crb_addr_transform(SQN2);
  47. qla82xx_crb_addr_transform(SQN1);
  48. qla82xx_crb_addr_transform(SQN0);
  49. qla82xx_crb_addr_transform(SQS3);
  50. qla82xx_crb_addr_transform(SQS2);
  51. qla82xx_crb_addr_transform(SQS1);
  52. qla82xx_crb_addr_transform(SQS0);
  53. qla82xx_crb_addr_transform(RPMX7);
  54. qla82xx_crb_addr_transform(RPMX6);
  55. qla82xx_crb_addr_transform(RPMX5);
  56. qla82xx_crb_addr_transform(RPMX4);
  57. qla82xx_crb_addr_transform(RPMX3);
  58. qla82xx_crb_addr_transform(RPMX2);
  59. qla82xx_crb_addr_transform(RPMX1);
  60. qla82xx_crb_addr_transform(RPMX0);
  61. qla82xx_crb_addr_transform(ROMUSB);
  62. qla82xx_crb_addr_transform(SN);
  63. qla82xx_crb_addr_transform(QMN);
  64. qla82xx_crb_addr_transform(QMS);
  65. qla82xx_crb_addr_transform(PGNI);
  66. qla82xx_crb_addr_transform(PGND);
  67. qla82xx_crb_addr_transform(PGN3);
  68. qla82xx_crb_addr_transform(PGN2);
  69. qla82xx_crb_addr_transform(PGN1);
  70. qla82xx_crb_addr_transform(PGN0);
  71. qla82xx_crb_addr_transform(PGSI);
  72. qla82xx_crb_addr_transform(PGSD);
  73. qla82xx_crb_addr_transform(PGS3);
  74. qla82xx_crb_addr_transform(PGS2);
  75. qla82xx_crb_addr_transform(PGS1);
  76. qla82xx_crb_addr_transform(PGS0);
  77. qla82xx_crb_addr_transform(PS);
  78. qla82xx_crb_addr_transform(PH);
  79. qla82xx_crb_addr_transform(NIU);
  80. qla82xx_crb_addr_transform(I2Q);
  81. qla82xx_crb_addr_transform(EG);
  82. qla82xx_crb_addr_transform(MN);
  83. qla82xx_crb_addr_transform(MS);
  84. qla82xx_crb_addr_transform(CAS2);
  85. qla82xx_crb_addr_transform(CAS1);
  86. qla82xx_crb_addr_transform(CAS0);
  87. qla82xx_crb_addr_transform(CAM);
  88. qla82xx_crb_addr_transform(C2C1);
  89. qla82xx_crb_addr_transform(C2C0);
  90. qla82xx_crb_addr_transform(SMB);
  91. qla82xx_crb_addr_transform(OCM0);
  92. /*
  93. * Used only in P3 just define it for P2 also.
  94. */
  95. qla82xx_crb_addr_transform(I2C0);
  96. qla82xx_crb_table_initialized = 1;
  97. }
  98. struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
  99. {{{0, 0, 0, 0} } },
  100. {{{1, 0x0100000, 0x0102000, 0x120000},
  101. {1, 0x0110000, 0x0120000, 0x130000},
  102. {1, 0x0120000, 0x0122000, 0x124000},
  103. {1, 0x0130000, 0x0132000, 0x126000},
  104. {1, 0x0140000, 0x0142000, 0x128000},
  105. {1, 0x0150000, 0x0152000, 0x12a000},
  106. {1, 0x0160000, 0x0170000, 0x110000},
  107. {1, 0x0170000, 0x0172000, 0x12e000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {1, 0x01e0000, 0x01e0800, 0x122000},
  115. {0, 0x0000000, 0x0000000, 0x000000} } } ,
  116. {{{1, 0x0200000, 0x0210000, 0x180000} } },
  117. {{{0, 0, 0, 0} } },
  118. {{{1, 0x0400000, 0x0401000, 0x169000} } },
  119. {{{1, 0x0500000, 0x0510000, 0x140000} } },
  120. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },
  121. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },
  122. {{{1, 0x0800000, 0x0802000, 0x170000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  138. {{{1, 0x0900000, 0x0902000, 0x174000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  154. {{{0, 0x0a00000, 0x0a02000, 0x178000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  170. {{{0, 0x0b00000, 0x0b02000, 0x17c000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000},
  173. {0, 0x0000000, 0x0000000, 0x000000},
  174. {0, 0x0000000, 0x0000000, 0x000000},
  175. {0, 0x0000000, 0x0000000, 0x000000},
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {0, 0x0000000, 0x0000000, 0x000000},
  183. {0, 0x0000000, 0x0000000, 0x000000},
  184. {0, 0x0000000, 0x0000000, 0x000000},
  185. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  186. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },
  187. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },
  188. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },
  189. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },
  190. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },
  191. {{{1, 0x1100000, 0x1101000, 0x160000} } },
  192. {{{1, 0x1200000, 0x1201000, 0x161000} } },
  193. {{{1, 0x1300000, 0x1301000, 0x162000} } },
  194. {{{1, 0x1400000, 0x1401000, 0x163000} } },
  195. {{{1, 0x1500000, 0x1501000, 0x165000} } },
  196. {{{1, 0x1600000, 0x1601000, 0x166000} } },
  197. {{{0, 0, 0, 0} } },
  198. {{{0, 0, 0, 0} } },
  199. {{{0, 0, 0, 0} } },
  200. {{{0, 0, 0, 0} } },
  201. {{{0, 0, 0, 0} } },
  202. {{{0, 0, 0, 0} } },
  203. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },
  204. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },
  205. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },
  206. {{{0} } },
  207. {{{1, 0x2100000, 0x2102000, 0x120000},
  208. {1, 0x2110000, 0x2120000, 0x130000},
  209. {1, 0x2120000, 0x2122000, 0x124000},
  210. {1, 0x2130000, 0x2132000, 0x126000},
  211. {1, 0x2140000, 0x2142000, 0x128000},
  212. {1, 0x2150000, 0x2152000, 0x12a000},
  213. {1, 0x2160000, 0x2170000, 0x110000},
  214. {1, 0x2170000, 0x2172000, 0x12e000},
  215. {0, 0x0000000, 0x0000000, 0x000000},
  216. {0, 0x0000000, 0x0000000, 0x000000},
  217. {0, 0x0000000, 0x0000000, 0x000000},
  218. {0, 0x0000000, 0x0000000, 0x000000},
  219. {0, 0x0000000, 0x0000000, 0x000000},
  220. {0, 0x0000000, 0x0000000, 0x000000},
  221. {0, 0x0000000, 0x0000000, 0x000000},
  222. {0, 0x0000000, 0x0000000, 0x000000} } },
  223. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },
  224. {{{0} } },
  225. {{{0} } },
  226. {{{0} } },
  227. {{{0} } },
  228. {{{0} } },
  229. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },
  230. {{{1, 0x2900000, 0x2901000, 0x16b000} } },
  231. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },
  232. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },
  233. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },
  234. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },
  235. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },
  236. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },
  237. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },
  238. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },
  239. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },
  240. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },
  241. {{{0} } },
  242. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },
  243. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },
  244. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },
  245. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },
  246. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },
  247. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },
  248. {{{0} } },
  249. {{{0} } },
  250. {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },
  251. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },
  252. {{{1, 0x3f00000, 0x3f01000, 0x168000} } }
  253. };
  254. /*
  255. * top 12 bits of crb internal address (hub, agent)
  256. */
  257. unsigned qla82xx_crb_hub_agt[64] = {
  258. 0,
  259. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  260. QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
  261. QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
  262. 0,
  263. QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
  264. QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
  265. QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
  266. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
  267. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
  268. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
  269. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
  270. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  271. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  272. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  273. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
  274. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  275. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
  276. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
  277. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
  278. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
  279. QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
  280. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
  281. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
  282. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
  283. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
  284. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
  285. 0,
  286. QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
  287. QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
  288. 0,
  289. QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
  290. 0,
  291. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  292. QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
  293. 0,
  294. 0,
  295. 0,
  296. 0,
  297. 0,
  298. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  299. 0,
  300. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
  301. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
  302. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
  303. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
  304. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
  305. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
  306. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
  307. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  308. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  309. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  310. 0,
  311. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
  312. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
  313. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
  314. QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
  315. 0,
  316. QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
  317. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
  318. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
  319. 0,
  320. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
  321. 0,
  322. };
  323. /* Device states */
  324. char *q_dev_state[] = {
  325. "Unknown",
  326. "Cold",
  327. "Initializing",
  328. "Ready",
  329. "Need Reset",
  330. "Need Quiescent",
  331. "Failed",
  332. "Quiescent",
  333. };
  334. char *qdev_state(uint32_t dev_state)
  335. {
  336. return q_dev_state[dev_state];
  337. }
  338. /*
  339. * In: 'off' is offset from CRB space in 128M pci map
  340. * Out: 'off' is 2M pci map addr
  341. * side effect: lock crb window
  342. */
  343. static void
  344. qla82xx_pci_set_crbwindow_2M(struct qla_hw_data *ha, ulong *off)
  345. {
  346. u32 win_read;
  347. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  348. ha->crb_win = CRB_HI(*off);
  349. writel(ha->crb_win,
  350. (void *)(CRB_WINDOW_2M + ha->nx_pcibase));
  351. /* Read back value to make sure write has gone through before trying
  352. * to use it.
  353. */
  354. win_read = RD_REG_DWORD((void *)(CRB_WINDOW_2M + ha->nx_pcibase));
  355. if (win_read != ha->crb_win) {
  356. ql_dbg(ql_dbg_p3p, vha, 0xb000,
  357. "%s: Written crbwin (0x%x) "
  358. "!= Read crbwin (0x%x), off=0x%lx.\n",
  359. __func__, ha->crb_win, win_read, *off);
  360. }
  361. *off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
  362. }
  363. static inline unsigned long
  364. qla82xx_pci_set_crbwindow(struct qla_hw_data *ha, u64 off)
  365. {
  366. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  367. /* See if we are currently pointing to the region we want to use next */
  368. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_DDR_NET)) {
  369. /* No need to change window. PCIX and PCIEregs are in both
  370. * regs are in both windows.
  371. */
  372. return off;
  373. }
  374. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_PCIX_HOST2)) {
  375. /* We are in first CRB window */
  376. if (ha->curr_window != 0)
  377. WARN_ON(1);
  378. return off;
  379. }
  380. if ((off > QLA82XX_CRB_PCIX_HOST2) && (off < QLA82XX_CRB_MAX)) {
  381. /* We are in second CRB window */
  382. off = off - QLA82XX_CRB_PCIX_HOST2 + QLA82XX_CRB_PCIX_HOST;
  383. if (ha->curr_window != 1)
  384. return off;
  385. /* We are in the QM or direct access
  386. * register region - do nothing
  387. */
  388. if ((off >= QLA82XX_PCI_DIRECT_CRB) &&
  389. (off < QLA82XX_PCI_CAMQM_MAX))
  390. return off;
  391. }
  392. /* strange address given */
  393. ql_dbg(ql_dbg_p3p, vha, 0xb001,
  394. "%s: Warning: unm_nic_pci_set_crbwindow "
  395. "called with an unknown address(%llx).\n",
  396. QLA2XXX_DRIVER_NAME, off);
  397. return off;
  398. }
  399. static int
  400. qla82xx_pci_get_crb_addr_2M(struct qla_hw_data *ha, ulong *off)
  401. {
  402. struct crb_128M_2M_sub_block_map *m;
  403. if (*off >= QLA82XX_CRB_MAX)
  404. return -1;
  405. if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
  406. *off = (*off - QLA82XX_PCI_CAMQM) +
  407. QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
  408. return 0;
  409. }
  410. if (*off < QLA82XX_PCI_CRBSPACE)
  411. return -1;
  412. *off -= QLA82XX_PCI_CRBSPACE;
  413. /* Try direct map */
  414. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  415. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  416. *off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
  417. return 0;
  418. }
  419. /* Not in direct map, use crb window */
  420. return 1;
  421. }
  422. #define CRB_WIN_LOCK_TIMEOUT 100000000
  423. static int qla82xx_crb_win_lock(struct qla_hw_data *ha)
  424. {
  425. int done = 0, timeout = 0;
  426. while (!done) {
  427. /* acquire semaphore3 from PCI HW block */
  428. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
  429. if (done == 1)
  430. break;
  431. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  432. return -1;
  433. timeout++;
  434. }
  435. qla82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->portnum);
  436. return 0;
  437. }
  438. int
  439. qla82xx_wr_32(struct qla_hw_data *ha, ulong off, u32 data)
  440. {
  441. unsigned long flags = 0;
  442. int rv;
  443. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  444. BUG_ON(rv == -1);
  445. if (rv == 1) {
  446. write_lock_irqsave(&ha->hw_lock, flags);
  447. qla82xx_crb_win_lock(ha);
  448. qla82xx_pci_set_crbwindow_2M(ha, &off);
  449. }
  450. writel(data, (void __iomem *)off);
  451. if (rv == 1) {
  452. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  453. write_unlock_irqrestore(&ha->hw_lock, flags);
  454. }
  455. return 0;
  456. }
  457. int
  458. qla82xx_rd_32(struct qla_hw_data *ha, ulong off)
  459. {
  460. unsigned long flags = 0;
  461. int rv;
  462. u32 data;
  463. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  464. BUG_ON(rv == -1);
  465. if (rv == 1) {
  466. write_lock_irqsave(&ha->hw_lock, flags);
  467. qla82xx_crb_win_lock(ha);
  468. qla82xx_pci_set_crbwindow_2M(ha, &off);
  469. }
  470. data = RD_REG_DWORD((void __iomem *)off);
  471. if (rv == 1) {
  472. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  473. write_unlock_irqrestore(&ha->hw_lock, flags);
  474. }
  475. return data;
  476. }
  477. #define IDC_LOCK_TIMEOUT 100000000
  478. int qla82xx_idc_lock(struct qla_hw_data *ha)
  479. {
  480. int i;
  481. int done = 0, timeout = 0;
  482. while (!done) {
  483. /* acquire semaphore5 from PCI HW block */
  484. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
  485. if (done == 1)
  486. break;
  487. if (timeout >= IDC_LOCK_TIMEOUT)
  488. return -1;
  489. timeout++;
  490. /* Yield CPU */
  491. if (!in_interrupt())
  492. schedule();
  493. else {
  494. for (i = 0; i < 20; i++)
  495. cpu_relax();
  496. }
  497. }
  498. return 0;
  499. }
  500. void qla82xx_idc_unlock(struct qla_hw_data *ha)
  501. {
  502. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
  503. }
  504. /* PCI Windowing for DDR regions. */
  505. #define QLA82XX_ADDR_IN_RANGE(addr, low, high) \
  506. (((addr) <= (high)) && ((addr) >= (low)))
  507. /*
  508. * check memory access boundary.
  509. * used by test agent. support ddr access only for now
  510. */
  511. static unsigned long
  512. qla82xx_pci_mem_bound_check(struct qla_hw_data *ha,
  513. unsigned long long addr, int size)
  514. {
  515. if (!QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  516. QLA82XX_ADDR_DDR_NET_MAX) ||
  517. !QLA82XX_ADDR_IN_RANGE(addr + size - 1, QLA82XX_ADDR_DDR_NET,
  518. QLA82XX_ADDR_DDR_NET_MAX) ||
  519. ((size != 1) && (size != 2) && (size != 4) && (size != 8)))
  520. return 0;
  521. else
  522. return 1;
  523. }
  524. int qla82xx_pci_set_window_warning_count;
  525. static unsigned long
  526. qla82xx_pci_set_window(struct qla_hw_data *ha, unsigned long long addr)
  527. {
  528. int window;
  529. u32 win_read;
  530. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  531. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  532. QLA82XX_ADDR_DDR_NET_MAX)) {
  533. /* DDR network side */
  534. window = MN_WIN(addr);
  535. ha->ddr_mn_window = window;
  536. qla82xx_wr_32(ha,
  537. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  538. win_read = qla82xx_rd_32(ha,
  539. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  540. if ((win_read << 17) != window) {
  541. ql_dbg(ql_dbg_p3p, vha, 0xb003,
  542. "%s: Written MNwin (0x%x) != Read MNwin (0x%x).\n",
  543. __func__, window, win_read);
  544. }
  545. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
  546. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  547. QLA82XX_ADDR_OCM0_MAX)) {
  548. unsigned int temp1;
  549. if ((addr & 0x00ff800) == 0xff800) {
  550. ql_log(ql_log_warn, vha, 0xb004,
  551. "%s: QM access not handled.\n", __func__);
  552. addr = -1UL;
  553. }
  554. window = OCM_WIN(addr);
  555. ha->ddr_mn_window = window;
  556. qla82xx_wr_32(ha,
  557. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  558. win_read = qla82xx_rd_32(ha,
  559. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  560. temp1 = ((window & 0x1FF) << 7) |
  561. ((window & 0x0FFFE0000) >> 17);
  562. if (win_read != temp1) {
  563. ql_log(ql_log_warn, vha, 0xb005,
  564. "%s: Written OCMwin (0x%x) != Read OCMwin (0x%x).\n",
  565. __func__, temp1, win_read);
  566. }
  567. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
  568. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET,
  569. QLA82XX_P3_ADDR_QDR_NET_MAX)) {
  570. /* QDR network side */
  571. window = MS_WIN(addr);
  572. ha->qdr_sn_window = window;
  573. qla82xx_wr_32(ha,
  574. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE, window);
  575. win_read = qla82xx_rd_32(ha,
  576. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
  577. if (win_read != window) {
  578. ql_log(ql_log_warn, vha, 0xb006,
  579. "%s: Written MSwin (0x%x) != Read MSwin (0x%x).\n",
  580. __func__, window, win_read);
  581. }
  582. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
  583. } else {
  584. /*
  585. * peg gdb frequently accesses memory that doesn't exist,
  586. * this limits the chit chat so debugging isn't slowed down.
  587. */
  588. if ((qla82xx_pci_set_window_warning_count++ < 8) ||
  589. (qla82xx_pci_set_window_warning_count%64 == 0)) {
  590. ql_log(ql_log_warn, vha, 0xb007,
  591. "%s: Warning:%s Unknown address range!.\n",
  592. __func__, QLA2XXX_DRIVER_NAME);
  593. }
  594. addr = -1UL;
  595. }
  596. return addr;
  597. }
  598. /* check if address is in the same windows as the previous access */
  599. static int qla82xx_pci_is_same_window(struct qla_hw_data *ha,
  600. unsigned long long addr)
  601. {
  602. int window;
  603. unsigned long long qdr_max;
  604. qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
  605. /* DDR network side */
  606. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  607. QLA82XX_ADDR_DDR_NET_MAX))
  608. BUG();
  609. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  610. QLA82XX_ADDR_OCM0_MAX))
  611. return 1;
  612. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM1,
  613. QLA82XX_ADDR_OCM1_MAX))
  614. return 1;
  615. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET, qdr_max)) {
  616. /* QDR network side */
  617. window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f;
  618. if (ha->qdr_sn_window == window)
  619. return 1;
  620. }
  621. return 0;
  622. }
  623. static int qla82xx_pci_mem_read_direct(struct qla_hw_data *ha,
  624. u64 off, void *data, int size)
  625. {
  626. unsigned long flags;
  627. void *addr = NULL;
  628. int ret = 0;
  629. u64 start;
  630. uint8_t *mem_ptr = NULL;
  631. unsigned long mem_base;
  632. unsigned long mem_page;
  633. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  634. write_lock_irqsave(&ha->hw_lock, flags);
  635. /*
  636. * If attempting to access unknown address or straddle hw windows,
  637. * do not access.
  638. */
  639. start = qla82xx_pci_set_window(ha, off);
  640. if ((start == -1UL) ||
  641. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  642. write_unlock_irqrestore(&ha->hw_lock, flags);
  643. ql_log(ql_log_fatal, vha, 0xb008,
  644. "%s out of bound pci memory "
  645. "access, offset is 0x%llx.\n",
  646. QLA2XXX_DRIVER_NAME, off);
  647. return -1;
  648. }
  649. write_unlock_irqrestore(&ha->hw_lock, flags);
  650. mem_base = pci_resource_start(ha->pdev, 0);
  651. mem_page = start & PAGE_MASK;
  652. /* Map two pages whenever user tries to access addresses in two
  653. * consecutive pages.
  654. */
  655. if (mem_page != ((start + size - 1) & PAGE_MASK))
  656. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  657. else
  658. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  659. if (mem_ptr == 0UL) {
  660. *(u8 *)data = 0;
  661. return -1;
  662. }
  663. addr = mem_ptr;
  664. addr += start & (PAGE_SIZE - 1);
  665. write_lock_irqsave(&ha->hw_lock, flags);
  666. switch (size) {
  667. case 1:
  668. *(u8 *)data = readb(addr);
  669. break;
  670. case 2:
  671. *(u16 *)data = readw(addr);
  672. break;
  673. case 4:
  674. *(u32 *)data = readl(addr);
  675. break;
  676. case 8:
  677. *(u64 *)data = readq(addr);
  678. break;
  679. default:
  680. ret = -1;
  681. break;
  682. }
  683. write_unlock_irqrestore(&ha->hw_lock, flags);
  684. if (mem_ptr)
  685. iounmap(mem_ptr);
  686. return ret;
  687. }
  688. static int
  689. qla82xx_pci_mem_write_direct(struct qla_hw_data *ha,
  690. u64 off, void *data, int size)
  691. {
  692. unsigned long flags;
  693. void *addr = NULL;
  694. int ret = 0;
  695. u64 start;
  696. uint8_t *mem_ptr = NULL;
  697. unsigned long mem_base;
  698. unsigned long mem_page;
  699. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  700. write_lock_irqsave(&ha->hw_lock, flags);
  701. /*
  702. * If attempting to access unknown address or straddle hw windows,
  703. * do not access.
  704. */
  705. start = qla82xx_pci_set_window(ha, off);
  706. if ((start == -1UL) ||
  707. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  708. write_unlock_irqrestore(&ha->hw_lock, flags);
  709. ql_log(ql_log_fatal, vha, 0xb009,
  710. "%s out of bount memory "
  711. "access, offset is 0x%llx.\n",
  712. QLA2XXX_DRIVER_NAME, off);
  713. return -1;
  714. }
  715. write_unlock_irqrestore(&ha->hw_lock, flags);
  716. mem_base = pci_resource_start(ha->pdev, 0);
  717. mem_page = start & PAGE_MASK;
  718. /* Map two pages whenever user tries to access addresses in two
  719. * consecutive pages.
  720. */
  721. if (mem_page != ((start + size - 1) & PAGE_MASK))
  722. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  723. else
  724. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  725. if (mem_ptr == 0UL)
  726. return -1;
  727. addr = mem_ptr;
  728. addr += start & (PAGE_SIZE - 1);
  729. write_lock_irqsave(&ha->hw_lock, flags);
  730. switch (size) {
  731. case 1:
  732. writeb(*(u8 *)data, addr);
  733. break;
  734. case 2:
  735. writew(*(u16 *)data, addr);
  736. break;
  737. case 4:
  738. writel(*(u32 *)data, addr);
  739. break;
  740. case 8:
  741. writeq(*(u64 *)data, addr);
  742. break;
  743. default:
  744. ret = -1;
  745. break;
  746. }
  747. write_unlock_irqrestore(&ha->hw_lock, flags);
  748. if (mem_ptr)
  749. iounmap(mem_ptr);
  750. return ret;
  751. }
  752. #define MTU_FUDGE_FACTOR 100
  753. static unsigned long
  754. qla82xx_decode_crb_addr(unsigned long addr)
  755. {
  756. int i;
  757. unsigned long base_addr, offset, pci_base;
  758. if (!qla82xx_crb_table_initialized)
  759. qla82xx_crb_addr_transform_setup();
  760. pci_base = ADDR_ERROR;
  761. base_addr = addr & 0xfff00000;
  762. offset = addr & 0x000fffff;
  763. for (i = 0; i < MAX_CRB_XFORM; i++) {
  764. if (crb_addr_xform[i] == base_addr) {
  765. pci_base = i << 20;
  766. break;
  767. }
  768. }
  769. if (pci_base == ADDR_ERROR)
  770. return pci_base;
  771. return pci_base + offset;
  772. }
  773. static long rom_max_timeout = 100;
  774. static long qla82xx_rom_lock_timeout = 100;
  775. static int
  776. qla82xx_rom_lock(struct qla_hw_data *ha)
  777. {
  778. int done = 0, timeout = 0;
  779. while (!done) {
  780. /* acquire semaphore2 from PCI HW block */
  781. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
  782. if (done == 1)
  783. break;
  784. if (timeout >= qla82xx_rom_lock_timeout)
  785. return -1;
  786. timeout++;
  787. }
  788. qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
  789. return 0;
  790. }
  791. static void
  792. qla82xx_rom_unlock(struct qla_hw_data *ha)
  793. {
  794. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  795. }
  796. static int
  797. qla82xx_wait_rom_busy(struct qla_hw_data *ha)
  798. {
  799. long timeout = 0;
  800. long done = 0 ;
  801. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  802. while (done == 0) {
  803. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  804. done &= 4;
  805. timeout++;
  806. if (timeout >= rom_max_timeout) {
  807. ql_dbg(ql_dbg_p3p, vha, 0xb00a,
  808. "%s: Timeout reached waiting for rom busy.\n",
  809. QLA2XXX_DRIVER_NAME);
  810. return -1;
  811. }
  812. }
  813. return 0;
  814. }
  815. static int
  816. qla82xx_wait_rom_done(struct qla_hw_data *ha)
  817. {
  818. long timeout = 0;
  819. long done = 0 ;
  820. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  821. while (done == 0) {
  822. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  823. done &= 2;
  824. timeout++;
  825. if (timeout >= rom_max_timeout) {
  826. ql_dbg(ql_dbg_p3p, vha, 0xb00b,
  827. "%s: Timeout reached waiting for rom done.\n",
  828. QLA2XXX_DRIVER_NAME);
  829. return -1;
  830. }
  831. }
  832. return 0;
  833. }
  834. static int
  835. qla82xx_do_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  836. {
  837. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  838. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  839. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  840. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  841. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  842. qla82xx_wait_rom_busy(ha);
  843. if (qla82xx_wait_rom_done(ha)) {
  844. ql_log(ql_log_fatal, vha, 0x00ba,
  845. "Error waiting for rom done.\n");
  846. return -1;
  847. }
  848. /* Reset abyte_cnt and dummy_byte_cnt */
  849. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  850. udelay(10);
  851. cond_resched();
  852. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  853. *valp = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  854. return 0;
  855. }
  856. static int
  857. qla82xx_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  858. {
  859. int ret, loops = 0;
  860. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  861. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  862. udelay(100);
  863. schedule();
  864. loops++;
  865. }
  866. if (loops >= 50000) {
  867. ql_log(ql_log_fatal, vha, 0x00b9,
  868. "Failed to aquire SEM2 lock.\n");
  869. return -1;
  870. }
  871. ret = qla82xx_do_rom_fast_read(ha, addr, valp);
  872. qla82xx_rom_unlock(ha);
  873. return ret;
  874. }
  875. static int
  876. qla82xx_read_status_reg(struct qla_hw_data *ha, uint32_t *val)
  877. {
  878. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  879. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_RDSR);
  880. qla82xx_wait_rom_busy(ha);
  881. if (qla82xx_wait_rom_done(ha)) {
  882. ql_log(ql_log_warn, vha, 0xb00c,
  883. "Error waiting for rom done.\n");
  884. return -1;
  885. }
  886. *val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  887. return 0;
  888. }
  889. static int
  890. qla82xx_flash_wait_write_finish(struct qla_hw_data *ha)
  891. {
  892. long timeout = 0;
  893. uint32_t done = 1 ;
  894. uint32_t val;
  895. int ret = 0;
  896. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  897. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  898. while ((done != 0) && (ret == 0)) {
  899. ret = qla82xx_read_status_reg(ha, &val);
  900. done = val & 1;
  901. timeout++;
  902. udelay(10);
  903. cond_resched();
  904. if (timeout >= 50000) {
  905. ql_log(ql_log_warn, vha, 0xb00d,
  906. "Timeout reached waiting for write finish.\n");
  907. return -1;
  908. }
  909. }
  910. return ret;
  911. }
  912. static int
  913. qla82xx_flash_set_write_enable(struct qla_hw_data *ha)
  914. {
  915. uint32_t val;
  916. qla82xx_wait_rom_busy(ha);
  917. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  918. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WREN);
  919. qla82xx_wait_rom_busy(ha);
  920. if (qla82xx_wait_rom_done(ha))
  921. return -1;
  922. if (qla82xx_read_status_reg(ha, &val) != 0)
  923. return -1;
  924. if ((val & 2) != 2)
  925. return -1;
  926. return 0;
  927. }
  928. static int
  929. qla82xx_write_status_reg(struct qla_hw_data *ha, uint32_t val)
  930. {
  931. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  932. if (qla82xx_flash_set_write_enable(ha))
  933. return -1;
  934. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, val);
  935. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0x1);
  936. if (qla82xx_wait_rom_done(ha)) {
  937. ql_log(ql_log_warn, vha, 0xb00e,
  938. "Error waiting for rom done.\n");
  939. return -1;
  940. }
  941. return qla82xx_flash_wait_write_finish(ha);
  942. }
  943. static int
  944. qla82xx_write_disable_flash(struct qla_hw_data *ha)
  945. {
  946. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  947. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WRDI);
  948. if (qla82xx_wait_rom_done(ha)) {
  949. ql_log(ql_log_warn, vha, 0xb00f,
  950. "Error waiting for rom done.\n");
  951. return -1;
  952. }
  953. return 0;
  954. }
  955. static int
  956. ql82xx_rom_lock_d(struct qla_hw_data *ha)
  957. {
  958. int loops = 0;
  959. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  960. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  961. udelay(100);
  962. cond_resched();
  963. loops++;
  964. }
  965. if (loops >= 50000) {
  966. ql_log(ql_log_warn, vha, 0xb010,
  967. "ROM lock failed.\n");
  968. return -1;
  969. }
  970. return 0;
  971. }
  972. static int
  973. qla82xx_write_flash_dword(struct qla_hw_data *ha, uint32_t flashaddr,
  974. uint32_t data)
  975. {
  976. int ret = 0;
  977. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  978. ret = ql82xx_rom_lock_d(ha);
  979. if (ret < 0) {
  980. ql_log(ql_log_warn, vha, 0xb011,
  981. "ROM lock failed.\n");
  982. return ret;
  983. }
  984. if (qla82xx_flash_set_write_enable(ha))
  985. goto done_write;
  986. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, data);
  987. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, flashaddr);
  988. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  989. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_PP);
  990. qla82xx_wait_rom_busy(ha);
  991. if (qla82xx_wait_rom_done(ha)) {
  992. ql_log(ql_log_warn, vha, 0xb012,
  993. "Error waiting for rom done.\n");
  994. ret = -1;
  995. goto done_write;
  996. }
  997. ret = qla82xx_flash_wait_write_finish(ha);
  998. done_write:
  999. qla82xx_rom_unlock(ha);
  1000. return ret;
  1001. }
  1002. /* This routine does CRB initialize sequence
  1003. * to put the ISP into operational state
  1004. */
  1005. static int
  1006. qla82xx_pinit_from_rom(scsi_qla_host_t *vha)
  1007. {
  1008. int addr, val;
  1009. int i ;
  1010. struct crb_addr_pair *buf;
  1011. unsigned long off;
  1012. unsigned offset, n;
  1013. struct qla_hw_data *ha = vha->hw;
  1014. struct crb_addr_pair {
  1015. long addr;
  1016. long data;
  1017. };
  1018. /* Halt all the indiviual PEGs and other blocks of the ISP */
  1019. qla82xx_rom_lock(ha);
  1020. /* disable all I2Q */
  1021. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0);
  1022. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0);
  1023. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0);
  1024. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0);
  1025. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0);
  1026. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0);
  1027. /* disable all niu interrupts */
  1028. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff);
  1029. /* disable xge rx/tx */
  1030. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00);
  1031. /* disable xg1 rx/tx */
  1032. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00);
  1033. /* disable sideband mac */
  1034. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00);
  1035. /* disable ap0 mac */
  1036. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00);
  1037. /* disable ap1 mac */
  1038. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00);
  1039. /* halt sre */
  1040. val = qla82xx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000);
  1041. qla82xx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1)));
  1042. /* halt epg */
  1043. qla82xx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1);
  1044. /* halt timers */
  1045. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0);
  1046. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0);
  1047. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0);
  1048. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0);
  1049. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0);
  1050. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0);
  1051. /* halt pegs */
  1052. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1);
  1053. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1);
  1054. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1);
  1055. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1);
  1056. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1);
  1057. msleep(20);
  1058. /* big hammer */
  1059. if (test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  1060. /* don't reset CAM block on reset */
  1061. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  1062. else
  1063. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
  1064. qla82xx_rom_unlock(ha);
  1065. /* Read the signature value from the flash.
  1066. * Offset 0: Contain signature (0xcafecafe)
  1067. * Offset 4: Offset and number of addr/value pairs
  1068. * that present in CRB initialize sequence
  1069. */
  1070. if (qla82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
  1071. qla82xx_rom_fast_read(ha, 4, &n) != 0) {
  1072. ql_log(ql_log_fatal, vha, 0x006e,
  1073. "Error Reading crb_init area: n: %08x.\n", n);
  1074. return -1;
  1075. }
  1076. /* Offset in flash = lower 16 bits
  1077. * Number of enteries = upper 16 bits
  1078. */
  1079. offset = n & 0xffffU;
  1080. n = (n >> 16) & 0xffffU;
  1081. /* number of addr/value pair should not exceed 1024 enteries */
  1082. if (n >= 1024) {
  1083. ql_log(ql_log_fatal, vha, 0x0071,
  1084. "Card flash not initialized:n=0x%x.\n", n);
  1085. return -1;
  1086. }
  1087. ql_log(ql_log_info, vha, 0x0072,
  1088. "%d CRB init values found in ROM.\n", n);
  1089. buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL);
  1090. if (buf == NULL) {
  1091. ql_log(ql_log_fatal, vha, 0x010c,
  1092. "Unable to allocate memory.\n");
  1093. return -1;
  1094. }
  1095. for (i = 0; i < n; i++) {
  1096. if (qla82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
  1097. qla82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) != 0) {
  1098. kfree(buf);
  1099. return -1;
  1100. }
  1101. buf[i].addr = addr;
  1102. buf[i].data = val;
  1103. }
  1104. for (i = 0; i < n; i++) {
  1105. /* Translate internal CRB initialization
  1106. * address to PCI bus address
  1107. */
  1108. off = qla82xx_decode_crb_addr((unsigned long)buf[i].addr) +
  1109. QLA82XX_PCI_CRBSPACE;
  1110. /* Not all CRB addr/value pair to be written,
  1111. * some of them are skipped
  1112. */
  1113. /* skipping cold reboot MAGIC */
  1114. if (off == QLA82XX_CAM_RAM(0x1fc))
  1115. continue;
  1116. /* do not reset PCI */
  1117. if (off == (ROMUSB_GLB + 0xbc))
  1118. continue;
  1119. /* skip core clock, so that firmware can increase the clock */
  1120. if (off == (ROMUSB_GLB + 0xc8))
  1121. continue;
  1122. /* skip the function enable register */
  1123. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
  1124. continue;
  1125. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
  1126. continue;
  1127. if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
  1128. continue;
  1129. if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
  1130. continue;
  1131. if (off == ADDR_ERROR) {
  1132. ql_log(ql_log_fatal, vha, 0x0116,
  1133. "Unknow addr: 0x%08lx.\n", buf[i].addr);
  1134. continue;
  1135. }
  1136. qla82xx_wr_32(ha, off, buf[i].data);
  1137. /* ISP requires much bigger delay to settle down,
  1138. * else crb_window returns 0xffffffff
  1139. */
  1140. if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
  1141. msleep(1000);
  1142. /* ISP requires millisec delay between
  1143. * successive CRB register updation
  1144. */
  1145. msleep(1);
  1146. }
  1147. kfree(buf);
  1148. /* Resetting the data and instruction cache */
  1149. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
  1150. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
  1151. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
  1152. /* Clear all protocol processing engines */
  1153. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
  1154. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
  1155. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
  1156. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
  1157. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
  1158. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
  1159. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
  1160. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
  1161. return 0;
  1162. }
  1163. static int
  1164. qla82xx_pci_mem_write_2M(struct qla_hw_data *ha,
  1165. u64 off, void *data, int size)
  1166. {
  1167. int i, j, ret = 0, loop, sz[2], off0;
  1168. int scale, shift_amount, startword;
  1169. uint32_t temp;
  1170. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1171. /*
  1172. * If not MN, go check for MS or invalid.
  1173. */
  1174. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1175. mem_crb = QLA82XX_CRB_QDR_NET;
  1176. else {
  1177. mem_crb = QLA82XX_CRB_DDR_NET;
  1178. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1179. return qla82xx_pci_mem_write_direct(ha,
  1180. off, data, size);
  1181. }
  1182. off0 = off & 0x7;
  1183. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1184. sz[1] = size - sz[0];
  1185. off8 = off & 0xfffffff0;
  1186. loop = (((off & 0xf) + size - 1) >> 4) + 1;
  1187. shift_amount = 4;
  1188. scale = 2;
  1189. startword = (off & 0xf)/8;
  1190. for (i = 0; i < loop; i++) {
  1191. if (qla82xx_pci_mem_read_2M(ha, off8 +
  1192. (i << shift_amount), &word[i * scale], 8))
  1193. return -1;
  1194. }
  1195. switch (size) {
  1196. case 1:
  1197. tmpw = *((uint8_t *)data);
  1198. break;
  1199. case 2:
  1200. tmpw = *((uint16_t *)data);
  1201. break;
  1202. case 4:
  1203. tmpw = *((uint32_t *)data);
  1204. break;
  1205. case 8:
  1206. default:
  1207. tmpw = *((uint64_t *)data);
  1208. break;
  1209. }
  1210. if (sz[0] == 8) {
  1211. word[startword] = tmpw;
  1212. } else {
  1213. word[startword] &=
  1214. ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1215. word[startword] |= tmpw << (off0 * 8);
  1216. }
  1217. if (sz[1] != 0) {
  1218. word[startword+1] &= ~(~0ULL << (sz[1] * 8));
  1219. word[startword+1] |= tmpw >> (sz[0] * 8);
  1220. }
  1221. for (i = 0; i < loop; i++) {
  1222. temp = off8 + (i << shift_amount);
  1223. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1224. temp = 0;
  1225. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1226. temp = word[i * scale] & 0xffffffff;
  1227. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1228. temp = (word[i * scale] >> 32) & 0xffffffff;
  1229. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1230. temp = word[i*scale + 1] & 0xffffffff;
  1231. qla82xx_wr_32(ha, mem_crb +
  1232. MIU_TEST_AGT_WRDATA_UPPER_LO, temp);
  1233. temp = (word[i*scale + 1] >> 32) & 0xffffffff;
  1234. qla82xx_wr_32(ha, mem_crb +
  1235. MIU_TEST_AGT_WRDATA_UPPER_HI, temp);
  1236. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1237. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1238. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1239. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1240. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1241. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1242. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1243. break;
  1244. }
  1245. if (j >= MAX_CTL_CHECK) {
  1246. if (printk_ratelimit())
  1247. dev_err(&ha->pdev->dev,
  1248. "failed to write through agent.\n");
  1249. ret = -1;
  1250. break;
  1251. }
  1252. }
  1253. return ret;
  1254. }
  1255. static int
  1256. qla82xx_fw_load_from_flash(struct qla_hw_data *ha)
  1257. {
  1258. int i;
  1259. long size = 0;
  1260. long flashaddr = ha->flt_region_bootload << 2;
  1261. long memaddr = BOOTLD_START;
  1262. u64 data;
  1263. u32 high, low;
  1264. size = (IMAGE_START - BOOTLD_START) / 8;
  1265. for (i = 0; i < size; i++) {
  1266. if ((qla82xx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
  1267. (qla82xx_rom_fast_read(ha, flashaddr + 4, (int *)&high))) {
  1268. return -1;
  1269. }
  1270. data = ((u64)high << 32) | low ;
  1271. qla82xx_pci_mem_write_2M(ha, memaddr, &data, 8);
  1272. flashaddr += 8;
  1273. memaddr += 8;
  1274. if (i % 0x1000 == 0)
  1275. msleep(1);
  1276. }
  1277. udelay(100);
  1278. read_lock(&ha->hw_lock);
  1279. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1280. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1281. read_unlock(&ha->hw_lock);
  1282. return 0;
  1283. }
  1284. int
  1285. qla82xx_pci_mem_read_2M(struct qla_hw_data *ha,
  1286. u64 off, void *data, int size)
  1287. {
  1288. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1289. int shift_amount;
  1290. uint32_t temp;
  1291. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1292. /*
  1293. * If not MN, go check for MS or invalid.
  1294. */
  1295. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1296. mem_crb = QLA82XX_CRB_QDR_NET;
  1297. else {
  1298. mem_crb = QLA82XX_CRB_DDR_NET;
  1299. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1300. return qla82xx_pci_mem_read_direct(ha,
  1301. off, data, size);
  1302. }
  1303. off8 = off & 0xfffffff0;
  1304. off0[0] = off & 0xf;
  1305. sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
  1306. shift_amount = 4;
  1307. loop = ((off0[0] + size - 1) >> shift_amount) + 1;
  1308. off0[1] = 0;
  1309. sz[1] = size - sz[0];
  1310. for (i = 0; i < loop; i++) {
  1311. temp = off8 + (i << shift_amount);
  1312. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1313. temp = 0;
  1314. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1315. temp = MIU_TA_CTL_ENABLE;
  1316. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1317. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1318. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1319. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1320. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1321. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1322. break;
  1323. }
  1324. if (j >= MAX_CTL_CHECK) {
  1325. if (printk_ratelimit())
  1326. dev_err(&ha->pdev->dev,
  1327. "failed to read through agent.\n");
  1328. break;
  1329. }
  1330. start = off0[i] >> 2;
  1331. end = (off0[i] + sz[i] - 1) >> 2;
  1332. for (k = start; k <= end; k++) {
  1333. temp = qla82xx_rd_32(ha,
  1334. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1335. word[i] |= ((uint64_t)temp << (32 * (k & 1)));
  1336. }
  1337. }
  1338. if (j >= MAX_CTL_CHECK)
  1339. return -1;
  1340. if ((off0[0] & 7) == 0) {
  1341. val = word[0];
  1342. } else {
  1343. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1344. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1345. }
  1346. switch (size) {
  1347. case 1:
  1348. *(uint8_t *)data = val;
  1349. break;
  1350. case 2:
  1351. *(uint16_t *)data = val;
  1352. break;
  1353. case 4:
  1354. *(uint32_t *)data = val;
  1355. break;
  1356. case 8:
  1357. *(uint64_t *)data = val;
  1358. break;
  1359. }
  1360. return 0;
  1361. }
  1362. static struct qla82xx_uri_table_desc *
  1363. qla82xx_get_table_desc(const u8 *unirom, int section)
  1364. {
  1365. uint32_t i;
  1366. struct qla82xx_uri_table_desc *directory =
  1367. (struct qla82xx_uri_table_desc *)&unirom[0];
  1368. __le32 offset;
  1369. __le32 tab_type;
  1370. __le32 entries = cpu_to_le32(directory->num_entries);
  1371. for (i = 0; i < entries; i++) {
  1372. offset = cpu_to_le32(directory->findex) +
  1373. (i * cpu_to_le32(directory->entry_size));
  1374. tab_type = cpu_to_le32(*((u32 *)&unirom[offset] + 8));
  1375. if (tab_type == section)
  1376. return (struct qla82xx_uri_table_desc *)&unirom[offset];
  1377. }
  1378. return NULL;
  1379. }
  1380. static struct qla82xx_uri_data_desc *
  1381. qla82xx_get_data_desc(struct qla_hw_data *ha,
  1382. u32 section, u32 idx_offset)
  1383. {
  1384. const u8 *unirom = ha->hablob->fw->data;
  1385. int idx = cpu_to_le32(*((int *)&unirom[ha->file_prd_off] + idx_offset));
  1386. struct qla82xx_uri_table_desc *tab_desc = NULL;
  1387. __le32 offset;
  1388. tab_desc = qla82xx_get_table_desc(unirom, section);
  1389. if (!tab_desc)
  1390. return NULL;
  1391. offset = cpu_to_le32(tab_desc->findex) +
  1392. (cpu_to_le32(tab_desc->entry_size) * idx);
  1393. return (struct qla82xx_uri_data_desc *)&unirom[offset];
  1394. }
  1395. static u8 *
  1396. qla82xx_get_bootld_offset(struct qla_hw_data *ha)
  1397. {
  1398. u32 offset = BOOTLD_START;
  1399. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1400. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1401. uri_desc = qla82xx_get_data_desc(ha,
  1402. QLA82XX_URI_DIR_SECT_BOOTLD, QLA82XX_URI_BOOTLD_IDX_OFF);
  1403. if (uri_desc)
  1404. offset = cpu_to_le32(uri_desc->findex);
  1405. }
  1406. return (u8 *)&ha->hablob->fw->data[offset];
  1407. }
  1408. static __le32
  1409. qla82xx_get_fw_size(struct qla_hw_data *ha)
  1410. {
  1411. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1412. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1413. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1414. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1415. if (uri_desc)
  1416. return cpu_to_le32(uri_desc->size);
  1417. }
  1418. return cpu_to_le32(*(u32 *)&ha->hablob->fw->data[FW_SIZE_OFFSET]);
  1419. }
  1420. static u8 *
  1421. qla82xx_get_fw_offs(struct qla_hw_data *ha)
  1422. {
  1423. u32 offset = IMAGE_START;
  1424. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1425. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1426. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1427. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1428. if (uri_desc)
  1429. offset = cpu_to_le32(uri_desc->findex);
  1430. }
  1431. return (u8 *)&ha->hablob->fw->data[offset];
  1432. }
  1433. /* PCI related functions */
  1434. char *
  1435. qla82xx_pci_info_str(struct scsi_qla_host *vha, char *str)
  1436. {
  1437. int pcie_reg;
  1438. struct qla_hw_data *ha = vha->hw;
  1439. char lwstr[6];
  1440. uint16_t lnk;
  1441. pcie_reg = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP);
  1442. pci_read_config_word(ha->pdev, pcie_reg + PCI_EXP_LNKSTA, &lnk);
  1443. ha->link_width = (lnk >> 4) & 0x3f;
  1444. strcpy(str, "PCIe (");
  1445. strcat(str, "2.5Gb/s ");
  1446. snprintf(lwstr, sizeof(lwstr), "x%d)", ha->link_width);
  1447. strcat(str, lwstr);
  1448. return str;
  1449. }
  1450. int qla82xx_pci_region_offset(struct pci_dev *pdev, int region)
  1451. {
  1452. unsigned long val = 0;
  1453. u32 control;
  1454. switch (region) {
  1455. case 0:
  1456. val = 0;
  1457. break;
  1458. case 1:
  1459. pci_read_config_dword(pdev, QLA82XX_PCI_REG_MSIX_TBL, &control);
  1460. val = control + QLA82XX_MSIX_TBL_SPACE;
  1461. break;
  1462. }
  1463. return val;
  1464. }
  1465. int
  1466. qla82xx_iospace_config(struct qla_hw_data *ha)
  1467. {
  1468. uint32_t len = 0;
  1469. if (pci_request_regions(ha->pdev, QLA2XXX_DRIVER_NAME)) {
  1470. ql_log_pci(ql_log_fatal, ha->pdev, 0x000c,
  1471. "Failed to reserver selected regions.\n");
  1472. goto iospace_error_exit;
  1473. }
  1474. /* Use MMIO operations for all accesses. */
  1475. if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
  1476. ql_log_pci(ql_log_fatal, ha->pdev, 0x000d,
  1477. "Region #0 not an MMIO resource, aborting.\n");
  1478. goto iospace_error_exit;
  1479. }
  1480. len = pci_resource_len(ha->pdev, 0);
  1481. ha->nx_pcibase =
  1482. (unsigned long)ioremap(pci_resource_start(ha->pdev, 0), len);
  1483. if (!ha->nx_pcibase) {
  1484. ql_log_pci(ql_log_fatal, ha->pdev, 0x000e,
  1485. "Cannot remap pcibase MMIO, aborting.\n");
  1486. pci_release_regions(ha->pdev);
  1487. goto iospace_error_exit;
  1488. }
  1489. /* Mapping of IO base pointer */
  1490. ha->iobase = (device_reg_t __iomem *)((uint8_t *)ha->nx_pcibase +
  1491. 0xbc000 + (ha->pdev->devfn << 11));
  1492. if (!ql2xdbwr) {
  1493. ha->nxdb_wr_ptr =
  1494. (unsigned long)ioremap((pci_resource_start(ha->pdev, 4) +
  1495. (ha->pdev->devfn << 12)), 4);
  1496. if (!ha->nxdb_wr_ptr) {
  1497. ql_log_pci(ql_log_fatal, ha->pdev, 0x000f,
  1498. "Cannot remap MMIO, aborting.\n");
  1499. pci_release_regions(ha->pdev);
  1500. goto iospace_error_exit;
  1501. }
  1502. /* Mapping of IO base pointer,
  1503. * door bell read and write pointer
  1504. */
  1505. ha->nxdb_rd_ptr = (uint8_t *) ha->nx_pcibase + (512 * 1024) +
  1506. (ha->pdev->devfn * 8);
  1507. } else {
  1508. ha->nxdb_wr_ptr = (ha->pdev->devfn == 6 ?
  1509. QLA82XX_CAMRAM_DB1 :
  1510. QLA82XX_CAMRAM_DB2);
  1511. }
  1512. ha->max_req_queues = ha->max_rsp_queues = 1;
  1513. ha->msix_count = ha->max_rsp_queues + 1;
  1514. ql_dbg_pci(ql_dbg_multiq, ha->pdev, 0xc006,
  1515. "nx_pci_base=%p iobase=%p "
  1516. "max_req_queues=%d msix_count=%d.\n",
  1517. (void *)ha->nx_pcibase, ha->iobase,
  1518. ha->max_req_queues, ha->msix_count);
  1519. ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0010,
  1520. "nx_pci_base=%p iobase=%p "
  1521. "max_req_queues=%d msix_count=%d.\n",
  1522. (void *)ha->nx_pcibase, ha->iobase,
  1523. ha->max_req_queues, ha->msix_count);
  1524. return 0;
  1525. iospace_error_exit:
  1526. return -ENOMEM;
  1527. }
  1528. /* GS related functions */
  1529. /* Initialization related functions */
  1530. /**
  1531. * qla82xx_pci_config() - Setup ISP82xx PCI configuration registers.
  1532. * @ha: HA context
  1533. *
  1534. * Returns 0 on success.
  1535. */
  1536. int
  1537. qla82xx_pci_config(scsi_qla_host_t *vha)
  1538. {
  1539. struct qla_hw_data *ha = vha->hw;
  1540. int ret;
  1541. pci_set_master(ha->pdev);
  1542. ret = pci_set_mwi(ha->pdev);
  1543. ha->chip_revision = ha->pdev->revision;
  1544. ql_dbg(ql_dbg_init, vha, 0x0043,
  1545. "Chip revision:%d.\n",
  1546. ha->chip_revision);
  1547. return 0;
  1548. }
  1549. /**
  1550. * qla82xx_reset_chip() - Setup ISP82xx PCI configuration registers.
  1551. * @ha: HA context
  1552. *
  1553. * Returns 0 on success.
  1554. */
  1555. void
  1556. qla82xx_reset_chip(scsi_qla_host_t *vha)
  1557. {
  1558. struct qla_hw_data *ha = vha->hw;
  1559. ha->isp_ops->disable_intrs(ha);
  1560. }
  1561. void qla82xx_config_rings(struct scsi_qla_host *vha)
  1562. {
  1563. struct qla_hw_data *ha = vha->hw;
  1564. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1565. struct init_cb_81xx *icb;
  1566. struct req_que *req = ha->req_q_map[0];
  1567. struct rsp_que *rsp = ha->rsp_q_map[0];
  1568. /* Setup ring parameters in initialization control block. */
  1569. icb = (struct init_cb_81xx *)ha->init_cb;
  1570. icb->request_q_outpointer = __constant_cpu_to_le16(0);
  1571. icb->response_q_inpointer = __constant_cpu_to_le16(0);
  1572. icb->request_q_length = cpu_to_le16(req->length);
  1573. icb->response_q_length = cpu_to_le16(rsp->length);
  1574. icb->request_q_address[0] = cpu_to_le32(LSD(req->dma));
  1575. icb->request_q_address[1] = cpu_to_le32(MSD(req->dma));
  1576. icb->response_q_address[0] = cpu_to_le32(LSD(rsp->dma));
  1577. icb->response_q_address[1] = cpu_to_le32(MSD(rsp->dma));
  1578. WRT_REG_DWORD((unsigned long __iomem *)&reg->req_q_out[0], 0);
  1579. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_in[0], 0);
  1580. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_out[0], 0);
  1581. }
  1582. void qla82xx_reset_adapter(struct scsi_qla_host *vha)
  1583. {
  1584. struct qla_hw_data *ha = vha->hw;
  1585. vha->flags.online = 0;
  1586. qla2x00_try_to_stop_firmware(vha);
  1587. ha->isp_ops->disable_intrs(ha);
  1588. }
  1589. static int
  1590. qla82xx_fw_load_from_blob(struct qla_hw_data *ha)
  1591. {
  1592. u64 *ptr64;
  1593. u32 i, flashaddr, size;
  1594. __le64 data;
  1595. size = (IMAGE_START - BOOTLD_START) / 8;
  1596. ptr64 = (u64 *)qla82xx_get_bootld_offset(ha);
  1597. flashaddr = BOOTLD_START;
  1598. for (i = 0; i < size; i++) {
  1599. data = cpu_to_le64(ptr64[i]);
  1600. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1601. return -EIO;
  1602. flashaddr += 8;
  1603. }
  1604. flashaddr = FLASH_ADDR_START;
  1605. size = (__force u32)qla82xx_get_fw_size(ha) / 8;
  1606. ptr64 = (u64 *)qla82xx_get_fw_offs(ha);
  1607. for (i = 0; i < size; i++) {
  1608. data = cpu_to_le64(ptr64[i]);
  1609. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1610. return -EIO;
  1611. flashaddr += 8;
  1612. }
  1613. udelay(100);
  1614. /* Write a magic value to CAMRAM register
  1615. * at a specified offset to indicate
  1616. * that all data is written and
  1617. * ready for firmware to initialize.
  1618. */
  1619. qla82xx_wr_32(ha, QLA82XX_CAM_RAM(0x1fc), QLA82XX_BDINFO_MAGIC);
  1620. read_lock(&ha->hw_lock);
  1621. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1622. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1623. read_unlock(&ha->hw_lock);
  1624. return 0;
  1625. }
  1626. static int
  1627. qla82xx_set_product_offset(struct qla_hw_data *ha)
  1628. {
  1629. struct qla82xx_uri_table_desc *ptab_desc = NULL;
  1630. const uint8_t *unirom = ha->hablob->fw->data;
  1631. uint32_t i;
  1632. __le32 entries;
  1633. __le32 flags, file_chiprev, offset;
  1634. uint8_t chiprev = ha->chip_revision;
  1635. /* Hardcoding mn_present flag for P3P */
  1636. int mn_present = 0;
  1637. uint32_t flagbit;
  1638. ptab_desc = qla82xx_get_table_desc(unirom,
  1639. QLA82XX_URI_DIR_SECT_PRODUCT_TBL);
  1640. if (!ptab_desc)
  1641. return -1;
  1642. entries = cpu_to_le32(ptab_desc->num_entries);
  1643. for (i = 0; i < entries; i++) {
  1644. offset = cpu_to_le32(ptab_desc->findex) +
  1645. (i * cpu_to_le32(ptab_desc->entry_size));
  1646. flags = cpu_to_le32(*((int *)&unirom[offset] +
  1647. QLA82XX_URI_FLAGS_OFF));
  1648. file_chiprev = cpu_to_le32(*((int *)&unirom[offset] +
  1649. QLA82XX_URI_CHIP_REV_OFF));
  1650. flagbit = mn_present ? 1 : 2;
  1651. if ((chiprev == file_chiprev) && ((1ULL << flagbit) & flags)) {
  1652. ha->file_prd_off = offset;
  1653. return 0;
  1654. }
  1655. }
  1656. return -1;
  1657. }
  1658. int
  1659. qla82xx_validate_firmware_blob(scsi_qla_host_t *vha, uint8_t fw_type)
  1660. {
  1661. __le32 val;
  1662. uint32_t min_size;
  1663. struct qla_hw_data *ha = vha->hw;
  1664. const struct firmware *fw = ha->hablob->fw;
  1665. ha->fw_type = fw_type;
  1666. if (fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1667. if (qla82xx_set_product_offset(ha))
  1668. return -EINVAL;
  1669. min_size = QLA82XX_URI_FW_MIN_SIZE;
  1670. } else {
  1671. val = cpu_to_le32(*(u32 *)&fw->data[QLA82XX_FW_MAGIC_OFFSET]);
  1672. if ((__force u32)val != QLA82XX_BDINFO_MAGIC)
  1673. return -EINVAL;
  1674. min_size = QLA82XX_FW_MIN_SIZE;
  1675. }
  1676. if (fw->size < min_size)
  1677. return -EINVAL;
  1678. return 0;
  1679. }
  1680. static int
  1681. qla82xx_check_cmdpeg_state(struct qla_hw_data *ha)
  1682. {
  1683. u32 val = 0;
  1684. int retries = 60;
  1685. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1686. do {
  1687. read_lock(&ha->hw_lock);
  1688. val = qla82xx_rd_32(ha, CRB_CMDPEG_STATE);
  1689. read_unlock(&ha->hw_lock);
  1690. switch (val) {
  1691. case PHAN_INITIALIZE_COMPLETE:
  1692. case PHAN_INITIALIZE_ACK:
  1693. return QLA_SUCCESS;
  1694. case PHAN_INITIALIZE_FAILED:
  1695. break;
  1696. default:
  1697. break;
  1698. }
  1699. ql_log(ql_log_info, vha, 0x00a8,
  1700. "CRB_CMDPEG_STATE: 0x%x and retries:0x%x.\n",
  1701. val, retries);
  1702. msleep(500);
  1703. } while (--retries);
  1704. ql_log(ql_log_fatal, vha, 0x00a9,
  1705. "Cmd Peg initialization failed: 0x%x.\n", val);
  1706. val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
  1707. read_lock(&ha->hw_lock);
  1708. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED);
  1709. read_unlock(&ha->hw_lock);
  1710. return QLA_FUNCTION_FAILED;
  1711. }
  1712. static int
  1713. qla82xx_check_rcvpeg_state(struct qla_hw_data *ha)
  1714. {
  1715. u32 val = 0;
  1716. int retries = 60;
  1717. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1718. do {
  1719. read_lock(&ha->hw_lock);
  1720. val = qla82xx_rd_32(ha, CRB_RCVPEG_STATE);
  1721. read_unlock(&ha->hw_lock);
  1722. switch (val) {
  1723. case PHAN_INITIALIZE_COMPLETE:
  1724. case PHAN_INITIALIZE_ACK:
  1725. return QLA_SUCCESS;
  1726. case PHAN_INITIALIZE_FAILED:
  1727. break;
  1728. default:
  1729. break;
  1730. }
  1731. ql_log(ql_log_info, vha, 0x00ab,
  1732. "CRB_RCVPEG_STATE: 0x%x and retries: 0x%x.\n",
  1733. val, retries);
  1734. msleep(500);
  1735. } while (--retries);
  1736. ql_log(ql_log_fatal, vha, 0x00ac,
  1737. "Rcv Peg initializatin failed: 0x%x.\n", val);
  1738. read_lock(&ha->hw_lock);
  1739. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, PHAN_INITIALIZE_FAILED);
  1740. read_unlock(&ha->hw_lock);
  1741. return QLA_FUNCTION_FAILED;
  1742. }
  1743. /* ISR related functions */
  1744. uint32_t qla82xx_isr_int_target_mask_enable[8] = {
  1745. ISR_INT_TARGET_MASK, ISR_INT_TARGET_MASK_F1,
  1746. ISR_INT_TARGET_MASK_F2, ISR_INT_TARGET_MASK_F3,
  1747. ISR_INT_TARGET_MASK_F4, ISR_INT_TARGET_MASK_F5,
  1748. ISR_INT_TARGET_MASK_F7, ISR_INT_TARGET_MASK_F7
  1749. };
  1750. uint32_t qla82xx_isr_int_target_status[8] = {
  1751. ISR_INT_TARGET_STATUS, ISR_INT_TARGET_STATUS_F1,
  1752. ISR_INT_TARGET_STATUS_F2, ISR_INT_TARGET_STATUS_F3,
  1753. ISR_INT_TARGET_STATUS_F4, ISR_INT_TARGET_STATUS_F5,
  1754. ISR_INT_TARGET_STATUS_F7, ISR_INT_TARGET_STATUS_F7
  1755. };
  1756. static struct qla82xx_legacy_intr_set legacy_intr[] = \
  1757. QLA82XX_LEGACY_INTR_CONFIG;
  1758. /*
  1759. * qla82xx_mbx_completion() - Process mailbox command completions.
  1760. * @ha: SCSI driver HA context
  1761. * @mb0: Mailbox0 register
  1762. */
  1763. static void
  1764. qla82xx_mbx_completion(scsi_qla_host_t *vha, uint16_t mb0)
  1765. {
  1766. uint16_t cnt;
  1767. uint16_t __iomem *wptr;
  1768. struct qla_hw_data *ha = vha->hw;
  1769. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1770. wptr = (uint16_t __iomem *)&reg->mailbox_out[1];
  1771. /* Load return mailbox registers. */
  1772. ha->flags.mbox_int = 1;
  1773. ha->mailbox_out[0] = mb0;
  1774. for (cnt = 1; cnt < ha->mbx_count; cnt++) {
  1775. ha->mailbox_out[cnt] = RD_REG_WORD(wptr);
  1776. wptr++;
  1777. }
  1778. if (!ha->mcp)
  1779. ql_dbg(ql_dbg_async, vha, 0x5053,
  1780. "MBX pointer ERROR.\n");
  1781. }
  1782. /*
  1783. * qla82xx_intr_handler() - Process interrupts for the ISP23xx and ISP63xx.
  1784. * @irq:
  1785. * @dev_id: SCSI driver HA context
  1786. * @regs:
  1787. *
  1788. * Called by system whenever the host adapter generates an interrupt.
  1789. *
  1790. * Returns handled flag.
  1791. */
  1792. irqreturn_t
  1793. qla82xx_intr_handler(int irq, void *dev_id)
  1794. {
  1795. scsi_qla_host_t *vha;
  1796. struct qla_hw_data *ha;
  1797. struct rsp_que *rsp;
  1798. struct device_reg_82xx __iomem *reg;
  1799. int status = 0, status1 = 0;
  1800. unsigned long flags;
  1801. unsigned long iter;
  1802. uint32_t stat = 0;
  1803. uint16_t mb[4];
  1804. rsp = (struct rsp_que *) dev_id;
  1805. if (!rsp) {
  1806. printk(KERN_INFO
  1807. "%s(): NULL response queue pointer.\n", __func__);
  1808. return IRQ_NONE;
  1809. }
  1810. ha = rsp->hw;
  1811. if (!ha->flags.msi_enabled) {
  1812. status = qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1813. if (!(status & ha->nx_legacy_intr.int_vec_bit))
  1814. return IRQ_NONE;
  1815. status1 = qla82xx_rd_32(ha, ISR_INT_STATE_REG);
  1816. if (!ISR_IS_LEGACY_INTR_TRIGGERED(status1))
  1817. return IRQ_NONE;
  1818. }
  1819. /* clear the interrupt */
  1820. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_status_reg, 0xffffffff);
  1821. /* read twice to ensure write is flushed */
  1822. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1823. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1824. reg = &ha->iobase->isp82;
  1825. spin_lock_irqsave(&ha->hardware_lock, flags);
  1826. vha = pci_get_drvdata(ha->pdev);
  1827. for (iter = 1; iter--; ) {
  1828. if (RD_REG_DWORD(&reg->host_int)) {
  1829. stat = RD_REG_DWORD(&reg->host_status);
  1830. switch (stat & 0xff) {
  1831. case 0x1:
  1832. case 0x2:
  1833. case 0x10:
  1834. case 0x11:
  1835. qla82xx_mbx_completion(vha, MSW(stat));
  1836. status |= MBX_INTERRUPT;
  1837. break;
  1838. case 0x12:
  1839. mb[0] = MSW(stat);
  1840. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1841. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1842. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1843. qla2x00_async_event(vha, rsp, mb);
  1844. break;
  1845. case 0x13:
  1846. qla24xx_process_response_queue(vha, rsp);
  1847. break;
  1848. default:
  1849. ql_dbg(ql_dbg_async, vha, 0x5054,
  1850. "Unrecognized interrupt type (%d).\n",
  1851. stat & 0xff);
  1852. break;
  1853. }
  1854. }
  1855. WRT_REG_DWORD(&reg->host_int, 0);
  1856. }
  1857. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1858. if (!ha->flags.msi_enabled)
  1859. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  1860. #ifdef QL_DEBUG_LEVEL_17
  1861. if (!irq && ha->flags.eeh_busy)
  1862. ql_log(ql_log_warn, vha, 0x503d,
  1863. "isr:status %x, cmd_flags %lx, mbox_int %x, stat %x.\n",
  1864. status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
  1865. #endif
  1866. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
  1867. (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
  1868. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1869. complete(&ha->mbx_intr_comp);
  1870. }
  1871. return IRQ_HANDLED;
  1872. }
  1873. irqreturn_t
  1874. qla82xx_msix_default(int irq, void *dev_id)
  1875. {
  1876. scsi_qla_host_t *vha;
  1877. struct qla_hw_data *ha;
  1878. struct rsp_que *rsp;
  1879. struct device_reg_82xx __iomem *reg;
  1880. int status = 0;
  1881. unsigned long flags;
  1882. uint32_t stat = 0;
  1883. uint16_t mb[4];
  1884. rsp = (struct rsp_que *) dev_id;
  1885. if (!rsp) {
  1886. printk(KERN_INFO
  1887. "%s(): NULL response queue pointer.\n", __func__);
  1888. return IRQ_NONE;
  1889. }
  1890. ha = rsp->hw;
  1891. reg = &ha->iobase->isp82;
  1892. spin_lock_irqsave(&ha->hardware_lock, flags);
  1893. vha = pci_get_drvdata(ha->pdev);
  1894. do {
  1895. if (RD_REG_DWORD(&reg->host_int)) {
  1896. stat = RD_REG_DWORD(&reg->host_status);
  1897. switch (stat & 0xff) {
  1898. case 0x1:
  1899. case 0x2:
  1900. case 0x10:
  1901. case 0x11:
  1902. qla82xx_mbx_completion(vha, MSW(stat));
  1903. status |= MBX_INTERRUPT;
  1904. break;
  1905. case 0x12:
  1906. mb[0] = MSW(stat);
  1907. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1908. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1909. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1910. qla2x00_async_event(vha, rsp, mb);
  1911. break;
  1912. case 0x13:
  1913. qla24xx_process_response_queue(vha, rsp);
  1914. break;
  1915. default:
  1916. ql_dbg(ql_dbg_async, vha, 0x5041,
  1917. "Unrecognized interrupt type (%d).\n",
  1918. stat & 0xff);
  1919. break;
  1920. }
  1921. }
  1922. WRT_REG_DWORD(&reg->host_int, 0);
  1923. } while (0);
  1924. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1925. #ifdef QL_DEBUG_LEVEL_17
  1926. if (!irq && ha->flags.eeh_busy)
  1927. ql_log(ql_log_warn, vha, 0x5044,
  1928. "isr:status %x, cmd_flags %lx, mbox_int %x, stat %x.\n",
  1929. status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
  1930. #endif
  1931. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
  1932. (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
  1933. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1934. complete(&ha->mbx_intr_comp);
  1935. }
  1936. return IRQ_HANDLED;
  1937. }
  1938. irqreturn_t
  1939. qla82xx_msix_rsp_q(int irq, void *dev_id)
  1940. {
  1941. scsi_qla_host_t *vha;
  1942. struct qla_hw_data *ha;
  1943. struct rsp_que *rsp;
  1944. struct device_reg_82xx __iomem *reg;
  1945. unsigned long flags;
  1946. rsp = (struct rsp_que *) dev_id;
  1947. if (!rsp) {
  1948. printk(KERN_INFO
  1949. "%s(): NULL response queue pointer.\n", __func__);
  1950. return IRQ_NONE;
  1951. }
  1952. ha = rsp->hw;
  1953. reg = &ha->iobase->isp82;
  1954. spin_lock_irqsave(&ha->hardware_lock, flags);
  1955. vha = pci_get_drvdata(ha->pdev);
  1956. qla24xx_process_response_queue(vha, rsp);
  1957. WRT_REG_DWORD(&reg->host_int, 0);
  1958. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1959. return IRQ_HANDLED;
  1960. }
  1961. void
  1962. qla82xx_poll(int irq, void *dev_id)
  1963. {
  1964. scsi_qla_host_t *vha;
  1965. struct qla_hw_data *ha;
  1966. struct rsp_que *rsp;
  1967. struct device_reg_82xx __iomem *reg;
  1968. int status = 0;
  1969. uint32_t stat;
  1970. uint16_t mb[4];
  1971. unsigned long flags;
  1972. rsp = (struct rsp_que *) dev_id;
  1973. if (!rsp) {
  1974. printk(KERN_INFO
  1975. "%s(): NULL response queue pointer.\n", __func__);
  1976. return;
  1977. }
  1978. ha = rsp->hw;
  1979. reg = &ha->iobase->isp82;
  1980. spin_lock_irqsave(&ha->hardware_lock, flags);
  1981. vha = pci_get_drvdata(ha->pdev);
  1982. if (RD_REG_DWORD(&reg->host_int)) {
  1983. stat = RD_REG_DWORD(&reg->host_status);
  1984. switch (stat & 0xff) {
  1985. case 0x1:
  1986. case 0x2:
  1987. case 0x10:
  1988. case 0x11:
  1989. qla82xx_mbx_completion(vha, MSW(stat));
  1990. status |= MBX_INTERRUPT;
  1991. break;
  1992. case 0x12:
  1993. mb[0] = MSW(stat);
  1994. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1995. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1996. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1997. qla2x00_async_event(vha, rsp, mb);
  1998. break;
  1999. case 0x13:
  2000. qla24xx_process_response_queue(vha, rsp);
  2001. break;
  2002. default:
  2003. ql_dbg(ql_dbg_p3p, vha, 0xb013,
  2004. "Unrecognized interrupt type (%d).\n",
  2005. stat * 0xff);
  2006. break;
  2007. }
  2008. }
  2009. WRT_REG_DWORD(&reg->host_int, 0);
  2010. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2011. }
  2012. void
  2013. qla82xx_enable_intrs(struct qla_hw_data *ha)
  2014. {
  2015. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2016. qla82xx_mbx_intr_enable(vha);
  2017. spin_lock_irq(&ha->hardware_lock);
  2018. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  2019. spin_unlock_irq(&ha->hardware_lock);
  2020. ha->interrupts_on = 1;
  2021. }
  2022. void
  2023. qla82xx_disable_intrs(struct qla_hw_data *ha)
  2024. {
  2025. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2026. qla82xx_mbx_intr_disable(vha);
  2027. spin_lock_irq(&ha->hardware_lock);
  2028. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
  2029. spin_unlock_irq(&ha->hardware_lock);
  2030. ha->interrupts_on = 0;
  2031. }
  2032. void qla82xx_init_flags(struct qla_hw_data *ha)
  2033. {
  2034. struct qla82xx_legacy_intr_set *nx_legacy_intr;
  2035. /* ISP 8021 initializations */
  2036. rwlock_init(&ha->hw_lock);
  2037. ha->qdr_sn_window = -1;
  2038. ha->ddr_mn_window = -1;
  2039. ha->curr_window = 255;
  2040. ha->portnum = PCI_FUNC(ha->pdev->devfn);
  2041. nx_legacy_intr = &legacy_intr[ha->portnum];
  2042. ha->nx_legacy_intr.int_vec_bit = nx_legacy_intr->int_vec_bit;
  2043. ha->nx_legacy_intr.tgt_status_reg = nx_legacy_intr->tgt_status_reg;
  2044. ha->nx_legacy_intr.tgt_mask_reg = nx_legacy_intr->tgt_mask_reg;
  2045. ha->nx_legacy_intr.pci_int_reg = nx_legacy_intr->pci_int_reg;
  2046. }
  2047. inline void
  2048. qla82xx_set_drv_active(scsi_qla_host_t *vha)
  2049. {
  2050. uint32_t drv_active;
  2051. struct qla_hw_data *ha = vha->hw;
  2052. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2053. /* If reset value is all FF's, initialize DRV_ACTIVE */
  2054. if (drv_active == 0xffffffff) {
  2055. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE,
  2056. QLA82XX_DRV_NOT_ACTIVE);
  2057. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2058. }
  2059. drv_active |= (QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2060. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2061. }
  2062. inline void
  2063. qla82xx_clear_drv_active(struct qla_hw_data *ha)
  2064. {
  2065. uint32_t drv_active;
  2066. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2067. drv_active &= ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2068. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2069. }
  2070. static inline int
  2071. qla82xx_need_reset(struct qla_hw_data *ha)
  2072. {
  2073. uint32_t drv_state;
  2074. int rval;
  2075. if (ha->flags.isp82xx_reset_owner)
  2076. return 1;
  2077. else {
  2078. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2079. rval = drv_state & (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2080. return rval;
  2081. }
  2082. }
  2083. static inline void
  2084. qla82xx_set_rst_ready(struct qla_hw_data *ha)
  2085. {
  2086. uint32_t drv_state;
  2087. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2088. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2089. /* If reset value is all FF's, initialize DRV_STATE */
  2090. if (drv_state == 0xffffffff) {
  2091. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, QLA82XX_DRVST_NOT_RDY);
  2092. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2093. }
  2094. drv_state |= (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2095. ql_dbg(ql_dbg_init, vha, 0x00bb,
  2096. "drv_state = 0x%08x.\n", drv_state);
  2097. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2098. }
  2099. static inline void
  2100. qla82xx_clear_rst_ready(struct qla_hw_data *ha)
  2101. {
  2102. uint32_t drv_state;
  2103. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2104. drv_state &= ~(QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2105. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2106. }
  2107. static inline void
  2108. qla82xx_set_qsnt_ready(struct qla_hw_data *ha)
  2109. {
  2110. uint32_t qsnt_state;
  2111. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2112. qsnt_state |= (QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2113. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2114. }
  2115. void
  2116. qla82xx_clear_qsnt_ready(scsi_qla_host_t *vha)
  2117. {
  2118. struct qla_hw_data *ha = vha->hw;
  2119. uint32_t qsnt_state;
  2120. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2121. qsnt_state &= ~(QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2122. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2123. }
  2124. static int
  2125. qla82xx_load_fw(scsi_qla_host_t *vha)
  2126. {
  2127. int rst;
  2128. struct fw_blob *blob;
  2129. struct qla_hw_data *ha = vha->hw;
  2130. if (qla82xx_pinit_from_rom(vha) != QLA_SUCCESS) {
  2131. ql_log(ql_log_fatal, vha, 0x009f,
  2132. "Error during CRB initialization.\n");
  2133. return QLA_FUNCTION_FAILED;
  2134. }
  2135. udelay(500);
  2136. /* Bring QM and CAMRAM out of reset */
  2137. rst = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
  2138. rst &= ~((1 << 28) | (1 << 24));
  2139. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
  2140. /*
  2141. * FW Load priority:
  2142. * 1) Operational firmware residing in flash.
  2143. * 2) Firmware via request-firmware interface (.bin file).
  2144. */
  2145. if (ql2xfwloadbin == 2)
  2146. goto try_blob_fw;
  2147. ql_log(ql_log_info, vha, 0x00a0,
  2148. "Attempting to load firmware from flash.\n");
  2149. if (qla82xx_fw_load_from_flash(ha) == QLA_SUCCESS) {
  2150. ql_log(ql_log_info, vha, 0x00a1,
  2151. "Firmware loaded successully from flash.\n");
  2152. return QLA_SUCCESS;
  2153. } else {
  2154. ql_log(ql_log_warn, vha, 0x0108,
  2155. "Firmware load from flash failed.\n");
  2156. }
  2157. try_blob_fw:
  2158. ql_log(ql_log_info, vha, 0x00a2,
  2159. "Attempting to load firmware from blob.\n");
  2160. /* Load firmware blob. */
  2161. blob = ha->hablob = qla2x00_request_firmware(vha);
  2162. if (!blob) {
  2163. ql_log(ql_log_fatal, vha, 0x00a3,
  2164. "Firmware image not preset.\n");
  2165. goto fw_load_failed;
  2166. }
  2167. /* Validating firmware blob */
  2168. if (qla82xx_validate_firmware_blob(vha,
  2169. QLA82XX_FLASH_ROMIMAGE)) {
  2170. /* Fallback to URI format */
  2171. if (qla82xx_validate_firmware_blob(vha,
  2172. QLA82XX_UNIFIED_ROMIMAGE)) {
  2173. ql_log(ql_log_fatal, vha, 0x00a4,
  2174. "No valid firmware image found.\n");
  2175. return QLA_FUNCTION_FAILED;
  2176. }
  2177. }
  2178. if (qla82xx_fw_load_from_blob(ha) == QLA_SUCCESS) {
  2179. ql_log(ql_log_info, vha, 0x00a5,
  2180. "Firmware loaded successfully from binary blob.\n");
  2181. return QLA_SUCCESS;
  2182. } else {
  2183. ql_log(ql_log_fatal, vha, 0x00a6,
  2184. "Firmware load failed for binary blob.\n");
  2185. blob->fw = NULL;
  2186. blob = NULL;
  2187. goto fw_load_failed;
  2188. }
  2189. return QLA_SUCCESS;
  2190. fw_load_failed:
  2191. return QLA_FUNCTION_FAILED;
  2192. }
  2193. int
  2194. qla82xx_start_firmware(scsi_qla_host_t *vha)
  2195. {
  2196. int pcie_cap;
  2197. uint16_t lnk;
  2198. struct qla_hw_data *ha = vha->hw;
  2199. /* scrub dma mask expansion register */
  2200. qla82xx_wr_32(ha, CRB_DMA_SHIFT, QLA82XX_DMA_SHIFT_VALUE);
  2201. /* Put both the PEG CMD and RCV PEG to default state
  2202. * of 0 before resetting the hardware
  2203. */
  2204. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  2205. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, 0);
  2206. /* Overwrite stale initialization register values */
  2207. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
  2208. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
  2209. if (qla82xx_load_fw(vha) != QLA_SUCCESS) {
  2210. ql_log(ql_log_fatal, vha, 0x00a7,
  2211. "Error trying to start fw.\n");
  2212. return QLA_FUNCTION_FAILED;
  2213. }
  2214. /* Handshake with the card before we register the devices. */
  2215. if (qla82xx_check_cmdpeg_state(ha) != QLA_SUCCESS) {
  2216. ql_log(ql_log_fatal, vha, 0x00aa,
  2217. "Error during card handshake.\n");
  2218. return QLA_FUNCTION_FAILED;
  2219. }
  2220. /* Negotiated Link width */
  2221. pcie_cap = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP);
  2222. pci_read_config_word(ha->pdev, pcie_cap + PCI_EXP_LNKSTA, &lnk);
  2223. ha->link_width = (lnk >> 4) & 0x3f;
  2224. /* Synchronize with Receive peg */
  2225. return qla82xx_check_rcvpeg_state(ha);
  2226. }
  2227. static uint32_t *
  2228. qla82xx_read_flash_data(scsi_qla_host_t *vha, uint32_t *dwptr, uint32_t faddr,
  2229. uint32_t length)
  2230. {
  2231. uint32_t i;
  2232. uint32_t val;
  2233. struct qla_hw_data *ha = vha->hw;
  2234. /* Dword reads to flash. */
  2235. for (i = 0; i < length/4; i++, faddr += 4) {
  2236. if (qla82xx_rom_fast_read(ha, faddr, &val)) {
  2237. ql_log(ql_log_warn, vha, 0x0106,
  2238. "Do ROM fast read failed.\n");
  2239. goto done_read;
  2240. }
  2241. dwptr[i] = __constant_cpu_to_le32(val);
  2242. }
  2243. done_read:
  2244. return dwptr;
  2245. }
  2246. static int
  2247. qla82xx_unprotect_flash(struct qla_hw_data *ha)
  2248. {
  2249. int ret;
  2250. uint32_t val;
  2251. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2252. ret = ql82xx_rom_lock_d(ha);
  2253. if (ret < 0) {
  2254. ql_log(ql_log_warn, vha, 0xb014,
  2255. "ROM Lock failed.\n");
  2256. return ret;
  2257. }
  2258. ret = qla82xx_read_status_reg(ha, &val);
  2259. if (ret < 0)
  2260. goto done_unprotect;
  2261. val &= ~(BLOCK_PROTECT_BITS << 2);
  2262. ret = qla82xx_write_status_reg(ha, val);
  2263. if (ret < 0) {
  2264. val |= (BLOCK_PROTECT_BITS << 2);
  2265. qla82xx_write_status_reg(ha, val);
  2266. }
  2267. if (qla82xx_write_disable_flash(ha) != 0)
  2268. ql_log(ql_log_warn, vha, 0xb015,
  2269. "Write disable failed.\n");
  2270. done_unprotect:
  2271. qla82xx_rom_unlock(ha);
  2272. return ret;
  2273. }
  2274. static int
  2275. qla82xx_protect_flash(struct qla_hw_data *ha)
  2276. {
  2277. int ret;
  2278. uint32_t val;
  2279. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2280. ret = ql82xx_rom_lock_d(ha);
  2281. if (ret < 0) {
  2282. ql_log(ql_log_warn, vha, 0xb016,
  2283. "ROM Lock failed.\n");
  2284. return ret;
  2285. }
  2286. ret = qla82xx_read_status_reg(ha, &val);
  2287. if (ret < 0)
  2288. goto done_protect;
  2289. val |= (BLOCK_PROTECT_BITS << 2);
  2290. /* LOCK all sectors */
  2291. ret = qla82xx_write_status_reg(ha, val);
  2292. if (ret < 0)
  2293. ql_log(ql_log_warn, vha, 0xb017,
  2294. "Write status register failed.\n");
  2295. if (qla82xx_write_disable_flash(ha) != 0)
  2296. ql_log(ql_log_warn, vha, 0xb018,
  2297. "Write disable failed.\n");
  2298. done_protect:
  2299. qla82xx_rom_unlock(ha);
  2300. return ret;
  2301. }
  2302. static int
  2303. qla82xx_erase_sector(struct qla_hw_data *ha, int addr)
  2304. {
  2305. int ret = 0;
  2306. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2307. ret = ql82xx_rom_lock_d(ha);
  2308. if (ret < 0) {
  2309. ql_log(ql_log_warn, vha, 0xb019,
  2310. "ROM Lock failed.\n");
  2311. return ret;
  2312. }
  2313. qla82xx_flash_set_write_enable(ha);
  2314. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  2315. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  2316. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_SE);
  2317. if (qla82xx_wait_rom_done(ha)) {
  2318. ql_log(ql_log_warn, vha, 0xb01a,
  2319. "Error waiting for rom done.\n");
  2320. ret = -1;
  2321. goto done;
  2322. }
  2323. ret = qla82xx_flash_wait_write_finish(ha);
  2324. done:
  2325. qla82xx_rom_unlock(ha);
  2326. return ret;
  2327. }
  2328. /*
  2329. * Address and length are byte address
  2330. */
  2331. uint8_t *
  2332. qla82xx_read_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2333. uint32_t offset, uint32_t length)
  2334. {
  2335. scsi_block_requests(vha->host);
  2336. qla82xx_read_flash_data(vha, (uint32_t *)buf, offset, length);
  2337. scsi_unblock_requests(vha->host);
  2338. return buf;
  2339. }
  2340. static int
  2341. qla82xx_write_flash_data(struct scsi_qla_host *vha, uint32_t *dwptr,
  2342. uint32_t faddr, uint32_t dwords)
  2343. {
  2344. int ret;
  2345. uint32_t liter;
  2346. uint32_t sec_mask, rest_addr;
  2347. dma_addr_t optrom_dma;
  2348. void *optrom = NULL;
  2349. int page_mode = 0;
  2350. struct qla_hw_data *ha = vha->hw;
  2351. ret = -1;
  2352. /* Prepare burst-capable write on supported ISPs. */
  2353. if (page_mode && !(faddr & 0xfff) &&
  2354. dwords > OPTROM_BURST_DWORDS) {
  2355. optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
  2356. &optrom_dma, GFP_KERNEL);
  2357. if (!optrom) {
  2358. ql_log(ql_log_warn, vha, 0xb01b,
  2359. "Unable to allocate memory "
  2360. "for optron burst write (%x KB).\n",
  2361. OPTROM_BURST_SIZE / 1024);
  2362. }
  2363. }
  2364. rest_addr = ha->fdt_block_size - 1;
  2365. sec_mask = ~rest_addr;
  2366. ret = qla82xx_unprotect_flash(ha);
  2367. if (ret) {
  2368. ql_log(ql_log_warn, vha, 0xb01c,
  2369. "Unable to unprotect flash for update.\n");
  2370. goto write_done;
  2371. }
  2372. for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) {
  2373. /* Are we at the beginning of a sector? */
  2374. if ((faddr & rest_addr) == 0) {
  2375. ret = qla82xx_erase_sector(ha, faddr);
  2376. if (ret) {
  2377. ql_log(ql_log_warn, vha, 0xb01d,
  2378. "Unable to erase sector: address=%x.\n",
  2379. faddr);
  2380. break;
  2381. }
  2382. }
  2383. /* Go with burst-write. */
  2384. if (optrom && (liter + OPTROM_BURST_DWORDS) <= dwords) {
  2385. /* Copy data to DMA'ble buffer. */
  2386. memcpy(optrom, dwptr, OPTROM_BURST_SIZE);
  2387. ret = qla2x00_load_ram(vha, optrom_dma,
  2388. (ha->flash_data_off | faddr),
  2389. OPTROM_BURST_DWORDS);
  2390. if (ret != QLA_SUCCESS) {
  2391. ql_log(ql_log_warn, vha, 0xb01e,
  2392. "Unable to burst-write optrom segment "
  2393. "(%x/%x/%llx).\n", ret,
  2394. (ha->flash_data_off | faddr),
  2395. (unsigned long long)optrom_dma);
  2396. ql_log(ql_log_warn, vha, 0xb01f,
  2397. "Reverting to slow-write.\n");
  2398. dma_free_coherent(&ha->pdev->dev,
  2399. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2400. optrom = NULL;
  2401. } else {
  2402. liter += OPTROM_BURST_DWORDS - 1;
  2403. faddr += OPTROM_BURST_DWORDS - 1;
  2404. dwptr += OPTROM_BURST_DWORDS - 1;
  2405. continue;
  2406. }
  2407. }
  2408. ret = qla82xx_write_flash_dword(ha, faddr,
  2409. cpu_to_le32(*dwptr));
  2410. if (ret) {
  2411. ql_dbg(ql_dbg_p3p, vha, 0xb020,
  2412. "Unable to program flash address=%x data=%x.\n",
  2413. faddr, *dwptr);
  2414. break;
  2415. }
  2416. }
  2417. ret = qla82xx_protect_flash(ha);
  2418. if (ret)
  2419. ql_log(ql_log_warn, vha, 0xb021,
  2420. "Unable to protect flash after update.\n");
  2421. write_done:
  2422. if (optrom)
  2423. dma_free_coherent(&ha->pdev->dev,
  2424. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2425. return ret;
  2426. }
  2427. int
  2428. qla82xx_write_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2429. uint32_t offset, uint32_t length)
  2430. {
  2431. int rval;
  2432. /* Suspend HBA. */
  2433. scsi_block_requests(vha->host);
  2434. rval = qla82xx_write_flash_data(vha, (uint32_t *)buf, offset,
  2435. length >> 2);
  2436. scsi_unblock_requests(vha->host);
  2437. /* Convert return ISP82xx to generic */
  2438. if (rval)
  2439. rval = QLA_FUNCTION_FAILED;
  2440. else
  2441. rval = QLA_SUCCESS;
  2442. return rval;
  2443. }
  2444. void
  2445. qla82xx_start_iocbs(scsi_qla_host_t *vha)
  2446. {
  2447. struct qla_hw_data *ha = vha->hw;
  2448. struct req_que *req = ha->req_q_map[0];
  2449. struct device_reg_82xx __iomem *reg;
  2450. uint32_t dbval;
  2451. /* Adjust ring index. */
  2452. req->ring_index++;
  2453. if (req->ring_index == req->length) {
  2454. req->ring_index = 0;
  2455. req->ring_ptr = req->ring;
  2456. } else
  2457. req->ring_ptr++;
  2458. reg = &ha->iobase->isp82;
  2459. dbval = 0x04 | (ha->portnum << 5);
  2460. dbval = dbval | (req->id << 8) | (req->ring_index << 16);
  2461. if (ql2xdbwr)
  2462. qla82xx_wr_32(ha, ha->nxdb_wr_ptr, dbval);
  2463. else {
  2464. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr, dbval);
  2465. wmb();
  2466. while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) {
  2467. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr,
  2468. dbval);
  2469. wmb();
  2470. }
  2471. }
  2472. }
  2473. void qla82xx_rom_lock_recovery(struct qla_hw_data *ha)
  2474. {
  2475. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2476. if (qla82xx_rom_lock(ha))
  2477. /* Someone else is holding the lock. */
  2478. ql_log(ql_log_info, vha, 0xb022,
  2479. "Resetting rom_lock.\n");
  2480. /*
  2481. * Either we got the lock, or someone
  2482. * else died while holding it.
  2483. * In either case, unlock.
  2484. */
  2485. qla82xx_rom_unlock(ha);
  2486. }
  2487. /*
  2488. * qla82xx_device_bootstrap
  2489. * Initialize device, set DEV_READY, start fw
  2490. *
  2491. * Note:
  2492. * IDC lock must be held upon entry
  2493. *
  2494. * Return:
  2495. * Success : 0
  2496. * Failed : 1
  2497. */
  2498. static int
  2499. qla82xx_device_bootstrap(scsi_qla_host_t *vha)
  2500. {
  2501. int rval = QLA_SUCCESS;
  2502. int i, timeout;
  2503. uint32_t old_count, count;
  2504. struct qla_hw_data *ha = vha->hw;
  2505. int need_reset = 0, peg_stuck = 1;
  2506. need_reset = qla82xx_need_reset(ha);
  2507. old_count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2508. for (i = 0; i < 10; i++) {
  2509. timeout = msleep_interruptible(200);
  2510. if (timeout) {
  2511. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2512. QLA82XX_DEV_FAILED);
  2513. return QLA_FUNCTION_FAILED;
  2514. }
  2515. count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2516. if (count != old_count)
  2517. peg_stuck = 0;
  2518. }
  2519. if (need_reset) {
  2520. /* We are trying to perform a recovery here. */
  2521. if (peg_stuck)
  2522. qla82xx_rom_lock_recovery(ha);
  2523. goto dev_initialize;
  2524. } else {
  2525. /* Start of day for this ha context. */
  2526. if (peg_stuck) {
  2527. /* Either we are the first or recovery in progress. */
  2528. qla82xx_rom_lock_recovery(ha);
  2529. goto dev_initialize;
  2530. } else
  2531. /* Firmware already running. */
  2532. goto dev_ready;
  2533. }
  2534. return rval;
  2535. dev_initialize:
  2536. /* set to DEV_INITIALIZING */
  2537. ql_log(ql_log_info, vha, 0x009e,
  2538. "HW State: INITIALIZING.\n");
  2539. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_INITIALIZING);
  2540. /* Driver that sets device state to initializating sets IDC version */
  2541. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION, QLA82XX_IDC_VERSION);
  2542. qla82xx_idc_unlock(ha);
  2543. rval = qla82xx_start_firmware(vha);
  2544. qla82xx_idc_lock(ha);
  2545. if (rval != QLA_SUCCESS) {
  2546. ql_log(ql_log_fatal, vha, 0x00ad,
  2547. "HW State: FAILED.\n");
  2548. qla82xx_clear_drv_active(ha);
  2549. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_FAILED);
  2550. return rval;
  2551. }
  2552. dev_ready:
  2553. ql_log(ql_log_info, vha, 0x00ae,
  2554. "HW State: READY.\n");
  2555. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_READY);
  2556. return QLA_SUCCESS;
  2557. }
  2558. /*
  2559. * qla82xx_need_qsnt_handler
  2560. * Code to start quiescence sequence
  2561. *
  2562. * Note:
  2563. * IDC lock must be held upon entry
  2564. *
  2565. * Return: void
  2566. */
  2567. static void
  2568. qla82xx_need_qsnt_handler(scsi_qla_host_t *vha)
  2569. {
  2570. struct qla_hw_data *ha = vha->hw;
  2571. uint32_t dev_state, drv_state, drv_active;
  2572. unsigned long reset_timeout;
  2573. if (vha->flags.online) {
  2574. /*Block any further I/O and wait for pending cmnds to complete*/
  2575. qla82xx_quiescent_state_cleanup(vha);
  2576. }
  2577. /* Set the quiescence ready bit */
  2578. qla82xx_set_qsnt_ready(ha);
  2579. /*wait for 30 secs for other functions to ack */
  2580. reset_timeout = jiffies + (30 * HZ);
  2581. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2582. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2583. /* Its 2 that is written when qsnt is acked, moving one bit */
  2584. drv_active = drv_active << 0x01;
  2585. while (drv_state != drv_active) {
  2586. if (time_after_eq(jiffies, reset_timeout)) {
  2587. /* quiescence timeout, other functions didn't ack
  2588. * changing the state to DEV_READY
  2589. */
  2590. ql_log(ql_log_info, vha, 0xb023,
  2591. "%s : QUIESCENT TIMEOUT.\n", QLA2XXX_DRIVER_NAME);
  2592. ql_log(ql_log_info, vha, 0xb024,
  2593. "DRV_ACTIVE:%d DRV_STATE:%d.\n",
  2594. drv_active, drv_state);
  2595. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2596. QLA82XX_DEV_READY);
  2597. ql_log(ql_log_info, vha, 0xb025,
  2598. "HW State: DEV_READY.\n");
  2599. qla82xx_idc_unlock(ha);
  2600. qla2x00_perform_loop_resync(vha);
  2601. qla82xx_idc_lock(ha);
  2602. qla82xx_clear_qsnt_ready(vha);
  2603. return;
  2604. }
  2605. qla82xx_idc_unlock(ha);
  2606. msleep(1000);
  2607. qla82xx_idc_lock(ha);
  2608. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2609. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2610. drv_active = drv_active << 0x01;
  2611. }
  2612. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2613. /* everyone acked so set the state to DEV_QUIESCENCE */
  2614. if (dev_state == QLA82XX_DEV_NEED_QUIESCENT) {
  2615. ql_log(ql_log_info, vha, 0xb026,
  2616. "HW State: DEV_QUIESCENT.\n");
  2617. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_QUIESCENT);
  2618. }
  2619. }
  2620. /*
  2621. * qla82xx_wait_for_state_change
  2622. * Wait for device state to change from given current state
  2623. *
  2624. * Note:
  2625. * IDC lock must not be held upon entry
  2626. *
  2627. * Return:
  2628. * Changed device state.
  2629. */
  2630. uint32_t
  2631. qla82xx_wait_for_state_change(scsi_qla_host_t *vha, uint32_t curr_state)
  2632. {
  2633. struct qla_hw_data *ha = vha->hw;
  2634. uint32_t dev_state;
  2635. do {
  2636. msleep(1000);
  2637. qla82xx_idc_lock(ha);
  2638. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2639. qla82xx_idc_unlock(ha);
  2640. } while (dev_state == curr_state);
  2641. return dev_state;
  2642. }
  2643. static void
  2644. qla82xx_dev_failed_handler(scsi_qla_host_t *vha)
  2645. {
  2646. struct qla_hw_data *ha = vha->hw;
  2647. /* Disable the board */
  2648. ql_log(ql_log_fatal, vha, 0x00b8,
  2649. "Disabling the board.\n");
  2650. qla82xx_idc_lock(ha);
  2651. qla82xx_clear_drv_active(ha);
  2652. qla82xx_idc_unlock(ha);
  2653. /* Set DEV_FAILED flag to disable timer */
  2654. vha->device_flags |= DFLG_DEV_FAILED;
  2655. qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
  2656. qla2x00_mark_all_devices_lost(vha, 0);
  2657. vha->flags.online = 0;
  2658. vha->flags.init_done = 0;
  2659. }
  2660. /*
  2661. * qla82xx_need_reset_handler
  2662. * Code to start reset sequence
  2663. *
  2664. * Note:
  2665. * IDC lock must be held upon entry
  2666. *
  2667. * Return:
  2668. * Success : 0
  2669. * Failed : 1
  2670. */
  2671. static void
  2672. qla82xx_need_reset_handler(scsi_qla_host_t *vha)
  2673. {
  2674. uint32_t dev_state, drv_state, drv_active;
  2675. uint32_t active_mask = 0;
  2676. unsigned long reset_timeout;
  2677. struct qla_hw_data *ha = vha->hw;
  2678. struct req_que *req = ha->req_q_map[0];
  2679. if (vha->flags.online) {
  2680. qla82xx_idc_unlock(ha);
  2681. qla2x00_abort_isp_cleanup(vha);
  2682. ha->isp_ops->get_flash_version(vha, req->ring);
  2683. ha->isp_ops->nvram_config(vha);
  2684. qla82xx_idc_lock(ha);
  2685. }
  2686. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2687. if (!ha->flags.isp82xx_reset_owner) {
  2688. ql_dbg(ql_dbg_p3p, vha, 0xb028,
  2689. "reset_acknowledged by 0x%x\n", ha->portnum);
  2690. qla82xx_set_rst_ready(ha);
  2691. } else {
  2692. active_mask = ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2693. drv_active &= active_mask;
  2694. ql_dbg(ql_dbg_p3p, vha, 0xb029,
  2695. "active_mask: 0x%08x\n", active_mask);
  2696. }
  2697. /* wait for 10 seconds for reset ack from all functions */
  2698. reset_timeout = jiffies + (ha->nx_reset_timeout * HZ);
  2699. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2700. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2701. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2702. ql_dbg(ql_dbg_p3p, vha, 0xb02a,
  2703. "drv_state: 0x%08x, drv_active: 0x%08x, "
  2704. "dev_state: 0x%08x, active_mask: 0x%08x\n",
  2705. drv_state, drv_active, dev_state, active_mask);
  2706. while (drv_state != drv_active &&
  2707. dev_state != QLA82XX_DEV_INITIALIZING) {
  2708. if (time_after_eq(jiffies, reset_timeout)) {
  2709. ql_log(ql_log_warn, vha, 0x00b5,
  2710. "Reset timeout.\n");
  2711. break;
  2712. }
  2713. qla82xx_idc_unlock(ha);
  2714. msleep(1000);
  2715. qla82xx_idc_lock(ha);
  2716. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2717. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2718. if (ha->flags.isp82xx_reset_owner)
  2719. drv_active &= active_mask;
  2720. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2721. }
  2722. ql_dbg(ql_dbg_p3p, vha, 0xb02b,
  2723. "drv_state: 0x%08x, drv_active: 0x%08x, "
  2724. "dev_state: 0x%08x, active_mask: 0x%08x\n",
  2725. drv_state, drv_active, dev_state, active_mask);
  2726. ql_log(ql_log_info, vha, 0x00b6,
  2727. "Device state is 0x%x = %s.\n",
  2728. dev_state,
  2729. dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
  2730. /* Force to DEV_COLD unless someone else is starting a reset */
  2731. if (dev_state != QLA82XX_DEV_INITIALIZING &&
  2732. dev_state != QLA82XX_DEV_COLD) {
  2733. ql_log(ql_log_info, vha, 0x00b7,
  2734. "HW State: COLD/RE-INIT.\n");
  2735. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_COLD);
  2736. if (ql2xmdenable) {
  2737. if (qla82xx_md_collect(vha))
  2738. ql_log(ql_log_warn, vha, 0xb02c,
  2739. "Not able to collect minidump.\n");
  2740. } else
  2741. ql_log(ql_log_warn, vha, 0xb04f,
  2742. "Minidump disabled.\n");
  2743. }
  2744. }
  2745. int
  2746. qla82xx_check_md_needed(scsi_qla_host_t *vha)
  2747. {
  2748. struct qla_hw_data *ha = vha->hw;
  2749. uint16_t fw_major_version, fw_minor_version, fw_subminor_version;
  2750. int rval = QLA_SUCCESS;
  2751. fw_major_version = ha->fw_major_version;
  2752. fw_minor_version = ha->fw_minor_version;
  2753. fw_subminor_version = ha->fw_subminor_version;
  2754. rval = qla2x00_get_fw_version(vha, &ha->fw_major_version,
  2755. &ha->fw_minor_version, &ha->fw_subminor_version,
  2756. &ha->fw_attributes, &ha->fw_memory_size,
  2757. ha->mpi_version, &ha->mpi_capabilities,
  2758. ha->phy_version);
  2759. if (rval != QLA_SUCCESS)
  2760. return rval;
  2761. if (ql2xmdenable) {
  2762. if (!ha->fw_dumped) {
  2763. if (fw_major_version != ha->fw_major_version ||
  2764. fw_minor_version != ha->fw_minor_version ||
  2765. fw_subminor_version != ha->fw_subminor_version) {
  2766. ql_log(ql_log_info, vha, 0xb02d,
  2767. "Firmware version differs "
  2768. "Previous version: %d:%d:%d - "
  2769. "New version: %d:%d:%d\n",
  2770. ha->fw_major_version,
  2771. ha->fw_minor_version,
  2772. ha->fw_subminor_version,
  2773. fw_major_version, fw_minor_version,
  2774. fw_subminor_version);
  2775. /* Release MiniDump resources */
  2776. qla82xx_md_free(vha);
  2777. /* ALlocate MiniDump resources */
  2778. qla82xx_md_prep(vha);
  2779. }
  2780. } else
  2781. ql_log(ql_log_info, vha, 0xb02e,
  2782. "Firmware dump available to retrieve\n");
  2783. }
  2784. return rval;
  2785. }
  2786. int
  2787. qla82xx_check_fw_alive(scsi_qla_host_t *vha)
  2788. {
  2789. uint32_t fw_heartbeat_counter;
  2790. int status = 0;
  2791. fw_heartbeat_counter = qla82xx_rd_32(vha->hw,
  2792. QLA82XX_PEG_ALIVE_COUNTER);
  2793. /* all 0xff, assume AER/EEH in progress, ignore */
  2794. if (fw_heartbeat_counter == 0xffffffff) {
  2795. ql_dbg(ql_dbg_timer, vha, 0x6003,
  2796. "FW heartbeat counter is 0xffffffff, "
  2797. "returning status=%d.\n", status);
  2798. return status;
  2799. }
  2800. if (vha->fw_heartbeat_counter == fw_heartbeat_counter) {
  2801. vha->seconds_since_last_heartbeat++;
  2802. /* FW not alive after 2 seconds */
  2803. if (vha->seconds_since_last_heartbeat == 2) {
  2804. vha->seconds_since_last_heartbeat = 0;
  2805. status = 1;
  2806. }
  2807. } else
  2808. vha->seconds_since_last_heartbeat = 0;
  2809. vha->fw_heartbeat_counter = fw_heartbeat_counter;
  2810. if (status)
  2811. ql_dbg(ql_dbg_timer, vha, 0x6004,
  2812. "Returning status=%d.\n", status);
  2813. return status;
  2814. }
  2815. /*
  2816. * qla82xx_device_state_handler
  2817. * Main state handler
  2818. *
  2819. * Note:
  2820. * IDC lock must be held upon entry
  2821. *
  2822. * Return:
  2823. * Success : 0
  2824. * Failed : 1
  2825. */
  2826. int
  2827. qla82xx_device_state_handler(scsi_qla_host_t *vha)
  2828. {
  2829. uint32_t dev_state;
  2830. uint32_t old_dev_state;
  2831. int rval = QLA_SUCCESS;
  2832. unsigned long dev_init_timeout;
  2833. struct qla_hw_data *ha = vha->hw;
  2834. int loopcount = 0;
  2835. qla82xx_idc_lock(ha);
  2836. if (!vha->flags.init_done)
  2837. qla82xx_set_drv_active(vha);
  2838. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2839. old_dev_state = dev_state;
  2840. ql_log(ql_log_info, vha, 0x009b,
  2841. "Device state is 0x%x = %s.\n",
  2842. dev_state,
  2843. dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
  2844. /* wait for 30 seconds for device to go ready */
  2845. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout * HZ);
  2846. while (1) {
  2847. if (time_after_eq(jiffies, dev_init_timeout)) {
  2848. ql_log(ql_log_fatal, vha, 0x009c,
  2849. "Device init failed.\n");
  2850. rval = QLA_FUNCTION_FAILED;
  2851. break;
  2852. }
  2853. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2854. if (old_dev_state != dev_state) {
  2855. loopcount = 0;
  2856. old_dev_state = dev_state;
  2857. }
  2858. if (loopcount < 5) {
  2859. ql_log(ql_log_info, vha, 0x009d,
  2860. "Device state is 0x%x = %s.\n",
  2861. dev_state,
  2862. dev_state < MAX_STATES ? qdev_state(dev_state) :
  2863. "Unknown");
  2864. }
  2865. switch (dev_state) {
  2866. case QLA82XX_DEV_READY:
  2867. ha->flags.isp82xx_reset_owner = 0;
  2868. goto exit;
  2869. case QLA82XX_DEV_COLD:
  2870. rval = qla82xx_device_bootstrap(vha);
  2871. break;
  2872. case QLA82XX_DEV_INITIALIZING:
  2873. qla82xx_idc_unlock(ha);
  2874. msleep(1000);
  2875. qla82xx_idc_lock(ha);
  2876. break;
  2877. case QLA82XX_DEV_NEED_RESET:
  2878. if (!ql2xdontresethba)
  2879. qla82xx_need_reset_handler(vha);
  2880. else {
  2881. qla82xx_idc_unlock(ha);
  2882. msleep(1000);
  2883. qla82xx_idc_lock(ha);
  2884. }
  2885. dev_init_timeout = jiffies +
  2886. (ha->nx_dev_init_timeout * HZ);
  2887. break;
  2888. case QLA82XX_DEV_NEED_QUIESCENT:
  2889. qla82xx_need_qsnt_handler(vha);
  2890. /* Reset timeout value after quiescence handler */
  2891. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout\
  2892. * HZ);
  2893. break;
  2894. case QLA82XX_DEV_QUIESCENT:
  2895. /* Owner will exit and other will wait for the state
  2896. * to get changed
  2897. */
  2898. if (ha->flags.quiesce_owner)
  2899. goto exit;
  2900. qla82xx_idc_unlock(ha);
  2901. msleep(1000);
  2902. qla82xx_idc_lock(ha);
  2903. /* Reset timeout value after quiescence handler */
  2904. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout\
  2905. * HZ);
  2906. break;
  2907. case QLA82XX_DEV_FAILED:
  2908. qla82xx_dev_failed_handler(vha);
  2909. rval = QLA_FUNCTION_FAILED;
  2910. goto exit;
  2911. default:
  2912. qla82xx_idc_unlock(ha);
  2913. msleep(1000);
  2914. qla82xx_idc_lock(ha);
  2915. }
  2916. loopcount++;
  2917. }
  2918. exit:
  2919. qla82xx_idc_unlock(ha);
  2920. return rval;
  2921. }
  2922. void qla82xx_clear_pending_mbx(scsi_qla_host_t *vha)
  2923. {
  2924. struct qla_hw_data *ha = vha->hw;
  2925. if (ha->flags.mbox_busy) {
  2926. ha->flags.mbox_int = 1;
  2927. ha->flags.mbox_busy = 0;
  2928. ql_log(ql_log_warn, vha, 0x6010,
  2929. "Doing premature completion of mbx command.\n");
  2930. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags))
  2931. complete(&ha->mbx_intr_comp);
  2932. }
  2933. }
  2934. void qla82xx_watchdog(scsi_qla_host_t *vha)
  2935. {
  2936. uint32_t dev_state, halt_status;
  2937. struct qla_hw_data *ha = vha->hw;
  2938. /* don't poll if reset is going on */
  2939. if (!ha->flags.isp82xx_reset_hdlr_active) {
  2940. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2941. if (dev_state == QLA82XX_DEV_NEED_RESET &&
  2942. !test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags)) {
  2943. ql_log(ql_log_warn, vha, 0x6001,
  2944. "Adapter reset needed.\n");
  2945. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  2946. qla2xxx_wake_dpc(vha);
  2947. } else if (dev_state == QLA82XX_DEV_NEED_QUIESCENT &&
  2948. !test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags)) {
  2949. ql_log(ql_log_warn, vha, 0x6002,
  2950. "Quiescent needed.\n");
  2951. set_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags);
  2952. qla2xxx_wake_dpc(vha);
  2953. } else {
  2954. if (qla82xx_check_fw_alive(vha)) {
  2955. ql_dbg(ql_dbg_timer, vha, 0x6011,
  2956. "disabling pause transmit on port 0 & 1.\n");
  2957. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x98,
  2958. CRB_NIU_XG_PAUSE_CTL_P0|CRB_NIU_XG_PAUSE_CTL_P1);
  2959. halt_status = qla82xx_rd_32(ha,
  2960. QLA82XX_PEG_HALT_STATUS1);
  2961. ql_log(ql_log_info, vha, 0x6005,
  2962. "dumping hw/fw registers:.\n "
  2963. " PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,.\n "
  2964. " PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,.\n "
  2965. " PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,.\n "
  2966. " PEG_NET_4_PC: 0x%x.\n", halt_status,
  2967. qla82xx_rd_32(ha, QLA82XX_PEG_HALT_STATUS2),
  2968. qla82xx_rd_32(ha,
  2969. QLA82XX_CRB_PEG_NET_0 + 0x3c),
  2970. qla82xx_rd_32(ha,
  2971. QLA82XX_CRB_PEG_NET_1 + 0x3c),
  2972. qla82xx_rd_32(ha,
  2973. QLA82XX_CRB_PEG_NET_2 + 0x3c),
  2974. qla82xx_rd_32(ha,
  2975. QLA82XX_CRB_PEG_NET_3 + 0x3c),
  2976. qla82xx_rd_32(ha,
  2977. QLA82XX_CRB_PEG_NET_4 + 0x3c));
  2978. if (((halt_status & 0x1fffff00) >> 8) == 0x67)
  2979. ql_log(ql_log_warn, vha, 0xb052,
  2980. "Firmware aborted with "
  2981. "error code 0x00006700. Device is "
  2982. "being reset.\n");
  2983. if (halt_status & HALT_STATUS_UNRECOVERABLE) {
  2984. set_bit(ISP_UNRECOVERABLE,
  2985. &vha->dpc_flags);
  2986. } else {
  2987. ql_log(ql_log_info, vha, 0x6006,
  2988. "Detect abort needed.\n");
  2989. set_bit(ISP_ABORT_NEEDED,
  2990. &vha->dpc_flags);
  2991. }
  2992. qla2xxx_wake_dpc(vha);
  2993. ha->flags.isp82xx_fw_hung = 1;
  2994. ql_log(ql_log_warn, vha, 0x6007, "Firmware hung.\n");
  2995. qla82xx_clear_pending_mbx(vha);
  2996. }
  2997. }
  2998. }
  2999. }
  3000. int qla82xx_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr)
  3001. {
  3002. int rval;
  3003. rval = qla82xx_device_state_handler(vha);
  3004. return rval;
  3005. }
  3006. void
  3007. qla82xx_set_reset_owner(scsi_qla_host_t *vha)
  3008. {
  3009. struct qla_hw_data *ha = vha->hw;
  3010. uint32_t dev_state;
  3011. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3012. if (dev_state == QLA82XX_DEV_READY) {
  3013. ql_log(ql_log_info, vha, 0xb02f,
  3014. "HW State: NEED RESET\n");
  3015. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  3016. QLA82XX_DEV_NEED_RESET);
  3017. ha->flags.isp82xx_reset_owner = 1;
  3018. ql_dbg(ql_dbg_p3p, vha, 0xb030,
  3019. "reset_owner is 0x%x\n", ha->portnum);
  3020. } else
  3021. ql_log(ql_log_info, vha, 0xb031,
  3022. "Device state is 0x%x = %s.\n",
  3023. dev_state,
  3024. dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
  3025. }
  3026. /*
  3027. * qla82xx_abort_isp
  3028. * Resets ISP and aborts all outstanding commands.
  3029. *
  3030. * Input:
  3031. * ha = adapter block pointer.
  3032. *
  3033. * Returns:
  3034. * 0 = success
  3035. */
  3036. int
  3037. qla82xx_abort_isp(scsi_qla_host_t *vha)
  3038. {
  3039. int rval;
  3040. struct qla_hw_data *ha = vha->hw;
  3041. if (vha->device_flags & DFLG_DEV_FAILED) {
  3042. ql_log(ql_log_warn, vha, 0x8024,
  3043. "Device in failed state, exiting.\n");
  3044. return QLA_SUCCESS;
  3045. }
  3046. ha->flags.isp82xx_reset_hdlr_active = 1;
  3047. qla82xx_idc_lock(ha);
  3048. qla82xx_set_reset_owner(vha);
  3049. qla82xx_idc_unlock(ha);
  3050. rval = qla82xx_device_state_handler(vha);
  3051. qla82xx_idc_lock(ha);
  3052. qla82xx_clear_rst_ready(ha);
  3053. qla82xx_idc_unlock(ha);
  3054. if (rval == QLA_SUCCESS) {
  3055. ha->flags.isp82xx_fw_hung = 0;
  3056. ha->flags.isp82xx_reset_hdlr_active = 0;
  3057. qla82xx_restart_isp(vha);
  3058. }
  3059. if (rval) {
  3060. vha->flags.online = 1;
  3061. if (test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  3062. if (ha->isp_abort_cnt == 0) {
  3063. ql_log(ql_log_warn, vha, 0x8027,
  3064. "ISP error recover failed - board "
  3065. "disabled.\n");
  3066. /*
  3067. * The next call disables the board
  3068. * completely.
  3069. */
  3070. ha->isp_ops->reset_adapter(vha);
  3071. vha->flags.online = 0;
  3072. clear_bit(ISP_ABORT_RETRY,
  3073. &vha->dpc_flags);
  3074. rval = QLA_SUCCESS;
  3075. } else { /* schedule another ISP abort */
  3076. ha->isp_abort_cnt--;
  3077. ql_log(ql_log_warn, vha, 0x8036,
  3078. "ISP abort - retry remaining %d.\n",
  3079. ha->isp_abort_cnt);
  3080. rval = QLA_FUNCTION_FAILED;
  3081. }
  3082. } else {
  3083. ha->isp_abort_cnt = MAX_RETRIES_OF_ISP_ABORT;
  3084. ql_dbg(ql_dbg_taskm, vha, 0x8029,
  3085. "ISP error recovery - retrying (%d) more times.\n",
  3086. ha->isp_abort_cnt);
  3087. set_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
  3088. rval = QLA_FUNCTION_FAILED;
  3089. }
  3090. }
  3091. return rval;
  3092. }
  3093. /*
  3094. * qla82xx_fcoe_ctx_reset
  3095. * Perform a quick reset and aborts all outstanding commands.
  3096. * This will only perform an FCoE context reset and avoids a full blown
  3097. * chip reset.
  3098. *
  3099. * Input:
  3100. * ha = adapter block pointer.
  3101. * is_reset_path = flag for identifying the reset path.
  3102. *
  3103. * Returns:
  3104. * 0 = success
  3105. */
  3106. int qla82xx_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3107. {
  3108. int rval = QLA_FUNCTION_FAILED;
  3109. if (vha->flags.online) {
  3110. /* Abort all outstanding commands, so as to be requeued later */
  3111. qla2x00_abort_isp_cleanup(vha);
  3112. }
  3113. /* Stop currently executing firmware.
  3114. * This will destroy existing FCoE context at the F/W end.
  3115. */
  3116. qla2x00_try_to_stop_firmware(vha);
  3117. /* Restart. Creates a new FCoE context on INIT_FIRMWARE. */
  3118. rval = qla82xx_restart_isp(vha);
  3119. return rval;
  3120. }
  3121. /*
  3122. * qla2x00_wait_for_fcoe_ctx_reset
  3123. * Wait till the FCoE context is reset.
  3124. *
  3125. * Note:
  3126. * Does context switching here.
  3127. * Release SPIN_LOCK (if any) before calling this routine.
  3128. *
  3129. * Return:
  3130. * Success (fcoe_ctx reset is done) : 0
  3131. * Failed (fcoe_ctx reset not completed within max loop timout ) : 1
  3132. */
  3133. int qla2x00_wait_for_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3134. {
  3135. int status = QLA_FUNCTION_FAILED;
  3136. unsigned long wait_reset;
  3137. wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ);
  3138. while ((test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) ||
  3139. test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  3140. && time_before(jiffies, wait_reset)) {
  3141. set_current_state(TASK_UNINTERRUPTIBLE);
  3142. schedule_timeout(HZ);
  3143. if (!test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) &&
  3144. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) {
  3145. status = QLA_SUCCESS;
  3146. break;
  3147. }
  3148. }
  3149. ql_dbg(ql_dbg_p3p, vha, 0xb027,
  3150. "%s: status=%d.\n", __func__, status);
  3151. return status;
  3152. }
  3153. void
  3154. qla82xx_chip_reset_cleanup(scsi_qla_host_t *vha)
  3155. {
  3156. int i;
  3157. unsigned long flags;
  3158. struct qla_hw_data *ha = vha->hw;
  3159. /* Check if 82XX firmware is alive or not
  3160. * We may have arrived here from NEED_RESET
  3161. * detection only
  3162. */
  3163. if (!ha->flags.isp82xx_fw_hung) {
  3164. for (i = 0; i < 2; i++) {
  3165. msleep(1000);
  3166. if (qla82xx_check_fw_alive(vha)) {
  3167. ha->flags.isp82xx_fw_hung = 1;
  3168. qla82xx_clear_pending_mbx(vha);
  3169. break;
  3170. }
  3171. }
  3172. }
  3173. ql_dbg(ql_dbg_init, vha, 0x00b0,
  3174. "Entered %s fw_hung=%d.\n",
  3175. __func__, ha->flags.isp82xx_fw_hung);
  3176. /* Abort all commands gracefully if fw NOT hung */
  3177. if (!ha->flags.isp82xx_fw_hung) {
  3178. int cnt, que;
  3179. srb_t *sp;
  3180. struct req_que *req;
  3181. spin_lock_irqsave(&ha->hardware_lock, flags);
  3182. for (que = 0; que < ha->max_req_queues; que++) {
  3183. req = ha->req_q_map[que];
  3184. if (!req)
  3185. continue;
  3186. for (cnt = 1; cnt < MAX_OUTSTANDING_COMMANDS; cnt++) {
  3187. sp = req->outstanding_cmds[cnt];
  3188. if (sp) {
  3189. if (!sp->ctx ||
  3190. (sp->flags & SRB_FCP_CMND_DMA_VALID)) {
  3191. spin_unlock_irqrestore(
  3192. &ha->hardware_lock, flags);
  3193. if (ha->isp_ops->abort_command(sp)) {
  3194. ql_log(ql_log_info, vha,
  3195. 0x00b1,
  3196. "mbx abort failed.\n");
  3197. } else {
  3198. ql_log(ql_log_info, vha,
  3199. 0x00b2,
  3200. "mbx abort success.\n");
  3201. }
  3202. spin_lock_irqsave(&ha->hardware_lock, flags);
  3203. }
  3204. }
  3205. }
  3206. }
  3207. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3208. /* Wait for pending cmds (physical and virtual) to complete */
  3209. if (!qla2x00_eh_wait_for_pending_commands(vha, 0, 0,
  3210. WAIT_HOST) == QLA_SUCCESS) {
  3211. ql_dbg(ql_dbg_init, vha, 0x00b3,
  3212. "Done wait for "
  3213. "pending commands.\n");
  3214. }
  3215. }
  3216. }
  3217. /* Minidump related functions */
  3218. int
  3219. qla82xx_md_rw_32(struct qla_hw_data *ha, uint32_t off, u32 data, uint8_t flag)
  3220. {
  3221. uint32_t off_value, rval = 0;
  3222. WRT_REG_DWORD((void *)(CRB_WINDOW_2M + ha->nx_pcibase),
  3223. (off & 0xFFFF0000));
  3224. /* Read back value to make sure write has gone through */
  3225. RD_REG_DWORD((void *)(CRB_WINDOW_2M + ha->nx_pcibase));
  3226. off_value = (off & 0x0000FFFF);
  3227. if (flag)
  3228. WRT_REG_DWORD((void *)
  3229. (off_value + CRB_INDIRECT_2M + ha->nx_pcibase),
  3230. data);
  3231. else
  3232. rval = RD_REG_DWORD((void *)
  3233. (off_value + CRB_INDIRECT_2M + ha->nx_pcibase));
  3234. return rval;
  3235. }
  3236. static int
  3237. qla82xx_minidump_process_control(scsi_qla_host_t *vha,
  3238. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3239. {
  3240. struct qla_hw_data *ha = vha->hw;
  3241. struct qla82xx_md_entry_crb *crb_entry;
  3242. uint32_t read_value, opcode, poll_time;
  3243. uint32_t addr, index, crb_addr;
  3244. unsigned long wtime;
  3245. struct qla82xx_md_template_hdr *tmplt_hdr;
  3246. uint32_t rval = QLA_SUCCESS;
  3247. int i;
  3248. tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
  3249. crb_entry = (struct qla82xx_md_entry_crb *)entry_hdr;
  3250. crb_addr = crb_entry->addr;
  3251. for (i = 0; i < crb_entry->op_count; i++) {
  3252. opcode = crb_entry->crb_ctrl.opcode;
  3253. if (opcode & QLA82XX_DBG_OPCODE_WR) {
  3254. qla82xx_md_rw_32(ha, crb_addr,
  3255. crb_entry->value_1, 1);
  3256. opcode &= ~QLA82XX_DBG_OPCODE_WR;
  3257. }
  3258. if (opcode & QLA82XX_DBG_OPCODE_RW) {
  3259. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3260. qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
  3261. opcode &= ~QLA82XX_DBG_OPCODE_RW;
  3262. }
  3263. if (opcode & QLA82XX_DBG_OPCODE_AND) {
  3264. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3265. read_value &= crb_entry->value_2;
  3266. opcode &= ~QLA82XX_DBG_OPCODE_AND;
  3267. if (opcode & QLA82XX_DBG_OPCODE_OR) {
  3268. read_value |= crb_entry->value_3;
  3269. opcode &= ~QLA82XX_DBG_OPCODE_OR;
  3270. }
  3271. qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
  3272. }
  3273. if (opcode & QLA82XX_DBG_OPCODE_OR) {
  3274. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3275. read_value |= crb_entry->value_3;
  3276. qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
  3277. opcode &= ~QLA82XX_DBG_OPCODE_OR;
  3278. }
  3279. if (opcode & QLA82XX_DBG_OPCODE_POLL) {
  3280. poll_time = crb_entry->crb_strd.poll_timeout;
  3281. wtime = jiffies + poll_time;
  3282. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3283. do {
  3284. if ((read_value & crb_entry->value_2)
  3285. == crb_entry->value_1)
  3286. break;
  3287. else if (time_after_eq(jiffies, wtime)) {
  3288. /* capturing dump failed */
  3289. rval = QLA_FUNCTION_FAILED;
  3290. break;
  3291. } else
  3292. read_value = qla82xx_md_rw_32(ha,
  3293. crb_addr, 0, 0);
  3294. } while (1);
  3295. opcode &= ~QLA82XX_DBG_OPCODE_POLL;
  3296. }
  3297. if (opcode & QLA82XX_DBG_OPCODE_RDSTATE) {
  3298. if (crb_entry->crb_strd.state_index_a) {
  3299. index = crb_entry->crb_strd.state_index_a;
  3300. addr = tmplt_hdr->saved_state_array[index];
  3301. } else
  3302. addr = crb_addr;
  3303. read_value = qla82xx_md_rw_32(ha, addr, 0, 0);
  3304. index = crb_entry->crb_ctrl.state_index_v;
  3305. tmplt_hdr->saved_state_array[index] = read_value;
  3306. opcode &= ~QLA82XX_DBG_OPCODE_RDSTATE;
  3307. }
  3308. if (opcode & QLA82XX_DBG_OPCODE_WRSTATE) {
  3309. if (crb_entry->crb_strd.state_index_a) {
  3310. index = crb_entry->crb_strd.state_index_a;
  3311. addr = tmplt_hdr->saved_state_array[index];
  3312. } else
  3313. addr = crb_addr;
  3314. if (crb_entry->crb_ctrl.state_index_v) {
  3315. index = crb_entry->crb_ctrl.state_index_v;
  3316. read_value =
  3317. tmplt_hdr->saved_state_array[index];
  3318. } else
  3319. read_value = crb_entry->value_1;
  3320. qla82xx_md_rw_32(ha, addr, read_value, 1);
  3321. opcode &= ~QLA82XX_DBG_OPCODE_WRSTATE;
  3322. }
  3323. if (opcode & QLA82XX_DBG_OPCODE_MDSTATE) {
  3324. index = crb_entry->crb_ctrl.state_index_v;
  3325. read_value = tmplt_hdr->saved_state_array[index];
  3326. read_value <<= crb_entry->crb_ctrl.shl;
  3327. read_value >>= crb_entry->crb_ctrl.shr;
  3328. if (crb_entry->value_2)
  3329. read_value &= crb_entry->value_2;
  3330. read_value |= crb_entry->value_3;
  3331. read_value += crb_entry->value_1;
  3332. tmplt_hdr->saved_state_array[index] = read_value;
  3333. opcode &= ~QLA82XX_DBG_OPCODE_MDSTATE;
  3334. }
  3335. crb_addr += crb_entry->crb_strd.addr_stride;
  3336. }
  3337. return rval;
  3338. }
  3339. static void
  3340. qla82xx_minidump_process_rdocm(scsi_qla_host_t *vha,
  3341. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3342. {
  3343. struct qla_hw_data *ha = vha->hw;
  3344. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  3345. struct qla82xx_md_entry_rdocm *ocm_hdr;
  3346. uint32_t *data_ptr = *d_ptr;
  3347. ocm_hdr = (struct qla82xx_md_entry_rdocm *)entry_hdr;
  3348. r_addr = ocm_hdr->read_addr;
  3349. r_stride = ocm_hdr->read_addr_stride;
  3350. loop_cnt = ocm_hdr->op_count;
  3351. for (i = 0; i < loop_cnt; i++) {
  3352. r_value = RD_REG_DWORD((void *)(r_addr + ha->nx_pcibase));
  3353. *data_ptr++ = cpu_to_le32(r_value);
  3354. r_addr += r_stride;
  3355. }
  3356. *d_ptr = data_ptr;
  3357. }
  3358. static void
  3359. qla82xx_minidump_process_rdmux(scsi_qla_host_t *vha,
  3360. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3361. {
  3362. struct qla_hw_data *ha = vha->hw;
  3363. uint32_t r_addr, s_stride, s_addr, s_value, loop_cnt, i, r_value;
  3364. struct qla82xx_md_entry_mux *mux_hdr;
  3365. uint32_t *data_ptr = *d_ptr;
  3366. mux_hdr = (struct qla82xx_md_entry_mux *)entry_hdr;
  3367. r_addr = mux_hdr->read_addr;
  3368. s_addr = mux_hdr->select_addr;
  3369. s_stride = mux_hdr->select_value_stride;
  3370. s_value = mux_hdr->select_value;
  3371. loop_cnt = mux_hdr->op_count;
  3372. for (i = 0; i < loop_cnt; i++) {
  3373. qla82xx_md_rw_32(ha, s_addr, s_value, 1);
  3374. r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
  3375. *data_ptr++ = cpu_to_le32(s_value);
  3376. *data_ptr++ = cpu_to_le32(r_value);
  3377. s_value += s_stride;
  3378. }
  3379. *d_ptr = data_ptr;
  3380. }
  3381. static void
  3382. qla82xx_minidump_process_rdcrb(scsi_qla_host_t *vha,
  3383. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3384. {
  3385. struct qla_hw_data *ha = vha->hw;
  3386. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  3387. struct qla82xx_md_entry_crb *crb_hdr;
  3388. uint32_t *data_ptr = *d_ptr;
  3389. crb_hdr = (struct qla82xx_md_entry_crb *)entry_hdr;
  3390. r_addr = crb_hdr->addr;
  3391. r_stride = crb_hdr->crb_strd.addr_stride;
  3392. loop_cnt = crb_hdr->op_count;
  3393. for (i = 0; i < loop_cnt; i++) {
  3394. r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
  3395. *data_ptr++ = cpu_to_le32(r_addr);
  3396. *data_ptr++ = cpu_to_le32(r_value);
  3397. r_addr += r_stride;
  3398. }
  3399. *d_ptr = data_ptr;
  3400. }
  3401. static int
  3402. qla82xx_minidump_process_l2tag(scsi_qla_host_t *vha,
  3403. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3404. {
  3405. struct qla_hw_data *ha = vha->hw;
  3406. uint32_t addr, r_addr, c_addr, t_r_addr;
  3407. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  3408. unsigned long p_wait, w_time, p_mask;
  3409. uint32_t c_value_w, c_value_r;
  3410. struct qla82xx_md_entry_cache *cache_hdr;
  3411. int rval = QLA_FUNCTION_FAILED;
  3412. uint32_t *data_ptr = *d_ptr;
  3413. cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr;
  3414. loop_count = cache_hdr->op_count;
  3415. r_addr = cache_hdr->read_addr;
  3416. c_addr = cache_hdr->control_addr;
  3417. c_value_w = cache_hdr->cache_ctrl.write_value;
  3418. t_r_addr = cache_hdr->tag_reg_addr;
  3419. t_value = cache_hdr->addr_ctrl.init_tag_value;
  3420. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  3421. p_wait = cache_hdr->cache_ctrl.poll_wait;
  3422. p_mask = cache_hdr->cache_ctrl.poll_mask;
  3423. for (i = 0; i < loop_count; i++) {
  3424. qla82xx_md_rw_32(ha, t_r_addr, t_value, 1);
  3425. if (c_value_w)
  3426. qla82xx_md_rw_32(ha, c_addr, c_value_w, 1);
  3427. if (p_mask) {
  3428. w_time = jiffies + p_wait;
  3429. do {
  3430. c_value_r = qla82xx_md_rw_32(ha, c_addr, 0, 0);
  3431. if ((c_value_r & p_mask) == 0)
  3432. break;
  3433. else if (time_after_eq(jiffies, w_time)) {
  3434. /* capturing dump failed */
  3435. ql_dbg(ql_dbg_p3p, vha, 0xb032,
  3436. "c_value_r: 0x%x, poll_mask: 0x%lx, "
  3437. "w_time: 0x%lx\n",
  3438. c_value_r, p_mask, w_time);
  3439. return rval;
  3440. }
  3441. } while (1);
  3442. }
  3443. addr = r_addr;
  3444. for (k = 0; k < r_cnt; k++) {
  3445. r_value = qla82xx_md_rw_32(ha, addr, 0, 0);
  3446. *data_ptr++ = cpu_to_le32(r_value);
  3447. addr += cache_hdr->read_ctrl.read_addr_stride;
  3448. }
  3449. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  3450. }
  3451. *d_ptr = data_ptr;
  3452. return QLA_SUCCESS;
  3453. }
  3454. static void
  3455. qla82xx_minidump_process_l1cache(scsi_qla_host_t *vha,
  3456. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3457. {
  3458. struct qla_hw_data *ha = vha->hw;
  3459. uint32_t addr, r_addr, c_addr, t_r_addr;
  3460. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  3461. uint32_t c_value_w;
  3462. struct qla82xx_md_entry_cache *cache_hdr;
  3463. uint32_t *data_ptr = *d_ptr;
  3464. cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr;
  3465. loop_count = cache_hdr->op_count;
  3466. r_addr = cache_hdr->read_addr;
  3467. c_addr = cache_hdr->control_addr;
  3468. c_value_w = cache_hdr->cache_ctrl.write_value;
  3469. t_r_addr = cache_hdr->tag_reg_addr;
  3470. t_value = cache_hdr->addr_ctrl.init_tag_value;
  3471. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  3472. for (i = 0; i < loop_count; i++) {
  3473. qla82xx_md_rw_32(ha, t_r_addr, t_value, 1);
  3474. qla82xx_md_rw_32(ha, c_addr, c_value_w, 1);
  3475. addr = r_addr;
  3476. for (k = 0; k < r_cnt; k++) {
  3477. r_value = qla82xx_md_rw_32(ha, addr, 0, 0);
  3478. *data_ptr++ = cpu_to_le32(r_value);
  3479. addr += cache_hdr->read_ctrl.read_addr_stride;
  3480. }
  3481. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  3482. }
  3483. *d_ptr = data_ptr;
  3484. }
  3485. static void
  3486. qla82xx_minidump_process_queue(scsi_qla_host_t *vha,
  3487. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3488. {
  3489. struct qla_hw_data *ha = vha->hw;
  3490. uint32_t s_addr, r_addr;
  3491. uint32_t r_stride, r_value, r_cnt, qid = 0;
  3492. uint32_t i, k, loop_cnt;
  3493. struct qla82xx_md_entry_queue *q_hdr;
  3494. uint32_t *data_ptr = *d_ptr;
  3495. q_hdr = (struct qla82xx_md_entry_queue *)entry_hdr;
  3496. s_addr = q_hdr->select_addr;
  3497. r_cnt = q_hdr->rd_strd.read_addr_cnt;
  3498. r_stride = q_hdr->rd_strd.read_addr_stride;
  3499. loop_cnt = q_hdr->op_count;
  3500. for (i = 0; i < loop_cnt; i++) {
  3501. qla82xx_md_rw_32(ha, s_addr, qid, 1);
  3502. r_addr = q_hdr->read_addr;
  3503. for (k = 0; k < r_cnt; k++) {
  3504. r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
  3505. *data_ptr++ = cpu_to_le32(r_value);
  3506. r_addr += r_stride;
  3507. }
  3508. qid += q_hdr->q_strd.queue_id_stride;
  3509. }
  3510. *d_ptr = data_ptr;
  3511. }
  3512. static void
  3513. qla82xx_minidump_process_rdrom(scsi_qla_host_t *vha,
  3514. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3515. {
  3516. struct qla_hw_data *ha = vha->hw;
  3517. uint32_t r_addr, r_value;
  3518. uint32_t i, loop_cnt;
  3519. struct qla82xx_md_entry_rdrom *rom_hdr;
  3520. uint32_t *data_ptr = *d_ptr;
  3521. rom_hdr = (struct qla82xx_md_entry_rdrom *)entry_hdr;
  3522. r_addr = rom_hdr->read_addr;
  3523. loop_cnt = rom_hdr->read_data_size/sizeof(uint32_t);
  3524. for (i = 0; i < loop_cnt; i++) {
  3525. qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW,
  3526. (r_addr & 0xFFFF0000), 1);
  3527. r_value = qla82xx_md_rw_32(ha,
  3528. MD_DIRECT_ROM_READ_BASE +
  3529. (r_addr & 0x0000FFFF), 0, 0);
  3530. *data_ptr++ = cpu_to_le32(r_value);
  3531. r_addr += sizeof(uint32_t);
  3532. }
  3533. *d_ptr = data_ptr;
  3534. }
  3535. static int
  3536. qla82xx_minidump_process_rdmem(scsi_qla_host_t *vha,
  3537. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3538. {
  3539. struct qla_hw_data *ha = vha->hw;
  3540. uint32_t r_addr, r_value, r_data;
  3541. uint32_t i, j, loop_cnt;
  3542. struct qla82xx_md_entry_rdmem *m_hdr;
  3543. unsigned long flags;
  3544. int rval = QLA_FUNCTION_FAILED;
  3545. uint32_t *data_ptr = *d_ptr;
  3546. m_hdr = (struct qla82xx_md_entry_rdmem *)entry_hdr;
  3547. r_addr = m_hdr->read_addr;
  3548. loop_cnt = m_hdr->read_data_size/16;
  3549. if (r_addr & 0xf) {
  3550. ql_log(ql_log_warn, vha, 0xb033,
  3551. "Read addr 0x%x not 16 bytes alligned\n", r_addr);
  3552. return rval;
  3553. }
  3554. if (m_hdr->read_data_size % 16) {
  3555. ql_log(ql_log_warn, vha, 0xb034,
  3556. "Read data[0x%x] not multiple of 16 bytes\n",
  3557. m_hdr->read_data_size);
  3558. return rval;
  3559. }
  3560. ql_dbg(ql_dbg_p3p, vha, 0xb035,
  3561. "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n",
  3562. __func__, r_addr, m_hdr->read_data_size, loop_cnt);
  3563. write_lock_irqsave(&ha->hw_lock, flags);
  3564. for (i = 0; i < loop_cnt; i++) {
  3565. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_LO, r_addr, 1);
  3566. r_value = 0;
  3567. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_HI, r_value, 1);
  3568. r_value = MIU_TA_CTL_ENABLE;
  3569. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1);
  3570. r_value = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  3571. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1);
  3572. for (j = 0; j < MAX_CTL_CHECK; j++) {
  3573. r_value = qla82xx_md_rw_32(ha,
  3574. MD_MIU_TEST_AGT_CTRL, 0, 0);
  3575. if ((r_value & MIU_TA_CTL_BUSY) == 0)
  3576. break;
  3577. }
  3578. if (j >= MAX_CTL_CHECK) {
  3579. printk_ratelimited(KERN_ERR
  3580. "failed to read through agent\n");
  3581. write_unlock_irqrestore(&ha->hw_lock, flags);
  3582. return rval;
  3583. }
  3584. for (j = 0; j < 4; j++) {
  3585. r_data = qla82xx_md_rw_32(ha,
  3586. MD_MIU_TEST_AGT_RDDATA[j], 0, 0);
  3587. *data_ptr++ = cpu_to_le32(r_data);
  3588. }
  3589. r_addr += 16;
  3590. }
  3591. write_unlock_irqrestore(&ha->hw_lock, flags);
  3592. *d_ptr = data_ptr;
  3593. return QLA_SUCCESS;
  3594. }
  3595. static int
  3596. qla82xx_validate_template_chksum(scsi_qla_host_t *vha)
  3597. {
  3598. struct qla_hw_data *ha = vha->hw;
  3599. uint64_t chksum = 0;
  3600. uint32_t *d_ptr = (uint32_t *)ha->md_tmplt_hdr;
  3601. int count = ha->md_template_size/sizeof(uint32_t);
  3602. while (count-- > 0)
  3603. chksum += *d_ptr++;
  3604. while (chksum >> 32)
  3605. chksum = (chksum & 0xFFFFFFFF) + (chksum >> 32);
  3606. return ~chksum;
  3607. }
  3608. static void
  3609. qla82xx_mark_entry_skipped(scsi_qla_host_t *vha,
  3610. qla82xx_md_entry_hdr_t *entry_hdr, int index)
  3611. {
  3612. entry_hdr->d_ctrl.driver_flags |= QLA82XX_DBG_SKIPPED_FLAG;
  3613. ql_dbg(ql_dbg_p3p, vha, 0xb036,
  3614. "Skipping entry[%d]: "
  3615. "ETYPE[0x%x]-ELEVEL[0x%x]\n",
  3616. index, entry_hdr->entry_type,
  3617. entry_hdr->d_ctrl.entry_capture_mask);
  3618. }
  3619. int
  3620. qla82xx_md_collect(scsi_qla_host_t *vha)
  3621. {
  3622. struct qla_hw_data *ha = vha->hw;
  3623. int no_entry_hdr = 0;
  3624. qla82xx_md_entry_hdr_t *entry_hdr;
  3625. struct qla82xx_md_template_hdr *tmplt_hdr;
  3626. uint32_t *data_ptr;
  3627. uint32_t total_data_size = 0, f_capture_mask, data_collected = 0;
  3628. int i = 0, rval = QLA_FUNCTION_FAILED;
  3629. tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
  3630. data_ptr = (uint32_t *)ha->md_dump;
  3631. if (ha->fw_dumped) {
  3632. ql_log(ql_log_info, vha, 0xb037,
  3633. "Firmware dump available to retrive\n");
  3634. goto md_failed;
  3635. }
  3636. ha->fw_dumped = 0;
  3637. if (!ha->md_tmplt_hdr || !ha->md_dump) {
  3638. ql_log(ql_log_warn, vha, 0xb038,
  3639. "Memory not allocated for minidump capture\n");
  3640. goto md_failed;
  3641. }
  3642. if (qla82xx_validate_template_chksum(vha)) {
  3643. ql_log(ql_log_info, vha, 0xb039,
  3644. "Template checksum validation error\n");
  3645. goto md_failed;
  3646. }
  3647. no_entry_hdr = tmplt_hdr->num_of_entries;
  3648. ql_dbg(ql_dbg_p3p, vha, 0xb03a,
  3649. "No of entry headers in Template: 0x%x\n", no_entry_hdr);
  3650. ql_dbg(ql_dbg_p3p, vha, 0xb03b,
  3651. "Capture Mask obtained: 0x%x\n", tmplt_hdr->capture_debug_level);
  3652. f_capture_mask = tmplt_hdr->capture_debug_level & 0xFF;
  3653. /* Validate whether required debug level is set */
  3654. if ((f_capture_mask & 0x3) != 0x3) {
  3655. ql_log(ql_log_warn, vha, 0xb03c,
  3656. "Minimum required capture mask[0x%x] level not set\n",
  3657. f_capture_mask);
  3658. goto md_failed;
  3659. }
  3660. tmplt_hdr->driver_capture_mask = ql2xmdcapmask;
  3661. tmplt_hdr->driver_info[0] = vha->host_no;
  3662. tmplt_hdr->driver_info[1] = (QLA_DRIVER_MAJOR_VER << 24) |
  3663. (QLA_DRIVER_MINOR_VER << 16) | (QLA_DRIVER_PATCH_VER << 8) |
  3664. QLA_DRIVER_BETA_VER;
  3665. total_data_size = ha->md_dump_size;
  3666. ql_dbg(ql_log_info, vha, 0xb03d,
  3667. "Total minidump data_size 0x%x to be captured\n", total_data_size);
  3668. /* Check whether template obtained is valid */
  3669. if (tmplt_hdr->entry_type != QLA82XX_TLHDR) {
  3670. ql_log(ql_log_warn, vha, 0xb04e,
  3671. "Bad template header entry type: 0x%x obtained\n",
  3672. tmplt_hdr->entry_type);
  3673. goto md_failed;
  3674. }
  3675. entry_hdr = (qla82xx_md_entry_hdr_t *) \
  3676. (((uint8_t *)ha->md_tmplt_hdr) + tmplt_hdr->first_entry_offset);
  3677. /* Walk through the entry headers */
  3678. for (i = 0; i < no_entry_hdr; i++) {
  3679. if (data_collected > total_data_size) {
  3680. ql_log(ql_log_warn, vha, 0xb03e,
  3681. "More MiniDump data collected: [0x%x]\n",
  3682. data_collected);
  3683. goto md_failed;
  3684. }
  3685. if (!(entry_hdr->d_ctrl.entry_capture_mask &
  3686. ql2xmdcapmask)) {
  3687. entry_hdr->d_ctrl.driver_flags |=
  3688. QLA82XX_DBG_SKIPPED_FLAG;
  3689. ql_dbg(ql_dbg_p3p, vha, 0xb03f,
  3690. "Skipping entry[%d]: "
  3691. "ETYPE[0x%x]-ELEVEL[0x%x]\n",
  3692. i, entry_hdr->entry_type,
  3693. entry_hdr->d_ctrl.entry_capture_mask);
  3694. goto skip_nxt_entry;
  3695. }
  3696. ql_dbg(ql_dbg_p3p, vha, 0xb040,
  3697. "[%s]: data ptr[%d]: %p, entry_hdr: %p\n"
  3698. "entry_type: 0x%x, captrue_mask: 0x%x\n",
  3699. __func__, i, data_ptr, entry_hdr,
  3700. entry_hdr->entry_type,
  3701. entry_hdr->d_ctrl.entry_capture_mask);
  3702. ql_dbg(ql_dbg_p3p, vha, 0xb041,
  3703. "Data collected: [0x%x], Dump size left:[0x%x]\n",
  3704. data_collected, (ha->md_dump_size - data_collected));
  3705. /* Decode the entry type and take
  3706. * required action to capture debug data */
  3707. switch (entry_hdr->entry_type) {
  3708. case QLA82XX_RDEND:
  3709. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3710. break;
  3711. case QLA82XX_CNTRL:
  3712. rval = qla82xx_minidump_process_control(vha,
  3713. entry_hdr, &data_ptr);
  3714. if (rval != QLA_SUCCESS) {
  3715. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3716. goto md_failed;
  3717. }
  3718. break;
  3719. case QLA82XX_RDCRB:
  3720. qla82xx_minidump_process_rdcrb(vha,
  3721. entry_hdr, &data_ptr);
  3722. break;
  3723. case QLA82XX_RDMEM:
  3724. rval = qla82xx_minidump_process_rdmem(vha,
  3725. entry_hdr, &data_ptr);
  3726. if (rval != QLA_SUCCESS) {
  3727. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3728. goto md_failed;
  3729. }
  3730. break;
  3731. case QLA82XX_BOARD:
  3732. case QLA82XX_RDROM:
  3733. qla82xx_minidump_process_rdrom(vha,
  3734. entry_hdr, &data_ptr);
  3735. break;
  3736. case QLA82XX_L2DTG:
  3737. case QLA82XX_L2ITG:
  3738. case QLA82XX_L2DAT:
  3739. case QLA82XX_L2INS:
  3740. rval = qla82xx_minidump_process_l2tag(vha,
  3741. entry_hdr, &data_ptr);
  3742. if (rval != QLA_SUCCESS) {
  3743. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3744. goto md_failed;
  3745. }
  3746. break;
  3747. case QLA82XX_L1DAT:
  3748. case QLA82XX_L1INS:
  3749. qla82xx_minidump_process_l1cache(vha,
  3750. entry_hdr, &data_ptr);
  3751. break;
  3752. case QLA82XX_RDOCM:
  3753. qla82xx_minidump_process_rdocm(vha,
  3754. entry_hdr, &data_ptr);
  3755. break;
  3756. case QLA82XX_RDMUX:
  3757. qla82xx_minidump_process_rdmux(vha,
  3758. entry_hdr, &data_ptr);
  3759. break;
  3760. case QLA82XX_QUEUE:
  3761. qla82xx_minidump_process_queue(vha,
  3762. entry_hdr, &data_ptr);
  3763. break;
  3764. case QLA82XX_RDNOP:
  3765. default:
  3766. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3767. break;
  3768. }
  3769. ql_dbg(ql_dbg_p3p, vha, 0xb042,
  3770. "[%s]: data ptr[%d]: %p\n", __func__, i, data_ptr);
  3771. data_collected = (uint8_t *)data_ptr -
  3772. (uint8_t *)ha->md_dump;
  3773. skip_nxt_entry:
  3774. entry_hdr = (qla82xx_md_entry_hdr_t *) \
  3775. (((uint8_t *)entry_hdr) + entry_hdr->entry_size);
  3776. }
  3777. if (data_collected != total_data_size) {
  3778. ql_dbg(ql_log_warn, vha, 0xb043,
  3779. "MiniDump data mismatch: Data collected: [0x%x],"
  3780. "total_data_size:[0x%x]\n",
  3781. data_collected, total_data_size);
  3782. goto md_failed;
  3783. }
  3784. ql_log(ql_log_info, vha, 0xb044,
  3785. "Firmware dump saved to temp buffer (%ld/%p %ld/%p).\n",
  3786. vha->host_no, ha->md_tmplt_hdr, vha->host_no, ha->md_dump);
  3787. ha->fw_dumped = 1;
  3788. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  3789. md_failed:
  3790. return rval;
  3791. }
  3792. int
  3793. qla82xx_md_alloc(scsi_qla_host_t *vha)
  3794. {
  3795. struct qla_hw_data *ha = vha->hw;
  3796. int i, k;
  3797. struct qla82xx_md_template_hdr *tmplt_hdr;
  3798. tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
  3799. if (ql2xmdcapmask < 0x3 || ql2xmdcapmask > 0x7F) {
  3800. ql2xmdcapmask = tmplt_hdr->capture_debug_level & 0xFF;
  3801. ql_log(ql_log_info, vha, 0xb045,
  3802. "Forcing driver capture mask to firmware default capture mask: 0x%x.\n",
  3803. ql2xmdcapmask);
  3804. }
  3805. for (i = 0x2, k = 1; (i & QLA82XX_DEFAULT_CAP_MASK); i <<= 1, k++) {
  3806. if (i & ql2xmdcapmask)
  3807. ha->md_dump_size += tmplt_hdr->capture_size_array[k];
  3808. }
  3809. if (ha->md_dump) {
  3810. ql_log(ql_log_warn, vha, 0xb046,
  3811. "Firmware dump previously allocated.\n");
  3812. return 1;
  3813. }
  3814. ha->md_dump = vmalloc(ha->md_dump_size);
  3815. if (ha->md_dump == NULL) {
  3816. ql_log(ql_log_warn, vha, 0xb047,
  3817. "Unable to allocate memory for Minidump size "
  3818. "(0x%x).\n", ha->md_dump_size);
  3819. return 1;
  3820. }
  3821. return 0;
  3822. }
  3823. void
  3824. qla82xx_md_free(scsi_qla_host_t *vha)
  3825. {
  3826. struct qla_hw_data *ha = vha->hw;
  3827. /* Release the template header allocated */
  3828. if (ha->md_tmplt_hdr) {
  3829. ql_log(ql_log_info, vha, 0xb048,
  3830. "Free MiniDump template: %p, size (%d KB)\n",
  3831. ha->md_tmplt_hdr, ha->md_template_size / 1024);
  3832. dma_free_coherent(&ha->pdev->dev, ha->md_template_size,
  3833. ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma);
  3834. ha->md_tmplt_hdr = 0;
  3835. }
  3836. /* Release the template data buffer allocated */
  3837. if (ha->md_dump) {
  3838. ql_log(ql_log_info, vha, 0xb049,
  3839. "Free MiniDump memory: %p, size (%d KB)\n",
  3840. ha->md_dump, ha->md_dump_size / 1024);
  3841. vfree(ha->md_dump);
  3842. ha->md_dump_size = 0;
  3843. ha->md_dump = 0;
  3844. }
  3845. }
  3846. void
  3847. qla82xx_md_prep(scsi_qla_host_t *vha)
  3848. {
  3849. struct qla_hw_data *ha = vha->hw;
  3850. int rval;
  3851. /* Get Minidump template size */
  3852. rval = qla82xx_md_get_template_size(vha);
  3853. if (rval == QLA_SUCCESS) {
  3854. ql_log(ql_log_info, vha, 0xb04a,
  3855. "MiniDump Template size obtained (%d KB)\n",
  3856. ha->md_template_size / 1024);
  3857. /* Get Minidump template */
  3858. rval = qla82xx_md_get_template(vha);
  3859. if (rval == QLA_SUCCESS) {
  3860. ql_dbg(ql_dbg_p3p, vha, 0xb04b,
  3861. "MiniDump Template obtained\n");
  3862. /* Allocate memory for minidump */
  3863. rval = qla82xx_md_alloc(vha);
  3864. if (rval == QLA_SUCCESS)
  3865. ql_log(ql_log_info, vha, 0xb04c,
  3866. "MiniDump memory allocated (%d KB)\n",
  3867. ha->md_dump_size / 1024);
  3868. else {
  3869. ql_log(ql_log_info, vha, 0xb04d,
  3870. "Free MiniDump template: %p, size: (%d KB)\n",
  3871. ha->md_tmplt_hdr,
  3872. ha->md_template_size / 1024);
  3873. dma_free_coherent(&ha->pdev->dev,
  3874. ha->md_template_size,
  3875. ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma);
  3876. ha->md_tmplt_hdr = 0;
  3877. }
  3878. }
  3879. }
  3880. }
  3881. int
  3882. qla82xx_beacon_on(struct scsi_qla_host *vha)
  3883. {
  3884. int rval;
  3885. struct qla_hw_data *ha = vha->hw;
  3886. qla82xx_idc_lock(ha);
  3887. rval = qla82xx_mbx_beacon_ctl(vha, 1);
  3888. if (rval) {
  3889. ql_log(ql_log_warn, vha, 0xb050,
  3890. "mbx set led config failed in %s\n", __func__);
  3891. goto exit;
  3892. }
  3893. ha->beacon_blink_led = 1;
  3894. exit:
  3895. qla82xx_idc_unlock(ha);
  3896. return rval;
  3897. }
  3898. int
  3899. qla82xx_beacon_off(struct scsi_qla_host *vha)
  3900. {
  3901. int rval;
  3902. struct qla_hw_data *ha = vha->hw;
  3903. qla82xx_idc_lock(ha);
  3904. rval = qla82xx_mbx_beacon_ctl(vha, 0);
  3905. if (rval) {
  3906. ql_log(ql_log_warn, vha, 0xb051,
  3907. "mbx set led config failed in %s\n", __func__);
  3908. goto exit;
  3909. }
  3910. ha->beacon_blink_led = 0;
  3911. exit:
  3912. qla82xx_idc_unlock(ha);
  3913. return rval;
  3914. }