qla_dbg.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2011 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. /*
  8. * Table for showing the current message id in use for particular level
  9. * Change this table for addition of log/debug messages.
  10. * ----------------------------------------------------------------------
  11. * | Level | Last Value Used | Holes |
  12. * ----------------------------------------------------------------------
  13. * | Module Init and Probe | 0x0116 | 0xfa |
  14. * | Mailbox commands | 0x112b | |
  15. * | Device Discovery | 0x2084 | |
  16. * | Queue Command and IO tracing | 0x302f | 0x3008,0x302d, |
  17. * | | | 0x302e |
  18. * | DPC Thread | 0x401c | |
  19. * | Async Events | 0x5057 | 0x5052 |
  20. * | Timer Routines | 0x6011 | 0x600e,0x600f |
  21. * | User Space Interactions | 0x709e | 0x7018,0x702e |
  22. * | | | 0x7039,0x7045 |
  23. * | Task Management | 0x803c | 0x8025-0x8026 |
  24. * | | | 0x800b,0x8039 |
  25. * | AER/EEH | 0x900f | |
  26. * | Virtual Port | 0xa007 | |
  27. * | ISP82XX Specific | 0xb052 | |
  28. * | MultiQ | 0xc00b | |
  29. * | Misc | 0xd00b | |
  30. * ----------------------------------------------------------------------
  31. */
  32. #include "qla_def.h"
  33. #include <linux/delay.h>
  34. static uint32_t ql_dbg_offset = 0x800;
  35. static inline void
  36. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  37. {
  38. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  39. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  40. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  41. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  42. fw_dump->vendor = htonl(ha->pdev->vendor);
  43. fw_dump->device = htonl(ha->pdev->device);
  44. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  45. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  46. }
  47. static inline void *
  48. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  49. {
  50. struct req_que *req = ha->req_q_map[0];
  51. struct rsp_que *rsp = ha->rsp_q_map[0];
  52. /* Request queue. */
  53. memcpy(ptr, req->ring, req->length *
  54. sizeof(request_t));
  55. /* Response queue. */
  56. ptr += req->length * sizeof(request_t);
  57. memcpy(ptr, rsp->ring, rsp->length *
  58. sizeof(response_t));
  59. return ptr + (rsp->length * sizeof(response_t));
  60. }
  61. static int
  62. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  63. uint32_t ram_dwords, void **nxt)
  64. {
  65. int rval;
  66. uint32_t cnt, stat, timer, dwords, idx;
  67. uint16_t mb0;
  68. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  69. dma_addr_t dump_dma = ha->gid_list_dma;
  70. uint32_t *dump = (uint32_t *)ha->gid_list;
  71. rval = QLA_SUCCESS;
  72. mb0 = 0;
  73. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  74. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  75. dwords = GID_LIST_SIZE / 4;
  76. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  77. cnt += dwords, addr += dwords) {
  78. if (cnt + dwords > ram_dwords)
  79. dwords = ram_dwords - cnt;
  80. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  81. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  82. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  83. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  84. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  85. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  86. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  87. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  88. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  89. for (timer = 6000000; timer; timer--) {
  90. /* Check for pending interrupts. */
  91. stat = RD_REG_DWORD(&reg->host_status);
  92. if (stat & HSRX_RISC_INT) {
  93. stat &= 0xff;
  94. if (stat == 0x1 || stat == 0x2 ||
  95. stat == 0x10 || stat == 0x11) {
  96. set_bit(MBX_INTERRUPT,
  97. &ha->mbx_cmd_flags);
  98. mb0 = RD_REG_WORD(&reg->mailbox0);
  99. WRT_REG_DWORD(&reg->hccr,
  100. HCCRX_CLR_RISC_INT);
  101. RD_REG_DWORD(&reg->hccr);
  102. break;
  103. }
  104. /* Clear this intr; it wasn't a mailbox intr */
  105. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  106. RD_REG_DWORD(&reg->hccr);
  107. }
  108. udelay(5);
  109. }
  110. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  111. rval = mb0 & MBS_MASK;
  112. for (idx = 0; idx < dwords; idx++)
  113. ram[cnt + idx] = swab32(dump[idx]);
  114. } else {
  115. rval = QLA_FUNCTION_FAILED;
  116. }
  117. }
  118. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  119. return rval;
  120. }
  121. static int
  122. qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
  123. uint32_t cram_size, void **nxt)
  124. {
  125. int rval;
  126. /* Code RAM. */
  127. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  128. if (rval != QLA_SUCCESS)
  129. return rval;
  130. /* External Memory. */
  131. return qla24xx_dump_ram(ha, 0x100000, *nxt,
  132. ha->fw_memory_size - 0x100000 + 1, nxt);
  133. }
  134. static uint32_t *
  135. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  136. uint32_t count, uint32_t *buf)
  137. {
  138. uint32_t __iomem *dmp_reg;
  139. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  140. dmp_reg = &reg->iobase_window;
  141. while (count--)
  142. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  143. return buf;
  144. }
  145. static inline int
  146. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  147. {
  148. int rval = QLA_SUCCESS;
  149. uint32_t cnt;
  150. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  151. for (cnt = 30000;
  152. ((RD_REG_DWORD(&reg->host_status) & HSRX_RISC_PAUSED) == 0) &&
  153. rval == QLA_SUCCESS; cnt--) {
  154. if (cnt)
  155. udelay(100);
  156. else
  157. rval = QLA_FUNCTION_TIMEOUT;
  158. }
  159. return rval;
  160. }
  161. static int
  162. qla24xx_soft_reset(struct qla_hw_data *ha)
  163. {
  164. int rval = QLA_SUCCESS;
  165. uint32_t cnt;
  166. uint16_t mb0, wd;
  167. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  168. /* Reset RISC. */
  169. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  170. for (cnt = 0; cnt < 30000; cnt++) {
  171. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  172. break;
  173. udelay(10);
  174. }
  175. WRT_REG_DWORD(&reg->ctrl_status,
  176. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  177. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  178. udelay(100);
  179. /* Wait for firmware to complete NVRAM accesses. */
  180. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  181. for (cnt = 10000 ; cnt && mb0; cnt--) {
  182. udelay(5);
  183. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  184. barrier();
  185. }
  186. /* Wait for soft-reset to complete. */
  187. for (cnt = 0; cnt < 30000; cnt++) {
  188. if ((RD_REG_DWORD(&reg->ctrl_status) &
  189. CSRX_ISP_SOFT_RESET) == 0)
  190. break;
  191. udelay(10);
  192. }
  193. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  194. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  195. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  196. rval == QLA_SUCCESS; cnt--) {
  197. if (cnt)
  198. udelay(100);
  199. else
  200. rval = QLA_FUNCTION_TIMEOUT;
  201. }
  202. return rval;
  203. }
  204. static int
  205. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
  206. uint32_t ram_words, void **nxt)
  207. {
  208. int rval;
  209. uint32_t cnt, stat, timer, words, idx;
  210. uint16_t mb0;
  211. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  212. dma_addr_t dump_dma = ha->gid_list_dma;
  213. uint16_t *dump = (uint16_t *)ha->gid_list;
  214. rval = QLA_SUCCESS;
  215. mb0 = 0;
  216. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  217. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  218. words = GID_LIST_SIZE / 2;
  219. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  220. cnt += words, addr += words) {
  221. if (cnt + words > ram_words)
  222. words = ram_words - cnt;
  223. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  224. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  225. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  226. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  227. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  228. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  229. WRT_MAILBOX_REG(ha, reg, 4, words);
  230. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  231. for (timer = 6000000; timer; timer--) {
  232. /* Check for pending interrupts. */
  233. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  234. if (stat & HSR_RISC_INT) {
  235. stat &= 0xff;
  236. if (stat == 0x1 || stat == 0x2) {
  237. set_bit(MBX_INTERRUPT,
  238. &ha->mbx_cmd_flags);
  239. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  240. /* Release mailbox registers. */
  241. WRT_REG_WORD(&reg->semaphore, 0);
  242. WRT_REG_WORD(&reg->hccr,
  243. HCCR_CLR_RISC_INT);
  244. RD_REG_WORD(&reg->hccr);
  245. break;
  246. } else if (stat == 0x10 || stat == 0x11) {
  247. set_bit(MBX_INTERRUPT,
  248. &ha->mbx_cmd_flags);
  249. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  250. WRT_REG_WORD(&reg->hccr,
  251. HCCR_CLR_RISC_INT);
  252. RD_REG_WORD(&reg->hccr);
  253. break;
  254. }
  255. /* clear this intr; it wasn't a mailbox intr */
  256. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  257. RD_REG_WORD(&reg->hccr);
  258. }
  259. udelay(5);
  260. }
  261. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  262. rval = mb0 & MBS_MASK;
  263. for (idx = 0; idx < words; idx++)
  264. ram[cnt + idx] = swab16(dump[idx]);
  265. } else {
  266. rval = QLA_FUNCTION_FAILED;
  267. }
  268. }
  269. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  270. return rval;
  271. }
  272. static inline void
  273. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  274. uint16_t *buf)
  275. {
  276. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  277. while (count--)
  278. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  279. }
  280. static inline void *
  281. qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
  282. {
  283. if (!ha->eft)
  284. return ptr;
  285. memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
  286. return ptr + ntohl(ha->fw_dump->eft_size);
  287. }
  288. static inline void *
  289. qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  290. {
  291. uint32_t cnt;
  292. uint32_t *iter_reg;
  293. struct qla2xxx_fce_chain *fcec = ptr;
  294. if (!ha->fce)
  295. return ptr;
  296. *last_chain = &fcec->type;
  297. fcec->type = __constant_htonl(DUMP_CHAIN_FCE);
  298. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  299. fce_calc_size(ha->fce_bufs));
  300. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  301. fcec->addr_l = htonl(LSD(ha->fce_dma));
  302. fcec->addr_h = htonl(MSD(ha->fce_dma));
  303. iter_reg = fcec->eregs;
  304. for (cnt = 0; cnt < 8; cnt++)
  305. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  306. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  307. return (char *)iter_reg + ntohl(fcec->size);
  308. }
  309. static inline void *
  310. qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  311. {
  312. uint32_t cnt, que_idx;
  313. uint8_t que_cnt;
  314. struct qla2xxx_mq_chain *mq = ptr;
  315. struct device_reg_25xxmq __iomem *reg;
  316. if (!ha->mqenable)
  317. return ptr;
  318. mq = ptr;
  319. *last_chain = &mq->type;
  320. mq->type = __constant_htonl(DUMP_CHAIN_MQ);
  321. mq->chain_size = __constant_htonl(sizeof(struct qla2xxx_mq_chain));
  322. que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
  323. ha->max_req_queues : ha->max_rsp_queues;
  324. mq->count = htonl(que_cnt);
  325. for (cnt = 0; cnt < que_cnt; cnt++) {
  326. reg = (struct device_reg_25xxmq *) ((void *)
  327. ha->mqiobase + cnt * QLA_QUE_PAGE);
  328. que_idx = cnt * 4;
  329. mq->qregs[que_idx] = htonl(RD_REG_DWORD(&reg->req_q_in));
  330. mq->qregs[que_idx+1] = htonl(RD_REG_DWORD(&reg->req_q_out));
  331. mq->qregs[que_idx+2] = htonl(RD_REG_DWORD(&reg->rsp_q_in));
  332. mq->qregs[que_idx+3] = htonl(RD_REG_DWORD(&reg->rsp_q_out));
  333. }
  334. return ptr + sizeof(struct qla2xxx_mq_chain);
  335. }
  336. void
  337. qla2xxx_dump_post_process(scsi_qla_host_t *vha, int rval)
  338. {
  339. struct qla_hw_data *ha = vha->hw;
  340. if (rval != QLA_SUCCESS) {
  341. ql_log(ql_log_warn, vha, 0xd000,
  342. "Failed to dump firmware (%x).\n", rval);
  343. ha->fw_dumped = 0;
  344. } else {
  345. ql_log(ql_log_info, vha, 0xd001,
  346. "Firmware dump saved to temp buffer (%ld/%p).\n",
  347. vha->host_no, ha->fw_dump);
  348. ha->fw_dumped = 1;
  349. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  350. }
  351. }
  352. /**
  353. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  354. * @ha: HA context
  355. * @hardware_locked: Called with the hardware_lock
  356. */
  357. void
  358. qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  359. {
  360. int rval;
  361. uint32_t cnt;
  362. struct qla_hw_data *ha = vha->hw;
  363. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  364. uint16_t __iomem *dmp_reg;
  365. unsigned long flags;
  366. struct qla2300_fw_dump *fw;
  367. void *nxt;
  368. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  369. flags = 0;
  370. if (!hardware_locked)
  371. spin_lock_irqsave(&ha->hardware_lock, flags);
  372. if (!ha->fw_dump) {
  373. ql_log(ql_log_warn, vha, 0xd002,
  374. "No buffer available for dump.\n");
  375. goto qla2300_fw_dump_failed;
  376. }
  377. if (ha->fw_dumped) {
  378. ql_log(ql_log_warn, vha, 0xd003,
  379. "Firmware has been previously dumped (%p) "
  380. "-- ignoring request.\n",
  381. ha->fw_dump);
  382. goto qla2300_fw_dump_failed;
  383. }
  384. fw = &ha->fw_dump->isp.isp23;
  385. qla2xxx_prep_dump(ha, ha->fw_dump);
  386. rval = QLA_SUCCESS;
  387. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  388. /* Pause RISC. */
  389. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  390. if (IS_QLA2300(ha)) {
  391. for (cnt = 30000;
  392. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  393. rval == QLA_SUCCESS; cnt--) {
  394. if (cnt)
  395. udelay(100);
  396. else
  397. rval = QLA_FUNCTION_TIMEOUT;
  398. }
  399. } else {
  400. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  401. udelay(10);
  402. }
  403. if (rval == QLA_SUCCESS) {
  404. dmp_reg = &reg->flash_address;
  405. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  406. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  407. dmp_reg = &reg->u.isp2300.req_q_in;
  408. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  409. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  410. dmp_reg = &reg->u.isp2300.mailbox0;
  411. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  412. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  413. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  414. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  415. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  416. qla2xxx_read_window(reg, 48, fw->dma_reg);
  417. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  418. dmp_reg = &reg->risc_hw;
  419. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  420. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  421. WRT_REG_WORD(&reg->pcr, 0x2000);
  422. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  423. WRT_REG_WORD(&reg->pcr, 0x2200);
  424. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  425. WRT_REG_WORD(&reg->pcr, 0x2400);
  426. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  427. WRT_REG_WORD(&reg->pcr, 0x2600);
  428. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  429. WRT_REG_WORD(&reg->pcr, 0x2800);
  430. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  431. WRT_REG_WORD(&reg->pcr, 0x2A00);
  432. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  433. WRT_REG_WORD(&reg->pcr, 0x2C00);
  434. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  435. WRT_REG_WORD(&reg->pcr, 0x2E00);
  436. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  437. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  438. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  439. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  440. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  441. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  442. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  443. /* Reset RISC. */
  444. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  445. for (cnt = 0; cnt < 30000; cnt++) {
  446. if ((RD_REG_WORD(&reg->ctrl_status) &
  447. CSR_ISP_SOFT_RESET) == 0)
  448. break;
  449. udelay(10);
  450. }
  451. }
  452. if (!IS_QLA2300(ha)) {
  453. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  454. rval == QLA_SUCCESS; cnt--) {
  455. if (cnt)
  456. udelay(100);
  457. else
  458. rval = QLA_FUNCTION_TIMEOUT;
  459. }
  460. }
  461. /* Get RISC SRAM. */
  462. if (rval == QLA_SUCCESS)
  463. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  464. sizeof(fw->risc_ram) / 2, &nxt);
  465. /* Get stack SRAM. */
  466. if (rval == QLA_SUCCESS)
  467. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  468. sizeof(fw->stack_ram) / 2, &nxt);
  469. /* Get data SRAM. */
  470. if (rval == QLA_SUCCESS)
  471. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  472. ha->fw_memory_size - 0x11000 + 1, &nxt);
  473. if (rval == QLA_SUCCESS)
  474. qla2xxx_copy_queues(ha, nxt);
  475. qla2xxx_dump_post_process(base_vha, rval);
  476. qla2300_fw_dump_failed:
  477. if (!hardware_locked)
  478. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  479. }
  480. /**
  481. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  482. * @ha: HA context
  483. * @hardware_locked: Called with the hardware_lock
  484. */
  485. void
  486. qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  487. {
  488. int rval;
  489. uint32_t cnt, timer;
  490. uint16_t risc_address;
  491. uint16_t mb0, mb2;
  492. struct qla_hw_data *ha = vha->hw;
  493. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  494. uint16_t __iomem *dmp_reg;
  495. unsigned long flags;
  496. struct qla2100_fw_dump *fw;
  497. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  498. risc_address = 0;
  499. mb0 = mb2 = 0;
  500. flags = 0;
  501. if (!hardware_locked)
  502. spin_lock_irqsave(&ha->hardware_lock, flags);
  503. if (!ha->fw_dump) {
  504. ql_log(ql_log_warn, vha, 0xd004,
  505. "No buffer available for dump.\n");
  506. goto qla2100_fw_dump_failed;
  507. }
  508. if (ha->fw_dumped) {
  509. ql_log(ql_log_warn, vha, 0xd005,
  510. "Firmware has been previously dumped (%p) "
  511. "-- ignoring request.\n",
  512. ha->fw_dump);
  513. goto qla2100_fw_dump_failed;
  514. }
  515. fw = &ha->fw_dump->isp.isp21;
  516. qla2xxx_prep_dump(ha, ha->fw_dump);
  517. rval = QLA_SUCCESS;
  518. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  519. /* Pause RISC. */
  520. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  521. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  522. rval == QLA_SUCCESS; cnt--) {
  523. if (cnt)
  524. udelay(100);
  525. else
  526. rval = QLA_FUNCTION_TIMEOUT;
  527. }
  528. if (rval == QLA_SUCCESS) {
  529. dmp_reg = &reg->flash_address;
  530. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  531. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  532. dmp_reg = &reg->u.isp2100.mailbox0;
  533. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  534. if (cnt == 8)
  535. dmp_reg = &reg->u_end.isp2200.mailbox8;
  536. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  537. }
  538. dmp_reg = &reg->u.isp2100.unused_2[0];
  539. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  540. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  541. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  542. dmp_reg = &reg->risc_hw;
  543. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  544. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  545. WRT_REG_WORD(&reg->pcr, 0x2000);
  546. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  547. WRT_REG_WORD(&reg->pcr, 0x2100);
  548. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  549. WRT_REG_WORD(&reg->pcr, 0x2200);
  550. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  551. WRT_REG_WORD(&reg->pcr, 0x2300);
  552. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  553. WRT_REG_WORD(&reg->pcr, 0x2400);
  554. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  555. WRT_REG_WORD(&reg->pcr, 0x2500);
  556. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  557. WRT_REG_WORD(&reg->pcr, 0x2600);
  558. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  559. WRT_REG_WORD(&reg->pcr, 0x2700);
  560. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  561. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  562. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  563. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  564. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  565. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  566. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  567. /* Reset the ISP. */
  568. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  569. }
  570. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  571. rval == QLA_SUCCESS; cnt--) {
  572. if (cnt)
  573. udelay(100);
  574. else
  575. rval = QLA_FUNCTION_TIMEOUT;
  576. }
  577. /* Pause RISC. */
  578. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  579. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  580. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  581. for (cnt = 30000;
  582. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  583. rval == QLA_SUCCESS; cnt--) {
  584. if (cnt)
  585. udelay(100);
  586. else
  587. rval = QLA_FUNCTION_TIMEOUT;
  588. }
  589. if (rval == QLA_SUCCESS) {
  590. /* Set memory configuration and timing. */
  591. if (IS_QLA2100(ha))
  592. WRT_REG_WORD(&reg->mctr, 0xf1);
  593. else
  594. WRT_REG_WORD(&reg->mctr, 0xf2);
  595. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  596. /* Release RISC. */
  597. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  598. }
  599. }
  600. if (rval == QLA_SUCCESS) {
  601. /* Get RISC SRAM. */
  602. risc_address = 0x1000;
  603. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  604. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  605. }
  606. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  607. cnt++, risc_address++) {
  608. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  609. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  610. for (timer = 6000000; timer != 0; timer--) {
  611. /* Check for pending interrupts. */
  612. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  613. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  614. set_bit(MBX_INTERRUPT,
  615. &ha->mbx_cmd_flags);
  616. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  617. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  618. WRT_REG_WORD(&reg->semaphore, 0);
  619. WRT_REG_WORD(&reg->hccr,
  620. HCCR_CLR_RISC_INT);
  621. RD_REG_WORD(&reg->hccr);
  622. break;
  623. }
  624. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  625. RD_REG_WORD(&reg->hccr);
  626. }
  627. udelay(5);
  628. }
  629. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  630. rval = mb0 & MBS_MASK;
  631. fw->risc_ram[cnt] = htons(mb2);
  632. } else {
  633. rval = QLA_FUNCTION_FAILED;
  634. }
  635. }
  636. if (rval == QLA_SUCCESS)
  637. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  638. qla2xxx_dump_post_process(base_vha, rval);
  639. qla2100_fw_dump_failed:
  640. if (!hardware_locked)
  641. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  642. }
  643. void
  644. qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  645. {
  646. int rval;
  647. uint32_t cnt;
  648. uint32_t risc_address;
  649. struct qla_hw_data *ha = vha->hw;
  650. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  651. uint32_t __iomem *dmp_reg;
  652. uint32_t *iter_reg;
  653. uint16_t __iomem *mbx_reg;
  654. unsigned long flags;
  655. struct qla24xx_fw_dump *fw;
  656. uint32_t ext_mem_cnt;
  657. void *nxt;
  658. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  659. if (IS_QLA82XX(ha))
  660. return;
  661. risc_address = ext_mem_cnt = 0;
  662. flags = 0;
  663. if (!hardware_locked)
  664. spin_lock_irqsave(&ha->hardware_lock, flags);
  665. if (!ha->fw_dump) {
  666. ql_log(ql_log_warn, vha, 0xd006,
  667. "No buffer available for dump.\n");
  668. goto qla24xx_fw_dump_failed;
  669. }
  670. if (ha->fw_dumped) {
  671. ql_log(ql_log_warn, vha, 0xd007,
  672. "Firmware has been previously dumped (%p) "
  673. "-- ignoring request.\n",
  674. ha->fw_dump);
  675. goto qla24xx_fw_dump_failed;
  676. }
  677. fw = &ha->fw_dump->isp.isp24;
  678. qla2xxx_prep_dump(ha, ha->fw_dump);
  679. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  680. /* Pause RISC. */
  681. rval = qla24xx_pause_risc(reg);
  682. if (rval != QLA_SUCCESS)
  683. goto qla24xx_fw_dump_failed_0;
  684. /* Host interface registers. */
  685. dmp_reg = &reg->flash_addr;
  686. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  687. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  688. /* Disable interrupts. */
  689. WRT_REG_DWORD(&reg->ictrl, 0);
  690. RD_REG_DWORD(&reg->ictrl);
  691. /* Shadow registers. */
  692. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  693. RD_REG_DWORD(&reg->iobase_addr);
  694. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  695. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  696. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  697. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  698. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  699. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  700. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  701. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  702. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  703. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  704. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  705. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  706. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  707. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  708. /* Mailbox registers. */
  709. mbx_reg = &reg->mailbox0;
  710. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  711. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  712. /* Transfer sequence registers. */
  713. iter_reg = fw->xseq_gp_reg;
  714. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  715. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  716. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  717. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  718. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  719. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  720. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  721. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  722. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  723. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  724. /* Receive sequence registers. */
  725. iter_reg = fw->rseq_gp_reg;
  726. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  727. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  728. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  729. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  730. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  731. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  732. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  733. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  734. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  735. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  736. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  737. /* Command DMA registers. */
  738. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  739. /* Queues. */
  740. iter_reg = fw->req0_dma_reg;
  741. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  742. dmp_reg = &reg->iobase_q;
  743. for (cnt = 0; cnt < 7; cnt++)
  744. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  745. iter_reg = fw->resp0_dma_reg;
  746. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  747. dmp_reg = &reg->iobase_q;
  748. for (cnt = 0; cnt < 7; cnt++)
  749. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  750. iter_reg = fw->req1_dma_reg;
  751. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  752. dmp_reg = &reg->iobase_q;
  753. for (cnt = 0; cnt < 7; cnt++)
  754. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  755. /* Transmit DMA registers. */
  756. iter_reg = fw->xmt0_dma_reg;
  757. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  758. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  759. iter_reg = fw->xmt1_dma_reg;
  760. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  761. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  762. iter_reg = fw->xmt2_dma_reg;
  763. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  764. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  765. iter_reg = fw->xmt3_dma_reg;
  766. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  767. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  768. iter_reg = fw->xmt4_dma_reg;
  769. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  770. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  771. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  772. /* Receive DMA registers. */
  773. iter_reg = fw->rcvt0_data_dma_reg;
  774. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  775. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  776. iter_reg = fw->rcvt1_data_dma_reg;
  777. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  778. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  779. /* RISC registers. */
  780. iter_reg = fw->risc_gp_reg;
  781. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  782. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  783. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  784. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  785. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  786. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  787. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  788. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  789. /* Local memory controller registers. */
  790. iter_reg = fw->lmc_reg;
  791. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  792. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  793. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  794. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  795. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  796. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  797. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  798. /* Fibre Protocol Module registers. */
  799. iter_reg = fw->fpm_hdw_reg;
  800. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  801. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  802. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  803. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  804. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  805. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  806. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  807. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  808. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  809. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  810. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  811. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  812. /* Frame Buffer registers. */
  813. iter_reg = fw->fb_hdw_reg;
  814. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  815. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  816. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  817. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  818. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  819. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  820. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  821. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  822. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  823. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  824. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  825. rval = qla24xx_soft_reset(ha);
  826. if (rval != QLA_SUCCESS)
  827. goto qla24xx_fw_dump_failed_0;
  828. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  829. &nxt);
  830. if (rval != QLA_SUCCESS)
  831. goto qla24xx_fw_dump_failed_0;
  832. nxt = qla2xxx_copy_queues(ha, nxt);
  833. qla24xx_copy_eft(ha, nxt);
  834. qla24xx_fw_dump_failed_0:
  835. qla2xxx_dump_post_process(base_vha, rval);
  836. qla24xx_fw_dump_failed:
  837. if (!hardware_locked)
  838. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  839. }
  840. void
  841. qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  842. {
  843. int rval;
  844. uint32_t cnt;
  845. uint32_t risc_address;
  846. struct qla_hw_data *ha = vha->hw;
  847. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  848. uint32_t __iomem *dmp_reg;
  849. uint32_t *iter_reg;
  850. uint16_t __iomem *mbx_reg;
  851. unsigned long flags;
  852. struct qla25xx_fw_dump *fw;
  853. uint32_t ext_mem_cnt;
  854. void *nxt, *nxt_chain;
  855. uint32_t *last_chain = NULL;
  856. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  857. risc_address = ext_mem_cnt = 0;
  858. flags = 0;
  859. if (!hardware_locked)
  860. spin_lock_irqsave(&ha->hardware_lock, flags);
  861. if (!ha->fw_dump) {
  862. ql_log(ql_log_warn, vha, 0xd008,
  863. "No buffer available for dump.\n");
  864. goto qla25xx_fw_dump_failed;
  865. }
  866. if (ha->fw_dumped) {
  867. ql_log(ql_log_warn, vha, 0xd009,
  868. "Firmware has been previously dumped (%p) "
  869. "-- ignoring request.\n",
  870. ha->fw_dump);
  871. goto qla25xx_fw_dump_failed;
  872. }
  873. fw = &ha->fw_dump->isp.isp25;
  874. qla2xxx_prep_dump(ha, ha->fw_dump);
  875. ha->fw_dump->version = __constant_htonl(2);
  876. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  877. /* Pause RISC. */
  878. rval = qla24xx_pause_risc(reg);
  879. if (rval != QLA_SUCCESS)
  880. goto qla25xx_fw_dump_failed_0;
  881. /* Host/Risc registers. */
  882. iter_reg = fw->host_risc_reg;
  883. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  884. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  885. /* PCIe registers. */
  886. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  887. RD_REG_DWORD(&reg->iobase_addr);
  888. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  889. dmp_reg = &reg->iobase_c4;
  890. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  891. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  892. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  893. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  894. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  895. RD_REG_DWORD(&reg->iobase_window);
  896. /* Host interface registers. */
  897. dmp_reg = &reg->flash_addr;
  898. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  899. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  900. /* Disable interrupts. */
  901. WRT_REG_DWORD(&reg->ictrl, 0);
  902. RD_REG_DWORD(&reg->ictrl);
  903. /* Shadow registers. */
  904. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  905. RD_REG_DWORD(&reg->iobase_addr);
  906. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  907. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  908. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  909. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  910. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  911. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  912. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  913. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  914. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  915. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  916. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  917. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  918. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  919. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  920. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  921. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  922. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  923. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  924. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  925. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  926. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  927. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  928. /* RISC I/O register. */
  929. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  930. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  931. /* Mailbox registers. */
  932. mbx_reg = &reg->mailbox0;
  933. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  934. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  935. /* Transfer sequence registers. */
  936. iter_reg = fw->xseq_gp_reg;
  937. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  938. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  939. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  940. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  941. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  942. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  943. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  944. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  945. iter_reg = fw->xseq_0_reg;
  946. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  947. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  948. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  949. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  950. /* Receive sequence registers. */
  951. iter_reg = fw->rseq_gp_reg;
  952. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  953. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  954. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  955. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  956. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  957. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  958. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  959. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  960. iter_reg = fw->rseq_0_reg;
  961. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  962. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  963. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  964. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  965. /* Auxiliary sequence registers. */
  966. iter_reg = fw->aseq_gp_reg;
  967. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  968. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  969. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  970. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  971. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  972. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  973. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  974. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  975. iter_reg = fw->aseq_0_reg;
  976. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  977. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  978. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  979. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  980. /* Command DMA registers. */
  981. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  982. /* Queues. */
  983. iter_reg = fw->req0_dma_reg;
  984. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  985. dmp_reg = &reg->iobase_q;
  986. for (cnt = 0; cnt < 7; cnt++)
  987. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  988. iter_reg = fw->resp0_dma_reg;
  989. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  990. dmp_reg = &reg->iobase_q;
  991. for (cnt = 0; cnt < 7; cnt++)
  992. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  993. iter_reg = fw->req1_dma_reg;
  994. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  995. dmp_reg = &reg->iobase_q;
  996. for (cnt = 0; cnt < 7; cnt++)
  997. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  998. /* Transmit DMA registers. */
  999. iter_reg = fw->xmt0_dma_reg;
  1000. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1001. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1002. iter_reg = fw->xmt1_dma_reg;
  1003. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1004. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1005. iter_reg = fw->xmt2_dma_reg;
  1006. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1007. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1008. iter_reg = fw->xmt3_dma_reg;
  1009. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1010. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1011. iter_reg = fw->xmt4_dma_reg;
  1012. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1013. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1014. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1015. /* Receive DMA registers. */
  1016. iter_reg = fw->rcvt0_data_dma_reg;
  1017. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1018. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1019. iter_reg = fw->rcvt1_data_dma_reg;
  1020. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1021. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1022. /* RISC registers. */
  1023. iter_reg = fw->risc_gp_reg;
  1024. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1025. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1026. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1027. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1028. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1029. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1030. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1031. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1032. /* Local memory controller registers. */
  1033. iter_reg = fw->lmc_reg;
  1034. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1035. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1036. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1037. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1038. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1039. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1040. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1041. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1042. /* Fibre Protocol Module registers. */
  1043. iter_reg = fw->fpm_hdw_reg;
  1044. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1045. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1046. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1047. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1048. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1049. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1050. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1051. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1052. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1053. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1054. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1055. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1056. /* Frame Buffer registers. */
  1057. iter_reg = fw->fb_hdw_reg;
  1058. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1059. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1060. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1061. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1062. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1063. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1064. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1065. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1066. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1067. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1068. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1069. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1070. /* Multi queue registers */
  1071. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1072. &last_chain);
  1073. rval = qla24xx_soft_reset(ha);
  1074. if (rval != QLA_SUCCESS)
  1075. goto qla25xx_fw_dump_failed_0;
  1076. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1077. &nxt);
  1078. if (rval != QLA_SUCCESS)
  1079. goto qla25xx_fw_dump_failed_0;
  1080. nxt = qla2xxx_copy_queues(ha, nxt);
  1081. nxt = qla24xx_copy_eft(ha, nxt);
  1082. /* Chain entries -- started with MQ. */
  1083. qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1084. if (last_chain) {
  1085. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1086. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1087. }
  1088. qla25xx_fw_dump_failed_0:
  1089. qla2xxx_dump_post_process(base_vha, rval);
  1090. qla25xx_fw_dump_failed:
  1091. if (!hardware_locked)
  1092. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1093. }
  1094. void
  1095. qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1096. {
  1097. int rval;
  1098. uint32_t cnt;
  1099. uint32_t risc_address;
  1100. struct qla_hw_data *ha = vha->hw;
  1101. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1102. uint32_t __iomem *dmp_reg;
  1103. uint32_t *iter_reg;
  1104. uint16_t __iomem *mbx_reg;
  1105. unsigned long flags;
  1106. struct qla81xx_fw_dump *fw;
  1107. uint32_t ext_mem_cnt;
  1108. void *nxt, *nxt_chain;
  1109. uint32_t *last_chain = NULL;
  1110. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1111. risc_address = ext_mem_cnt = 0;
  1112. flags = 0;
  1113. if (!hardware_locked)
  1114. spin_lock_irqsave(&ha->hardware_lock, flags);
  1115. if (!ha->fw_dump) {
  1116. ql_log(ql_log_warn, vha, 0xd00a,
  1117. "No buffer available for dump.\n");
  1118. goto qla81xx_fw_dump_failed;
  1119. }
  1120. if (ha->fw_dumped) {
  1121. ql_log(ql_log_warn, vha, 0xd00b,
  1122. "Firmware has been previously dumped (%p) "
  1123. "-- ignoring request.\n",
  1124. ha->fw_dump);
  1125. goto qla81xx_fw_dump_failed;
  1126. }
  1127. fw = &ha->fw_dump->isp.isp81;
  1128. qla2xxx_prep_dump(ha, ha->fw_dump);
  1129. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1130. /* Pause RISC. */
  1131. rval = qla24xx_pause_risc(reg);
  1132. if (rval != QLA_SUCCESS)
  1133. goto qla81xx_fw_dump_failed_0;
  1134. /* Host/Risc registers. */
  1135. iter_reg = fw->host_risc_reg;
  1136. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1137. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1138. /* PCIe registers. */
  1139. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1140. RD_REG_DWORD(&reg->iobase_addr);
  1141. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1142. dmp_reg = &reg->iobase_c4;
  1143. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1144. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1145. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1146. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1147. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1148. RD_REG_DWORD(&reg->iobase_window);
  1149. /* Host interface registers. */
  1150. dmp_reg = &reg->flash_addr;
  1151. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1152. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1153. /* Disable interrupts. */
  1154. WRT_REG_DWORD(&reg->ictrl, 0);
  1155. RD_REG_DWORD(&reg->ictrl);
  1156. /* Shadow registers. */
  1157. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1158. RD_REG_DWORD(&reg->iobase_addr);
  1159. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1160. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1161. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1162. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1163. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1164. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1165. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1166. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1167. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1168. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1169. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1170. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1171. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1172. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1173. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1174. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1175. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1176. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1177. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1178. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1179. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1180. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1181. /* RISC I/O register. */
  1182. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1183. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1184. /* Mailbox registers. */
  1185. mbx_reg = &reg->mailbox0;
  1186. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1187. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1188. /* Transfer sequence registers. */
  1189. iter_reg = fw->xseq_gp_reg;
  1190. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1191. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1192. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1193. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1194. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1195. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1196. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1197. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1198. iter_reg = fw->xseq_0_reg;
  1199. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1200. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1201. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1202. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1203. /* Receive sequence registers. */
  1204. iter_reg = fw->rseq_gp_reg;
  1205. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1206. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1207. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1208. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1209. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1210. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1211. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1212. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1213. iter_reg = fw->rseq_0_reg;
  1214. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1215. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1216. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1217. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1218. /* Auxiliary sequence registers. */
  1219. iter_reg = fw->aseq_gp_reg;
  1220. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1221. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1222. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1223. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1224. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1225. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1226. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1227. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1228. iter_reg = fw->aseq_0_reg;
  1229. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1230. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1231. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1232. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1233. /* Command DMA registers. */
  1234. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1235. /* Queues. */
  1236. iter_reg = fw->req0_dma_reg;
  1237. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1238. dmp_reg = &reg->iobase_q;
  1239. for (cnt = 0; cnt < 7; cnt++)
  1240. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1241. iter_reg = fw->resp0_dma_reg;
  1242. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1243. dmp_reg = &reg->iobase_q;
  1244. for (cnt = 0; cnt < 7; cnt++)
  1245. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1246. iter_reg = fw->req1_dma_reg;
  1247. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1248. dmp_reg = &reg->iobase_q;
  1249. for (cnt = 0; cnt < 7; cnt++)
  1250. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1251. /* Transmit DMA registers. */
  1252. iter_reg = fw->xmt0_dma_reg;
  1253. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1254. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1255. iter_reg = fw->xmt1_dma_reg;
  1256. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1257. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1258. iter_reg = fw->xmt2_dma_reg;
  1259. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1260. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1261. iter_reg = fw->xmt3_dma_reg;
  1262. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1263. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1264. iter_reg = fw->xmt4_dma_reg;
  1265. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1266. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1267. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1268. /* Receive DMA registers. */
  1269. iter_reg = fw->rcvt0_data_dma_reg;
  1270. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1271. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1272. iter_reg = fw->rcvt1_data_dma_reg;
  1273. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1274. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1275. /* RISC registers. */
  1276. iter_reg = fw->risc_gp_reg;
  1277. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1278. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1279. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1280. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1281. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1282. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1283. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1284. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1285. /* Local memory controller registers. */
  1286. iter_reg = fw->lmc_reg;
  1287. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1288. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1289. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1290. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1291. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1292. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1293. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1294. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1295. /* Fibre Protocol Module registers. */
  1296. iter_reg = fw->fpm_hdw_reg;
  1297. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1298. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1299. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1300. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1301. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1302. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1303. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1304. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1305. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1306. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1307. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1308. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1309. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1310. qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1311. /* Frame Buffer registers. */
  1312. iter_reg = fw->fb_hdw_reg;
  1313. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1314. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1315. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1316. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1317. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1318. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1319. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1320. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1321. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1322. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1323. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1324. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1325. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1326. /* Multi queue registers */
  1327. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1328. &last_chain);
  1329. rval = qla24xx_soft_reset(ha);
  1330. if (rval != QLA_SUCCESS)
  1331. goto qla81xx_fw_dump_failed_0;
  1332. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1333. &nxt);
  1334. if (rval != QLA_SUCCESS)
  1335. goto qla81xx_fw_dump_failed_0;
  1336. nxt = qla2xxx_copy_queues(ha, nxt);
  1337. nxt = qla24xx_copy_eft(ha, nxt);
  1338. /* Chain entries -- started with MQ. */
  1339. qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1340. if (last_chain) {
  1341. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1342. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1343. }
  1344. qla81xx_fw_dump_failed_0:
  1345. qla2xxx_dump_post_process(base_vha, rval);
  1346. qla81xx_fw_dump_failed:
  1347. if (!hardware_locked)
  1348. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1349. }
  1350. /****************************************************************************/
  1351. /* Driver Debug Functions. */
  1352. /****************************************************************************/
  1353. static inline int
  1354. ql_mask_match(uint32_t level)
  1355. {
  1356. if (ql2xextended_error_logging == 1)
  1357. ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
  1358. return (level & ql2xextended_error_logging) == level;
  1359. }
  1360. /*
  1361. * This function is for formatting and logging debug information.
  1362. * It is to be used when vha is available. It formats the message
  1363. * and logs it to the messages file.
  1364. * parameters:
  1365. * level: The level of the debug messages to be printed.
  1366. * If ql2xextended_error_logging value is correctly set,
  1367. * this message will appear in the messages file.
  1368. * vha: Pointer to the scsi_qla_host_t.
  1369. * id: This is a unique identifier for the level. It identifies the
  1370. * part of the code from where the message originated.
  1371. * msg: The message to be displayed.
  1372. */
  1373. void
  1374. ql_dbg(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1375. {
  1376. va_list va;
  1377. struct va_format vaf;
  1378. if (!ql_mask_match(level))
  1379. return;
  1380. va_start(va, fmt);
  1381. vaf.fmt = fmt;
  1382. vaf.va = &va;
  1383. if (vha != NULL) {
  1384. const struct pci_dev *pdev = vha->hw->pdev;
  1385. /* <module-name> <pci-name> <msg-id>:<host> Message */
  1386. pr_warn("%s [%s]-%04x:%ld: %pV",
  1387. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset,
  1388. vha->host_no, &vaf);
  1389. } else {
  1390. pr_warn("%s [%s]-%04x: : %pV",
  1391. QL_MSGHDR, "0000:00:00.0", id + ql_dbg_offset, &vaf);
  1392. }
  1393. va_end(va);
  1394. }
  1395. /*
  1396. * This function is for formatting and logging debug information.
  1397. * It is to be used when vha is not available and pci is availble,
  1398. * i.e., before host allocation. It formats the message and logs it
  1399. * to the messages file.
  1400. * parameters:
  1401. * level: The level of the debug messages to be printed.
  1402. * If ql2xextended_error_logging value is correctly set,
  1403. * this message will appear in the messages file.
  1404. * pdev: Pointer to the struct pci_dev.
  1405. * id: This is a unique id for the level. It identifies the part
  1406. * of the code from where the message originated.
  1407. * msg: The message to be displayed.
  1408. */
  1409. void
  1410. ql_dbg_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  1411. const char *fmt, ...)
  1412. {
  1413. va_list va;
  1414. struct va_format vaf;
  1415. if (pdev == NULL)
  1416. return;
  1417. if (!ql_mask_match(level))
  1418. return;
  1419. va_start(va, fmt);
  1420. vaf.fmt = fmt;
  1421. vaf.va = &va;
  1422. /* <module-name> <dev-name>:<msg-id> Message */
  1423. pr_warn("%s [%s]-%04x: : %pV",
  1424. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset, &vaf);
  1425. va_end(va);
  1426. }
  1427. /*
  1428. * This function is for formatting and logging log messages.
  1429. * It is to be used when vha is available. It formats the message
  1430. * and logs it to the messages file. All the messages will be logged
  1431. * irrespective of value of ql2xextended_error_logging.
  1432. * parameters:
  1433. * level: The level of the log messages to be printed in the
  1434. * messages file.
  1435. * vha: Pointer to the scsi_qla_host_t
  1436. * id: This is a unique id for the level. It identifies the
  1437. * part of the code from where the message originated.
  1438. * msg: The message to be displayed.
  1439. */
  1440. void
  1441. ql_log(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1442. {
  1443. va_list va;
  1444. struct va_format vaf;
  1445. char pbuf[128];
  1446. if (level > ql_errlev)
  1447. return;
  1448. if (vha != NULL) {
  1449. const struct pci_dev *pdev = vha->hw->pdev;
  1450. /* <module-name> <msg-id>:<host> Message */
  1451. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x:%ld: ",
  1452. QL_MSGHDR, dev_name(&(pdev->dev)), id, vha->host_no);
  1453. } else {
  1454. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  1455. QL_MSGHDR, "0000:00:00.0", id);
  1456. }
  1457. pbuf[sizeof(pbuf) - 1] = 0;
  1458. va_start(va, fmt);
  1459. vaf.fmt = fmt;
  1460. vaf.va = &va;
  1461. switch (level) {
  1462. case 0: /* FATAL LOG */
  1463. pr_crit("%s%pV", pbuf, &vaf);
  1464. break;
  1465. case 1:
  1466. pr_err("%s%pV", pbuf, &vaf);
  1467. break;
  1468. case 2:
  1469. pr_warn("%s%pV", pbuf, &vaf);
  1470. break;
  1471. default:
  1472. pr_info("%s%pV", pbuf, &vaf);
  1473. break;
  1474. }
  1475. va_end(va);
  1476. }
  1477. /*
  1478. * This function is for formatting and logging log messages.
  1479. * It is to be used when vha is not available and pci is availble,
  1480. * i.e., before host allocation. It formats the message and logs
  1481. * it to the messages file. All the messages are logged irrespective
  1482. * of the value of ql2xextended_error_logging.
  1483. * parameters:
  1484. * level: The level of the log messages to be printed in the
  1485. * messages file.
  1486. * pdev: Pointer to the struct pci_dev.
  1487. * id: This is a unique id for the level. It identifies the
  1488. * part of the code from where the message originated.
  1489. * msg: The message to be displayed.
  1490. */
  1491. void
  1492. ql_log_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  1493. const char *fmt, ...)
  1494. {
  1495. va_list va;
  1496. struct va_format vaf;
  1497. char pbuf[128];
  1498. if (pdev == NULL)
  1499. return;
  1500. if (level > ql_errlev)
  1501. return;
  1502. /* <module-name> <dev-name>:<msg-id> Message */
  1503. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  1504. QL_MSGHDR, dev_name(&(pdev->dev)), id);
  1505. pbuf[sizeof(pbuf) - 1] = 0;
  1506. va_start(va, fmt);
  1507. vaf.fmt = fmt;
  1508. vaf.va = &va;
  1509. switch (level) {
  1510. case 0: /* FATAL LOG */
  1511. pr_crit("%s%pV", pbuf, &vaf);
  1512. break;
  1513. case 1:
  1514. pr_err("%s%pV", pbuf, &vaf);
  1515. break;
  1516. case 2:
  1517. pr_warn("%s%pV", pbuf, &vaf);
  1518. break;
  1519. default:
  1520. pr_info("%s%pV", pbuf, &vaf);
  1521. break;
  1522. }
  1523. va_end(va);
  1524. }
  1525. void
  1526. ql_dump_regs(uint32_t level, scsi_qla_host_t *vha, int32_t id)
  1527. {
  1528. int i;
  1529. struct qla_hw_data *ha = vha->hw;
  1530. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  1531. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  1532. struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
  1533. uint16_t __iomem *mbx_reg;
  1534. if (!ql_mask_match(level))
  1535. return;
  1536. if (IS_QLA82XX(ha))
  1537. mbx_reg = &reg82->mailbox_in[0];
  1538. else if (IS_FWI2_CAPABLE(ha))
  1539. mbx_reg = &reg24->mailbox0;
  1540. else
  1541. mbx_reg = MAILBOX_REG(ha, reg, 0);
  1542. ql_dbg(level, vha, id, "Mailbox registers:\n");
  1543. for (i = 0; i < 6; i++)
  1544. ql_dbg(level, vha, id,
  1545. "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg++));
  1546. }
  1547. void
  1548. ql_dump_buffer(uint32_t level, scsi_qla_host_t *vha, int32_t id,
  1549. uint8_t *b, uint32_t size)
  1550. {
  1551. uint32_t cnt;
  1552. uint8_t c;
  1553. if (!ql_mask_match(level))
  1554. return;
  1555. ql_dbg(level, vha, id, " 0 1 2 3 4 5 6 7 8 "
  1556. "9 Ah Bh Ch Dh Eh Fh\n");
  1557. ql_dbg(level, vha, id, "----------------------------------"
  1558. "----------------------------\n");
  1559. ql_dbg(level, vha, id, " ");
  1560. for (cnt = 0; cnt < size;) {
  1561. c = *b++;
  1562. printk("%02x", (uint32_t) c);
  1563. cnt++;
  1564. if (!(cnt % 16))
  1565. printk("\n");
  1566. else
  1567. printk(" ");
  1568. }
  1569. if (cnt % 16)
  1570. ql_dbg(level, vha, id, "\n");
  1571. }