sdio_chip.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607
  1. /*
  2. * Copyright (c) 2011 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. /* ***** SDIO interface chip backplane handle functions ***** */
  17. #include <linux/types.h>
  18. #include <linux/netdevice.h>
  19. #include <linux/mmc/card.h>
  20. #include <linux/ssb/ssb_regs.h>
  21. #include <linux/bcma/bcma.h>
  22. #include <chipcommon.h>
  23. #include <brcm_hw_ids.h>
  24. #include <brcmu_wifi.h>
  25. #include <brcmu_utils.h>
  26. #include <soc.h>
  27. #include "dhd_dbg.h"
  28. #include "sdio_host.h"
  29. #include "sdio_chip.h"
  30. /* chip core base & ramsize */
  31. /* bcm4329 */
  32. /* SDIO device core, ID 0x829 */
  33. #define BCM4329_CORE_BUS_BASE 0x18011000
  34. /* internal memory core, ID 0x80e */
  35. #define BCM4329_CORE_SOCRAM_BASE 0x18003000
  36. /* ARM Cortex M3 core, ID 0x82a */
  37. #define BCM4329_CORE_ARM_BASE 0x18002000
  38. #define BCM4329_RAMSIZE 0x48000
  39. #define SBCOREREV(sbidh) \
  40. ((((sbidh) & SSB_IDHIGH_RCHI) >> SSB_IDHIGH_RCHI_SHIFT) | \
  41. ((sbidh) & SSB_IDHIGH_RCLO))
  42. /* SOC Interconnect types (aka chip types) */
  43. #define SOCI_SB 0
  44. #define SOCI_AI 1
  45. /* EROM CompIdentB */
  46. #define CIB_REV_MASK 0xff000000
  47. #define CIB_REV_SHIFT 24
  48. #define SDIOD_DRVSTR_KEY(chip, pmu) (((chip) << 16) | (pmu))
  49. /* SDIO Pad drive strength to select value mappings */
  50. struct sdiod_drive_str {
  51. u8 strength; /* Pad Drive Strength in mA */
  52. u8 sel; /* Chip-specific select value */
  53. };
  54. /* SDIO Drive Strength to sel value table for PMU Rev 11 (1.8V) */
  55. static const struct sdiod_drive_str sdiod_drvstr_tab1_1v8[] = {
  56. {32, 0x6},
  57. {26, 0x7},
  58. {22, 0x4},
  59. {16, 0x5},
  60. {12, 0x2},
  61. {8, 0x3},
  62. {4, 0x0},
  63. {0, 0x1}
  64. };
  65. u8
  66. brcmf_sdio_chip_getinfidx(struct chip_info *ci, u16 coreid)
  67. {
  68. u8 idx;
  69. for (idx = 0; idx < BRCMF_MAX_CORENUM; idx++)
  70. if (coreid == ci->c_inf[idx].id)
  71. return idx;
  72. return BRCMF_MAX_CORENUM;
  73. }
  74. static u32
  75. brcmf_sdio_sb_corerev(struct brcmf_sdio_dev *sdiodev,
  76. struct chip_info *ci, u16 coreid)
  77. {
  78. u32 regdata;
  79. u8 idx;
  80. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  81. regdata = brcmf_sdcard_reg_read(sdiodev,
  82. CORE_SB(ci->c_inf[idx].base, sbidhigh), 4);
  83. return SBCOREREV(regdata);
  84. }
  85. static u32
  86. brcmf_sdio_ai_corerev(struct brcmf_sdio_dev *sdiodev,
  87. struct chip_info *ci, u16 coreid)
  88. {
  89. u8 idx;
  90. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  91. return (ci->c_inf[idx].cib & CIB_REV_MASK) >> CIB_REV_SHIFT;
  92. }
  93. static bool
  94. brcmf_sdio_sb_iscoreup(struct brcmf_sdio_dev *sdiodev,
  95. struct chip_info *ci, u16 coreid)
  96. {
  97. u32 regdata;
  98. u8 idx;
  99. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  100. regdata = brcmf_sdcard_reg_read(sdiodev,
  101. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  102. regdata &= (SSB_TMSLOW_RESET | SSB_TMSLOW_REJECT |
  103. SSB_IMSTATE_REJECT | SSB_TMSLOW_CLOCK);
  104. return (SSB_TMSLOW_CLOCK == regdata);
  105. }
  106. static bool
  107. brcmf_sdio_ai_iscoreup(struct brcmf_sdio_dev *sdiodev,
  108. struct chip_info *ci, u16 coreid)
  109. {
  110. u32 regdata;
  111. u8 idx;
  112. bool ret;
  113. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  114. regdata = brcmf_sdcard_reg_read(sdiodev,
  115. ci->c_inf[idx].wrapbase+BCMA_IOCTL, 4);
  116. ret = (regdata & (BCMA_IOCTL_FGC | BCMA_IOCTL_CLK)) == BCMA_IOCTL_CLK;
  117. regdata = brcmf_sdcard_reg_read(sdiodev,
  118. ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
  119. 4);
  120. ret = ret && ((regdata & BCMA_RESET_CTL_RESET) == 0);
  121. return ret;
  122. }
  123. static void
  124. brcmf_sdio_sb_coredisable(struct brcmf_sdio_dev *sdiodev,
  125. struct chip_info *ci, u16 coreid)
  126. {
  127. u32 regdata;
  128. u8 idx;
  129. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  130. regdata = brcmf_sdcard_reg_read(sdiodev,
  131. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  132. if (regdata & SSB_TMSLOW_RESET)
  133. return;
  134. regdata = brcmf_sdcard_reg_read(sdiodev,
  135. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  136. if ((regdata & SSB_TMSLOW_CLOCK) != 0) {
  137. /*
  138. * set target reject and spin until busy is clear
  139. * (preserve core-specific bits)
  140. */
  141. regdata = brcmf_sdcard_reg_read(sdiodev,
  142. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  143. brcmf_sdcard_reg_write(sdiodev,
  144. CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
  145. 4, regdata | SSB_TMSLOW_REJECT);
  146. regdata = brcmf_sdcard_reg_read(sdiodev,
  147. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  148. udelay(1);
  149. SPINWAIT((brcmf_sdcard_reg_read(sdiodev,
  150. CORE_SB(ci->c_inf[idx].base, sbtmstatehigh), 4) &
  151. SSB_TMSHIGH_BUSY), 100000);
  152. regdata = brcmf_sdcard_reg_read(sdiodev,
  153. CORE_SB(ci->c_inf[idx].base, sbtmstatehigh), 4);
  154. if (regdata & SSB_TMSHIGH_BUSY)
  155. brcmf_dbg(ERROR, "core state still busy\n");
  156. regdata = brcmf_sdcard_reg_read(sdiodev,
  157. CORE_SB(ci->c_inf[idx].base, sbidlow), 4);
  158. if (regdata & SSB_IDLOW_INITIATOR) {
  159. regdata = brcmf_sdcard_reg_read(sdiodev,
  160. CORE_SB(ci->c_inf[idx].base, sbimstate), 4) |
  161. SSB_IMSTATE_REJECT;
  162. brcmf_sdcard_reg_write(sdiodev,
  163. CORE_SB(ci->c_inf[idx].base, sbimstate), 4,
  164. regdata);
  165. regdata = brcmf_sdcard_reg_read(sdiodev,
  166. CORE_SB(ci->c_inf[idx].base, sbimstate), 4);
  167. udelay(1);
  168. SPINWAIT((brcmf_sdcard_reg_read(sdiodev,
  169. CORE_SB(ci->c_inf[idx].base, sbimstate), 4) &
  170. SSB_IMSTATE_BUSY), 100000);
  171. }
  172. /* set reset and reject while enabling the clocks */
  173. brcmf_sdcard_reg_write(sdiodev,
  174. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4,
  175. (SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK |
  176. SSB_TMSLOW_REJECT | SSB_TMSLOW_RESET));
  177. regdata = brcmf_sdcard_reg_read(sdiodev,
  178. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  179. udelay(10);
  180. /* clear the initiator reject bit */
  181. regdata = brcmf_sdcard_reg_read(sdiodev,
  182. CORE_SB(ci->c_inf[idx].base, sbidlow), 4);
  183. if (regdata & SSB_IDLOW_INITIATOR) {
  184. regdata = brcmf_sdcard_reg_read(sdiodev,
  185. CORE_SB(ci->c_inf[idx].base, sbimstate), 4) &
  186. ~SSB_IMSTATE_REJECT;
  187. brcmf_sdcard_reg_write(sdiodev,
  188. CORE_SB(ci->c_inf[idx].base, sbimstate), 4,
  189. regdata);
  190. }
  191. }
  192. /* leave reset and reject asserted */
  193. brcmf_sdcard_reg_write(sdiodev,
  194. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4,
  195. (SSB_TMSLOW_REJECT | SSB_TMSLOW_RESET));
  196. udelay(1);
  197. }
  198. static void
  199. brcmf_sdio_ai_coredisable(struct brcmf_sdio_dev *sdiodev,
  200. struct chip_info *ci, u16 coreid)
  201. {
  202. u8 idx;
  203. u32 regdata;
  204. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  205. /* if core is already in reset, just return */
  206. regdata = brcmf_sdcard_reg_read(sdiodev,
  207. ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
  208. 4);
  209. if ((regdata & BCMA_RESET_CTL_RESET) != 0)
  210. return;
  211. brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
  212. 4, 0);
  213. regdata = brcmf_sdcard_reg_read(sdiodev,
  214. ci->c_inf[idx].wrapbase+BCMA_IOCTL, 4);
  215. udelay(10);
  216. brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
  217. 4, BCMA_RESET_CTL_RESET);
  218. udelay(1);
  219. }
  220. static void
  221. brcmf_sdio_sb_resetcore(struct brcmf_sdio_dev *sdiodev,
  222. struct chip_info *ci, u16 coreid)
  223. {
  224. u32 regdata;
  225. u8 idx;
  226. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  227. /*
  228. * Must do the disable sequence first to work for
  229. * arbitrary current core state.
  230. */
  231. brcmf_sdio_sb_coredisable(sdiodev, ci, coreid);
  232. /*
  233. * Now do the initialization sequence.
  234. * set reset while enabling the clock and
  235. * forcing them on throughout the core
  236. */
  237. brcmf_sdcard_reg_write(sdiodev,
  238. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4,
  239. SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK | SSB_TMSLOW_RESET);
  240. regdata = brcmf_sdcard_reg_read(sdiodev,
  241. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  242. udelay(1);
  243. /* clear any serror */
  244. regdata = brcmf_sdcard_reg_read(sdiodev,
  245. CORE_SB(ci->c_inf[idx].base, sbtmstatehigh), 4);
  246. if (regdata & SSB_TMSHIGH_SERR)
  247. brcmf_sdcard_reg_write(sdiodev,
  248. CORE_SB(ci->c_inf[idx].base, sbtmstatehigh), 4, 0);
  249. regdata = brcmf_sdcard_reg_read(sdiodev,
  250. CORE_SB(ci->c_inf[idx].base, sbimstate), 4);
  251. if (regdata & (SSB_IMSTATE_IBE | SSB_IMSTATE_TO))
  252. brcmf_sdcard_reg_write(sdiodev,
  253. CORE_SB(ci->c_inf[idx].base, sbimstate), 4,
  254. regdata & ~(SSB_IMSTATE_IBE | SSB_IMSTATE_TO));
  255. /* clear reset and allow it to propagate throughout the core */
  256. brcmf_sdcard_reg_write(sdiodev,
  257. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4,
  258. SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK);
  259. regdata = brcmf_sdcard_reg_read(sdiodev,
  260. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  261. udelay(1);
  262. /* leave clock enabled */
  263. brcmf_sdcard_reg_write(sdiodev,
  264. CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
  265. 4, SSB_TMSLOW_CLOCK);
  266. regdata = brcmf_sdcard_reg_read(sdiodev,
  267. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  268. udelay(1);
  269. }
  270. static void
  271. brcmf_sdio_ai_resetcore(struct brcmf_sdio_dev *sdiodev,
  272. struct chip_info *ci, u16 coreid)
  273. {
  274. u8 idx;
  275. u32 regdata;
  276. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  277. /* must disable first to work for arbitrary current core state */
  278. brcmf_sdio_ai_coredisable(sdiodev, ci, coreid);
  279. /* now do initialization sequence */
  280. brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
  281. 4, BCMA_IOCTL_FGC | BCMA_IOCTL_CLK);
  282. regdata = brcmf_sdcard_reg_read(sdiodev,
  283. ci->c_inf[idx].wrapbase+BCMA_IOCTL, 4);
  284. brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
  285. 4, 0);
  286. udelay(1);
  287. brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
  288. 4, BCMA_IOCTL_CLK);
  289. regdata = brcmf_sdcard_reg_read(sdiodev,
  290. ci->c_inf[idx].wrapbase+BCMA_IOCTL, 4);
  291. udelay(1);
  292. }
  293. static int brcmf_sdio_chip_recognition(struct brcmf_sdio_dev *sdiodev,
  294. struct chip_info *ci, u32 regs)
  295. {
  296. u32 regdata;
  297. /*
  298. * Get CC core rev
  299. * Chipid is assume to be at offset 0 from regs arg
  300. * For different chiptypes or old sdio hosts w/o chipcommon,
  301. * other ways of recognition should be added here.
  302. */
  303. ci->c_inf[0].id = BCMA_CORE_CHIPCOMMON;
  304. ci->c_inf[0].base = regs;
  305. regdata = brcmf_sdcard_reg_read(sdiodev,
  306. CORE_CC_REG(ci->c_inf[0].base, chipid), 4);
  307. ci->chip = regdata & CID_ID_MASK;
  308. ci->chiprev = (regdata & CID_REV_MASK) >> CID_REV_SHIFT;
  309. ci->socitype = (regdata & CID_TYPE_MASK) >> CID_TYPE_SHIFT;
  310. brcmf_dbg(INFO, "chipid=0x%x chiprev=%d\n", ci->chip, ci->chiprev);
  311. /* Address of cores for new chips should be added here */
  312. switch (ci->chip) {
  313. case BCM4329_CHIP_ID:
  314. ci->c_inf[1].id = BCMA_CORE_SDIO_DEV;
  315. ci->c_inf[1].base = BCM4329_CORE_BUS_BASE;
  316. ci->c_inf[2].id = BCMA_CORE_INTERNAL_MEM;
  317. ci->c_inf[2].base = BCM4329_CORE_SOCRAM_BASE;
  318. ci->c_inf[3].id = BCMA_CORE_ARM_CM3;
  319. ci->c_inf[3].base = BCM4329_CORE_ARM_BASE;
  320. ci->ramsize = BCM4329_RAMSIZE;
  321. break;
  322. case BCM4330_CHIP_ID:
  323. ci->c_inf[0].wrapbase = 0x18100000;
  324. ci->c_inf[0].cib = 0x27004211;
  325. ci->c_inf[1].id = BCMA_CORE_SDIO_DEV;
  326. ci->c_inf[1].base = 0x18002000;
  327. ci->c_inf[1].wrapbase = 0x18102000;
  328. ci->c_inf[1].cib = 0x07004211;
  329. ci->c_inf[2].id = BCMA_CORE_INTERNAL_MEM;
  330. ci->c_inf[2].base = 0x18004000;
  331. ci->c_inf[2].wrapbase = 0x18104000;
  332. ci->c_inf[2].cib = 0x0d080401;
  333. ci->c_inf[3].id = BCMA_CORE_ARM_CM3;
  334. ci->c_inf[3].base = 0x18003000;
  335. ci->c_inf[3].wrapbase = 0x18103000;
  336. ci->c_inf[3].cib = 0x03004211;
  337. ci->ramsize = 0x48000;
  338. break;
  339. default:
  340. brcmf_dbg(ERROR, "chipid 0x%x is not supported\n", ci->chip);
  341. return -ENODEV;
  342. }
  343. switch (ci->socitype) {
  344. case SOCI_SB:
  345. ci->iscoreup = brcmf_sdio_sb_iscoreup;
  346. ci->corerev = brcmf_sdio_sb_corerev;
  347. ci->coredisable = brcmf_sdio_sb_coredisable;
  348. ci->resetcore = brcmf_sdio_sb_resetcore;
  349. break;
  350. case SOCI_AI:
  351. ci->iscoreup = brcmf_sdio_ai_iscoreup;
  352. ci->corerev = brcmf_sdio_ai_corerev;
  353. ci->coredisable = brcmf_sdio_ai_coredisable;
  354. ci->resetcore = brcmf_sdio_ai_resetcore;
  355. break;
  356. default:
  357. brcmf_dbg(ERROR, "socitype %u not supported\n", ci->socitype);
  358. return -ENODEV;
  359. }
  360. return 0;
  361. }
  362. static int
  363. brcmf_sdio_chip_buscoreprep(struct brcmf_sdio_dev *sdiodev)
  364. {
  365. int err = 0;
  366. u8 clkval, clkset;
  367. /* Try forcing SDIO core to do ALPAvail request only */
  368. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
  369. brcmf_sdcard_cfg_write(sdiodev, SDIO_FUNC_1,
  370. SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  371. if (err) {
  372. brcmf_dbg(ERROR, "error writing for HT off\n");
  373. return err;
  374. }
  375. /* If register supported, wait for ALPAvail and then force ALP */
  376. /* This may take up to 15 milliseconds */
  377. clkval = brcmf_sdcard_cfg_read(sdiodev, SDIO_FUNC_1,
  378. SBSDIO_FUNC1_CHIPCLKCSR, NULL);
  379. if ((clkval & ~SBSDIO_AVBITS) != clkset) {
  380. brcmf_dbg(ERROR, "ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
  381. clkset, clkval);
  382. return -EACCES;
  383. }
  384. SPINWAIT(((clkval = brcmf_sdcard_cfg_read(sdiodev, SDIO_FUNC_1,
  385. SBSDIO_FUNC1_CHIPCLKCSR, NULL)),
  386. !SBSDIO_ALPAV(clkval)),
  387. PMU_MAX_TRANSITION_DLY);
  388. if (!SBSDIO_ALPAV(clkval)) {
  389. brcmf_dbg(ERROR, "timeout on ALPAV wait, clkval 0x%02x\n",
  390. clkval);
  391. return -EBUSY;
  392. }
  393. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
  394. brcmf_sdcard_cfg_write(sdiodev, SDIO_FUNC_1,
  395. SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  396. udelay(65);
  397. /* Also, disable the extra SDIO pull-ups */
  398. brcmf_sdcard_cfg_write(sdiodev, SDIO_FUNC_1,
  399. SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);
  400. return 0;
  401. }
  402. static void
  403. brcmf_sdio_chip_buscoresetup(struct brcmf_sdio_dev *sdiodev,
  404. struct chip_info *ci)
  405. {
  406. /* get chipcommon rev */
  407. ci->c_inf[0].rev = ci->corerev(sdiodev, ci, ci->c_inf[0].id);
  408. /* get chipcommon capabilites */
  409. ci->c_inf[0].caps =
  410. brcmf_sdcard_reg_read(sdiodev,
  411. CORE_CC_REG(ci->c_inf[0].base, capabilities), 4);
  412. /* get pmu caps & rev */
  413. if (ci->c_inf[0].caps & CC_CAP_PMU) {
  414. ci->pmucaps = brcmf_sdcard_reg_read(sdiodev,
  415. CORE_CC_REG(ci->c_inf[0].base, pmucapabilities), 4);
  416. ci->pmurev = ci->pmucaps & PCAP_REV_MASK;
  417. }
  418. ci->c_inf[1].rev = ci->corerev(sdiodev, ci, ci->c_inf[1].id);
  419. brcmf_dbg(INFO, "ccrev=%d, pmurev=%d, buscore rev/type=%d/0x%x\n",
  420. ci->c_inf[0].rev, ci->pmurev,
  421. ci->c_inf[1].rev, ci->c_inf[1].id);
  422. /*
  423. * Make sure any on-chip ARM is off (in case strapping is wrong),
  424. * or downloaded code was already running.
  425. */
  426. ci->coredisable(sdiodev, ci, BCMA_CORE_ARM_CM3);
  427. }
  428. int brcmf_sdio_chip_attach(struct brcmf_sdio_dev *sdiodev,
  429. struct chip_info **ci_ptr, u32 regs)
  430. {
  431. int ret;
  432. struct chip_info *ci;
  433. brcmf_dbg(TRACE, "Enter\n");
  434. /* alloc chip_info_t */
  435. ci = kzalloc(sizeof(struct chip_info), GFP_ATOMIC);
  436. if (!ci)
  437. return -ENOMEM;
  438. ret = brcmf_sdio_chip_buscoreprep(sdiodev);
  439. if (ret != 0)
  440. goto err;
  441. ret = brcmf_sdio_chip_recognition(sdiodev, ci, regs);
  442. if (ret != 0)
  443. goto err;
  444. brcmf_sdio_chip_buscoresetup(sdiodev, ci);
  445. brcmf_sdcard_reg_write(sdiodev,
  446. CORE_CC_REG(ci->c_inf[0].base, gpiopullup), 4, 0);
  447. brcmf_sdcard_reg_write(sdiodev,
  448. CORE_CC_REG(ci->c_inf[0].base, gpiopulldown), 4, 0);
  449. *ci_ptr = ci;
  450. return 0;
  451. err:
  452. kfree(ci);
  453. return ret;
  454. }
  455. void
  456. brcmf_sdio_chip_detach(struct chip_info **ci_ptr)
  457. {
  458. brcmf_dbg(TRACE, "Enter\n");
  459. kfree(*ci_ptr);
  460. *ci_ptr = NULL;
  461. }
  462. static char *brcmf_sdio_chip_name(uint chipid, char *buf, uint len)
  463. {
  464. const char *fmt;
  465. fmt = ((chipid > 0xa000) || (chipid < 0x4000)) ? "%d" : "%x";
  466. snprintf(buf, len, fmt, chipid);
  467. return buf;
  468. }
  469. void
  470. brcmf_sdio_chip_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
  471. struct chip_info *ci, u32 drivestrength)
  472. {
  473. struct sdiod_drive_str *str_tab = NULL;
  474. u32 str_mask = 0;
  475. u32 str_shift = 0;
  476. char chn[8];
  477. if (!(ci->c_inf[0].caps & CC_CAP_PMU))
  478. return;
  479. switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
  480. case SDIOD_DRVSTR_KEY(BCM4330_CHIP_ID, 12):
  481. str_tab = (struct sdiod_drive_str *)&sdiod_drvstr_tab1_1v8;
  482. str_mask = 0x00003800;
  483. str_shift = 11;
  484. break;
  485. default:
  486. brcmf_dbg(ERROR, "No SDIO Drive strength init done for chip %s rev %d pmurev %d\n",
  487. brcmf_sdio_chip_name(ci->chip, chn, 8),
  488. ci->chiprev, ci->pmurev);
  489. break;
  490. }
  491. if (str_tab != NULL) {
  492. u32 drivestrength_sel = 0;
  493. u32 cc_data_temp;
  494. int i;
  495. for (i = 0; str_tab[i].strength != 0; i++) {
  496. if (drivestrength >= str_tab[i].strength) {
  497. drivestrength_sel = str_tab[i].sel;
  498. break;
  499. }
  500. }
  501. brcmf_sdcard_reg_write(sdiodev,
  502. CORE_CC_REG(ci->c_inf[0].base, chipcontrol_addr),
  503. 4, 1);
  504. cc_data_temp = brcmf_sdcard_reg_read(sdiodev,
  505. CORE_CC_REG(ci->c_inf[0].base, chipcontrol_addr), 4);
  506. cc_data_temp &= ~str_mask;
  507. drivestrength_sel <<= str_shift;
  508. cc_data_temp |= drivestrength_sel;
  509. brcmf_sdcard_reg_write(sdiodev,
  510. CORE_CC_REG(ci->c_inf[0].base, chipcontrol_addr),
  511. 4, cc_data_temp);
  512. brcmf_dbg(INFO, "SDIO: %dmA drive strength selected, set to 0x%08x\n",
  513. drivestrength, cc_data_temp);
  514. }
  515. }