phy_n.c 135 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <m@bues.ch>
  5. Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
  6. This program is free software; you can redistribute it and/or modify
  7. it under the terms of the GNU General Public License as published by
  8. the Free Software Foundation; either version 2 of the License, or
  9. (at your option) any later version.
  10. This program is distributed in the hope that it will be useful,
  11. but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. GNU General Public License for more details.
  14. You should have received a copy of the GNU General Public License
  15. along with this program; see the file COPYING. If not, write to
  16. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  17. Boston, MA 02110-1301, USA.
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/slab.h>
  21. #include <linux/types.h>
  22. #include "b43.h"
  23. #include "phy_n.h"
  24. #include "tables_nphy.h"
  25. #include "radio_2055.h"
  26. #include "radio_2056.h"
  27. #include "main.h"
  28. struct nphy_txgains {
  29. u16 txgm[2];
  30. u16 pga[2];
  31. u16 pad[2];
  32. u16 ipa[2];
  33. };
  34. struct nphy_iqcal_params {
  35. u16 txgm;
  36. u16 pga;
  37. u16 pad;
  38. u16 ipa;
  39. u16 cal_gain;
  40. u16 ncorr[5];
  41. };
  42. struct nphy_iq_est {
  43. s32 iq0_prod;
  44. u32 i0_pwr;
  45. u32 q0_pwr;
  46. s32 iq1_prod;
  47. u32 i1_pwr;
  48. u32 q1_pwr;
  49. };
  50. enum b43_nphy_rf_sequence {
  51. B43_RFSEQ_RX2TX,
  52. B43_RFSEQ_TX2RX,
  53. B43_RFSEQ_RESET2RX,
  54. B43_RFSEQ_UPDATE_GAINH,
  55. B43_RFSEQ_UPDATE_GAINL,
  56. B43_RFSEQ_UPDATE_GAINU,
  57. };
  58. enum b43_nphy_rssi_type {
  59. B43_NPHY_RSSI_X = 0,
  60. B43_NPHY_RSSI_Y,
  61. B43_NPHY_RSSI_Z,
  62. B43_NPHY_RSSI_PWRDET,
  63. B43_NPHY_RSSI_TSSI_I,
  64. B43_NPHY_RSSI_TSSI_Q,
  65. B43_NPHY_RSSI_TBD,
  66. };
  67. static inline bool b43_nphy_ipa(struct b43_wldev *dev)
  68. {
  69. enum ieee80211_band band = b43_current_band(dev->wl);
  70. return ((dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  71. (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ));
  72. }
  73. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  74. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  75. {
  76. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  77. if (dev->phy.rev >= 6) {
  78. if (dev->dev->chip_id == 47162)
  79. return txpwrctrl_tx_gain_ipa_rev5;
  80. return txpwrctrl_tx_gain_ipa_rev6;
  81. } else if (dev->phy.rev >= 5) {
  82. return txpwrctrl_tx_gain_ipa_rev5;
  83. } else {
  84. return txpwrctrl_tx_gain_ipa;
  85. }
  86. } else {
  87. return txpwrctrl_tx_gain_ipa_5g;
  88. }
  89. }
  90. /**************************************************
  91. * RF (just without b43_nphy_rf_control_intc_override)
  92. **************************************************/
  93. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  94. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  95. enum b43_nphy_rf_sequence seq)
  96. {
  97. static const u16 trigger[] = {
  98. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  99. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  100. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  101. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  102. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  103. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  104. };
  105. int i;
  106. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  107. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  108. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  109. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  110. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  111. for (i = 0; i < 200; i++) {
  112. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  113. goto ok;
  114. msleep(1);
  115. }
  116. b43err(dev->wl, "RF sequence status timeout\n");
  117. ok:
  118. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  119. }
  120. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  121. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  122. u16 value, u8 core, bool off)
  123. {
  124. int i;
  125. u8 index = fls(field);
  126. u8 addr, en_addr, val_addr;
  127. /* we expect only one bit set */
  128. B43_WARN_ON(field & (~(1 << (index - 1))));
  129. if (dev->phy.rev >= 3) {
  130. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  131. for (i = 0; i < 2; i++) {
  132. if (index == 0 || index == 16) {
  133. b43err(dev->wl,
  134. "Unsupported RF Ctrl Override call\n");
  135. return;
  136. }
  137. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  138. en_addr = B43_PHY_N((i == 0) ?
  139. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  140. val_addr = B43_PHY_N((i == 0) ?
  141. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  142. if (off) {
  143. b43_phy_mask(dev, en_addr, ~(field));
  144. b43_phy_mask(dev, val_addr,
  145. ~(rf_ctrl->val_mask));
  146. } else {
  147. if (core == 0 || ((1 << i) & core)) {
  148. b43_phy_set(dev, en_addr, field);
  149. b43_phy_maskset(dev, val_addr,
  150. ~(rf_ctrl->val_mask),
  151. (value << rf_ctrl->val_shift));
  152. }
  153. }
  154. }
  155. } else {
  156. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  157. if (off) {
  158. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  159. value = 0;
  160. } else {
  161. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  162. }
  163. for (i = 0; i < 2; i++) {
  164. if (index <= 1 || index == 16) {
  165. b43err(dev->wl,
  166. "Unsupported RF Ctrl Override call\n");
  167. return;
  168. }
  169. if (index == 2 || index == 10 ||
  170. (index >= 13 && index <= 15)) {
  171. core = 1;
  172. }
  173. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  174. addr = B43_PHY_N((i == 0) ?
  175. rf_ctrl->addr0 : rf_ctrl->addr1);
  176. if ((1 << i) & core)
  177. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  178. (value << rf_ctrl->shift));
  179. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  180. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  181. B43_NPHY_RFCTL_CMD_START);
  182. udelay(1);
  183. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  184. }
  185. }
  186. }
  187. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  188. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  189. u16 value, u8 core)
  190. {
  191. u8 i, j;
  192. u16 reg, tmp, val;
  193. B43_WARN_ON(dev->phy.rev < 3);
  194. B43_WARN_ON(field > 4);
  195. for (i = 0; i < 2; i++) {
  196. if ((core == 1 && i == 1) || (core == 2 && !i))
  197. continue;
  198. reg = (i == 0) ?
  199. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  200. b43_phy_mask(dev, reg, 0xFBFF);
  201. switch (field) {
  202. case 0:
  203. b43_phy_write(dev, reg, 0);
  204. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  205. break;
  206. case 1:
  207. if (!i) {
  208. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  209. 0xFC3F, (value << 6));
  210. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  211. 0xFFFE, 1);
  212. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  213. B43_NPHY_RFCTL_CMD_START);
  214. for (j = 0; j < 100; j++) {
  215. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  216. j = 0;
  217. break;
  218. }
  219. udelay(10);
  220. }
  221. if (j)
  222. b43err(dev->wl,
  223. "intc override timeout\n");
  224. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  225. 0xFFFE);
  226. } else {
  227. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  228. 0xFC3F, (value << 6));
  229. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  230. 0xFFFE, 1);
  231. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  232. B43_NPHY_RFCTL_CMD_RXTX);
  233. for (j = 0; j < 100; j++) {
  234. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  235. j = 0;
  236. break;
  237. }
  238. udelay(10);
  239. }
  240. if (j)
  241. b43err(dev->wl,
  242. "intc override timeout\n");
  243. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  244. 0xFFFE);
  245. }
  246. break;
  247. case 2:
  248. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  249. tmp = 0x0020;
  250. val = value << 5;
  251. } else {
  252. tmp = 0x0010;
  253. val = value << 4;
  254. }
  255. b43_phy_maskset(dev, reg, ~tmp, val);
  256. break;
  257. case 3:
  258. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  259. tmp = 0x0001;
  260. val = value;
  261. } else {
  262. tmp = 0x0004;
  263. val = value << 2;
  264. }
  265. b43_phy_maskset(dev, reg, ~tmp, val);
  266. break;
  267. case 4:
  268. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  269. tmp = 0x0002;
  270. val = value << 1;
  271. } else {
  272. tmp = 0x0008;
  273. val = value << 3;
  274. }
  275. b43_phy_maskset(dev, reg, ~tmp, val);
  276. break;
  277. }
  278. }
  279. }
  280. /**************************************************
  281. * Various PHY ops
  282. **************************************************/
  283. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  284. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  285. const u16 *clip_st)
  286. {
  287. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  288. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  289. }
  290. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  291. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  292. {
  293. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  294. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  295. }
  296. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  297. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  298. {
  299. u16 tmp;
  300. if (dev->dev->core_rev == 16)
  301. b43_mac_suspend(dev);
  302. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  303. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  304. B43_NPHY_CLASSCTL_WAITEDEN);
  305. tmp &= ~mask;
  306. tmp |= (val & mask);
  307. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  308. if (dev->dev->core_rev == 16)
  309. b43_mac_enable(dev);
  310. return tmp;
  311. }
  312. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  313. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  314. {
  315. u16 bbcfg;
  316. b43_phy_force_clock(dev, 1);
  317. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  318. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  319. udelay(1);
  320. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  321. b43_phy_force_clock(dev, 0);
  322. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  323. }
  324. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  325. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  326. {
  327. struct b43_phy *phy = &dev->phy;
  328. struct b43_phy_n *nphy = phy->n;
  329. if (enable) {
  330. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  331. if (nphy->deaf_count++ == 0) {
  332. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  333. b43_nphy_classifier(dev, 0x7, 0);
  334. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  335. b43_nphy_write_clip_detection(dev, clip);
  336. }
  337. b43_nphy_reset_cca(dev);
  338. } else {
  339. if (--nphy->deaf_count == 0) {
  340. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  341. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  342. }
  343. }
  344. }
  345. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  346. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  347. {
  348. struct b43_phy_n *nphy = dev->phy.n;
  349. u8 i;
  350. s16 tmp;
  351. u16 data[4];
  352. s16 gain[2];
  353. u16 minmax[2];
  354. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  355. if (nphy->hang_avoid)
  356. b43_nphy_stay_in_carrier_search(dev, 1);
  357. if (nphy->gain_boost) {
  358. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  359. gain[0] = 6;
  360. gain[1] = 6;
  361. } else {
  362. tmp = 40370 - 315 * dev->phy.channel;
  363. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  364. tmp = 23242 - 224 * dev->phy.channel;
  365. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  366. }
  367. } else {
  368. gain[0] = 0;
  369. gain[1] = 0;
  370. }
  371. for (i = 0; i < 2; i++) {
  372. if (nphy->elna_gain_config) {
  373. data[0] = 19 + gain[i];
  374. data[1] = 25 + gain[i];
  375. data[2] = 25 + gain[i];
  376. data[3] = 25 + gain[i];
  377. } else {
  378. data[0] = lna_gain[0] + gain[i];
  379. data[1] = lna_gain[1] + gain[i];
  380. data[2] = lna_gain[2] + gain[i];
  381. data[3] = lna_gain[3] + gain[i];
  382. }
  383. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  384. minmax[i] = 23 + gain[i];
  385. }
  386. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  387. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  388. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  389. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  390. if (nphy->hang_avoid)
  391. b43_nphy_stay_in_carrier_search(dev, 0);
  392. }
  393. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  394. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  395. u8 *events, u8 *delays, u8 length)
  396. {
  397. struct b43_phy_n *nphy = dev->phy.n;
  398. u8 i;
  399. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  400. u16 offset1 = cmd << 4;
  401. u16 offset2 = offset1 + 0x80;
  402. if (nphy->hang_avoid)
  403. b43_nphy_stay_in_carrier_search(dev, true);
  404. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  405. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  406. for (i = length; i < 16; i++) {
  407. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  408. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  409. }
  410. if (nphy->hang_avoid)
  411. b43_nphy_stay_in_carrier_search(dev, false);
  412. }
  413. /**************************************************
  414. * Radio 0x2056
  415. **************************************************/
  416. static void b43_chantab_radio_2056_upload(struct b43_wldev *dev,
  417. const struct b43_nphy_channeltab_entry_rev3 *e)
  418. {
  419. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL1, e->radio_syn_pll_vcocal1);
  420. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL2, e->radio_syn_pll_vcocal2);
  421. b43_radio_write(dev, B2056_SYN_PLL_REFDIV, e->radio_syn_pll_refdiv);
  422. b43_radio_write(dev, B2056_SYN_PLL_MMD2, e->radio_syn_pll_mmd2);
  423. b43_radio_write(dev, B2056_SYN_PLL_MMD1, e->radio_syn_pll_mmd1);
  424. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1,
  425. e->radio_syn_pll_loopfilter1);
  426. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2,
  427. e->radio_syn_pll_loopfilter2);
  428. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER3,
  429. e->radio_syn_pll_loopfilter3);
  430. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4,
  431. e->radio_syn_pll_loopfilter4);
  432. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER5,
  433. e->radio_syn_pll_loopfilter5);
  434. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR27,
  435. e->radio_syn_reserved_addr27);
  436. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR28,
  437. e->radio_syn_reserved_addr28);
  438. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR29,
  439. e->radio_syn_reserved_addr29);
  440. b43_radio_write(dev, B2056_SYN_LOGEN_VCOBUF1,
  441. e->radio_syn_logen_vcobuf1);
  442. b43_radio_write(dev, B2056_SYN_LOGEN_MIXER2, e->radio_syn_logen_mixer2);
  443. b43_radio_write(dev, B2056_SYN_LOGEN_BUF3, e->radio_syn_logen_buf3);
  444. b43_radio_write(dev, B2056_SYN_LOGEN_BUF4, e->radio_syn_logen_buf4);
  445. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA_TUNE,
  446. e->radio_rx0_lnaa_tune);
  447. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG_TUNE,
  448. e->radio_rx0_lnag_tune);
  449. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAA_BOOST_TUNE,
  450. e->radio_tx0_intpaa_boost_tune);
  451. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAG_BOOST_TUNE,
  452. e->radio_tx0_intpag_boost_tune);
  453. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADA_BOOST_TUNE,
  454. e->radio_tx0_pada_boost_tune);
  455. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADG_BOOST_TUNE,
  456. e->radio_tx0_padg_boost_tune);
  457. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAA_BOOST_TUNE,
  458. e->radio_tx0_pgaa_boost_tune);
  459. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAG_BOOST_TUNE,
  460. e->radio_tx0_pgag_boost_tune);
  461. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXA_BOOST_TUNE,
  462. e->radio_tx0_mixa_boost_tune);
  463. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXG_BOOST_TUNE,
  464. e->radio_tx0_mixg_boost_tune);
  465. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA_TUNE,
  466. e->radio_rx1_lnaa_tune);
  467. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG_TUNE,
  468. e->radio_rx1_lnag_tune);
  469. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAA_BOOST_TUNE,
  470. e->radio_tx1_intpaa_boost_tune);
  471. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAG_BOOST_TUNE,
  472. e->radio_tx1_intpag_boost_tune);
  473. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADA_BOOST_TUNE,
  474. e->radio_tx1_pada_boost_tune);
  475. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADG_BOOST_TUNE,
  476. e->radio_tx1_padg_boost_tune);
  477. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAA_BOOST_TUNE,
  478. e->radio_tx1_pgaa_boost_tune);
  479. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAG_BOOST_TUNE,
  480. e->radio_tx1_pgag_boost_tune);
  481. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXA_BOOST_TUNE,
  482. e->radio_tx1_mixa_boost_tune);
  483. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXG_BOOST_TUNE,
  484. e->radio_tx1_mixg_boost_tune);
  485. }
  486. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2056Setup */
  487. static void b43_radio_2056_setup(struct b43_wldev *dev,
  488. const struct b43_nphy_channeltab_entry_rev3 *e)
  489. {
  490. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  491. enum ieee80211_band band = b43_current_band(dev->wl);
  492. u16 offset;
  493. u8 i;
  494. u16 bias, cbias, pag_boost, pgag_boost, mixg_boost, padg_boost;
  495. B43_WARN_ON(dev->phy.rev < 3);
  496. b43_chantab_radio_2056_upload(dev, e);
  497. b2056_upload_syn_pll_cp2(dev, band == IEEE80211_BAND_5GHZ);
  498. if (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  499. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  500. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
  501. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
  502. if (dev->dev->chip_id == 0x4716) {
  503. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x14);
  504. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0);
  505. } else {
  506. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x0B);
  507. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x14);
  508. }
  509. }
  510. if (sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  511. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  512. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
  513. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
  514. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x05);
  515. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x0C);
  516. }
  517. if (dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) {
  518. for (i = 0; i < 2; i++) {
  519. offset = i ? B2056_TX1 : B2056_TX0;
  520. if (dev->phy.rev >= 5) {
  521. b43_radio_write(dev,
  522. offset | B2056_TX_PADG_IDAC, 0xcc);
  523. if (dev->dev->chip_id == 0x4716) {
  524. bias = 0x40;
  525. cbias = 0x45;
  526. pag_boost = 0x5;
  527. pgag_boost = 0x33;
  528. mixg_boost = 0x55;
  529. } else {
  530. bias = 0x25;
  531. cbias = 0x20;
  532. pag_boost = 0x4;
  533. pgag_boost = 0x03;
  534. mixg_boost = 0x65;
  535. }
  536. padg_boost = 0x77;
  537. b43_radio_write(dev,
  538. offset | B2056_TX_INTPAG_IMAIN_STAT,
  539. bias);
  540. b43_radio_write(dev,
  541. offset | B2056_TX_INTPAG_IAUX_STAT,
  542. bias);
  543. b43_radio_write(dev,
  544. offset | B2056_TX_INTPAG_CASCBIAS,
  545. cbias);
  546. b43_radio_write(dev,
  547. offset | B2056_TX_INTPAG_BOOST_TUNE,
  548. pag_boost);
  549. b43_radio_write(dev,
  550. offset | B2056_TX_PGAG_BOOST_TUNE,
  551. pgag_boost);
  552. b43_radio_write(dev,
  553. offset | B2056_TX_PADG_BOOST_TUNE,
  554. padg_boost);
  555. b43_radio_write(dev,
  556. offset | B2056_TX_MIXG_BOOST_TUNE,
  557. mixg_boost);
  558. } else {
  559. bias = dev->phy.is_40mhz ? 0x40 : 0x20;
  560. b43_radio_write(dev,
  561. offset | B2056_TX_INTPAG_IMAIN_STAT,
  562. bias);
  563. b43_radio_write(dev,
  564. offset | B2056_TX_INTPAG_IAUX_STAT,
  565. bias);
  566. b43_radio_write(dev,
  567. offset | B2056_TX_INTPAG_CASCBIAS,
  568. 0x30);
  569. }
  570. b43_radio_write(dev, offset | B2056_TX_PA_SPARE1, 0xee);
  571. }
  572. } else if (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ) {
  573. /* TODO */
  574. }
  575. udelay(50);
  576. /* VCO calibration */
  577. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL12, 0x00);
  578. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  579. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x18);
  580. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  581. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x39);
  582. udelay(300);
  583. }
  584. static void b43_radio_init2056_pre(struct b43_wldev *dev)
  585. {
  586. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  587. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  588. /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
  589. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  590. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  591. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  592. ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
  593. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  594. B43_NPHY_RFCTL_CMD_CHIP0PU);
  595. }
  596. static void b43_radio_init2056_post(struct b43_wldev *dev)
  597. {
  598. b43_radio_set(dev, B2056_SYN_COM_CTRL, 0xB);
  599. b43_radio_set(dev, B2056_SYN_COM_PU, 0x2);
  600. b43_radio_set(dev, B2056_SYN_COM_RESET, 0x2);
  601. msleep(1);
  602. b43_radio_mask(dev, B2056_SYN_COM_RESET, ~0x2);
  603. b43_radio_mask(dev, B2056_SYN_PLL_MAST2, ~0xFC);
  604. b43_radio_mask(dev, B2056_SYN_RCCAL_CTRL0, ~0x1);
  605. /*
  606. if (nphy->init_por)
  607. Call Radio 2056 Recalibrate
  608. */
  609. }
  610. /*
  611. * Initialize a Broadcom 2056 N-radio
  612. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  613. */
  614. static void b43_radio_init2056(struct b43_wldev *dev)
  615. {
  616. b43_radio_init2056_pre(dev);
  617. b2056_upload_inittabs(dev, 0, 0);
  618. b43_radio_init2056_post(dev);
  619. }
  620. /**************************************************
  621. * Radio 0x2055
  622. **************************************************/
  623. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  624. const struct b43_nphy_channeltab_entry_rev2 *e)
  625. {
  626. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  627. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  628. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  629. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  630. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  631. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  632. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  633. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  634. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  635. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  636. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  637. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  638. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  639. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  640. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  641. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  642. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  643. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  644. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  645. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  646. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  647. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  648. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  649. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  650. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  651. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  652. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  653. }
  654. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  655. static void b43_radio_2055_setup(struct b43_wldev *dev,
  656. const struct b43_nphy_channeltab_entry_rev2 *e)
  657. {
  658. B43_WARN_ON(dev->phy.rev >= 3);
  659. b43_chantab_radio_upload(dev, e);
  660. udelay(50);
  661. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  662. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  663. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  664. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  665. udelay(300);
  666. }
  667. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  668. {
  669. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  670. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  671. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  672. B43_NPHY_RFCTL_CMD_CHIP0PU |
  673. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  674. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  675. B43_NPHY_RFCTL_CMD_PORFORCE);
  676. }
  677. static void b43_radio_init2055_post(struct b43_wldev *dev)
  678. {
  679. struct b43_phy_n *nphy = dev->phy.n;
  680. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  681. int i;
  682. u16 val;
  683. bool workaround = false;
  684. if (sprom->revision < 4)
  685. workaround = (dev->dev->board_vendor != PCI_VENDOR_ID_BROADCOM
  686. && dev->dev->board_type == 0x46D
  687. && dev->dev->board_rev >= 0x41);
  688. else
  689. workaround =
  690. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  691. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  692. if (workaround) {
  693. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  694. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  695. }
  696. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  697. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  698. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  699. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  700. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  701. msleep(1);
  702. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  703. for (i = 0; i < 200; i++) {
  704. val = b43_radio_read(dev, B2055_CAL_COUT2);
  705. if (val & 0x80) {
  706. i = 0;
  707. break;
  708. }
  709. udelay(10);
  710. }
  711. if (i)
  712. b43err(dev->wl, "radio post init timeout\n");
  713. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  714. b43_switch_channel(dev, dev->phy.channel);
  715. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  716. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  717. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  718. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  719. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  720. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  721. if (!nphy->gain_boost) {
  722. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  723. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  724. } else {
  725. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  726. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  727. }
  728. udelay(2);
  729. }
  730. /*
  731. * Initialize a Broadcom 2055 N-radio
  732. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  733. */
  734. static void b43_radio_init2055(struct b43_wldev *dev)
  735. {
  736. b43_radio_init2055_pre(dev);
  737. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  738. /* Follow wl, not specs. Do not force uploading all regs */
  739. b2055_upload_inittab(dev, 0, 0);
  740. } else {
  741. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  742. b2055_upload_inittab(dev, ghz5, 0);
  743. }
  744. b43_radio_init2055_post(dev);
  745. }
  746. /**************************************************
  747. * Samples
  748. **************************************************/
  749. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  750. static int b43_nphy_load_samples(struct b43_wldev *dev,
  751. struct b43_c32 *samples, u16 len) {
  752. struct b43_phy_n *nphy = dev->phy.n;
  753. u16 i;
  754. u32 *data;
  755. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  756. if (!data) {
  757. b43err(dev->wl, "allocation for samples loading failed\n");
  758. return -ENOMEM;
  759. }
  760. if (nphy->hang_avoid)
  761. b43_nphy_stay_in_carrier_search(dev, 1);
  762. for (i = 0; i < len; i++) {
  763. data[i] = (samples[i].i & 0x3FF << 10);
  764. data[i] |= samples[i].q & 0x3FF;
  765. }
  766. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  767. kfree(data);
  768. if (nphy->hang_avoid)
  769. b43_nphy_stay_in_carrier_search(dev, 0);
  770. return 0;
  771. }
  772. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  773. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  774. bool test)
  775. {
  776. int i;
  777. u16 bw, len, rot, angle;
  778. struct b43_c32 *samples;
  779. bw = (dev->phy.is_40mhz) ? 40 : 20;
  780. len = bw << 3;
  781. if (test) {
  782. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  783. bw = 82;
  784. else
  785. bw = 80;
  786. if (dev->phy.is_40mhz)
  787. bw <<= 1;
  788. len = bw << 1;
  789. }
  790. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  791. if (!samples) {
  792. b43err(dev->wl, "allocation for samples generation failed\n");
  793. return 0;
  794. }
  795. rot = (((freq * 36) / bw) << 16) / 100;
  796. angle = 0;
  797. for (i = 0; i < len; i++) {
  798. samples[i] = b43_cordic(angle);
  799. angle += rot;
  800. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  801. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  802. }
  803. i = b43_nphy_load_samples(dev, samples, len);
  804. kfree(samples);
  805. return (i < 0) ? 0 : len;
  806. }
  807. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  808. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  809. u16 wait, bool iqmode, bool dac_test)
  810. {
  811. struct b43_phy_n *nphy = dev->phy.n;
  812. int i;
  813. u16 seq_mode;
  814. u32 tmp;
  815. if (nphy->hang_avoid)
  816. b43_nphy_stay_in_carrier_search(dev, true);
  817. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  818. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  819. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  820. }
  821. if (!dev->phy.is_40mhz)
  822. tmp = 0x6464;
  823. else
  824. tmp = 0x4747;
  825. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  826. if (nphy->hang_avoid)
  827. b43_nphy_stay_in_carrier_search(dev, false);
  828. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  829. if (loops != 0xFFFF)
  830. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  831. else
  832. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  833. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  834. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  835. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  836. if (iqmode) {
  837. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  838. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  839. } else {
  840. if (dac_test)
  841. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  842. else
  843. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  844. }
  845. for (i = 0; i < 100; i++) {
  846. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & 1)) {
  847. i = 0;
  848. break;
  849. }
  850. udelay(10);
  851. }
  852. if (i)
  853. b43err(dev->wl, "run samples timeout\n");
  854. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  855. }
  856. /**************************************************
  857. * RSSI
  858. **************************************************/
  859. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  860. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  861. s8 offset, u8 core, u8 rail,
  862. enum b43_nphy_rssi_type type)
  863. {
  864. u16 tmp;
  865. bool core1or5 = (core == 1) || (core == 5);
  866. bool core2or5 = (core == 2) || (core == 5);
  867. offset = clamp_val(offset, -32, 31);
  868. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  869. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  870. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  871. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  872. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  873. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  874. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  875. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  876. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  877. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  878. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  879. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  880. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  881. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  882. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  883. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  884. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  885. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  886. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  887. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  888. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  889. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  890. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  891. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  892. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  893. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  894. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  895. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  896. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  897. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  898. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  899. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  900. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  901. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  902. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  903. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  904. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  905. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  906. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  907. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  908. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  909. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_I))
  910. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  911. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_I))
  912. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  913. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  914. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  915. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  916. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  917. }
  918. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  919. {
  920. u8 i;
  921. u16 reg, val;
  922. if (code == 0) {
  923. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  924. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  925. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  926. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  927. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  928. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  929. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  930. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  931. } else {
  932. for (i = 0; i < 2; i++) {
  933. if ((code == 1 && i == 1) || (code == 2 && !i))
  934. continue;
  935. reg = (i == 0) ?
  936. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  937. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  938. if (type < 3) {
  939. reg = (i == 0) ?
  940. B43_NPHY_AFECTL_C1 :
  941. B43_NPHY_AFECTL_C2;
  942. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  943. reg = (i == 0) ?
  944. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  945. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  946. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  947. if (type == 0)
  948. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  949. else if (type == 1)
  950. val = 16;
  951. else
  952. val = 32;
  953. b43_phy_set(dev, reg, val);
  954. reg = (i == 0) ?
  955. B43_NPHY_TXF_40CO_B1S0 :
  956. B43_NPHY_TXF_40CO_B32S1;
  957. b43_phy_set(dev, reg, 0x0020);
  958. } else {
  959. if (type == 6)
  960. val = 0x0100;
  961. else if (type == 3)
  962. val = 0x0200;
  963. else
  964. val = 0x0300;
  965. reg = (i == 0) ?
  966. B43_NPHY_AFECTL_C1 :
  967. B43_NPHY_AFECTL_C2;
  968. b43_phy_maskset(dev, reg, 0xFCFF, val);
  969. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  970. if (type != 3 && type != 6) {
  971. enum ieee80211_band band =
  972. b43_current_band(dev->wl);
  973. if (b43_nphy_ipa(dev))
  974. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  975. else
  976. val = 0x11;
  977. reg = (i == 0) ? 0x2000 : 0x3000;
  978. reg |= B2055_PADDRV;
  979. b43_radio_write16(dev, reg, val);
  980. reg = (i == 0) ?
  981. B43_NPHY_AFECTL_OVER1 :
  982. B43_NPHY_AFECTL_OVER;
  983. b43_phy_set(dev, reg, 0x0200);
  984. }
  985. }
  986. }
  987. }
  988. }
  989. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  990. {
  991. u16 val;
  992. if (type < 3)
  993. val = 0;
  994. else if (type == 6)
  995. val = 1;
  996. else if (type == 3)
  997. val = 2;
  998. else
  999. val = 3;
  1000. val = (val << 12) | (val << 14);
  1001. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1002. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1003. if (type < 3) {
  1004. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1005. (type + 1) << 4);
  1006. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1007. (type + 1) << 4);
  1008. }
  1009. if (code == 0) {
  1010. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
  1011. if (type < 3) {
  1012. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1013. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1014. B43_NPHY_RFCTL_CMD_CORESEL));
  1015. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1016. ~(0x1 << 12 |
  1017. 0x1 << 5 |
  1018. 0x1 << 1 |
  1019. 0x1));
  1020. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1021. ~B43_NPHY_RFCTL_CMD_START);
  1022. udelay(20);
  1023. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1024. }
  1025. } else {
  1026. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
  1027. if (type < 3) {
  1028. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1029. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1030. B43_NPHY_RFCTL_CMD_CORESEL),
  1031. (B43_NPHY_RFCTL_CMD_RXEN |
  1032. code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
  1033. b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
  1034. (0x1 << 12 |
  1035. 0x1 << 5 |
  1036. 0x1 << 1 |
  1037. 0x1));
  1038. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1039. B43_NPHY_RFCTL_CMD_START);
  1040. udelay(20);
  1041. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1042. }
  1043. }
  1044. }
  1045. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1046. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1047. {
  1048. if (dev->phy.rev >= 3)
  1049. b43_nphy_rev3_rssi_select(dev, code, type);
  1050. else
  1051. b43_nphy_rev2_rssi_select(dev, code, type);
  1052. }
  1053. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1054. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1055. {
  1056. int i;
  1057. for (i = 0; i < 2; i++) {
  1058. if (type == 2) {
  1059. if (i == 0) {
  1060. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1061. 0xFC, buf[0]);
  1062. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1063. 0xFC, buf[1]);
  1064. } else {
  1065. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1066. 0xFC, buf[2 * i]);
  1067. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1068. 0xFC, buf[2 * i + 1]);
  1069. }
  1070. } else {
  1071. if (i == 0)
  1072. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1073. 0xF3, buf[0] << 2);
  1074. else
  1075. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1076. 0xF3, buf[2 * i + 1] << 2);
  1077. }
  1078. }
  1079. }
  1080. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1081. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1082. u8 nsamp)
  1083. {
  1084. int i;
  1085. int out;
  1086. u16 save_regs_phy[9];
  1087. u16 s[2];
  1088. if (dev->phy.rev >= 3) {
  1089. save_regs_phy[0] = b43_phy_read(dev,
  1090. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1091. save_regs_phy[1] = b43_phy_read(dev,
  1092. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1093. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1094. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1095. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1096. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1097. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1098. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1099. save_regs_phy[8] = 0;
  1100. } else {
  1101. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1102. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1103. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1104. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
  1105. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  1106. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  1107. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  1108. save_regs_phy[7] = 0;
  1109. save_regs_phy[8] = 0;
  1110. }
  1111. b43_nphy_rssi_select(dev, 5, type);
  1112. if (dev->phy.rev < 2) {
  1113. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1114. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1115. }
  1116. for (i = 0; i < 4; i++)
  1117. buf[i] = 0;
  1118. for (i = 0; i < nsamp; i++) {
  1119. if (dev->phy.rev < 2) {
  1120. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1121. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1122. } else {
  1123. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1124. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1125. }
  1126. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1127. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1128. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1129. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1130. }
  1131. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1132. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1133. if (dev->phy.rev < 2)
  1134. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1135. if (dev->phy.rev >= 3) {
  1136. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1137. save_regs_phy[0]);
  1138. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1139. save_regs_phy[1]);
  1140. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  1141. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  1142. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1143. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1144. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1145. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1146. } else {
  1147. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  1148. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  1149. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
  1150. b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
  1151. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
  1152. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
  1153. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
  1154. }
  1155. return out;
  1156. }
  1157. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1158. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1159. {
  1160. int i, j;
  1161. u8 state[4];
  1162. u8 code, val;
  1163. u16 class, override;
  1164. u8 regs_save_radio[2];
  1165. u16 regs_save_phy[2];
  1166. s8 offset[4];
  1167. u8 core;
  1168. u8 rail;
  1169. u16 clip_state[2];
  1170. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1171. s32 results_min[4] = { };
  1172. u8 vcm_final[4] = { };
  1173. s32 results[4][4] = { };
  1174. s32 miniq[4][2] = { };
  1175. if (type == 2) {
  1176. code = 0;
  1177. val = 6;
  1178. } else if (type < 2) {
  1179. code = 25;
  1180. val = 4;
  1181. } else {
  1182. B43_WARN_ON(1);
  1183. return;
  1184. }
  1185. class = b43_nphy_classifier(dev, 0, 0);
  1186. b43_nphy_classifier(dev, 7, 4);
  1187. b43_nphy_read_clip_detection(dev, clip_state);
  1188. b43_nphy_write_clip_detection(dev, clip_off);
  1189. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1190. override = 0x140;
  1191. else
  1192. override = 0x110;
  1193. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1194. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1195. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1196. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1197. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1198. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1199. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1200. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1201. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1202. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1203. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1204. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1205. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1206. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1207. b43_nphy_rssi_select(dev, 5, type);
  1208. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1209. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1210. for (i = 0; i < 4; i++) {
  1211. u8 tmp[4];
  1212. for (j = 0; j < 4; j++)
  1213. tmp[j] = i;
  1214. if (type != 1)
  1215. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1216. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1217. if (type < 2)
  1218. for (j = 0; j < 2; j++)
  1219. miniq[i][j] = min(results[i][2 * j],
  1220. results[i][2 * j + 1]);
  1221. }
  1222. for (i = 0; i < 4; i++) {
  1223. s32 mind = 40;
  1224. u8 minvcm = 0;
  1225. s32 minpoll = 249;
  1226. s32 curr;
  1227. for (j = 0; j < 4; j++) {
  1228. if (type == 2)
  1229. curr = abs(results[j][i]);
  1230. else
  1231. curr = abs(miniq[j][i / 2] - code * 8);
  1232. if (curr < mind) {
  1233. mind = curr;
  1234. minvcm = j;
  1235. }
  1236. if (results[j][i] < minpoll)
  1237. minpoll = results[j][i];
  1238. }
  1239. results_min[i] = minpoll;
  1240. vcm_final[i] = minvcm;
  1241. }
  1242. if (type != 1)
  1243. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1244. for (i = 0; i < 4; i++) {
  1245. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1246. if (offset[i] < 0)
  1247. offset[i] = -((abs(offset[i]) + 4) / 8);
  1248. else
  1249. offset[i] = (offset[i] + 4) / 8;
  1250. if (results_min[i] == 248)
  1251. offset[i] = code - 32;
  1252. core = (i / 2) ? 2 : 1;
  1253. rail = (i % 2) ? 1 : 0;
  1254. b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
  1255. type);
  1256. }
  1257. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1258. b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
  1259. switch (state[2]) {
  1260. case 1:
  1261. b43_nphy_rssi_select(dev, 1, 2);
  1262. break;
  1263. case 4:
  1264. b43_nphy_rssi_select(dev, 1, 0);
  1265. break;
  1266. case 2:
  1267. b43_nphy_rssi_select(dev, 1, 1);
  1268. break;
  1269. default:
  1270. b43_nphy_rssi_select(dev, 1, 1);
  1271. break;
  1272. }
  1273. switch (state[3]) {
  1274. case 1:
  1275. b43_nphy_rssi_select(dev, 2, 2);
  1276. break;
  1277. case 4:
  1278. b43_nphy_rssi_select(dev, 2, 0);
  1279. break;
  1280. default:
  1281. b43_nphy_rssi_select(dev, 2, 1);
  1282. break;
  1283. }
  1284. b43_nphy_rssi_select(dev, 0, type);
  1285. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1286. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1287. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1288. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1289. b43_nphy_classifier(dev, 7, class);
  1290. b43_nphy_write_clip_detection(dev, clip_state);
  1291. /* Specs don't say about reset here, but it makes wl and b43 dumps
  1292. identical, it really seems wl performs this */
  1293. b43_nphy_reset_cca(dev);
  1294. }
  1295. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1296. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1297. {
  1298. /* TODO */
  1299. }
  1300. /*
  1301. * RSSI Calibration
  1302. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1303. */
  1304. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1305. {
  1306. if (dev->phy.rev >= 3) {
  1307. b43_nphy_rev3_rssi_cal(dev);
  1308. } else {
  1309. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Z);
  1310. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_X);
  1311. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Y);
  1312. }
  1313. }
  1314. /**************************************************
  1315. * Workarounds
  1316. **************************************************/
  1317. static void b43_nphy_gain_ctl_workarounds_rev3plus(struct b43_wldev *dev)
  1318. {
  1319. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1320. bool ghz5;
  1321. bool ext_lna;
  1322. u16 rssi_gain;
  1323. struct nphy_gain_ctl_workaround_entry *e;
  1324. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  1325. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  1326. /* Prepare values */
  1327. ghz5 = b43_phy_read(dev, B43_NPHY_BANDCTL)
  1328. & B43_NPHY_BANDCTL_5GHZ;
  1329. ext_lna = ghz5 ? sprom->boardflags_hi & B43_BFH_EXTLNA_5GHZ :
  1330. sprom->boardflags_lo & B43_BFL_EXTLNA;
  1331. e = b43_nphy_get_gain_ctl_workaround_ent(dev, ghz5, ext_lna);
  1332. if (ghz5 && dev->phy.rev >= 5)
  1333. rssi_gain = 0x90;
  1334. else
  1335. rssi_gain = 0x50;
  1336. b43_phy_set(dev, B43_NPHY_RXCTL, 0x0040);
  1337. /* Set Clip 2 detect */
  1338. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1339. B43_NPHY_C1_CGAINI_CL2DETECT);
  1340. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1341. B43_NPHY_C2_CGAINI_CL2DETECT);
  1342. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1343. 0x17);
  1344. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1345. 0x17);
  1346. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG2_IDAC, 0xF0);
  1347. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG2_IDAC, 0xF0);
  1348. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_POLE, 0x00);
  1349. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_POLE, 0x00);
  1350. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_GAIN,
  1351. rssi_gain);
  1352. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_GAIN,
  1353. rssi_gain);
  1354. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1355. 0x17);
  1356. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1357. 0x17);
  1358. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA2_IDAC, 0xFF);
  1359. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA2_IDAC, 0xFF);
  1360. b43_ntab_write_bulk(dev, B43_NTAB8(0, 8), 4, e->lna1_gain);
  1361. b43_ntab_write_bulk(dev, B43_NTAB8(1, 8), 4, e->lna1_gain);
  1362. b43_ntab_write_bulk(dev, B43_NTAB8(0, 16), 4, e->lna2_gain);
  1363. b43_ntab_write_bulk(dev, B43_NTAB8(1, 16), 4, e->lna2_gain);
  1364. b43_ntab_write_bulk(dev, B43_NTAB8(0, 32), 10, e->gain_db);
  1365. b43_ntab_write_bulk(dev, B43_NTAB8(1, 32), 10, e->gain_db);
  1366. b43_ntab_write_bulk(dev, B43_NTAB8(2, 32), 10, e->gain_bits);
  1367. b43_ntab_write_bulk(dev, B43_NTAB8(3, 32), 10, e->gain_bits);
  1368. b43_ntab_write_bulk(dev, B43_NTAB8(0, 0x40), 6, lpf_gain);
  1369. b43_ntab_write_bulk(dev, B43_NTAB8(1, 0x40), 6, lpf_gain);
  1370. b43_ntab_write_bulk(dev, B43_NTAB8(2, 0x40), 6, lpf_bits);
  1371. b43_ntab_write_bulk(dev, B43_NTAB8(3, 0x40), 6, lpf_bits);
  1372. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1373. b43_phy_write(dev, 0x2A7, e->init_gain);
  1374. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x106), 2,
  1375. e->rfseq_init);
  1376. /* TODO: check defines. Do not match variables names */
  1377. b43_phy_write(dev, B43_NPHY_C1_CLIP1_MEDGAIN, e->cliphi_gain);
  1378. b43_phy_write(dev, 0x2A9, e->cliphi_gain);
  1379. b43_phy_write(dev, B43_NPHY_C1_CLIP2_GAIN, e->clipmd_gain);
  1380. b43_phy_write(dev, 0x2AB, e->clipmd_gain);
  1381. b43_phy_write(dev, B43_NPHY_C2_CLIP1_HIGAIN, e->cliplo_gain);
  1382. b43_phy_write(dev, 0x2AD, e->cliplo_gain);
  1383. b43_phy_maskset(dev, 0x27D, 0xFF00, e->crsmin);
  1384. b43_phy_maskset(dev, 0x280, 0xFF00, e->crsminl);
  1385. b43_phy_maskset(dev, 0x283, 0xFF00, e->crsminu);
  1386. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, e->nbclip);
  1387. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, e->nbclip);
  1388. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1389. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, e->wlclip);
  1390. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1391. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, e->wlclip);
  1392. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1393. }
  1394. static void b43_nphy_gain_ctl_workarounds_rev1_2(struct b43_wldev *dev)
  1395. {
  1396. struct b43_phy_n *nphy = dev->phy.n;
  1397. u8 i, j;
  1398. u8 code;
  1399. u16 tmp;
  1400. u8 rfseq_events[3] = { 6, 8, 7 };
  1401. u8 rfseq_delays[3] = { 10, 30, 1 };
  1402. /* Set Clip 2 detect */
  1403. b43_phy_set(dev, B43_NPHY_C1_CGAINI, B43_NPHY_C1_CGAINI_CL2DETECT);
  1404. b43_phy_set(dev, B43_NPHY_C2_CGAINI, B43_NPHY_C2_CGAINI_CL2DETECT);
  1405. /* Set narrowband clip threshold */
  1406. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  1407. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  1408. if (!dev->phy.is_40mhz) {
  1409. /* Set dwell lengths */
  1410. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  1411. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  1412. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  1413. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  1414. }
  1415. /* Set wideband clip 2 threshold */
  1416. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1417. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, 21);
  1418. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1419. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, 21);
  1420. if (!dev->phy.is_40mhz) {
  1421. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  1422. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  1423. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  1424. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  1425. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  1426. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  1427. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  1428. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  1429. }
  1430. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1431. if (nphy->gain_boost) {
  1432. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  1433. dev->phy.is_40mhz)
  1434. code = 4;
  1435. else
  1436. code = 5;
  1437. } else {
  1438. code = dev->phy.is_40mhz ? 6 : 7;
  1439. }
  1440. /* Set HPVGA2 index */
  1441. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN, ~B43_NPHY_C1_INITGAIN_HPVGA2,
  1442. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  1443. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN, ~B43_NPHY_C2_INITGAIN_HPVGA2,
  1444. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  1445. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1446. /* specs say about 2 loops, but wl does 4 */
  1447. for (i = 0; i < 4; i++)
  1448. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, (code << 8 | 0x7C));
  1449. b43_nphy_adjust_lna_gain_table(dev);
  1450. if (nphy->elna_gain_config) {
  1451. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  1452. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1453. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1454. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1455. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1456. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  1457. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1458. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1459. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1460. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1461. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1462. /* specs say about 2 loops, but wl does 4 */
  1463. for (i = 0; i < 4; i++)
  1464. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1465. (code << 8 | 0x74));
  1466. }
  1467. if (dev->phy.rev == 2) {
  1468. for (i = 0; i < 4; i++) {
  1469. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1470. (0x0400 * i) + 0x0020);
  1471. for (j = 0; j < 21; j++) {
  1472. tmp = j * (i < 2 ? 3 : 1);
  1473. b43_phy_write(dev,
  1474. B43_NPHY_TABLE_DATALO, tmp);
  1475. }
  1476. }
  1477. }
  1478. b43_nphy_set_rf_sequence(dev, 5, rfseq_events, rfseq_delays, 3);
  1479. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  1480. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  1481. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  1482. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1483. b43_phy_maskset(dev, B43_PHY_N(0xC5D), 0xFF80, 4);
  1484. }
  1485. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  1486. static void b43_nphy_gain_ctl_workarounds(struct b43_wldev *dev)
  1487. {
  1488. if (dev->phy.rev >= 3)
  1489. b43_nphy_gain_ctl_workarounds_rev3plus(dev);
  1490. else
  1491. b43_nphy_gain_ctl_workarounds_rev1_2(dev);
  1492. }
  1493. static void b43_nphy_workarounds_rev3plus(struct b43_wldev *dev)
  1494. {
  1495. struct b43_phy_n *nphy = dev->phy.n;
  1496. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1497. /* TX to RX */
  1498. u8 tx2rx_events[8] = { 0x4, 0x3, 0x6, 0x5, 0x2, 0x1, 0x8, 0x1F };
  1499. u8 tx2rx_delays[8] = { 8, 4, 2, 2, 4, 4, 6, 1 };
  1500. /* RX to TX */
  1501. u8 rx2tx_events_ipa[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0xF, 0x3,
  1502. 0x1F };
  1503. u8 rx2tx_delays_ipa[9] = { 8, 6, 6, 4, 4, 16, 43, 1, 1 };
  1504. u8 rx2tx_events[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0x3, 0x4, 0x1F };
  1505. u8 rx2tx_delays[9] = { 8, 6, 6, 4, 4, 18, 42, 1, 1 };
  1506. u16 tmp16;
  1507. u32 tmp32;
  1508. b43_phy_write(dev, 0x23f, 0x1f8);
  1509. b43_phy_write(dev, 0x240, 0x1f8);
  1510. tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
  1511. tmp32 &= 0xffffff;
  1512. b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
  1513. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x0125);
  1514. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x01B3);
  1515. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x0105);
  1516. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x016E);
  1517. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0x00CD);
  1518. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x0020);
  1519. b43_phy_write(dev, B43_NPHY_C2_CLIP1_MEDGAIN, 0x000C);
  1520. b43_phy_write(dev, 0x2AE, 0x000C);
  1521. /* TX to RX */
  1522. b43_nphy_set_rf_sequence(dev, 1, tx2rx_events, tx2rx_delays,
  1523. ARRAY_SIZE(tx2rx_events));
  1524. /* RX to TX */
  1525. if (b43_nphy_ipa(dev))
  1526. b43_nphy_set_rf_sequence(dev, 0, rx2tx_events_ipa,
  1527. rx2tx_delays_ipa, ARRAY_SIZE(rx2tx_events_ipa));
  1528. if (nphy->hw_phyrxchain != 3 &&
  1529. nphy->hw_phyrxchain != nphy->hw_phytxchain) {
  1530. if (b43_nphy_ipa(dev)) {
  1531. rx2tx_delays[5] = 59;
  1532. rx2tx_delays[6] = 1;
  1533. rx2tx_events[7] = 0x1F;
  1534. }
  1535. b43_nphy_set_rf_sequence(dev, 1, rx2tx_events, rx2tx_delays,
  1536. ARRAY_SIZE(rx2tx_events));
  1537. }
  1538. tmp16 = (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ?
  1539. 0x2 : 0x9C40;
  1540. b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, tmp16);
  1541. b43_phy_maskset(dev, 0x294, 0xF0FF, 0x0700);
  1542. b43_ntab_write(dev, B43_NTAB32(16, 3), 0x18D);
  1543. b43_ntab_write(dev, B43_NTAB32(16, 127), 0x18D);
  1544. b43_nphy_gain_ctl_workarounds(dev);
  1545. b43_ntab_write(dev, B43_NTAB16(8, 0), 2);
  1546. b43_ntab_write(dev, B43_NTAB16(8, 16), 2);
  1547. /* TODO */
  1548. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1549. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1550. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  1551. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  1552. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  1553. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  1554. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  1555. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  1556. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  1557. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  1558. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  1559. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  1560. /* N PHY WAR TX Chain Update with hw_phytxchain as argument */
  1561. if ((sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  1562. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ||
  1563. (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  1564. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ))
  1565. tmp32 = 0x00088888;
  1566. else
  1567. tmp32 = 0x88888888;
  1568. b43_ntab_write(dev, B43_NTAB32(30, 1), tmp32);
  1569. b43_ntab_write(dev, B43_NTAB32(30, 2), tmp32);
  1570. b43_ntab_write(dev, B43_NTAB32(30, 3), tmp32);
  1571. if (dev->phy.rev == 4 &&
  1572. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1573. b43_radio_write(dev, B2056_TX0 | B2056_TX_GMBB_IDAC,
  1574. 0x70);
  1575. b43_radio_write(dev, B2056_TX1 | B2056_TX_GMBB_IDAC,
  1576. 0x70);
  1577. }
  1578. b43_phy_write(dev, 0x224, 0x03eb);
  1579. b43_phy_write(dev, 0x225, 0x03eb);
  1580. b43_phy_write(dev, 0x226, 0x0341);
  1581. b43_phy_write(dev, 0x227, 0x0341);
  1582. b43_phy_write(dev, 0x228, 0x042b);
  1583. b43_phy_write(dev, 0x229, 0x042b);
  1584. b43_phy_write(dev, 0x22a, 0x0381);
  1585. b43_phy_write(dev, 0x22b, 0x0381);
  1586. b43_phy_write(dev, 0x22c, 0x042b);
  1587. b43_phy_write(dev, 0x22d, 0x042b);
  1588. b43_phy_write(dev, 0x22e, 0x0381);
  1589. b43_phy_write(dev, 0x22f, 0x0381);
  1590. }
  1591. static void b43_nphy_workarounds_rev1_2(struct b43_wldev *dev)
  1592. {
  1593. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1594. struct b43_phy *phy = &dev->phy;
  1595. struct b43_phy_n *nphy = phy->n;
  1596. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  1597. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  1598. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  1599. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  1600. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  1601. nphy->band5g_pwrgain) {
  1602. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  1603. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  1604. } else {
  1605. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  1606. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  1607. }
  1608. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0x000A);
  1609. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0x000A);
  1610. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  1611. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  1612. if (dev->phy.rev < 2) {
  1613. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0x0000);
  1614. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0x0000);
  1615. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  1616. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  1617. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x0800);
  1618. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x0800);
  1619. }
  1620. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  1621. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  1622. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  1623. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  1624. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD &&
  1625. dev->dev->board_type == 0x8B) {
  1626. delays1[0] = 0x1;
  1627. delays1[5] = 0x14;
  1628. }
  1629. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  1630. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  1631. b43_nphy_gain_ctl_workarounds(dev);
  1632. if (dev->phy.rev < 2) {
  1633. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  1634. b43_hf_write(dev, b43_hf_read(dev) |
  1635. B43_HF_MLADVW);
  1636. } else if (dev->phy.rev == 2) {
  1637. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  1638. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  1639. }
  1640. if (dev->phy.rev < 2)
  1641. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  1642. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  1643. /* Set phase track alpha and beta */
  1644. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  1645. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  1646. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  1647. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  1648. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  1649. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  1650. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  1651. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  1652. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  1653. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  1654. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  1655. if (dev->phy.rev == 2)
  1656. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  1657. B43_NPHY_FINERX2_CGC_DECGC);
  1658. }
  1659. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  1660. static void b43_nphy_workarounds(struct b43_wldev *dev)
  1661. {
  1662. struct b43_phy *phy = &dev->phy;
  1663. struct b43_phy_n *nphy = phy->n;
  1664. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1665. b43_nphy_classifier(dev, 1, 0);
  1666. else
  1667. b43_nphy_classifier(dev, 1, 1);
  1668. if (nphy->hang_avoid)
  1669. b43_nphy_stay_in_carrier_search(dev, 1);
  1670. b43_phy_set(dev, B43_NPHY_IQFLIP,
  1671. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  1672. if (dev->phy.rev >= 3)
  1673. b43_nphy_workarounds_rev3plus(dev);
  1674. else
  1675. b43_nphy_workarounds_rev1_2(dev);
  1676. if (nphy->hang_avoid)
  1677. b43_nphy_stay_in_carrier_search(dev, 0);
  1678. }
  1679. /**************************************************
  1680. * Tx/Rx common
  1681. **************************************************/
  1682. /*
  1683. * Transmits a known value for LO calibration
  1684. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1685. */
  1686. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1687. bool iqmode, bool dac_test)
  1688. {
  1689. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1690. if (samp == 0)
  1691. return -1;
  1692. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1693. return 0;
  1694. }
  1695. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  1696. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  1697. {
  1698. struct b43_phy_n *nphy = dev->phy.n;
  1699. bool override = false;
  1700. u16 chain = 0x33;
  1701. if (nphy->txrx_chain == 0) {
  1702. chain = 0x11;
  1703. override = true;
  1704. } else if (nphy->txrx_chain == 1) {
  1705. chain = 0x22;
  1706. override = true;
  1707. }
  1708. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  1709. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  1710. chain);
  1711. if (override)
  1712. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1713. B43_NPHY_RFSEQMODE_CAOVER);
  1714. else
  1715. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  1716. ~B43_NPHY_RFSEQMODE_CAOVER);
  1717. }
  1718. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  1719. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  1720. {
  1721. struct b43_phy_n *nphy = dev->phy.n;
  1722. u16 tmp;
  1723. if (nphy->hang_avoid)
  1724. b43_nphy_stay_in_carrier_search(dev, 1);
  1725. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  1726. if (tmp & 0x1)
  1727. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  1728. else if (tmp & 0x2)
  1729. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1730. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  1731. if (nphy->bb_mult_save & 0x80000000) {
  1732. tmp = nphy->bb_mult_save & 0xFFFF;
  1733. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1734. nphy->bb_mult_save = 0;
  1735. }
  1736. if (nphy->hang_avoid)
  1737. b43_nphy_stay_in_carrier_search(dev, 0);
  1738. }
  1739. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  1740. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  1741. struct nphy_txgains target,
  1742. struct nphy_iqcal_params *params)
  1743. {
  1744. int i, j, indx;
  1745. u16 gain;
  1746. if (dev->phy.rev >= 3) {
  1747. params->txgm = target.txgm[core];
  1748. params->pga = target.pga[core];
  1749. params->pad = target.pad[core];
  1750. params->ipa = target.ipa[core];
  1751. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  1752. (params->pad << 4) | (params->ipa);
  1753. for (j = 0; j < 5; j++)
  1754. params->ncorr[j] = 0x79;
  1755. } else {
  1756. gain = (target.pad[core]) | (target.pga[core] << 4) |
  1757. (target.txgm[core] << 8);
  1758. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  1759. 1 : 0;
  1760. for (i = 0; i < 9; i++)
  1761. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  1762. break;
  1763. i = min(i, 8);
  1764. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  1765. params->pga = tbl_iqcal_gainparams[indx][i][2];
  1766. params->pad = tbl_iqcal_gainparams[indx][i][3];
  1767. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  1768. (params->pad << 2);
  1769. for (j = 0; j < 4; j++)
  1770. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  1771. }
  1772. }
  1773. /**************************************************
  1774. * Tx and Rx
  1775. **************************************************/
  1776. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  1777. {//TODO
  1778. }
  1779. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  1780. {//TODO
  1781. }
  1782. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  1783. bool ignore_tssi)
  1784. {//TODO
  1785. return B43_TXPWR_RES_DONE;
  1786. }
  1787. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
  1788. static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
  1789. {
  1790. struct b43_phy_n *nphy = dev->phy.n;
  1791. u8 i;
  1792. u16 bmask, val, tmp;
  1793. enum ieee80211_band band = b43_current_band(dev->wl);
  1794. if (nphy->hang_avoid)
  1795. b43_nphy_stay_in_carrier_search(dev, 1);
  1796. nphy->txpwrctrl = enable;
  1797. if (!enable) {
  1798. if (dev->phy.rev >= 3 &&
  1799. (b43_phy_read(dev, B43_NPHY_TXPCTL_CMD) &
  1800. (B43_NPHY_TXPCTL_CMD_COEFF |
  1801. B43_NPHY_TXPCTL_CMD_HWPCTLEN |
  1802. B43_NPHY_TXPCTL_CMD_PCTLEN))) {
  1803. /* We disable enabled TX pwr ctl, save it's state */
  1804. nphy->tx_pwr_idx[0] = b43_phy_read(dev,
  1805. B43_NPHY_C1_TXPCTL_STAT) & 0x7f;
  1806. nphy->tx_pwr_idx[1] = b43_phy_read(dev,
  1807. B43_NPHY_C2_TXPCTL_STAT) & 0x7f;
  1808. }
  1809. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
  1810. for (i = 0; i < 84; i++)
  1811. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  1812. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
  1813. for (i = 0; i < 84; i++)
  1814. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  1815. tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  1816. if (dev->phy.rev >= 3)
  1817. tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  1818. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
  1819. if (dev->phy.rev >= 3) {
  1820. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  1821. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  1822. } else {
  1823. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  1824. }
  1825. if (dev->phy.rev == 2)
  1826. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  1827. ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
  1828. else if (dev->phy.rev < 2)
  1829. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  1830. ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
  1831. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  1832. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_TSSIRPSMW);
  1833. } else {
  1834. b43_ntab_write_bulk(dev, B43_NTAB16(26, 64), 84,
  1835. nphy->adj_pwr_tbl);
  1836. b43_ntab_write_bulk(dev, B43_NTAB16(27, 64), 84,
  1837. nphy->adj_pwr_tbl);
  1838. bmask = B43_NPHY_TXPCTL_CMD_COEFF |
  1839. B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  1840. /* wl does useless check for "enable" param here */
  1841. val = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  1842. if (dev->phy.rev >= 3) {
  1843. bmask |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  1844. if (val)
  1845. val |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  1846. }
  1847. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD, ~(bmask), val);
  1848. if (band == IEEE80211_BAND_5GHZ) {
  1849. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  1850. ~B43_NPHY_TXPCTL_CMD_INIT, 0x64);
  1851. if (dev->phy.rev > 1)
  1852. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  1853. ~B43_NPHY_TXPCTL_INIT_PIDXI1,
  1854. 0x64);
  1855. }
  1856. if (dev->phy.rev >= 3) {
  1857. if (nphy->tx_pwr_idx[0] != 128 &&
  1858. nphy->tx_pwr_idx[1] != 128) {
  1859. /* Recover TX pwr ctl state */
  1860. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  1861. ~B43_NPHY_TXPCTL_CMD_INIT,
  1862. nphy->tx_pwr_idx[0]);
  1863. if (dev->phy.rev > 1)
  1864. b43_phy_maskset(dev,
  1865. B43_NPHY_TXPCTL_INIT,
  1866. ~0xff, nphy->tx_pwr_idx[1]);
  1867. }
  1868. }
  1869. if (dev->phy.rev >= 3) {
  1870. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, ~0x100);
  1871. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x100);
  1872. } else {
  1873. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x4000);
  1874. }
  1875. if (dev->phy.rev == 2)
  1876. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x3b);
  1877. else if (dev->phy.rev < 2)
  1878. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x40);
  1879. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  1880. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_TSSIRPSMW);
  1881. if (b43_nphy_ipa(dev)) {
  1882. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x4);
  1883. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x4);
  1884. }
  1885. }
  1886. if (nphy->hang_avoid)
  1887. b43_nphy_stay_in_carrier_search(dev, 0);
  1888. }
  1889. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
  1890. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  1891. {
  1892. struct b43_phy_n *nphy = dev->phy.n;
  1893. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1894. u8 txpi[2], bbmult, i;
  1895. u16 tmp, radio_gain, dac_gain;
  1896. u16 freq = dev->phy.channel_freq;
  1897. u32 txgain;
  1898. /* u32 gaintbl; rev3+ */
  1899. if (nphy->hang_avoid)
  1900. b43_nphy_stay_in_carrier_search(dev, 1);
  1901. if (dev->phy.rev >= 7) {
  1902. txpi[0] = txpi[1] = 30;
  1903. } else if (dev->phy.rev >= 3) {
  1904. txpi[0] = 40;
  1905. txpi[1] = 40;
  1906. } else if (sprom->revision < 4) {
  1907. txpi[0] = 72;
  1908. txpi[1] = 72;
  1909. } else {
  1910. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1911. txpi[0] = sprom->txpid2g[0];
  1912. txpi[1] = sprom->txpid2g[1];
  1913. } else if (freq >= 4900 && freq < 5100) {
  1914. txpi[0] = sprom->txpid5gl[0];
  1915. txpi[1] = sprom->txpid5gl[1];
  1916. } else if (freq >= 5100 && freq < 5500) {
  1917. txpi[0] = sprom->txpid5g[0];
  1918. txpi[1] = sprom->txpid5g[1];
  1919. } else if (freq >= 5500) {
  1920. txpi[0] = sprom->txpid5gh[0];
  1921. txpi[1] = sprom->txpid5gh[1];
  1922. } else {
  1923. txpi[0] = 91;
  1924. txpi[1] = 91;
  1925. }
  1926. }
  1927. if (dev->phy.rev < 7 &&
  1928. (txpi[0] < 40 || txpi[0] > 100 || txpi[1] < 40 || txpi[1] > 100))
  1929. txpi[0] = txpi[1] = 91;
  1930. /*
  1931. for (i = 0; i < 2; i++) {
  1932. nphy->txpwrindex[i].index_internal = txpi[i];
  1933. nphy->txpwrindex[i].index_internal_save = txpi[i];
  1934. }
  1935. */
  1936. for (i = 0; i < 2; i++) {
  1937. if (dev->phy.rev >= 3) {
  1938. if (b43_nphy_ipa(dev)) {
  1939. txgain = *(b43_nphy_get_ipa_gain_table(dev) +
  1940. txpi[i]);
  1941. } else if (b43_current_band(dev->wl) ==
  1942. IEEE80211_BAND_5GHZ) {
  1943. /* FIXME: use 5GHz tables */
  1944. txgain =
  1945. b43_ntab_tx_gain_rev3plus_2ghz[txpi[i]];
  1946. } else {
  1947. if (dev->phy.rev >= 5 &&
  1948. sprom->fem.ghz5.extpa_gain == 3)
  1949. ; /* FIXME: 5GHz_txgain_HiPwrEPA */
  1950. txgain =
  1951. b43_ntab_tx_gain_rev3plus_2ghz[txpi[i]];
  1952. }
  1953. radio_gain = (txgain >> 16) & 0x1FFFF;
  1954. } else {
  1955. txgain = b43_ntab_tx_gain_rev0_1_2[txpi[i]];
  1956. radio_gain = (txgain >> 16) & 0x1FFF;
  1957. }
  1958. if (dev->phy.rev >= 7)
  1959. dac_gain = (txgain >> 8) & 0x7;
  1960. else
  1961. dac_gain = (txgain >> 8) & 0x3F;
  1962. bbmult = txgain & 0xFF;
  1963. if (dev->phy.rev >= 3) {
  1964. if (i == 0)
  1965. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  1966. else
  1967. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  1968. } else {
  1969. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  1970. }
  1971. if (i == 0)
  1972. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
  1973. else
  1974. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
  1975. b43_ntab_write(dev, B43_NTAB16(0x7, 0x110 + i), radio_gain);
  1976. tmp = b43_ntab_read(dev, B43_NTAB16(0xF, 0x57));
  1977. if (i == 0)
  1978. tmp = (tmp & 0x00FF) | (bbmult << 8);
  1979. else
  1980. tmp = (tmp & 0xFF00) | bbmult;
  1981. b43_ntab_write(dev, B43_NTAB16(0xF, 0x57), tmp);
  1982. if (b43_nphy_ipa(dev)) {
  1983. u32 tmp32;
  1984. u16 reg = (i == 0) ?
  1985. B43_NPHY_PAPD_EN0 : B43_NPHY_PAPD_EN1;
  1986. tmp32 = b43_ntab_read(dev, B43_NTAB32(26 + i,
  1987. 576 + txpi[i]));
  1988. b43_phy_maskset(dev, reg, 0xE00F, (u32) tmp32 << 4);
  1989. b43_phy_set(dev, reg, 0x4);
  1990. }
  1991. }
  1992. b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
  1993. if (nphy->hang_avoid)
  1994. b43_nphy_stay_in_carrier_search(dev, 0);
  1995. }
  1996. static void b43_nphy_ipa_internal_tssi_setup(struct b43_wldev *dev)
  1997. {
  1998. struct b43_phy *phy = &dev->phy;
  1999. u8 core;
  2000. u16 r; /* routing */
  2001. if (phy->rev >= 7) {
  2002. for (core = 0; core < 2; core++) {
  2003. r = core ? 0x190 : 0x170;
  2004. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2005. b43_radio_write(dev, r + 0x5, 0x5);
  2006. b43_radio_write(dev, r + 0x9, 0xE);
  2007. if (phy->rev != 5)
  2008. b43_radio_write(dev, r + 0xA, 0);
  2009. if (phy->rev != 7)
  2010. b43_radio_write(dev, r + 0xB, 1);
  2011. else
  2012. b43_radio_write(dev, r + 0xB, 0x31);
  2013. } else {
  2014. b43_radio_write(dev, r + 0x5, 0x9);
  2015. b43_radio_write(dev, r + 0x9, 0xC);
  2016. b43_radio_write(dev, r + 0xB, 0x0);
  2017. if (phy->rev != 5)
  2018. b43_radio_write(dev, r + 0xA, 1);
  2019. else
  2020. b43_radio_write(dev, r + 0xA, 0x31);
  2021. }
  2022. b43_radio_write(dev, r + 0x6, 0);
  2023. b43_radio_write(dev, r + 0x7, 0);
  2024. b43_radio_write(dev, r + 0x8, 3);
  2025. b43_radio_write(dev, r + 0xC, 0);
  2026. }
  2027. } else {
  2028. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2029. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR31, 0x128);
  2030. else
  2031. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR31, 0x80);
  2032. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR30, 0);
  2033. b43_radio_write(dev, B2056_SYN_GPIO_MASTER1, 0x29);
  2034. for (core = 0; core < 2; core++) {
  2035. r = core ? B2056_TX1 : B2056_TX0;
  2036. b43_radio_write(dev, r | B2056_TX_IQCAL_VCM_HG, 0);
  2037. b43_radio_write(dev, r | B2056_TX_IQCAL_IDAC, 0);
  2038. b43_radio_write(dev, r | B2056_TX_TSSI_VCM, 3);
  2039. b43_radio_write(dev, r | B2056_TX_TX_AMP_DET, 0);
  2040. b43_radio_write(dev, r | B2056_TX_TSSI_MISC1, 8);
  2041. b43_radio_write(dev, r | B2056_TX_TSSI_MISC2, 0);
  2042. b43_radio_write(dev, r | B2056_TX_TSSI_MISC3, 0);
  2043. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2044. b43_radio_write(dev, r | B2056_TX_TX_SSI_MASTER,
  2045. 0x5);
  2046. if (phy->rev != 5)
  2047. b43_radio_write(dev, r | B2056_TX_TSSIA,
  2048. 0x00);
  2049. if (phy->rev >= 5)
  2050. b43_radio_write(dev, r | B2056_TX_TSSIG,
  2051. 0x31);
  2052. else
  2053. b43_radio_write(dev, r | B2056_TX_TSSIG,
  2054. 0x11);
  2055. b43_radio_write(dev, r | B2056_TX_TX_SSI_MUX,
  2056. 0xE);
  2057. } else {
  2058. b43_radio_write(dev, r | B2056_TX_TX_SSI_MASTER,
  2059. 0x9);
  2060. b43_radio_write(dev, r | B2056_TX_TSSIA, 0x31);
  2061. b43_radio_write(dev, r | B2056_TX_TSSIG, 0x0);
  2062. b43_radio_write(dev, r | B2056_TX_TX_SSI_MUX,
  2063. 0xC);
  2064. }
  2065. }
  2066. }
  2067. }
  2068. /*
  2069. * Stop radio and transmit known signal. Then check received signal strength to
  2070. * get TSSI (Transmit Signal Strength Indicator).
  2071. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlIdleTssi
  2072. */
  2073. static void b43_nphy_tx_power_ctl_idle_tssi(struct b43_wldev *dev)
  2074. {
  2075. struct b43_phy *phy = &dev->phy;
  2076. struct b43_phy_n *nphy = dev->phy.n;
  2077. u32 tmp;
  2078. s32 rssi[4] = { };
  2079. /* TODO: check if we can transmit */
  2080. if (b43_nphy_ipa(dev))
  2081. b43_nphy_ipa_internal_tssi_setup(dev);
  2082. if (phy->rev >= 7)
  2083. ; /* TODO: Override Rev7 with 0x2000, 0, 3, 0, 0 as arguments */
  2084. else if (phy->rev >= 3)
  2085. b43_nphy_rf_control_override(dev, 0x2000, 0, 3, false);
  2086. b43_nphy_stop_playback(dev);
  2087. b43_nphy_tx_tone(dev, 0xFA0, 0, false, false);
  2088. udelay(20);
  2089. tmp = b43_nphy_poll_rssi(dev, 4, rssi, 1);
  2090. b43_nphy_stop_playback(dev);
  2091. b43_nphy_rssi_select(dev, 0, 0);
  2092. if (phy->rev >= 7)
  2093. ; /* TODO: Override Rev7 with 0x2000, 0, 3, 1, 0 as arguments */
  2094. else if (phy->rev >= 3)
  2095. b43_nphy_rf_control_override(dev, 0x2000, 0, 3, true);
  2096. if (phy->rev >= 3) {
  2097. nphy->pwr_ctl_info[0].idle_tssi_5g = (tmp >> 24) & 0xFF;
  2098. nphy->pwr_ctl_info[1].idle_tssi_5g = (tmp >> 8) & 0xFF;
  2099. } else {
  2100. nphy->pwr_ctl_info[0].idle_tssi_5g = (tmp >> 16) & 0xFF;
  2101. nphy->pwr_ctl_info[1].idle_tssi_5g = tmp & 0xFF;
  2102. }
  2103. nphy->pwr_ctl_info[0].idle_tssi_2g = (tmp >> 24) & 0xFF;
  2104. nphy->pwr_ctl_info[1].idle_tssi_2g = (tmp >> 8) & 0xFF;
  2105. }
  2106. static void b43_nphy_tx_gain_table_upload(struct b43_wldev *dev)
  2107. {
  2108. struct b43_phy *phy = &dev->phy;
  2109. const u32 *table = NULL;
  2110. #if 0
  2111. TODO: b43_ntab_papd_pga_gain_delta_ipa_2*
  2112. u32 rfpwr_offset;
  2113. u8 pga_gain;
  2114. int i;
  2115. #endif
  2116. if (phy->rev >= 3) {
  2117. if (b43_nphy_ipa(dev)) {
  2118. table = b43_nphy_get_ipa_gain_table(dev);
  2119. } else {
  2120. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2121. if (phy->rev == 3)
  2122. table = b43_ntab_tx_gain_rev3_5ghz;
  2123. if (phy->rev == 4)
  2124. table = b43_ntab_tx_gain_rev4_5ghz;
  2125. else
  2126. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2127. } else {
  2128. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2129. }
  2130. }
  2131. } else {
  2132. table = b43_ntab_tx_gain_rev0_1_2;
  2133. }
  2134. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128, table);
  2135. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128, table);
  2136. if (phy->rev >= 3) {
  2137. #if 0
  2138. nphy->gmval = (table[0] >> 16) & 0x7000;
  2139. for (i = 0; i < 128; i++) {
  2140. pga_gain = (table[i] >> 24) & 0xF;
  2141. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2142. rfpwr_offset = b43_ntab_papd_pga_gain_delta_ipa_2g[pga_gain];
  2143. else
  2144. rfpwr_offset = b43_ntab_papd_pga_gain_delta_ipa_5g[pga_gain];
  2145. b43_ntab_write(dev, B43_NTAB32(26, 576 + i),
  2146. rfpwr_offset);
  2147. b43_ntab_write(dev, B43_NTAB32(27, 576 + i),
  2148. rfpwr_offset);
  2149. }
  2150. #endif
  2151. }
  2152. }
  2153. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  2154. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  2155. {
  2156. struct b43_phy_n *nphy = dev->phy.n;
  2157. enum ieee80211_band band;
  2158. u16 tmp;
  2159. if (!enable) {
  2160. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  2161. B43_NPHY_RFCTL_INTC1);
  2162. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  2163. B43_NPHY_RFCTL_INTC2);
  2164. band = b43_current_band(dev->wl);
  2165. if (dev->phy.rev >= 3) {
  2166. if (band == IEEE80211_BAND_5GHZ)
  2167. tmp = 0x600;
  2168. else
  2169. tmp = 0x480;
  2170. } else {
  2171. if (band == IEEE80211_BAND_5GHZ)
  2172. tmp = 0x180;
  2173. else
  2174. tmp = 0x120;
  2175. }
  2176. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2177. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2178. } else {
  2179. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  2180. nphy->rfctrl_intc1_save);
  2181. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  2182. nphy->rfctrl_intc2_save);
  2183. }
  2184. }
  2185. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  2186. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  2187. {
  2188. u16 tmp;
  2189. if (dev->phy.rev >= 3) {
  2190. if (b43_nphy_ipa(dev)) {
  2191. tmp = 4;
  2192. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  2193. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  2194. }
  2195. tmp = 1;
  2196. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  2197. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  2198. }
  2199. }
  2200. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  2201. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  2202. u16 samps, u8 time, bool wait)
  2203. {
  2204. int i;
  2205. u16 tmp;
  2206. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  2207. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  2208. if (wait)
  2209. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  2210. else
  2211. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  2212. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  2213. for (i = 1000; i; i--) {
  2214. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  2215. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  2216. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  2217. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  2218. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  2219. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  2220. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  2221. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  2222. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  2223. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  2224. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  2225. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  2226. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  2227. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  2228. return;
  2229. }
  2230. udelay(10);
  2231. }
  2232. memset(est, 0, sizeof(*est));
  2233. }
  2234. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  2235. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  2236. struct b43_phy_n_iq_comp *pcomp)
  2237. {
  2238. if (write) {
  2239. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  2240. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  2241. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  2242. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  2243. } else {
  2244. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  2245. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  2246. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  2247. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  2248. }
  2249. }
  2250. #if 0
  2251. /* Ready but not used anywhere */
  2252. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  2253. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  2254. {
  2255. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2256. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  2257. if (core == 0) {
  2258. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  2259. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2260. } else {
  2261. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2262. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2263. }
  2264. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  2265. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  2266. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  2267. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  2268. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  2269. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  2270. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2271. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2272. }
  2273. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  2274. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  2275. {
  2276. u8 rxval, txval;
  2277. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2278. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2279. if (core == 0) {
  2280. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2281. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2282. } else {
  2283. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2284. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2285. }
  2286. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2287. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2288. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  2289. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  2290. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  2291. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  2292. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2293. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2294. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2295. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2296. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2297. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  2298. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2299. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2300. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  2301. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  2302. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  2303. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  2304. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  2305. if (core == 0) {
  2306. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  2307. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  2308. } else {
  2309. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  2310. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  2311. }
  2312. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  2313. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  2314. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  2315. if (core == 0) {
  2316. rxval = 1;
  2317. txval = 8;
  2318. } else {
  2319. rxval = 4;
  2320. txval = 2;
  2321. }
  2322. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  2323. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  2324. }
  2325. #endif
  2326. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  2327. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  2328. {
  2329. int i;
  2330. s32 iq;
  2331. u32 ii;
  2332. u32 qq;
  2333. int iq_nbits, qq_nbits;
  2334. int arsh, brsh;
  2335. u16 tmp, a, b;
  2336. struct nphy_iq_est est;
  2337. struct b43_phy_n_iq_comp old;
  2338. struct b43_phy_n_iq_comp new = { };
  2339. bool error = false;
  2340. if (mask == 0)
  2341. return;
  2342. b43_nphy_rx_iq_coeffs(dev, false, &old);
  2343. b43_nphy_rx_iq_coeffs(dev, true, &new);
  2344. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  2345. new = old;
  2346. for (i = 0; i < 2; i++) {
  2347. if (i == 0 && (mask & 1)) {
  2348. iq = est.iq0_prod;
  2349. ii = est.i0_pwr;
  2350. qq = est.q0_pwr;
  2351. } else if (i == 1 && (mask & 2)) {
  2352. iq = est.iq1_prod;
  2353. ii = est.i1_pwr;
  2354. qq = est.q1_pwr;
  2355. } else {
  2356. continue;
  2357. }
  2358. if (ii + qq < 2) {
  2359. error = true;
  2360. break;
  2361. }
  2362. iq_nbits = fls(abs(iq));
  2363. qq_nbits = fls(qq);
  2364. arsh = iq_nbits - 20;
  2365. if (arsh >= 0) {
  2366. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  2367. tmp = ii >> arsh;
  2368. } else {
  2369. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  2370. tmp = ii << -arsh;
  2371. }
  2372. if (tmp == 0) {
  2373. error = true;
  2374. break;
  2375. }
  2376. a /= tmp;
  2377. brsh = qq_nbits - 11;
  2378. if (brsh >= 0) {
  2379. b = (qq << (31 - qq_nbits));
  2380. tmp = ii >> brsh;
  2381. } else {
  2382. b = (qq << (31 - qq_nbits));
  2383. tmp = ii << -brsh;
  2384. }
  2385. if (tmp == 0) {
  2386. error = true;
  2387. break;
  2388. }
  2389. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  2390. if (i == 0 && (mask & 0x1)) {
  2391. if (dev->phy.rev >= 3) {
  2392. new.a0 = a & 0x3FF;
  2393. new.b0 = b & 0x3FF;
  2394. } else {
  2395. new.a0 = b & 0x3FF;
  2396. new.b0 = a & 0x3FF;
  2397. }
  2398. } else if (i == 1 && (mask & 0x2)) {
  2399. if (dev->phy.rev >= 3) {
  2400. new.a1 = a & 0x3FF;
  2401. new.b1 = b & 0x3FF;
  2402. } else {
  2403. new.a1 = b & 0x3FF;
  2404. new.b1 = a & 0x3FF;
  2405. }
  2406. }
  2407. }
  2408. if (error)
  2409. new = old;
  2410. b43_nphy_rx_iq_coeffs(dev, true, &new);
  2411. }
  2412. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  2413. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  2414. {
  2415. u16 array[4];
  2416. b43_ntab_read_bulk(dev, B43_NTAB16(0xF, 0x50), 4, array);
  2417. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  2418. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  2419. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  2420. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  2421. }
  2422. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  2423. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  2424. {
  2425. struct b43_phy_n *nphy = dev->phy.n;
  2426. u8 channel = dev->phy.channel;
  2427. int tone[2] = { 57, 58 };
  2428. u32 noise[2] = { 0x3FF, 0x3FF };
  2429. B43_WARN_ON(dev->phy.rev < 3);
  2430. if (nphy->hang_avoid)
  2431. b43_nphy_stay_in_carrier_search(dev, 1);
  2432. if (nphy->gband_spurwar_en) {
  2433. /* TODO: N PHY Adjust Analog Pfbw (7) */
  2434. if (channel == 11 && dev->phy.is_40mhz)
  2435. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  2436. else
  2437. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  2438. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  2439. }
  2440. if (nphy->aband_spurwar_en) {
  2441. if (channel == 54) {
  2442. tone[0] = 0x20;
  2443. noise[0] = 0x25F;
  2444. } else if (channel == 38 || channel == 102 || channel == 118) {
  2445. if (0 /* FIXME */) {
  2446. tone[0] = 0x20;
  2447. noise[0] = 0x21F;
  2448. } else {
  2449. tone[0] = 0;
  2450. noise[0] = 0;
  2451. }
  2452. } else if (channel == 134) {
  2453. tone[0] = 0x20;
  2454. noise[0] = 0x21F;
  2455. } else if (channel == 151) {
  2456. tone[0] = 0x10;
  2457. noise[0] = 0x23F;
  2458. } else if (channel == 153 || channel == 161) {
  2459. tone[0] = 0x30;
  2460. noise[0] = 0x23F;
  2461. } else {
  2462. tone[0] = 0;
  2463. noise[0] = 0;
  2464. }
  2465. if (!tone[0] && !noise[0])
  2466. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  2467. else
  2468. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  2469. }
  2470. if (nphy->hang_avoid)
  2471. b43_nphy_stay_in_carrier_search(dev, 0);
  2472. }
  2473. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  2474. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  2475. {
  2476. struct b43_phy_n *nphy = dev->phy.n;
  2477. int i, j;
  2478. u32 tmp;
  2479. u32 cur_real, cur_imag, real_part, imag_part;
  2480. u16 buffer[7];
  2481. if (nphy->hang_avoid)
  2482. b43_nphy_stay_in_carrier_search(dev, true);
  2483. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2484. for (i = 0; i < 2; i++) {
  2485. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  2486. (buffer[i * 2 + 1] & 0x3FF);
  2487. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  2488. (((i + 26) << 10) | 320));
  2489. for (j = 0; j < 128; j++) {
  2490. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  2491. ((tmp >> 16) & 0xFFFF));
  2492. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  2493. (tmp & 0xFFFF));
  2494. }
  2495. }
  2496. for (i = 0; i < 2; i++) {
  2497. tmp = buffer[5 + i];
  2498. real_part = (tmp >> 8) & 0xFF;
  2499. imag_part = (tmp & 0xFF);
  2500. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  2501. (((i + 26) << 10) | 448));
  2502. if (dev->phy.rev >= 3) {
  2503. cur_real = real_part;
  2504. cur_imag = imag_part;
  2505. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  2506. }
  2507. for (j = 0; j < 128; j++) {
  2508. if (dev->phy.rev < 3) {
  2509. cur_real = (real_part * loscale[j] + 128) >> 8;
  2510. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  2511. tmp = ((cur_real & 0xFF) << 8) |
  2512. (cur_imag & 0xFF);
  2513. }
  2514. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  2515. ((tmp >> 16) & 0xFFFF));
  2516. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  2517. (tmp & 0xFFFF));
  2518. }
  2519. }
  2520. if (dev->phy.rev >= 3) {
  2521. b43_shm_write16(dev, B43_SHM_SHARED,
  2522. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  2523. b43_shm_write16(dev, B43_SHM_SHARED,
  2524. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  2525. }
  2526. if (nphy->hang_avoid)
  2527. b43_nphy_stay_in_carrier_search(dev, false);
  2528. }
  2529. /*
  2530. * Restore RSSI Calibration
  2531. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  2532. */
  2533. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  2534. {
  2535. struct b43_phy_n *nphy = dev->phy.n;
  2536. u16 *rssical_radio_regs = NULL;
  2537. u16 *rssical_phy_regs = NULL;
  2538. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2539. if (!nphy->rssical_chanspec_2G.center_freq)
  2540. return;
  2541. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  2542. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  2543. } else {
  2544. if (!nphy->rssical_chanspec_5G.center_freq)
  2545. return;
  2546. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  2547. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  2548. }
  2549. /* TODO use some definitions */
  2550. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  2551. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  2552. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  2553. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  2554. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  2555. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  2556. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  2557. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  2558. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  2559. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  2560. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  2561. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  2562. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  2563. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  2564. }
  2565. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  2566. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  2567. {
  2568. struct b43_phy_n *nphy = dev->phy.n;
  2569. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  2570. u16 tmp;
  2571. u8 offset, i;
  2572. if (dev->phy.rev >= 3) {
  2573. for (i = 0; i < 2; i++) {
  2574. tmp = (i == 0) ? 0x2000 : 0x3000;
  2575. offset = i * 11;
  2576. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  2577. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  2578. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  2579. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  2580. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  2581. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  2582. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  2583. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  2584. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  2585. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  2586. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  2587. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2588. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  2589. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2590. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2591. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2592. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2593. if (nphy->ipa5g_on) {
  2594. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  2595. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  2596. } else {
  2597. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2598. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  2599. }
  2600. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2601. } else {
  2602. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  2603. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2604. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2605. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2606. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2607. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  2608. if (nphy->ipa2g_on) {
  2609. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  2610. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  2611. (dev->phy.rev < 5) ? 0x11 : 0x01);
  2612. } else {
  2613. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2614. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2615. }
  2616. }
  2617. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  2618. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  2619. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  2620. }
  2621. } else {
  2622. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  2623. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  2624. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  2625. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  2626. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  2627. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  2628. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  2629. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  2630. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  2631. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  2632. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  2633. B43_NPHY_BANDCTL_5GHZ)) {
  2634. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  2635. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  2636. } else {
  2637. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  2638. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  2639. }
  2640. if (dev->phy.rev < 2) {
  2641. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  2642. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  2643. } else {
  2644. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  2645. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  2646. }
  2647. }
  2648. }
  2649. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  2650. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  2651. {
  2652. struct b43_phy_n *nphy = dev->phy.n;
  2653. int i;
  2654. u16 scale, entry;
  2655. u16 tmp = nphy->txcal_bbmult;
  2656. if (core == 0)
  2657. tmp >>= 8;
  2658. tmp &= 0xff;
  2659. for (i = 0; i < 18; i++) {
  2660. scale = (ladder_lo[i].percent * tmp) / 100;
  2661. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  2662. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  2663. scale = (ladder_iq[i].percent * tmp) / 100;
  2664. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  2665. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  2666. }
  2667. }
  2668. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  2669. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2670. {
  2671. int i;
  2672. for (i = 0; i < 15; i++)
  2673. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  2674. tbl_tx_filter_coef_rev4[2][i]);
  2675. }
  2676. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  2677. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2678. {
  2679. int i, j;
  2680. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2681. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2682. for (i = 0; i < 3; i++)
  2683. for (j = 0; j < 15; j++)
  2684. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2685. tbl_tx_filter_coef_rev4[i][j]);
  2686. if (dev->phy.is_40mhz) {
  2687. for (j = 0; j < 15; j++)
  2688. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2689. tbl_tx_filter_coef_rev4[3][j]);
  2690. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2691. for (j = 0; j < 15; j++)
  2692. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2693. tbl_tx_filter_coef_rev4[5][j]);
  2694. }
  2695. if (dev->phy.channel == 14)
  2696. for (j = 0; j < 15; j++)
  2697. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2698. tbl_tx_filter_coef_rev4[6][j]);
  2699. }
  2700. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2701. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2702. {
  2703. struct b43_phy_n *nphy = dev->phy.n;
  2704. u16 curr_gain[2];
  2705. struct nphy_txgains target;
  2706. const u32 *table = NULL;
  2707. if (!nphy->txpwrctrl) {
  2708. int i;
  2709. if (nphy->hang_avoid)
  2710. b43_nphy_stay_in_carrier_search(dev, true);
  2711. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2712. if (nphy->hang_avoid)
  2713. b43_nphy_stay_in_carrier_search(dev, false);
  2714. for (i = 0; i < 2; ++i) {
  2715. if (dev->phy.rev >= 3) {
  2716. target.ipa[i] = curr_gain[i] & 0x000F;
  2717. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2718. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2719. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2720. } else {
  2721. target.ipa[i] = curr_gain[i] & 0x0003;
  2722. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2723. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2724. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2725. }
  2726. }
  2727. } else {
  2728. int i;
  2729. u16 index[2];
  2730. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2731. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2732. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2733. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2734. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2735. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2736. for (i = 0; i < 2; ++i) {
  2737. if (dev->phy.rev >= 3) {
  2738. enum ieee80211_band band =
  2739. b43_current_band(dev->wl);
  2740. if (b43_nphy_ipa(dev)) {
  2741. table = b43_nphy_get_ipa_gain_table(dev);
  2742. } else {
  2743. if (band == IEEE80211_BAND_5GHZ) {
  2744. if (dev->phy.rev == 3)
  2745. table = b43_ntab_tx_gain_rev3_5ghz;
  2746. else if (dev->phy.rev == 4)
  2747. table = b43_ntab_tx_gain_rev4_5ghz;
  2748. else
  2749. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2750. } else {
  2751. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2752. }
  2753. }
  2754. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2755. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2756. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2757. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2758. } else {
  2759. table = b43_ntab_tx_gain_rev0_1_2;
  2760. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2761. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2762. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2763. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2764. }
  2765. }
  2766. }
  2767. return target;
  2768. }
  2769. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2770. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2771. {
  2772. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2773. if (dev->phy.rev >= 3) {
  2774. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2775. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2776. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2777. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2778. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2779. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2780. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2781. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2782. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2783. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2784. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2785. b43_nphy_reset_cca(dev);
  2786. } else {
  2787. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2788. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2789. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2790. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2791. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2792. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2793. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2794. }
  2795. }
  2796. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2797. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2798. {
  2799. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2800. u16 tmp;
  2801. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2802. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2803. if (dev->phy.rev >= 3) {
  2804. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2805. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2806. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2807. regs[2] = tmp;
  2808. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2809. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2810. regs[3] = tmp;
  2811. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2812. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2813. b43_phy_mask(dev, B43_NPHY_BBCFG,
  2814. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  2815. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2816. regs[5] = tmp;
  2817. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2818. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2819. regs[6] = tmp;
  2820. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2821. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2822. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2823. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2824. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2825. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2826. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2827. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2828. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2829. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2830. } else {
  2831. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2832. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2833. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2834. regs[2] = tmp;
  2835. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2836. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2837. regs[3] = tmp;
  2838. tmp |= 0x2000;
  2839. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2840. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2841. regs[4] = tmp;
  2842. tmp |= 0x2000;
  2843. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2844. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2845. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2846. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2847. tmp = 0x0180;
  2848. else
  2849. tmp = 0x0120;
  2850. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2851. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2852. }
  2853. }
  2854. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2855. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2856. {
  2857. struct b43_phy_n *nphy = dev->phy.n;
  2858. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2859. u16 *txcal_radio_regs = NULL;
  2860. struct b43_chanspec *iqcal_chanspec;
  2861. u16 *table = NULL;
  2862. if (nphy->hang_avoid)
  2863. b43_nphy_stay_in_carrier_search(dev, 1);
  2864. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2865. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2866. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2867. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2868. table = nphy->cal_cache.txcal_coeffs_2G;
  2869. } else {
  2870. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2871. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2872. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2873. table = nphy->cal_cache.txcal_coeffs_5G;
  2874. }
  2875. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2876. /* TODO use some definitions */
  2877. if (dev->phy.rev >= 3) {
  2878. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2879. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2880. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2881. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2882. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2883. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2884. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2885. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2886. } else {
  2887. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2888. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2889. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2890. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2891. }
  2892. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  2893. iqcal_chanspec->channel_type = dev->phy.channel_type;
  2894. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2895. if (nphy->hang_avoid)
  2896. b43_nphy_stay_in_carrier_search(dev, 0);
  2897. }
  2898. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2899. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2900. {
  2901. struct b43_phy_n *nphy = dev->phy.n;
  2902. u16 coef[4];
  2903. u16 *loft = NULL;
  2904. u16 *table = NULL;
  2905. int i;
  2906. u16 *txcal_radio_regs = NULL;
  2907. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2908. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2909. if (!nphy->iqcal_chanspec_2G.center_freq)
  2910. return;
  2911. table = nphy->cal_cache.txcal_coeffs_2G;
  2912. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2913. } else {
  2914. if (!nphy->iqcal_chanspec_5G.center_freq)
  2915. return;
  2916. table = nphy->cal_cache.txcal_coeffs_5G;
  2917. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2918. }
  2919. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2920. for (i = 0; i < 4; i++) {
  2921. if (dev->phy.rev >= 3)
  2922. table[i] = coef[i];
  2923. else
  2924. coef[i] = 0;
  2925. }
  2926. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2927. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2928. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2929. if (dev->phy.rev < 2)
  2930. b43_nphy_tx_iq_workaround(dev);
  2931. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2932. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2933. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2934. } else {
  2935. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2936. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2937. }
  2938. /* TODO use some definitions */
  2939. if (dev->phy.rev >= 3) {
  2940. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2941. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2942. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2943. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2944. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2945. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2946. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2947. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2948. } else {
  2949. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2950. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2951. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2952. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2953. }
  2954. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2955. }
  2956. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2957. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2958. struct nphy_txgains target,
  2959. bool full, bool mphase)
  2960. {
  2961. struct b43_phy_n *nphy = dev->phy.n;
  2962. int i;
  2963. int error = 0;
  2964. int freq;
  2965. bool avoid = false;
  2966. u8 length;
  2967. u16 tmp, core, type, count, max, numb, last = 0, cmd;
  2968. const u16 *table;
  2969. bool phy6or5x;
  2970. u16 buffer[11];
  2971. u16 diq_start = 0;
  2972. u16 save[2];
  2973. u16 gain[2];
  2974. struct nphy_iqcal_params params[2];
  2975. bool updated[2] = { };
  2976. b43_nphy_stay_in_carrier_search(dev, true);
  2977. if (dev->phy.rev >= 4) {
  2978. avoid = nphy->hang_avoid;
  2979. nphy->hang_avoid = false;
  2980. }
  2981. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2982. for (i = 0; i < 2; i++) {
  2983. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2984. gain[i] = params[i].cal_gain;
  2985. }
  2986. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2987. b43_nphy_tx_cal_radio_setup(dev);
  2988. b43_nphy_tx_cal_phy_setup(dev);
  2989. phy6or5x = dev->phy.rev >= 6 ||
  2990. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2991. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2992. if (phy6or5x) {
  2993. if (dev->phy.is_40mhz) {
  2994. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2995. tbl_tx_iqlo_cal_loft_ladder_40);
  2996. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2997. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2998. } else {
  2999. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  3000. tbl_tx_iqlo_cal_loft_ladder_20);
  3001. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  3002. tbl_tx_iqlo_cal_iqimb_ladder_20);
  3003. }
  3004. }
  3005. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  3006. if (!dev->phy.is_40mhz)
  3007. freq = 2500;
  3008. else
  3009. freq = 5000;
  3010. if (nphy->mphase_cal_phase_id > 2)
  3011. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  3012. 0xFFFF, 0, true, false);
  3013. else
  3014. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  3015. if (error == 0) {
  3016. if (nphy->mphase_cal_phase_id > 2) {
  3017. table = nphy->mphase_txcal_bestcoeffs;
  3018. length = 11;
  3019. if (dev->phy.rev < 3)
  3020. length -= 2;
  3021. } else {
  3022. if (!full && nphy->txiqlocal_coeffsvalid) {
  3023. table = nphy->txiqlocal_bestc;
  3024. length = 11;
  3025. if (dev->phy.rev < 3)
  3026. length -= 2;
  3027. } else {
  3028. full = true;
  3029. if (dev->phy.rev >= 3) {
  3030. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  3031. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  3032. } else {
  3033. table = tbl_tx_iqlo_cal_startcoefs;
  3034. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  3035. }
  3036. }
  3037. }
  3038. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  3039. if (full) {
  3040. if (dev->phy.rev >= 3)
  3041. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  3042. else
  3043. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  3044. } else {
  3045. if (dev->phy.rev >= 3)
  3046. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  3047. else
  3048. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  3049. }
  3050. if (mphase) {
  3051. count = nphy->mphase_txcal_cmdidx;
  3052. numb = min(max,
  3053. (u16)(count + nphy->mphase_txcal_numcmds));
  3054. } else {
  3055. count = 0;
  3056. numb = max;
  3057. }
  3058. for (; count < numb; count++) {
  3059. if (full) {
  3060. if (dev->phy.rev >= 3)
  3061. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  3062. else
  3063. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  3064. } else {
  3065. if (dev->phy.rev >= 3)
  3066. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  3067. else
  3068. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  3069. }
  3070. core = (cmd & 0x3000) >> 12;
  3071. type = (cmd & 0x0F00) >> 8;
  3072. if (phy6or5x && updated[core] == 0) {
  3073. b43_nphy_update_tx_cal_ladder(dev, core);
  3074. updated[core] = true;
  3075. }
  3076. tmp = (params[core].ncorr[type] << 8) | 0x66;
  3077. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  3078. if (type == 1 || type == 3 || type == 4) {
  3079. buffer[0] = b43_ntab_read(dev,
  3080. B43_NTAB16(15, 69 + core));
  3081. diq_start = buffer[0];
  3082. buffer[0] = 0;
  3083. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  3084. 0);
  3085. }
  3086. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  3087. for (i = 0; i < 2000; i++) {
  3088. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  3089. if (tmp & 0xC000)
  3090. break;
  3091. udelay(10);
  3092. }
  3093. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3094. buffer);
  3095. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  3096. buffer);
  3097. if (type == 1 || type == 3 || type == 4)
  3098. buffer[0] = diq_start;
  3099. }
  3100. if (mphase)
  3101. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  3102. last = (dev->phy.rev < 3) ? 6 : 7;
  3103. if (!mphase || nphy->mphase_cal_phase_id == last) {
  3104. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  3105. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  3106. if (dev->phy.rev < 3) {
  3107. buffer[0] = 0;
  3108. buffer[1] = 0;
  3109. buffer[2] = 0;
  3110. buffer[3] = 0;
  3111. }
  3112. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  3113. buffer);
  3114. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  3115. buffer);
  3116. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  3117. buffer);
  3118. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  3119. buffer);
  3120. length = 11;
  3121. if (dev->phy.rev < 3)
  3122. length -= 2;
  3123. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3124. nphy->txiqlocal_bestc);
  3125. nphy->txiqlocal_coeffsvalid = true;
  3126. nphy->txiqlocal_chanspec.center_freq =
  3127. dev->phy.channel_freq;
  3128. nphy->txiqlocal_chanspec.channel_type =
  3129. dev->phy.channel_type;
  3130. } else {
  3131. length = 11;
  3132. if (dev->phy.rev < 3)
  3133. length -= 2;
  3134. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3135. nphy->mphase_txcal_bestcoeffs);
  3136. }
  3137. b43_nphy_stop_playback(dev);
  3138. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  3139. }
  3140. b43_nphy_tx_cal_phy_cleanup(dev);
  3141. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  3142. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  3143. b43_nphy_tx_iq_workaround(dev);
  3144. if (dev->phy.rev >= 4)
  3145. nphy->hang_avoid = avoid;
  3146. b43_nphy_stay_in_carrier_search(dev, false);
  3147. return error;
  3148. }
  3149. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  3150. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  3151. {
  3152. struct b43_phy_n *nphy = dev->phy.n;
  3153. u8 i;
  3154. u16 buffer[7];
  3155. bool equal = true;
  3156. if (!nphy->txiqlocal_coeffsvalid ||
  3157. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  3158. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  3159. return;
  3160. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  3161. for (i = 0; i < 4; i++) {
  3162. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  3163. equal = false;
  3164. break;
  3165. }
  3166. }
  3167. if (!equal) {
  3168. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  3169. nphy->txiqlocal_bestc);
  3170. for (i = 0; i < 4; i++)
  3171. buffer[i] = 0;
  3172. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  3173. buffer);
  3174. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  3175. &nphy->txiqlocal_bestc[5]);
  3176. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  3177. &nphy->txiqlocal_bestc[5]);
  3178. }
  3179. }
  3180. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  3181. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  3182. struct nphy_txgains target, u8 type, bool debug)
  3183. {
  3184. struct b43_phy_n *nphy = dev->phy.n;
  3185. int i, j, index;
  3186. u8 rfctl[2];
  3187. u8 afectl_core;
  3188. u16 tmp[6];
  3189. u16 uninitialized_var(cur_hpf1), uninitialized_var(cur_hpf2), cur_lna;
  3190. u32 real, imag;
  3191. enum ieee80211_band band;
  3192. u8 use;
  3193. u16 cur_hpf;
  3194. u16 lna[3] = { 3, 3, 1 };
  3195. u16 hpf1[3] = { 7, 2, 0 };
  3196. u16 hpf2[3] = { 2, 0, 0 };
  3197. u32 power[3] = { };
  3198. u16 gain_save[2];
  3199. u16 cal_gain[2];
  3200. struct nphy_iqcal_params cal_params[2];
  3201. struct nphy_iq_est est;
  3202. int ret = 0;
  3203. bool playtone = true;
  3204. int desired = 13;
  3205. b43_nphy_stay_in_carrier_search(dev, 1);
  3206. if (dev->phy.rev < 2)
  3207. b43_nphy_reapply_tx_cal_coeffs(dev);
  3208. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  3209. for (i = 0; i < 2; i++) {
  3210. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  3211. cal_gain[i] = cal_params[i].cal_gain;
  3212. }
  3213. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  3214. for (i = 0; i < 2; i++) {
  3215. if (i == 0) {
  3216. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  3217. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  3218. afectl_core = B43_NPHY_AFECTL_C1;
  3219. } else {
  3220. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  3221. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  3222. afectl_core = B43_NPHY_AFECTL_C2;
  3223. }
  3224. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  3225. tmp[2] = b43_phy_read(dev, afectl_core);
  3226. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3227. tmp[4] = b43_phy_read(dev, rfctl[0]);
  3228. tmp[5] = b43_phy_read(dev, rfctl[1]);
  3229. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  3230. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  3231. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  3232. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  3233. (1 - i));
  3234. b43_phy_set(dev, afectl_core, 0x0006);
  3235. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  3236. band = b43_current_band(dev->wl);
  3237. if (nphy->rxcalparams & 0xFF000000) {
  3238. if (band == IEEE80211_BAND_5GHZ)
  3239. b43_phy_write(dev, rfctl[0], 0x140);
  3240. else
  3241. b43_phy_write(dev, rfctl[0], 0x110);
  3242. } else {
  3243. if (band == IEEE80211_BAND_5GHZ)
  3244. b43_phy_write(dev, rfctl[0], 0x180);
  3245. else
  3246. b43_phy_write(dev, rfctl[0], 0x120);
  3247. }
  3248. if (band == IEEE80211_BAND_5GHZ)
  3249. b43_phy_write(dev, rfctl[1], 0x148);
  3250. else
  3251. b43_phy_write(dev, rfctl[1], 0x114);
  3252. if (nphy->rxcalparams & 0x10000) {
  3253. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  3254. (i + 1));
  3255. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  3256. (2 - i));
  3257. }
  3258. for (j = 0; j < 4; j++) {
  3259. if (j < 3) {
  3260. cur_lna = lna[j];
  3261. cur_hpf1 = hpf1[j];
  3262. cur_hpf2 = hpf2[j];
  3263. } else {
  3264. if (power[1] > 10000) {
  3265. use = 1;
  3266. cur_hpf = cur_hpf1;
  3267. index = 2;
  3268. } else {
  3269. if (power[0] > 10000) {
  3270. use = 1;
  3271. cur_hpf = cur_hpf1;
  3272. index = 1;
  3273. } else {
  3274. index = 0;
  3275. use = 2;
  3276. cur_hpf = cur_hpf2;
  3277. }
  3278. }
  3279. cur_lna = lna[index];
  3280. cur_hpf1 = hpf1[index];
  3281. cur_hpf2 = hpf2[index];
  3282. cur_hpf += desired - hweight32(power[index]);
  3283. cur_hpf = clamp_val(cur_hpf, 0, 10);
  3284. if (use == 1)
  3285. cur_hpf1 = cur_hpf;
  3286. else
  3287. cur_hpf2 = cur_hpf;
  3288. }
  3289. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  3290. (cur_lna << 2));
  3291. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  3292. false);
  3293. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3294. b43_nphy_stop_playback(dev);
  3295. if (playtone) {
  3296. ret = b43_nphy_tx_tone(dev, 4000,
  3297. (nphy->rxcalparams & 0xFFFF),
  3298. false, false);
  3299. playtone = false;
  3300. } else {
  3301. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  3302. false, false);
  3303. }
  3304. if (ret == 0) {
  3305. if (j < 3) {
  3306. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  3307. false);
  3308. if (i == 0) {
  3309. real = est.i0_pwr;
  3310. imag = est.q0_pwr;
  3311. } else {
  3312. real = est.i1_pwr;
  3313. imag = est.q1_pwr;
  3314. }
  3315. power[i] = ((real + imag) / 1024) + 1;
  3316. } else {
  3317. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  3318. }
  3319. b43_nphy_stop_playback(dev);
  3320. }
  3321. if (ret != 0)
  3322. break;
  3323. }
  3324. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  3325. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  3326. b43_phy_write(dev, rfctl[1], tmp[5]);
  3327. b43_phy_write(dev, rfctl[0], tmp[4]);
  3328. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  3329. b43_phy_write(dev, afectl_core, tmp[2]);
  3330. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  3331. if (ret != 0)
  3332. break;
  3333. }
  3334. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  3335. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3336. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  3337. b43_nphy_stay_in_carrier_search(dev, 0);
  3338. return ret;
  3339. }
  3340. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  3341. struct nphy_txgains target, u8 type, bool debug)
  3342. {
  3343. return -1;
  3344. }
  3345. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  3346. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  3347. struct nphy_txgains target, u8 type, bool debug)
  3348. {
  3349. if (dev->phy.rev >= 3)
  3350. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  3351. else
  3352. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  3353. }
  3354. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  3355. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  3356. {
  3357. struct b43_phy *phy = &dev->phy;
  3358. struct b43_phy_n *nphy = phy->n;
  3359. /* u16 buf[16]; it's rev3+ */
  3360. nphy->phyrxchain = mask;
  3361. if (0 /* FIXME clk */)
  3362. return;
  3363. b43_mac_suspend(dev);
  3364. if (nphy->hang_avoid)
  3365. b43_nphy_stay_in_carrier_search(dev, true);
  3366. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  3367. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  3368. if ((mask & 0x3) != 0x3) {
  3369. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  3370. if (dev->phy.rev >= 3) {
  3371. /* TODO */
  3372. }
  3373. } else {
  3374. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  3375. if (dev->phy.rev >= 3) {
  3376. /* TODO */
  3377. }
  3378. }
  3379. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3380. if (nphy->hang_avoid)
  3381. b43_nphy_stay_in_carrier_search(dev, false);
  3382. b43_mac_enable(dev);
  3383. }
  3384. /**************************************************
  3385. * N-PHY init
  3386. **************************************************/
  3387. /*
  3388. * Upload the N-PHY tables.
  3389. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  3390. */
  3391. static void b43_nphy_tables_init(struct b43_wldev *dev)
  3392. {
  3393. if (dev->phy.rev < 3)
  3394. b43_nphy_rev0_1_2_tables_init(dev);
  3395. else
  3396. b43_nphy_rev3plus_tables_init(dev);
  3397. }
  3398. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  3399. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  3400. {
  3401. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  3402. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  3403. if (preamble == 1)
  3404. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  3405. else
  3406. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  3407. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  3408. }
  3409. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
  3410. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  3411. {
  3412. unsigned int i;
  3413. u16 val;
  3414. val = 0x1E1F;
  3415. for (i = 0; i < 16; i++) {
  3416. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  3417. val -= 0x202;
  3418. }
  3419. val = 0x3E3F;
  3420. for (i = 0; i < 16; i++) {
  3421. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  3422. val -= 0x202;
  3423. }
  3424. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  3425. }
  3426. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  3427. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  3428. {
  3429. if (dev->phy.rev >= 3) {
  3430. if (!init)
  3431. return;
  3432. if (0 /* FIXME */) {
  3433. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  3434. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  3435. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  3436. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  3437. }
  3438. } else {
  3439. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  3440. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  3441. switch (dev->dev->bus_type) {
  3442. #ifdef CONFIG_B43_BCMA
  3443. case B43_BUS_BCMA:
  3444. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc,
  3445. 0xFC00, 0xFC00);
  3446. break;
  3447. #endif
  3448. #ifdef CONFIG_B43_SSB
  3449. case B43_BUS_SSB:
  3450. ssb_chipco_gpio_control(&dev->dev->sdev->bus->chipco,
  3451. 0xFC00, 0xFC00);
  3452. break;
  3453. #endif
  3454. }
  3455. b43_write32(dev, B43_MMIO_MACCTL,
  3456. b43_read32(dev, B43_MMIO_MACCTL) &
  3457. ~B43_MACCTL_GPOUTSMSK);
  3458. b43_write16(dev, B43_MMIO_GPIO_MASK,
  3459. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  3460. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  3461. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  3462. if (init) {
  3463. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  3464. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  3465. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  3466. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  3467. }
  3468. }
  3469. }
  3470. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N */
  3471. int b43_phy_initn(struct b43_wldev *dev)
  3472. {
  3473. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3474. struct b43_phy *phy = &dev->phy;
  3475. struct b43_phy_n *nphy = phy->n;
  3476. u8 tx_pwr_state;
  3477. struct nphy_txgains target;
  3478. u16 tmp;
  3479. enum ieee80211_band tmp2;
  3480. bool do_rssi_cal;
  3481. u16 clip[2];
  3482. bool do_cal = false;
  3483. if ((dev->phy.rev >= 3) &&
  3484. (sprom->boardflags_lo & B43_BFL_EXTLNA) &&
  3485. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  3486. switch (dev->dev->bus_type) {
  3487. #ifdef CONFIG_B43_BCMA
  3488. case B43_BUS_BCMA:
  3489. bcma_cc_set32(&dev->dev->bdev->bus->drv_cc,
  3490. BCMA_CC_CHIPCTL, 0x40);
  3491. break;
  3492. #endif
  3493. #ifdef CONFIG_B43_SSB
  3494. case B43_BUS_SSB:
  3495. chipco_set32(&dev->dev->sdev->bus->chipco,
  3496. SSB_CHIPCO_CHIPCTL, 0x40);
  3497. break;
  3498. #endif
  3499. }
  3500. }
  3501. nphy->deaf_count = 0;
  3502. b43_nphy_tables_init(dev);
  3503. nphy->crsminpwr_adjusted = false;
  3504. nphy->noisevars_adjusted = false;
  3505. /* Clear all overrides */
  3506. if (dev->phy.rev >= 3) {
  3507. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  3508. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3509. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  3510. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  3511. } else {
  3512. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3513. }
  3514. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  3515. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  3516. if (dev->phy.rev < 6) {
  3517. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  3518. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  3519. }
  3520. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  3521. ~(B43_NPHY_RFSEQMODE_CAOVER |
  3522. B43_NPHY_RFSEQMODE_TROVER));
  3523. if (dev->phy.rev >= 3)
  3524. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  3525. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  3526. if (dev->phy.rev <= 2) {
  3527. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  3528. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  3529. ~B43_NPHY_BPHY_CTL3_SCALE,
  3530. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  3531. }
  3532. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  3533. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  3534. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD ||
  3535. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  3536. dev->dev->board_type == 0x8B))
  3537. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  3538. else
  3539. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  3540. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  3541. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  3542. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  3543. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  3544. b43_nphy_update_txrx_chain(dev);
  3545. if (phy->rev < 2) {
  3546. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  3547. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  3548. }
  3549. tmp2 = b43_current_band(dev->wl);
  3550. if (b43_nphy_ipa(dev)) {
  3551. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  3552. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  3553. nphy->papd_epsilon_offset[0] << 7);
  3554. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  3555. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  3556. nphy->papd_epsilon_offset[1] << 7);
  3557. b43_nphy_int_pa_set_tx_dig_filters(dev);
  3558. } else if (phy->rev >= 5) {
  3559. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  3560. }
  3561. b43_nphy_workarounds(dev);
  3562. /* Reset CCA, in init code it differs a little from standard way */
  3563. b43_phy_force_clock(dev, 1);
  3564. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  3565. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  3566. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  3567. b43_phy_force_clock(dev, 0);
  3568. b43_mac_phy_clock_set(dev, true);
  3569. b43_nphy_pa_override(dev, false);
  3570. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  3571. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3572. b43_nphy_pa_override(dev, true);
  3573. b43_nphy_classifier(dev, 0, 0);
  3574. b43_nphy_read_clip_detection(dev, clip);
  3575. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3576. b43_nphy_bphy_init(dev);
  3577. tx_pwr_state = nphy->txpwrctrl;
  3578. b43_nphy_tx_power_ctrl(dev, false);
  3579. b43_nphy_tx_power_fix(dev);
  3580. b43_nphy_tx_power_ctl_idle_tssi(dev);
  3581. /* TODO N PHY TX Power Control Setup */
  3582. b43_nphy_tx_gain_table_upload(dev);
  3583. if (nphy->phyrxchain != 3)
  3584. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  3585. if (nphy->mphase_cal_phase_id > 0)
  3586. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  3587. do_rssi_cal = false;
  3588. if (phy->rev >= 3) {
  3589. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3590. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  3591. else
  3592. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  3593. if (do_rssi_cal)
  3594. b43_nphy_rssi_cal(dev);
  3595. else
  3596. b43_nphy_restore_rssi_cal(dev);
  3597. } else {
  3598. b43_nphy_rssi_cal(dev);
  3599. }
  3600. if (!((nphy->measure_hold & 0x6) != 0)) {
  3601. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3602. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  3603. else
  3604. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  3605. if (nphy->mute)
  3606. do_cal = false;
  3607. if (do_cal) {
  3608. target = b43_nphy_get_tx_gains(dev);
  3609. if (nphy->antsel_type == 2)
  3610. b43_nphy_superswitch_init(dev, true);
  3611. if (nphy->perical != 2) {
  3612. b43_nphy_rssi_cal(dev);
  3613. if (phy->rev >= 3) {
  3614. nphy->cal_orig_pwr_idx[0] =
  3615. nphy->txpwrindex[0].index_internal;
  3616. nphy->cal_orig_pwr_idx[1] =
  3617. nphy->txpwrindex[1].index_internal;
  3618. /* TODO N PHY Pre Calibrate TX Gain */
  3619. target = b43_nphy_get_tx_gains(dev);
  3620. }
  3621. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
  3622. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  3623. b43_nphy_save_cal(dev);
  3624. } else if (nphy->mphase_cal_phase_id == 0)
  3625. ;/* N PHY Periodic Calibration with arg 3 */
  3626. } else {
  3627. b43_nphy_restore_cal(dev);
  3628. }
  3629. }
  3630. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  3631. b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
  3632. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  3633. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  3634. if (phy->rev >= 3 && phy->rev <= 6)
  3635. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  3636. b43_nphy_tx_lp_fbw(dev);
  3637. if (phy->rev >= 3)
  3638. b43_nphy_spur_workaround(dev);
  3639. return 0;
  3640. }
  3641. /**************************************************
  3642. * Channel switching ops.
  3643. **************************************************/
  3644. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  3645. const struct b43_phy_n_sfo_cfg *e)
  3646. {
  3647. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  3648. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  3649. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  3650. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  3651. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  3652. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  3653. }
  3654. /* http://bcm-v4.sipsolutions.net/802.11/PmuSpurAvoid */
  3655. static void b43_nphy_pmu_spur_avoid(struct b43_wldev *dev, bool avoid)
  3656. {
  3657. struct bcma_drv_cc __maybe_unused *cc;
  3658. u32 __maybe_unused pmu_ctl;
  3659. switch (dev->dev->bus_type) {
  3660. #ifdef CONFIG_B43_BCMA
  3661. case B43_BUS_BCMA:
  3662. cc = &dev->dev->bdev->bus->drv_cc;
  3663. if (dev->dev->chip_id == 43224 || dev->dev->chip_id == 43225) {
  3664. if (avoid) {
  3665. bcma_chipco_pll_write(cc, 0x0, 0x11500010);
  3666. bcma_chipco_pll_write(cc, 0x1, 0x000C0C06);
  3667. bcma_chipco_pll_write(cc, 0x2, 0x0F600a08);
  3668. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3669. bcma_chipco_pll_write(cc, 0x4, 0x2001E920);
  3670. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3671. } else {
  3672. bcma_chipco_pll_write(cc, 0x0, 0x11100010);
  3673. bcma_chipco_pll_write(cc, 0x1, 0x000c0c06);
  3674. bcma_chipco_pll_write(cc, 0x2, 0x03000a08);
  3675. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3676. bcma_chipco_pll_write(cc, 0x4, 0x200005c0);
  3677. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3678. }
  3679. pmu_ctl = BCMA_CC_PMU_CTL_PLL_UPD;
  3680. } else if (dev->dev->chip_id == 0x4716) {
  3681. if (avoid) {
  3682. bcma_chipco_pll_write(cc, 0x0, 0x11500060);
  3683. bcma_chipco_pll_write(cc, 0x1, 0x080C0C06);
  3684. bcma_chipco_pll_write(cc, 0x2, 0x0F600000);
  3685. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3686. bcma_chipco_pll_write(cc, 0x4, 0x2001E924);
  3687. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3688. } else {
  3689. bcma_chipco_pll_write(cc, 0x0, 0x11100060);
  3690. bcma_chipco_pll_write(cc, 0x1, 0x080c0c06);
  3691. bcma_chipco_pll_write(cc, 0x2, 0x03000000);
  3692. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3693. bcma_chipco_pll_write(cc, 0x4, 0x200005c0);
  3694. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3695. }
  3696. pmu_ctl = BCMA_CC_PMU_CTL_PLL_UPD |
  3697. BCMA_CC_PMU_CTL_NOILPONW;
  3698. } else if (dev->dev->chip_id == 0x4322 ||
  3699. dev->dev->chip_id == 0x4340 ||
  3700. dev->dev->chip_id == 0x4341) {
  3701. bcma_chipco_pll_write(cc, 0x0, 0x11100070);
  3702. bcma_chipco_pll_write(cc, 0x1, 0x1014140a);
  3703. bcma_chipco_pll_write(cc, 0x5, 0x88888854);
  3704. if (avoid)
  3705. bcma_chipco_pll_write(cc, 0x2, 0x05201828);
  3706. else
  3707. bcma_chipco_pll_write(cc, 0x2, 0x05001828);
  3708. pmu_ctl = BCMA_CC_PMU_CTL_PLL_UPD;
  3709. } else {
  3710. return;
  3711. }
  3712. bcma_cc_set32(cc, BCMA_CC_PMU_CTL, pmu_ctl);
  3713. break;
  3714. #endif
  3715. #ifdef CONFIG_B43_SSB
  3716. case B43_BUS_SSB:
  3717. /* FIXME */
  3718. break;
  3719. #endif
  3720. }
  3721. }
  3722. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  3723. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  3724. const struct b43_phy_n_sfo_cfg *e,
  3725. struct ieee80211_channel *new_channel)
  3726. {
  3727. struct b43_phy *phy = &dev->phy;
  3728. struct b43_phy_n *nphy = dev->phy.n;
  3729. int ch = new_channel->hw_value;
  3730. u16 old_band_5ghz;
  3731. u32 tmp32;
  3732. old_band_5ghz =
  3733. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  3734. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  3735. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3736. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3737. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  3738. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3739. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  3740. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  3741. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  3742. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3743. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3744. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  3745. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3746. }
  3747. b43_chantab_phy_upload(dev, e);
  3748. if (new_channel->hw_value == 14) {
  3749. b43_nphy_classifier(dev, 2, 0);
  3750. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  3751. } else {
  3752. b43_nphy_classifier(dev, 2, 2);
  3753. if (new_channel->band == IEEE80211_BAND_2GHZ)
  3754. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  3755. }
  3756. if (!nphy->txpwrctrl)
  3757. b43_nphy_tx_power_fix(dev);
  3758. if (dev->phy.rev < 3)
  3759. b43_nphy_adjust_lna_gain_table(dev);
  3760. b43_nphy_tx_lp_fbw(dev);
  3761. if (dev->phy.rev >= 3 &&
  3762. dev->phy.n->spur_avoid != B43_SPUR_AVOID_DISABLE) {
  3763. bool avoid = false;
  3764. if (dev->phy.n->spur_avoid == B43_SPUR_AVOID_FORCE) {
  3765. avoid = true;
  3766. } else if (!b43_channel_type_is_40mhz(phy->channel_type)) {
  3767. if ((ch >= 5 && ch <= 8) || ch == 13 || ch == 14)
  3768. avoid = true;
  3769. } else { /* 40MHz */
  3770. if (nphy->aband_spurwar_en &&
  3771. (ch == 38 || ch == 102 || ch == 118))
  3772. avoid = dev->dev->chip_id == 0x4716;
  3773. }
  3774. b43_nphy_pmu_spur_avoid(dev, avoid);
  3775. if (dev->dev->chip_id == 43222 || dev->dev->chip_id == 43224 ||
  3776. dev->dev->chip_id == 43225) {
  3777. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW,
  3778. avoid ? 0x5341 : 0x8889);
  3779. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  3780. }
  3781. if (dev->phy.rev == 3 || dev->phy.rev == 4)
  3782. ; /* TODO: reset PLL */
  3783. if (avoid)
  3784. b43_phy_set(dev, B43_NPHY_BBCFG, B43_NPHY_BBCFG_RSTRX);
  3785. else
  3786. b43_phy_mask(dev, B43_NPHY_BBCFG,
  3787. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  3788. b43_nphy_reset_cca(dev);
  3789. /* wl sets useless phy_isspuravoid here */
  3790. }
  3791. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  3792. if (phy->rev >= 3)
  3793. b43_nphy_spur_workaround(dev);
  3794. }
  3795. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  3796. static int b43_nphy_set_channel(struct b43_wldev *dev,
  3797. struct ieee80211_channel *channel,
  3798. enum nl80211_channel_type channel_type)
  3799. {
  3800. struct b43_phy *phy = &dev->phy;
  3801. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2 = NULL;
  3802. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3 = NULL;
  3803. u8 tmp;
  3804. if (dev->phy.rev >= 3) {
  3805. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  3806. channel->center_freq);
  3807. if (!tabent_r3)
  3808. return -ESRCH;
  3809. } else {
  3810. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  3811. channel->hw_value);
  3812. if (!tabent_r2)
  3813. return -ESRCH;
  3814. }
  3815. /* Channel is set later in common code, but we need to set it on our
  3816. own to let this function's subcalls work properly. */
  3817. phy->channel = channel->hw_value;
  3818. phy->channel_freq = channel->center_freq;
  3819. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  3820. b43_channel_type_is_40mhz(channel_type))
  3821. ; /* TODO: BMAC BW Set (channel_type) */
  3822. if (channel_type == NL80211_CHAN_HT40PLUS)
  3823. b43_phy_set(dev, B43_NPHY_RXCTL,
  3824. B43_NPHY_RXCTL_BSELU20);
  3825. else if (channel_type == NL80211_CHAN_HT40MINUS)
  3826. b43_phy_mask(dev, B43_NPHY_RXCTL,
  3827. ~B43_NPHY_RXCTL_BSELU20);
  3828. if (dev->phy.rev >= 3) {
  3829. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  3830. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  3831. b43_radio_2056_setup(dev, tabent_r3);
  3832. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  3833. } else {
  3834. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  3835. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  3836. b43_radio_2055_setup(dev, tabent_r2);
  3837. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  3838. }
  3839. return 0;
  3840. }
  3841. /**************************************************
  3842. * Basic PHY ops.
  3843. **************************************************/
  3844. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  3845. {
  3846. struct b43_phy_n *nphy;
  3847. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  3848. if (!nphy)
  3849. return -ENOMEM;
  3850. dev->phy.n = nphy;
  3851. return 0;
  3852. }
  3853. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  3854. {
  3855. struct b43_phy *phy = &dev->phy;
  3856. struct b43_phy_n *nphy = phy->n;
  3857. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3858. memset(nphy, 0, sizeof(*nphy));
  3859. nphy->hang_avoid = (phy->rev == 3 || phy->rev == 4);
  3860. nphy->spur_avoid = (phy->rev >= 3) ?
  3861. B43_SPUR_AVOID_AUTO : B43_SPUR_AVOID_DISABLE;
  3862. nphy->gain_boost = true; /* this way we follow wl, assume it is true */
  3863. nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
  3864. nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
  3865. nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
  3866. /* 128 can mean disabled-by-default state of TX pwr ctl. Max value is
  3867. * 0x7f == 127 and we check for 128 when restoring TX pwr ctl. */
  3868. nphy->tx_pwr_idx[0] = 128;
  3869. nphy->tx_pwr_idx[1] = 128;
  3870. /* Hardware TX power control and 5GHz power gain */
  3871. nphy->txpwrctrl = false;
  3872. nphy->pwg_gain_5ghz = false;
  3873. if (dev->phy.rev >= 3 ||
  3874. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  3875. (dev->dev->core_rev == 11 || dev->dev->core_rev == 12))) {
  3876. nphy->txpwrctrl = true;
  3877. nphy->pwg_gain_5ghz = true;
  3878. } else if (sprom->revision >= 4) {
  3879. if (dev->phy.rev >= 2 &&
  3880. (sprom->boardflags2_lo & B43_BFL2_TXPWRCTRL_EN)) {
  3881. nphy->txpwrctrl = true;
  3882. #ifdef CONFIG_B43_SSB
  3883. if (dev->dev->bus_type == B43_BUS_SSB &&
  3884. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI) {
  3885. struct pci_dev *pdev =
  3886. dev->dev->sdev->bus->host_pci;
  3887. if (pdev->device == 0x4328 ||
  3888. pdev->device == 0x432a)
  3889. nphy->pwg_gain_5ghz = true;
  3890. }
  3891. #endif
  3892. } else if (sprom->boardflags2_lo & B43_BFL2_5G_PWRGAIN) {
  3893. nphy->pwg_gain_5ghz = true;
  3894. }
  3895. }
  3896. if (dev->phy.rev >= 3) {
  3897. nphy->ipa2g_on = sprom->fem.ghz2.extpa_gain == 2;
  3898. nphy->ipa5g_on = sprom->fem.ghz5.extpa_gain == 2;
  3899. }
  3900. }
  3901. static void b43_nphy_op_free(struct b43_wldev *dev)
  3902. {
  3903. struct b43_phy *phy = &dev->phy;
  3904. struct b43_phy_n *nphy = phy->n;
  3905. kfree(nphy);
  3906. phy->n = NULL;
  3907. }
  3908. static int b43_nphy_op_init(struct b43_wldev *dev)
  3909. {
  3910. return b43_phy_initn(dev);
  3911. }
  3912. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  3913. {
  3914. #if B43_DEBUG
  3915. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  3916. /* OFDM registers are onnly available on A/G-PHYs */
  3917. b43err(dev->wl, "Invalid OFDM PHY access at "
  3918. "0x%04X on N-PHY\n", offset);
  3919. dump_stack();
  3920. }
  3921. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  3922. /* Ext-G registers are only available on G-PHYs */
  3923. b43err(dev->wl, "Invalid EXT-G PHY access at "
  3924. "0x%04X on N-PHY\n", offset);
  3925. dump_stack();
  3926. }
  3927. #endif /* B43_DEBUG */
  3928. }
  3929. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  3930. {
  3931. check_phyreg(dev, reg);
  3932. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3933. return b43_read16(dev, B43_MMIO_PHY_DATA);
  3934. }
  3935. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  3936. {
  3937. check_phyreg(dev, reg);
  3938. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3939. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  3940. }
  3941. static void b43_nphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  3942. u16 set)
  3943. {
  3944. check_phyreg(dev, reg);
  3945. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3946. b43_write16(dev, B43_MMIO_PHY_DATA,
  3947. (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
  3948. }
  3949. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  3950. {
  3951. /* Register 1 is a 32-bit register. */
  3952. B43_WARN_ON(reg == 1);
  3953. /* N-PHY needs 0x100 for read access */
  3954. reg |= 0x100;
  3955. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3956. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3957. }
  3958. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  3959. {
  3960. /* Register 1 is a 32-bit register. */
  3961. B43_WARN_ON(reg == 1);
  3962. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3963. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  3964. }
  3965. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  3966. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  3967. bool blocked)
  3968. {
  3969. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  3970. b43err(dev->wl, "MAC not suspended\n");
  3971. if (blocked) {
  3972. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  3973. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  3974. if (dev->phy.rev >= 3) {
  3975. b43_radio_mask(dev, 0x09, ~0x2);
  3976. b43_radio_write(dev, 0x204D, 0);
  3977. b43_radio_write(dev, 0x2053, 0);
  3978. b43_radio_write(dev, 0x2058, 0);
  3979. b43_radio_write(dev, 0x205E, 0);
  3980. b43_radio_mask(dev, 0x2062, ~0xF0);
  3981. b43_radio_write(dev, 0x2064, 0);
  3982. b43_radio_write(dev, 0x304D, 0);
  3983. b43_radio_write(dev, 0x3053, 0);
  3984. b43_radio_write(dev, 0x3058, 0);
  3985. b43_radio_write(dev, 0x305E, 0);
  3986. b43_radio_mask(dev, 0x3062, ~0xF0);
  3987. b43_radio_write(dev, 0x3064, 0);
  3988. }
  3989. } else {
  3990. if (dev->phy.rev >= 3) {
  3991. b43_radio_init2056(dev);
  3992. b43_switch_channel(dev, dev->phy.channel);
  3993. } else {
  3994. b43_radio_init2055(dev);
  3995. }
  3996. }
  3997. }
  3998. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Anacore */
  3999. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  4000. {
  4001. u16 override = on ? 0x0 : 0x7FFF;
  4002. u16 core = on ? 0xD : 0x00FD;
  4003. if (dev->phy.rev >= 3) {
  4004. if (on) {
  4005. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  4006. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  4007. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  4008. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  4009. } else {
  4010. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  4011. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  4012. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  4013. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  4014. }
  4015. } else {
  4016. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  4017. }
  4018. }
  4019. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  4020. unsigned int new_channel)
  4021. {
  4022. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  4023. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  4024. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  4025. if ((new_channel < 1) || (new_channel > 14))
  4026. return -EINVAL;
  4027. } else {
  4028. if (new_channel > 200)
  4029. return -EINVAL;
  4030. }
  4031. return b43_nphy_set_channel(dev, channel, channel_type);
  4032. }
  4033. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  4034. {
  4035. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  4036. return 1;
  4037. return 36;
  4038. }
  4039. const struct b43_phy_operations b43_phyops_n = {
  4040. .allocate = b43_nphy_op_allocate,
  4041. .free = b43_nphy_op_free,
  4042. .prepare_structs = b43_nphy_op_prepare_structs,
  4043. .init = b43_nphy_op_init,
  4044. .phy_read = b43_nphy_op_read,
  4045. .phy_write = b43_nphy_op_write,
  4046. .phy_maskset = b43_nphy_op_maskset,
  4047. .radio_read = b43_nphy_op_radio_read,
  4048. .radio_write = b43_nphy_op_radio_write,
  4049. .software_rfkill = b43_nphy_op_software_rfkill,
  4050. .switch_analog = b43_nphy_op_switch_analog,
  4051. .switch_channel = b43_nphy_op_switch_channel,
  4052. .get_default_chan = b43_nphy_op_get_default_chan,
  4053. .recalc_txpower = b43_nphy_op_recalc_txpower,
  4054. .adjust_txpower = b43_nphy_op_adjust_txpower,
  4055. };