vmxnet3_drv.c 87 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320
  1. /*
  2. * Linux driver for VMware's vmxnet3 ethernet NIC.
  3. *
  4. * Copyright (C) 2008-2009, VMware, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; version 2 of the License and no later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  13. * NON INFRINGEMENT. See the GNU General Public License for more
  14. * details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. *
  23. * Maintained by: Shreyas Bhatewara <pv-drivers@vmware.com>
  24. *
  25. */
  26. #include <linux/module.h>
  27. #include <net/ip6_checksum.h>
  28. #include "vmxnet3_int.h"
  29. char vmxnet3_driver_name[] = "vmxnet3";
  30. #define VMXNET3_DRIVER_DESC "VMware vmxnet3 virtual NIC driver"
  31. /*
  32. * PCI Device ID Table
  33. * Last entry must be all 0s
  34. */
  35. static DEFINE_PCI_DEVICE_TABLE(vmxnet3_pciid_table) = {
  36. {PCI_VDEVICE(VMWARE, PCI_DEVICE_ID_VMWARE_VMXNET3)},
  37. {0}
  38. };
  39. MODULE_DEVICE_TABLE(pci, vmxnet3_pciid_table);
  40. static atomic_t devices_found;
  41. #define VMXNET3_MAX_DEVICES 10
  42. static int enable_mq = 1;
  43. static int irq_share_mode;
  44. static void
  45. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac);
  46. /*
  47. * Enable/Disable the given intr
  48. */
  49. static void
  50. vmxnet3_enable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  51. {
  52. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 0);
  53. }
  54. static void
  55. vmxnet3_disable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  56. {
  57. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 1);
  58. }
  59. /*
  60. * Enable/Disable all intrs used by the device
  61. */
  62. static void
  63. vmxnet3_enable_all_intrs(struct vmxnet3_adapter *adapter)
  64. {
  65. int i;
  66. for (i = 0; i < adapter->intr.num_intrs; i++)
  67. vmxnet3_enable_intr(adapter, i);
  68. adapter->shared->devRead.intrConf.intrCtrl &=
  69. cpu_to_le32(~VMXNET3_IC_DISABLE_ALL);
  70. }
  71. static void
  72. vmxnet3_disable_all_intrs(struct vmxnet3_adapter *adapter)
  73. {
  74. int i;
  75. adapter->shared->devRead.intrConf.intrCtrl |=
  76. cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  77. for (i = 0; i < adapter->intr.num_intrs; i++)
  78. vmxnet3_disable_intr(adapter, i);
  79. }
  80. static void
  81. vmxnet3_ack_events(struct vmxnet3_adapter *adapter, u32 events)
  82. {
  83. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_ECR, events);
  84. }
  85. static bool
  86. vmxnet3_tq_stopped(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  87. {
  88. return tq->stopped;
  89. }
  90. static void
  91. vmxnet3_tq_start(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  92. {
  93. tq->stopped = false;
  94. netif_start_subqueue(adapter->netdev, tq - adapter->tx_queue);
  95. }
  96. static void
  97. vmxnet3_tq_wake(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  98. {
  99. tq->stopped = false;
  100. netif_wake_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  101. }
  102. static void
  103. vmxnet3_tq_stop(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  104. {
  105. tq->stopped = true;
  106. tq->num_stop++;
  107. netif_stop_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  108. }
  109. /*
  110. * Check the link state. This may start or stop the tx queue.
  111. */
  112. static void
  113. vmxnet3_check_link(struct vmxnet3_adapter *adapter, bool affectTxQueue)
  114. {
  115. u32 ret;
  116. int i;
  117. unsigned long flags;
  118. spin_lock_irqsave(&adapter->cmd_lock, flags);
  119. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_LINK);
  120. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  121. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  122. adapter->link_speed = ret >> 16;
  123. if (ret & 1) { /* Link is up. */
  124. printk(KERN_INFO "%s: NIC Link is Up %d Mbps\n",
  125. adapter->netdev->name, adapter->link_speed);
  126. if (!netif_carrier_ok(adapter->netdev))
  127. netif_carrier_on(adapter->netdev);
  128. if (affectTxQueue) {
  129. for (i = 0; i < adapter->num_tx_queues; i++)
  130. vmxnet3_tq_start(&adapter->tx_queue[i],
  131. adapter);
  132. }
  133. } else {
  134. printk(KERN_INFO "%s: NIC Link is Down\n",
  135. adapter->netdev->name);
  136. if (netif_carrier_ok(adapter->netdev))
  137. netif_carrier_off(adapter->netdev);
  138. if (affectTxQueue) {
  139. for (i = 0; i < adapter->num_tx_queues; i++)
  140. vmxnet3_tq_stop(&adapter->tx_queue[i], adapter);
  141. }
  142. }
  143. }
  144. static void
  145. vmxnet3_process_events(struct vmxnet3_adapter *adapter)
  146. {
  147. int i;
  148. unsigned long flags;
  149. u32 events = le32_to_cpu(adapter->shared->ecr);
  150. if (!events)
  151. return;
  152. vmxnet3_ack_events(adapter, events);
  153. /* Check if link state has changed */
  154. if (events & VMXNET3_ECR_LINK)
  155. vmxnet3_check_link(adapter, true);
  156. /* Check if there is an error on xmit/recv queues */
  157. if (events & (VMXNET3_ECR_TQERR | VMXNET3_ECR_RQERR)) {
  158. spin_lock_irqsave(&adapter->cmd_lock, flags);
  159. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  160. VMXNET3_CMD_GET_QUEUE_STATUS);
  161. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  162. for (i = 0; i < adapter->num_tx_queues; i++)
  163. if (adapter->tqd_start[i].status.stopped)
  164. dev_err(&adapter->netdev->dev,
  165. "%s: tq[%d] error 0x%x\n",
  166. adapter->netdev->name, i, le32_to_cpu(
  167. adapter->tqd_start[i].status.error));
  168. for (i = 0; i < adapter->num_rx_queues; i++)
  169. if (adapter->rqd_start[i].status.stopped)
  170. dev_err(&adapter->netdev->dev,
  171. "%s: rq[%d] error 0x%x\n",
  172. adapter->netdev->name, i,
  173. adapter->rqd_start[i].status.error);
  174. schedule_work(&adapter->work);
  175. }
  176. }
  177. #ifdef __BIG_ENDIAN_BITFIELD
  178. /*
  179. * The device expects the bitfields in shared structures to be written in
  180. * little endian. When CPU is big endian, the following routines are used to
  181. * correctly read and write into ABI.
  182. * The general technique used here is : double word bitfields are defined in
  183. * opposite order for big endian architecture. Then before reading them in
  184. * driver the complete double word is translated using le32_to_cpu. Similarly
  185. * After the driver writes into bitfields, cpu_to_le32 is used to translate the
  186. * double words into required format.
  187. * In order to avoid touching bits in shared structure more than once, temporary
  188. * descriptors are used. These are passed as srcDesc to following functions.
  189. */
  190. static void vmxnet3_RxDescToCPU(const struct Vmxnet3_RxDesc *srcDesc,
  191. struct Vmxnet3_RxDesc *dstDesc)
  192. {
  193. u32 *src = (u32 *)srcDesc + 2;
  194. u32 *dst = (u32 *)dstDesc + 2;
  195. dstDesc->addr = le64_to_cpu(srcDesc->addr);
  196. *dst = le32_to_cpu(*src);
  197. dstDesc->ext1 = le32_to_cpu(srcDesc->ext1);
  198. }
  199. static void vmxnet3_TxDescToLe(const struct Vmxnet3_TxDesc *srcDesc,
  200. struct Vmxnet3_TxDesc *dstDesc)
  201. {
  202. int i;
  203. u32 *src = (u32 *)(srcDesc + 1);
  204. u32 *dst = (u32 *)(dstDesc + 1);
  205. /* Working backwards so that the gen bit is set at the end. */
  206. for (i = 2; i > 0; i--) {
  207. src--;
  208. dst--;
  209. *dst = cpu_to_le32(*src);
  210. }
  211. }
  212. static void vmxnet3_RxCompToCPU(const struct Vmxnet3_RxCompDesc *srcDesc,
  213. struct Vmxnet3_RxCompDesc *dstDesc)
  214. {
  215. int i = 0;
  216. u32 *src = (u32 *)srcDesc;
  217. u32 *dst = (u32 *)dstDesc;
  218. for (i = 0; i < sizeof(struct Vmxnet3_RxCompDesc) / sizeof(u32); i++) {
  219. *dst = le32_to_cpu(*src);
  220. src++;
  221. dst++;
  222. }
  223. }
  224. /* Used to read bitfield values from double words. */
  225. static u32 get_bitfield32(const __le32 *bitfield, u32 pos, u32 size)
  226. {
  227. u32 temp = le32_to_cpu(*bitfield);
  228. u32 mask = ((1 << size) - 1) << pos;
  229. temp &= mask;
  230. temp >>= pos;
  231. return temp;
  232. }
  233. #endif /* __BIG_ENDIAN_BITFIELD */
  234. #ifdef __BIG_ENDIAN_BITFIELD
  235. # define VMXNET3_TXDESC_GET_GEN(txdesc) get_bitfield32(((const __le32 *) \
  236. txdesc) + VMXNET3_TXD_GEN_DWORD_SHIFT, \
  237. VMXNET3_TXD_GEN_SHIFT, VMXNET3_TXD_GEN_SIZE)
  238. # define VMXNET3_TXDESC_GET_EOP(txdesc) get_bitfield32(((const __le32 *) \
  239. txdesc) + VMXNET3_TXD_EOP_DWORD_SHIFT, \
  240. VMXNET3_TXD_EOP_SHIFT, VMXNET3_TXD_EOP_SIZE)
  241. # define VMXNET3_TCD_GET_GEN(tcd) get_bitfield32(((const __le32 *)tcd) + \
  242. VMXNET3_TCD_GEN_DWORD_SHIFT, VMXNET3_TCD_GEN_SHIFT, \
  243. VMXNET3_TCD_GEN_SIZE)
  244. # define VMXNET3_TCD_GET_TXIDX(tcd) get_bitfield32((const __le32 *)tcd, \
  245. VMXNET3_TCD_TXIDX_SHIFT, VMXNET3_TCD_TXIDX_SIZE)
  246. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) do { \
  247. (dstrcd) = (tmp); \
  248. vmxnet3_RxCompToCPU((rcd), (tmp)); \
  249. } while (0)
  250. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) do { \
  251. (dstrxd) = (tmp); \
  252. vmxnet3_RxDescToCPU((rxd), (tmp)); \
  253. } while (0)
  254. #else
  255. # define VMXNET3_TXDESC_GET_GEN(txdesc) ((txdesc)->gen)
  256. # define VMXNET3_TXDESC_GET_EOP(txdesc) ((txdesc)->eop)
  257. # define VMXNET3_TCD_GET_GEN(tcd) ((tcd)->gen)
  258. # define VMXNET3_TCD_GET_TXIDX(tcd) ((tcd)->txdIdx)
  259. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) (dstrcd) = (rcd)
  260. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) (dstrxd) = (rxd)
  261. #endif /* __BIG_ENDIAN_BITFIELD */
  262. static void
  263. vmxnet3_unmap_tx_buf(struct vmxnet3_tx_buf_info *tbi,
  264. struct pci_dev *pdev)
  265. {
  266. if (tbi->map_type == VMXNET3_MAP_SINGLE)
  267. pci_unmap_single(pdev, tbi->dma_addr, tbi->len,
  268. PCI_DMA_TODEVICE);
  269. else if (tbi->map_type == VMXNET3_MAP_PAGE)
  270. pci_unmap_page(pdev, tbi->dma_addr, tbi->len,
  271. PCI_DMA_TODEVICE);
  272. else
  273. BUG_ON(tbi->map_type != VMXNET3_MAP_NONE);
  274. tbi->map_type = VMXNET3_MAP_NONE; /* to help debugging */
  275. }
  276. static int
  277. vmxnet3_unmap_pkt(u32 eop_idx, struct vmxnet3_tx_queue *tq,
  278. struct pci_dev *pdev, struct vmxnet3_adapter *adapter)
  279. {
  280. struct sk_buff *skb;
  281. int entries = 0;
  282. /* no out of order completion */
  283. BUG_ON(tq->buf_info[eop_idx].sop_idx != tq->tx_ring.next2comp);
  284. BUG_ON(VMXNET3_TXDESC_GET_EOP(&(tq->tx_ring.base[eop_idx].txd)) != 1);
  285. skb = tq->buf_info[eop_idx].skb;
  286. BUG_ON(skb == NULL);
  287. tq->buf_info[eop_idx].skb = NULL;
  288. VMXNET3_INC_RING_IDX_ONLY(eop_idx, tq->tx_ring.size);
  289. while (tq->tx_ring.next2comp != eop_idx) {
  290. vmxnet3_unmap_tx_buf(tq->buf_info + tq->tx_ring.next2comp,
  291. pdev);
  292. /* update next2comp w/o tx_lock. Since we are marking more,
  293. * instead of less, tx ring entries avail, the worst case is
  294. * that the tx routine incorrectly re-queues a pkt due to
  295. * insufficient tx ring entries.
  296. */
  297. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  298. entries++;
  299. }
  300. dev_kfree_skb_any(skb);
  301. return entries;
  302. }
  303. static int
  304. vmxnet3_tq_tx_complete(struct vmxnet3_tx_queue *tq,
  305. struct vmxnet3_adapter *adapter)
  306. {
  307. int completed = 0;
  308. union Vmxnet3_GenericDesc *gdesc;
  309. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  310. while (VMXNET3_TCD_GET_GEN(&gdesc->tcd) == tq->comp_ring.gen) {
  311. completed += vmxnet3_unmap_pkt(VMXNET3_TCD_GET_TXIDX(
  312. &gdesc->tcd), tq, adapter->pdev,
  313. adapter);
  314. vmxnet3_comp_ring_adv_next2proc(&tq->comp_ring);
  315. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  316. }
  317. if (completed) {
  318. spin_lock(&tq->tx_lock);
  319. if (unlikely(vmxnet3_tq_stopped(tq, adapter) &&
  320. vmxnet3_cmd_ring_desc_avail(&tq->tx_ring) >
  321. VMXNET3_WAKE_QUEUE_THRESHOLD(tq) &&
  322. netif_carrier_ok(adapter->netdev))) {
  323. vmxnet3_tq_wake(tq, adapter);
  324. }
  325. spin_unlock(&tq->tx_lock);
  326. }
  327. return completed;
  328. }
  329. static void
  330. vmxnet3_tq_cleanup(struct vmxnet3_tx_queue *tq,
  331. struct vmxnet3_adapter *adapter)
  332. {
  333. int i;
  334. while (tq->tx_ring.next2comp != tq->tx_ring.next2fill) {
  335. struct vmxnet3_tx_buf_info *tbi;
  336. tbi = tq->buf_info + tq->tx_ring.next2comp;
  337. vmxnet3_unmap_tx_buf(tbi, adapter->pdev);
  338. if (tbi->skb) {
  339. dev_kfree_skb_any(tbi->skb);
  340. tbi->skb = NULL;
  341. }
  342. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  343. }
  344. /* sanity check, verify all buffers are indeed unmapped and freed */
  345. for (i = 0; i < tq->tx_ring.size; i++) {
  346. BUG_ON(tq->buf_info[i].skb != NULL ||
  347. tq->buf_info[i].map_type != VMXNET3_MAP_NONE);
  348. }
  349. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  350. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  351. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  352. tq->comp_ring.next2proc = 0;
  353. }
  354. static void
  355. vmxnet3_tq_destroy(struct vmxnet3_tx_queue *tq,
  356. struct vmxnet3_adapter *adapter)
  357. {
  358. if (tq->tx_ring.base) {
  359. pci_free_consistent(adapter->pdev, tq->tx_ring.size *
  360. sizeof(struct Vmxnet3_TxDesc),
  361. tq->tx_ring.base, tq->tx_ring.basePA);
  362. tq->tx_ring.base = NULL;
  363. }
  364. if (tq->data_ring.base) {
  365. pci_free_consistent(adapter->pdev, tq->data_ring.size *
  366. sizeof(struct Vmxnet3_TxDataDesc),
  367. tq->data_ring.base, tq->data_ring.basePA);
  368. tq->data_ring.base = NULL;
  369. }
  370. if (tq->comp_ring.base) {
  371. pci_free_consistent(adapter->pdev, tq->comp_ring.size *
  372. sizeof(struct Vmxnet3_TxCompDesc),
  373. tq->comp_ring.base, tq->comp_ring.basePA);
  374. tq->comp_ring.base = NULL;
  375. }
  376. kfree(tq->buf_info);
  377. tq->buf_info = NULL;
  378. }
  379. /* Destroy all tx queues */
  380. void
  381. vmxnet3_tq_destroy_all(struct vmxnet3_adapter *adapter)
  382. {
  383. int i;
  384. for (i = 0; i < adapter->num_tx_queues; i++)
  385. vmxnet3_tq_destroy(&adapter->tx_queue[i], adapter);
  386. }
  387. static void
  388. vmxnet3_tq_init(struct vmxnet3_tx_queue *tq,
  389. struct vmxnet3_adapter *adapter)
  390. {
  391. int i;
  392. /* reset the tx ring contents to 0 and reset the tx ring states */
  393. memset(tq->tx_ring.base, 0, tq->tx_ring.size *
  394. sizeof(struct Vmxnet3_TxDesc));
  395. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  396. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  397. memset(tq->data_ring.base, 0, tq->data_ring.size *
  398. sizeof(struct Vmxnet3_TxDataDesc));
  399. /* reset the tx comp ring contents to 0 and reset comp ring states */
  400. memset(tq->comp_ring.base, 0, tq->comp_ring.size *
  401. sizeof(struct Vmxnet3_TxCompDesc));
  402. tq->comp_ring.next2proc = 0;
  403. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  404. /* reset the bookkeeping data */
  405. memset(tq->buf_info, 0, sizeof(tq->buf_info[0]) * tq->tx_ring.size);
  406. for (i = 0; i < tq->tx_ring.size; i++)
  407. tq->buf_info[i].map_type = VMXNET3_MAP_NONE;
  408. /* stats are not reset */
  409. }
  410. static int
  411. vmxnet3_tq_create(struct vmxnet3_tx_queue *tq,
  412. struct vmxnet3_adapter *adapter)
  413. {
  414. BUG_ON(tq->tx_ring.base || tq->data_ring.base ||
  415. tq->comp_ring.base || tq->buf_info);
  416. tq->tx_ring.base = pci_alloc_consistent(adapter->pdev, tq->tx_ring.size
  417. * sizeof(struct Vmxnet3_TxDesc),
  418. &tq->tx_ring.basePA);
  419. if (!tq->tx_ring.base) {
  420. printk(KERN_ERR "%s: failed to allocate tx ring\n",
  421. adapter->netdev->name);
  422. goto err;
  423. }
  424. tq->data_ring.base = pci_alloc_consistent(adapter->pdev,
  425. tq->data_ring.size *
  426. sizeof(struct Vmxnet3_TxDataDesc),
  427. &tq->data_ring.basePA);
  428. if (!tq->data_ring.base) {
  429. printk(KERN_ERR "%s: failed to allocate data ring\n",
  430. adapter->netdev->name);
  431. goto err;
  432. }
  433. tq->comp_ring.base = pci_alloc_consistent(adapter->pdev,
  434. tq->comp_ring.size *
  435. sizeof(struct Vmxnet3_TxCompDesc),
  436. &tq->comp_ring.basePA);
  437. if (!tq->comp_ring.base) {
  438. printk(KERN_ERR "%s: failed to allocate tx comp ring\n",
  439. adapter->netdev->name);
  440. goto err;
  441. }
  442. tq->buf_info = kcalloc(tq->tx_ring.size, sizeof(tq->buf_info[0]),
  443. GFP_KERNEL);
  444. if (!tq->buf_info) {
  445. printk(KERN_ERR "%s: failed to allocate tx bufinfo\n",
  446. adapter->netdev->name);
  447. goto err;
  448. }
  449. return 0;
  450. err:
  451. vmxnet3_tq_destroy(tq, adapter);
  452. return -ENOMEM;
  453. }
  454. static void
  455. vmxnet3_tq_cleanup_all(struct vmxnet3_adapter *adapter)
  456. {
  457. int i;
  458. for (i = 0; i < adapter->num_tx_queues; i++)
  459. vmxnet3_tq_cleanup(&adapter->tx_queue[i], adapter);
  460. }
  461. /*
  462. * starting from ring->next2fill, allocate rx buffers for the given ring
  463. * of the rx queue and update the rx desc. stop after @num_to_alloc buffers
  464. * are allocated or allocation fails
  465. */
  466. static int
  467. vmxnet3_rq_alloc_rx_buf(struct vmxnet3_rx_queue *rq, u32 ring_idx,
  468. int num_to_alloc, struct vmxnet3_adapter *adapter)
  469. {
  470. int num_allocated = 0;
  471. struct vmxnet3_rx_buf_info *rbi_base = rq->buf_info[ring_idx];
  472. struct vmxnet3_cmd_ring *ring = &rq->rx_ring[ring_idx];
  473. u32 val;
  474. while (num_allocated <= num_to_alloc) {
  475. struct vmxnet3_rx_buf_info *rbi;
  476. union Vmxnet3_GenericDesc *gd;
  477. rbi = rbi_base + ring->next2fill;
  478. gd = ring->base + ring->next2fill;
  479. if (rbi->buf_type == VMXNET3_RX_BUF_SKB) {
  480. if (rbi->skb == NULL) {
  481. rbi->skb = dev_alloc_skb(rbi->len +
  482. NET_IP_ALIGN);
  483. if (unlikely(rbi->skb == NULL)) {
  484. rq->stats.rx_buf_alloc_failure++;
  485. break;
  486. }
  487. rbi->skb->dev = adapter->netdev;
  488. skb_reserve(rbi->skb, NET_IP_ALIGN);
  489. rbi->dma_addr = pci_map_single(adapter->pdev,
  490. rbi->skb->data, rbi->len,
  491. PCI_DMA_FROMDEVICE);
  492. } else {
  493. /* rx buffer skipped by the device */
  494. }
  495. val = VMXNET3_RXD_BTYPE_HEAD << VMXNET3_RXD_BTYPE_SHIFT;
  496. } else {
  497. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE ||
  498. rbi->len != PAGE_SIZE);
  499. if (rbi->page == NULL) {
  500. rbi->page = alloc_page(GFP_ATOMIC);
  501. if (unlikely(rbi->page == NULL)) {
  502. rq->stats.rx_buf_alloc_failure++;
  503. break;
  504. }
  505. rbi->dma_addr = pci_map_page(adapter->pdev,
  506. rbi->page, 0, PAGE_SIZE,
  507. PCI_DMA_FROMDEVICE);
  508. } else {
  509. /* rx buffers skipped by the device */
  510. }
  511. val = VMXNET3_RXD_BTYPE_BODY << VMXNET3_RXD_BTYPE_SHIFT;
  512. }
  513. BUG_ON(rbi->dma_addr == 0);
  514. gd->rxd.addr = cpu_to_le64(rbi->dma_addr);
  515. gd->dword[2] = cpu_to_le32((!ring->gen << VMXNET3_RXD_GEN_SHIFT)
  516. | val | rbi->len);
  517. /* Fill the last buffer but dont mark it ready, or else the
  518. * device will think that the queue is full */
  519. if (num_allocated == num_to_alloc)
  520. break;
  521. gd->dword[2] |= cpu_to_le32(ring->gen << VMXNET3_RXD_GEN_SHIFT);
  522. num_allocated++;
  523. vmxnet3_cmd_ring_adv_next2fill(ring);
  524. }
  525. rq->uncommitted[ring_idx] += num_allocated;
  526. dev_dbg(&adapter->netdev->dev,
  527. "alloc_rx_buf: %d allocated, next2fill %u, next2comp "
  528. "%u, uncommited %u\n", num_allocated, ring->next2fill,
  529. ring->next2comp, rq->uncommitted[ring_idx]);
  530. /* so that the device can distinguish a full ring and an empty ring */
  531. BUG_ON(num_allocated != 0 && ring->next2fill == ring->next2comp);
  532. return num_allocated;
  533. }
  534. static void
  535. vmxnet3_append_frag(struct sk_buff *skb, struct Vmxnet3_RxCompDesc *rcd,
  536. struct vmxnet3_rx_buf_info *rbi)
  537. {
  538. struct skb_frag_struct *frag = skb_shinfo(skb)->frags +
  539. skb_shinfo(skb)->nr_frags;
  540. BUG_ON(skb_shinfo(skb)->nr_frags >= MAX_SKB_FRAGS);
  541. __skb_frag_set_page(frag, rbi->page);
  542. frag->page_offset = 0;
  543. skb_frag_size_set(frag, rcd->len);
  544. skb->data_len += rcd->len;
  545. skb->truesize += PAGE_SIZE;
  546. skb_shinfo(skb)->nr_frags++;
  547. }
  548. static void
  549. vmxnet3_map_pkt(struct sk_buff *skb, struct vmxnet3_tx_ctx *ctx,
  550. struct vmxnet3_tx_queue *tq, struct pci_dev *pdev,
  551. struct vmxnet3_adapter *adapter)
  552. {
  553. u32 dw2, len;
  554. unsigned long buf_offset;
  555. int i;
  556. union Vmxnet3_GenericDesc *gdesc;
  557. struct vmxnet3_tx_buf_info *tbi = NULL;
  558. BUG_ON(ctx->copy_size > skb_headlen(skb));
  559. /* use the previous gen bit for the SOP desc */
  560. dw2 = (tq->tx_ring.gen ^ 0x1) << VMXNET3_TXD_GEN_SHIFT;
  561. ctx->sop_txd = tq->tx_ring.base + tq->tx_ring.next2fill;
  562. gdesc = ctx->sop_txd; /* both loops below can be skipped */
  563. /* no need to map the buffer if headers are copied */
  564. if (ctx->copy_size) {
  565. ctx->sop_txd->txd.addr = cpu_to_le64(tq->data_ring.basePA +
  566. tq->tx_ring.next2fill *
  567. sizeof(struct Vmxnet3_TxDataDesc));
  568. ctx->sop_txd->dword[2] = cpu_to_le32(dw2 | ctx->copy_size);
  569. ctx->sop_txd->dword[3] = 0;
  570. tbi = tq->buf_info + tq->tx_ring.next2fill;
  571. tbi->map_type = VMXNET3_MAP_NONE;
  572. dev_dbg(&adapter->netdev->dev,
  573. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  574. tq->tx_ring.next2fill,
  575. le64_to_cpu(ctx->sop_txd->txd.addr),
  576. ctx->sop_txd->dword[2], ctx->sop_txd->dword[3]);
  577. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  578. /* use the right gen for non-SOP desc */
  579. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  580. }
  581. /* linear part can use multiple tx desc if it's big */
  582. len = skb_headlen(skb) - ctx->copy_size;
  583. buf_offset = ctx->copy_size;
  584. while (len) {
  585. u32 buf_size;
  586. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  587. buf_size = len;
  588. dw2 |= len;
  589. } else {
  590. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  591. /* spec says that for TxDesc.len, 0 == 2^14 */
  592. }
  593. tbi = tq->buf_info + tq->tx_ring.next2fill;
  594. tbi->map_type = VMXNET3_MAP_SINGLE;
  595. tbi->dma_addr = pci_map_single(adapter->pdev,
  596. skb->data + buf_offset, buf_size,
  597. PCI_DMA_TODEVICE);
  598. tbi->len = buf_size;
  599. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  600. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  601. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  602. gdesc->dword[2] = cpu_to_le32(dw2);
  603. gdesc->dword[3] = 0;
  604. dev_dbg(&adapter->netdev->dev,
  605. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  606. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  607. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  608. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  609. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  610. len -= buf_size;
  611. buf_offset += buf_size;
  612. }
  613. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  614. const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  615. tbi = tq->buf_info + tq->tx_ring.next2fill;
  616. tbi->map_type = VMXNET3_MAP_PAGE;
  617. tbi->dma_addr = skb_frag_dma_map(&adapter->pdev->dev, frag,
  618. 0, skb_frag_size(frag),
  619. DMA_TO_DEVICE);
  620. tbi->len = skb_frag_size(frag);
  621. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  622. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  623. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  624. gdesc->dword[2] = cpu_to_le32(dw2 | skb_frag_size(frag));
  625. gdesc->dword[3] = 0;
  626. dev_dbg(&adapter->netdev->dev,
  627. "txd[%u]: 0x%llu %u %u\n",
  628. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  629. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  630. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  631. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  632. }
  633. ctx->eop_txd = gdesc;
  634. /* set the last buf_info for the pkt */
  635. tbi->skb = skb;
  636. tbi->sop_idx = ctx->sop_txd - tq->tx_ring.base;
  637. }
  638. /* Init all tx queues */
  639. static void
  640. vmxnet3_tq_init_all(struct vmxnet3_adapter *adapter)
  641. {
  642. int i;
  643. for (i = 0; i < adapter->num_tx_queues; i++)
  644. vmxnet3_tq_init(&adapter->tx_queue[i], adapter);
  645. }
  646. /*
  647. * parse and copy relevant protocol headers:
  648. * For a tso pkt, relevant headers are L2/3/4 including options
  649. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  650. * if it's a TCP/UDP pkt
  651. *
  652. * Returns:
  653. * -1: error happens during parsing
  654. * 0: protocol headers parsed, but too big to be copied
  655. * 1: protocol headers parsed and copied
  656. *
  657. * Other effects:
  658. * 1. related *ctx fields are updated.
  659. * 2. ctx->copy_size is # of bytes copied
  660. * 3. the portion copied is guaranteed to be in the linear part
  661. *
  662. */
  663. static int
  664. vmxnet3_parse_and_copy_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  665. struct vmxnet3_tx_ctx *ctx,
  666. struct vmxnet3_adapter *adapter)
  667. {
  668. struct Vmxnet3_TxDataDesc *tdd;
  669. if (ctx->mss) { /* TSO */
  670. ctx->eth_ip_hdr_size = skb_transport_offset(skb);
  671. ctx->l4_hdr_size = ((struct tcphdr *)
  672. skb_transport_header(skb))->doff * 4;
  673. ctx->copy_size = ctx->eth_ip_hdr_size + ctx->l4_hdr_size;
  674. } else {
  675. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  676. ctx->eth_ip_hdr_size = skb_checksum_start_offset(skb);
  677. if (ctx->ipv4) {
  678. struct iphdr *iph = (struct iphdr *)
  679. skb_network_header(skb);
  680. if (iph->protocol == IPPROTO_TCP)
  681. ctx->l4_hdr_size = ((struct tcphdr *)
  682. skb_transport_header(skb))->doff * 4;
  683. else if (iph->protocol == IPPROTO_UDP)
  684. ctx->l4_hdr_size =
  685. sizeof(struct udphdr);
  686. else
  687. ctx->l4_hdr_size = 0;
  688. } else {
  689. /* for simplicity, don't copy L4 headers */
  690. ctx->l4_hdr_size = 0;
  691. }
  692. ctx->copy_size = min(ctx->eth_ip_hdr_size +
  693. ctx->l4_hdr_size, skb->len);
  694. } else {
  695. ctx->eth_ip_hdr_size = 0;
  696. ctx->l4_hdr_size = 0;
  697. /* copy as much as allowed */
  698. ctx->copy_size = min((unsigned int)VMXNET3_HDR_COPY_SIZE
  699. , skb_headlen(skb));
  700. }
  701. /* make sure headers are accessible directly */
  702. if (unlikely(!pskb_may_pull(skb, ctx->copy_size)))
  703. goto err;
  704. }
  705. if (unlikely(ctx->copy_size > VMXNET3_HDR_COPY_SIZE)) {
  706. tq->stats.oversized_hdr++;
  707. ctx->copy_size = 0;
  708. return 0;
  709. }
  710. tdd = tq->data_ring.base + tq->tx_ring.next2fill;
  711. memcpy(tdd->data, skb->data, ctx->copy_size);
  712. dev_dbg(&adapter->netdev->dev,
  713. "copy %u bytes to dataRing[%u]\n",
  714. ctx->copy_size, tq->tx_ring.next2fill);
  715. return 1;
  716. err:
  717. return -1;
  718. }
  719. static void
  720. vmxnet3_prepare_tso(struct sk_buff *skb,
  721. struct vmxnet3_tx_ctx *ctx)
  722. {
  723. struct tcphdr *tcph = (struct tcphdr *)skb_transport_header(skb);
  724. if (ctx->ipv4) {
  725. struct iphdr *iph = (struct iphdr *)skb_network_header(skb);
  726. iph->check = 0;
  727. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
  728. IPPROTO_TCP, 0);
  729. } else {
  730. struct ipv6hdr *iph = (struct ipv6hdr *)skb_network_header(skb);
  731. tcph->check = ~csum_ipv6_magic(&iph->saddr, &iph->daddr, 0,
  732. IPPROTO_TCP, 0);
  733. }
  734. }
  735. /*
  736. * Transmits a pkt thru a given tq
  737. * Returns:
  738. * NETDEV_TX_OK: descriptors are setup successfully
  739. * NETDEV_TX_OK: error occurred, the pkt is dropped
  740. * NETDEV_TX_BUSY: tx ring is full, queue is stopped
  741. *
  742. * Side-effects:
  743. * 1. tx ring may be changed
  744. * 2. tq stats may be updated accordingly
  745. * 3. shared->txNumDeferred may be updated
  746. */
  747. static int
  748. vmxnet3_tq_xmit(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  749. struct vmxnet3_adapter *adapter, struct net_device *netdev)
  750. {
  751. int ret;
  752. u32 count;
  753. unsigned long flags;
  754. struct vmxnet3_tx_ctx ctx;
  755. union Vmxnet3_GenericDesc *gdesc;
  756. #ifdef __BIG_ENDIAN_BITFIELD
  757. /* Use temporary descriptor to avoid touching bits multiple times */
  758. union Vmxnet3_GenericDesc tempTxDesc;
  759. #endif
  760. /* conservatively estimate # of descriptors to use */
  761. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) +
  762. skb_shinfo(skb)->nr_frags + 1;
  763. ctx.ipv4 = (vlan_get_protocol(skb) == cpu_to_be16(ETH_P_IP));
  764. ctx.mss = skb_shinfo(skb)->gso_size;
  765. if (ctx.mss) {
  766. if (skb_header_cloned(skb)) {
  767. if (unlikely(pskb_expand_head(skb, 0, 0,
  768. GFP_ATOMIC) != 0)) {
  769. tq->stats.drop_tso++;
  770. goto drop_pkt;
  771. }
  772. tq->stats.copy_skb_header++;
  773. }
  774. vmxnet3_prepare_tso(skb, &ctx);
  775. } else {
  776. if (unlikely(count > VMXNET3_MAX_TXD_PER_PKT)) {
  777. /* non-tso pkts must not use more than
  778. * VMXNET3_MAX_TXD_PER_PKT entries
  779. */
  780. if (skb_linearize(skb) != 0) {
  781. tq->stats.drop_too_many_frags++;
  782. goto drop_pkt;
  783. }
  784. tq->stats.linearized++;
  785. /* recalculate the # of descriptors to use */
  786. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  787. }
  788. }
  789. spin_lock_irqsave(&tq->tx_lock, flags);
  790. if (count > vmxnet3_cmd_ring_desc_avail(&tq->tx_ring)) {
  791. tq->stats.tx_ring_full++;
  792. dev_dbg(&adapter->netdev->dev,
  793. "tx queue stopped on %s, next2comp %u"
  794. " next2fill %u\n", adapter->netdev->name,
  795. tq->tx_ring.next2comp, tq->tx_ring.next2fill);
  796. vmxnet3_tq_stop(tq, adapter);
  797. spin_unlock_irqrestore(&tq->tx_lock, flags);
  798. return NETDEV_TX_BUSY;
  799. }
  800. ret = vmxnet3_parse_and_copy_hdr(skb, tq, &ctx, adapter);
  801. if (ret >= 0) {
  802. BUG_ON(ret <= 0 && ctx.copy_size != 0);
  803. /* hdrs parsed, check against other limits */
  804. if (ctx.mss) {
  805. if (unlikely(ctx.eth_ip_hdr_size + ctx.l4_hdr_size >
  806. VMXNET3_MAX_TX_BUF_SIZE)) {
  807. goto hdr_too_big;
  808. }
  809. } else {
  810. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  811. if (unlikely(ctx.eth_ip_hdr_size +
  812. skb->csum_offset >
  813. VMXNET3_MAX_CSUM_OFFSET)) {
  814. goto hdr_too_big;
  815. }
  816. }
  817. }
  818. } else {
  819. tq->stats.drop_hdr_inspect_err++;
  820. goto unlock_drop_pkt;
  821. }
  822. /* fill tx descs related to addr & len */
  823. vmxnet3_map_pkt(skb, &ctx, tq, adapter->pdev, adapter);
  824. /* setup the EOP desc */
  825. ctx.eop_txd->dword[3] = cpu_to_le32(VMXNET3_TXD_CQ | VMXNET3_TXD_EOP);
  826. /* setup the SOP desc */
  827. #ifdef __BIG_ENDIAN_BITFIELD
  828. gdesc = &tempTxDesc;
  829. gdesc->dword[2] = ctx.sop_txd->dword[2];
  830. gdesc->dword[3] = ctx.sop_txd->dword[3];
  831. #else
  832. gdesc = ctx.sop_txd;
  833. #endif
  834. if (ctx.mss) {
  835. gdesc->txd.hlen = ctx.eth_ip_hdr_size + ctx.l4_hdr_size;
  836. gdesc->txd.om = VMXNET3_OM_TSO;
  837. gdesc->txd.msscof = ctx.mss;
  838. le32_add_cpu(&tq->shared->txNumDeferred, (skb->len -
  839. gdesc->txd.hlen + ctx.mss - 1) / ctx.mss);
  840. } else {
  841. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  842. gdesc->txd.hlen = ctx.eth_ip_hdr_size;
  843. gdesc->txd.om = VMXNET3_OM_CSUM;
  844. gdesc->txd.msscof = ctx.eth_ip_hdr_size +
  845. skb->csum_offset;
  846. } else {
  847. gdesc->txd.om = 0;
  848. gdesc->txd.msscof = 0;
  849. }
  850. le32_add_cpu(&tq->shared->txNumDeferred, 1);
  851. }
  852. if (vlan_tx_tag_present(skb)) {
  853. gdesc->txd.ti = 1;
  854. gdesc->txd.tci = vlan_tx_tag_get(skb);
  855. }
  856. /* finally flips the GEN bit of the SOP desc. */
  857. gdesc->dword[2] = cpu_to_le32(le32_to_cpu(gdesc->dword[2]) ^
  858. VMXNET3_TXD_GEN);
  859. #ifdef __BIG_ENDIAN_BITFIELD
  860. /* Finished updating in bitfields of Tx Desc, so write them in original
  861. * place.
  862. */
  863. vmxnet3_TxDescToLe((struct Vmxnet3_TxDesc *)gdesc,
  864. (struct Vmxnet3_TxDesc *)ctx.sop_txd);
  865. gdesc = ctx.sop_txd;
  866. #endif
  867. dev_dbg(&adapter->netdev->dev,
  868. "txd[%u]: SOP 0x%Lx 0x%x 0x%x\n",
  869. (u32)((union Vmxnet3_GenericDesc *)ctx.sop_txd -
  870. tq->tx_ring.base), le64_to_cpu(gdesc->txd.addr),
  871. le32_to_cpu(gdesc->dword[2]), le32_to_cpu(gdesc->dword[3]));
  872. spin_unlock_irqrestore(&tq->tx_lock, flags);
  873. if (le32_to_cpu(tq->shared->txNumDeferred) >=
  874. le32_to_cpu(tq->shared->txThreshold)) {
  875. tq->shared->txNumDeferred = 0;
  876. VMXNET3_WRITE_BAR0_REG(adapter,
  877. VMXNET3_REG_TXPROD + tq->qid * 8,
  878. tq->tx_ring.next2fill);
  879. }
  880. return NETDEV_TX_OK;
  881. hdr_too_big:
  882. tq->stats.drop_oversized_hdr++;
  883. unlock_drop_pkt:
  884. spin_unlock_irqrestore(&tq->tx_lock, flags);
  885. drop_pkt:
  886. tq->stats.drop_total++;
  887. dev_kfree_skb(skb);
  888. return NETDEV_TX_OK;
  889. }
  890. static netdev_tx_t
  891. vmxnet3_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  892. {
  893. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  894. BUG_ON(skb->queue_mapping > adapter->num_tx_queues);
  895. return vmxnet3_tq_xmit(skb,
  896. &adapter->tx_queue[skb->queue_mapping],
  897. adapter, netdev);
  898. }
  899. static void
  900. vmxnet3_rx_csum(struct vmxnet3_adapter *adapter,
  901. struct sk_buff *skb,
  902. union Vmxnet3_GenericDesc *gdesc)
  903. {
  904. if (!gdesc->rcd.cnc && adapter->netdev->features & NETIF_F_RXCSUM) {
  905. /* typical case: TCP/UDP over IP and both csums are correct */
  906. if ((le32_to_cpu(gdesc->dword[3]) & VMXNET3_RCD_CSUM_OK) ==
  907. VMXNET3_RCD_CSUM_OK) {
  908. skb->ip_summed = CHECKSUM_UNNECESSARY;
  909. BUG_ON(!(gdesc->rcd.tcp || gdesc->rcd.udp));
  910. BUG_ON(!(gdesc->rcd.v4 || gdesc->rcd.v6));
  911. BUG_ON(gdesc->rcd.frg);
  912. } else {
  913. if (gdesc->rcd.csum) {
  914. skb->csum = htons(gdesc->rcd.csum);
  915. skb->ip_summed = CHECKSUM_PARTIAL;
  916. } else {
  917. skb_checksum_none_assert(skb);
  918. }
  919. }
  920. } else {
  921. skb_checksum_none_assert(skb);
  922. }
  923. }
  924. static void
  925. vmxnet3_rx_error(struct vmxnet3_rx_queue *rq, struct Vmxnet3_RxCompDesc *rcd,
  926. struct vmxnet3_rx_ctx *ctx, struct vmxnet3_adapter *adapter)
  927. {
  928. rq->stats.drop_err++;
  929. if (!rcd->fcs)
  930. rq->stats.drop_fcs++;
  931. rq->stats.drop_total++;
  932. /*
  933. * We do not unmap and chain the rx buffer to the skb.
  934. * We basically pretend this buffer is not used and will be recycled
  935. * by vmxnet3_rq_alloc_rx_buf()
  936. */
  937. /*
  938. * ctx->skb may be NULL if this is the first and the only one
  939. * desc for the pkt
  940. */
  941. if (ctx->skb)
  942. dev_kfree_skb_irq(ctx->skb);
  943. ctx->skb = NULL;
  944. }
  945. static int
  946. vmxnet3_rq_rx_complete(struct vmxnet3_rx_queue *rq,
  947. struct vmxnet3_adapter *adapter, int quota)
  948. {
  949. static const u32 rxprod_reg[2] = {
  950. VMXNET3_REG_RXPROD, VMXNET3_REG_RXPROD2
  951. };
  952. u32 num_rxd = 0;
  953. bool skip_page_frags = false;
  954. struct Vmxnet3_RxCompDesc *rcd;
  955. struct vmxnet3_rx_ctx *ctx = &rq->rx_ctx;
  956. #ifdef __BIG_ENDIAN_BITFIELD
  957. struct Vmxnet3_RxDesc rxCmdDesc;
  958. struct Vmxnet3_RxCompDesc rxComp;
  959. #endif
  960. vmxnet3_getRxComp(rcd, &rq->comp_ring.base[rq->comp_ring.next2proc].rcd,
  961. &rxComp);
  962. while (rcd->gen == rq->comp_ring.gen) {
  963. struct vmxnet3_rx_buf_info *rbi;
  964. struct sk_buff *skb, *new_skb = NULL;
  965. struct page *new_page = NULL;
  966. int num_to_alloc;
  967. struct Vmxnet3_RxDesc *rxd;
  968. u32 idx, ring_idx;
  969. struct vmxnet3_cmd_ring *ring = NULL;
  970. if (num_rxd >= quota) {
  971. /* we may stop even before we see the EOP desc of
  972. * the current pkt
  973. */
  974. break;
  975. }
  976. num_rxd++;
  977. BUG_ON(rcd->rqID != rq->qid && rcd->rqID != rq->qid2);
  978. idx = rcd->rxdIdx;
  979. ring_idx = rcd->rqID < adapter->num_rx_queues ? 0 : 1;
  980. ring = rq->rx_ring + ring_idx;
  981. vmxnet3_getRxDesc(rxd, &rq->rx_ring[ring_idx].base[idx].rxd,
  982. &rxCmdDesc);
  983. rbi = rq->buf_info[ring_idx] + idx;
  984. BUG_ON(rxd->addr != rbi->dma_addr ||
  985. rxd->len != rbi->len);
  986. if (unlikely(rcd->eop && rcd->err)) {
  987. vmxnet3_rx_error(rq, rcd, ctx, adapter);
  988. goto rcd_done;
  989. }
  990. if (rcd->sop) { /* first buf of the pkt */
  991. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_HEAD ||
  992. rcd->rqID != rq->qid);
  993. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_SKB);
  994. BUG_ON(ctx->skb != NULL || rbi->skb == NULL);
  995. if (unlikely(rcd->len == 0)) {
  996. /* Pretend the rx buffer is skipped. */
  997. BUG_ON(!(rcd->sop && rcd->eop));
  998. dev_dbg(&adapter->netdev->dev,
  999. "rxRing[%u][%u] 0 length\n",
  1000. ring_idx, idx);
  1001. goto rcd_done;
  1002. }
  1003. skip_page_frags = false;
  1004. ctx->skb = rbi->skb;
  1005. new_skb = dev_alloc_skb(rbi->len + NET_IP_ALIGN);
  1006. if (new_skb == NULL) {
  1007. /* Skb allocation failed, do not handover this
  1008. * skb to stack. Reuse it. Drop the existing pkt
  1009. */
  1010. rq->stats.rx_buf_alloc_failure++;
  1011. ctx->skb = NULL;
  1012. rq->stats.drop_total++;
  1013. skip_page_frags = true;
  1014. goto rcd_done;
  1015. }
  1016. pci_unmap_single(adapter->pdev, rbi->dma_addr, rbi->len,
  1017. PCI_DMA_FROMDEVICE);
  1018. skb_put(ctx->skb, rcd->len);
  1019. /* Immediate refill */
  1020. new_skb->dev = adapter->netdev;
  1021. skb_reserve(new_skb, NET_IP_ALIGN);
  1022. rbi->skb = new_skb;
  1023. rbi->dma_addr = pci_map_single(adapter->pdev,
  1024. rbi->skb->data, rbi->len,
  1025. PCI_DMA_FROMDEVICE);
  1026. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1027. rxd->len = rbi->len;
  1028. } else {
  1029. BUG_ON(ctx->skb == NULL && !skip_page_frags);
  1030. /* non SOP buffer must be type 1 in most cases */
  1031. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE);
  1032. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_BODY);
  1033. /* If an sop buffer was dropped, skip all
  1034. * following non-sop fragments. They will be reused.
  1035. */
  1036. if (skip_page_frags)
  1037. goto rcd_done;
  1038. new_page = alloc_page(GFP_ATOMIC);
  1039. if (unlikely(new_page == NULL)) {
  1040. /* Replacement page frag could not be allocated.
  1041. * Reuse this page. Drop the pkt and free the
  1042. * skb which contained this page as a frag. Skip
  1043. * processing all the following non-sop frags.
  1044. */
  1045. rq->stats.rx_buf_alloc_failure++;
  1046. dev_kfree_skb(ctx->skb);
  1047. ctx->skb = NULL;
  1048. skip_page_frags = true;
  1049. goto rcd_done;
  1050. }
  1051. if (rcd->len) {
  1052. pci_unmap_page(adapter->pdev,
  1053. rbi->dma_addr, rbi->len,
  1054. PCI_DMA_FROMDEVICE);
  1055. vmxnet3_append_frag(ctx->skb, rcd, rbi);
  1056. }
  1057. /* Immediate refill */
  1058. rbi->page = new_page;
  1059. rbi->dma_addr = pci_map_page(adapter->pdev, rbi->page,
  1060. 0, PAGE_SIZE,
  1061. PCI_DMA_FROMDEVICE);
  1062. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1063. rxd->len = rbi->len;
  1064. }
  1065. skb = ctx->skb;
  1066. if (rcd->eop) {
  1067. skb->len += skb->data_len;
  1068. vmxnet3_rx_csum(adapter, skb,
  1069. (union Vmxnet3_GenericDesc *)rcd);
  1070. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1071. if (unlikely(rcd->ts))
  1072. __vlan_hwaccel_put_tag(skb, rcd->tci);
  1073. if (adapter->netdev->features & NETIF_F_LRO)
  1074. netif_receive_skb(skb);
  1075. else
  1076. napi_gro_receive(&rq->napi, skb);
  1077. ctx->skb = NULL;
  1078. }
  1079. rcd_done:
  1080. /* device may have skipped some rx descs */
  1081. ring->next2comp = idx;
  1082. num_to_alloc = vmxnet3_cmd_ring_desc_avail(ring);
  1083. ring = rq->rx_ring + ring_idx;
  1084. while (num_to_alloc) {
  1085. vmxnet3_getRxDesc(rxd, &ring->base[ring->next2fill].rxd,
  1086. &rxCmdDesc);
  1087. BUG_ON(!rxd->addr);
  1088. /* Recv desc is ready to be used by the device */
  1089. rxd->gen = ring->gen;
  1090. vmxnet3_cmd_ring_adv_next2fill(ring);
  1091. num_to_alloc--;
  1092. }
  1093. /* if needed, update the register */
  1094. if (unlikely(rq->shared->updateRxProd)) {
  1095. VMXNET3_WRITE_BAR0_REG(adapter,
  1096. rxprod_reg[ring_idx] + rq->qid * 8,
  1097. ring->next2fill);
  1098. rq->uncommitted[ring_idx] = 0;
  1099. }
  1100. vmxnet3_comp_ring_adv_next2proc(&rq->comp_ring);
  1101. vmxnet3_getRxComp(rcd,
  1102. &rq->comp_ring.base[rq->comp_ring.next2proc].rcd, &rxComp);
  1103. }
  1104. return num_rxd;
  1105. }
  1106. static void
  1107. vmxnet3_rq_cleanup(struct vmxnet3_rx_queue *rq,
  1108. struct vmxnet3_adapter *adapter)
  1109. {
  1110. u32 i, ring_idx;
  1111. struct Vmxnet3_RxDesc *rxd;
  1112. for (ring_idx = 0; ring_idx < 2; ring_idx++) {
  1113. for (i = 0; i < rq->rx_ring[ring_idx].size; i++) {
  1114. #ifdef __BIG_ENDIAN_BITFIELD
  1115. struct Vmxnet3_RxDesc rxDesc;
  1116. #endif
  1117. vmxnet3_getRxDesc(rxd,
  1118. &rq->rx_ring[ring_idx].base[i].rxd, &rxDesc);
  1119. if (rxd->btype == VMXNET3_RXD_BTYPE_HEAD &&
  1120. rq->buf_info[ring_idx][i].skb) {
  1121. pci_unmap_single(adapter->pdev, rxd->addr,
  1122. rxd->len, PCI_DMA_FROMDEVICE);
  1123. dev_kfree_skb(rq->buf_info[ring_idx][i].skb);
  1124. rq->buf_info[ring_idx][i].skb = NULL;
  1125. } else if (rxd->btype == VMXNET3_RXD_BTYPE_BODY &&
  1126. rq->buf_info[ring_idx][i].page) {
  1127. pci_unmap_page(adapter->pdev, rxd->addr,
  1128. rxd->len, PCI_DMA_FROMDEVICE);
  1129. put_page(rq->buf_info[ring_idx][i].page);
  1130. rq->buf_info[ring_idx][i].page = NULL;
  1131. }
  1132. }
  1133. rq->rx_ring[ring_idx].gen = VMXNET3_INIT_GEN;
  1134. rq->rx_ring[ring_idx].next2fill =
  1135. rq->rx_ring[ring_idx].next2comp = 0;
  1136. rq->uncommitted[ring_idx] = 0;
  1137. }
  1138. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1139. rq->comp_ring.next2proc = 0;
  1140. }
  1141. static void
  1142. vmxnet3_rq_cleanup_all(struct vmxnet3_adapter *adapter)
  1143. {
  1144. int i;
  1145. for (i = 0; i < adapter->num_rx_queues; i++)
  1146. vmxnet3_rq_cleanup(&adapter->rx_queue[i], adapter);
  1147. }
  1148. void vmxnet3_rq_destroy(struct vmxnet3_rx_queue *rq,
  1149. struct vmxnet3_adapter *adapter)
  1150. {
  1151. int i;
  1152. int j;
  1153. /* all rx buffers must have already been freed */
  1154. for (i = 0; i < 2; i++) {
  1155. if (rq->buf_info[i]) {
  1156. for (j = 0; j < rq->rx_ring[i].size; j++)
  1157. BUG_ON(rq->buf_info[i][j].page != NULL);
  1158. }
  1159. }
  1160. kfree(rq->buf_info[0]);
  1161. for (i = 0; i < 2; i++) {
  1162. if (rq->rx_ring[i].base) {
  1163. pci_free_consistent(adapter->pdev, rq->rx_ring[i].size
  1164. * sizeof(struct Vmxnet3_RxDesc),
  1165. rq->rx_ring[i].base,
  1166. rq->rx_ring[i].basePA);
  1167. rq->rx_ring[i].base = NULL;
  1168. }
  1169. rq->buf_info[i] = NULL;
  1170. }
  1171. if (rq->comp_ring.base) {
  1172. pci_free_consistent(adapter->pdev, rq->comp_ring.size *
  1173. sizeof(struct Vmxnet3_RxCompDesc),
  1174. rq->comp_ring.base, rq->comp_ring.basePA);
  1175. rq->comp_ring.base = NULL;
  1176. }
  1177. }
  1178. static int
  1179. vmxnet3_rq_init(struct vmxnet3_rx_queue *rq,
  1180. struct vmxnet3_adapter *adapter)
  1181. {
  1182. int i;
  1183. /* initialize buf_info */
  1184. for (i = 0; i < rq->rx_ring[0].size; i++) {
  1185. /* 1st buf for a pkt is skbuff */
  1186. if (i % adapter->rx_buf_per_pkt == 0) {
  1187. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_SKB;
  1188. rq->buf_info[0][i].len = adapter->skb_buf_size;
  1189. } else { /* subsequent bufs for a pkt is frag */
  1190. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1191. rq->buf_info[0][i].len = PAGE_SIZE;
  1192. }
  1193. }
  1194. for (i = 0; i < rq->rx_ring[1].size; i++) {
  1195. rq->buf_info[1][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1196. rq->buf_info[1][i].len = PAGE_SIZE;
  1197. }
  1198. /* reset internal state and allocate buffers for both rings */
  1199. for (i = 0; i < 2; i++) {
  1200. rq->rx_ring[i].next2fill = rq->rx_ring[i].next2comp = 0;
  1201. rq->uncommitted[i] = 0;
  1202. memset(rq->rx_ring[i].base, 0, rq->rx_ring[i].size *
  1203. sizeof(struct Vmxnet3_RxDesc));
  1204. rq->rx_ring[i].gen = VMXNET3_INIT_GEN;
  1205. }
  1206. if (vmxnet3_rq_alloc_rx_buf(rq, 0, rq->rx_ring[0].size - 1,
  1207. adapter) == 0) {
  1208. /* at least has 1 rx buffer for the 1st ring */
  1209. return -ENOMEM;
  1210. }
  1211. vmxnet3_rq_alloc_rx_buf(rq, 1, rq->rx_ring[1].size - 1, adapter);
  1212. /* reset the comp ring */
  1213. rq->comp_ring.next2proc = 0;
  1214. memset(rq->comp_ring.base, 0, rq->comp_ring.size *
  1215. sizeof(struct Vmxnet3_RxCompDesc));
  1216. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1217. /* reset rxctx */
  1218. rq->rx_ctx.skb = NULL;
  1219. /* stats are not reset */
  1220. return 0;
  1221. }
  1222. static int
  1223. vmxnet3_rq_init_all(struct vmxnet3_adapter *adapter)
  1224. {
  1225. int i, err = 0;
  1226. for (i = 0; i < adapter->num_rx_queues; i++) {
  1227. err = vmxnet3_rq_init(&adapter->rx_queue[i], adapter);
  1228. if (unlikely(err)) {
  1229. dev_err(&adapter->netdev->dev, "%s: failed to "
  1230. "initialize rx queue%i\n",
  1231. adapter->netdev->name, i);
  1232. break;
  1233. }
  1234. }
  1235. return err;
  1236. }
  1237. static int
  1238. vmxnet3_rq_create(struct vmxnet3_rx_queue *rq, struct vmxnet3_adapter *adapter)
  1239. {
  1240. int i;
  1241. size_t sz;
  1242. struct vmxnet3_rx_buf_info *bi;
  1243. for (i = 0; i < 2; i++) {
  1244. sz = rq->rx_ring[i].size * sizeof(struct Vmxnet3_RxDesc);
  1245. rq->rx_ring[i].base = pci_alloc_consistent(adapter->pdev, sz,
  1246. &rq->rx_ring[i].basePA);
  1247. if (!rq->rx_ring[i].base) {
  1248. printk(KERN_ERR "%s: failed to allocate rx ring %d\n",
  1249. adapter->netdev->name, i);
  1250. goto err;
  1251. }
  1252. }
  1253. sz = rq->comp_ring.size * sizeof(struct Vmxnet3_RxCompDesc);
  1254. rq->comp_ring.base = pci_alloc_consistent(adapter->pdev, sz,
  1255. &rq->comp_ring.basePA);
  1256. if (!rq->comp_ring.base) {
  1257. printk(KERN_ERR "%s: failed to allocate rx comp ring\n",
  1258. adapter->netdev->name);
  1259. goto err;
  1260. }
  1261. sz = sizeof(struct vmxnet3_rx_buf_info) * (rq->rx_ring[0].size +
  1262. rq->rx_ring[1].size);
  1263. bi = kzalloc(sz, GFP_KERNEL);
  1264. if (!bi) {
  1265. printk(KERN_ERR "%s: failed to allocate rx bufinfo\n",
  1266. adapter->netdev->name);
  1267. goto err;
  1268. }
  1269. rq->buf_info[0] = bi;
  1270. rq->buf_info[1] = bi + rq->rx_ring[0].size;
  1271. return 0;
  1272. err:
  1273. vmxnet3_rq_destroy(rq, adapter);
  1274. return -ENOMEM;
  1275. }
  1276. static int
  1277. vmxnet3_rq_create_all(struct vmxnet3_adapter *adapter)
  1278. {
  1279. int i, err = 0;
  1280. for (i = 0; i < adapter->num_rx_queues; i++) {
  1281. err = vmxnet3_rq_create(&adapter->rx_queue[i], adapter);
  1282. if (unlikely(err)) {
  1283. dev_err(&adapter->netdev->dev,
  1284. "%s: failed to create rx queue%i\n",
  1285. adapter->netdev->name, i);
  1286. goto err_out;
  1287. }
  1288. }
  1289. return err;
  1290. err_out:
  1291. vmxnet3_rq_destroy_all(adapter);
  1292. return err;
  1293. }
  1294. /* Multiple queue aware polling function for tx and rx */
  1295. static int
  1296. vmxnet3_do_poll(struct vmxnet3_adapter *adapter, int budget)
  1297. {
  1298. int rcd_done = 0, i;
  1299. if (unlikely(adapter->shared->ecr))
  1300. vmxnet3_process_events(adapter);
  1301. for (i = 0; i < adapter->num_tx_queues; i++)
  1302. vmxnet3_tq_tx_complete(&adapter->tx_queue[i], adapter);
  1303. for (i = 0; i < adapter->num_rx_queues; i++)
  1304. rcd_done += vmxnet3_rq_rx_complete(&adapter->rx_queue[i],
  1305. adapter, budget);
  1306. return rcd_done;
  1307. }
  1308. static int
  1309. vmxnet3_poll(struct napi_struct *napi, int budget)
  1310. {
  1311. struct vmxnet3_rx_queue *rx_queue = container_of(napi,
  1312. struct vmxnet3_rx_queue, napi);
  1313. int rxd_done;
  1314. rxd_done = vmxnet3_do_poll(rx_queue->adapter, budget);
  1315. if (rxd_done < budget) {
  1316. napi_complete(napi);
  1317. vmxnet3_enable_all_intrs(rx_queue->adapter);
  1318. }
  1319. return rxd_done;
  1320. }
  1321. /*
  1322. * NAPI polling function for MSI-X mode with multiple Rx queues
  1323. * Returns the # of the NAPI credit consumed (# of rx descriptors processed)
  1324. */
  1325. static int
  1326. vmxnet3_poll_rx_only(struct napi_struct *napi, int budget)
  1327. {
  1328. struct vmxnet3_rx_queue *rq = container_of(napi,
  1329. struct vmxnet3_rx_queue, napi);
  1330. struct vmxnet3_adapter *adapter = rq->adapter;
  1331. int rxd_done;
  1332. /* When sharing interrupt with corresponding tx queue, process
  1333. * tx completions in that queue as well
  1334. */
  1335. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE) {
  1336. struct vmxnet3_tx_queue *tq =
  1337. &adapter->tx_queue[rq - adapter->rx_queue];
  1338. vmxnet3_tq_tx_complete(tq, adapter);
  1339. }
  1340. rxd_done = vmxnet3_rq_rx_complete(rq, adapter, budget);
  1341. if (rxd_done < budget) {
  1342. napi_complete(napi);
  1343. vmxnet3_enable_intr(adapter, rq->comp_ring.intr_idx);
  1344. }
  1345. return rxd_done;
  1346. }
  1347. #ifdef CONFIG_PCI_MSI
  1348. /*
  1349. * Handle completion interrupts on tx queues
  1350. * Returns whether or not the intr is handled
  1351. */
  1352. static irqreturn_t
  1353. vmxnet3_msix_tx(int irq, void *data)
  1354. {
  1355. struct vmxnet3_tx_queue *tq = data;
  1356. struct vmxnet3_adapter *adapter = tq->adapter;
  1357. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1358. vmxnet3_disable_intr(adapter, tq->comp_ring.intr_idx);
  1359. /* Handle the case where only one irq is allocate for all tx queues */
  1360. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1361. int i;
  1362. for (i = 0; i < adapter->num_tx_queues; i++) {
  1363. struct vmxnet3_tx_queue *txq = &adapter->tx_queue[i];
  1364. vmxnet3_tq_tx_complete(txq, adapter);
  1365. }
  1366. } else {
  1367. vmxnet3_tq_tx_complete(tq, adapter);
  1368. }
  1369. vmxnet3_enable_intr(adapter, tq->comp_ring.intr_idx);
  1370. return IRQ_HANDLED;
  1371. }
  1372. /*
  1373. * Handle completion interrupts on rx queues. Returns whether or not the
  1374. * intr is handled
  1375. */
  1376. static irqreturn_t
  1377. vmxnet3_msix_rx(int irq, void *data)
  1378. {
  1379. struct vmxnet3_rx_queue *rq = data;
  1380. struct vmxnet3_adapter *adapter = rq->adapter;
  1381. /* disable intr if needed */
  1382. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1383. vmxnet3_disable_intr(adapter, rq->comp_ring.intr_idx);
  1384. napi_schedule(&rq->napi);
  1385. return IRQ_HANDLED;
  1386. }
  1387. /*
  1388. *----------------------------------------------------------------------------
  1389. *
  1390. * vmxnet3_msix_event --
  1391. *
  1392. * vmxnet3 msix event intr handler
  1393. *
  1394. * Result:
  1395. * whether or not the intr is handled
  1396. *
  1397. *----------------------------------------------------------------------------
  1398. */
  1399. static irqreturn_t
  1400. vmxnet3_msix_event(int irq, void *data)
  1401. {
  1402. struct net_device *dev = data;
  1403. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1404. /* disable intr if needed */
  1405. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1406. vmxnet3_disable_intr(adapter, adapter->intr.event_intr_idx);
  1407. if (adapter->shared->ecr)
  1408. vmxnet3_process_events(adapter);
  1409. vmxnet3_enable_intr(adapter, adapter->intr.event_intr_idx);
  1410. return IRQ_HANDLED;
  1411. }
  1412. #endif /* CONFIG_PCI_MSI */
  1413. /* Interrupt handler for vmxnet3 */
  1414. static irqreturn_t
  1415. vmxnet3_intr(int irq, void *dev_id)
  1416. {
  1417. struct net_device *dev = dev_id;
  1418. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1419. if (adapter->intr.type == VMXNET3_IT_INTX) {
  1420. u32 icr = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_ICR);
  1421. if (unlikely(icr == 0))
  1422. /* not ours */
  1423. return IRQ_NONE;
  1424. }
  1425. /* disable intr if needed */
  1426. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1427. vmxnet3_disable_all_intrs(adapter);
  1428. napi_schedule(&adapter->rx_queue[0].napi);
  1429. return IRQ_HANDLED;
  1430. }
  1431. #ifdef CONFIG_NET_POLL_CONTROLLER
  1432. /* netpoll callback. */
  1433. static void
  1434. vmxnet3_netpoll(struct net_device *netdev)
  1435. {
  1436. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1437. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1438. vmxnet3_disable_all_intrs(adapter);
  1439. vmxnet3_do_poll(adapter, adapter->rx_queue[0].rx_ring[0].size);
  1440. vmxnet3_enable_all_intrs(adapter);
  1441. }
  1442. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1443. static int
  1444. vmxnet3_request_irqs(struct vmxnet3_adapter *adapter)
  1445. {
  1446. struct vmxnet3_intr *intr = &adapter->intr;
  1447. int err = 0, i;
  1448. int vector = 0;
  1449. #ifdef CONFIG_PCI_MSI
  1450. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  1451. for (i = 0; i < adapter->num_tx_queues; i++) {
  1452. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1453. sprintf(adapter->tx_queue[i].name, "%s-tx-%d",
  1454. adapter->netdev->name, vector);
  1455. err = request_irq(
  1456. intr->msix_entries[vector].vector,
  1457. vmxnet3_msix_tx, 0,
  1458. adapter->tx_queue[i].name,
  1459. &adapter->tx_queue[i]);
  1460. } else {
  1461. sprintf(adapter->tx_queue[i].name, "%s-rxtx-%d",
  1462. adapter->netdev->name, vector);
  1463. }
  1464. if (err) {
  1465. dev_err(&adapter->netdev->dev,
  1466. "Failed to request irq for MSIX, %s, "
  1467. "error %d\n",
  1468. adapter->tx_queue[i].name, err);
  1469. return err;
  1470. }
  1471. /* Handle the case where only 1 MSIx was allocated for
  1472. * all tx queues */
  1473. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1474. for (; i < adapter->num_tx_queues; i++)
  1475. adapter->tx_queue[i].comp_ring.intr_idx
  1476. = vector;
  1477. vector++;
  1478. break;
  1479. } else {
  1480. adapter->tx_queue[i].comp_ring.intr_idx
  1481. = vector++;
  1482. }
  1483. }
  1484. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE)
  1485. vector = 0;
  1486. for (i = 0; i < adapter->num_rx_queues; i++) {
  1487. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE)
  1488. sprintf(adapter->rx_queue[i].name, "%s-rx-%d",
  1489. adapter->netdev->name, vector);
  1490. else
  1491. sprintf(adapter->rx_queue[i].name, "%s-rxtx-%d",
  1492. adapter->netdev->name, vector);
  1493. err = request_irq(intr->msix_entries[vector].vector,
  1494. vmxnet3_msix_rx, 0,
  1495. adapter->rx_queue[i].name,
  1496. &(adapter->rx_queue[i]));
  1497. if (err) {
  1498. printk(KERN_ERR "Failed to request irq for MSIX"
  1499. ", %s, error %d\n",
  1500. adapter->rx_queue[i].name, err);
  1501. return err;
  1502. }
  1503. adapter->rx_queue[i].comp_ring.intr_idx = vector++;
  1504. }
  1505. sprintf(intr->event_msi_vector_name, "%s-event-%d",
  1506. adapter->netdev->name, vector);
  1507. err = request_irq(intr->msix_entries[vector].vector,
  1508. vmxnet3_msix_event, 0,
  1509. intr->event_msi_vector_name, adapter->netdev);
  1510. intr->event_intr_idx = vector;
  1511. } else if (intr->type == VMXNET3_IT_MSI) {
  1512. adapter->num_rx_queues = 1;
  1513. err = request_irq(adapter->pdev->irq, vmxnet3_intr, 0,
  1514. adapter->netdev->name, adapter->netdev);
  1515. } else {
  1516. #endif
  1517. adapter->num_rx_queues = 1;
  1518. err = request_irq(adapter->pdev->irq, vmxnet3_intr,
  1519. IRQF_SHARED, adapter->netdev->name,
  1520. adapter->netdev);
  1521. #ifdef CONFIG_PCI_MSI
  1522. }
  1523. #endif
  1524. intr->num_intrs = vector + 1;
  1525. if (err) {
  1526. printk(KERN_ERR "Failed to request irq %s (intr type:%d), error"
  1527. ":%d\n", adapter->netdev->name, intr->type, err);
  1528. } else {
  1529. /* Number of rx queues will not change after this */
  1530. for (i = 0; i < adapter->num_rx_queues; i++) {
  1531. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1532. rq->qid = i;
  1533. rq->qid2 = i + adapter->num_rx_queues;
  1534. }
  1535. /* init our intr settings */
  1536. for (i = 0; i < intr->num_intrs; i++)
  1537. intr->mod_levels[i] = UPT1_IML_ADAPTIVE;
  1538. if (adapter->intr.type != VMXNET3_IT_MSIX) {
  1539. adapter->intr.event_intr_idx = 0;
  1540. for (i = 0; i < adapter->num_tx_queues; i++)
  1541. adapter->tx_queue[i].comp_ring.intr_idx = 0;
  1542. adapter->rx_queue[0].comp_ring.intr_idx = 0;
  1543. }
  1544. printk(KERN_INFO "%s: intr type %u, mode %u, %u vectors "
  1545. "allocated\n", adapter->netdev->name, intr->type,
  1546. intr->mask_mode, intr->num_intrs);
  1547. }
  1548. return err;
  1549. }
  1550. static void
  1551. vmxnet3_free_irqs(struct vmxnet3_adapter *adapter)
  1552. {
  1553. struct vmxnet3_intr *intr = &adapter->intr;
  1554. BUG_ON(intr->type == VMXNET3_IT_AUTO || intr->num_intrs <= 0);
  1555. switch (intr->type) {
  1556. #ifdef CONFIG_PCI_MSI
  1557. case VMXNET3_IT_MSIX:
  1558. {
  1559. int i, vector = 0;
  1560. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1561. for (i = 0; i < adapter->num_tx_queues; i++) {
  1562. free_irq(intr->msix_entries[vector++].vector,
  1563. &(adapter->tx_queue[i]));
  1564. if (adapter->share_intr == VMXNET3_INTR_TXSHARE)
  1565. break;
  1566. }
  1567. }
  1568. for (i = 0; i < adapter->num_rx_queues; i++) {
  1569. free_irq(intr->msix_entries[vector++].vector,
  1570. &(adapter->rx_queue[i]));
  1571. }
  1572. free_irq(intr->msix_entries[vector].vector,
  1573. adapter->netdev);
  1574. BUG_ON(vector >= intr->num_intrs);
  1575. break;
  1576. }
  1577. #endif
  1578. case VMXNET3_IT_MSI:
  1579. free_irq(adapter->pdev->irq, adapter->netdev);
  1580. break;
  1581. case VMXNET3_IT_INTX:
  1582. free_irq(adapter->pdev->irq, adapter->netdev);
  1583. break;
  1584. default:
  1585. BUG_ON(true);
  1586. }
  1587. }
  1588. static void
  1589. vmxnet3_restore_vlan(struct vmxnet3_adapter *adapter)
  1590. {
  1591. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1592. u16 vid;
  1593. /* allow untagged pkts */
  1594. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  1595. for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
  1596. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1597. }
  1598. static int
  1599. vmxnet3_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
  1600. {
  1601. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1602. if (!(netdev->flags & IFF_PROMISC)) {
  1603. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1604. unsigned long flags;
  1605. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1606. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1607. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1608. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1609. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1610. }
  1611. set_bit(vid, adapter->active_vlans);
  1612. return 0;
  1613. }
  1614. static int
  1615. vmxnet3_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
  1616. {
  1617. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1618. if (!(netdev->flags & IFF_PROMISC)) {
  1619. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1620. unsigned long flags;
  1621. VMXNET3_CLEAR_VFTABLE_ENTRY(vfTable, vid);
  1622. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1623. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1624. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1625. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1626. }
  1627. clear_bit(vid, adapter->active_vlans);
  1628. return 0;
  1629. }
  1630. static u8 *
  1631. vmxnet3_copy_mc(struct net_device *netdev)
  1632. {
  1633. u8 *buf = NULL;
  1634. u32 sz = netdev_mc_count(netdev) * ETH_ALEN;
  1635. /* struct Vmxnet3_RxFilterConf.mfTableLen is u16. */
  1636. if (sz <= 0xffff) {
  1637. /* We may be called with BH disabled */
  1638. buf = kmalloc(sz, GFP_ATOMIC);
  1639. if (buf) {
  1640. struct netdev_hw_addr *ha;
  1641. int i = 0;
  1642. netdev_for_each_mc_addr(ha, netdev)
  1643. memcpy(buf + i++ * ETH_ALEN, ha->addr,
  1644. ETH_ALEN);
  1645. }
  1646. }
  1647. return buf;
  1648. }
  1649. static void
  1650. vmxnet3_set_mc(struct net_device *netdev)
  1651. {
  1652. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1653. unsigned long flags;
  1654. struct Vmxnet3_RxFilterConf *rxConf =
  1655. &adapter->shared->devRead.rxFilterConf;
  1656. u8 *new_table = NULL;
  1657. u32 new_mode = VMXNET3_RXM_UCAST;
  1658. if (netdev->flags & IFF_PROMISC) {
  1659. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1660. memset(vfTable, 0, VMXNET3_VFT_SIZE * sizeof(*vfTable));
  1661. new_mode |= VMXNET3_RXM_PROMISC;
  1662. } else {
  1663. vmxnet3_restore_vlan(adapter);
  1664. }
  1665. if (netdev->flags & IFF_BROADCAST)
  1666. new_mode |= VMXNET3_RXM_BCAST;
  1667. if (netdev->flags & IFF_ALLMULTI)
  1668. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1669. else
  1670. if (!netdev_mc_empty(netdev)) {
  1671. new_table = vmxnet3_copy_mc(netdev);
  1672. if (new_table) {
  1673. new_mode |= VMXNET3_RXM_MCAST;
  1674. rxConf->mfTableLen = cpu_to_le16(
  1675. netdev_mc_count(netdev) * ETH_ALEN);
  1676. rxConf->mfTablePA = cpu_to_le64(virt_to_phys(
  1677. new_table));
  1678. } else {
  1679. printk(KERN_INFO "%s: failed to copy mcast list"
  1680. ", setting ALL_MULTI\n", netdev->name);
  1681. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1682. }
  1683. }
  1684. if (!(new_mode & VMXNET3_RXM_MCAST)) {
  1685. rxConf->mfTableLen = 0;
  1686. rxConf->mfTablePA = 0;
  1687. }
  1688. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1689. if (new_mode != rxConf->rxMode) {
  1690. rxConf->rxMode = cpu_to_le32(new_mode);
  1691. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1692. VMXNET3_CMD_UPDATE_RX_MODE);
  1693. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1694. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1695. }
  1696. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1697. VMXNET3_CMD_UPDATE_MAC_FILTERS);
  1698. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1699. kfree(new_table);
  1700. }
  1701. void
  1702. vmxnet3_rq_destroy_all(struct vmxnet3_adapter *adapter)
  1703. {
  1704. int i;
  1705. for (i = 0; i < adapter->num_rx_queues; i++)
  1706. vmxnet3_rq_destroy(&adapter->rx_queue[i], adapter);
  1707. }
  1708. /*
  1709. * Set up driver_shared based on settings in adapter.
  1710. */
  1711. static void
  1712. vmxnet3_setup_driver_shared(struct vmxnet3_adapter *adapter)
  1713. {
  1714. struct Vmxnet3_DriverShared *shared = adapter->shared;
  1715. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1716. struct Vmxnet3_TxQueueConf *tqc;
  1717. struct Vmxnet3_RxQueueConf *rqc;
  1718. int i;
  1719. memset(shared, 0, sizeof(*shared));
  1720. /* driver settings */
  1721. shared->magic = cpu_to_le32(VMXNET3_REV1_MAGIC);
  1722. devRead->misc.driverInfo.version = cpu_to_le32(
  1723. VMXNET3_DRIVER_VERSION_NUM);
  1724. devRead->misc.driverInfo.gos.gosBits = (sizeof(void *) == 4 ?
  1725. VMXNET3_GOS_BITS_32 : VMXNET3_GOS_BITS_64);
  1726. devRead->misc.driverInfo.gos.gosType = VMXNET3_GOS_TYPE_LINUX;
  1727. *((u32 *)&devRead->misc.driverInfo.gos) = cpu_to_le32(
  1728. *((u32 *)&devRead->misc.driverInfo.gos));
  1729. devRead->misc.driverInfo.vmxnet3RevSpt = cpu_to_le32(1);
  1730. devRead->misc.driverInfo.uptVerSpt = cpu_to_le32(1);
  1731. devRead->misc.ddPA = cpu_to_le64(virt_to_phys(adapter));
  1732. devRead->misc.ddLen = cpu_to_le32(sizeof(struct vmxnet3_adapter));
  1733. /* set up feature flags */
  1734. if (adapter->netdev->features & NETIF_F_RXCSUM)
  1735. devRead->misc.uptFeatures |= UPT1_F_RXCSUM;
  1736. if (adapter->netdev->features & NETIF_F_LRO) {
  1737. devRead->misc.uptFeatures |= UPT1_F_LRO;
  1738. devRead->misc.maxNumRxSG = cpu_to_le16(1 + MAX_SKB_FRAGS);
  1739. }
  1740. if (adapter->netdev->features & NETIF_F_HW_VLAN_RX)
  1741. devRead->misc.uptFeatures |= UPT1_F_RXVLAN;
  1742. devRead->misc.mtu = cpu_to_le32(adapter->netdev->mtu);
  1743. devRead->misc.queueDescPA = cpu_to_le64(adapter->queue_desc_pa);
  1744. devRead->misc.queueDescLen = cpu_to_le32(
  1745. adapter->num_tx_queues * sizeof(struct Vmxnet3_TxQueueDesc) +
  1746. adapter->num_rx_queues * sizeof(struct Vmxnet3_RxQueueDesc));
  1747. /* tx queue settings */
  1748. devRead->misc.numTxQueues = adapter->num_tx_queues;
  1749. for (i = 0; i < adapter->num_tx_queues; i++) {
  1750. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  1751. BUG_ON(adapter->tx_queue[i].tx_ring.base == NULL);
  1752. tqc = &adapter->tqd_start[i].conf;
  1753. tqc->txRingBasePA = cpu_to_le64(tq->tx_ring.basePA);
  1754. tqc->dataRingBasePA = cpu_to_le64(tq->data_ring.basePA);
  1755. tqc->compRingBasePA = cpu_to_le64(tq->comp_ring.basePA);
  1756. tqc->ddPA = cpu_to_le64(virt_to_phys(tq->buf_info));
  1757. tqc->txRingSize = cpu_to_le32(tq->tx_ring.size);
  1758. tqc->dataRingSize = cpu_to_le32(tq->data_ring.size);
  1759. tqc->compRingSize = cpu_to_le32(tq->comp_ring.size);
  1760. tqc->ddLen = cpu_to_le32(
  1761. sizeof(struct vmxnet3_tx_buf_info) *
  1762. tqc->txRingSize);
  1763. tqc->intrIdx = tq->comp_ring.intr_idx;
  1764. }
  1765. /* rx queue settings */
  1766. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1767. for (i = 0; i < adapter->num_rx_queues; i++) {
  1768. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1769. rqc = &adapter->rqd_start[i].conf;
  1770. rqc->rxRingBasePA[0] = cpu_to_le64(rq->rx_ring[0].basePA);
  1771. rqc->rxRingBasePA[1] = cpu_to_le64(rq->rx_ring[1].basePA);
  1772. rqc->compRingBasePA = cpu_to_le64(rq->comp_ring.basePA);
  1773. rqc->ddPA = cpu_to_le64(virt_to_phys(
  1774. rq->buf_info));
  1775. rqc->rxRingSize[0] = cpu_to_le32(rq->rx_ring[0].size);
  1776. rqc->rxRingSize[1] = cpu_to_le32(rq->rx_ring[1].size);
  1777. rqc->compRingSize = cpu_to_le32(rq->comp_ring.size);
  1778. rqc->ddLen = cpu_to_le32(
  1779. sizeof(struct vmxnet3_rx_buf_info) *
  1780. (rqc->rxRingSize[0] +
  1781. rqc->rxRingSize[1]));
  1782. rqc->intrIdx = rq->comp_ring.intr_idx;
  1783. }
  1784. #ifdef VMXNET3_RSS
  1785. memset(adapter->rss_conf, 0, sizeof(*adapter->rss_conf));
  1786. if (adapter->rss) {
  1787. struct UPT1_RSSConf *rssConf = adapter->rss_conf;
  1788. devRead->misc.uptFeatures |= UPT1_F_RSS;
  1789. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1790. rssConf->hashType = UPT1_RSS_HASH_TYPE_TCP_IPV4 |
  1791. UPT1_RSS_HASH_TYPE_IPV4 |
  1792. UPT1_RSS_HASH_TYPE_TCP_IPV6 |
  1793. UPT1_RSS_HASH_TYPE_IPV6;
  1794. rssConf->hashFunc = UPT1_RSS_HASH_FUNC_TOEPLITZ;
  1795. rssConf->hashKeySize = UPT1_RSS_MAX_KEY_SIZE;
  1796. rssConf->indTableSize = VMXNET3_RSS_IND_TABLE_SIZE;
  1797. get_random_bytes(&rssConf->hashKey[0], rssConf->hashKeySize);
  1798. for (i = 0; i < rssConf->indTableSize; i++)
  1799. rssConf->indTable[i] = ethtool_rxfh_indir_default(
  1800. i, adapter->num_rx_queues);
  1801. devRead->rssConfDesc.confVer = 1;
  1802. devRead->rssConfDesc.confLen = sizeof(*rssConf);
  1803. devRead->rssConfDesc.confPA = virt_to_phys(rssConf);
  1804. }
  1805. #endif /* VMXNET3_RSS */
  1806. /* intr settings */
  1807. devRead->intrConf.autoMask = adapter->intr.mask_mode ==
  1808. VMXNET3_IMM_AUTO;
  1809. devRead->intrConf.numIntrs = adapter->intr.num_intrs;
  1810. for (i = 0; i < adapter->intr.num_intrs; i++)
  1811. devRead->intrConf.modLevels[i] = adapter->intr.mod_levels[i];
  1812. devRead->intrConf.eventIntrIdx = adapter->intr.event_intr_idx;
  1813. devRead->intrConf.intrCtrl |= cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  1814. /* rx filter settings */
  1815. devRead->rxFilterConf.rxMode = 0;
  1816. vmxnet3_restore_vlan(adapter);
  1817. vmxnet3_write_mac_addr(adapter, adapter->netdev->dev_addr);
  1818. /* the rest are already zeroed */
  1819. }
  1820. int
  1821. vmxnet3_activate_dev(struct vmxnet3_adapter *adapter)
  1822. {
  1823. int err, i;
  1824. u32 ret;
  1825. unsigned long flags;
  1826. dev_dbg(&adapter->netdev->dev, "%s: skb_buf_size %d, rx_buf_per_pkt %d,"
  1827. " ring sizes %u %u %u\n", adapter->netdev->name,
  1828. adapter->skb_buf_size, adapter->rx_buf_per_pkt,
  1829. adapter->tx_queue[0].tx_ring.size,
  1830. adapter->rx_queue[0].rx_ring[0].size,
  1831. adapter->rx_queue[0].rx_ring[1].size);
  1832. vmxnet3_tq_init_all(adapter);
  1833. err = vmxnet3_rq_init_all(adapter);
  1834. if (err) {
  1835. printk(KERN_ERR "Failed to init rx queue for %s: error %d\n",
  1836. adapter->netdev->name, err);
  1837. goto rq_err;
  1838. }
  1839. err = vmxnet3_request_irqs(adapter);
  1840. if (err) {
  1841. printk(KERN_ERR "Failed to setup irq for %s: error %d\n",
  1842. adapter->netdev->name, err);
  1843. goto irq_err;
  1844. }
  1845. vmxnet3_setup_driver_shared(adapter);
  1846. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, VMXNET3_GET_ADDR_LO(
  1847. adapter->shared_pa));
  1848. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, VMXNET3_GET_ADDR_HI(
  1849. adapter->shared_pa));
  1850. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1851. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1852. VMXNET3_CMD_ACTIVATE_DEV);
  1853. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  1854. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1855. if (ret != 0) {
  1856. printk(KERN_ERR "Failed to activate dev %s: error %u\n",
  1857. adapter->netdev->name, ret);
  1858. err = -EINVAL;
  1859. goto activate_err;
  1860. }
  1861. for (i = 0; i < adapter->num_rx_queues; i++) {
  1862. VMXNET3_WRITE_BAR0_REG(adapter,
  1863. VMXNET3_REG_RXPROD + i * VMXNET3_REG_ALIGN,
  1864. adapter->rx_queue[i].rx_ring[0].next2fill);
  1865. VMXNET3_WRITE_BAR0_REG(adapter, (VMXNET3_REG_RXPROD2 +
  1866. (i * VMXNET3_REG_ALIGN)),
  1867. adapter->rx_queue[i].rx_ring[1].next2fill);
  1868. }
  1869. /* Apply the rx filter settins last. */
  1870. vmxnet3_set_mc(adapter->netdev);
  1871. /*
  1872. * Check link state when first activating device. It will start the
  1873. * tx queue if the link is up.
  1874. */
  1875. vmxnet3_check_link(adapter, true);
  1876. for (i = 0; i < adapter->num_rx_queues; i++)
  1877. napi_enable(&adapter->rx_queue[i].napi);
  1878. vmxnet3_enable_all_intrs(adapter);
  1879. clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  1880. return 0;
  1881. activate_err:
  1882. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, 0);
  1883. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, 0);
  1884. vmxnet3_free_irqs(adapter);
  1885. irq_err:
  1886. rq_err:
  1887. /* free up buffers we allocated */
  1888. vmxnet3_rq_cleanup_all(adapter);
  1889. return err;
  1890. }
  1891. void
  1892. vmxnet3_reset_dev(struct vmxnet3_adapter *adapter)
  1893. {
  1894. unsigned long flags;
  1895. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1896. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_RESET_DEV);
  1897. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1898. }
  1899. int
  1900. vmxnet3_quiesce_dev(struct vmxnet3_adapter *adapter)
  1901. {
  1902. int i;
  1903. unsigned long flags;
  1904. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state))
  1905. return 0;
  1906. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1907. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1908. VMXNET3_CMD_QUIESCE_DEV);
  1909. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1910. vmxnet3_disable_all_intrs(adapter);
  1911. for (i = 0; i < adapter->num_rx_queues; i++)
  1912. napi_disable(&adapter->rx_queue[i].napi);
  1913. netif_tx_disable(adapter->netdev);
  1914. adapter->link_speed = 0;
  1915. netif_carrier_off(adapter->netdev);
  1916. vmxnet3_tq_cleanup_all(adapter);
  1917. vmxnet3_rq_cleanup_all(adapter);
  1918. vmxnet3_free_irqs(adapter);
  1919. return 0;
  1920. }
  1921. static void
  1922. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  1923. {
  1924. u32 tmp;
  1925. tmp = *(u32 *)mac;
  1926. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACL, tmp);
  1927. tmp = (mac[5] << 8) | mac[4];
  1928. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACH, tmp);
  1929. }
  1930. static int
  1931. vmxnet3_set_mac_addr(struct net_device *netdev, void *p)
  1932. {
  1933. struct sockaddr *addr = p;
  1934. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1935. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1936. vmxnet3_write_mac_addr(adapter, addr->sa_data);
  1937. return 0;
  1938. }
  1939. /* ==================== initialization and cleanup routines ============ */
  1940. static int
  1941. vmxnet3_alloc_pci_resources(struct vmxnet3_adapter *adapter, bool *dma64)
  1942. {
  1943. int err;
  1944. unsigned long mmio_start, mmio_len;
  1945. struct pci_dev *pdev = adapter->pdev;
  1946. err = pci_enable_device(pdev);
  1947. if (err) {
  1948. printk(KERN_ERR "Failed to enable adapter %s: error %d\n",
  1949. pci_name(pdev), err);
  1950. return err;
  1951. }
  1952. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) == 0) {
  1953. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) {
  1954. printk(KERN_ERR "pci_set_consistent_dma_mask failed "
  1955. "for adapter %s\n", pci_name(pdev));
  1956. err = -EIO;
  1957. goto err_set_mask;
  1958. }
  1959. *dma64 = true;
  1960. } else {
  1961. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) {
  1962. printk(KERN_ERR "pci_set_dma_mask failed for adapter "
  1963. "%s\n", pci_name(pdev));
  1964. err = -EIO;
  1965. goto err_set_mask;
  1966. }
  1967. *dma64 = false;
  1968. }
  1969. err = pci_request_selected_regions(pdev, (1 << 2) - 1,
  1970. vmxnet3_driver_name);
  1971. if (err) {
  1972. printk(KERN_ERR "Failed to request region for adapter %s: "
  1973. "error %d\n", pci_name(pdev), err);
  1974. goto err_set_mask;
  1975. }
  1976. pci_set_master(pdev);
  1977. mmio_start = pci_resource_start(pdev, 0);
  1978. mmio_len = pci_resource_len(pdev, 0);
  1979. adapter->hw_addr0 = ioremap(mmio_start, mmio_len);
  1980. if (!adapter->hw_addr0) {
  1981. printk(KERN_ERR "Failed to map bar0 for adapter %s\n",
  1982. pci_name(pdev));
  1983. err = -EIO;
  1984. goto err_ioremap;
  1985. }
  1986. mmio_start = pci_resource_start(pdev, 1);
  1987. mmio_len = pci_resource_len(pdev, 1);
  1988. adapter->hw_addr1 = ioremap(mmio_start, mmio_len);
  1989. if (!adapter->hw_addr1) {
  1990. printk(KERN_ERR "Failed to map bar1 for adapter %s\n",
  1991. pci_name(pdev));
  1992. err = -EIO;
  1993. goto err_bar1;
  1994. }
  1995. return 0;
  1996. err_bar1:
  1997. iounmap(adapter->hw_addr0);
  1998. err_ioremap:
  1999. pci_release_selected_regions(pdev, (1 << 2) - 1);
  2000. err_set_mask:
  2001. pci_disable_device(pdev);
  2002. return err;
  2003. }
  2004. static void
  2005. vmxnet3_free_pci_resources(struct vmxnet3_adapter *adapter)
  2006. {
  2007. BUG_ON(!adapter->pdev);
  2008. iounmap(adapter->hw_addr0);
  2009. iounmap(adapter->hw_addr1);
  2010. pci_release_selected_regions(adapter->pdev, (1 << 2) - 1);
  2011. pci_disable_device(adapter->pdev);
  2012. }
  2013. static void
  2014. vmxnet3_adjust_rx_ring_size(struct vmxnet3_adapter *adapter)
  2015. {
  2016. size_t sz, i, ring0_size, ring1_size, comp_size;
  2017. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[0];
  2018. if (adapter->netdev->mtu <= VMXNET3_MAX_SKB_BUF_SIZE -
  2019. VMXNET3_MAX_ETH_HDR_SIZE) {
  2020. adapter->skb_buf_size = adapter->netdev->mtu +
  2021. VMXNET3_MAX_ETH_HDR_SIZE;
  2022. if (adapter->skb_buf_size < VMXNET3_MIN_T0_BUF_SIZE)
  2023. adapter->skb_buf_size = VMXNET3_MIN_T0_BUF_SIZE;
  2024. adapter->rx_buf_per_pkt = 1;
  2025. } else {
  2026. adapter->skb_buf_size = VMXNET3_MAX_SKB_BUF_SIZE;
  2027. sz = adapter->netdev->mtu - VMXNET3_MAX_SKB_BUF_SIZE +
  2028. VMXNET3_MAX_ETH_HDR_SIZE;
  2029. adapter->rx_buf_per_pkt = 1 + (sz + PAGE_SIZE - 1) / PAGE_SIZE;
  2030. }
  2031. /*
  2032. * for simplicity, force the ring0 size to be a multiple of
  2033. * rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN
  2034. */
  2035. sz = adapter->rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN;
  2036. ring0_size = adapter->rx_queue[0].rx_ring[0].size;
  2037. ring0_size = (ring0_size + sz - 1) / sz * sz;
  2038. ring0_size = min_t(u32, ring0_size, VMXNET3_RX_RING_MAX_SIZE /
  2039. sz * sz);
  2040. ring1_size = adapter->rx_queue[0].rx_ring[1].size;
  2041. comp_size = ring0_size + ring1_size;
  2042. for (i = 0; i < adapter->num_rx_queues; i++) {
  2043. rq = &adapter->rx_queue[i];
  2044. rq->rx_ring[0].size = ring0_size;
  2045. rq->rx_ring[1].size = ring1_size;
  2046. rq->comp_ring.size = comp_size;
  2047. }
  2048. }
  2049. int
  2050. vmxnet3_create_queues(struct vmxnet3_adapter *adapter, u32 tx_ring_size,
  2051. u32 rx_ring_size, u32 rx_ring2_size)
  2052. {
  2053. int err = 0, i;
  2054. for (i = 0; i < adapter->num_tx_queues; i++) {
  2055. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  2056. tq->tx_ring.size = tx_ring_size;
  2057. tq->data_ring.size = tx_ring_size;
  2058. tq->comp_ring.size = tx_ring_size;
  2059. tq->shared = &adapter->tqd_start[i].ctrl;
  2060. tq->stopped = true;
  2061. tq->adapter = adapter;
  2062. tq->qid = i;
  2063. err = vmxnet3_tq_create(tq, adapter);
  2064. /*
  2065. * Too late to change num_tx_queues. We cannot do away with
  2066. * lesser number of queues than what we asked for
  2067. */
  2068. if (err)
  2069. goto queue_err;
  2070. }
  2071. adapter->rx_queue[0].rx_ring[0].size = rx_ring_size;
  2072. adapter->rx_queue[0].rx_ring[1].size = rx_ring2_size;
  2073. vmxnet3_adjust_rx_ring_size(adapter);
  2074. for (i = 0; i < adapter->num_rx_queues; i++) {
  2075. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2076. /* qid and qid2 for rx queues will be assigned later when num
  2077. * of rx queues is finalized after allocating intrs */
  2078. rq->shared = &adapter->rqd_start[i].ctrl;
  2079. rq->adapter = adapter;
  2080. err = vmxnet3_rq_create(rq, adapter);
  2081. if (err) {
  2082. if (i == 0) {
  2083. printk(KERN_ERR "Could not allocate any rx"
  2084. "queues. Aborting.\n");
  2085. goto queue_err;
  2086. } else {
  2087. printk(KERN_INFO "Number of rx queues changed "
  2088. "to : %d.\n", i);
  2089. adapter->num_rx_queues = i;
  2090. err = 0;
  2091. break;
  2092. }
  2093. }
  2094. }
  2095. return err;
  2096. queue_err:
  2097. vmxnet3_tq_destroy_all(adapter);
  2098. return err;
  2099. }
  2100. static int
  2101. vmxnet3_open(struct net_device *netdev)
  2102. {
  2103. struct vmxnet3_adapter *adapter;
  2104. int err, i;
  2105. adapter = netdev_priv(netdev);
  2106. for (i = 0; i < adapter->num_tx_queues; i++)
  2107. spin_lock_init(&adapter->tx_queue[i].tx_lock);
  2108. err = vmxnet3_create_queues(adapter, VMXNET3_DEF_TX_RING_SIZE,
  2109. VMXNET3_DEF_RX_RING_SIZE,
  2110. VMXNET3_DEF_RX_RING_SIZE);
  2111. if (err)
  2112. goto queue_err;
  2113. err = vmxnet3_activate_dev(adapter);
  2114. if (err)
  2115. goto activate_err;
  2116. return 0;
  2117. activate_err:
  2118. vmxnet3_rq_destroy_all(adapter);
  2119. vmxnet3_tq_destroy_all(adapter);
  2120. queue_err:
  2121. return err;
  2122. }
  2123. static int
  2124. vmxnet3_close(struct net_device *netdev)
  2125. {
  2126. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2127. /*
  2128. * Reset_work may be in the middle of resetting the device, wait for its
  2129. * completion.
  2130. */
  2131. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2132. msleep(1);
  2133. vmxnet3_quiesce_dev(adapter);
  2134. vmxnet3_rq_destroy_all(adapter);
  2135. vmxnet3_tq_destroy_all(adapter);
  2136. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2137. return 0;
  2138. }
  2139. void
  2140. vmxnet3_force_close(struct vmxnet3_adapter *adapter)
  2141. {
  2142. int i;
  2143. /*
  2144. * we must clear VMXNET3_STATE_BIT_RESETTING, otherwise
  2145. * vmxnet3_close() will deadlock.
  2146. */
  2147. BUG_ON(test_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state));
  2148. /* we need to enable NAPI, otherwise dev_close will deadlock */
  2149. for (i = 0; i < adapter->num_rx_queues; i++)
  2150. napi_enable(&adapter->rx_queue[i].napi);
  2151. dev_close(adapter->netdev);
  2152. }
  2153. static int
  2154. vmxnet3_change_mtu(struct net_device *netdev, int new_mtu)
  2155. {
  2156. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2157. int err = 0;
  2158. if (new_mtu < VMXNET3_MIN_MTU || new_mtu > VMXNET3_MAX_MTU)
  2159. return -EINVAL;
  2160. netdev->mtu = new_mtu;
  2161. /*
  2162. * Reset_work may be in the middle of resetting the device, wait for its
  2163. * completion.
  2164. */
  2165. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2166. msleep(1);
  2167. if (netif_running(netdev)) {
  2168. vmxnet3_quiesce_dev(adapter);
  2169. vmxnet3_reset_dev(adapter);
  2170. /* we need to re-create the rx queue based on the new mtu */
  2171. vmxnet3_rq_destroy_all(adapter);
  2172. vmxnet3_adjust_rx_ring_size(adapter);
  2173. err = vmxnet3_rq_create_all(adapter);
  2174. if (err) {
  2175. printk(KERN_ERR "%s: failed to re-create rx queues,"
  2176. " error %d. Closing it.\n", netdev->name, err);
  2177. goto out;
  2178. }
  2179. err = vmxnet3_activate_dev(adapter);
  2180. if (err) {
  2181. printk(KERN_ERR "%s: failed to re-activate, error %d. "
  2182. "Closing it\n", netdev->name, err);
  2183. goto out;
  2184. }
  2185. }
  2186. out:
  2187. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2188. if (err)
  2189. vmxnet3_force_close(adapter);
  2190. return err;
  2191. }
  2192. static void
  2193. vmxnet3_declare_features(struct vmxnet3_adapter *adapter, bool dma64)
  2194. {
  2195. struct net_device *netdev = adapter->netdev;
  2196. netdev->hw_features = NETIF_F_SG | NETIF_F_RXCSUM |
  2197. NETIF_F_HW_CSUM | NETIF_F_HW_VLAN_TX |
  2198. NETIF_F_HW_VLAN_RX | NETIF_F_TSO | NETIF_F_TSO6 |
  2199. NETIF_F_LRO;
  2200. if (dma64)
  2201. netdev->hw_features |= NETIF_F_HIGHDMA;
  2202. netdev->vlan_features = netdev->hw_features &
  2203. ~(NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
  2204. netdev->features = netdev->hw_features | NETIF_F_HW_VLAN_FILTER;
  2205. netdev_info(adapter->netdev,
  2206. "features: sg csum vlan jf tso tsoIPv6 lro%s\n",
  2207. dma64 ? " highDMA" : "");
  2208. }
  2209. static void
  2210. vmxnet3_read_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  2211. {
  2212. u32 tmp;
  2213. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACL);
  2214. *(u32 *)mac = tmp;
  2215. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACH);
  2216. mac[4] = tmp & 0xff;
  2217. mac[5] = (tmp >> 8) & 0xff;
  2218. }
  2219. #ifdef CONFIG_PCI_MSI
  2220. /*
  2221. * Enable MSIx vectors.
  2222. * Returns :
  2223. * 0 on successful enabling of required vectors,
  2224. * VMXNET3_LINUX_MIN_MSIX_VECT when only minimum number of vectors required
  2225. * could be enabled.
  2226. * number of vectors which can be enabled otherwise (this number is smaller
  2227. * than VMXNET3_LINUX_MIN_MSIX_VECT)
  2228. */
  2229. static int
  2230. vmxnet3_acquire_msix_vectors(struct vmxnet3_adapter *adapter,
  2231. int vectors)
  2232. {
  2233. int err = 0, vector_threshold;
  2234. vector_threshold = VMXNET3_LINUX_MIN_MSIX_VECT;
  2235. while (vectors >= vector_threshold) {
  2236. err = pci_enable_msix(adapter->pdev, adapter->intr.msix_entries,
  2237. vectors);
  2238. if (!err) {
  2239. adapter->intr.num_intrs = vectors;
  2240. return 0;
  2241. } else if (err < 0) {
  2242. printk(KERN_ERR "Failed to enable MSI-X for %s, error"
  2243. " %d\n", adapter->netdev->name, err);
  2244. vectors = 0;
  2245. } else if (err < vector_threshold) {
  2246. break;
  2247. } else {
  2248. /* If fails to enable required number of MSI-x vectors
  2249. * try enabling minimum number of vectors required.
  2250. */
  2251. vectors = vector_threshold;
  2252. printk(KERN_ERR "Failed to enable %d MSI-X for %s, try"
  2253. " %d instead\n", vectors, adapter->netdev->name,
  2254. vector_threshold);
  2255. }
  2256. }
  2257. printk(KERN_INFO "Number of MSI-X interrupts which can be allocatedi"
  2258. " are lower than min threshold required.\n");
  2259. return err;
  2260. }
  2261. #endif /* CONFIG_PCI_MSI */
  2262. static void
  2263. vmxnet3_alloc_intr_resources(struct vmxnet3_adapter *adapter)
  2264. {
  2265. u32 cfg;
  2266. unsigned long flags;
  2267. /* intr settings */
  2268. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2269. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2270. VMXNET3_CMD_GET_CONF_INTR);
  2271. cfg = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2272. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2273. adapter->intr.type = cfg & 0x3;
  2274. adapter->intr.mask_mode = (cfg >> 2) & 0x3;
  2275. if (adapter->intr.type == VMXNET3_IT_AUTO) {
  2276. adapter->intr.type = VMXNET3_IT_MSIX;
  2277. }
  2278. #ifdef CONFIG_PCI_MSI
  2279. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2280. int vector, err = 0;
  2281. adapter->intr.num_intrs = (adapter->share_intr ==
  2282. VMXNET3_INTR_TXSHARE) ? 1 :
  2283. adapter->num_tx_queues;
  2284. adapter->intr.num_intrs += (adapter->share_intr ==
  2285. VMXNET3_INTR_BUDDYSHARE) ? 0 :
  2286. adapter->num_rx_queues;
  2287. adapter->intr.num_intrs += 1; /* for link event */
  2288. adapter->intr.num_intrs = (adapter->intr.num_intrs >
  2289. VMXNET3_LINUX_MIN_MSIX_VECT
  2290. ? adapter->intr.num_intrs :
  2291. VMXNET3_LINUX_MIN_MSIX_VECT);
  2292. for (vector = 0; vector < adapter->intr.num_intrs; vector++)
  2293. adapter->intr.msix_entries[vector].entry = vector;
  2294. err = vmxnet3_acquire_msix_vectors(adapter,
  2295. adapter->intr.num_intrs);
  2296. /* If we cannot allocate one MSIx vector per queue
  2297. * then limit the number of rx queues to 1
  2298. */
  2299. if (err == VMXNET3_LINUX_MIN_MSIX_VECT) {
  2300. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE
  2301. || adapter->num_rx_queues != 1) {
  2302. adapter->share_intr = VMXNET3_INTR_TXSHARE;
  2303. printk(KERN_ERR "Number of rx queues : 1\n");
  2304. adapter->num_rx_queues = 1;
  2305. adapter->intr.num_intrs =
  2306. VMXNET3_LINUX_MIN_MSIX_VECT;
  2307. }
  2308. return;
  2309. }
  2310. if (!err)
  2311. return;
  2312. /* If we cannot allocate MSIx vectors use only one rx queue */
  2313. printk(KERN_INFO "Failed to enable MSI-X for %s, error %d."
  2314. "#rx queues : 1, try MSI\n", adapter->netdev->name, err);
  2315. adapter->intr.type = VMXNET3_IT_MSI;
  2316. }
  2317. if (adapter->intr.type == VMXNET3_IT_MSI) {
  2318. int err;
  2319. err = pci_enable_msi(adapter->pdev);
  2320. if (!err) {
  2321. adapter->num_rx_queues = 1;
  2322. adapter->intr.num_intrs = 1;
  2323. return;
  2324. }
  2325. }
  2326. #endif /* CONFIG_PCI_MSI */
  2327. adapter->num_rx_queues = 1;
  2328. printk(KERN_INFO "Using INTx interrupt, #Rx queues: 1.\n");
  2329. adapter->intr.type = VMXNET3_IT_INTX;
  2330. /* INT-X related setting */
  2331. adapter->intr.num_intrs = 1;
  2332. }
  2333. static void
  2334. vmxnet3_free_intr_resources(struct vmxnet3_adapter *adapter)
  2335. {
  2336. if (adapter->intr.type == VMXNET3_IT_MSIX)
  2337. pci_disable_msix(adapter->pdev);
  2338. else if (adapter->intr.type == VMXNET3_IT_MSI)
  2339. pci_disable_msi(adapter->pdev);
  2340. else
  2341. BUG_ON(adapter->intr.type != VMXNET3_IT_INTX);
  2342. }
  2343. static void
  2344. vmxnet3_tx_timeout(struct net_device *netdev)
  2345. {
  2346. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2347. adapter->tx_timeout_count++;
  2348. printk(KERN_ERR "%s: tx hang\n", adapter->netdev->name);
  2349. schedule_work(&adapter->work);
  2350. netif_wake_queue(adapter->netdev);
  2351. }
  2352. static void
  2353. vmxnet3_reset_work(struct work_struct *data)
  2354. {
  2355. struct vmxnet3_adapter *adapter;
  2356. adapter = container_of(data, struct vmxnet3_adapter, work);
  2357. /* if another thread is resetting the device, no need to proceed */
  2358. if (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2359. return;
  2360. /* if the device is closed, we must leave it alone */
  2361. rtnl_lock();
  2362. if (netif_running(adapter->netdev)) {
  2363. printk(KERN_INFO "%s: resetting\n", adapter->netdev->name);
  2364. vmxnet3_quiesce_dev(adapter);
  2365. vmxnet3_reset_dev(adapter);
  2366. vmxnet3_activate_dev(adapter);
  2367. } else {
  2368. printk(KERN_INFO "%s: already closed\n", adapter->netdev->name);
  2369. }
  2370. rtnl_unlock();
  2371. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2372. }
  2373. static int __devinit
  2374. vmxnet3_probe_device(struct pci_dev *pdev,
  2375. const struct pci_device_id *id)
  2376. {
  2377. static const struct net_device_ops vmxnet3_netdev_ops = {
  2378. .ndo_open = vmxnet3_open,
  2379. .ndo_stop = vmxnet3_close,
  2380. .ndo_start_xmit = vmxnet3_xmit_frame,
  2381. .ndo_set_mac_address = vmxnet3_set_mac_addr,
  2382. .ndo_change_mtu = vmxnet3_change_mtu,
  2383. .ndo_set_features = vmxnet3_set_features,
  2384. .ndo_get_stats64 = vmxnet3_get_stats64,
  2385. .ndo_tx_timeout = vmxnet3_tx_timeout,
  2386. .ndo_set_rx_mode = vmxnet3_set_mc,
  2387. .ndo_vlan_rx_add_vid = vmxnet3_vlan_rx_add_vid,
  2388. .ndo_vlan_rx_kill_vid = vmxnet3_vlan_rx_kill_vid,
  2389. #ifdef CONFIG_NET_POLL_CONTROLLER
  2390. .ndo_poll_controller = vmxnet3_netpoll,
  2391. #endif
  2392. };
  2393. int err;
  2394. bool dma64 = false; /* stupid gcc */
  2395. u32 ver;
  2396. struct net_device *netdev;
  2397. struct vmxnet3_adapter *adapter;
  2398. u8 mac[ETH_ALEN];
  2399. int size;
  2400. int num_tx_queues;
  2401. int num_rx_queues;
  2402. if (!pci_msi_enabled())
  2403. enable_mq = 0;
  2404. #ifdef VMXNET3_RSS
  2405. if (enable_mq)
  2406. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2407. (int)num_online_cpus());
  2408. else
  2409. #endif
  2410. num_rx_queues = 1;
  2411. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2412. if (enable_mq)
  2413. num_tx_queues = min(VMXNET3_DEVICE_MAX_TX_QUEUES,
  2414. (int)num_online_cpus());
  2415. else
  2416. num_tx_queues = 1;
  2417. num_tx_queues = rounddown_pow_of_two(num_tx_queues);
  2418. netdev = alloc_etherdev_mq(sizeof(struct vmxnet3_adapter),
  2419. max(num_tx_queues, num_rx_queues));
  2420. printk(KERN_INFO "# of Tx queues : %d, # of Rx queues : %d\n",
  2421. num_tx_queues, num_rx_queues);
  2422. if (!netdev) {
  2423. printk(KERN_ERR "Failed to alloc ethernet device for adapter "
  2424. "%s\n", pci_name(pdev));
  2425. return -ENOMEM;
  2426. }
  2427. pci_set_drvdata(pdev, netdev);
  2428. adapter = netdev_priv(netdev);
  2429. adapter->netdev = netdev;
  2430. adapter->pdev = pdev;
  2431. spin_lock_init(&adapter->cmd_lock);
  2432. adapter->shared = pci_alloc_consistent(adapter->pdev,
  2433. sizeof(struct Vmxnet3_DriverShared),
  2434. &adapter->shared_pa);
  2435. if (!adapter->shared) {
  2436. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2437. pci_name(pdev));
  2438. err = -ENOMEM;
  2439. goto err_alloc_shared;
  2440. }
  2441. adapter->num_rx_queues = num_rx_queues;
  2442. adapter->num_tx_queues = num_tx_queues;
  2443. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2444. size += sizeof(struct Vmxnet3_RxQueueDesc) * adapter->num_rx_queues;
  2445. adapter->tqd_start = pci_alloc_consistent(adapter->pdev, size,
  2446. &adapter->queue_desc_pa);
  2447. if (!adapter->tqd_start) {
  2448. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2449. pci_name(pdev));
  2450. err = -ENOMEM;
  2451. goto err_alloc_queue_desc;
  2452. }
  2453. adapter->rqd_start = (struct Vmxnet3_RxQueueDesc *)(adapter->tqd_start +
  2454. adapter->num_tx_queues);
  2455. adapter->pm_conf = kmalloc(sizeof(struct Vmxnet3_PMConf), GFP_KERNEL);
  2456. if (adapter->pm_conf == NULL) {
  2457. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2458. pci_name(pdev));
  2459. err = -ENOMEM;
  2460. goto err_alloc_pm;
  2461. }
  2462. #ifdef VMXNET3_RSS
  2463. adapter->rss_conf = kmalloc(sizeof(struct UPT1_RSSConf), GFP_KERNEL);
  2464. if (adapter->rss_conf == NULL) {
  2465. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2466. pci_name(pdev));
  2467. err = -ENOMEM;
  2468. goto err_alloc_rss;
  2469. }
  2470. #endif /* VMXNET3_RSS */
  2471. err = vmxnet3_alloc_pci_resources(adapter, &dma64);
  2472. if (err < 0)
  2473. goto err_alloc_pci;
  2474. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_VRRS);
  2475. if (ver & 1) {
  2476. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_VRRS, 1);
  2477. } else {
  2478. printk(KERN_ERR "Incompatible h/w version (0x%x) for adapter"
  2479. " %s\n", ver, pci_name(pdev));
  2480. err = -EBUSY;
  2481. goto err_ver;
  2482. }
  2483. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_UVRS);
  2484. if (ver & 1) {
  2485. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_UVRS, 1);
  2486. } else {
  2487. printk(KERN_ERR "Incompatible upt version (0x%x) for "
  2488. "adapter %s\n", ver, pci_name(pdev));
  2489. err = -EBUSY;
  2490. goto err_ver;
  2491. }
  2492. SET_NETDEV_DEV(netdev, &pdev->dev);
  2493. vmxnet3_declare_features(adapter, dma64);
  2494. adapter->dev_number = atomic_read(&devices_found);
  2495. adapter->share_intr = irq_share_mode;
  2496. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE &&
  2497. adapter->num_tx_queues != adapter->num_rx_queues)
  2498. adapter->share_intr = VMXNET3_INTR_DONTSHARE;
  2499. vmxnet3_alloc_intr_resources(adapter);
  2500. #ifdef VMXNET3_RSS
  2501. if (adapter->num_rx_queues > 1 &&
  2502. adapter->intr.type == VMXNET3_IT_MSIX) {
  2503. adapter->rss = true;
  2504. printk(KERN_INFO "RSS is enabled.\n");
  2505. } else {
  2506. adapter->rss = false;
  2507. }
  2508. #endif
  2509. vmxnet3_read_mac_addr(adapter, mac);
  2510. memcpy(netdev->dev_addr, mac, netdev->addr_len);
  2511. netdev->netdev_ops = &vmxnet3_netdev_ops;
  2512. vmxnet3_set_ethtool_ops(netdev);
  2513. netdev->watchdog_timeo = 5 * HZ;
  2514. INIT_WORK(&adapter->work, vmxnet3_reset_work);
  2515. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2516. int i;
  2517. for (i = 0; i < adapter->num_rx_queues; i++) {
  2518. netif_napi_add(adapter->netdev,
  2519. &adapter->rx_queue[i].napi,
  2520. vmxnet3_poll_rx_only, 64);
  2521. }
  2522. } else {
  2523. netif_napi_add(adapter->netdev, &adapter->rx_queue[0].napi,
  2524. vmxnet3_poll, 64);
  2525. }
  2526. netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
  2527. netif_set_real_num_rx_queues(adapter->netdev, adapter->num_rx_queues);
  2528. err = register_netdev(netdev);
  2529. if (err) {
  2530. printk(KERN_ERR "Failed to register adapter %s\n",
  2531. pci_name(pdev));
  2532. goto err_register;
  2533. }
  2534. set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2535. vmxnet3_check_link(adapter, false);
  2536. atomic_inc(&devices_found);
  2537. return 0;
  2538. err_register:
  2539. vmxnet3_free_intr_resources(adapter);
  2540. err_ver:
  2541. vmxnet3_free_pci_resources(adapter);
  2542. err_alloc_pci:
  2543. #ifdef VMXNET3_RSS
  2544. kfree(adapter->rss_conf);
  2545. err_alloc_rss:
  2546. #endif
  2547. kfree(adapter->pm_conf);
  2548. err_alloc_pm:
  2549. pci_free_consistent(adapter->pdev, size, adapter->tqd_start,
  2550. adapter->queue_desc_pa);
  2551. err_alloc_queue_desc:
  2552. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2553. adapter->shared, adapter->shared_pa);
  2554. err_alloc_shared:
  2555. pci_set_drvdata(pdev, NULL);
  2556. free_netdev(netdev);
  2557. return err;
  2558. }
  2559. static void __devexit
  2560. vmxnet3_remove_device(struct pci_dev *pdev)
  2561. {
  2562. struct net_device *netdev = pci_get_drvdata(pdev);
  2563. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2564. int size = 0;
  2565. int num_rx_queues;
  2566. #ifdef VMXNET3_RSS
  2567. if (enable_mq)
  2568. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2569. (int)num_online_cpus());
  2570. else
  2571. #endif
  2572. num_rx_queues = 1;
  2573. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2574. cancel_work_sync(&adapter->work);
  2575. unregister_netdev(netdev);
  2576. vmxnet3_free_intr_resources(adapter);
  2577. vmxnet3_free_pci_resources(adapter);
  2578. #ifdef VMXNET3_RSS
  2579. kfree(adapter->rss_conf);
  2580. #endif
  2581. kfree(adapter->pm_conf);
  2582. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2583. size += sizeof(struct Vmxnet3_RxQueueDesc) * num_rx_queues;
  2584. pci_free_consistent(adapter->pdev, size, adapter->tqd_start,
  2585. adapter->queue_desc_pa);
  2586. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2587. adapter->shared, adapter->shared_pa);
  2588. free_netdev(netdev);
  2589. }
  2590. #ifdef CONFIG_PM
  2591. static int
  2592. vmxnet3_suspend(struct device *device)
  2593. {
  2594. struct pci_dev *pdev = to_pci_dev(device);
  2595. struct net_device *netdev = pci_get_drvdata(pdev);
  2596. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2597. struct Vmxnet3_PMConf *pmConf;
  2598. struct ethhdr *ehdr;
  2599. struct arphdr *ahdr;
  2600. u8 *arpreq;
  2601. struct in_device *in_dev;
  2602. struct in_ifaddr *ifa;
  2603. unsigned long flags;
  2604. int i = 0;
  2605. if (!netif_running(netdev))
  2606. return 0;
  2607. for (i = 0; i < adapter->num_rx_queues; i++)
  2608. napi_disable(&adapter->rx_queue[i].napi);
  2609. vmxnet3_disable_all_intrs(adapter);
  2610. vmxnet3_free_irqs(adapter);
  2611. vmxnet3_free_intr_resources(adapter);
  2612. netif_device_detach(netdev);
  2613. netif_tx_stop_all_queues(netdev);
  2614. /* Create wake-up filters. */
  2615. pmConf = adapter->pm_conf;
  2616. memset(pmConf, 0, sizeof(*pmConf));
  2617. if (adapter->wol & WAKE_UCAST) {
  2618. pmConf->filters[i].patternSize = ETH_ALEN;
  2619. pmConf->filters[i].maskSize = 1;
  2620. memcpy(pmConf->filters[i].pattern, netdev->dev_addr, ETH_ALEN);
  2621. pmConf->filters[i].mask[0] = 0x3F; /* LSB ETH_ALEN bits */
  2622. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2623. i++;
  2624. }
  2625. if (adapter->wol & WAKE_ARP) {
  2626. in_dev = in_dev_get(netdev);
  2627. if (!in_dev)
  2628. goto skip_arp;
  2629. ifa = (struct in_ifaddr *)in_dev->ifa_list;
  2630. if (!ifa)
  2631. goto skip_arp;
  2632. pmConf->filters[i].patternSize = ETH_HLEN + /* Ethernet header*/
  2633. sizeof(struct arphdr) + /* ARP header */
  2634. 2 * ETH_ALEN + /* 2 Ethernet addresses*/
  2635. 2 * sizeof(u32); /*2 IPv4 addresses */
  2636. pmConf->filters[i].maskSize =
  2637. (pmConf->filters[i].patternSize - 1) / 8 + 1;
  2638. /* ETH_P_ARP in Ethernet header. */
  2639. ehdr = (struct ethhdr *)pmConf->filters[i].pattern;
  2640. ehdr->h_proto = htons(ETH_P_ARP);
  2641. /* ARPOP_REQUEST in ARP header. */
  2642. ahdr = (struct arphdr *)&pmConf->filters[i].pattern[ETH_HLEN];
  2643. ahdr->ar_op = htons(ARPOP_REQUEST);
  2644. arpreq = (u8 *)(ahdr + 1);
  2645. /* The Unicast IPv4 address in 'tip' field. */
  2646. arpreq += 2 * ETH_ALEN + sizeof(u32);
  2647. *(u32 *)arpreq = ifa->ifa_address;
  2648. /* The mask for the relevant bits. */
  2649. pmConf->filters[i].mask[0] = 0x00;
  2650. pmConf->filters[i].mask[1] = 0x30; /* ETH_P_ARP */
  2651. pmConf->filters[i].mask[2] = 0x30; /* ARPOP_REQUEST */
  2652. pmConf->filters[i].mask[3] = 0x00;
  2653. pmConf->filters[i].mask[4] = 0xC0; /* IPv4 TIP */
  2654. pmConf->filters[i].mask[5] = 0x03; /* IPv4 TIP */
  2655. in_dev_put(in_dev);
  2656. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2657. i++;
  2658. }
  2659. skip_arp:
  2660. if (adapter->wol & WAKE_MAGIC)
  2661. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_MAGIC;
  2662. pmConf->numFilters = i;
  2663. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2664. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2665. *pmConf));
  2666. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le64(virt_to_phys(
  2667. pmConf));
  2668. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2669. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2670. VMXNET3_CMD_UPDATE_PMCFG);
  2671. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2672. pci_save_state(pdev);
  2673. pci_enable_wake(pdev, pci_choose_state(pdev, PMSG_SUSPEND),
  2674. adapter->wol);
  2675. pci_disable_device(pdev);
  2676. pci_set_power_state(pdev, pci_choose_state(pdev, PMSG_SUSPEND));
  2677. return 0;
  2678. }
  2679. static int
  2680. vmxnet3_resume(struct device *device)
  2681. {
  2682. int err, i = 0;
  2683. unsigned long flags;
  2684. struct pci_dev *pdev = to_pci_dev(device);
  2685. struct net_device *netdev = pci_get_drvdata(pdev);
  2686. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2687. struct Vmxnet3_PMConf *pmConf;
  2688. if (!netif_running(netdev))
  2689. return 0;
  2690. /* Destroy wake-up filters. */
  2691. pmConf = adapter->pm_conf;
  2692. memset(pmConf, 0, sizeof(*pmConf));
  2693. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2694. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2695. *pmConf));
  2696. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le64(virt_to_phys(
  2697. pmConf));
  2698. netif_device_attach(netdev);
  2699. pci_set_power_state(pdev, PCI_D0);
  2700. pci_restore_state(pdev);
  2701. err = pci_enable_device_mem(pdev);
  2702. if (err != 0)
  2703. return err;
  2704. pci_enable_wake(pdev, PCI_D0, 0);
  2705. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2706. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2707. VMXNET3_CMD_UPDATE_PMCFG);
  2708. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2709. vmxnet3_alloc_intr_resources(adapter);
  2710. vmxnet3_request_irqs(adapter);
  2711. for (i = 0; i < adapter->num_rx_queues; i++)
  2712. napi_enable(&adapter->rx_queue[i].napi);
  2713. vmxnet3_enable_all_intrs(adapter);
  2714. return 0;
  2715. }
  2716. static const struct dev_pm_ops vmxnet3_pm_ops = {
  2717. .suspend = vmxnet3_suspend,
  2718. .resume = vmxnet3_resume,
  2719. };
  2720. #endif
  2721. static struct pci_driver vmxnet3_driver = {
  2722. .name = vmxnet3_driver_name,
  2723. .id_table = vmxnet3_pciid_table,
  2724. .probe = vmxnet3_probe_device,
  2725. .remove = __devexit_p(vmxnet3_remove_device),
  2726. #ifdef CONFIG_PM
  2727. .driver.pm = &vmxnet3_pm_ops,
  2728. #endif
  2729. };
  2730. static int __init
  2731. vmxnet3_init_module(void)
  2732. {
  2733. printk(KERN_INFO "%s - version %s\n", VMXNET3_DRIVER_DESC,
  2734. VMXNET3_DRIVER_VERSION_REPORT);
  2735. return pci_register_driver(&vmxnet3_driver);
  2736. }
  2737. module_init(vmxnet3_init_module);
  2738. static void
  2739. vmxnet3_exit_module(void)
  2740. {
  2741. pci_unregister_driver(&vmxnet3_driver);
  2742. }
  2743. module_exit(vmxnet3_exit_module);
  2744. MODULE_AUTHOR("VMware, Inc.");
  2745. MODULE_DESCRIPTION(VMXNET3_DRIVER_DESC);
  2746. MODULE_LICENSE("GPL v2");
  2747. MODULE_VERSION(VMXNET3_DRIVER_VERSION_STRING);