bnx2x_stats.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685
  1. /* bnx2x_stats.c: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2011 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. * UDP CSUM errata workaround by Arik Gendelman
  13. * Slowpath and fastpath rework by Vladislav Zolotarov
  14. * Statistics and Link management by Yitchak Gertner
  15. *
  16. */
  17. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  18. #include "bnx2x_stats.h"
  19. #include "bnx2x_cmn.h"
  20. /* Statistics */
  21. /*
  22. * General service functions
  23. */
  24. static inline long bnx2x_hilo(u32 *hiref)
  25. {
  26. u32 lo = *(hiref + 1);
  27. #if (BITS_PER_LONG == 64)
  28. u32 hi = *hiref;
  29. return HILO_U64(hi, lo);
  30. #else
  31. return lo;
  32. #endif
  33. }
  34. static u16 bnx2x_get_port_stats_dma_len(struct bnx2x *bp)
  35. {
  36. u16 res = sizeof(struct host_port_stats) >> 2;
  37. /* if PFC stats are not supported by the MFW, don't DMA them */
  38. if (!(bp->flags & BC_SUPPORTS_PFC_STATS))
  39. res -= (sizeof(u32)*4) >> 2;
  40. return res;
  41. }
  42. /*
  43. * Init service functions
  44. */
  45. /* Post the next statistics ramrod. Protect it with the spin in
  46. * order to ensure the strict order between statistics ramrods
  47. * (each ramrod has a sequence number passed in a
  48. * bp->fw_stats_req->hdr.drv_stats_counter and ramrods must be
  49. * sent in order).
  50. */
  51. static void bnx2x_storm_stats_post(struct bnx2x *bp)
  52. {
  53. if (!bp->stats_pending) {
  54. int rc;
  55. spin_lock_bh(&bp->stats_lock);
  56. if (bp->stats_pending) {
  57. spin_unlock_bh(&bp->stats_lock);
  58. return;
  59. }
  60. bp->fw_stats_req->hdr.drv_stats_counter =
  61. cpu_to_le16(bp->stats_counter++);
  62. DP(NETIF_MSG_TIMER, "Sending statistics ramrod %d\n",
  63. bp->fw_stats_req->hdr.drv_stats_counter);
  64. /* send FW stats ramrod */
  65. rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_STAT_QUERY, 0,
  66. U64_HI(bp->fw_stats_req_mapping),
  67. U64_LO(bp->fw_stats_req_mapping),
  68. NONE_CONNECTION_TYPE);
  69. if (rc == 0)
  70. bp->stats_pending = 1;
  71. spin_unlock_bh(&bp->stats_lock);
  72. }
  73. }
  74. static void bnx2x_hw_stats_post(struct bnx2x *bp)
  75. {
  76. struct dmae_command *dmae = &bp->stats_dmae;
  77. u32 *stats_comp = bnx2x_sp(bp, stats_comp);
  78. *stats_comp = DMAE_COMP_VAL;
  79. if (CHIP_REV_IS_SLOW(bp))
  80. return;
  81. /* loader */
  82. if (bp->executer_idx) {
  83. int loader_idx = PMF_DMAE_C(bp);
  84. u32 opcode = bnx2x_dmae_opcode(bp, DMAE_SRC_PCI, DMAE_DST_GRC,
  85. true, DMAE_COMP_GRC);
  86. opcode = bnx2x_dmae_opcode_clr_src_reset(opcode);
  87. memset(dmae, 0, sizeof(struct dmae_command));
  88. dmae->opcode = opcode;
  89. dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, dmae[0]));
  90. dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, dmae[0]));
  91. dmae->dst_addr_lo = (DMAE_REG_CMD_MEM +
  92. sizeof(struct dmae_command) *
  93. (loader_idx + 1)) >> 2;
  94. dmae->dst_addr_hi = 0;
  95. dmae->len = sizeof(struct dmae_command) >> 2;
  96. if (CHIP_IS_E1(bp))
  97. dmae->len--;
  98. dmae->comp_addr_lo = dmae_reg_go_c[loader_idx + 1] >> 2;
  99. dmae->comp_addr_hi = 0;
  100. dmae->comp_val = 1;
  101. *stats_comp = 0;
  102. bnx2x_post_dmae(bp, dmae, loader_idx);
  103. } else if (bp->func_stx) {
  104. *stats_comp = 0;
  105. bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
  106. }
  107. }
  108. static int bnx2x_stats_comp(struct bnx2x *bp)
  109. {
  110. u32 *stats_comp = bnx2x_sp(bp, stats_comp);
  111. int cnt = 10;
  112. might_sleep();
  113. while (*stats_comp != DMAE_COMP_VAL) {
  114. if (!cnt) {
  115. BNX2X_ERR("timeout waiting for stats finished\n");
  116. break;
  117. }
  118. cnt--;
  119. usleep_range(1000, 1000);
  120. }
  121. return 1;
  122. }
  123. /*
  124. * Statistics service functions
  125. */
  126. static void bnx2x_stats_pmf_update(struct bnx2x *bp)
  127. {
  128. struct dmae_command *dmae;
  129. u32 opcode;
  130. int loader_idx = PMF_DMAE_C(bp);
  131. u32 *stats_comp = bnx2x_sp(bp, stats_comp);
  132. /* sanity */
  133. if (!IS_MF(bp) || !bp->port.pmf || !bp->port.port_stx) {
  134. BNX2X_ERR("BUG!\n");
  135. return;
  136. }
  137. bp->executer_idx = 0;
  138. opcode = bnx2x_dmae_opcode(bp, DMAE_SRC_GRC, DMAE_DST_PCI, false, 0);
  139. dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
  140. dmae->opcode = bnx2x_dmae_opcode_add_comp(opcode, DMAE_COMP_GRC);
  141. dmae->src_addr_lo = bp->port.port_stx >> 2;
  142. dmae->src_addr_hi = 0;
  143. dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
  144. dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
  145. dmae->len = DMAE_LEN32_RD_MAX;
  146. dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
  147. dmae->comp_addr_hi = 0;
  148. dmae->comp_val = 1;
  149. dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
  150. dmae->opcode = bnx2x_dmae_opcode_add_comp(opcode, DMAE_COMP_PCI);
  151. dmae->src_addr_lo = (bp->port.port_stx >> 2) + DMAE_LEN32_RD_MAX;
  152. dmae->src_addr_hi = 0;
  153. dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats) +
  154. DMAE_LEN32_RD_MAX * 4);
  155. dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats) +
  156. DMAE_LEN32_RD_MAX * 4);
  157. dmae->len = bnx2x_get_port_stats_dma_len(bp) - DMAE_LEN32_RD_MAX;
  158. dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
  159. dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
  160. dmae->comp_val = DMAE_COMP_VAL;
  161. *stats_comp = 0;
  162. bnx2x_hw_stats_post(bp);
  163. bnx2x_stats_comp(bp);
  164. }
  165. static void bnx2x_port_stats_init(struct bnx2x *bp)
  166. {
  167. struct dmae_command *dmae;
  168. int port = BP_PORT(bp);
  169. u32 opcode;
  170. int loader_idx = PMF_DMAE_C(bp);
  171. u32 mac_addr;
  172. u32 *stats_comp = bnx2x_sp(bp, stats_comp);
  173. /* sanity */
  174. if (!bp->link_vars.link_up || !bp->port.pmf) {
  175. BNX2X_ERR("BUG!\n");
  176. return;
  177. }
  178. bp->executer_idx = 0;
  179. /* MCP */
  180. opcode = bnx2x_dmae_opcode(bp, DMAE_SRC_PCI, DMAE_DST_GRC,
  181. true, DMAE_COMP_GRC);
  182. if (bp->port.port_stx) {
  183. dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
  184. dmae->opcode = opcode;
  185. dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
  186. dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
  187. dmae->dst_addr_lo = bp->port.port_stx >> 2;
  188. dmae->dst_addr_hi = 0;
  189. dmae->len = bnx2x_get_port_stats_dma_len(bp);
  190. dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
  191. dmae->comp_addr_hi = 0;
  192. dmae->comp_val = 1;
  193. }
  194. if (bp->func_stx) {
  195. dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
  196. dmae->opcode = opcode;
  197. dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
  198. dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
  199. dmae->dst_addr_lo = bp->func_stx >> 2;
  200. dmae->dst_addr_hi = 0;
  201. dmae->len = sizeof(struct host_func_stats) >> 2;
  202. dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
  203. dmae->comp_addr_hi = 0;
  204. dmae->comp_val = 1;
  205. }
  206. /* MAC */
  207. opcode = bnx2x_dmae_opcode(bp, DMAE_SRC_GRC, DMAE_DST_PCI,
  208. true, DMAE_COMP_GRC);
  209. /* EMAC is special */
  210. if (bp->link_vars.mac_type == MAC_TYPE_EMAC) {
  211. mac_addr = (port ? GRCBASE_EMAC1 : GRCBASE_EMAC0);
  212. /* EMAC_REG_EMAC_RX_STAT_AC (EMAC_REG_EMAC_RX_STAT_AC_COUNT)*/
  213. dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
  214. dmae->opcode = opcode;
  215. dmae->src_addr_lo = (mac_addr +
  216. EMAC_REG_EMAC_RX_STAT_AC) >> 2;
  217. dmae->src_addr_hi = 0;
  218. dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
  219. dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
  220. dmae->len = EMAC_REG_EMAC_RX_STAT_AC_COUNT;
  221. dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
  222. dmae->comp_addr_hi = 0;
  223. dmae->comp_val = 1;
  224. /* EMAC_REG_EMAC_RX_STAT_AC_28 */
  225. dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
  226. dmae->opcode = opcode;
  227. dmae->src_addr_lo = (mac_addr +
  228. EMAC_REG_EMAC_RX_STAT_AC_28) >> 2;
  229. dmae->src_addr_hi = 0;
  230. dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
  231. offsetof(struct emac_stats, rx_stat_falsecarriererrors));
  232. dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
  233. offsetof(struct emac_stats, rx_stat_falsecarriererrors));
  234. dmae->len = 1;
  235. dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
  236. dmae->comp_addr_hi = 0;
  237. dmae->comp_val = 1;
  238. /* EMAC_REG_EMAC_TX_STAT_AC (EMAC_REG_EMAC_TX_STAT_AC_COUNT)*/
  239. dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
  240. dmae->opcode = opcode;
  241. dmae->src_addr_lo = (mac_addr +
  242. EMAC_REG_EMAC_TX_STAT_AC) >> 2;
  243. dmae->src_addr_hi = 0;
  244. dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
  245. offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
  246. dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
  247. offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
  248. dmae->len = EMAC_REG_EMAC_TX_STAT_AC_COUNT;
  249. dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
  250. dmae->comp_addr_hi = 0;
  251. dmae->comp_val = 1;
  252. } else {
  253. u32 tx_src_addr_lo, rx_src_addr_lo;
  254. u16 rx_len, tx_len;
  255. /* configure the params according to MAC type */
  256. switch (bp->link_vars.mac_type) {
  257. case MAC_TYPE_BMAC:
  258. mac_addr = (port ? NIG_REG_INGRESS_BMAC1_MEM :
  259. NIG_REG_INGRESS_BMAC0_MEM);
  260. /* BIGMAC_REGISTER_TX_STAT_GTPKT ..
  261. BIGMAC_REGISTER_TX_STAT_GTBYT */
  262. if (CHIP_IS_E1x(bp)) {
  263. tx_src_addr_lo = (mac_addr +
  264. BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
  265. tx_len = (8 + BIGMAC_REGISTER_TX_STAT_GTBYT -
  266. BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
  267. rx_src_addr_lo = (mac_addr +
  268. BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
  269. rx_len = (8 + BIGMAC_REGISTER_RX_STAT_GRIPJ -
  270. BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
  271. } else {
  272. tx_src_addr_lo = (mac_addr +
  273. BIGMAC2_REGISTER_TX_STAT_GTPOK) >> 2;
  274. tx_len = (8 + BIGMAC2_REGISTER_TX_STAT_GTBYT -
  275. BIGMAC2_REGISTER_TX_STAT_GTPOK) >> 2;
  276. rx_src_addr_lo = (mac_addr +
  277. BIGMAC2_REGISTER_RX_STAT_GR64) >> 2;
  278. rx_len = (8 + BIGMAC2_REGISTER_RX_STAT_GRIPJ -
  279. BIGMAC2_REGISTER_RX_STAT_GR64) >> 2;
  280. }
  281. break;
  282. case MAC_TYPE_UMAC: /* handled by MSTAT */
  283. case MAC_TYPE_XMAC: /* handled by MSTAT */
  284. default:
  285. mac_addr = port ? GRCBASE_MSTAT1 : GRCBASE_MSTAT0;
  286. tx_src_addr_lo = (mac_addr +
  287. MSTAT_REG_TX_STAT_GTXPOK_LO) >> 2;
  288. rx_src_addr_lo = (mac_addr +
  289. MSTAT_REG_RX_STAT_GR64_LO) >> 2;
  290. tx_len = sizeof(bp->slowpath->
  291. mac_stats.mstat_stats.stats_tx) >> 2;
  292. rx_len = sizeof(bp->slowpath->
  293. mac_stats.mstat_stats.stats_rx) >> 2;
  294. break;
  295. }
  296. /* TX stats */
  297. dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
  298. dmae->opcode = opcode;
  299. dmae->src_addr_lo = tx_src_addr_lo;
  300. dmae->src_addr_hi = 0;
  301. dmae->len = tx_len;
  302. dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
  303. dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
  304. dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
  305. dmae->comp_addr_hi = 0;
  306. dmae->comp_val = 1;
  307. /* RX stats */
  308. dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
  309. dmae->opcode = opcode;
  310. dmae->src_addr_hi = 0;
  311. dmae->src_addr_lo = rx_src_addr_lo;
  312. dmae->dst_addr_lo =
  313. U64_LO(bnx2x_sp_mapping(bp, mac_stats) + (tx_len << 2));
  314. dmae->dst_addr_hi =
  315. U64_HI(bnx2x_sp_mapping(bp, mac_stats) + (tx_len << 2));
  316. dmae->len = rx_len;
  317. dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
  318. dmae->comp_addr_hi = 0;
  319. dmae->comp_val = 1;
  320. }
  321. /* NIG */
  322. if (!CHIP_IS_E3(bp)) {
  323. dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
  324. dmae->opcode = opcode;
  325. dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT0 :
  326. NIG_REG_STAT0_EGRESS_MAC_PKT0) >> 2;
  327. dmae->src_addr_hi = 0;
  328. dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
  329. offsetof(struct nig_stats, egress_mac_pkt0_lo));
  330. dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
  331. offsetof(struct nig_stats, egress_mac_pkt0_lo));
  332. dmae->len = (2*sizeof(u32)) >> 2;
  333. dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
  334. dmae->comp_addr_hi = 0;
  335. dmae->comp_val = 1;
  336. dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
  337. dmae->opcode = opcode;
  338. dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT1 :
  339. NIG_REG_STAT0_EGRESS_MAC_PKT1) >> 2;
  340. dmae->src_addr_hi = 0;
  341. dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
  342. offsetof(struct nig_stats, egress_mac_pkt1_lo));
  343. dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
  344. offsetof(struct nig_stats, egress_mac_pkt1_lo));
  345. dmae->len = (2*sizeof(u32)) >> 2;
  346. dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
  347. dmae->comp_addr_hi = 0;
  348. dmae->comp_val = 1;
  349. }
  350. dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
  351. dmae->opcode = bnx2x_dmae_opcode(bp, DMAE_SRC_GRC, DMAE_DST_PCI,
  352. true, DMAE_COMP_PCI);
  353. dmae->src_addr_lo = (port ? NIG_REG_STAT1_BRB_DISCARD :
  354. NIG_REG_STAT0_BRB_DISCARD) >> 2;
  355. dmae->src_addr_hi = 0;
  356. dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats));
  357. dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats));
  358. dmae->len = (sizeof(struct nig_stats) - 4*sizeof(u32)) >> 2;
  359. dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
  360. dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
  361. dmae->comp_val = DMAE_COMP_VAL;
  362. *stats_comp = 0;
  363. }
  364. static void bnx2x_func_stats_init(struct bnx2x *bp)
  365. {
  366. struct dmae_command *dmae = &bp->stats_dmae;
  367. u32 *stats_comp = bnx2x_sp(bp, stats_comp);
  368. /* sanity */
  369. if (!bp->func_stx) {
  370. BNX2X_ERR("BUG!\n");
  371. return;
  372. }
  373. bp->executer_idx = 0;
  374. memset(dmae, 0, sizeof(struct dmae_command));
  375. dmae->opcode = bnx2x_dmae_opcode(bp, DMAE_SRC_PCI, DMAE_DST_GRC,
  376. true, DMAE_COMP_PCI);
  377. dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
  378. dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
  379. dmae->dst_addr_lo = bp->func_stx >> 2;
  380. dmae->dst_addr_hi = 0;
  381. dmae->len = sizeof(struct host_func_stats) >> 2;
  382. dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
  383. dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
  384. dmae->comp_val = DMAE_COMP_VAL;
  385. *stats_comp = 0;
  386. }
  387. static void bnx2x_stats_start(struct bnx2x *bp)
  388. {
  389. if (bp->port.pmf)
  390. bnx2x_port_stats_init(bp);
  391. else if (bp->func_stx)
  392. bnx2x_func_stats_init(bp);
  393. bnx2x_hw_stats_post(bp);
  394. bnx2x_storm_stats_post(bp);
  395. }
  396. static void bnx2x_stats_pmf_start(struct bnx2x *bp)
  397. {
  398. bnx2x_stats_comp(bp);
  399. bnx2x_stats_pmf_update(bp);
  400. bnx2x_stats_start(bp);
  401. }
  402. static void bnx2x_stats_restart(struct bnx2x *bp)
  403. {
  404. bnx2x_stats_comp(bp);
  405. bnx2x_stats_start(bp);
  406. }
  407. static void bnx2x_bmac_stats_update(struct bnx2x *bp)
  408. {
  409. struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
  410. struct bnx2x_eth_stats *estats = &bp->eth_stats;
  411. struct {
  412. u32 lo;
  413. u32 hi;
  414. } diff;
  415. if (CHIP_IS_E1x(bp)) {
  416. struct bmac1_stats *new = bnx2x_sp(bp, mac_stats.bmac1_stats);
  417. /* the macros below will use "bmac1_stats" type */
  418. UPDATE_STAT64(rx_stat_grerb, rx_stat_ifhcinbadoctets);
  419. UPDATE_STAT64(rx_stat_grfcs, rx_stat_dot3statsfcserrors);
  420. UPDATE_STAT64(rx_stat_grund, rx_stat_etherstatsundersizepkts);
  421. UPDATE_STAT64(rx_stat_grovr, rx_stat_dot3statsframestoolong);
  422. UPDATE_STAT64(rx_stat_grfrg, rx_stat_etherstatsfragments);
  423. UPDATE_STAT64(rx_stat_grjbr, rx_stat_etherstatsjabbers);
  424. UPDATE_STAT64(rx_stat_grxcf, rx_stat_maccontrolframesreceived);
  425. UPDATE_STAT64(rx_stat_grxpf, rx_stat_xoffstateentered);
  426. UPDATE_STAT64(rx_stat_grxpf, rx_stat_mac_xpf);
  427. UPDATE_STAT64(tx_stat_gtxpf, tx_stat_outxoffsent);
  428. UPDATE_STAT64(tx_stat_gtxpf, tx_stat_flowcontroldone);
  429. UPDATE_STAT64(tx_stat_gt64, tx_stat_etherstatspkts64octets);
  430. UPDATE_STAT64(tx_stat_gt127,
  431. tx_stat_etherstatspkts65octetsto127octets);
  432. UPDATE_STAT64(tx_stat_gt255,
  433. tx_stat_etherstatspkts128octetsto255octets);
  434. UPDATE_STAT64(tx_stat_gt511,
  435. tx_stat_etherstatspkts256octetsto511octets);
  436. UPDATE_STAT64(tx_stat_gt1023,
  437. tx_stat_etherstatspkts512octetsto1023octets);
  438. UPDATE_STAT64(tx_stat_gt1518,
  439. tx_stat_etherstatspkts1024octetsto1522octets);
  440. UPDATE_STAT64(tx_stat_gt2047, tx_stat_mac_2047);
  441. UPDATE_STAT64(tx_stat_gt4095, tx_stat_mac_4095);
  442. UPDATE_STAT64(tx_stat_gt9216, tx_stat_mac_9216);
  443. UPDATE_STAT64(tx_stat_gt16383, tx_stat_mac_16383);
  444. UPDATE_STAT64(tx_stat_gterr,
  445. tx_stat_dot3statsinternalmactransmiterrors);
  446. UPDATE_STAT64(tx_stat_gtufl, tx_stat_mac_ufl);
  447. } else {
  448. struct bmac2_stats *new = bnx2x_sp(bp, mac_stats.bmac2_stats);
  449. /* the macros below will use "bmac2_stats" type */
  450. UPDATE_STAT64(rx_stat_grerb, rx_stat_ifhcinbadoctets);
  451. UPDATE_STAT64(rx_stat_grfcs, rx_stat_dot3statsfcserrors);
  452. UPDATE_STAT64(rx_stat_grund, rx_stat_etherstatsundersizepkts);
  453. UPDATE_STAT64(rx_stat_grovr, rx_stat_dot3statsframestoolong);
  454. UPDATE_STAT64(rx_stat_grfrg, rx_stat_etherstatsfragments);
  455. UPDATE_STAT64(rx_stat_grjbr, rx_stat_etherstatsjabbers);
  456. UPDATE_STAT64(rx_stat_grxcf, rx_stat_maccontrolframesreceived);
  457. UPDATE_STAT64(rx_stat_grxpf, rx_stat_xoffstateentered);
  458. UPDATE_STAT64(rx_stat_grxpf, rx_stat_mac_xpf);
  459. UPDATE_STAT64(tx_stat_gtxpf, tx_stat_outxoffsent);
  460. UPDATE_STAT64(tx_stat_gtxpf, tx_stat_flowcontroldone);
  461. UPDATE_STAT64(tx_stat_gt64, tx_stat_etherstatspkts64octets);
  462. UPDATE_STAT64(tx_stat_gt127,
  463. tx_stat_etherstatspkts65octetsto127octets);
  464. UPDATE_STAT64(tx_stat_gt255,
  465. tx_stat_etherstatspkts128octetsto255octets);
  466. UPDATE_STAT64(tx_stat_gt511,
  467. tx_stat_etherstatspkts256octetsto511octets);
  468. UPDATE_STAT64(tx_stat_gt1023,
  469. tx_stat_etherstatspkts512octetsto1023octets);
  470. UPDATE_STAT64(tx_stat_gt1518,
  471. tx_stat_etherstatspkts1024octetsto1522octets);
  472. UPDATE_STAT64(tx_stat_gt2047, tx_stat_mac_2047);
  473. UPDATE_STAT64(tx_stat_gt4095, tx_stat_mac_4095);
  474. UPDATE_STAT64(tx_stat_gt9216, tx_stat_mac_9216);
  475. UPDATE_STAT64(tx_stat_gt16383, tx_stat_mac_16383);
  476. UPDATE_STAT64(tx_stat_gterr,
  477. tx_stat_dot3statsinternalmactransmiterrors);
  478. UPDATE_STAT64(tx_stat_gtufl, tx_stat_mac_ufl);
  479. /* collect PFC stats */
  480. pstats->pfc_frames_tx_hi = new->tx_stat_gtpp_hi;
  481. pstats->pfc_frames_tx_lo = new->tx_stat_gtpp_lo;
  482. pstats->pfc_frames_rx_hi = new->rx_stat_grpp_hi;
  483. pstats->pfc_frames_rx_lo = new->rx_stat_grpp_lo;
  484. }
  485. estats->pause_frames_received_hi =
  486. pstats->mac_stx[1].rx_stat_mac_xpf_hi;
  487. estats->pause_frames_received_lo =
  488. pstats->mac_stx[1].rx_stat_mac_xpf_lo;
  489. estats->pause_frames_sent_hi =
  490. pstats->mac_stx[1].tx_stat_outxoffsent_hi;
  491. estats->pause_frames_sent_lo =
  492. pstats->mac_stx[1].tx_stat_outxoffsent_lo;
  493. estats->pfc_frames_received_hi =
  494. pstats->pfc_frames_rx_hi;
  495. estats->pfc_frames_received_lo =
  496. pstats->pfc_frames_rx_lo;
  497. estats->pfc_frames_sent_hi =
  498. pstats->pfc_frames_tx_hi;
  499. estats->pfc_frames_sent_lo =
  500. pstats->pfc_frames_tx_lo;
  501. }
  502. static void bnx2x_mstat_stats_update(struct bnx2x *bp)
  503. {
  504. struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
  505. struct bnx2x_eth_stats *estats = &bp->eth_stats;
  506. struct mstat_stats *new = bnx2x_sp(bp, mac_stats.mstat_stats);
  507. ADD_STAT64(stats_rx.rx_grerb, rx_stat_ifhcinbadoctets);
  508. ADD_STAT64(stats_rx.rx_grfcs, rx_stat_dot3statsfcserrors);
  509. ADD_STAT64(stats_rx.rx_grund, rx_stat_etherstatsundersizepkts);
  510. ADD_STAT64(stats_rx.rx_grovr, rx_stat_dot3statsframestoolong);
  511. ADD_STAT64(stats_rx.rx_grfrg, rx_stat_etherstatsfragments);
  512. ADD_STAT64(stats_rx.rx_grxcf, rx_stat_maccontrolframesreceived);
  513. ADD_STAT64(stats_rx.rx_grxpf, rx_stat_xoffstateentered);
  514. ADD_STAT64(stats_rx.rx_grxpf, rx_stat_mac_xpf);
  515. ADD_STAT64(stats_tx.tx_gtxpf, tx_stat_outxoffsent);
  516. ADD_STAT64(stats_tx.tx_gtxpf, tx_stat_flowcontroldone);
  517. /* collect pfc stats */
  518. ADD_64(pstats->pfc_frames_tx_hi, new->stats_tx.tx_gtxpp_hi,
  519. pstats->pfc_frames_tx_lo, new->stats_tx.tx_gtxpp_lo);
  520. ADD_64(pstats->pfc_frames_rx_hi, new->stats_rx.rx_grxpp_hi,
  521. pstats->pfc_frames_rx_lo, new->stats_rx.rx_grxpp_lo);
  522. ADD_STAT64(stats_tx.tx_gt64, tx_stat_etherstatspkts64octets);
  523. ADD_STAT64(stats_tx.tx_gt127,
  524. tx_stat_etherstatspkts65octetsto127octets);
  525. ADD_STAT64(stats_tx.tx_gt255,
  526. tx_stat_etherstatspkts128octetsto255octets);
  527. ADD_STAT64(stats_tx.tx_gt511,
  528. tx_stat_etherstatspkts256octetsto511octets);
  529. ADD_STAT64(stats_tx.tx_gt1023,
  530. tx_stat_etherstatspkts512octetsto1023octets);
  531. ADD_STAT64(stats_tx.tx_gt1518,
  532. tx_stat_etherstatspkts1024octetsto1522octets);
  533. ADD_STAT64(stats_tx.tx_gt2047, tx_stat_mac_2047);
  534. ADD_STAT64(stats_tx.tx_gt4095, tx_stat_mac_4095);
  535. ADD_STAT64(stats_tx.tx_gt9216, tx_stat_mac_9216);
  536. ADD_STAT64(stats_tx.tx_gt16383, tx_stat_mac_16383);
  537. ADD_STAT64(stats_tx.tx_gterr,
  538. tx_stat_dot3statsinternalmactransmiterrors);
  539. ADD_STAT64(stats_tx.tx_gtufl, tx_stat_mac_ufl);
  540. ADD_64(estats->etherstatspkts1024octetsto1522octets_hi,
  541. new->stats_tx.tx_gt1518_hi,
  542. estats->etherstatspkts1024octetsto1522octets_lo,
  543. new->stats_tx.tx_gt1518_lo);
  544. ADD_64(estats->etherstatspktsover1522octets_hi,
  545. new->stats_tx.tx_gt2047_hi,
  546. estats->etherstatspktsover1522octets_lo,
  547. new->stats_tx.tx_gt2047_lo);
  548. ADD_64(estats->etherstatspktsover1522octets_hi,
  549. new->stats_tx.tx_gt4095_hi,
  550. estats->etherstatspktsover1522octets_lo,
  551. new->stats_tx.tx_gt4095_lo);
  552. ADD_64(estats->etherstatspktsover1522octets_hi,
  553. new->stats_tx.tx_gt9216_hi,
  554. estats->etherstatspktsover1522octets_lo,
  555. new->stats_tx.tx_gt9216_lo);
  556. ADD_64(estats->etherstatspktsover1522octets_hi,
  557. new->stats_tx.tx_gt16383_hi,
  558. estats->etherstatspktsover1522octets_lo,
  559. new->stats_tx.tx_gt16383_lo);
  560. estats->pause_frames_received_hi =
  561. pstats->mac_stx[1].rx_stat_mac_xpf_hi;
  562. estats->pause_frames_received_lo =
  563. pstats->mac_stx[1].rx_stat_mac_xpf_lo;
  564. estats->pause_frames_sent_hi =
  565. pstats->mac_stx[1].tx_stat_outxoffsent_hi;
  566. estats->pause_frames_sent_lo =
  567. pstats->mac_stx[1].tx_stat_outxoffsent_lo;
  568. estats->pfc_frames_received_hi =
  569. pstats->pfc_frames_rx_hi;
  570. estats->pfc_frames_received_lo =
  571. pstats->pfc_frames_rx_lo;
  572. estats->pfc_frames_sent_hi =
  573. pstats->pfc_frames_tx_hi;
  574. estats->pfc_frames_sent_lo =
  575. pstats->pfc_frames_tx_lo;
  576. }
  577. static void bnx2x_emac_stats_update(struct bnx2x *bp)
  578. {
  579. struct emac_stats *new = bnx2x_sp(bp, mac_stats.emac_stats);
  580. struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
  581. struct bnx2x_eth_stats *estats = &bp->eth_stats;
  582. UPDATE_EXTEND_STAT(rx_stat_ifhcinbadoctets);
  583. UPDATE_EXTEND_STAT(tx_stat_ifhcoutbadoctets);
  584. UPDATE_EXTEND_STAT(rx_stat_dot3statsfcserrors);
  585. UPDATE_EXTEND_STAT(rx_stat_dot3statsalignmenterrors);
  586. UPDATE_EXTEND_STAT(rx_stat_dot3statscarriersenseerrors);
  587. UPDATE_EXTEND_STAT(rx_stat_falsecarriererrors);
  588. UPDATE_EXTEND_STAT(rx_stat_etherstatsundersizepkts);
  589. UPDATE_EXTEND_STAT(rx_stat_dot3statsframestoolong);
  590. UPDATE_EXTEND_STAT(rx_stat_etherstatsfragments);
  591. UPDATE_EXTEND_STAT(rx_stat_etherstatsjabbers);
  592. UPDATE_EXTEND_STAT(rx_stat_maccontrolframesreceived);
  593. UPDATE_EXTEND_STAT(rx_stat_xoffstateentered);
  594. UPDATE_EXTEND_STAT(rx_stat_xonpauseframesreceived);
  595. UPDATE_EXTEND_STAT(rx_stat_xoffpauseframesreceived);
  596. UPDATE_EXTEND_STAT(tx_stat_outxonsent);
  597. UPDATE_EXTEND_STAT(tx_stat_outxoffsent);
  598. UPDATE_EXTEND_STAT(tx_stat_flowcontroldone);
  599. UPDATE_EXTEND_STAT(tx_stat_etherstatscollisions);
  600. UPDATE_EXTEND_STAT(tx_stat_dot3statssinglecollisionframes);
  601. UPDATE_EXTEND_STAT(tx_stat_dot3statsmultiplecollisionframes);
  602. UPDATE_EXTEND_STAT(tx_stat_dot3statsdeferredtransmissions);
  603. UPDATE_EXTEND_STAT(tx_stat_dot3statsexcessivecollisions);
  604. UPDATE_EXTEND_STAT(tx_stat_dot3statslatecollisions);
  605. UPDATE_EXTEND_STAT(tx_stat_etherstatspkts64octets);
  606. UPDATE_EXTEND_STAT(tx_stat_etherstatspkts65octetsto127octets);
  607. UPDATE_EXTEND_STAT(tx_stat_etherstatspkts128octetsto255octets);
  608. UPDATE_EXTEND_STAT(tx_stat_etherstatspkts256octetsto511octets);
  609. UPDATE_EXTEND_STAT(tx_stat_etherstatspkts512octetsto1023octets);
  610. UPDATE_EXTEND_STAT(tx_stat_etherstatspkts1024octetsto1522octets);
  611. UPDATE_EXTEND_STAT(tx_stat_etherstatspktsover1522octets);
  612. UPDATE_EXTEND_STAT(tx_stat_dot3statsinternalmactransmiterrors);
  613. estats->pause_frames_received_hi =
  614. pstats->mac_stx[1].rx_stat_xonpauseframesreceived_hi;
  615. estats->pause_frames_received_lo =
  616. pstats->mac_stx[1].rx_stat_xonpauseframesreceived_lo;
  617. ADD_64(estats->pause_frames_received_hi,
  618. pstats->mac_stx[1].rx_stat_xoffpauseframesreceived_hi,
  619. estats->pause_frames_received_lo,
  620. pstats->mac_stx[1].rx_stat_xoffpauseframesreceived_lo);
  621. estats->pause_frames_sent_hi =
  622. pstats->mac_stx[1].tx_stat_outxonsent_hi;
  623. estats->pause_frames_sent_lo =
  624. pstats->mac_stx[1].tx_stat_outxonsent_lo;
  625. ADD_64(estats->pause_frames_sent_hi,
  626. pstats->mac_stx[1].tx_stat_outxoffsent_hi,
  627. estats->pause_frames_sent_lo,
  628. pstats->mac_stx[1].tx_stat_outxoffsent_lo);
  629. }
  630. static int bnx2x_hw_stats_update(struct bnx2x *bp)
  631. {
  632. struct nig_stats *new = bnx2x_sp(bp, nig_stats);
  633. struct nig_stats *old = &(bp->port.old_nig_stats);
  634. struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
  635. struct bnx2x_eth_stats *estats = &bp->eth_stats;
  636. struct {
  637. u32 lo;
  638. u32 hi;
  639. } diff;
  640. switch (bp->link_vars.mac_type) {
  641. case MAC_TYPE_BMAC:
  642. bnx2x_bmac_stats_update(bp);
  643. break;
  644. case MAC_TYPE_EMAC:
  645. bnx2x_emac_stats_update(bp);
  646. break;
  647. case MAC_TYPE_UMAC:
  648. case MAC_TYPE_XMAC:
  649. bnx2x_mstat_stats_update(bp);
  650. break;
  651. case MAC_TYPE_NONE: /* unreached */
  652. DP(BNX2X_MSG_STATS,
  653. "stats updated by DMAE but no MAC active\n");
  654. return -1;
  655. default: /* unreached */
  656. BNX2X_ERR("Unknown MAC type\n");
  657. }
  658. ADD_EXTEND_64(pstats->brb_drop_hi, pstats->brb_drop_lo,
  659. new->brb_discard - old->brb_discard);
  660. ADD_EXTEND_64(estats->brb_truncate_hi, estats->brb_truncate_lo,
  661. new->brb_truncate - old->brb_truncate);
  662. if (!CHIP_IS_E3(bp)) {
  663. UPDATE_STAT64_NIG(egress_mac_pkt0,
  664. etherstatspkts1024octetsto1522octets);
  665. UPDATE_STAT64_NIG(egress_mac_pkt1,
  666. etherstatspktsover1522octets);
  667. }
  668. memcpy(old, new, sizeof(struct nig_stats));
  669. memcpy(&(estats->rx_stat_ifhcinbadoctets_hi), &(pstats->mac_stx[1]),
  670. sizeof(struct mac_stx));
  671. estats->brb_drop_hi = pstats->brb_drop_hi;
  672. estats->brb_drop_lo = pstats->brb_drop_lo;
  673. pstats->host_port_stats_counter++;
  674. if (!BP_NOMCP(bp)) {
  675. u32 nig_timer_max =
  676. SHMEM_RD(bp, port_mb[BP_PORT(bp)].stat_nig_timer);
  677. if (nig_timer_max != estats->nig_timer_max) {
  678. estats->nig_timer_max = nig_timer_max;
  679. BNX2X_ERR("NIG timer max (%u)\n",
  680. estats->nig_timer_max);
  681. }
  682. }
  683. return 0;
  684. }
  685. static int bnx2x_storm_stats_update(struct bnx2x *bp)
  686. {
  687. struct tstorm_per_port_stats *tport =
  688. &bp->fw_stats_data->port.tstorm_port_statistics;
  689. struct tstorm_per_pf_stats *tfunc =
  690. &bp->fw_stats_data->pf.tstorm_pf_statistics;
  691. struct host_func_stats *fstats = bnx2x_sp(bp, func_stats);
  692. struct bnx2x_eth_stats *estats = &bp->eth_stats;
  693. struct stats_counter *counters = &bp->fw_stats_data->storm_counters;
  694. int i;
  695. u16 cur_stats_counter;
  696. /* Make sure we use the value of the counter
  697. * used for sending the last stats ramrod.
  698. */
  699. spin_lock_bh(&bp->stats_lock);
  700. cur_stats_counter = bp->stats_counter - 1;
  701. spin_unlock_bh(&bp->stats_lock);
  702. /* are storm stats valid? */
  703. if (le16_to_cpu(counters->xstats_counter) != cur_stats_counter) {
  704. DP(BNX2X_MSG_STATS, "stats not updated by xstorm"
  705. " xstorm counter (0x%x) != stats_counter (0x%x)\n",
  706. le16_to_cpu(counters->xstats_counter), bp->stats_counter);
  707. return -EAGAIN;
  708. }
  709. if (le16_to_cpu(counters->ustats_counter) != cur_stats_counter) {
  710. DP(BNX2X_MSG_STATS, "stats not updated by ustorm"
  711. " ustorm counter (0x%x) != stats_counter (0x%x)\n",
  712. le16_to_cpu(counters->ustats_counter), bp->stats_counter);
  713. return -EAGAIN;
  714. }
  715. if (le16_to_cpu(counters->cstats_counter) != cur_stats_counter) {
  716. DP(BNX2X_MSG_STATS, "stats not updated by cstorm"
  717. " cstorm counter (0x%x) != stats_counter (0x%x)\n",
  718. le16_to_cpu(counters->cstats_counter), bp->stats_counter);
  719. return -EAGAIN;
  720. }
  721. if (le16_to_cpu(counters->tstats_counter) != cur_stats_counter) {
  722. DP(BNX2X_MSG_STATS, "stats not updated by tstorm"
  723. " tstorm counter (0x%x) != stats_counter (0x%x)\n",
  724. le16_to_cpu(counters->tstats_counter), bp->stats_counter);
  725. return -EAGAIN;
  726. }
  727. memcpy(&(fstats->total_bytes_received_hi),
  728. &(bnx2x_sp(bp, func_stats_base)->total_bytes_received_hi),
  729. sizeof(struct host_func_stats) - 2*sizeof(u32));
  730. estats->error_bytes_received_hi = 0;
  731. estats->error_bytes_received_lo = 0;
  732. estats->etherstatsoverrsizepkts_hi = 0;
  733. estats->etherstatsoverrsizepkts_lo = 0;
  734. estats->no_buff_discard_hi = 0;
  735. estats->no_buff_discard_lo = 0;
  736. estats->total_tpa_aggregations_hi = 0;
  737. estats->total_tpa_aggregations_lo = 0;
  738. estats->total_tpa_aggregated_frames_hi = 0;
  739. estats->total_tpa_aggregated_frames_lo = 0;
  740. estats->total_tpa_bytes_hi = 0;
  741. estats->total_tpa_bytes_lo = 0;
  742. for_each_eth_queue(bp, i) {
  743. struct bnx2x_fastpath *fp = &bp->fp[i];
  744. struct tstorm_per_queue_stats *tclient =
  745. &bp->fw_stats_data->queue_stats[i].
  746. tstorm_queue_statistics;
  747. struct tstorm_per_queue_stats *old_tclient = &fp->old_tclient;
  748. struct ustorm_per_queue_stats *uclient =
  749. &bp->fw_stats_data->queue_stats[i].
  750. ustorm_queue_statistics;
  751. struct ustorm_per_queue_stats *old_uclient = &fp->old_uclient;
  752. struct xstorm_per_queue_stats *xclient =
  753. &bp->fw_stats_data->queue_stats[i].
  754. xstorm_queue_statistics;
  755. struct xstorm_per_queue_stats *old_xclient = &fp->old_xclient;
  756. struct bnx2x_eth_q_stats *qstats = &fp->eth_q_stats;
  757. u32 diff;
  758. DP(BNX2X_MSG_STATS, "queue[%d]: ucast_sent 0x%x, "
  759. "bcast_sent 0x%x mcast_sent 0x%x\n",
  760. i, xclient->ucast_pkts_sent,
  761. xclient->bcast_pkts_sent, xclient->mcast_pkts_sent);
  762. DP(BNX2X_MSG_STATS, "---------------\n");
  763. qstats->total_broadcast_bytes_received_hi =
  764. le32_to_cpu(tclient->rcv_bcast_bytes.hi);
  765. qstats->total_broadcast_bytes_received_lo =
  766. le32_to_cpu(tclient->rcv_bcast_bytes.lo);
  767. qstats->total_multicast_bytes_received_hi =
  768. le32_to_cpu(tclient->rcv_mcast_bytes.hi);
  769. qstats->total_multicast_bytes_received_lo =
  770. le32_to_cpu(tclient->rcv_mcast_bytes.lo);
  771. qstats->total_unicast_bytes_received_hi =
  772. le32_to_cpu(tclient->rcv_ucast_bytes.hi);
  773. qstats->total_unicast_bytes_received_lo =
  774. le32_to_cpu(tclient->rcv_ucast_bytes.lo);
  775. /*
  776. * sum to total_bytes_received all
  777. * unicast/multicast/broadcast
  778. */
  779. qstats->total_bytes_received_hi =
  780. qstats->total_broadcast_bytes_received_hi;
  781. qstats->total_bytes_received_lo =
  782. qstats->total_broadcast_bytes_received_lo;
  783. ADD_64(qstats->total_bytes_received_hi,
  784. qstats->total_multicast_bytes_received_hi,
  785. qstats->total_bytes_received_lo,
  786. qstats->total_multicast_bytes_received_lo);
  787. ADD_64(qstats->total_bytes_received_hi,
  788. qstats->total_unicast_bytes_received_hi,
  789. qstats->total_bytes_received_lo,
  790. qstats->total_unicast_bytes_received_lo);
  791. qstats->valid_bytes_received_hi =
  792. qstats->total_bytes_received_hi;
  793. qstats->valid_bytes_received_lo =
  794. qstats->total_bytes_received_lo;
  795. UPDATE_EXTEND_TSTAT(rcv_ucast_pkts,
  796. total_unicast_packets_received);
  797. UPDATE_EXTEND_TSTAT(rcv_mcast_pkts,
  798. total_multicast_packets_received);
  799. UPDATE_EXTEND_TSTAT(rcv_bcast_pkts,
  800. total_broadcast_packets_received);
  801. UPDATE_EXTEND_TSTAT(pkts_too_big_discard,
  802. etherstatsoverrsizepkts);
  803. UPDATE_EXTEND_TSTAT(no_buff_discard, no_buff_discard);
  804. SUB_EXTEND_USTAT(ucast_no_buff_pkts,
  805. total_unicast_packets_received);
  806. SUB_EXTEND_USTAT(mcast_no_buff_pkts,
  807. total_multicast_packets_received);
  808. SUB_EXTEND_USTAT(bcast_no_buff_pkts,
  809. total_broadcast_packets_received);
  810. UPDATE_EXTEND_USTAT(ucast_no_buff_pkts, no_buff_discard);
  811. UPDATE_EXTEND_USTAT(mcast_no_buff_pkts, no_buff_discard);
  812. UPDATE_EXTEND_USTAT(bcast_no_buff_pkts, no_buff_discard);
  813. qstats->total_broadcast_bytes_transmitted_hi =
  814. le32_to_cpu(xclient->bcast_bytes_sent.hi);
  815. qstats->total_broadcast_bytes_transmitted_lo =
  816. le32_to_cpu(xclient->bcast_bytes_sent.lo);
  817. qstats->total_multicast_bytes_transmitted_hi =
  818. le32_to_cpu(xclient->mcast_bytes_sent.hi);
  819. qstats->total_multicast_bytes_transmitted_lo =
  820. le32_to_cpu(xclient->mcast_bytes_sent.lo);
  821. qstats->total_unicast_bytes_transmitted_hi =
  822. le32_to_cpu(xclient->ucast_bytes_sent.hi);
  823. qstats->total_unicast_bytes_transmitted_lo =
  824. le32_to_cpu(xclient->ucast_bytes_sent.lo);
  825. /*
  826. * sum to total_bytes_transmitted all
  827. * unicast/multicast/broadcast
  828. */
  829. qstats->total_bytes_transmitted_hi =
  830. qstats->total_unicast_bytes_transmitted_hi;
  831. qstats->total_bytes_transmitted_lo =
  832. qstats->total_unicast_bytes_transmitted_lo;
  833. ADD_64(qstats->total_bytes_transmitted_hi,
  834. qstats->total_broadcast_bytes_transmitted_hi,
  835. qstats->total_bytes_transmitted_lo,
  836. qstats->total_broadcast_bytes_transmitted_lo);
  837. ADD_64(qstats->total_bytes_transmitted_hi,
  838. qstats->total_multicast_bytes_transmitted_hi,
  839. qstats->total_bytes_transmitted_lo,
  840. qstats->total_multicast_bytes_transmitted_lo);
  841. UPDATE_EXTEND_XSTAT(ucast_pkts_sent,
  842. total_unicast_packets_transmitted);
  843. UPDATE_EXTEND_XSTAT(mcast_pkts_sent,
  844. total_multicast_packets_transmitted);
  845. UPDATE_EXTEND_XSTAT(bcast_pkts_sent,
  846. total_broadcast_packets_transmitted);
  847. UPDATE_EXTEND_TSTAT(checksum_discard,
  848. total_packets_received_checksum_discarded);
  849. UPDATE_EXTEND_TSTAT(ttl0_discard,
  850. total_packets_received_ttl0_discarded);
  851. UPDATE_EXTEND_XSTAT(error_drop_pkts,
  852. total_transmitted_dropped_packets_error);
  853. /* TPA aggregations completed */
  854. UPDATE_EXTEND_USTAT(coalesced_events, total_tpa_aggregations);
  855. /* Number of network frames aggregated by TPA */
  856. UPDATE_EXTEND_USTAT(coalesced_pkts,
  857. total_tpa_aggregated_frames);
  858. /* Total number of bytes in completed TPA aggregations */
  859. qstats->total_tpa_bytes_lo =
  860. le32_to_cpu(uclient->coalesced_bytes.lo);
  861. qstats->total_tpa_bytes_hi =
  862. le32_to_cpu(uclient->coalesced_bytes.hi);
  863. /* TPA stats per-function */
  864. ADD_64(estats->total_tpa_aggregations_hi,
  865. qstats->total_tpa_aggregations_hi,
  866. estats->total_tpa_aggregations_lo,
  867. qstats->total_tpa_aggregations_lo);
  868. ADD_64(estats->total_tpa_aggregated_frames_hi,
  869. qstats->total_tpa_aggregated_frames_hi,
  870. estats->total_tpa_aggregated_frames_lo,
  871. qstats->total_tpa_aggregated_frames_lo);
  872. ADD_64(estats->total_tpa_bytes_hi,
  873. qstats->total_tpa_bytes_hi,
  874. estats->total_tpa_bytes_lo,
  875. qstats->total_tpa_bytes_lo);
  876. ADD_64(fstats->total_bytes_received_hi,
  877. qstats->total_bytes_received_hi,
  878. fstats->total_bytes_received_lo,
  879. qstats->total_bytes_received_lo);
  880. ADD_64(fstats->total_bytes_transmitted_hi,
  881. qstats->total_bytes_transmitted_hi,
  882. fstats->total_bytes_transmitted_lo,
  883. qstats->total_bytes_transmitted_lo);
  884. ADD_64(fstats->total_unicast_packets_received_hi,
  885. qstats->total_unicast_packets_received_hi,
  886. fstats->total_unicast_packets_received_lo,
  887. qstats->total_unicast_packets_received_lo);
  888. ADD_64(fstats->total_multicast_packets_received_hi,
  889. qstats->total_multicast_packets_received_hi,
  890. fstats->total_multicast_packets_received_lo,
  891. qstats->total_multicast_packets_received_lo);
  892. ADD_64(fstats->total_broadcast_packets_received_hi,
  893. qstats->total_broadcast_packets_received_hi,
  894. fstats->total_broadcast_packets_received_lo,
  895. qstats->total_broadcast_packets_received_lo);
  896. ADD_64(fstats->total_unicast_packets_transmitted_hi,
  897. qstats->total_unicast_packets_transmitted_hi,
  898. fstats->total_unicast_packets_transmitted_lo,
  899. qstats->total_unicast_packets_transmitted_lo);
  900. ADD_64(fstats->total_multicast_packets_transmitted_hi,
  901. qstats->total_multicast_packets_transmitted_hi,
  902. fstats->total_multicast_packets_transmitted_lo,
  903. qstats->total_multicast_packets_transmitted_lo);
  904. ADD_64(fstats->total_broadcast_packets_transmitted_hi,
  905. qstats->total_broadcast_packets_transmitted_hi,
  906. fstats->total_broadcast_packets_transmitted_lo,
  907. qstats->total_broadcast_packets_transmitted_lo);
  908. ADD_64(fstats->valid_bytes_received_hi,
  909. qstats->valid_bytes_received_hi,
  910. fstats->valid_bytes_received_lo,
  911. qstats->valid_bytes_received_lo);
  912. ADD_64(estats->etherstatsoverrsizepkts_hi,
  913. qstats->etherstatsoverrsizepkts_hi,
  914. estats->etherstatsoverrsizepkts_lo,
  915. qstats->etherstatsoverrsizepkts_lo);
  916. ADD_64(estats->no_buff_discard_hi, qstats->no_buff_discard_hi,
  917. estats->no_buff_discard_lo, qstats->no_buff_discard_lo);
  918. }
  919. ADD_64(fstats->total_bytes_received_hi,
  920. estats->rx_stat_ifhcinbadoctets_hi,
  921. fstats->total_bytes_received_lo,
  922. estats->rx_stat_ifhcinbadoctets_lo);
  923. ADD_64(fstats->total_bytes_received_hi,
  924. le32_to_cpu(tfunc->rcv_error_bytes.hi),
  925. fstats->total_bytes_received_lo,
  926. le32_to_cpu(tfunc->rcv_error_bytes.lo));
  927. memcpy(estats, &(fstats->total_bytes_received_hi),
  928. sizeof(struct host_func_stats) - 2*sizeof(u32));
  929. ADD_64(estats->error_bytes_received_hi,
  930. le32_to_cpu(tfunc->rcv_error_bytes.hi),
  931. estats->error_bytes_received_lo,
  932. le32_to_cpu(tfunc->rcv_error_bytes.lo));
  933. ADD_64(estats->etherstatsoverrsizepkts_hi,
  934. estats->rx_stat_dot3statsframestoolong_hi,
  935. estats->etherstatsoverrsizepkts_lo,
  936. estats->rx_stat_dot3statsframestoolong_lo);
  937. ADD_64(estats->error_bytes_received_hi,
  938. estats->rx_stat_ifhcinbadoctets_hi,
  939. estats->error_bytes_received_lo,
  940. estats->rx_stat_ifhcinbadoctets_lo);
  941. if (bp->port.pmf) {
  942. estats->mac_filter_discard =
  943. le32_to_cpu(tport->mac_filter_discard);
  944. estats->mf_tag_discard =
  945. le32_to_cpu(tport->mf_tag_discard);
  946. estats->brb_truncate_discard =
  947. le32_to_cpu(tport->brb_truncate_discard);
  948. estats->mac_discard = le32_to_cpu(tport->mac_discard);
  949. }
  950. fstats->host_func_stats_start = ++fstats->host_func_stats_end;
  951. bp->stats_pending = 0;
  952. return 0;
  953. }
  954. static void bnx2x_net_stats_update(struct bnx2x *bp)
  955. {
  956. struct bnx2x_eth_stats *estats = &bp->eth_stats;
  957. struct net_device_stats *nstats = &bp->dev->stats;
  958. unsigned long tmp;
  959. int i;
  960. nstats->rx_packets =
  961. bnx2x_hilo(&estats->total_unicast_packets_received_hi) +
  962. bnx2x_hilo(&estats->total_multicast_packets_received_hi) +
  963. bnx2x_hilo(&estats->total_broadcast_packets_received_hi);
  964. nstats->tx_packets =
  965. bnx2x_hilo(&estats->total_unicast_packets_transmitted_hi) +
  966. bnx2x_hilo(&estats->total_multicast_packets_transmitted_hi) +
  967. bnx2x_hilo(&estats->total_broadcast_packets_transmitted_hi);
  968. nstats->rx_bytes = bnx2x_hilo(&estats->total_bytes_received_hi);
  969. nstats->tx_bytes = bnx2x_hilo(&estats->total_bytes_transmitted_hi);
  970. tmp = estats->mac_discard;
  971. for_each_rx_queue(bp, i)
  972. tmp += le32_to_cpu(bp->fp[i].old_tclient.checksum_discard);
  973. nstats->rx_dropped = tmp;
  974. nstats->tx_dropped = 0;
  975. nstats->multicast =
  976. bnx2x_hilo(&estats->total_multicast_packets_received_hi);
  977. nstats->collisions =
  978. bnx2x_hilo(&estats->tx_stat_etherstatscollisions_hi);
  979. nstats->rx_length_errors =
  980. bnx2x_hilo(&estats->rx_stat_etherstatsundersizepkts_hi) +
  981. bnx2x_hilo(&estats->etherstatsoverrsizepkts_hi);
  982. nstats->rx_over_errors = bnx2x_hilo(&estats->brb_drop_hi) +
  983. bnx2x_hilo(&estats->brb_truncate_hi);
  984. nstats->rx_crc_errors =
  985. bnx2x_hilo(&estats->rx_stat_dot3statsfcserrors_hi);
  986. nstats->rx_frame_errors =
  987. bnx2x_hilo(&estats->rx_stat_dot3statsalignmenterrors_hi);
  988. nstats->rx_fifo_errors = bnx2x_hilo(&estats->no_buff_discard_hi);
  989. nstats->rx_missed_errors = 0;
  990. nstats->rx_errors = nstats->rx_length_errors +
  991. nstats->rx_over_errors +
  992. nstats->rx_crc_errors +
  993. nstats->rx_frame_errors +
  994. nstats->rx_fifo_errors +
  995. nstats->rx_missed_errors;
  996. nstats->tx_aborted_errors =
  997. bnx2x_hilo(&estats->tx_stat_dot3statslatecollisions_hi) +
  998. bnx2x_hilo(&estats->tx_stat_dot3statsexcessivecollisions_hi);
  999. nstats->tx_carrier_errors =
  1000. bnx2x_hilo(&estats->rx_stat_dot3statscarriersenseerrors_hi);
  1001. nstats->tx_fifo_errors = 0;
  1002. nstats->tx_heartbeat_errors = 0;
  1003. nstats->tx_window_errors = 0;
  1004. nstats->tx_errors = nstats->tx_aborted_errors +
  1005. nstats->tx_carrier_errors +
  1006. bnx2x_hilo(&estats->tx_stat_dot3statsinternalmactransmiterrors_hi);
  1007. }
  1008. static void bnx2x_drv_stats_update(struct bnx2x *bp)
  1009. {
  1010. struct bnx2x_eth_stats *estats = &bp->eth_stats;
  1011. int i;
  1012. estats->driver_xoff = 0;
  1013. estats->rx_err_discard_pkt = 0;
  1014. estats->rx_skb_alloc_failed = 0;
  1015. estats->hw_csum_err = 0;
  1016. for_each_queue(bp, i) {
  1017. struct bnx2x_eth_q_stats *qstats = &bp->fp[i].eth_q_stats;
  1018. estats->driver_xoff += qstats->driver_xoff;
  1019. estats->rx_err_discard_pkt += qstats->rx_err_discard_pkt;
  1020. estats->rx_skb_alloc_failed += qstats->rx_skb_alloc_failed;
  1021. estats->hw_csum_err += qstats->hw_csum_err;
  1022. }
  1023. }
  1024. static bool bnx2x_edebug_stats_stopped(struct bnx2x *bp)
  1025. {
  1026. u32 val;
  1027. if (SHMEM2_HAS(bp, edebug_driver_if[1])) {
  1028. val = SHMEM2_RD(bp, edebug_driver_if[1]);
  1029. if (val == EDEBUG_DRIVER_IF_OP_CODE_DISABLE_STAT)
  1030. return true;
  1031. }
  1032. return false;
  1033. }
  1034. static void bnx2x_stats_update(struct bnx2x *bp)
  1035. {
  1036. u32 *stats_comp = bnx2x_sp(bp, stats_comp);
  1037. if (bnx2x_edebug_stats_stopped(bp))
  1038. return;
  1039. if (*stats_comp != DMAE_COMP_VAL)
  1040. return;
  1041. if (bp->port.pmf)
  1042. bnx2x_hw_stats_update(bp);
  1043. if (bnx2x_storm_stats_update(bp) && (bp->stats_pending++ == 3)) {
  1044. BNX2X_ERR("storm stats were not updated for 3 times\n");
  1045. bnx2x_panic();
  1046. return;
  1047. }
  1048. bnx2x_net_stats_update(bp);
  1049. bnx2x_drv_stats_update(bp);
  1050. if (netif_msg_timer(bp)) {
  1051. struct bnx2x_eth_stats *estats = &bp->eth_stats;
  1052. int i, cos;
  1053. netdev_dbg(bp->dev, "brb drops %u brb truncate %u\n",
  1054. estats->brb_drop_lo, estats->brb_truncate_lo);
  1055. for_each_eth_queue(bp, i) {
  1056. struct bnx2x_fastpath *fp = &bp->fp[i];
  1057. struct bnx2x_eth_q_stats *qstats = &fp->eth_q_stats;
  1058. pr_debug("%s: rx usage(%4u) *rx_cons_sb(%u) rx pkt(%lu) rx calls(%lu %lu)\n",
  1059. fp->name, (le16_to_cpu(*fp->rx_cons_sb) -
  1060. fp->rx_comp_cons),
  1061. le16_to_cpu(*fp->rx_cons_sb),
  1062. bnx2x_hilo(&qstats->
  1063. total_unicast_packets_received_hi),
  1064. fp->rx_calls, fp->rx_pkt);
  1065. }
  1066. for_each_eth_queue(bp, i) {
  1067. struct bnx2x_fastpath *fp = &bp->fp[i];
  1068. struct bnx2x_fp_txdata *txdata;
  1069. struct bnx2x_eth_q_stats *qstats = &fp->eth_q_stats;
  1070. struct netdev_queue *txq;
  1071. pr_debug("%s: tx pkt(%lu) (Xoff events %u)",
  1072. fp->name,
  1073. bnx2x_hilo(
  1074. &qstats->total_unicast_packets_transmitted_hi),
  1075. qstats->driver_xoff);
  1076. for_each_cos_in_tx_queue(fp, cos) {
  1077. txdata = &fp->txdata[cos];
  1078. txq = netdev_get_tx_queue(bp->dev,
  1079. FP_COS_TO_TXQ(fp, cos));
  1080. pr_debug("%d: tx avail(%4u) *tx_cons_sb(%u) tx calls (%lu) %s\n",
  1081. cos,
  1082. bnx2x_tx_avail(bp, txdata),
  1083. le16_to_cpu(*txdata->tx_cons_sb),
  1084. txdata->tx_pkt,
  1085. (netif_tx_queue_stopped(txq) ?
  1086. "Xoff" : "Xon")
  1087. );
  1088. }
  1089. }
  1090. }
  1091. bnx2x_hw_stats_post(bp);
  1092. bnx2x_storm_stats_post(bp);
  1093. }
  1094. static void bnx2x_port_stats_stop(struct bnx2x *bp)
  1095. {
  1096. struct dmae_command *dmae;
  1097. u32 opcode;
  1098. int loader_idx = PMF_DMAE_C(bp);
  1099. u32 *stats_comp = bnx2x_sp(bp, stats_comp);
  1100. bp->executer_idx = 0;
  1101. opcode = bnx2x_dmae_opcode(bp, DMAE_SRC_PCI, DMAE_DST_GRC, false, 0);
  1102. if (bp->port.port_stx) {
  1103. dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
  1104. if (bp->func_stx)
  1105. dmae->opcode = bnx2x_dmae_opcode_add_comp(
  1106. opcode, DMAE_COMP_GRC);
  1107. else
  1108. dmae->opcode = bnx2x_dmae_opcode_add_comp(
  1109. opcode, DMAE_COMP_PCI);
  1110. dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
  1111. dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
  1112. dmae->dst_addr_lo = bp->port.port_stx >> 2;
  1113. dmae->dst_addr_hi = 0;
  1114. dmae->len = bnx2x_get_port_stats_dma_len(bp);
  1115. if (bp->func_stx) {
  1116. dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
  1117. dmae->comp_addr_hi = 0;
  1118. dmae->comp_val = 1;
  1119. } else {
  1120. dmae->comp_addr_lo =
  1121. U64_LO(bnx2x_sp_mapping(bp, stats_comp));
  1122. dmae->comp_addr_hi =
  1123. U64_HI(bnx2x_sp_mapping(bp, stats_comp));
  1124. dmae->comp_val = DMAE_COMP_VAL;
  1125. *stats_comp = 0;
  1126. }
  1127. }
  1128. if (bp->func_stx) {
  1129. dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
  1130. dmae->opcode =
  1131. bnx2x_dmae_opcode_add_comp(opcode, DMAE_COMP_PCI);
  1132. dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
  1133. dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
  1134. dmae->dst_addr_lo = bp->func_stx >> 2;
  1135. dmae->dst_addr_hi = 0;
  1136. dmae->len = sizeof(struct host_func_stats) >> 2;
  1137. dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
  1138. dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
  1139. dmae->comp_val = DMAE_COMP_VAL;
  1140. *stats_comp = 0;
  1141. }
  1142. }
  1143. static void bnx2x_stats_stop(struct bnx2x *bp)
  1144. {
  1145. int update = 0;
  1146. bnx2x_stats_comp(bp);
  1147. if (bp->port.pmf)
  1148. update = (bnx2x_hw_stats_update(bp) == 0);
  1149. update |= (bnx2x_storm_stats_update(bp) == 0);
  1150. if (update) {
  1151. bnx2x_net_stats_update(bp);
  1152. if (bp->port.pmf)
  1153. bnx2x_port_stats_stop(bp);
  1154. bnx2x_hw_stats_post(bp);
  1155. bnx2x_stats_comp(bp);
  1156. }
  1157. }
  1158. static void bnx2x_stats_do_nothing(struct bnx2x *bp)
  1159. {
  1160. }
  1161. static const struct {
  1162. void (*action)(struct bnx2x *bp);
  1163. enum bnx2x_stats_state next_state;
  1164. } bnx2x_stats_stm[STATS_STATE_MAX][STATS_EVENT_MAX] = {
  1165. /* state event */
  1166. {
  1167. /* DISABLED PMF */ {bnx2x_stats_pmf_update, STATS_STATE_DISABLED},
  1168. /* LINK_UP */ {bnx2x_stats_start, STATS_STATE_ENABLED},
  1169. /* UPDATE */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED},
  1170. /* STOP */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED}
  1171. },
  1172. {
  1173. /* ENABLED PMF */ {bnx2x_stats_pmf_start, STATS_STATE_ENABLED},
  1174. /* LINK_UP */ {bnx2x_stats_restart, STATS_STATE_ENABLED},
  1175. /* UPDATE */ {bnx2x_stats_update, STATS_STATE_ENABLED},
  1176. /* STOP */ {bnx2x_stats_stop, STATS_STATE_DISABLED}
  1177. }
  1178. };
  1179. void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event)
  1180. {
  1181. enum bnx2x_stats_state state;
  1182. if (unlikely(bp->panic))
  1183. return;
  1184. spin_lock_bh(&bp->stats_lock);
  1185. state = bp->stats_state;
  1186. bp->stats_state = bnx2x_stats_stm[state][event].next_state;
  1187. spin_unlock_bh(&bp->stats_lock);
  1188. bnx2x_stats_stm[state][event].action(bp);
  1189. if ((event != STATS_EVENT_UPDATE) || netif_msg_timer(bp))
  1190. DP(BNX2X_MSG_STATS, "state %d -> event %d -> state %d\n",
  1191. state, event, bp->stats_state);
  1192. }
  1193. static void bnx2x_port_stats_base_init(struct bnx2x *bp)
  1194. {
  1195. struct dmae_command *dmae;
  1196. u32 *stats_comp = bnx2x_sp(bp, stats_comp);
  1197. /* sanity */
  1198. if (!bp->port.pmf || !bp->port.port_stx) {
  1199. BNX2X_ERR("BUG!\n");
  1200. return;
  1201. }
  1202. bp->executer_idx = 0;
  1203. dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
  1204. dmae->opcode = bnx2x_dmae_opcode(bp, DMAE_SRC_PCI, DMAE_DST_GRC,
  1205. true, DMAE_COMP_PCI);
  1206. dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
  1207. dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
  1208. dmae->dst_addr_lo = bp->port.port_stx >> 2;
  1209. dmae->dst_addr_hi = 0;
  1210. dmae->len = bnx2x_get_port_stats_dma_len(bp);
  1211. dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
  1212. dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
  1213. dmae->comp_val = DMAE_COMP_VAL;
  1214. *stats_comp = 0;
  1215. bnx2x_hw_stats_post(bp);
  1216. bnx2x_stats_comp(bp);
  1217. }
  1218. static void bnx2x_func_stats_base_init(struct bnx2x *bp)
  1219. {
  1220. int vn, vn_max = IS_MF(bp) ? BP_MAX_VN_NUM(bp) : E1VN_MAX;
  1221. u32 func_stx;
  1222. /* sanity */
  1223. if (!bp->port.pmf || !bp->func_stx) {
  1224. BNX2X_ERR("BUG!\n");
  1225. return;
  1226. }
  1227. /* save our func_stx */
  1228. func_stx = bp->func_stx;
  1229. for (vn = VN_0; vn < vn_max; vn++) {
  1230. int mb_idx = BP_FW_MB_IDX_VN(bp, vn);
  1231. bp->func_stx = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_param);
  1232. bnx2x_func_stats_init(bp);
  1233. bnx2x_hw_stats_post(bp);
  1234. bnx2x_stats_comp(bp);
  1235. }
  1236. /* restore our func_stx */
  1237. bp->func_stx = func_stx;
  1238. }
  1239. static void bnx2x_func_stats_base_update(struct bnx2x *bp)
  1240. {
  1241. struct dmae_command *dmae = &bp->stats_dmae;
  1242. u32 *stats_comp = bnx2x_sp(bp, stats_comp);
  1243. /* sanity */
  1244. if (!bp->func_stx) {
  1245. BNX2X_ERR("BUG!\n");
  1246. return;
  1247. }
  1248. bp->executer_idx = 0;
  1249. memset(dmae, 0, sizeof(struct dmae_command));
  1250. dmae->opcode = bnx2x_dmae_opcode(bp, DMAE_SRC_GRC, DMAE_DST_PCI,
  1251. true, DMAE_COMP_PCI);
  1252. dmae->src_addr_lo = bp->func_stx >> 2;
  1253. dmae->src_addr_hi = 0;
  1254. dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats_base));
  1255. dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats_base));
  1256. dmae->len = sizeof(struct host_func_stats) >> 2;
  1257. dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
  1258. dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
  1259. dmae->comp_val = DMAE_COMP_VAL;
  1260. *stats_comp = 0;
  1261. bnx2x_hw_stats_post(bp);
  1262. bnx2x_stats_comp(bp);
  1263. }
  1264. /**
  1265. * This function will prepare the statistics ramrod data the way
  1266. * we will only have to increment the statistics counter and
  1267. * send the ramrod each time we have to.
  1268. *
  1269. * @param bp
  1270. */
  1271. static inline void bnx2x_prep_fw_stats_req(struct bnx2x *bp)
  1272. {
  1273. int i;
  1274. int first_queue_query_index;
  1275. struct stats_query_header *stats_hdr = &bp->fw_stats_req->hdr;
  1276. dma_addr_t cur_data_offset;
  1277. struct stats_query_entry *cur_query_entry;
  1278. stats_hdr->cmd_num = bp->fw_stats_num;
  1279. stats_hdr->drv_stats_counter = 0;
  1280. /* storm_counters struct contains the counters of completed
  1281. * statistics requests per storm which are incremented by FW
  1282. * each time it completes hadning a statistics ramrod. We will
  1283. * check these counters in the timer handler and discard a
  1284. * (statistics) ramrod completion.
  1285. */
  1286. cur_data_offset = bp->fw_stats_data_mapping +
  1287. offsetof(struct bnx2x_fw_stats_data, storm_counters);
  1288. stats_hdr->stats_counters_addrs.hi =
  1289. cpu_to_le32(U64_HI(cur_data_offset));
  1290. stats_hdr->stats_counters_addrs.lo =
  1291. cpu_to_le32(U64_LO(cur_data_offset));
  1292. /* prepare to the first stats ramrod (will be completed with
  1293. * the counters equal to zero) - init counters to somethig different.
  1294. */
  1295. memset(&bp->fw_stats_data->storm_counters, 0xff,
  1296. sizeof(struct stats_counter));
  1297. /**** Port FW statistics data ****/
  1298. cur_data_offset = bp->fw_stats_data_mapping +
  1299. offsetof(struct bnx2x_fw_stats_data, port);
  1300. cur_query_entry = &bp->fw_stats_req->query[BNX2X_PORT_QUERY_IDX];
  1301. cur_query_entry->kind = STATS_TYPE_PORT;
  1302. /* For port query index is a DONT CARE */
  1303. cur_query_entry->index = BP_PORT(bp);
  1304. /* For port query funcID is a DONT CARE */
  1305. cur_query_entry->funcID = cpu_to_le16(BP_FUNC(bp));
  1306. cur_query_entry->address.hi = cpu_to_le32(U64_HI(cur_data_offset));
  1307. cur_query_entry->address.lo = cpu_to_le32(U64_LO(cur_data_offset));
  1308. /**** PF FW statistics data ****/
  1309. cur_data_offset = bp->fw_stats_data_mapping +
  1310. offsetof(struct bnx2x_fw_stats_data, pf);
  1311. cur_query_entry = &bp->fw_stats_req->query[BNX2X_PF_QUERY_IDX];
  1312. cur_query_entry->kind = STATS_TYPE_PF;
  1313. /* For PF query index is a DONT CARE */
  1314. cur_query_entry->index = BP_PORT(bp);
  1315. cur_query_entry->funcID = cpu_to_le16(BP_FUNC(bp));
  1316. cur_query_entry->address.hi = cpu_to_le32(U64_HI(cur_data_offset));
  1317. cur_query_entry->address.lo = cpu_to_le32(U64_LO(cur_data_offset));
  1318. /**** FCoE FW statistics data ****/
  1319. if (!NO_FCOE(bp)) {
  1320. cur_data_offset = bp->fw_stats_data_mapping +
  1321. offsetof(struct bnx2x_fw_stats_data, fcoe);
  1322. cur_query_entry =
  1323. &bp->fw_stats_req->query[BNX2X_FCOE_QUERY_IDX];
  1324. cur_query_entry->kind = STATS_TYPE_FCOE;
  1325. /* For FCoE query index is a DONT CARE */
  1326. cur_query_entry->index = BP_PORT(bp);
  1327. cur_query_entry->funcID = cpu_to_le16(BP_FUNC(bp));
  1328. cur_query_entry->address.hi =
  1329. cpu_to_le32(U64_HI(cur_data_offset));
  1330. cur_query_entry->address.lo =
  1331. cpu_to_le32(U64_LO(cur_data_offset));
  1332. }
  1333. /**** Clients' queries ****/
  1334. cur_data_offset = bp->fw_stats_data_mapping +
  1335. offsetof(struct bnx2x_fw_stats_data, queue_stats);
  1336. /* first queue query index depends whether FCoE offloaded request will
  1337. * be included in the ramrod
  1338. */
  1339. if (!NO_FCOE(bp))
  1340. first_queue_query_index = BNX2X_FIRST_QUEUE_QUERY_IDX;
  1341. else
  1342. first_queue_query_index = BNX2X_FIRST_QUEUE_QUERY_IDX - 1;
  1343. for_each_eth_queue(bp, i) {
  1344. cur_query_entry =
  1345. &bp->fw_stats_req->
  1346. query[first_queue_query_index + i];
  1347. cur_query_entry->kind = STATS_TYPE_QUEUE;
  1348. cur_query_entry->index = bnx2x_stats_id(&bp->fp[i]);
  1349. cur_query_entry->funcID = cpu_to_le16(BP_FUNC(bp));
  1350. cur_query_entry->address.hi =
  1351. cpu_to_le32(U64_HI(cur_data_offset));
  1352. cur_query_entry->address.lo =
  1353. cpu_to_le32(U64_LO(cur_data_offset));
  1354. cur_data_offset += sizeof(struct per_queue_stats);
  1355. }
  1356. /* add FCoE queue query if needed */
  1357. if (!NO_FCOE(bp)) {
  1358. cur_query_entry =
  1359. &bp->fw_stats_req->
  1360. query[first_queue_query_index + i];
  1361. cur_query_entry->kind = STATS_TYPE_QUEUE;
  1362. cur_query_entry->index = bnx2x_stats_id(&bp->fp[FCOE_IDX]);
  1363. cur_query_entry->funcID = cpu_to_le16(BP_FUNC(bp));
  1364. cur_query_entry->address.hi =
  1365. cpu_to_le32(U64_HI(cur_data_offset));
  1366. cur_query_entry->address.lo =
  1367. cpu_to_le32(U64_LO(cur_data_offset));
  1368. }
  1369. }
  1370. void bnx2x_stats_init(struct bnx2x *bp)
  1371. {
  1372. int /*abs*/port = BP_PORT(bp);
  1373. int mb_idx = BP_FW_MB_IDX(bp);
  1374. int i;
  1375. bp->stats_pending = 0;
  1376. bp->executer_idx = 0;
  1377. bp->stats_counter = 0;
  1378. /* port and func stats for management */
  1379. if (!BP_NOMCP(bp)) {
  1380. bp->port.port_stx = SHMEM_RD(bp, port_mb[port].port_stx);
  1381. bp->func_stx = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_param);
  1382. } else {
  1383. bp->port.port_stx = 0;
  1384. bp->func_stx = 0;
  1385. }
  1386. DP(BNX2X_MSG_STATS, "port_stx 0x%x func_stx 0x%x\n",
  1387. bp->port.port_stx, bp->func_stx);
  1388. port = BP_PORT(bp);
  1389. /* port stats */
  1390. memset(&(bp->port.old_nig_stats), 0, sizeof(struct nig_stats));
  1391. bp->port.old_nig_stats.brb_discard =
  1392. REG_RD(bp, NIG_REG_STAT0_BRB_DISCARD + port*0x38);
  1393. bp->port.old_nig_stats.brb_truncate =
  1394. REG_RD(bp, NIG_REG_STAT0_BRB_TRUNCATE + port*0x38);
  1395. if (!CHIP_IS_E3(bp)) {
  1396. REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT0 + port*0x50,
  1397. &(bp->port.old_nig_stats.egress_mac_pkt0_lo), 2);
  1398. REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT1 + port*0x50,
  1399. &(bp->port.old_nig_stats.egress_mac_pkt1_lo), 2);
  1400. }
  1401. /* function stats */
  1402. for_each_queue(bp, i) {
  1403. struct bnx2x_fastpath *fp = &bp->fp[i];
  1404. memset(&fp->old_tclient, 0, sizeof(fp->old_tclient));
  1405. memset(&fp->old_uclient, 0, sizeof(fp->old_uclient));
  1406. memset(&fp->old_xclient, 0, sizeof(fp->old_xclient));
  1407. memset(&fp->eth_q_stats, 0, sizeof(fp->eth_q_stats));
  1408. }
  1409. /* Prepare statistics ramrod data */
  1410. bnx2x_prep_fw_stats_req(bp);
  1411. memset(&bp->dev->stats, 0, sizeof(bp->dev->stats));
  1412. memset(&bp->eth_stats, 0, sizeof(bp->eth_stats));
  1413. bp->stats_state = STATS_STATE_DISABLED;
  1414. if (bp->port.pmf) {
  1415. if (bp->port.port_stx)
  1416. bnx2x_port_stats_base_init(bp);
  1417. if (bp->func_stx)
  1418. bnx2x_func_stats_base_init(bp);
  1419. } else if (bp->func_stx)
  1420. bnx2x_func_stats_base_update(bp);
  1421. }