atl2.c 81 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124
  1. /*
  2. * Copyright(c) 2006 - 2007 Atheros Corporation. All rights reserved.
  3. * Copyright(c) 2007 - 2008 Chris Snook <csnook@redhat.com>
  4. *
  5. * Derived from Intel e1000 driver
  6. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the Free
  10. * Software Foundation; either version 2 of the License, or (at your option)
  11. * any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program; if not, write to the Free Software Foundation, Inc., 59
  20. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  21. */
  22. #include <linux/atomic.h>
  23. #include <linux/crc32.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/hardirq.h>
  28. #include <linux/if_vlan.h>
  29. #include <linux/in.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/ip.h>
  32. #include <linux/irqflags.h>
  33. #include <linux/irqreturn.h>
  34. #include <linux/mii.h>
  35. #include <linux/net.h>
  36. #include <linux/netdevice.h>
  37. #include <linux/pci.h>
  38. #include <linux/pci_ids.h>
  39. #include <linux/pm.h>
  40. #include <linux/skbuff.h>
  41. #include <linux/slab.h>
  42. #include <linux/spinlock.h>
  43. #include <linux/string.h>
  44. #include <linux/tcp.h>
  45. #include <linux/timer.h>
  46. #include <linux/types.h>
  47. #include <linux/workqueue.h>
  48. #include "atl2.h"
  49. #define ATL2_DRV_VERSION "2.2.3"
  50. static const char atl2_driver_name[] = "atl2";
  51. static const char atl2_driver_string[] = "Atheros(R) L2 Ethernet Driver";
  52. static const char atl2_copyright[] = "Copyright (c) 2007 Atheros Corporation.";
  53. static const char atl2_driver_version[] = ATL2_DRV_VERSION;
  54. MODULE_AUTHOR("Atheros Corporation <xiong.huang@atheros.com>, Chris Snook <csnook@redhat.com>");
  55. MODULE_DESCRIPTION("Atheros Fast Ethernet Network Driver");
  56. MODULE_LICENSE("GPL");
  57. MODULE_VERSION(ATL2_DRV_VERSION);
  58. /*
  59. * atl2_pci_tbl - PCI Device ID Table
  60. */
  61. static DEFINE_PCI_DEVICE_TABLE(atl2_pci_tbl) = {
  62. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L2)},
  63. /* required last entry */
  64. {0,}
  65. };
  66. MODULE_DEVICE_TABLE(pci, atl2_pci_tbl);
  67. static void atl2_set_ethtool_ops(struct net_device *netdev);
  68. static void atl2_check_options(struct atl2_adapter *adapter);
  69. /*
  70. * atl2_sw_init - Initialize general software structures (struct atl2_adapter)
  71. * @adapter: board private structure to initialize
  72. *
  73. * atl2_sw_init initializes the Adapter private data structure.
  74. * Fields are initialized based on PCI device information and
  75. * OS network device settings (MTU size).
  76. */
  77. static int __devinit atl2_sw_init(struct atl2_adapter *adapter)
  78. {
  79. struct atl2_hw *hw = &adapter->hw;
  80. struct pci_dev *pdev = adapter->pdev;
  81. /* PCI config space info */
  82. hw->vendor_id = pdev->vendor;
  83. hw->device_id = pdev->device;
  84. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  85. hw->subsystem_id = pdev->subsystem_device;
  86. hw->revision_id = pdev->revision;
  87. pci_read_config_word(pdev, PCI_COMMAND, &hw->pci_cmd_word);
  88. adapter->wol = 0;
  89. adapter->ict = 50000; /* ~100ms */
  90. adapter->link_speed = SPEED_0; /* hardware init */
  91. adapter->link_duplex = FULL_DUPLEX;
  92. hw->phy_configured = false;
  93. hw->preamble_len = 7;
  94. hw->ipgt = 0x60;
  95. hw->min_ifg = 0x50;
  96. hw->ipgr1 = 0x40;
  97. hw->ipgr2 = 0x60;
  98. hw->retry_buf = 2;
  99. hw->max_retry = 0xf;
  100. hw->lcol = 0x37;
  101. hw->jam_ipg = 7;
  102. hw->fc_rxd_hi = 0;
  103. hw->fc_rxd_lo = 0;
  104. hw->max_frame_size = adapter->netdev->mtu;
  105. spin_lock_init(&adapter->stats_lock);
  106. set_bit(__ATL2_DOWN, &adapter->flags);
  107. return 0;
  108. }
  109. /*
  110. * atl2_set_multi - Multicast and Promiscuous mode set
  111. * @netdev: network interface device structure
  112. *
  113. * The set_multi entry point is called whenever the multicast address
  114. * list or the network interface flags are updated. This routine is
  115. * responsible for configuring the hardware for proper multicast,
  116. * promiscuous mode, and all-multi behavior.
  117. */
  118. static void atl2_set_multi(struct net_device *netdev)
  119. {
  120. struct atl2_adapter *adapter = netdev_priv(netdev);
  121. struct atl2_hw *hw = &adapter->hw;
  122. struct netdev_hw_addr *ha;
  123. u32 rctl;
  124. u32 hash_value;
  125. /* Check for Promiscuous and All Multicast modes */
  126. rctl = ATL2_READ_REG(hw, REG_MAC_CTRL);
  127. if (netdev->flags & IFF_PROMISC) {
  128. rctl |= MAC_CTRL_PROMIS_EN;
  129. } else if (netdev->flags & IFF_ALLMULTI) {
  130. rctl |= MAC_CTRL_MC_ALL_EN;
  131. rctl &= ~MAC_CTRL_PROMIS_EN;
  132. } else
  133. rctl &= ~(MAC_CTRL_PROMIS_EN | MAC_CTRL_MC_ALL_EN);
  134. ATL2_WRITE_REG(hw, REG_MAC_CTRL, rctl);
  135. /* clear the old settings from the multicast hash table */
  136. ATL2_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  137. ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  138. /* comoute mc addresses' hash value ,and put it into hash table */
  139. netdev_for_each_mc_addr(ha, netdev) {
  140. hash_value = atl2_hash_mc_addr(hw, ha->addr);
  141. atl2_hash_set(hw, hash_value);
  142. }
  143. }
  144. static void init_ring_ptrs(struct atl2_adapter *adapter)
  145. {
  146. /* Read / Write Ptr Initialize: */
  147. adapter->txd_write_ptr = 0;
  148. atomic_set(&adapter->txd_read_ptr, 0);
  149. adapter->rxd_read_ptr = 0;
  150. adapter->rxd_write_ptr = 0;
  151. atomic_set(&adapter->txs_write_ptr, 0);
  152. adapter->txs_next_clear = 0;
  153. }
  154. /*
  155. * atl2_configure - Configure Transmit&Receive Unit after Reset
  156. * @adapter: board private structure
  157. *
  158. * Configure the Tx /Rx unit of the MAC after a reset.
  159. */
  160. static int atl2_configure(struct atl2_adapter *adapter)
  161. {
  162. struct atl2_hw *hw = &adapter->hw;
  163. u32 value;
  164. /* clear interrupt status */
  165. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0xffffffff);
  166. /* set MAC Address */
  167. value = (((u32)hw->mac_addr[2]) << 24) |
  168. (((u32)hw->mac_addr[3]) << 16) |
  169. (((u32)hw->mac_addr[4]) << 8) |
  170. (((u32)hw->mac_addr[5]));
  171. ATL2_WRITE_REG(hw, REG_MAC_STA_ADDR, value);
  172. value = (((u32)hw->mac_addr[0]) << 8) |
  173. (((u32)hw->mac_addr[1]));
  174. ATL2_WRITE_REG(hw, (REG_MAC_STA_ADDR+4), value);
  175. /* HI base address */
  176. ATL2_WRITE_REG(hw, REG_DESC_BASE_ADDR_HI,
  177. (u32)((adapter->ring_dma & 0xffffffff00000000ULL) >> 32));
  178. /* LO base address */
  179. ATL2_WRITE_REG(hw, REG_TXD_BASE_ADDR_LO,
  180. (u32)(adapter->txd_dma & 0x00000000ffffffffULL));
  181. ATL2_WRITE_REG(hw, REG_TXS_BASE_ADDR_LO,
  182. (u32)(adapter->txs_dma & 0x00000000ffffffffULL));
  183. ATL2_WRITE_REG(hw, REG_RXD_BASE_ADDR_LO,
  184. (u32)(adapter->rxd_dma & 0x00000000ffffffffULL));
  185. /* element count */
  186. ATL2_WRITE_REGW(hw, REG_TXD_MEM_SIZE, (u16)(adapter->txd_ring_size/4));
  187. ATL2_WRITE_REGW(hw, REG_TXS_MEM_SIZE, (u16)adapter->txs_ring_size);
  188. ATL2_WRITE_REGW(hw, REG_RXD_BUF_NUM, (u16)adapter->rxd_ring_size);
  189. /* config Internal SRAM */
  190. /*
  191. ATL2_WRITE_REGW(hw, REG_SRAM_TXRAM_END, sram_tx_end);
  192. ATL2_WRITE_REGW(hw, REG_SRAM_TXRAM_END, sram_rx_end);
  193. */
  194. /* config IPG/IFG */
  195. value = (((u32)hw->ipgt & MAC_IPG_IFG_IPGT_MASK) <<
  196. MAC_IPG_IFG_IPGT_SHIFT) |
  197. (((u32)hw->min_ifg & MAC_IPG_IFG_MIFG_MASK) <<
  198. MAC_IPG_IFG_MIFG_SHIFT) |
  199. (((u32)hw->ipgr1 & MAC_IPG_IFG_IPGR1_MASK) <<
  200. MAC_IPG_IFG_IPGR1_SHIFT)|
  201. (((u32)hw->ipgr2 & MAC_IPG_IFG_IPGR2_MASK) <<
  202. MAC_IPG_IFG_IPGR2_SHIFT);
  203. ATL2_WRITE_REG(hw, REG_MAC_IPG_IFG, value);
  204. /* config Half-Duplex Control */
  205. value = ((u32)hw->lcol & MAC_HALF_DUPLX_CTRL_LCOL_MASK) |
  206. (((u32)hw->max_retry & MAC_HALF_DUPLX_CTRL_RETRY_MASK) <<
  207. MAC_HALF_DUPLX_CTRL_RETRY_SHIFT) |
  208. MAC_HALF_DUPLX_CTRL_EXC_DEF_EN |
  209. (0xa << MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT) |
  210. (((u32)hw->jam_ipg & MAC_HALF_DUPLX_CTRL_JAMIPG_MASK) <<
  211. MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT);
  212. ATL2_WRITE_REG(hw, REG_MAC_HALF_DUPLX_CTRL, value);
  213. /* set Interrupt Moderator Timer */
  214. ATL2_WRITE_REGW(hw, REG_IRQ_MODU_TIMER_INIT, adapter->imt);
  215. ATL2_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_ITIMER_EN);
  216. /* set Interrupt Clear Timer */
  217. ATL2_WRITE_REGW(hw, REG_CMBDISDMA_TIMER, adapter->ict);
  218. /* set MTU */
  219. ATL2_WRITE_REG(hw, REG_MTU, adapter->netdev->mtu +
  220. ENET_HEADER_SIZE + VLAN_SIZE + ETHERNET_FCS_SIZE);
  221. /* 1590 */
  222. ATL2_WRITE_REG(hw, REG_TX_CUT_THRESH, 0x177);
  223. /* flow control */
  224. ATL2_WRITE_REGW(hw, REG_PAUSE_ON_TH, hw->fc_rxd_hi);
  225. ATL2_WRITE_REGW(hw, REG_PAUSE_OFF_TH, hw->fc_rxd_lo);
  226. /* Init mailbox */
  227. ATL2_WRITE_REGW(hw, REG_MB_TXD_WR_IDX, (u16)adapter->txd_write_ptr);
  228. ATL2_WRITE_REGW(hw, REG_MB_RXD_RD_IDX, (u16)adapter->rxd_read_ptr);
  229. /* enable DMA read/write */
  230. ATL2_WRITE_REGB(hw, REG_DMAR, DMAR_EN);
  231. ATL2_WRITE_REGB(hw, REG_DMAW, DMAW_EN);
  232. value = ATL2_READ_REG(&adapter->hw, REG_ISR);
  233. if ((value & ISR_PHY_LINKDOWN) != 0)
  234. value = 1; /* config failed */
  235. else
  236. value = 0;
  237. /* clear all interrupt status */
  238. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0x3fffffff);
  239. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0);
  240. return value;
  241. }
  242. /*
  243. * atl2_setup_ring_resources - allocate Tx / RX descriptor resources
  244. * @adapter: board private structure
  245. *
  246. * Return 0 on success, negative on failure
  247. */
  248. static s32 atl2_setup_ring_resources(struct atl2_adapter *adapter)
  249. {
  250. struct pci_dev *pdev = adapter->pdev;
  251. int size;
  252. u8 offset = 0;
  253. /* real ring DMA buffer */
  254. adapter->ring_size = size =
  255. adapter->txd_ring_size * 1 + 7 + /* dword align */
  256. adapter->txs_ring_size * 4 + 7 + /* dword align */
  257. adapter->rxd_ring_size * 1536 + 127; /* 128bytes align */
  258. adapter->ring_vir_addr = pci_alloc_consistent(pdev, size,
  259. &adapter->ring_dma);
  260. if (!adapter->ring_vir_addr)
  261. return -ENOMEM;
  262. memset(adapter->ring_vir_addr, 0, adapter->ring_size);
  263. /* Init TXD Ring */
  264. adapter->txd_dma = adapter->ring_dma ;
  265. offset = (adapter->txd_dma & 0x7) ? (8 - (adapter->txd_dma & 0x7)) : 0;
  266. adapter->txd_dma += offset;
  267. adapter->txd_ring = adapter->ring_vir_addr + offset;
  268. /* Init TXS Ring */
  269. adapter->txs_dma = adapter->txd_dma + adapter->txd_ring_size;
  270. offset = (adapter->txs_dma & 0x7) ? (8 - (adapter->txs_dma & 0x7)) : 0;
  271. adapter->txs_dma += offset;
  272. adapter->txs_ring = (struct tx_pkt_status *)
  273. (((u8 *)adapter->txd_ring) + (adapter->txd_ring_size + offset));
  274. /* Init RXD Ring */
  275. adapter->rxd_dma = adapter->txs_dma + adapter->txs_ring_size * 4;
  276. offset = (adapter->rxd_dma & 127) ?
  277. (128 - (adapter->rxd_dma & 127)) : 0;
  278. if (offset > 7)
  279. offset -= 8;
  280. else
  281. offset += (128 - 8);
  282. adapter->rxd_dma += offset;
  283. adapter->rxd_ring = (struct rx_desc *) (((u8 *)adapter->txs_ring) +
  284. (adapter->txs_ring_size * 4 + offset));
  285. /*
  286. * Read / Write Ptr Initialize:
  287. * init_ring_ptrs(adapter);
  288. */
  289. return 0;
  290. }
  291. /*
  292. * atl2_irq_enable - Enable default interrupt generation settings
  293. * @adapter: board private structure
  294. */
  295. static inline void atl2_irq_enable(struct atl2_adapter *adapter)
  296. {
  297. ATL2_WRITE_REG(&adapter->hw, REG_IMR, IMR_NORMAL_MASK);
  298. ATL2_WRITE_FLUSH(&adapter->hw);
  299. }
  300. /*
  301. * atl2_irq_disable - Mask off interrupt generation on the NIC
  302. * @adapter: board private structure
  303. */
  304. static inline void atl2_irq_disable(struct atl2_adapter *adapter)
  305. {
  306. ATL2_WRITE_REG(&adapter->hw, REG_IMR, 0);
  307. ATL2_WRITE_FLUSH(&adapter->hw);
  308. synchronize_irq(adapter->pdev->irq);
  309. }
  310. static void __atl2_vlan_mode(netdev_features_t features, u32 *ctrl)
  311. {
  312. if (features & NETIF_F_HW_VLAN_RX) {
  313. /* enable VLAN tag insert/strip */
  314. *ctrl |= MAC_CTRL_RMV_VLAN;
  315. } else {
  316. /* disable VLAN tag insert/strip */
  317. *ctrl &= ~MAC_CTRL_RMV_VLAN;
  318. }
  319. }
  320. static void atl2_vlan_mode(struct net_device *netdev,
  321. netdev_features_t features)
  322. {
  323. struct atl2_adapter *adapter = netdev_priv(netdev);
  324. u32 ctrl;
  325. atl2_irq_disable(adapter);
  326. ctrl = ATL2_READ_REG(&adapter->hw, REG_MAC_CTRL);
  327. __atl2_vlan_mode(features, &ctrl);
  328. ATL2_WRITE_REG(&adapter->hw, REG_MAC_CTRL, ctrl);
  329. atl2_irq_enable(adapter);
  330. }
  331. static void atl2_restore_vlan(struct atl2_adapter *adapter)
  332. {
  333. atl2_vlan_mode(adapter->netdev, adapter->netdev->features);
  334. }
  335. static netdev_features_t atl2_fix_features(struct net_device *netdev,
  336. netdev_features_t features)
  337. {
  338. /*
  339. * Since there is no support for separate rx/tx vlan accel
  340. * enable/disable make sure tx flag is always in same state as rx.
  341. */
  342. if (features & NETIF_F_HW_VLAN_RX)
  343. features |= NETIF_F_HW_VLAN_TX;
  344. else
  345. features &= ~NETIF_F_HW_VLAN_TX;
  346. return features;
  347. }
  348. static int atl2_set_features(struct net_device *netdev,
  349. netdev_features_t features)
  350. {
  351. netdev_features_t changed = netdev->features ^ features;
  352. if (changed & NETIF_F_HW_VLAN_RX)
  353. atl2_vlan_mode(netdev, features);
  354. return 0;
  355. }
  356. static void atl2_intr_rx(struct atl2_adapter *adapter)
  357. {
  358. struct net_device *netdev = adapter->netdev;
  359. struct rx_desc *rxd;
  360. struct sk_buff *skb;
  361. do {
  362. rxd = adapter->rxd_ring+adapter->rxd_write_ptr;
  363. if (!rxd->status.update)
  364. break; /* end of tx */
  365. /* clear this flag at once */
  366. rxd->status.update = 0;
  367. if (rxd->status.ok && rxd->status.pkt_size >= 60) {
  368. int rx_size = (int)(rxd->status.pkt_size - 4);
  369. /* alloc new buffer */
  370. skb = netdev_alloc_skb_ip_align(netdev, rx_size);
  371. if (NULL == skb) {
  372. printk(KERN_WARNING
  373. "%s: Mem squeeze, deferring packet.\n",
  374. netdev->name);
  375. /*
  376. * Check that some rx space is free. If not,
  377. * free one and mark stats->rx_dropped++.
  378. */
  379. netdev->stats.rx_dropped++;
  380. break;
  381. }
  382. memcpy(skb->data, rxd->packet, rx_size);
  383. skb_put(skb, rx_size);
  384. skb->protocol = eth_type_trans(skb, netdev);
  385. if (rxd->status.vlan) {
  386. u16 vlan_tag = (rxd->status.vtag>>4) |
  387. ((rxd->status.vtag&7) << 13) |
  388. ((rxd->status.vtag&8) << 9);
  389. __vlan_hwaccel_put_tag(skb, vlan_tag);
  390. }
  391. netif_rx(skb);
  392. netdev->stats.rx_bytes += rx_size;
  393. netdev->stats.rx_packets++;
  394. } else {
  395. netdev->stats.rx_errors++;
  396. if (rxd->status.ok && rxd->status.pkt_size <= 60)
  397. netdev->stats.rx_length_errors++;
  398. if (rxd->status.mcast)
  399. netdev->stats.multicast++;
  400. if (rxd->status.crc)
  401. netdev->stats.rx_crc_errors++;
  402. if (rxd->status.align)
  403. netdev->stats.rx_frame_errors++;
  404. }
  405. /* advance write ptr */
  406. if (++adapter->rxd_write_ptr == adapter->rxd_ring_size)
  407. adapter->rxd_write_ptr = 0;
  408. } while (1);
  409. /* update mailbox? */
  410. adapter->rxd_read_ptr = adapter->rxd_write_ptr;
  411. ATL2_WRITE_REGW(&adapter->hw, REG_MB_RXD_RD_IDX, adapter->rxd_read_ptr);
  412. }
  413. static void atl2_intr_tx(struct atl2_adapter *adapter)
  414. {
  415. struct net_device *netdev = adapter->netdev;
  416. u32 txd_read_ptr;
  417. u32 txs_write_ptr;
  418. struct tx_pkt_status *txs;
  419. struct tx_pkt_header *txph;
  420. int free_hole = 0;
  421. do {
  422. txs_write_ptr = (u32) atomic_read(&adapter->txs_write_ptr);
  423. txs = adapter->txs_ring + txs_write_ptr;
  424. if (!txs->update)
  425. break; /* tx stop here */
  426. free_hole = 1;
  427. txs->update = 0;
  428. if (++txs_write_ptr == adapter->txs_ring_size)
  429. txs_write_ptr = 0;
  430. atomic_set(&adapter->txs_write_ptr, (int)txs_write_ptr);
  431. txd_read_ptr = (u32) atomic_read(&adapter->txd_read_ptr);
  432. txph = (struct tx_pkt_header *)
  433. (((u8 *)adapter->txd_ring) + txd_read_ptr);
  434. if (txph->pkt_size != txs->pkt_size) {
  435. struct tx_pkt_status *old_txs = txs;
  436. printk(KERN_WARNING
  437. "%s: txs packet size not consistent with txd"
  438. " txd_:0x%08x, txs_:0x%08x!\n",
  439. adapter->netdev->name,
  440. *(u32 *)txph, *(u32 *)txs);
  441. printk(KERN_WARNING
  442. "txd read ptr: 0x%x\n",
  443. txd_read_ptr);
  444. txs = adapter->txs_ring + txs_write_ptr;
  445. printk(KERN_WARNING
  446. "txs-behind:0x%08x\n",
  447. *(u32 *)txs);
  448. if (txs_write_ptr < 2) {
  449. txs = adapter->txs_ring +
  450. (adapter->txs_ring_size +
  451. txs_write_ptr - 2);
  452. } else {
  453. txs = adapter->txs_ring + (txs_write_ptr - 2);
  454. }
  455. printk(KERN_WARNING
  456. "txs-before:0x%08x\n",
  457. *(u32 *)txs);
  458. txs = old_txs;
  459. }
  460. /* 4for TPH */
  461. txd_read_ptr += (((u32)(txph->pkt_size) + 7) & ~3);
  462. if (txd_read_ptr >= adapter->txd_ring_size)
  463. txd_read_ptr -= adapter->txd_ring_size;
  464. atomic_set(&adapter->txd_read_ptr, (int)txd_read_ptr);
  465. /* tx statistics: */
  466. if (txs->ok) {
  467. netdev->stats.tx_bytes += txs->pkt_size;
  468. netdev->stats.tx_packets++;
  469. }
  470. else
  471. netdev->stats.tx_errors++;
  472. if (txs->defer)
  473. netdev->stats.collisions++;
  474. if (txs->abort_col)
  475. netdev->stats.tx_aborted_errors++;
  476. if (txs->late_col)
  477. netdev->stats.tx_window_errors++;
  478. if (txs->underun)
  479. netdev->stats.tx_fifo_errors++;
  480. } while (1);
  481. if (free_hole) {
  482. if (netif_queue_stopped(adapter->netdev) &&
  483. netif_carrier_ok(adapter->netdev))
  484. netif_wake_queue(adapter->netdev);
  485. }
  486. }
  487. static void atl2_check_for_link(struct atl2_adapter *adapter)
  488. {
  489. struct net_device *netdev = adapter->netdev;
  490. u16 phy_data = 0;
  491. spin_lock(&adapter->stats_lock);
  492. atl2_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  493. atl2_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  494. spin_unlock(&adapter->stats_lock);
  495. /* notify upper layer link down ASAP */
  496. if (!(phy_data & BMSR_LSTATUS)) { /* Link Down */
  497. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  498. printk(KERN_INFO "%s: %s NIC Link is Down\n",
  499. atl2_driver_name, netdev->name);
  500. adapter->link_speed = SPEED_0;
  501. netif_carrier_off(netdev);
  502. netif_stop_queue(netdev);
  503. }
  504. }
  505. schedule_work(&adapter->link_chg_task);
  506. }
  507. static inline void atl2_clear_phy_int(struct atl2_adapter *adapter)
  508. {
  509. u16 phy_data;
  510. spin_lock(&adapter->stats_lock);
  511. atl2_read_phy_reg(&adapter->hw, 19, &phy_data);
  512. spin_unlock(&adapter->stats_lock);
  513. }
  514. /*
  515. * atl2_intr - Interrupt Handler
  516. * @irq: interrupt number
  517. * @data: pointer to a network interface device structure
  518. * @pt_regs: CPU registers structure
  519. */
  520. static irqreturn_t atl2_intr(int irq, void *data)
  521. {
  522. struct atl2_adapter *adapter = netdev_priv(data);
  523. struct atl2_hw *hw = &adapter->hw;
  524. u32 status;
  525. status = ATL2_READ_REG(hw, REG_ISR);
  526. if (0 == status)
  527. return IRQ_NONE;
  528. /* link event */
  529. if (status & ISR_PHY)
  530. atl2_clear_phy_int(adapter);
  531. /* clear ISR status, and Enable CMB DMA/Disable Interrupt */
  532. ATL2_WRITE_REG(hw, REG_ISR, status | ISR_DIS_INT);
  533. /* check if PCIE PHY Link down */
  534. if (status & ISR_PHY_LINKDOWN) {
  535. if (netif_running(adapter->netdev)) { /* reset MAC */
  536. ATL2_WRITE_REG(hw, REG_ISR, 0);
  537. ATL2_WRITE_REG(hw, REG_IMR, 0);
  538. ATL2_WRITE_FLUSH(hw);
  539. schedule_work(&adapter->reset_task);
  540. return IRQ_HANDLED;
  541. }
  542. }
  543. /* check if DMA read/write error? */
  544. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  545. ATL2_WRITE_REG(hw, REG_ISR, 0);
  546. ATL2_WRITE_REG(hw, REG_IMR, 0);
  547. ATL2_WRITE_FLUSH(hw);
  548. schedule_work(&adapter->reset_task);
  549. return IRQ_HANDLED;
  550. }
  551. /* link event */
  552. if (status & (ISR_PHY | ISR_MANUAL)) {
  553. adapter->netdev->stats.tx_carrier_errors++;
  554. atl2_check_for_link(adapter);
  555. }
  556. /* transmit event */
  557. if (status & ISR_TX_EVENT)
  558. atl2_intr_tx(adapter);
  559. /* rx exception */
  560. if (status & ISR_RX_EVENT)
  561. atl2_intr_rx(adapter);
  562. /* re-enable Interrupt */
  563. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0);
  564. return IRQ_HANDLED;
  565. }
  566. static int atl2_request_irq(struct atl2_adapter *adapter)
  567. {
  568. struct net_device *netdev = adapter->netdev;
  569. int flags, err = 0;
  570. flags = IRQF_SHARED;
  571. adapter->have_msi = true;
  572. err = pci_enable_msi(adapter->pdev);
  573. if (err)
  574. adapter->have_msi = false;
  575. if (adapter->have_msi)
  576. flags &= ~IRQF_SHARED;
  577. return request_irq(adapter->pdev->irq, atl2_intr, flags, netdev->name,
  578. netdev);
  579. }
  580. /*
  581. * atl2_free_ring_resources - Free Tx / RX descriptor Resources
  582. * @adapter: board private structure
  583. *
  584. * Free all transmit software resources
  585. */
  586. static void atl2_free_ring_resources(struct atl2_adapter *adapter)
  587. {
  588. struct pci_dev *pdev = adapter->pdev;
  589. pci_free_consistent(pdev, adapter->ring_size, adapter->ring_vir_addr,
  590. adapter->ring_dma);
  591. }
  592. /*
  593. * atl2_open - Called when a network interface is made active
  594. * @netdev: network interface device structure
  595. *
  596. * Returns 0 on success, negative value on failure
  597. *
  598. * The open entry point is called when a network interface is made
  599. * active by the system (IFF_UP). At this point all resources needed
  600. * for transmit and receive operations are allocated, the interrupt
  601. * handler is registered with the OS, the watchdog timer is started,
  602. * and the stack is notified that the interface is ready.
  603. */
  604. static int atl2_open(struct net_device *netdev)
  605. {
  606. struct atl2_adapter *adapter = netdev_priv(netdev);
  607. int err;
  608. u32 val;
  609. /* disallow open during test */
  610. if (test_bit(__ATL2_TESTING, &adapter->flags))
  611. return -EBUSY;
  612. /* allocate transmit descriptors */
  613. err = atl2_setup_ring_resources(adapter);
  614. if (err)
  615. return err;
  616. err = atl2_init_hw(&adapter->hw);
  617. if (err) {
  618. err = -EIO;
  619. goto err_init_hw;
  620. }
  621. /* hardware has been reset, we need to reload some things */
  622. atl2_set_multi(netdev);
  623. init_ring_ptrs(adapter);
  624. atl2_restore_vlan(adapter);
  625. if (atl2_configure(adapter)) {
  626. err = -EIO;
  627. goto err_config;
  628. }
  629. err = atl2_request_irq(adapter);
  630. if (err)
  631. goto err_req_irq;
  632. clear_bit(__ATL2_DOWN, &adapter->flags);
  633. mod_timer(&adapter->watchdog_timer, round_jiffies(jiffies + 4*HZ));
  634. val = ATL2_READ_REG(&adapter->hw, REG_MASTER_CTRL);
  635. ATL2_WRITE_REG(&adapter->hw, REG_MASTER_CTRL,
  636. val | MASTER_CTRL_MANUAL_INT);
  637. atl2_irq_enable(adapter);
  638. return 0;
  639. err_init_hw:
  640. err_req_irq:
  641. err_config:
  642. atl2_free_ring_resources(adapter);
  643. atl2_reset_hw(&adapter->hw);
  644. return err;
  645. }
  646. static void atl2_down(struct atl2_adapter *adapter)
  647. {
  648. struct net_device *netdev = adapter->netdev;
  649. /* signal that we're down so the interrupt handler does not
  650. * reschedule our watchdog timer */
  651. set_bit(__ATL2_DOWN, &adapter->flags);
  652. netif_tx_disable(netdev);
  653. /* reset MAC to disable all RX/TX */
  654. atl2_reset_hw(&adapter->hw);
  655. msleep(1);
  656. atl2_irq_disable(adapter);
  657. del_timer_sync(&adapter->watchdog_timer);
  658. del_timer_sync(&adapter->phy_config_timer);
  659. clear_bit(0, &adapter->cfg_phy);
  660. netif_carrier_off(netdev);
  661. adapter->link_speed = SPEED_0;
  662. adapter->link_duplex = -1;
  663. }
  664. static void atl2_free_irq(struct atl2_adapter *adapter)
  665. {
  666. struct net_device *netdev = adapter->netdev;
  667. free_irq(adapter->pdev->irq, netdev);
  668. #ifdef CONFIG_PCI_MSI
  669. if (adapter->have_msi)
  670. pci_disable_msi(adapter->pdev);
  671. #endif
  672. }
  673. /*
  674. * atl2_close - Disables a network interface
  675. * @netdev: network interface device structure
  676. *
  677. * Returns 0, this is not allowed to fail
  678. *
  679. * The close entry point is called when an interface is de-activated
  680. * by the OS. The hardware is still under the drivers control, but
  681. * needs to be disabled. A global MAC reset is issued to stop the
  682. * hardware, and all transmit and receive resources are freed.
  683. */
  684. static int atl2_close(struct net_device *netdev)
  685. {
  686. struct atl2_adapter *adapter = netdev_priv(netdev);
  687. WARN_ON(test_bit(__ATL2_RESETTING, &adapter->flags));
  688. atl2_down(adapter);
  689. atl2_free_irq(adapter);
  690. atl2_free_ring_resources(adapter);
  691. return 0;
  692. }
  693. static inline int TxsFreeUnit(struct atl2_adapter *adapter)
  694. {
  695. u32 txs_write_ptr = (u32) atomic_read(&adapter->txs_write_ptr);
  696. return (adapter->txs_next_clear >= txs_write_ptr) ?
  697. (int) (adapter->txs_ring_size - adapter->txs_next_clear +
  698. txs_write_ptr - 1) :
  699. (int) (txs_write_ptr - adapter->txs_next_clear - 1);
  700. }
  701. static inline int TxdFreeBytes(struct atl2_adapter *adapter)
  702. {
  703. u32 txd_read_ptr = (u32)atomic_read(&adapter->txd_read_ptr);
  704. return (adapter->txd_write_ptr >= txd_read_ptr) ?
  705. (int) (adapter->txd_ring_size - adapter->txd_write_ptr +
  706. txd_read_ptr - 1) :
  707. (int) (txd_read_ptr - adapter->txd_write_ptr - 1);
  708. }
  709. static netdev_tx_t atl2_xmit_frame(struct sk_buff *skb,
  710. struct net_device *netdev)
  711. {
  712. struct atl2_adapter *adapter = netdev_priv(netdev);
  713. struct tx_pkt_header *txph;
  714. u32 offset, copy_len;
  715. int txs_unused;
  716. int txbuf_unused;
  717. if (test_bit(__ATL2_DOWN, &adapter->flags)) {
  718. dev_kfree_skb_any(skb);
  719. return NETDEV_TX_OK;
  720. }
  721. if (unlikely(skb->len <= 0)) {
  722. dev_kfree_skb_any(skb);
  723. return NETDEV_TX_OK;
  724. }
  725. txs_unused = TxsFreeUnit(adapter);
  726. txbuf_unused = TxdFreeBytes(adapter);
  727. if (skb->len + sizeof(struct tx_pkt_header) + 4 > txbuf_unused ||
  728. txs_unused < 1) {
  729. /* not enough resources */
  730. netif_stop_queue(netdev);
  731. return NETDEV_TX_BUSY;
  732. }
  733. offset = adapter->txd_write_ptr;
  734. txph = (struct tx_pkt_header *) (((u8 *)adapter->txd_ring) + offset);
  735. *(u32 *)txph = 0;
  736. txph->pkt_size = skb->len;
  737. offset += 4;
  738. if (offset >= adapter->txd_ring_size)
  739. offset -= adapter->txd_ring_size;
  740. copy_len = adapter->txd_ring_size - offset;
  741. if (copy_len >= skb->len) {
  742. memcpy(((u8 *)adapter->txd_ring) + offset, skb->data, skb->len);
  743. offset += ((u32)(skb->len + 3) & ~3);
  744. } else {
  745. memcpy(((u8 *)adapter->txd_ring)+offset, skb->data, copy_len);
  746. memcpy((u8 *)adapter->txd_ring, skb->data+copy_len,
  747. skb->len-copy_len);
  748. offset = ((u32)(skb->len-copy_len + 3) & ~3);
  749. }
  750. #ifdef NETIF_F_HW_VLAN_TX
  751. if (vlan_tx_tag_present(skb)) {
  752. u16 vlan_tag = vlan_tx_tag_get(skb);
  753. vlan_tag = (vlan_tag << 4) |
  754. (vlan_tag >> 13) |
  755. ((vlan_tag >> 9) & 0x8);
  756. txph->ins_vlan = 1;
  757. txph->vlan = vlan_tag;
  758. }
  759. #endif
  760. if (offset >= adapter->txd_ring_size)
  761. offset -= adapter->txd_ring_size;
  762. adapter->txd_write_ptr = offset;
  763. /* clear txs before send */
  764. adapter->txs_ring[adapter->txs_next_clear].update = 0;
  765. if (++adapter->txs_next_clear == adapter->txs_ring_size)
  766. adapter->txs_next_clear = 0;
  767. ATL2_WRITE_REGW(&adapter->hw, REG_MB_TXD_WR_IDX,
  768. (adapter->txd_write_ptr >> 2));
  769. mmiowb();
  770. dev_kfree_skb_any(skb);
  771. return NETDEV_TX_OK;
  772. }
  773. /*
  774. * atl2_change_mtu - Change the Maximum Transfer Unit
  775. * @netdev: network interface device structure
  776. * @new_mtu: new value for maximum frame size
  777. *
  778. * Returns 0 on success, negative on failure
  779. */
  780. static int atl2_change_mtu(struct net_device *netdev, int new_mtu)
  781. {
  782. struct atl2_adapter *adapter = netdev_priv(netdev);
  783. struct atl2_hw *hw = &adapter->hw;
  784. if ((new_mtu < 40) || (new_mtu > (ETH_DATA_LEN + VLAN_SIZE)))
  785. return -EINVAL;
  786. /* set MTU */
  787. if (hw->max_frame_size != new_mtu) {
  788. netdev->mtu = new_mtu;
  789. ATL2_WRITE_REG(hw, REG_MTU, new_mtu + ENET_HEADER_SIZE +
  790. VLAN_SIZE + ETHERNET_FCS_SIZE);
  791. }
  792. return 0;
  793. }
  794. /*
  795. * atl2_set_mac - Change the Ethernet Address of the NIC
  796. * @netdev: network interface device structure
  797. * @p: pointer to an address structure
  798. *
  799. * Returns 0 on success, negative on failure
  800. */
  801. static int atl2_set_mac(struct net_device *netdev, void *p)
  802. {
  803. struct atl2_adapter *adapter = netdev_priv(netdev);
  804. struct sockaddr *addr = p;
  805. if (!is_valid_ether_addr(addr->sa_data))
  806. return -EADDRNOTAVAIL;
  807. if (netif_running(netdev))
  808. return -EBUSY;
  809. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  810. memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
  811. atl2_set_mac_addr(&adapter->hw);
  812. return 0;
  813. }
  814. /*
  815. * atl2_mii_ioctl -
  816. * @netdev:
  817. * @ifreq:
  818. * @cmd:
  819. */
  820. static int atl2_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  821. {
  822. struct atl2_adapter *adapter = netdev_priv(netdev);
  823. struct mii_ioctl_data *data = if_mii(ifr);
  824. unsigned long flags;
  825. switch (cmd) {
  826. case SIOCGMIIPHY:
  827. data->phy_id = 0;
  828. break;
  829. case SIOCGMIIREG:
  830. spin_lock_irqsave(&adapter->stats_lock, flags);
  831. if (atl2_read_phy_reg(&adapter->hw,
  832. data->reg_num & 0x1F, &data->val_out)) {
  833. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  834. return -EIO;
  835. }
  836. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  837. break;
  838. case SIOCSMIIREG:
  839. if (data->reg_num & ~(0x1F))
  840. return -EFAULT;
  841. spin_lock_irqsave(&adapter->stats_lock, flags);
  842. if (atl2_write_phy_reg(&adapter->hw, data->reg_num,
  843. data->val_in)) {
  844. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  845. return -EIO;
  846. }
  847. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  848. break;
  849. default:
  850. return -EOPNOTSUPP;
  851. }
  852. return 0;
  853. }
  854. /*
  855. * atl2_ioctl -
  856. * @netdev:
  857. * @ifreq:
  858. * @cmd:
  859. */
  860. static int atl2_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  861. {
  862. switch (cmd) {
  863. case SIOCGMIIPHY:
  864. case SIOCGMIIREG:
  865. case SIOCSMIIREG:
  866. return atl2_mii_ioctl(netdev, ifr, cmd);
  867. #ifdef ETHTOOL_OPS_COMPAT
  868. case SIOCETHTOOL:
  869. return ethtool_ioctl(ifr);
  870. #endif
  871. default:
  872. return -EOPNOTSUPP;
  873. }
  874. }
  875. /*
  876. * atl2_tx_timeout - Respond to a Tx Hang
  877. * @netdev: network interface device structure
  878. */
  879. static void atl2_tx_timeout(struct net_device *netdev)
  880. {
  881. struct atl2_adapter *adapter = netdev_priv(netdev);
  882. /* Do the reset outside of interrupt context */
  883. schedule_work(&adapter->reset_task);
  884. }
  885. /*
  886. * atl2_watchdog - Timer Call-back
  887. * @data: pointer to netdev cast into an unsigned long
  888. */
  889. static void atl2_watchdog(unsigned long data)
  890. {
  891. struct atl2_adapter *adapter = (struct atl2_adapter *) data;
  892. if (!test_bit(__ATL2_DOWN, &adapter->flags)) {
  893. u32 drop_rxd, drop_rxs;
  894. unsigned long flags;
  895. spin_lock_irqsave(&adapter->stats_lock, flags);
  896. drop_rxd = ATL2_READ_REG(&adapter->hw, REG_STS_RXD_OV);
  897. drop_rxs = ATL2_READ_REG(&adapter->hw, REG_STS_RXS_OV);
  898. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  899. adapter->netdev->stats.rx_over_errors += drop_rxd + drop_rxs;
  900. /* Reset the timer */
  901. mod_timer(&adapter->watchdog_timer,
  902. round_jiffies(jiffies + 4 * HZ));
  903. }
  904. }
  905. /*
  906. * atl2_phy_config - Timer Call-back
  907. * @data: pointer to netdev cast into an unsigned long
  908. */
  909. static void atl2_phy_config(unsigned long data)
  910. {
  911. struct atl2_adapter *adapter = (struct atl2_adapter *) data;
  912. struct atl2_hw *hw = &adapter->hw;
  913. unsigned long flags;
  914. spin_lock_irqsave(&adapter->stats_lock, flags);
  915. atl2_write_phy_reg(hw, MII_ADVERTISE, hw->mii_autoneg_adv_reg);
  916. atl2_write_phy_reg(hw, MII_BMCR, MII_CR_RESET | MII_CR_AUTO_NEG_EN |
  917. MII_CR_RESTART_AUTO_NEG);
  918. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  919. clear_bit(0, &adapter->cfg_phy);
  920. }
  921. static int atl2_up(struct atl2_adapter *adapter)
  922. {
  923. struct net_device *netdev = adapter->netdev;
  924. int err = 0;
  925. u32 val;
  926. /* hardware has been reset, we need to reload some things */
  927. err = atl2_init_hw(&adapter->hw);
  928. if (err) {
  929. err = -EIO;
  930. return err;
  931. }
  932. atl2_set_multi(netdev);
  933. init_ring_ptrs(adapter);
  934. atl2_restore_vlan(adapter);
  935. if (atl2_configure(adapter)) {
  936. err = -EIO;
  937. goto err_up;
  938. }
  939. clear_bit(__ATL2_DOWN, &adapter->flags);
  940. val = ATL2_READ_REG(&adapter->hw, REG_MASTER_CTRL);
  941. ATL2_WRITE_REG(&adapter->hw, REG_MASTER_CTRL, val |
  942. MASTER_CTRL_MANUAL_INT);
  943. atl2_irq_enable(adapter);
  944. err_up:
  945. return err;
  946. }
  947. static void atl2_reinit_locked(struct atl2_adapter *adapter)
  948. {
  949. WARN_ON(in_interrupt());
  950. while (test_and_set_bit(__ATL2_RESETTING, &adapter->flags))
  951. msleep(1);
  952. atl2_down(adapter);
  953. atl2_up(adapter);
  954. clear_bit(__ATL2_RESETTING, &adapter->flags);
  955. }
  956. static void atl2_reset_task(struct work_struct *work)
  957. {
  958. struct atl2_adapter *adapter;
  959. adapter = container_of(work, struct atl2_adapter, reset_task);
  960. atl2_reinit_locked(adapter);
  961. }
  962. static void atl2_setup_mac_ctrl(struct atl2_adapter *adapter)
  963. {
  964. u32 value;
  965. struct atl2_hw *hw = &adapter->hw;
  966. struct net_device *netdev = adapter->netdev;
  967. /* Config MAC CTRL Register */
  968. value = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN | MAC_CTRL_MACLP_CLK_PHY;
  969. /* duplex */
  970. if (FULL_DUPLEX == adapter->link_duplex)
  971. value |= MAC_CTRL_DUPLX;
  972. /* flow control */
  973. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  974. /* PAD & CRC */
  975. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  976. /* preamble length */
  977. value |= (((u32)adapter->hw.preamble_len & MAC_CTRL_PRMLEN_MASK) <<
  978. MAC_CTRL_PRMLEN_SHIFT);
  979. /* vlan */
  980. __atl2_vlan_mode(netdev->features, &value);
  981. /* filter mode */
  982. value |= MAC_CTRL_BC_EN;
  983. if (netdev->flags & IFF_PROMISC)
  984. value |= MAC_CTRL_PROMIS_EN;
  985. else if (netdev->flags & IFF_ALLMULTI)
  986. value |= MAC_CTRL_MC_ALL_EN;
  987. /* half retry buffer */
  988. value |= (((u32)(adapter->hw.retry_buf &
  989. MAC_CTRL_HALF_LEFT_BUF_MASK)) << MAC_CTRL_HALF_LEFT_BUF_SHIFT);
  990. ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
  991. }
  992. static int atl2_check_link(struct atl2_adapter *adapter)
  993. {
  994. struct atl2_hw *hw = &adapter->hw;
  995. struct net_device *netdev = adapter->netdev;
  996. int ret_val;
  997. u16 speed, duplex, phy_data;
  998. int reconfig = 0;
  999. /* MII_BMSR must read twise */
  1000. atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
  1001. atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
  1002. if (!(phy_data&BMSR_LSTATUS)) { /* link down */
  1003. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  1004. u32 value;
  1005. /* disable rx */
  1006. value = ATL2_READ_REG(hw, REG_MAC_CTRL);
  1007. value &= ~MAC_CTRL_RX_EN;
  1008. ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
  1009. adapter->link_speed = SPEED_0;
  1010. netif_carrier_off(netdev);
  1011. netif_stop_queue(netdev);
  1012. }
  1013. return 0;
  1014. }
  1015. /* Link Up */
  1016. ret_val = atl2_get_speed_and_duplex(hw, &speed, &duplex);
  1017. if (ret_val)
  1018. return ret_val;
  1019. switch (hw->MediaType) {
  1020. case MEDIA_TYPE_100M_FULL:
  1021. if (speed != SPEED_100 || duplex != FULL_DUPLEX)
  1022. reconfig = 1;
  1023. break;
  1024. case MEDIA_TYPE_100M_HALF:
  1025. if (speed != SPEED_100 || duplex != HALF_DUPLEX)
  1026. reconfig = 1;
  1027. break;
  1028. case MEDIA_TYPE_10M_FULL:
  1029. if (speed != SPEED_10 || duplex != FULL_DUPLEX)
  1030. reconfig = 1;
  1031. break;
  1032. case MEDIA_TYPE_10M_HALF:
  1033. if (speed != SPEED_10 || duplex != HALF_DUPLEX)
  1034. reconfig = 1;
  1035. break;
  1036. }
  1037. /* link result is our setting */
  1038. if (reconfig == 0) {
  1039. if (adapter->link_speed != speed ||
  1040. adapter->link_duplex != duplex) {
  1041. adapter->link_speed = speed;
  1042. adapter->link_duplex = duplex;
  1043. atl2_setup_mac_ctrl(adapter);
  1044. printk(KERN_INFO "%s: %s NIC Link is Up<%d Mbps %s>\n",
  1045. atl2_driver_name, netdev->name,
  1046. adapter->link_speed,
  1047. adapter->link_duplex == FULL_DUPLEX ?
  1048. "Full Duplex" : "Half Duplex");
  1049. }
  1050. if (!netif_carrier_ok(netdev)) { /* Link down -> Up */
  1051. netif_carrier_on(netdev);
  1052. netif_wake_queue(netdev);
  1053. }
  1054. return 0;
  1055. }
  1056. /* change original link status */
  1057. if (netif_carrier_ok(netdev)) {
  1058. u32 value;
  1059. /* disable rx */
  1060. value = ATL2_READ_REG(hw, REG_MAC_CTRL);
  1061. value &= ~MAC_CTRL_RX_EN;
  1062. ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
  1063. adapter->link_speed = SPEED_0;
  1064. netif_carrier_off(netdev);
  1065. netif_stop_queue(netdev);
  1066. }
  1067. /* auto-neg, insert timer to re-config phy
  1068. * (if interval smaller than 5 seconds, something strange) */
  1069. if (!test_bit(__ATL2_DOWN, &adapter->flags)) {
  1070. if (!test_and_set_bit(0, &adapter->cfg_phy))
  1071. mod_timer(&adapter->phy_config_timer,
  1072. round_jiffies(jiffies + 5 * HZ));
  1073. }
  1074. return 0;
  1075. }
  1076. /*
  1077. * atl2_link_chg_task - deal with link change event Out of interrupt context
  1078. * @netdev: network interface device structure
  1079. */
  1080. static void atl2_link_chg_task(struct work_struct *work)
  1081. {
  1082. struct atl2_adapter *adapter;
  1083. unsigned long flags;
  1084. adapter = container_of(work, struct atl2_adapter, link_chg_task);
  1085. spin_lock_irqsave(&adapter->stats_lock, flags);
  1086. atl2_check_link(adapter);
  1087. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  1088. }
  1089. static void atl2_setup_pcicmd(struct pci_dev *pdev)
  1090. {
  1091. u16 cmd;
  1092. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  1093. if (cmd & PCI_COMMAND_INTX_DISABLE)
  1094. cmd &= ~PCI_COMMAND_INTX_DISABLE;
  1095. if (cmd & PCI_COMMAND_IO)
  1096. cmd &= ~PCI_COMMAND_IO;
  1097. if (0 == (cmd & PCI_COMMAND_MEMORY))
  1098. cmd |= PCI_COMMAND_MEMORY;
  1099. if (0 == (cmd & PCI_COMMAND_MASTER))
  1100. cmd |= PCI_COMMAND_MASTER;
  1101. pci_write_config_word(pdev, PCI_COMMAND, cmd);
  1102. /*
  1103. * some motherboards BIOS(PXE/EFI) driver may set PME
  1104. * while they transfer control to OS (Windows/Linux)
  1105. * so we should clear this bit before NIC work normally
  1106. */
  1107. pci_write_config_dword(pdev, REG_PM_CTRLSTAT, 0);
  1108. }
  1109. #ifdef CONFIG_NET_POLL_CONTROLLER
  1110. static void atl2_poll_controller(struct net_device *netdev)
  1111. {
  1112. disable_irq(netdev->irq);
  1113. atl2_intr(netdev->irq, netdev);
  1114. enable_irq(netdev->irq);
  1115. }
  1116. #endif
  1117. static const struct net_device_ops atl2_netdev_ops = {
  1118. .ndo_open = atl2_open,
  1119. .ndo_stop = atl2_close,
  1120. .ndo_start_xmit = atl2_xmit_frame,
  1121. .ndo_set_rx_mode = atl2_set_multi,
  1122. .ndo_validate_addr = eth_validate_addr,
  1123. .ndo_set_mac_address = atl2_set_mac,
  1124. .ndo_change_mtu = atl2_change_mtu,
  1125. .ndo_fix_features = atl2_fix_features,
  1126. .ndo_set_features = atl2_set_features,
  1127. .ndo_do_ioctl = atl2_ioctl,
  1128. .ndo_tx_timeout = atl2_tx_timeout,
  1129. #ifdef CONFIG_NET_POLL_CONTROLLER
  1130. .ndo_poll_controller = atl2_poll_controller,
  1131. #endif
  1132. };
  1133. /*
  1134. * atl2_probe - Device Initialization Routine
  1135. * @pdev: PCI device information struct
  1136. * @ent: entry in atl2_pci_tbl
  1137. *
  1138. * Returns 0 on success, negative on failure
  1139. *
  1140. * atl2_probe initializes an adapter identified by a pci_dev structure.
  1141. * The OS initialization, configuring of the adapter private structure,
  1142. * and a hardware reset occur.
  1143. */
  1144. static int __devinit atl2_probe(struct pci_dev *pdev,
  1145. const struct pci_device_id *ent)
  1146. {
  1147. struct net_device *netdev;
  1148. struct atl2_adapter *adapter;
  1149. static int cards_found;
  1150. unsigned long mmio_start;
  1151. int mmio_len;
  1152. int err;
  1153. cards_found = 0;
  1154. err = pci_enable_device(pdev);
  1155. if (err)
  1156. return err;
  1157. /*
  1158. * atl2 is a shared-high-32-bit device, so we're stuck with 32-bit DMA
  1159. * until the kernel has the proper infrastructure to support 64-bit DMA
  1160. * on these devices.
  1161. */
  1162. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) &&
  1163. pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1164. printk(KERN_ERR "atl2: No usable DMA configuration, aborting\n");
  1165. goto err_dma;
  1166. }
  1167. /* Mark all PCI regions associated with PCI device
  1168. * pdev as being reserved by owner atl2_driver_name */
  1169. err = pci_request_regions(pdev, atl2_driver_name);
  1170. if (err)
  1171. goto err_pci_reg;
  1172. /* Enables bus-mastering on the device and calls
  1173. * pcibios_set_master to do the needed arch specific settings */
  1174. pci_set_master(pdev);
  1175. err = -ENOMEM;
  1176. netdev = alloc_etherdev(sizeof(struct atl2_adapter));
  1177. if (!netdev)
  1178. goto err_alloc_etherdev;
  1179. SET_NETDEV_DEV(netdev, &pdev->dev);
  1180. pci_set_drvdata(pdev, netdev);
  1181. adapter = netdev_priv(netdev);
  1182. adapter->netdev = netdev;
  1183. adapter->pdev = pdev;
  1184. adapter->hw.back = adapter;
  1185. mmio_start = pci_resource_start(pdev, 0x0);
  1186. mmio_len = pci_resource_len(pdev, 0x0);
  1187. adapter->hw.mem_rang = (u32)mmio_len;
  1188. adapter->hw.hw_addr = ioremap(mmio_start, mmio_len);
  1189. if (!adapter->hw.hw_addr) {
  1190. err = -EIO;
  1191. goto err_ioremap;
  1192. }
  1193. atl2_setup_pcicmd(pdev);
  1194. netdev->netdev_ops = &atl2_netdev_ops;
  1195. atl2_set_ethtool_ops(netdev);
  1196. netdev->watchdog_timeo = 5 * HZ;
  1197. strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
  1198. netdev->mem_start = mmio_start;
  1199. netdev->mem_end = mmio_start + mmio_len;
  1200. adapter->bd_number = cards_found;
  1201. adapter->pci_using_64 = false;
  1202. /* setup the private structure */
  1203. err = atl2_sw_init(adapter);
  1204. if (err)
  1205. goto err_sw_init;
  1206. err = -EIO;
  1207. netdev->hw_features = NETIF_F_SG | NETIF_F_HW_VLAN_RX;
  1208. netdev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
  1209. /* Init PHY as early as possible due to power saving issue */
  1210. atl2_phy_init(&adapter->hw);
  1211. /* reset the controller to
  1212. * put the device in a known good starting state */
  1213. if (atl2_reset_hw(&adapter->hw)) {
  1214. err = -EIO;
  1215. goto err_reset;
  1216. }
  1217. /* copy the MAC address out of the EEPROM */
  1218. atl2_read_mac_addr(&adapter->hw);
  1219. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  1220. /* FIXME: do we still need this? */
  1221. #ifdef ETHTOOL_GPERMADDR
  1222. memcpy(netdev->perm_addr, adapter->hw.mac_addr, netdev->addr_len);
  1223. if (!is_valid_ether_addr(netdev->perm_addr)) {
  1224. #else
  1225. if (!is_valid_ether_addr(netdev->dev_addr)) {
  1226. #endif
  1227. err = -EIO;
  1228. goto err_eeprom;
  1229. }
  1230. atl2_check_options(adapter);
  1231. init_timer(&adapter->watchdog_timer);
  1232. adapter->watchdog_timer.function = atl2_watchdog;
  1233. adapter->watchdog_timer.data = (unsigned long) adapter;
  1234. init_timer(&adapter->phy_config_timer);
  1235. adapter->phy_config_timer.function = atl2_phy_config;
  1236. adapter->phy_config_timer.data = (unsigned long) adapter;
  1237. INIT_WORK(&adapter->reset_task, atl2_reset_task);
  1238. INIT_WORK(&adapter->link_chg_task, atl2_link_chg_task);
  1239. strcpy(netdev->name, "eth%d"); /* ?? */
  1240. err = register_netdev(netdev);
  1241. if (err)
  1242. goto err_register;
  1243. /* assume we have no link for now */
  1244. netif_carrier_off(netdev);
  1245. netif_stop_queue(netdev);
  1246. cards_found++;
  1247. return 0;
  1248. err_reset:
  1249. err_register:
  1250. err_sw_init:
  1251. err_eeprom:
  1252. iounmap(adapter->hw.hw_addr);
  1253. err_ioremap:
  1254. free_netdev(netdev);
  1255. err_alloc_etherdev:
  1256. pci_release_regions(pdev);
  1257. err_pci_reg:
  1258. err_dma:
  1259. pci_disable_device(pdev);
  1260. return err;
  1261. }
  1262. /*
  1263. * atl2_remove - Device Removal Routine
  1264. * @pdev: PCI device information struct
  1265. *
  1266. * atl2_remove is called by the PCI subsystem to alert the driver
  1267. * that it should release a PCI device. The could be caused by a
  1268. * Hot-Plug event, or because the driver is going to be removed from
  1269. * memory.
  1270. */
  1271. /* FIXME: write the original MAC address back in case it was changed from a
  1272. * BIOS-set value, as in atl1 -- CHS */
  1273. static void __devexit atl2_remove(struct pci_dev *pdev)
  1274. {
  1275. struct net_device *netdev = pci_get_drvdata(pdev);
  1276. struct atl2_adapter *adapter = netdev_priv(netdev);
  1277. /* flush_scheduled work may reschedule our watchdog task, so
  1278. * explicitly disable watchdog tasks from being rescheduled */
  1279. set_bit(__ATL2_DOWN, &adapter->flags);
  1280. del_timer_sync(&adapter->watchdog_timer);
  1281. del_timer_sync(&adapter->phy_config_timer);
  1282. cancel_work_sync(&adapter->reset_task);
  1283. cancel_work_sync(&adapter->link_chg_task);
  1284. unregister_netdev(netdev);
  1285. atl2_force_ps(&adapter->hw);
  1286. iounmap(adapter->hw.hw_addr);
  1287. pci_release_regions(pdev);
  1288. free_netdev(netdev);
  1289. pci_disable_device(pdev);
  1290. }
  1291. static int atl2_suspend(struct pci_dev *pdev, pm_message_t state)
  1292. {
  1293. struct net_device *netdev = pci_get_drvdata(pdev);
  1294. struct atl2_adapter *adapter = netdev_priv(netdev);
  1295. struct atl2_hw *hw = &adapter->hw;
  1296. u16 speed, duplex;
  1297. u32 ctrl = 0;
  1298. u32 wufc = adapter->wol;
  1299. #ifdef CONFIG_PM
  1300. int retval = 0;
  1301. #endif
  1302. netif_device_detach(netdev);
  1303. if (netif_running(netdev)) {
  1304. WARN_ON(test_bit(__ATL2_RESETTING, &adapter->flags));
  1305. atl2_down(adapter);
  1306. }
  1307. #ifdef CONFIG_PM
  1308. retval = pci_save_state(pdev);
  1309. if (retval)
  1310. return retval;
  1311. #endif
  1312. atl2_read_phy_reg(hw, MII_BMSR, (u16 *)&ctrl);
  1313. atl2_read_phy_reg(hw, MII_BMSR, (u16 *)&ctrl);
  1314. if (ctrl & BMSR_LSTATUS)
  1315. wufc &= ~ATLX_WUFC_LNKC;
  1316. if (0 != (ctrl & BMSR_LSTATUS) && 0 != wufc) {
  1317. u32 ret_val;
  1318. /* get current link speed & duplex */
  1319. ret_val = atl2_get_speed_and_duplex(hw, &speed, &duplex);
  1320. if (ret_val) {
  1321. printk(KERN_DEBUG
  1322. "%s: get speed&duplex error while suspend\n",
  1323. atl2_driver_name);
  1324. goto wol_dis;
  1325. }
  1326. ctrl = 0;
  1327. /* turn on magic packet wol */
  1328. if (wufc & ATLX_WUFC_MAG)
  1329. ctrl |= (WOL_MAGIC_EN | WOL_MAGIC_PME_EN);
  1330. /* ignore Link Chg event when Link is up */
  1331. ATL2_WRITE_REG(hw, REG_WOL_CTRL, ctrl);
  1332. /* Config MAC CTRL Register */
  1333. ctrl = MAC_CTRL_RX_EN | MAC_CTRL_MACLP_CLK_PHY;
  1334. if (FULL_DUPLEX == adapter->link_duplex)
  1335. ctrl |= MAC_CTRL_DUPLX;
  1336. ctrl |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  1337. ctrl |= (((u32)adapter->hw.preamble_len &
  1338. MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  1339. ctrl |= (((u32)(adapter->hw.retry_buf &
  1340. MAC_CTRL_HALF_LEFT_BUF_MASK)) <<
  1341. MAC_CTRL_HALF_LEFT_BUF_SHIFT);
  1342. if (wufc & ATLX_WUFC_MAG) {
  1343. /* magic packet maybe Broadcast&multicast&Unicast */
  1344. ctrl |= MAC_CTRL_BC_EN;
  1345. }
  1346. ATL2_WRITE_REG(hw, REG_MAC_CTRL, ctrl);
  1347. /* pcie patch */
  1348. ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
  1349. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1350. ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1351. ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
  1352. ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
  1353. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
  1354. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  1355. goto suspend_exit;
  1356. }
  1357. if (0 == (ctrl&BMSR_LSTATUS) && 0 != (wufc&ATLX_WUFC_LNKC)) {
  1358. /* link is down, so only LINK CHG WOL event enable */
  1359. ctrl |= (WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN);
  1360. ATL2_WRITE_REG(hw, REG_WOL_CTRL, ctrl);
  1361. ATL2_WRITE_REG(hw, REG_MAC_CTRL, 0);
  1362. /* pcie patch */
  1363. ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
  1364. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1365. ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1366. ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
  1367. ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
  1368. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
  1369. hw->phy_configured = false; /* re-init PHY when resume */
  1370. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  1371. goto suspend_exit;
  1372. }
  1373. wol_dis:
  1374. /* WOL disabled */
  1375. ATL2_WRITE_REG(hw, REG_WOL_CTRL, 0);
  1376. /* pcie patch */
  1377. ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
  1378. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1379. ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1380. ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
  1381. ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
  1382. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
  1383. atl2_force_ps(hw);
  1384. hw->phy_configured = false; /* re-init PHY when resume */
  1385. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  1386. suspend_exit:
  1387. if (netif_running(netdev))
  1388. atl2_free_irq(adapter);
  1389. pci_disable_device(pdev);
  1390. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1391. return 0;
  1392. }
  1393. #ifdef CONFIG_PM
  1394. static int atl2_resume(struct pci_dev *pdev)
  1395. {
  1396. struct net_device *netdev = pci_get_drvdata(pdev);
  1397. struct atl2_adapter *adapter = netdev_priv(netdev);
  1398. u32 err;
  1399. pci_set_power_state(pdev, PCI_D0);
  1400. pci_restore_state(pdev);
  1401. err = pci_enable_device(pdev);
  1402. if (err) {
  1403. printk(KERN_ERR
  1404. "atl2: Cannot enable PCI device from suspend\n");
  1405. return err;
  1406. }
  1407. pci_set_master(pdev);
  1408. ATL2_READ_REG(&adapter->hw, REG_WOL_CTRL); /* clear WOL status */
  1409. pci_enable_wake(pdev, PCI_D3hot, 0);
  1410. pci_enable_wake(pdev, PCI_D3cold, 0);
  1411. ATL2_WRITE_REG(&adapter->hw, REG_WOL_CTRL, 0);
  1412. if (netif_running(netdev)) {
  1413. err = atl2_request_irq(adapter);
  1414. if (err)
  1415. return err;
  1416. }
  1417. atl2_reset_hw(&adapter->hw);
  1418. if (netif_running(netdev))
  1419. atl2_up(adapter);
  1420. netif_device_attach(netdev);
  1421. return 0;
  1422. }
  1423. #endif
  1424. static void atl2_shutdown(struct pci_dev *pdev)
  1425. {
  1426. atl2_suspend(pdev, PMSG_SUSPEND);
  1427. }
  1428. static struct pci_driver atl2_driver = {
  1429. .name = atl2_driver_name,
  1430. .id_table = atl2_pci_tbl,
  1431. .probe = atl2_probe,
  1432. .remove = __devexit_p(atl2_remove),
  1433. /* Power Management Hooks */
  1434. .suspend = atl2_suspend,
  1435. #ifdef CONFIG_PM
  1436. .resume = atl2_resume,
  1437. #endif
  1438. .shutdown = atl2_shutdown,
  1439. };
  1440. /*
  1441. * atl2_init_module - Driver Registration Routine
  1442. *
  1443. * atl2_init_module is the first routine called when the driver is
  1444. * loaded. All it does is register with the PCI subsystem.
  1445. */
  1446. static int __init atl2_init_module(void)
  1447. {
  1448. printk(KERN_INFO "%s - version %s\n", atl2_driver_string,
  1449. atl2_driver_version);
  1450. printk(KERN_INFO "%s\n", atl2_copyright);
  1451. return pci_register_driver(&atl2_driver);
  1452. }
  1453. module_init(atl2_init_module);
  1454. /*
  1455. * atl2_exit_module - Driver Exit Cleanup Routine
  1456. *
  1457. * atl2_exit_module is called just before the driver is removed
  1458. * from memory.
  1459. */
  1460. static void __exit atl2_exit_module(void)
  1461. {
  1462. pci_unregister_driver(&atl2_driver);
  1463. }
  1464. module_exit(atl2_exit_module);
  1465. static void atl2_read_pci_cfg(struct atl2_hw *hw, u32 reg, u16 *value)
  1466. {
  1467. struct atl2_adapter *adapter = hw->back;
  1468. pci_read_config_word(adapter->pdev, reg, value);
  1469. }
  1470. static void atl2_write_pci_cfg(struct atl2_hw *hw, u32 reg, u16 *value)
  1471. {
  1472. struct atl2_adapter *adapter = hw->back;
  1473. pci_write_config_word(adapter->pdev, reg, *value);
  1474. }
  1475. static int atl2_get_settings(struct net_device *netdev,
  1476. struct ethtool_cmd *ecmd)
  1477. {
  1478. struct atl2_adapter *adapter = netdev_priv(netdev);
  1479. struct atl2_hw *hw = &adapter->hw;
  1480. ecmd->supported = (SUPPORTED_10baseT_Half |
  1481. SUPPORTED_10baseT_Full |
  1482. SUPPORTED_100baseT_Half |
  1483. SUPPORTED_100baseT_Full |
  1484. SUPPORTED_Autoneg |
  1485. SUPPORTED_TP);
  1486. ecmd->advertising = ADVERTISED_TP;
  1487. ecmd->advertising |= ADVERTISED_Autoneg;
  1488. ecmd->advertising |= hw->autoneg_advertised;
  1489. ecmd->port = PORT_TP;
  1490. ecmd->phy_address = 0;
  1491. ecmd->transceiver = XCVR_INTERNAL;
  1492. if (adapter->link_speed != SPEED_0) {
  1493. ethtool_cmd_speed_set(ecmd, adapter->link_speed);
  1494. if (adapter->link_duplex == FULL_DUPLEX)
  1495. ecmd->duplex = DUPLEX_FULL;
  1496. else
  1497. ecmd->duplex = DUPLEX_HALF;
  1498. } else {
  1499. ethtool_cmd_speed_set(ecmd, -1);
  1500. ecmd->duplex = -1;
  1501. }
  1502. ecmd->autoneg = AUTONEG_ENABLE;
  1503. return 0;
  1504. }
  1505. static int atl2_set_settings(struct net_device *netdev,
  1506. struct ethtool_cmd *ecmd)
  1507. {
  1508. struct atl2_adapter *adapter = netdev_priv(netdev);
  1509. struct atl2_hw *hw = &adapter->hw;
  1510. while (test_and_set_bit(__ATL2_RESETTING, &adapter->flags))
  1511. msleep(1);
  1512. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1513. #define MY_ADV_MASK (ADVERTISE_10_HALF | \
  1514. ADVERTISE_10_FULL | \
  1515. ADVERTISE_100_HALF| \
  1516. ADVERTISE_100_FULL)
  1517. if ((ecmd->advertising & MY_ADV_MASK) == MY_ADV_MASK) {
  1518. hw->MediaType = MEDIA_TYPE_AUTO_SENSOR;
  1519. hw->autoneg_advertised = MY_ADV_MASK;
  1520. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1521. ADVERTISE_100_FULL) {
  1522. hw->MediaType = MEDIA_TYPE_100M_FULL;
  1523. hw->autoneg_advertised = ADVERTISE_100_FULL;
  1524. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1525. ADVERTISE_100_HALF) {
  1526. hw->MediaType = MEDIA_TYPE_100M_HALF;
  1527. hw->autoneg_advertised = ADVERTISE_100_HALF;
  1528. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1529. ADVERTISE_10_FULL) {
  1530. hw->MediaType = MEDIA_TYPE_10M_FULL;
  1531. hw->autoneg_advertised = ADVERTISE_10_FULL;
  1532. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1533. ADVERTISE_10_HALF) {
  1534. hw->MediaType = MEDIA_TYPE_10M_HALF;
  1535. hw->autoneg_advertised = ADVERTISE_10_HALF;
  1536. } else {
  1537. clear_bit(__ATL2_RESETTING, &adapter->flags);
  1538. return -EINVAL;
  1539. }
  1540. ecmd->advertising = hw->autoneg_advertised |
  1541. ADVERTISED_TP | ADVERTISED_Autoneg;
  1542. } else {
  1543. clear_bit(__ATL2_RESETTING, &adapter->flags);
  1544. return -EINVAL;
  1545. }
  1546. /* reset the link */
  1547. if (netif_running(adapter->netdev)) {
  1548. atl2_down(adapter);
  1549. atl2_up(adapter);
  1550. } else
  1551. atl2_reset_hw(&adapter->hw);
  1552. clear_bit(__ATL2_RESETTING, &adapter->flags);
  1553. return 0;
  1554. }
  1555. static u32 atl2_get_msglevel(struct net_device *netdev)
  1556. {
  1557. return 0;
  1558. }
  1559. /*
  1560. * It's sane for this to be empty, but we might want to take advantage of this.
  1561. */
  1562. static void atl2_set_msglevel(struct net_device *netdev, u32 data)
  1563. {
  1564. }
  1565. static int atl2_get_regs_len(struct net_device *netdev)
  1566. {
  1567. #define ATL2_REGS_LEN 42
  1568. return sizeof(u32) * ATL2_REGS_LEN;
  1569. }
  1570. static void atl2_get_regs(struct net_device *netdev,
  1571. struct ethtool_regs *regs, void *p)
  1572. {
  1573. struct atl2_adapter *adapter = netdev_priv(netdev);
  1574. struct atl2_hw *hw = &adapter->hw;
  1575. u32 *regs_buff = p;
  1576. u16 phy_data;
  1577. memset(p, 0, sizeof(u32) * ATL2_REGS_LEN);
  1578. regs->version = (1 << 24) | (hw->revision_id << 16) | hw->device_id;
  1579. regs_buff[0] = ATL2_READ_REG(hw, REG_VPD_CAP);
  1580. regs_buff[1] = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
  1581. regs_buff[2] = ATL2_READ_REG(hw, REG_SPI_FLASH_CONFIG);
  1582. regs_buff[3] = ATL2_READ_REG(hw, REG_TWSI_CTRL);
  1583. regs_buff[4] = ATL2_READ_REG(hw, REG_PCIE_DEV_MISC_CTRL);
  1584. regs_buff[5] = ATL2_READ_REG(hw, REG_MASTER_CTRL);
  1585. regs_buff[6] = ATL2_READ_REG(hw, REG_MANUAL_TIMER_INIT);
  1586. regs_buff[7] = ATL2_READ_REG(hw, REG_IRQ_MODU_TIMER_INIT);
  1587. regs_buff[8] = ATL2_READ_REG(hw, REG_PHY_ENABLE);
  1588. regs_buff[9] = ATL2_READ_REG(hw, REG_CMBDISDMA_TIMER);
  1589. regs_buff[10] = ATL2_READ_REG(hw, REG_IDLE_STATUS);
  1590. regs_buff[11] = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  1591. regs_buff[12] = ATL2_READ_REG(hw, REG_SERDES_LOCK);
  1592. regs_buff[13] = ATL2_READ_REG(hw, REG_MAC_CTRL);
  1593. regs_buff[14] = ATL2_READ_REG(hw, REG_MAC_IPG_IFG);
  1594. regs_buff[15] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR);
  1595. regs_buff[16] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR+4);
  1596. regs_buff[17] = ATL2_READ_REG(hw, REG_RX_HASH_TABLE);
  1597. regs_buff[18] = ATL2_READ_REG(hw, REG_RX_HASH_TABLE+4);
  1598. regs_buff[19] = ATL2_READ_REG(hw, REG_MAC_HALF_DUPLX_CTRL);
  1599. regs_buff[20] = ATL2_READ_REG(hw, REG_MTU);
  1600. regs_buff[21] = ATL2_READ_REG(hw, REG_WOL_CTRL);
  1601. regs_buff[22] = ATL2_READ_REG(hw, REG_SRAM_TXRAM_END);
  1602. regs_buff[23] = ATL2_READ_REG(hw, REG_DESC_BASE_ADDR_HI);
  1603. regs_buff[24] = ATL2_READ_REG(hw, REG_TXD_BASE_ADDR_LO);
  1604. regs_buff[25] = ATL2_READ_REG(hw, REG_TXD_MEM_SIZE);
  1605. regs_buff[26] = ATL2_READ_REG(hw, REG_TXS_BASE_ADDR_LO);
  1606. regs_buff[27] = ATL2_READ_REG(hw, REG_TXS_MEM_SIZE);
  1607. regs_buff[28] = ATL2_READ_REG(hw, REG_RXD_BASE_ADDR_LO);
  1608. regs_buff[29] = ATL2_READ_REG(hw, REG_RXD_BUF_NUM);
  1609. regs_buff[30] = ATL2_READ_REG(hw, REG_DMAR);
  1610. regs_buff[31] = ATL2_READ_REG(hw, REG_TX_CUT_THRESH);
  1611. regs_buff[32] = ATL2_READ_REG(hw, REG_DMAW);
  1612. regs_buff[33] = ATL2_READ_REG(hw, REG_PAUSE_ON_TH);
  1613. regs_buff[34] = ATL2_READ_REG(hw, REG_PAUSE_OFF_TH);
  1614. regs_buff[35] = ATL2_READ_REG(hw, REG_MB_TXD_WR_IDX);
  1615. regs_buff[36] = ATL2_READ_REG(hw, REG_MB_RXD_RD_IDX);
  1616. regs_buff[38] = ATL2_READ_REG(hw, REG_ISR);
  1617. regs_buff[39] = ATL2_READ_REG(hw, REG_IMR);
  1618. atl2_read_phy_reg(hw, MII_BMCR, &phy_data);
  1619. regs_buff[40] = (u32)phy_data;
  1620. atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
  1621. regs_buff[41] = (u32)phy_data;
  1622. }
  1623. static int atl2_get_eeprom_len(struct net_device *netdev)
  1624. {
  1625. struct atl2_adapter *adapter = netdev_priv(netdev);
  1626. if (!atl2_check_eeprom_exist(&adapter->hw))
  1627. return 512;
  1628. else
  1629. return 0;
  1630. }
  1631. static int atl2_get_eeprom(struct net_device *netdev,
  1632. struct ethtool_eeprom *eeprom, u8 *bytes)
  1633. {
  1634. struct atl2_adapter *adapter = netdev_priv(netdev);
  1635. struct atl2_hw *hw = &adapter->hw;
  1636. u32 *eeprom_buff;
  1637. int first_dword, last_dword;
  1638. int ret_val = 0;
  1639. int i;
  1640. if (eeprom->len == 0)
  1641. return -EINVAL;
  1642. if (atl2_check_eeprom_exist(hw))
  1643. return -EINVAL;
  1644. eeprom->magic = hw->vendor_id | (hw->device_id << 16);
  1645. first_dword = eeprom->offset >> 2;
  1646. last_dword = (eeprom->offset + eeprom->len - 1) >> 2;
  1647. eeprom_buff = kmalloc(sizeof(u32) * (last_dword - first_dword + 1),
  1648. GFP_KERNEL);
  1649. if (!eeprom_buff)
  1650. return -ENOMEM;
  1651. for (i = first_dword; i < last_dword; i++) {
  1652. if (!atl2_read_eeprom(hw, i*4, &(eeprom_buff[i-first_dword]))) {
  1653. ret_val = -EIO;
  1654. goto free;
  1655. }
  1656. }
  1657. memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 3),
  1658. eeprom->len);
  1659. free:
  1660. kfree(eeprom_buff);
  1661. return ret_val;
  1662. }
  1663. static int atl2_set_eeprom(struct net_device *netdev,
  1664. struct ethtool_eeprom *eeprom, u8 *bytes)
  1665. {
  1666. struct atl2_adapter *adapter = netdev_priv(netdev);
  1667. struct atl2_hw *hw = &adapter->hw;
  1668. u32 *eeprom_buff;
  1669. u32 *ptr;
  1670. int max_len, first_dword, last_dword, ret_val = 0;
  1671. int i;
  1672. if (eeprom->len == 0)
  1673. return -EOPNOTSUPP;
  1674. if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
  1675. return -EFAULT;
  1676. max_len = 512;
  1677. first_dword = eeprom->offset >> 2;
  1678. last_dword = (eeprom->offset + eeprom->len - 1) >> 2;
  1679. eeprom_buff = kmalloc(max_len, GFP_KERNEL);
  1680. if (!eeprom_buff)
  1681. return -ENOMEM;
  1682. ptr = eeprom_buff;
  1683. if (eeprom->offset & 3) {
  1684. /* need read/modify/write of first changed EEPROM word */
  1685. /* only the second byte of the word is being modified */
  1686. if (!atl2_read_eeprom(hw, first_dword*4, &(eeprom_buff[0]))) {
  1687. ret_val = -EIO;
  1688. goto out;
  1689. }
  1690. ptr++;
  1691. }
  1692. if (((eeprom->offset + eeprom->len) & 3)) {
  1693. /*
  1694. * need read/modify/write of last changed EEPROM word
  1695. * only the first byte of the word is being modified
  1696. */
  1697. if (!atl2_read_eeprom(hw, last_dword * 4,
  1698. &(eeprom_buff[last_dword - first_dword]))) {
  1699. ret_val = -EIO;
  1700. goto out;
  1701. }
  1702. }
  1703. /* Device's eeprom is always little-endian, word addressable */
  1704. memcpy(ptr, bytes, eeprom->len);
  1705. for (i = 0; i < last_dword - first_dword + 1; i++) {
  1706. if (!atl2_write_eeprom(hw, ((first_dword+i)*4), eeprom_buff[i])) {
  1707. ret_val = -EIO;
  1708. goto out;
  1709. }
  1710. }
  1711. out:
  1712. kfree(eeprom_buff);
  1713. return ret_val;
  1714. }
  1715. static void atl2_get_drvinfo(struct net_device *netdev,
  1716. struct ethtool_drvinfo *drvinfo)
  1717. {
  1718. struct atl2_adapter *adapter = netdev_priv(netdev);
  1719. strlcpy(drvinfo->driver, atl2_driver_name, sizeof(drvinfo->driver));
  1720. strlcpy(drvinfo->version, atl2_driver_version,
  1721. sizeof(drvinfo->version));
  1722. strlcpy(drvinfo->fw_version, "L2", sizeof(drvinfo->fw_version));
  1723. strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
  1724. sizeof(drvinfo->bus_info));
  1725. drvinfo->n_stats = 0;
  1726. drvinfo->testinfo_len = 0;
  1727. drvinfo->regdump_len = atl2_get_regs_len(netdev);
  1728. drvinfo->eedump_len = atl2_get_eeprom_len(netdev);
  1729. }
  1730. static void atl2_get_wol(struct net_device *netdev,
  1731. struct ethtool_wolinfo *wol)
  1732. {
  1733. struct atl2_adapter *adapter = netdev_priv(netdev);
  1734. wol->supported = WAKE_MAGIC;
  1735. wol->wolopts = 0;
  1736. if (adapter->wol & ATLX_WUFC_EX)
  1737. wol->wolopts |= WAKE_UCAST;
  1738. if (adapter->wol & ATLX_WUFC_MC)
  1739. wol->wolopts |= WAKE_MCAST;
  1740. if (adapter->wol & ATLX_WUFC_BC)
  1741. wol->wolopts |= WAKE_BCAST;
  1742. if (adapter->wol & ATLX_WUFC_MAG)
  1743. wol->wolopts |= WAKE_MAGIC;
  1744. if (adapter->wol & ATLX_WUFC_LNKC)
  1745. wol->wolopts |= WAKE_PHY;
  1746. }
  1747. static int atl2_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
  1748. {
  1749. struct atl2_adapter *adapter = netdev_priv(netdev);
  1750. if (wol->wolopts & (WAKE_ARP | WAKE_MAGICSECURE))
  1751. return -EOPNOTSUPP;
  1752. if (wol->wolopts & (WAKE_UCAST | WAKE_BCAST | WAKE_MCAST))
  1753. return -EOPNOTSUPP;
  1754. /* these settings will always override what we currently have */
  1755. adapter->wol = 0;
  1756. if (wol->wolopts & WAKE_MAGIC)
  1757. adapter->wol |= ATLX_WUFC_MAG;
  1758. if (wol->wolopts & WAKE_PHY)
  1759. adapter->wol |= ATLX_WUFC_LNKC;
  1760. return 0;
  1761. }
  1762. static int atl2_nway_reset(struct net_device *netdev)
  1763. {
  1764. struct atl2_adapter *adapter = netdev_priv(netdev);
  1765. if (netif_running(netdev))
  1766. atl2_reinit_locked(adapter);
  1767. return 0;
  1768. }
  1769. static const struct ethtool_ops atl2_ethtool_ops = {
  1770. .get_settings = atl2_get_settings,
  1771. .set_settings = atl2_set_settings,
  1772. .get_drvinfo = atl2_get_drvinfo,
  1773. .get_regs_len = atl2_get_regs_len,
  1774. .get_regs = atl2_get_regs,
  1775. .get_wol = atl2_get_wol,
  1776. .set_wol = atl2_set_wol,
  1777. .get_msglevel = atl2_get_msglevel,
  1778. .set_msglevel = atl2_set_msglevel,
  1779. .nway_reset = atl2_nway_reset,
  1780. .get_link = ethtool_op_get_link,
  1781. .get_eeprom_len = atl2_get_eeprom_len,
  1782. .get_eeprom = atl2_get_eeprom,
  1783. .set_eeprom = atl2_set_eeprom,
  1784. };
  1785. static void atl2_set_ethtool_ops(struct net_device *netdev)
  1786. {
  1787. SET_ETHTOOL_OPS(netdev, &atl2_ethtool_ops);
  1788. }
  1789. #define LBYTESWAP(a) ((((a) & 0x00ff00ff) << 8) | \
  1790. (((a) & 0xff00ff00) >> 8))
  1791. #define LONGSWAP(a) ((LBYTESWAP(a) << 16) | (LBYTESWAP(a) >> 16))
  1792. #define SHORTSWAP(a) (((a) << 8) | ((a) >> 8))
  1793. /*
  1794. * Reset the transmit and receive units; mask and clear all interrupts.
  1795. *
  1796. * hw - Struct containing variables accessed by shared code
  1797. * return : 0 or idle status (if error)
  1798. */
  1799. static s32 atl2_reset_hw(struct atl2_hw *hw)
  1800. {
  1801. u32 icr;
  1802. u16 pci_cfg_cmd_word;
  1803. int i;
  1804. /* Workaround for PCI problem when BIOS sets MMRBC incorrectly. */
  1805. atl2_read_pci_cfg(hw, PCI_REG_COMMAND, &pci_cfg_cmd_word);
  1806. if ((pci_cfg_cmd_word &
  1807. (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER)) !=
  1808. (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER)) {
  1809. pci_cfg_cmd_word |=
  1810. (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER);
  1811. atl2_write_pci_cfg(hw, PCI_REG_COMMAND, &pci_cfg_cmd_word);
  1812. }
  1813. /* Clear Interrupt mask to stop board from generating
  1814. * interrupts & Clear any pending interrupt events
  1815. */
  1816. /* FIXME */
  1817. /* ATL2_WRITE_REG(hw, REG_IMR, 0); */
  1818. /* ATL2_WRITE_REG(hw, REG_ISR, 0xffffffff); */
  1819. /* Issue Soft Reset to the MAC. This will reset the chip's
  1820. * transmit, receive, DMA. It will not effect
  1821. * the current PCI configuration. The global reset bit is self-
  1822. * clearing, and should clear within a microsecond.
  1823. */
  1824. ATL2_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_SOFT_RST);
  1825. wmb();
  1826. msleep(1); /* delay about 1ms */
  1827. /* Wait at least 10ms for All module to be Idle */
  1828. for (i = 0; i < 10; i++) {
  1829. icr = ATL2_READ_REG(hw, REG_IDLE_STATUS);
  1830. if (!icr)
  1831. break;
  1832. msleep(1); /* delay 1 ms */
  1833. cpu_relax();
  1834. }
  1835. if (icr)
  1836. return icr;
  1837. return 0;
  1838. }
  1839. #define CUSTOM_SPI_CS_SETUP 2
  1840. #define CUSTOM_SPI_CLK_HI 2
  1841. #define CUSTOM_SPI_CLK_LO 2
  1842. #define CUSTOM_SPI_CS_HOLD 2
  1843. #define CUSTOM_SPI_CS_HI 3
  1844. static struct atl2_spi_flash_dev flash_table[] =
  1845. {
  1846. /* MFR WRSR READ PROGRAM WREN WRDI RDSR RDID SECTOR_ERASE CHIP_ERASE */
  1847. {"Atmel", 0x0, 0x03, 0x02, 0x06, 0x04, 0x05, 0x15, 0x52, 0x62 },
  1848. {"SST", 0x01, 0x03, 0x02, 0x06, 0x04, 0x05, 0x90, 0x20, 0x60 },
  1849. {"ST", 0x01, 0x03, 0x02, 0x06, 0x04, 0x05, 0xAB, 0xD8, 0xC7 },
  1850. };
  1851. static bool atl2_spi_read(struct atl2_hw *hw, u32 addr, u32 *buf)
  1852. {
  1853. int i;
  1854. u32 value;
  1855. ATL2_WRITE_REG(hw, REG_SPI_DATA, 0);
  1856. ATL2_WRITE_REG(hw, REG_SPI_ADDR, addr);
  1857. value = SPI_FLASH_CTRL_WAIT_READY |
  1858. (CUSTOM_SPI_CS_SETUP & SPI_FLASH_CTRL_CS_SETUP_MASK) <<
  1859. SPI_FLASH_CTRL_CS_SETUP_SHIFT |
  1860. (CUSTOM_SPI_CLK_HI & SPI_FLASH_CTRL_CLK_HI_MASK) <<
  1861. SPI_FLASH_CTRL_CLK_HI_SHIFT |
  1862. (CUSTOM_SPI_CLK_LO & SPI_FLASH_CTRL_CLK_LO_MASK) <<
  1863. SPI_FLASH_CTRL_CLK_LO_SHIFT |
  1864. (CUSTOM_SPI_CS_HOLD & SPI_FLASH_CTRL_CS_HOLD_MASK) <<
  1865. SPI_FLASH_CTRL_CS_HOLD_SHIFT |
  1866. (CUSTOM_SPI_CS_HI & SPI_FLASH_CTRL_CS_HI_MASK) <<
  1867. SPI_FLASH_CTRL_CS_HI_SHIFT |
  1868. (0x1 & SPI_FLASH_CTRL_INS_MASK) << SPI_FLASH_CTRL_INS_SHIFT;
  1869. ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
  1870. value |= SPI_FLASH_CTRL_START;
  1871. ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
  1872. for (i = 0; i < 10; i++) {
  1873. msleep(1);
  1874. value = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
  1875. if (!(value & SPI_FLASH_CTRL_START))
  1876. break;
  1877. }
  1878. if (value & SPI_FLASH_CTRL_START)
  1879. return false;
  1880. *buf = ATL2_READ_REG(hw, REG_SPI_DATA);
  1881. return true;
  1882. }
  1883. /*
  1884. * get_permanent_address
  1885. * return 0 if get valid mac address,
  1886. */
  1887. static int get_permanent_address(struct atl2_hw *hw)
  1888. {
  1889. u32 Addr[2];
  1890. u32 i, Control;
  1891. u16 Register;
  1892. u8 EthAddr[NODE_ADDRESS_SIZE];
  1893. bool KeyValid;
  1894. if (is_valid_ether_addr(hw->perm_mac_addr))
  1895. return 0;
  1896. Addr[0] = 0;
  1897. Addr[1] = 0;
  1898. if (!atl2_check_eeprom_exist(hw)) { /* eeprom exists */
  1899. Register = 0;
  1900. KeyValid = false;
  1901. /* Read out all EEPROM content */
  1902. i = 0;
  1903. while (1) {
  1904. if (atl2_read_eeprom(hw, i + 0x100, &Control)) {
  1905. if (KeyValid) {
  1906. if (Register == REG_MAC_STA_ADDR)
  1907. Addr[0] = Control;
  1908. else if (Register ==
  1909. (REG_MAC_STA_ADDR + 4))
  1910. Addr[1] = Control;
  1911. KeyValid = false;
  1912. } else if ((Control & 0xff) == 0x5A) {
  1913. KeyValid = true;
  1914. Register = (u16) (Control >> 16);
  1915. } else {
  1916. /* assume data end while encount an invalid KEYWORD */
  1917. break;
  1918. }
  1919. } else {
  1920. break; /* read error */
  1921. }
  1922. i += 4;
  1923. }
  1924. *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
  1925. *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *) &Addr[1]);
  1926. if (is_valid_ether_addr(EthAddr)) {
  1927. memcpy(hw->perm_mac_addr, EthAddr, NODE_ADDRESS_SIZE);
  1928. return 0;
  1929. }
  1930. return 1;
  1931. }
  1932. /* see if SPI flash exists? */
  1933. Addr[0] = 0;
  1934. Addr[1] = 0;
  1935. Register = 0;
  1936. KeyValid = false;
  1937. i = 0;
  1938. while (1) {
  1939. if (atl2_spi_read(hw, i + 0x1f000, &Control)) {
  1940. if (KeyValid) {
  1941. if (Register == REG_MAC_STA_ADDR)
  1942. Addr[0] = Control;
  1943. else if (Register == (REG_MAC_STA_ADDR + 4))
  1944. Addr[1] = Control;
  1945. KeyValid = false;
  1946. } else if ((Control & 0xff) == 0x5A) {
  1947. KeyValid = true;
  1948. Register = (u16) (Control >> 16);
  1949. } else {
  1950. break; /* data end */
  1951. }
  1952. } else {
  1953. break; /* read error */
  1954. }
  1955. i += 4;
  1956. }
  1957. *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
  1958. *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *)&Addr[1]);
  1959. if (is_valid_ether_addr(EthAddr)) {
  1960. memcpy(hw->perm_mac_addr, EthAddr, NODE_ADDRESS_SIZE);
  1961. return 0;
  1962. }
  1963. /* maybe MAC-address is from BIOS */
  1964. Addr[0] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR);
  1965. Addr[1] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR + 4);
  1966. *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
  1967. *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *) &Addr[1]);
  1968. if (is_valid_ether_addr(EthAddr)) {
  1969. memcpy(hw->perm_mac_addr, EthAddr, NODE_ADDRESS_SIZE);
  1970. return 0;
  1971. }
  1972. return 1;
  1973. }
  1974. /*
  1975. * Reads the adapter's MAC address from the EEPROM
  1976. *
  1977. * hw - Struct containing variables accessed by shared code
  1978. */
  1979. static s32 atl2_read_mac_addr(struct atl2_hw *hw)
  1980. {
  1981. u16 i;
  1982. if (get_permanent_address(hw)) {
  1983. /* for test */
  1984. /* FIXME: shouldn't we use random_ether_addr() here? */
  1985. hw->perm_mac_addr[0] = 0x00;
  1986. hw->perm_mac_addr[1] = 0x13;
  1987. hw->perm_mac_addr[2] = 0x74;
  1988. hw->perm_mac_addr[3] = 0x00;
  1989. hw->perm_mac_addr[4] = 0x5c;
  1990. hw->perm_mac_addr[5] = 0x38;
  1991. }
  1992. for (i = 0; i < NODE_ADDRESS_SIZE; i++)
  1993. hw->mac_addr[i] = hw->perm_mac_addr[i];
  1994. return 0;
  1995. }
  1996. /*
  1997. * Hashes an address to determine its location in the multicast table
  1998. *
  1999. * hw - Struct containing variables accessed by shared code
  2000. * mc_addr - the multicast address to hash
  2001. *
  2002. * atl2_hash_mc_addr
  2003. * purpose
  2004. * set hash value for a multicast address
  2005. * hash calcu processing :
  2006. * 1. calcu 32bit CRC for multicast address
  2007. * 2. reverse crc with MSB to LSB
  2008. */
  2009. static u32 atl2_hash_mc_addr(struct atl2_hw *hw, u8 *mc_addr)
  2010. {
  2011. u32 crc32, value;
  2012. int i;
  2013. value = 0;
  2014. crc32 = ether_crc_le(6, mc_addr);
  2015. for (i = 0; i < 32; i++)
  2016. value |= (((crc32 >> i) & 1) << (31 - i));
  2017. return value;
  2018. }
  2019. /*
  2020. * Sets the bit in the multicast table corresponding to the hash value.
  2021. *
  2022. * hw - Struct containing variables accessed by shared code
  2023. * hash_value - Multicast address hash value
  2024. */
  2025. static void atl2_hash_set(struct atl2_hw *hw, u32 hash_value)
  2026. {
  2027. u32 hash_bit, hash_reg;
  2028. u32 mta;
  2029. /* The HASH Table is a register array of 2 32-bit registers.
  2030. * It is treated like an array of 64 bits. We want to set
  2031. * bit BitArray[hash_value]. So we figure out what register
  2032. * the bit is in, read it, OR in the new bit, then write
  2033. * back the new value. The register is determined by the
  2034. * upper 7 bits of the hash value and the bit within that
  2035. * register are determined by the lower 5 bits of the value.
  2036. */
  2037. hash_reg = (hash_value >> 31) & 0x1;
  2038. hash_bit = (hash_value >> 26) & 0x1F;
  2039. mta = ATL2_READ_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg);
  2040. mta |= (1 << hash_bit);
  2041. ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg, mta);
  2042. }
  2043. /*
  2044. * atl2_init_pcie - init PCIE module
  2045. */
  2046. static void atl2_init_pcie(struct atl2_hw *hw)
  2047. {
  2048. u32 value;
  2049. value = LTSSM_TEST_MODE_DEF;
  2050. ATL2_WRITE_REG(hw, REG_LTSSM_TEST_MODE, value);
  2051. value = PCIE_DLL_TX_CTRL1_DEF;
  2052. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, value);
  2053. }
  2054. static void atl2_init_flash_opcode(struct atl2_hw *hw)
  2055. {
  2056. if (hw->flash_vendor >= ARRAY_SIZE(flash_table))
  2057. hw->flash_vendor = 0; /* ATMEL */
  2058. /* Init OP table */
  2059. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_PROGRAM,
  2060. flash_table[hw->flash_vendor].cmdPROGRAM);
  2061. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_SC_ERASE,
  2062. flash_table[hw->flash_vendor].cmdSECTOR_ERASE);
  2063. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_CHIP_ERASE,
  2064. flash_table[hw->flash_vendor].cmdCHIP_ERASE);
  2065. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_RDID,
  2066. flash_table[hw->flash_vendor].cmdRDID);
  2067. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_WREN,
  2068. flash_table[hw->flash_vendor].cmdWREN);
  2069. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_RDSR,
  2070. flash_table[hw->flash_vendor].cmdRDSR);
  2071. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_WRSR,
  2072. flash_table[hw->flash_vendor].cmdWRSR);
  2073. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_READ,
  2074. flash_table[hw->flash_vendor].cmdREAD);
  2075. }
  2076. /********************************************************************
  2077. * Performs basic configuration of the adapter.
  2078. *
  2079. * hw - Struct containing variables accessed by shared code
  2080. * Assumes that the controller has previously been reset and is in a
  2081. * post-reset uninitialized state. Initializes multicast table,
  2082. * and Calls routines to setup link
  2083. * Leaves the transmit and receive units disabled and uninitialized.
  2084. ********************************************************************/
  2085. static s32 atl2_init_hw(struct atl2_hw *hw)
  2086. {
  2087. u32 ret_val = 0;
  2088. atl2_init_pcie(hw);
  2089. /* Zero out the Multicast HASH table */
  2090. /* clear the old settings from the multicast hash table */
  2091. ATL2_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  2092. ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  2093. atl2_init_flash_opcode(hw);
  2094. ret_val = atl2_phy_init(hw);
  2095. return ret_val;
  2096. }
  2097. /*
  2098. * Detects the current speed and duplex settings of the hardware.
  2099. *
  2100. * hw - Struct containing variables accessed by shared code
  2101. * speed - Speed of the connection
  2102. * duplex - Duplex setting of the connection
  2103. */
  2104. static s32 atl2_get_speed_and_duplex(struct atl2_hw *hw, u16 *speed,
  2105. u16 *duplex)
  2106. {
  2107. s32 ret_val;
  2108. u16 phy_data;
  2109. /* Read PHY Specific Status Register (17) */
  2110. ret_val = atl2_read_phy_reg(hw, MII_ATLX_PSSR, &phy_data);
  2111. if (ret_val)
  2112. return ret_val;
  2113. if (!(phy_data & MII_ATLX_PSSR_SPD_DPLX_RESOLVED))
  2114. return ATLX_ERR_PHY_RES;
  2115. switch (phy_data & MII_ATLX_PSSR_SPEED) {
  2116. case MII_ATLX_PSSR_100MBS:
  2117. *speed = SPEED_100;
  2118. break;
  2119. case MII_ATLX_PSSR_10MBS:
  2120. *speed = SPEED_10;
  2121. break;
  2122. default:
  2123. return ATLX_ERR_PHY_SPEED;
  2124. break;
  2125. }
  2126. if (phy_data & MII_ATLX_PSSR_DPLX)
  2127. *duplex = FULL_DUPLEX;
  2128. else
  2129. *duplex = HALF_DUPLEX;
  2130. return 0;
  2131. }
  2132. /*
  2133. * Reads the value from a PHY register
  2134. * hw - Struct containing variables accessed by shared code
  2135. * reg_addr - address of the PHY register to read
  2136. */
  2137. static s32 atl2_read_phy_reg(struct atl2_hw *hw, u16 reg_addr, u16 *phy_data)
  2138. {
  2139. u32 val;
  2140. int i;
  2141. val = ((u32)(reg_addr & MDIO_REG_ADDR_MASK)) << MDIO_REG_ADDR_SHIFT |
  2142. MDIO_START |
  2143. MDIO_SUP_PREAMBLE |
  2144. MDIO_RW |
  2145. MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  2146. ATL2_WRITE_REG(hw, REG_MDIO_CTRL, val);
  2147. wmb();
  2148. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  2149. udelay(2);
  2150. val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  2151. if (!(val & (MDIO_START | MDIO_BUSY)))
  2152. break;
  2153. wmb();
  2154. }
  2155. if (!(val & (MDIO_START | MDIO_BUSY))) {
  2156. *phy_data = (u16)val;
  2157. return 0;
  2158. }
  2159. return ATLX_ERR_PHY;
  2160. }
  2161. /*
  2162. * Writes a value to a PHY register
  2163. * hw - Struct containing variables accessed by shared code
  2164. * reg_addr - address of the PHY register to write
  2165. * data - data to write to the PHY
  2166. */
  2167. static s32 atl2_write_phy_reg(struct atl2_hw *hw, u32 reg_addr, u16 phy_data)
  2168. {
  2169. int i;
  2170. u32 val;
  2171. val = ((u32)(phy_data & MDIO_DATA_MASK)) << MDIO_DATA_SHIFT |
  2172. (reg_addr & MDIO_REG_ADDR_MASK) << MDIO_REG_ADDR_SHIFT |
  2173. MDIO_SUP_PREAMBLE |
  2174. MDIO_START |
  2175. MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  2176. ATL2_WRITE_REG(hw, REG_MDIO_CTRL, val);
  2177. wmb();
  2178. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  2179. udelay(2);
  2180. val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  2181. if (!(val & (MDIO_START | MDIO_BUSY)))
  2182. break;
  2183. wmb();
  2184. }
  2185. if (!(val & (MDIO_START | MDIO_BUSY)))
  2186. return 0;
  2187. return ATLX_ERR_PHY;
  2188. }
  2189. /*
  2190. * Configures PHY autoneg and flow control advertisement settings
  2191. *
  2192. * hw - Struct containing variables accessed by shared code
  2193. */
  2194. static s32 atl2_phy_setup_autoneg_adv(struct atl2_hw *hw)
  2195. {
  2196. s32 ret_val;
  2197. s16 mii_autoneg_adv_reg;
  2198. /* Read the MII Auto-Neg Advertisement Register (Address 4). */
  2199. mii_autoneg_adv_reg = MII_AR_DEFAULT_CAP_MASK;
  2200. /* Need to parse autoneg_advertised and set up
  2201. * the appropriate PHY registers. First we will parse for
  2202. * autoneg_advertised software override. Since we can advertise
  2203. * a plethora of combinations, we need to check each bit
  2204. * individually.
  2205. */
  2206. /* First we clear all the 10/100 mb speed bits in the Auto-Neg
  2207. * Advertisement Register (Address 4) and the 1000 mb speed bits in
  2208. * the 1000Base-T Control Register (Address 9). */
  2209. mii_autoneg_adv_reg &= ~MII_AR_SPEED_MASK;
  2210. /* Need to parse MediaType and setup the
  2211. * appropriate PHY registers. */
  2212. switch (hw->MediaType) {
  2213. case MEDIA_TYPE_AUTO_SENSOR:
  2214. mii_autoneg_adv_reg |=
  2215. (MII_AR_10T_HD_CAPS |
  2216. MII_AR_10T_FD_CAPS |
  2217. MII_AR_100TX_HD_CAPS|
  2218. MII_AR_100TX_FD_CAPS);
  2219. hw->autoneg_advertised =
  2220. ADVERTISE_10_HALF |
  2221. ADVERTISE_10_FULL |
  2222. ADVERTISE_100_HALF|
  2223. ADVERTISE_100_FULL;
  2224. break;
  2225. case MEDIA_TYPE_100M_FULL:
  2226. mii_autoneg_adv_reg |= MII_AR_100TX_FD_CAPS;
  2227. hw->autoneg_advertised = ADVERTISE_100_FULL;
  2228. break;
  2229. case MEDIA_TYPE_100M_HALF:
  2230. mii_autoneg_adv_reg |= MII_AR_100TX_HD_CAPS;
  2231. hw->autoneg_advertised = ADVERTISE_100_HALF;
  2232. break;
  2233. case MEDIA_TYPE_10M_FULL:
  2234. mii_autoneg_adv_reg |= MII_AR_10T_FD_CAPS;
  2235. hw->autoneg_advertised = ADVERTISE_10_FULL;
  2236. break;
  2237. default:
  2238. mii_autoneg_adv_reg |= MII_AR_10T_HD_CAPS;
  2239. hw->autoneg_advertised = ADVERTISE_10_HALF;
  2240. break;
  2241. }
  2242. /* flow control fixed to enable all */
  2243. mii_autoneg_adv_reg |= (MII_AR_ASM_DIR | MII_AR_PAUSE);
  2244. hw->mii_autoneg_adv_reg = mii_autoneg_adv_reg;
  2245. ret_val = atl2_write_phy_reg(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
  2246. if (ret_val)
  2247. return ret_val;
  2248. return 0;
  2249. }
  2250. /*
  2251. * Resets the PHY and make all config validate
  2252. *
  2253. * hw - Struct containing variables accessed by shared code
  2254. *
  2255. * Sets bit 15 and 12 of the MII Control regiser (for F001 bug)
  2256. */
  2257. static s32 atl2_phy_commit(struct atl2_hw *hw)
  2258. {
  2259. s32 ret_val;
  2260. u16 phy_data;
  2261. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN | MII_CR_RESTART_AUTO_NEG;
  2262. ret_val = atl2_write_phy_reg(hw, MII_BMCR, phy_data);
  2263. if (ret_val) {
  2264. u32 val;
  2265. int i;
  2266. /* pcie serdes link may be down ! */
  2267. for (i = 0; i < 25; i++) {
  2268. msleep(1);
  2269. val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  2270. if (!(val & (MDIO_START | MDIO_BUSY)))
  2271. break;
  2272. }
  2273. if (0 != (val & (MDIO_START | MDIO_BUSY))) {
  2274. printk(KERN_ERR "atl2: PCIe link down for at least 25ms !\n");
  2275. return ret_val;
  2276. }
  2277. }
  2278. return 0;
  2279. }
  2280. static s32 atl2_phy_init(struct atl2_hw *hw)
  2281. {
  2282. s32 ret_val;
  2283. u16 phy_val;
  2284. if (hw->phy_configured)
  2285. return 0;
  2286. /* Enable PHY */
  2287. ATL2_WRITE_REGW(hw, REG_PHY_ENABLE, 1);
  2288. ATL2_WRITE_FLUSH(hw);
  2289. msleep(1);
  2290. /* check if the PHY is in powersaving mode */
  2291. atl2_write_phy_reg(hw, MII_DBG_ADDR, 0);
  2292. atl2_read_phy_reg(hw, MII_DBG_DATA, &phy_val);
  2293. /* 024E / 124E 0r 0274 / 1274 ? */
  2294. if (phy_val & 0x1000) {
  2295. phy_val &= ~0x1000;
  2296. atl2_write_phy_reg(hw, MII_DBG_DATA, phy_val);
  2297. }
  2298. msleep(1);
  2299. /*Enable PHY LinkChange Interrupt */
  2300. ret_val = atl2_write_phy_reg(hw, 18, 0xC00);
  2301. if (ret_val)
  2302. return ret_val;
  2303. /* setup AutoNeg parameters */
  2304. ret_val = atl2_phy_setup_autoneg_adv(hw);
  2305. if (ret_val)
  2306. return ret_val;
  2307. /* SW.Reset & En-Auto-Neg to restart Auto-Neg */
  2308. ret_val = atl2_phy_commit(hw);
  2309. if (ret_val)
  2310. return ret_val;
  2311. hw->phy_configured = true;
  2312. return ret_val;
  2313. }
  2314. static void atl2_set_mac_addr(struct atl2_hw *hw)
  2315. {
  2316. u32 value;
  2317. /* 00-0B-6A-F6-00-DC
  2318. * 0: 6AF600DC 1: 000B
  2319. * low dword */
  2320. value = (((u32)hw->mac_addr[2]) << 24) |
  2321. (((u32)hw->mac_addr[3]) << 16) |
  2322. (((u32)hw->mac_addr[4]) << 8) |
  2323. (((u32)hw->mac_addr[5]));
  2324. ATL2_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 0, value);
  2325. /* hight dword */
  2326. value = (((u32)hw->mac_addr[0]) << 8) |
  2327. (((u32)hw->mac_addr[1]));
  2328. ATL2_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 1, value);
  2329. }
  2330. /*
  2331. * check_eeprom_exist
  2332. * return 0 if eeprom exist
  2333. */
  2334. static int atl2_check_eeprom_exist(struct atl2_hw *hw)
  2335. {
  2336. u32 value;
  2337. value = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
  2338. if (value & SPI_FLASH_CTRL_EN_VPD) {
  2339. value &= ~SPI_FLASH_CTRL_EN_VPD;
  2340. ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
  2341. }
  2342. value = ATL2_READ_REGW(hw, REG_PCIE_CAP_LIST);
  2343. return ((value & 0xFF00) == 0x6C00) ? 0 : 1;
  2344. }
  2345. /* FIXME: This doesn't look right. -- CHS */
  2346. static bool atl2_write_eeprom(struct atl2_hw *hw, u32 offset, u32 value)
  2347. {
  2348. return true;
  2349. }
  2350. static bool atl2_read_eeprom(struct atl2_hw *hw, u32 Offset, u32 *pValue)
  2351. {
  2352. int i;
  2353. u32 Control;
  2354. if (Offset & 0x3)
  2355. return false; /* address do not align */
  2356. ATL2_WRITE_REG(hw, REG_VPD_DATA, 0);
  2357. Control = (Offset & VPD_CAP_VPD_ADDR_MASK) << VPD_CAP_VPD_ADDR_SHIFT;
  2358. ATL2_WRITE_REG(hw, REG_VPD_CAP, Control);
  2359. for (i = 0; i < 10; i++) {
  2360. msleep(2);
  2361. Control = ATL2_READ_REG(hw, REG_VPD_CAP);
  2362. if (Control & VPD_CAP_VPD_FLAG)
  2363. break;
  2364. }
  2365. if (Control & VPD_CAP_VPD_FLAG) {
  2366. *pValue = ATL2_READ_REG(hw, REG_VPD_DATA);
  2367. return true;
  2368. }
  2369. return false; /* timeout */
  2370. }
  2371. static void atl2_force_ps(struct atl2_hw *hw)
  2372. {
  2373. u16 phy_val;
  2374. atl2_write_phy_reg(hw, MII_DBG_ADDR, 0);
  2375. atl2_read_phy_reg(hw, MII_DBG_DATA, &phy_val);
  2376. atl2_write_phy_reg(hw, MII_DBG_DATA, phy_val | 0x1000);
  2377. atl2_write_phy_reg(hw, MII_DBG_ADDR, 2);
  2378. atl2_write_phy_reg(hw, MII_DBG_DATA, 0x3000);
  2379. atl2_write_phy_reg(hw, MII_DBG_ADDR, 3);
  2380. atl2_write_phy_reg(hw, MII_DBG_DATA, 0);
  2381. }
  2382. /* This is the only thing that needs to be changed to adjust the
  2383. * maximum number of ports that the driver can manage.
  2384. */
  2385. #define ATL2_MAX_NIC 4
  2386. #define OPTION_UNSET -1
  2387. #define OPTION_DISABLED 0
  2388. #define OPTION_ENABLED 1
  2389. /* All parameters are treated the same, as an integer array of values.
  2390. * This macro just reduces the need to repeat the same declaration code
  2391. * over and over (plus this helps to avoid typo bugs).
  2392. */
  2393. #define ATL2_PARAM_INIT {[0 ... ATL2_MAX_NIC] = OPTION_UNSET}
  2394. #ifndef module_param_array
  2395. /* Module Parameters are always initialized to -1, so that the driver
  2396. * can tell the difference between no user specified value or the
  2397. * user asking for the default value.
  2398. * The true default values are loaded in when atl2_check_options is called.
  2399. *
  2400. * This is a GCC extension to ANSI C.
  2401. * See the item "Labeled Elements in Initializers" in the section
  2402. * "Extensions to the C Language Family" of the GCC documentation.
  2403. */
  2404. #define ATL2_PARAM(X, desc) \
  2405. static const int __devinitdata X[ATL2_MAX_NIC + 1] = ATL2_PARAM_INIT; \
  2406. MODULE_PARM(X, "1-" __MODULE_STRING(ATL2_MAX_NIC) "i"); \
  2407. MODULE_PARM_DESC(X, desc);
  2408. #else
  2409. #define ATL2_PARAM(X, desc) \
  2410. static int __devinitdata X[ATL2_MAX_NIC+1] = ATL2_PARAM_INIT; \
  2411. static unsigned int num_##X; \
  2412. module_param_array_named(X, X, int, &num_##X, 0); \
  2413. MODULE_PARM_DESC(X, desc);
  2414. #endif
  2415. /*
  2416. * Transmit Memory Size
  2417. * Valid Range: 64-2048
  2418. * Default Value: 128
  2419. */
  2420. #define ATL2_MIN_TX_MEMSIZE 4 /* 4KB */
  2421. #define ATL2_MAX_TX_MEMSIZE 64 /* 64KB */
  2422. #define ATL2_DEFAULT_TX_MEMSIZE 8 /* 8KB */
  2423. ATL2_PARAM(TxMemSize, "Bytes of Transmit Memory");
  2424. /*
  2425. * Receive Memory Block Count
  2426. * Valid Range: 16-512
  2427. * Default Value: 128
  2428. */
  2429. #define ATL2_MIN_RXD_COUNT 16
  2430. #define ATL2_MAX_RXD_COUNT 512
  2431. #define ATL2_DEFAULT_RXD_COUNT 64
  2432. ATL2_PARAM(RxMemBlock, "Number of receive memory block");
  2433. /*
  2434. * User Specified MediaType Override
  2435. *
  2436. * Valid Range: 0-5
  2437. * - 0 - auto-negotiate at all supported speeds
  2438. * - 1 - only link at 1000Mbps Full Duplex
  2439. * - 2 - only link at 100Mbps Full Duplex
  2440. * - 3 - only link at 100Mbps Half Duplex
  2441. * - 4 - only link at 10Mbps Full Duplex
  2442. * - 5 - only link at 10Mbps Half Duplex
  2443. * Default Value: 0
  2444. */
  2445. ATL2_PARAM(MediaType, "MediaType Select");
  2446. /*
  2447. * Interrupt Moderate Timer in units of 2048 ns (~2 us)
  2448. * Valid Range: 10-65535
  2449. * Default Value: 45000(90ms)
  2450. */
  2451. #define INT_MOD_DEFAULT_CNT 100 /* 200us */
  2452. #define INT_MOD_MAX_CNT 65000
  2453. #define INT_MOD_MIN_CNT 50
  2454. ATL2_PARAM(IntModTimer, "Interrupt Moderator Timer");
  2455. /*
  2456. * FlashVendor
  2457. * Valid Range: 0-2
  2458. * 0 - Atmel
  2459. * 1 - SST
  2460. * 2 - ST
  2461. */
  2462. ATL2_PARAM(FlashVendor, "SPI Flash Vendor");
  2463. #define AUTONEG_ADV_DEFAULT 0x2F
  2464. #define AUTONEG_ADV_MASK 0x2F
  2465. #define FLOW_CONTROL_DEFAULT FLOW_CONTROL_FULL
  2466. #define FLASH_VENDOR_DEFAULT 0
  2467. #define FLASH_VENDOR_MIN 0
  2468. #define FLASH_VENDOR_MAX 2
  2469. struct atl2_option {
  2470. enum { enable_option, range_option, list_option } type;
  2471. char *name;
  2472. char *err;
  2473. int def;
  2474. union {
  2475. struct { /* range_option info */
  2476. int min;
  2477. int max;
  2478. } r;
  2479. struct { /* list_option info */
  2480. int nr;
  2481. struct atl2_opt_list { int i; char *str; } *p;
  2482. } l;
  2483. } arg;
  2484. };
  2485. static int __devinit atl2_validate_option(int *value, struct atl2_option *opt)
  2486. {
  2487. int i;
  2488. struct atl2_opt_list *ent;
  2489. if (*value == OPTION_UNSET) {
  2490. *value = opt->def;
  2491. return 0;
  2492. }
  2493. switch (opt->type) {
  2494. case enable_option:
  2495. switch (*value) {
  2496. case OPTION_ENABLED:
  2497. printk(KERN_INFO "%s Enabled\n", opt->name);
  2498. return 0;
  2499. break;
  2500. case OPTION_DISABLED:
  2501. printk(KERN_INFO "%s Disabled\n", opt->name);
  2502. return 0;
  2503. break;
  2504. }
  2505. break;
  2506. case range_option:
  2507. if (*value >= opt->arg.r.min && *value <= opt->arg.r.max) {
  2508. printk(KERN_INFO "%s set to %i\n", opt->name, *value);
  2509. return 0;
  2510. }
  2511. break;
  2512. case list_option:
  2513. for (i = 0; i < opt->arg.l.nr; i++) {
  2514. ent = &opt->arg.l.p[i];
  2515. if (*value == ent->i) {
  2516. if (ent->str[0] != '\0')
  2517. printk(KERN_INFO "%s\n", ent->str);
  2518. return 0;
  2519. }
  2520. }
  2521. break;
  2522. default:
  2523. BUG();
  2524. }
  2525. printk(KERN_INFO "Invalid %s specified (%i) %s\n",
  2526. opt->name, *value, opt->err);
  2527. *value = opt->def;
  2528. return -1;
  2529. }
  2530. /*
  2531. * atl2_check_options - Range Checking for Command Line Parameters
  2532. * @adapter: board private structure
  2533. *
  2534. * This routine checks all command line parameters for valid user
  2535. * input. If an invalid value is given, or if no user specified
  2536. * value exists, a default value is used. The final value is stored
  2537. * in a variable in the adapter structure.
  2538. */
  2539. static void __devinit atl2_check_options(struct atl2_adapter *adapter)
  2540. {
  2541. int val;
  2542. struct atl2_option opt;
  2543. int bd = adapter->bd_number;
  2544. if (bd >= ATL2_MAX_NIC) {
  2545. printk(KERN_NOTICE "Warning: no configuration for board #%i\n",
  2546. bd);
  2547. printk(KERN_NOTICE "Using defaults for all values\n");
  2548. #ifndef module_param_array
  2549. bd = ATL2_MAX_NIC;
  2550. #endif
  2551. }
  2552. /* Bytes of Transmit Memory */
  2553. opt.type = range_option;
  2554. opt.name = "Bytes of Transmit Memory";
  2555. opt.err = "using default of " __MODULE_STRING(ATL2_DEFAULT_TX_MEMSIZE);
  2556. opt.def = ATL2_DEFAULT_TX_MEMSIZE;
  2557. opt.arg.r.min = ATL2_MIN_TX_MEMSIZE;
  2558. opt.arg.r.max = ATL2_MAX_TX_MEMSIZE;
  2559. #ifdef module_param_array
  2560. if (num_TxMemSize > bd) {
  2561. #endif
  2562. val = TxMemSize[bd];
  2563. atl2_validate_option(&val, &opt);
  2564. adapter->txd_ring_size = ((u32) val) * 1024;
  2565. #ifdef module_param_array
  2566. } else
  2567. adapter->txd_ring_size = ((u32)opt.def) * 1024;
  2568. #endif
  2569. /* txs ring size: */
  2570. adapter->txs_ring_size = adapter->txd_ring_size / 128;
  2571. if (adapter->txs_ring_size > 160)
  2572. adapter->txs_ring_size = 160;
  2573. /* Receive Memory Block Count */
  2574. opt.type = range_option;
  2575. opt.name = "Number of receive memory block";
  2576. opt.err = "using default of " __MODULE_STRING(ATL2_DEFAULT_RXD_COUNT);
  2577. opt.def = ATL2_DEFAULT_RXD_COUNT;
  2578. opt.arg.r.min = ATL2_MIN_RXD_COUNT;
  2579. opt.arg.r.max = ATL2_MAX_RXD_COUNT;
  2580. #ifdef module_param_array
  2581. if (num_RxMemBlock > bd) {
  2582. #endif
  2583. val = RxMemBlock[bd];
  2584. atl2_validate_option(&val, &opt);
  2585. adapter->rxd_ring_size = (u32)val;
  2586. /* FIXME */
  2587. /* ((u16)val)&~1; */ /* even number */
  2588. #ifdef module_param_array
  2589. } else
  2590. adapter->rxd_ring_size = (u32)opt.def;
  2591. #endif
  2592. /* init RXD Flow control value */
  2593. adapter->hw.fc_rxd_hi = (adapter->rxd_ring_size / 8) * 7;
  2594. adapter->hw.fc_rxd_lo = (ATL2_MIN_RXD_COUNT / 8) >
  2595. (adapter->rxd_ring_size / 12) ? (ATL2_MIN_RXD_COUNT / 8) :
  2596. (adapter->rxd_ring_size / 12);
  2597. /* Interrupt Moderate Timer */
  2598. opt.type = range_option;
  2599. opt.name = "Interrupt Moderate Timer";
  2600. opt.err = "using default of " __MODULE_STRING(INT_MOD_DEFAULT_CNT);
  2601. opt.def = INT_MOD_DEFAULT_CNT;
  2602. opt.arg.r.min = INT_MOD_MIN_CNT;
  2603. opt.arg.r.max = INT_MOD_MAX_CNT;
  2604. #ifdef module_param_array
  2605. if (num_IntModTimer > bd) {
  2606. #endif
  2607. val = IntModTimer[bd];
  2608. atl2_validate_option(&val, &opt);
  2609. adapter->imt = (u16) val;
  2610. #ifdef module_param_array
  2611. } else
  2612. adapter->imt = (u16)(opt.def);
  2613. #endif
  2614. /* Flash Vendor */
  2615. opt.type = range_option;
  2616. opt.name = "SPI Flash Vendor";
  2617. opt.err = "using default of " __MODULE_STRING(FLASH_VENDOR_DEFAULT);
  2618. opt.def = FLASH_VENDOR_DEFAULT;
  2619. opt.arg.r.min = FLASH_VENDOR_MIN;
  2620. opt.arg.r.max = FLASH_VENDOR_MAX;
  2621. #ifdef module_param_array
  2622. if (num_FlashVendor > bd) {
  2623. #endif
  2624. val = FlashVendor[bd];
  2625. atl2_validate_option(&val, &opt);
  2626. adapter->hw.flash_vendor = (u8) val;
  2627. #ifdef module_param_array
  2628. } else
  2629. adapter->hw.flash_vendor = (u8)(opt.def);
  2630. #endif
  2631. /* MediaType */
  2632. opt.type = range_option;
  2633. opt.name = "Speed/Duplex Selection";
  2634. opt.err = "using default of " __MODULE_STRING(MEDIA_TYPE_AUTO_SENSOR);
  2635. opt.def = MEDIA_TYPE_AUTO_SENSOR;
  2636. opt.arg.r.min = MEDIA_TYPE_AUTO_SENSOR;
  2637. opt.arg.r.max = MEDIA_TYPE_10M_HALF;
  2638. #ifdef module_param_array
  2639. if (num_MediaType > bd) {
  2640. #endif
  2641. val = MediaType[bd];
  2642. atl2_validate_option(&val, &opt);
  2643. adapter->hw.MediaType = (u16) val;
  2644. #ifdef module_param_array
  2645. } else
  2646. adapter->hw.MediaType = (u16)(opt.def);
  2647. #endif
  2648. }