atl1e_main.c 69 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560
  1. /*
  2. * Copyright(c) 2007 Atheros Corporation. All rights reserved.
  3. *
  4. * Derived from Intel e1000 driver
  5. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the Free
  9. * Software Foundation; either version 2 of the License, or (at your option)
  10. * any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc., 59
  19. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  20. */
  21. #include "atl1e.h"
  22. #define DRV_VERSION "1.0.0.7-NAPI"
  23. char atl1e_driver_name[] = "ATL1E";
  24. char atl1e_driver_version[] = DRV_VERSION;
  25. #define PCI_DEVICE_ID_ATTANSIC_L1E 0x1026
  26. /*
  27. * atl1e_pci_tbl - PCI Device ID Table
  28. *
  29. * Wildcard entries (PCI_ANY_ID) should come last
  30. * Last entry must be all 0s
  31. *
  32. * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
  33. * Class, Class Mask, private data (not used) }
  34. */
  35. static DEFINE_PCI_DEVICE_TABLE(atl1e_pci_tbl) = {
  36. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L1E)},
  37. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, 0x1066)},
  38. /* required last entry */
  39. { 0 }
  40. };
  41. MODULE_DEVICE_TABLE(pci, atl1e_pci_tbl);
  42. MODULE_AUTHOR("Atheros Corporation, <xiong.huang@atheros.com>, Jie Yang <jie.yang@atheros.com>");
  43. MODULE_DESCRIPTION("Atheros 1000M Ethernet Network Driver");
  44. MODULE_LICENSE("GPL");
  45. MODULE_VERSION(DRV_VERSION);
  46. static void atl1e_setup_mac_ctrl(struct atl1e_adapter *adapter);
  47. static const u16
  48. atl1e_rx_page_vld_regs[AT_MAX_RECEIVE_QUEUE][AT_PAGE_NUM_PER_QUEUE] =
  49. {
  50. {REG_HOST_RXF0_PAGE0_VLD, REG_HOST_RXF0_PAGE1_VLD},
  51. {REG_HOST_RXF1_PAGE0_VLD, REG_HOST_RXF1_PAGE1_VLD},
  52. {REG_HOST_RXF2_PAGE0_VLD, REG_HOST_RXF2_PAGE1_VLD},
  53. {REG_HOST_RXF3_PAGE0_VLD, REG_HOST_RXF3_PAGE1_VLD}
  54. };
  55. static const u16 atl1e_rx_page_hi_addr_regs[AT_MAX_RECEIVE_QUEUE] =
  56. {
  57. REG_RXF0_BASE_ADDR_HI,
  58. REG_RXF1_BASE_ADDR_HI,
  59. REG_RXF2_BASE_ADDR_HI,
  60. REG_RXF3_BASE_ADDR_HI
  61. };
  62. static const u16
  63. atl1e_rx_page_lo_addr_regs[AT_MAX_RECEIVE_QUEUE][AT_PAGE_NUM_PER_QUEUE] =
  64. {
  65. {REG_HOST_RXF0_PAGE0_LO, REG_HOST_RXF0_PAGE1_LO},
  66. {REG_HOST_RXF1_PAGE0_LO, REG_HOST_RXF1_PAGE1_LO},
  67. {REG_HOST_RXF2_PAGE0_LO, REG_HOST_RXF2_PAGE1_LO},
  68. {REG_HOST_RXF3_PAGE0_LO, REG_HOST_RXF3_PAGE1_LO}
  69. };
  70. static const u16
  71. atl1e_rx_page_write_offset_regs[AT_MAX_RECEIVE_QUEUE][AT_PAGE_NUM_PER_QUEUE] =
  72. {
  73. {REG_HOST_RXF0_MB0_LO, REG_HOST_RXF0_MB1_LO},
  74. {REG_HOST_RXF1_MB0_LO, REG_HOST_RXF1_MB1_LO},
  75. {REG_HOST_RXF2_MB0_LO, REG_HOST_RXF2_MB1_LO},
  76. {REG_HOST_RXF3_MB0_LO, REG_HOST_RXF3_MB1_LO}
  77. };
  78. static const u16 atl1e_pay_load_size[] = {
  79. 128, 256, 512, 1024, 2048, 4096,
  80. };
  81. /*
  82. * atl1e_irq_enable - Enable default interrupt generation settings
  83. * @adapter: board private structure
  84. */
  85. static inline void atl1e_irq_enable(struct atl1e_adapter *adapter)
  86. {
  87. if (likely(atomic_dec_and_test(&adapter->irq_sem))) {
  88. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  89. AT_WRITE_REG(&adapter->hw, REG_IMR, IMR_NORMAL_MASK);
  90. AT_WRITE_FLUSH(&adapter->hw);
  91. }
  92. }
  93. /*
  94. * atl1e_irq_disable - Mask off interrupt generation on the NIC
  95. * @adapter: board private structure
  96. */
  97. static inline void atl1e_irq_disable(struct atl1e_adapter *adapter)
  98. {
  99. atomic_inc(&adapter->irq_sem);
  100. AT_WRITE_REG(&adapter->hw, REG_IMR, 0);
  101. AT_WRITE_FLUSH(&adapter->hw);
  102. synchronize_irq(adapter->pdev->irq);
  103. }
  104. /*
  105. * atl1e_irq_reset - reset interrupt confiure on the NIC
  106. * @adapter: board private structure
  107. */
  108. static inline void atl1e_irq_reset(struct atl1e_adapter *adapter)
  109. {
  110. atomic_set(&adapter->irq_sem, 0);
  111. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  112. AT_WRITE_REG(&adapter->hw, REG_IMR, 0);
  113. AT_WRITE_FLUSH(&adapter->hw);
  114. }
  115. /*
  116. * atl1e_phy_config - Timer Call-back
  117. * @data: pointer to netdev cast into an unsigned long
  118. */
  119. static void atl1e_phy_config(unsigned long data)
  120. {
  121. struct atl1e_adapter *adapter = (struct atl1e_adapter *) data;
  122. struct atl1e_hw *hw = &adapter->hw;
  123. unsigned long flags;
  124. spin_lock_irqsave(&adapter->mdio_lock, flags);
  125. atl1e_restart_autoneg(hw);
  126. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  127. }
  128. void atl1e_reinit_locked(struct atl1e_adapter *adapter)
  129. {
  130. WARN_ON(in_interrupt());
  131. while (test_and_set_bit(__AT_RESETTING, &adapter->flags))
  132. msleep(1);
  133. atl1e_down(adapter);
  134. atl1e_up(adapter);
  135. clear_bit(__AT_RESETTING, &adapter->flags);
  136. }
  137. static void atl1e_reset_task(struct work_struct *work)
  138. {
  139. struct atl1e_adapter *adapter;
  140. adapter = container_of(work, struct atl1e_adapter, reset_task);
  141. atl1e_reinit_locked(adapter);
  142. }
  143. static int atl1e_check_link(struct atl1e_adapter *adapter)
  144. {
  145. struct atl1e_hw *hw = &adapter->hw;
  146. struct net_device *netdev = adapter->netdev;
  147. int err = 0;
  148. u16 speed, duplex, phy_data;
  149. /* MII_BMSR must read twice */
  150. atl1e_read_phy_reg(hw, MII_BMSR, &phy_data);
  151. atl1e_read_phy_reg(hw, MII_BMSR, &phy_data);
  152. if ((phy_data & BMSR_LSTATUS) == 0) {
  153. /* link down */
  154. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  155. u32 value;
  156. /* disable rx */
  157. value = AT_READ_REG(hw, REG_MAC_CTRL);
  158. value &= ~MAC_CTRL_RX_EN;
  159. AT_WRITE_REG(hw, REG_MAC_CTRL, value);
  160. adapter->link_speed = SPEED_0;
  161. netif_carrier_off(netdev);
  162. netif_stop_queue(netdev);
  163. }
  164. } else {
  165. /* Link Up */
  166. err = atl1e_get_speed_and_duplex(hw, &speed, &duplex);
  167. if (unlikely(err))
  168. return err;
  169. /* link result is our setting */
  170. if (adapter->link_speed != speed ||
  171. adapter->link_duplex != duplex) {
  172. adapter->link_speed = speed;
  173. adapter->link_duplex = duplex;
  174. atl1e_setup_mac_ctrl(adapter);
  175. netdev_info(netdev,
  176. "NIC Link is Up <%d Mbps %s Duplex>\n",
  177. adapter->link_speed,
  178. adapter->link_duplex == FULL_DUPLEX ?
  179. "Full" : "Half");
  180. }
  181. if (!netif_carrier_ok(netdev)) {
  182. /* Link down -> Up */
  183. netif_carrier_on(netdev);
  184. netif_wake_queue(netdev);
  185. }
  186. }
  187. return 0;
  188. }
  189. /*
  190. * atl1e_link_chg_task - deal with link change event Out of interrupt context
  191. * @netdev: network interface device structure
  192. */
  193. static void atl1e_link_chg_task(struct work_struct *work)
  194. {
  195. struct atl1e_adapter *adapter;
  196. unsigned long flags;
  197. adapter = container_of(work, struct atl1e_adapter, link_chg_task);
  198. spin_lock_irqsave(&adapter->mdio_lock, flags);
  199. atl1e_check_link(adapter);
  200. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  201. }
  202. static void atl1e_link_chg_event(struct atl1e_adapter *adapter)
  203. {
  204. struct net_device *netdev = adapter->netdev;
  205. u16 phy_data = 0;
  206. u16 link_up = 0;
  207. spin_lock(&adapter->mdio_lock);
  208. atl1e_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  209. atl1e_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  210. spin_unlock(&adapter->mdio_lock);
  211. link_up = phy_data & BMSR_LSTATUS;
  212. /* notify upper layer link down ASAP */
  213. if (!link_up) {
  214. if (netif_carrier_ok(netdev)) {
  215. /* old link state: Up */
  216. netdev_info(netdev, "NIC Link is Down\n");
  217. adapter->link_speed = SPEED_0;
  218. netif_stop_queue(netdev);
  219. }
  220. }
  221. schedule_work(&adapter->link_chg_task);
  222. }
  223. static void atl1e_del_timer(struct atl1e_adapter *adapter)
  224. {
  225. del_timer_sync(&adapter->phy_config_timer);
  226. }
  227. static void atl1e_cancel_work(struct atl1e_adapter *adapter)
  228. {
  229. cancel_work_sync(&adapter->reset_task);
  230. cancel_work_sync(&adapter->link_chg_task);
  231. }
  232. /*
  233. * atl1e_tx_timeout - Respond to a Tx Hang
  234. * @netdev: network interface device structure
  235. */
  236. static void atl1e_tx_timeout(struct net_device *netdev)
  237. {
  238. struct atl1e_adapter *adapter = netdev_priv(netdev);
  239. /* Do the reset outside of interrupt context */
  240. schedule_work(&adapter->reset_task);
  241. }
  242. /*
  243. * atl1e_set_multi - Multicast and Promiscuous mode set
  244. * @netdev: network interface device structure
  245. *
  246. * The set_multi entry point is called whenever the multicast address
  247. * list or the network interface flags are updated. This routine is
  248. * responsible for configuring the hardware for proper multicast,
  249. * promiscuous mode, and all-multi behavior.
  250. */
  251. static void atl1e_set_multi(struct net_device *netdev)
  252. {
  253. struct atl1e_adapter *adapter = netdev_priv(netdev);
  254. struct atl1e_hw *hw = &adapter->hw;
  255. struct netdev_hw_addr *ha;
  256. u32 mac_ctrl_data = 0;
  257. u32 hash_value;
  258. /* Check for Promiscuous and All Multicast modes */
  259. mac_ctrl_data = AT_READ_REG(hw, REG_MAC_CTRL);
  260. if (netdev->flags & IFF_PROMISC) {
  261. mac_ctrl_data |= MAC_CTRL_PROMIS_EN;
  262. } else if (netdev->flags & IFF_ALLMULTI) {
  263. mac_ctrl_data |= MAC_CTRL_MC_ALL_EN;
  264. mac_ctrl_data &= ~MAC_CTRL_PROMIS_EN;
  265. } else {
  266. mac_ctrl_data &= ~(MAC_CTRL_PROMIS_EN | MAC_CTRL_MC_ALL_EN);
  267. }
  268. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  269. /* clear the old settings from the multicast hash table */
  270. AT_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  271. AT_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  272. /* comoute mc addresses' hash value ,and put it into hash table */
  273. netdev_for_each_mc_addr(ha, netdev) {
  274. hash_value = atl1e_hash_mc_addr(hw, ha->addr);
  275. atl1e_hash_set(hw, hash_value);
  276. }
  277. }
  278. static void __atl1e_vlan_mode(netdev_features_t features, u32 *mac_ctrl_data)
  279. {
  280. if (features & NETIF_F_HW_VLAN_RX) {
  281. /* enable VLAN tag insert/strip */
  282. *mac_ctrl_data |= MAC_CTRL_RMV_VLAN;
  283. } else {
  284. /* disable VLAN tag insert/strip */
  285. *mac_ctrl_data &= ~MAC_CTRL_RMV_VLAN;
  286. }
  287. }
  288. static void atl1e_vlan_mode(struct net_device *netdev,
  289. netdev_features_t features)
  290. {
  291. struct atl1e_adapter *adapter = netdev_priv(netdev);
  292. u32 mac_ctrl_data = 0;
  293. netdev_dbg(adapter->netdev, "%s\n", __func__);
  294. atl1e_irq_disable(adapter);
  295. mac_ctrl_data = AT_READ_REG(&adapter->hw, REG_MAC_CTRL);
  296. __atl1e_vlan_mode(features, &mac_ctrl_data);
  297. AT_WRITE_REG(&adapter->hw, REG_MAC_CTRL, mac_ctrl_data);
  298. atl1e_irq_enable(adapter);
  299. }
  300. static void atl1e_restore_vlan(struct atl1e_adapter *adapter)
  301. {
  302. netdev_dbg(adapter->netdev, "%s\n", __func__);
  303. atl1e_vlan_mode(adapter->netdev, adapter->netdev->features);
  304. }
  305. /*
  306. * atl1e_set_mac - Change the Ethernet Address of the NIC
  307. * @netdev: network interface device structure
  308. * @p: pointer to an address structure
  309. *
  310. * Returns 0 on success, negative on failure
  311. */
  312. static int atl1e_set_mac_addr(struct net_device *netdev, void *p)
  313. {
  314. struct atl1e_adapter *adapter = netdev_priv(netdev);
  315. struct sockaddr *addr = p;
  316. if (!is_valid_ether_addr(addr->sa_data))
  317. return -EADDRNOTAVAIL;
  318. if (netif_running(netdev))
  319. return -EBUSY;
  320. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  321. memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
  322. atl1e_hw_set_mac_addr(&adapter->hw);
  323. return 0;
  324. }
  325. static netdev_features_t atl1e_fix_features(struct net_device *netdev,
  326. netdev_features_t features)
  327. {
  328. /*
  329. * Since there is no support for separate rx/tx vlan accel
  330. * enable/disable make sure tx flag is always in same state as rx.
  331. */
  332. if (features & NETIF_F_HW_VLAN_RX)
  333. features |= NETIF_F_HW_VLAN_TX;
  334. else
  335. features &= ~NETIF_F_HW_VLAN_TX;
  336. return features;
  337. }
  338. static int atl1e_set_features(struct net_device *netdev,
  339. netdev_features_t features)
  340. {
  341. netdev_features_t changed = netdev->features ^ features;
  342. if (changed & NETIF_F_HW_VLAN_RX)
  343. atl1e_vlan_mode(netdev, features);
  344. return 0;
  345. }
  346. /*
  347. * atl1e_change_mtu - Change the Maximum Transfer Unit
  348. * @netdev: network interface device structure
  349. * @new_mtu: new value for maximum frame size
  350. *
  351. * Returns 0 on success, negative on failure
  352. */
  353. static int atl1e_change_mtu(struct net_device *netdev, int new_mtu)
  354. {
  355. struct atl1e_adapter *adapter = netdev_priv(netdev);
  356. int old_mtu = netdev->mtu;
  357. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  358. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  359. (max_frame > MAX_JUMBO_FRAME_SIZE)) {
  360. netdev_warn(adapter->netdev, "invalid MTU setting\n");
  361. return -EINVAL;
  362. }
  363. /* set MTU */
  364. if (old_mtu != new_mtu && netif_running(netdev)) {
  365. while (test_and_set_bit(__AT_RESETTING, &adapter->flags))
  366. msleep(1);
  367. netdev->mtu = new_mtu;
  368. adapter->hw.max_frame_size = new_mtu;
  369. adapter->hw.rx_jumbo_th = (max_frame + 7) >> 3;
  370. atl1e_down(adapter);
  371. atl1e_up(adapter);
  372. clear_bit(__AT_RESETTING, &adapter->flags);
  373. }
  374. return 0;
  375. }
  376. /*
  377. * caller should hold mdio_lock
  378. */
  379. static int atl1e_mdio_read(struct net_device *netdev, int phy_id, int reg_num)
  380. {
  381. struct atl1e_adapter *adapter = netdev_priv(netdev);
  382. u16 result;
  383. atl1e_read_phy_reg(&adapter->hw, reg_num & MDIO_REG_ADDR_MASK, &result);
  384. return result;
  385. }
  386. static void atl1e_mdio_write(struct net_device *netdev, int phy_id,
  387. int reg_num, int val)
  388. {
  389. struct atl1e_adapter *adapter = netdev_priv(netdev);
  390. atl1e_write_phy_reg(&adapter->hw, reg_num & MDIO_REG_ADDR_MASK, val);
  391. }
  392. /*
  393. * atl1e_mii_ioctl -
  394. * @netdev:
  395. * @ifreq:
  396. * @cmd:
  397. */
  398. static int atl1e_mii_ioctl(struct net_device *netdev,
  399. struct ifreq *ifr, int cmd)
  400. {
  401. struct atl1e_adapter *adapter = netdev_priv(netdev);
  402. struct mii_ioctl_data *data = if_mii(ifr);
  403. unsigned long flags;
  404. int retval = 0;
  405. if (!netif_running(netdev))
  406. return -EINVAL;
  407. spin_lock_irqsave(&adapter->mdio_lock, flags);
  408. switch (cmd) {
  409. case SIOCGMIIPHY:
  410. data->phy_id = 0;
  411. break;
  412. case SIOCGMIIREG:
  413. if (atl1e_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
  414. &data->val_out)) {
  415. retval = -EIO;
  416. goto out;
  417. }
  418. break;
  419. case SIOCSMIIREG:
  420. if (data->reg_num & ~(0x1F)) {
  421. retval = -EFAULT;
  422. goto out;
  423. }
  424. netdev_dbg(adapter->netdev, "<atl1e_mii_ioctl> write %x %x\n",
  425. data->reg_num, data->val_in);
  426. if (atl1e_write_phy_reg(&adapter->hw,
  427. data->reg_num, data->val_in)) {
  428. retval = -EIO;
  429. goto out;
  430. }
  431. break;
  432. default:
  433. retval = -EOPNOTSUPP;
  434. break;
  435. }
  436. out:
  437. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  438. return retval;
  439. }
  440. /*
  441. * atl1e_ioctl -
  442. * @netdev:
  443. * @ifreq:
  444. * @cmd:
  445. */
  446. static int atl1e_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  447. {
  448. switch (cmd) {
  449. case SIOCGMIIPHY:
  450. case SIOCGMIIREG:
  451. case SIOCSMIIREG:
  452. return atl1e_mii_ioctl(netdev, ifr, cmd);
  453. default:
  454. return -EOPNOTSUPP;
  455. }
  456. }
  457. static void atl1e_setup_pcicmd(struct pci_dev *pdev)
  458. {
  459. u16 cmd;
  460. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  461. cmd &= ~(PCI_COMMAND_INTX_DISABLE | PCI_COMMAND_IO);
  462. cmd |= (PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  463. pci_write_config_word(pdev, PCI_COMMAND, cmd);
  464. /*
  465. * some motherboards BIOS(PXE/EFI) driver may set PME
  466. * while they transfer control to OS (Windows/Linux)
  467. * so we should clear this bit before NIC work normally
  468. */
  469. pci_write_config_dword(pdev, REG_PM_CTRLSTAT, 0);
  470. msleep(1);
  471. }
  472. /*
  473. * atl1e_alloc_queues - Allocate memory for all rings
  474. * @adapter: board private structure to initialize
  475. *
  476. */
  477. static int __devinit atl1e_alloc_queues(struct atl1e_adapter *adapter)
  478. {
  479. return 0;
  480. }
  481. /*
  482. * atl1e_sw_init - Initialize general software structures (struct atl1e_adapter)
  483. * @adapter: board private structure to initialize
  484. *
  485. * atl1e_sw_init initializes the Adapter private data structure.
  486. * Fields are initialized based on PCI device information and
  487. * OS network device settings (MTU size).
  488. */
  489. static int __devinit atl1e_sw_init(struct atl1e_adapter *adapter)
  490. {
  491. struct atl1e_hw *hw = &adapter->hw;
  492. struct pci_dev *pdev = adapter->pdev;
  493. u32 phy_status_data = 0;
  494. adapter->wol = 0;
  495. adapter->link_speed = SPEED_0; /* hardware init */
  496. adapter->link_duplex = FULL_DUPLEX;
  497. adapter->num_rx_queues = 1;
  498. /* PCI config space info */
  499. hw->vendor_id = pdev->vendor;
  500. hw->device_id = pdev->device;
  501. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  502. hw->subsystem_id = pdev->subsystem_device;
  503. hw->revision_id = pdev->revision;
  504. pci_read_config_word(pdev, PCI_COMMAND, &hw->pci_cmd_word);
  505. phy_status_data = AT_READ_REG(hw, REG_PHY_STATUS);
  506. /* nic type */
  507. if (hw->revision_id >= 0xF0) {
  508. hw->nic_type = athr_l2e_revB;
  509. } else {
  510. if (phy_status_data & PHY_STATUS_100M)
  511. hw->nic_type = athr_l1e;
  512. else
  513. hw->nic_type = athr_l2e_revA;
  514. }
  515. phy_status_data = AT_READ_REG(hw, REG_PHY_STATUS);
  516. if (phy_status_data & PHY_STATUS_EMI_CA)
  517. hw->emi_ca = true;
  518. else
  519. hw->emi_ca = false;
  520. hw->phy_configured = false;
  521. hw->preamble_len = 7;
  522. hw->max_frame_size = adapter->netdev->mtu;
  523. hw->rx_jumbo_th = (hw->max_frame_size + ETH_HLEN +
  524. VLAN_HLEN + ETH_FCS_LEN + 7) >> 3;
  525. hw->rrs_type = atl1e_rrs_disable;
  526. hw->indirect_tab = 0;
  527. hw->base_cpu = 0;
  528. /* need confirm */
  529. hw->ict = 50000; /* 100ms */
  530. hw->smb_timer = 200000; /* 200ms */
  531. hw->tpd_burst = 5;
  532. hw->rrd_thresh = 1;
  533. hw->tpd_thresh = adapter->tx_ring.count / 2;
  534. hw->rx_count_down = 4; /* 2us resolution */
  535. hw->tx_count_down = hw->imt * 4 / 3;
  536. hw->dmar_block = atl1e_dma_req_1024;
  537. hw->dmaw_block = atl1e_dma_req_1024;
  538. hw->dmar_dly_cnt = 15;
  539. hw->dmaw_dly_cnt = 4;
  540. if (atl1e_alloc_queues(adapter)) {
  541. netdev_err(adapter->netdev, "Unable to allocate memory for queues\n");
  542. return -ENOMEM;
  543. }
  544. atomic_set(&adapter->irq_sem, 1);
  545. spin_lock_init(&adapter->mdio_lock);
  546. spin_lock_init(&adapter->tx_lock);
  547. set_bit(__AT_DOWN, &adapter->flags);
  548. return 0;
  549. }
  550. /*
  551. * atl1e_clean_tx_ring - Free Tx-skb
  552. * @adapter: board private structure
  553. */
  554. static void atl1e_clean_tx_ring(struct atl1e_adapter *adapter)
  555. {
  556. struct atl1e_tx_ring *tx_ring = (struct atl1e_tx_ring *)
  557. &adapter->tx_ring;
  558. struct atl1e_tx_buffer *tx_buffer = NULL;
  559. struct pci_dev *pdev = adapter->pdev;
  560. u16 index, ring_count;
  561. if (tx_ring->desc == NULL || tx_ring->tx_buffer == NULL)
  562. return;
  563. ring_count = tx_ring->count;
  564. /* first unmmap dma */
  565. for (index = 0; index < ring_count; index++) {
  566. tx_buffer = &tx_ring->tx_buffer[index];
  567. if (tx_buffer->dma) {
  568. if (tx_buffer->flags & ATL1E_TX_PCIMAP_SINGLE)
  569. pci_unmap_single(pdev, tx_buffer->dma,
  570. tx_buffer->length, PCI_DMA_TODEVICE);
  571. else if (tx_buffer->flags & ATL1E_TX_PCIMAP_PAGE)
  572. pci_unmap_page(pdev, tx_buffer->dma,
  573. tx_buffer->length, PCI_DMA_TODEVICE);
  574. tx_buffer->dma = 0;
  575. }
  576. }
  577. /* second free skb */
  578. for (index = 0; index < ring_count; index++) {
  579. tx_buffer = &tx_ring->tx_buffer[index];
  580. if (tx_buffer->skb) {
  581. dev_kfree_skb_any(tx_buffer->skb);
  582. tx_buffer->skb = NULL;
  583. }
  584. }
  585. /* Zero out Tx-buffers */
  586. memset(tx_ring->desc, 0, sizeof(struct atl1e_tpd_desc) *
  587. ring_count);
  588. memset(tx_ring->tx_buffer, 0, sizeof(struct atl1e_tx_buffer) *
  589. ring_count);
  590. }
  591. /*
  592. * atl1e_clean_rx_ring - Free rx-reservation skbs
  593. * @adapter: board private structure
  594. */
  595. static void atl1e_clean_rx_ring(struct atl1e_adapter *adapter)
  596. {
  597. struct atl1e_rx_ring *rx_ring =
  598. (struct atl1e_rx_ring *)&adapter->rx_ring;
  599. struct atl1e_rx_page_desc *rx_page_desc = rx_ring->rx_page_desc;
  600. u16 i, j;
  601. if (adapter->ring_vir_addr == NULL)
  602. return;
  603. /* Zero out the descriptor ring */
  604. for (i = 0; i < adapter->num_rx_queues; i++) {
  605. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  606. if (rx_page_desc[i].rx_page[j].addr != NULL) {
  607. memset(rx_page_desc[i].rx_page[j].addr, 0,
  608. rx_ring->real_page_size);
  609. }
  610. }
  611. }
  612. }
  613. static void atl1e_cal_ring_size(struct atl1e_adapter *adapter, u32 *ring_size)
  614. {
  615. *ring_size = ((u32)(adapter->tx_ring.count *
  616. sizeof(struct atl1e_tpd_desc) + 7
  617. /* tx ring, qword align */
  618. + adapter->rx_ring.real_page_size * AT_PAGE_NUM_PER_QUEUE *
  619. adapter->num_rx_queues + 31
  620. /* rx ring, 32 bytes align */
  621. + (1 + AT_PAGE_NUM_PER_QUEUE * adapter->num_rx_queues) *
  622. sizeof(u32) + 3));
  623. /* tx, rx cmd, dword align */
  624. }
  625. static void atl1e_init_ring_resources(struct atl1e_adapter *adapter)
  626. {
  627. struct atl1e_rx_ring *rx_ring = NULL;
  628. rx_ring = &adapter->rx_ring;
  629. rx_ring->real_page_size = adapter->rx_ring.page_size
  630. + adapter->hw.max_frame_size
  631. + ETH_HLEN + VLAN_HLEN
  632. + ETH_FCS_LEN;
  633. rx_ring->real_page_size = roundup(rx_ring->real_page_size, 32);
  634. atl1e_cal_ring_size(adapter, &adapter->ring_size);
  635. adapter->ring_vir_addr = NULL;
  636. adapter->rx_ring.desc = NULL;
  637. rwlock_init(&adapter->tx_ring.tx_lock);
  638. }
  639. /*
  640. * Read / Write Ptr Initialize:
  641. */
  642. static void atl1e_init_ring_ptrs(struct atl1e_adapter *adapter)
  643. {
  644. struct atl1e_tx_ring *tx_ring = NULL;
  645. struct atl1e_rx_ring *rx_ring = NULL;
  646. struct atl1e_rx_page_desc *rx_page_desc = NULL;
  647. int i, j;
  648. tx_ring = &adapter->tx_ring;
  649. rx_ring = &adapter->rx_ring;
  650. rx_page_desc = rx_ring->rx_page_desc;
  651. tx_ring->next_to_use = 0;
  652. atomic_set(&tx_ring->next_to_clean, 0);
  653. for (i = 0; i < adapter->num_rx_queues; i++) {
  654. rx_page_desc[i].rx_using = 0;
  655. rx_page_desc[i].rx_nxseq = 0;
  656. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  657. *rx_page_desc[i].rx_page[j].write_offset_addr = 0;
  658. rx_page_desc[i].rx_page[j].read_offset = 0;
  659. }
  660. }
  661. }
  662. /*
  663. * atl1e_free_ring_resources - Free Tx / RX descriptor Resources
  664. * @adapter: board private structure
  665. *
  666. * Free all transmit software resources
  667. */
  668. static void atl1e_free_ring_resources(struct atl1e_adapter *adapter)
  669. {
  670. struct pci_dev *pdev = adapter->pdev;
  671. atl1e_clean_tx_ring(adapter);
  672. atl1e_clean_rx_ring(adapter);
  673. if (adapter->ring_vir_addr) {
  674. pci_free_consistent(pdev, adapter->ring_size,
  675. adapter->ring_vir_addr, adapter->ring_dma);
  676. adapter->ring_vir_addr = NULL;
  677. }
  678. if (adapter->tx_ring.tx_buffer) {
  679. kfree(adapter->tx_ring.tx_buffer);
  680. adapter->tx_ring.tx_buffer = NULL;
  681. }
  682. }
  683. /*
  684. * atl1e_setup_mem_resources - allocate Tx / RX descriptor resources
  685. * @adapter: board private structure
  686. *
  687. * Return 0 on success, negative on failure
  688. */
  689. static int atl1e_setup_ring_resources(struct atl1e_adapter *adapter)
  690. {
  691. struct pci_dev *pdev = adapter->pdev;
  692. struct atl1e_tx_ring *tx_ring;
  693. struct atl1e_rx_ring *rx_ring;
  694. struct atl1e_rx_page_desc *rx_page_desc;
  695. int size, i, j;
  696. u32 offset = 0;
  697. int err = 0;
  698. if (adapter->ring_vir_addr != NULL)
  699. return 0; /* alloced already */
  700. tx_ring = &adapter->tx_ring;
  701. rx_ring = &adapter->rx_ring;
  702. /* real ring DMA buffer */
  703. size = adapter->ring_size;
  704. adapter->ring_vir_addr = pci_alloc_consistent(pdev,
  705. adapter->ring_size, &adapter->ring_dma);
  706. if (adapter->ring_vir_addr == NULL) {
  707. netdev_err(adapter->netdev,
  708. "pci_alloc_consistent failed, size = D%d\n", size);
  709. return -ENOMEM;
  710. }
  711. memset(adapter->ring_vir_addr, 0, adapter->ring_size);
  712. rx_page_desc = rx_ring->rx_page_desc;
  713. /* Init TPD Ring */
  714. tx_ring->dma = roundup(adapter->ring_dma, 8);
  715. offset = tx_ring->dma - adapter->ring_dma;
  716. tx_ring->desc = adapter->ring_vir_addr + offset;
  717. size = sizeof(struct atl1e_tx_buffer) * (tx_ring->count);
  718. tx_ring->tx_buffer = kzalloc(size, GFP_KERNEL);
  719. if (tx_ring->tx_buffer == NULL) {
  720. netdev_err(adapter->netdev, "kzalloc failed, size = D%d\n",
  721. size);
  722. err = -ENOMEM;
  723. goto failed;
  724. }
  725. /* Init RXF-Pages */
  726. offset += (sizeof(struct atl1e_tpd_desc) * tx_ring->count);
  727. offset = roundup(offset, 32);
  728. for (i = 0; i < adapter->num_rx_queues; i++) {
  729. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  730. rx_page_desc[i].rx_page[j].dma =
  731. adapter->ring_dma + offset;
  732. rx_page_desc[i].rx_page[j].addr =
  733. adapter->ring_vir_addr + offset;
  734. offset += rx_ring->real_page_size;
  735. }
  736. }
  737. /* Init CMB dma address */
  738. tx_ring->cmb_dma = adapter->ring_dma + offset;
  739. tx_ring->cmb = adapter->ring_vir_addr + offset;
  740. offset += sizeof(u32);
  741. for (i = 0; i < adapter->num_rx_queues; i++) {
  742. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  743. rx_page_desc[i].rx_page[j].write_offset_dma =
  744. adapter->ring_dma + offset;
  745. rx_page_desc[i].rx_page[j].write_offset_addr =
  746. adapter->ring_vir_addr + offset;
  747. offset += sizeof(u32);
  748. }
  749. }
  750. if (unlikely(offset > adapter->ring_size)) {
  751. netdev_err(adapter->netdev, "offset(%d) > ring size(%d) !!\n",
  752. offset, adapter->ring_size);
  753. err = -1;
  754. goto failed;
  755. }
  756. return 0;
  757. failed:
  758. if (adapter->ring_vir_addr != NULL) {
  759. pci_free_consistent(pdev, adapter->ring_size,
  760. adapter->ring_vir_addr, adapter->ring_dma);
  761. adapter->ring_vir_addr = NULL;
  762. }
  763. return err;
  764. }
  765. static inline void atl1e_configure_des_ring(const struct atl1e_adapter *adapter)
  766. {
  767. struct atl1e_hw *hw = (struct atl1e_hw *)&adapter->hw;
  768. struct atl1e_rx_ring *rx_ring =
  769. (struct atl1e_rx_ring *)&adapter->rx_ring;
  770. struct atl1e_tx_ring *tx_ring =
  771. (struct atl1e_tx_ring *)&adapter->tx_ring;
  772. struct atl1e_rx_page_desc *rx_page_desc = NULL;
  773. int i, j;
  774. AT_WRITE_REG(hw, REG_DESC_BASE_ADDR_HI,
  775. (u32)((adapter->ring_dma & AT_DMA_HI_ADDR_MASK) >> 32));
  776. AT_WRITE_REG(hw, REG_TPD_BASE_ADDR_LO,
  777. (u32)((tx_ring->dma) & AT_DMA_LO_ADDR_MASK));
  778. AT_WRITE_REG(hw, REG_TPD_RING_SIZE, (u16)(tx_ring->count));
  779. AT_WRITE_REG(hw, REG_HOST_TX_CMB_LO,
  780. (u32)((tx_ring->cmb_dma) & AT_DMA_LO_ADDR_MASK));
  781. rx_page_desc = rx_ring->rx_page_desc;
  782. /* RXF Page Physical address / Page Length */
  783. for (i = 0; i < AT_MAX_RECEIVE_QUEUE; i++) {
  784. AT_WRITE_REG(hw, atl1e_rx_page_hi_addr_regs[i],
  785. (u32)((adapter->ring_dma &
  786. AT_DMA_HI_ADDR_MASK) >> 32));
  787. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  788. u32 page_phy_addr;
  789. u32 offset_phy_addr;
  790. page_phy_addr = rx_page_desc[i].rx_page[j].dma;
  791. offset_phy_addr =
  792. rx_page_desc[i].rx_page[j].write_offset_dma;
  793. AT_WRITE_REG(hw, atl1e_rx_page_lo_addr_regs[i][j],
  794. page_phy_addr & AT_DMA_LO_ADDR_MASK);
  795. AT_WRITE_REG(hw, atl1e_rx_page_write_offset_regs[i][j],
  796. offset_phy_addr & AT_DMA_LO_ADDR_MASK);
  797. AT_WRITE_REGB(hw, atl1e_rx_page_vld_regs[i][j], 1);
  798. }
  799. }
  800. /* Page Length */
  801. AT_WRITE_REG(hw, REG_HOST_RXFPAGE_SIZE, rx_ring->page_size);
  802. /* Load all of base address above */
  803. AT_WRITE_REG(hw, REG_LOAD_PTR, 1);
  804. }
  805. static inline void atl1e_configure_tx(struct atl1e_adapter *adapter)
  806. {
  807. struct atl1e_hw *hw = (struct atl1e_hw *)&adapter->hw;
  808. u32 dev_ctrl_data = 0;
  809. u32 max_pay_load = 0;
  810. u32 jumbo_thresh = 0;
  811. u32 extra_size = 0; /* Jumbo frame threshold in QWORD unit */
  812. /* configure TXQ param */
  813. if (hw->nic_type != athr_l2e_revB) {
  814. extra_size = ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN;
  815. if (hw->max_frame_size <= 1500) {
  816. jumbo_thresh = hw->max_frame_size + extra_size;
  817. } else if (hw->max_frame_size < 6*1024) {
  818. jumbo_thresh =
  819. (hw->max_frame_size + extra_size) * 2 / 3;
  820. } else {
  821. jumbo_thresh = (hw->max_frame_size + extra_size) / 2;
  822. }
  823. AT_WRITE_REG(hw, REG_TX_EARLY_TH, (jumbo_thresh + 7) >> 3);
  824. }
  825. dev_ctrl_data = AT_READ_REG(hw, REG_DEVICE_CTRL);
  826. max_pay_load = ((dev_ctrl_data >> DEVICE_CTRL_MAX_PAYLOAD_SHIFT)) &
  827. DEVICE_CTRL_MAX_PAYLOAD_MASK;
  828. hw->dmaw_block = min_t(u32, max_pay_load, hw->dmaw_block);
  829. max_pay_load = ((dev_ctrl_data >> DEVICE_CTRL_MAX_RREQ_SZ_SHIFT)) &
  830. DEVICE_CTRL_MAX_RREQ_SZ_MASK;
  831. hw->dmar_block = min_t(u32, max_pay_load, hw->dmar_block);
  832. if (hw->nic_type != athr_l2e_revB)
  833. AT_WRITE_REGW(hw, REG_TXQ_CTRL + 2,
  834. atl1e_pay_load_size[hw->dmar_block]);
  835. /* enable TXQ */
  836. AT_WRITE_REGW(hw, REG_TXQ_CTRL,
  837. (((u16)hw->tpd_burst & TXQ_CTRL_NUM_TPD_BURST_MASK)
  838. << TXQ_CTRL_NUM_TPD_BURST_SHIFT)
  839. | TXQ_CTRL_ENH_MODE | TXQ_CTRL_EN);
  840. }
  841. static inline void atl1e_configure_rx(struct atl1e_adapter *adapter)
  842. {
  843. struct atl1e_hw *hw = (struct atl1e_hw *)&adapter->hw;
  844. u32 rxf_len = 0;
  845. u32 rxf_low = 0;
  846. u32 rxf_high = 0;
  847. u32 rxf_thresh_data = 0;
  848. u32 rxq_ctrl_data = 0;
  849. if (hw->nic_type != athr_l2e_revB) {
  850. AT_WRITE_REGW(hw, REG_RXQ_JMBOSZ_RRDTIM,
  851. (u16)((hw->rx_jumbo_th & RXQ_JMBOSZ_TH_MASK) <<
  852. RXQ_JMBOSZ_TH_SHIFT |
  853. (1 & RXQ_JMBO_LKAH_MASK) <<
  854. RXQ_JMBO_LKAH_SHIFT));
  855. rxf_len = AT_READ_REG(hw, REG_SRAM_RXF_LEN);
  856. rxf_high = rxf_len * 4 / 5;
  857. rxf_low = rxf_len / 5;
  858. rxf_thresh_data = ((rxf_high & RXQ_RXF_PAUSE_TH_HI_MASK)
  859. << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  860. ((rxf_low & RXQ_RXF_PAUSE_TH_LO_MASK)
  861. << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  862. AT_WRITE_REG(hw, REG_RXQ_RXF_PAUSE_THRESH, rxf_thresh_data);
  863. }
  864. /* RRS */
  865. AT_WRITE_REG(hw, REG_IDT_TABLE, hw->indirect_tab);
  866. AT_WRITE_REG(hw, REG_BASE_CPU_NUMBER, hw->base_cpu);
  867. if (hw->rrs_type & atl1e_rrs_ipv4)
  868. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV4;
  869. if (hw->rrs_type & atl1e_rrs_ipv4_tcp)
  870. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV4_TCP;
  871. if (hw->rrs_type & atl1e_rrs_ipv6)
  872. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV6;
  873. if (hw->rrs_type & atl1e_rrs_ipv6_tcp)
  874. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV6_TCP;
  875. if (hw->rrs_type != atl1e_rrs_disable)
  876. rxq_ctrl_data |=
  877. (RXQ_CTRL_HASH_ENABLE | RXQ_CTRL_RSS_MODE_MQUESINT);
  878. rxq_ctrl_data |= RXQ_CTRL_IPV6_XSUM_VERIFY_EN | RXQ_CTRL_PBA_ALIGN_32 |
  879. RXQ_CTRL_CUT_THRU_EN | RXQ_CTRL_EN;
  880. AT_WRITE_REG(hw, REG_RXQ_CTRL, rxq_ctrl_data);
  881. }
  882. static inline void atl1e_configure_dma(struct atl1e_adapter *adapter)
  883. {
  884. struct atl1e_hw *hw = &adapter->hw;
  885. u32 dma_ctrl_data = 0;
  886. dma_ctrl_data = DMA_CTRL_RXCMB_EN;
  887. dma_ctrl_data |= (((u32)hw->dmar_block) & DMA_CTRL_DMAR_BURST_LEN_MASK)
  888. << DMA_CTRL_DMAR_BURST_LEN_SHIFT;
  889. dma_ctrl_data |= (((u32)hw->dmaw_block) & DMA_CTRL_DMAW_BURST_LEN_MASK)
  890. << DMA_CTRL_DMAW_BURST_LEN_SHIFT;
  891. dma_ctrl_data |= DMA_CTRL_DMAR_REQ_PRI | DMA_CTRL_DMAR_OUT_ORDER;
  892. dma_ctrl_data |= (((u32)hw->dmar_dly_cnt) & DMA_CTRL_DMAR_DLY_CNT_MASK)
  893. << DMA_CTRL_DMAR_DLY_CNT_SHIFT;
  894. dma_ctrl_data |= (((u32)hw->dmaw_dly_cnt) & DMA_CTRL_DMAW_DLY_CNT_MASK)
  895. << DMA_CTRL_DMAW_DLY_CNT_SHIFT;
  896. AT_WRITE_REG(hw, REG_DMA_CTRL, dma_ctrl_data);
  897. }
  898. static void atl1e_setup_mac_ctrl(struct atl1e_adapter *adapter)
  899. {
  900. u32 value;
  901. struct atl1e_hw *hw = &adapter->hw;
  902. struct net_device *netdev = adapter->netdev;
  903. /* Config MAC CTRL Register */
  904. value = MAC_CTRL_TX_EN |
  905. MAC_CTRL_RX_EN ;
  906. if (FULL_DUPLEX == adapter->link_duplex)
  907. value |= MAC_CTRL_DUPLX;
  908. value |= ((u32)((SPEED_1000 == adapter->link_speed) ?
  909. MAC_CTRL_SPEED_1000 : MAC_CTRL_SPEED_10_100) <<
  910. MAC_CTRL_SPEED_SHIFT);
  911. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  912. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  913. value |= (((u32)adapter->hw.preamble_len &
  914. MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  915. __atl1e_vlan_mode(netdev->features, &value);
  916. value |= MAC_CTRL_BC_EN;
  917. if (netdev->flags & IFF_PROMISC)
  918. value |= MAC_CTRL_PROMIS_EN;
  919. if (netdev->flags & IFF_ALLMULTI)
  920. value |= MAC_CTRL_MC_ALL_EN;
  921. AT_WRITE_REG(hw, REG_MAC_CTRL, value);
  922. }
  923. /*
  924. * atl1e_configure - Configure Transmit&Receive Unit after Reset
  925. * @adapter: board private structure
  926. *
  927. * Configure the Tx /Rx unit of the MAC after a reset.
  928. */
  929. static int atl1e_configure(struct atl1e_adapter *adapter)
  930. {
  931. struct atl1e_hw *hw = &adapter->hw;
  932. u32 intr_status_data = 0;
  933. /* clear interrupt status */
  934. AT_WRITE_REG(hw, REG_ISR, ~0);
  935. /* 1. set MAC Address */
  936. atl1e_hw_set_mac_addr(hw);
  937. /* 2. Init the Multicast HASH table done by set_muti */
  938. /* 3. Clear any WOL status */
  939. AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
  940. /* 4. Descripter Ring BaseMem/Length/Read ptr/Write ptr
  941. * TPD Ring/SMB/RXF0 Page CMBs, they use the same
  942. * High 32bits memory */
  943. atl1e_configure_des_ring(adapter);
  944. /* 5. set Interrupt Moderator Timer */
  945. AT_WRITE_REGW(hw, REG_IRQ_MODU_TIMER_INIT, hw->imt);
  946. AT_WRITE_REGW(hw, REG_IRQ_MODU_TIMER2_INIT, hw->imt);
  947. AT_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_LED_MODE |
  948. MASTER_CTRL_ITIMER_EN | MASTER_CTRL_ITIMER2_EN);
  949. /* 6. rx/tx threshold to trig interrupt */
  950. AT_WRITE_REGW(hw, REG_TRIG_RRD_THRESH, hw->rrd_thresh);
  951. AT_WRITE_REGW(hw, REG_TRIG_TPD_THRESH, hw->tpd_thresh);
  952. AT_WRITE_REGW(hw, REG_TRIG_RXTIMER, hw->rx_count_down);
  953. AT_WRITE_REGW(hw, REG_TRIG_TXTIMER, hw->tx_count_down);
  954. /* 7. set Interrupt Clear Timer */
  955. AT_WRITE_REGW(hw, REG_CMBDISDMA_TIMER, hw->ict);
  956. /* 8. set MTU */
  957. AT_WRITE_REG(hw, REG_MTU, hw->max_frame_size + ETH_HLEN +
  958. VLAN_HLEN + ETH_FCS_LEN);
  959. /* 9. config TXQ early tx threshold */
  960. atl1e_configure_tx(adapter);
  961. /* 10. config RXQ */
  962. atl1e_configure_rx(adapter);
  963. /* 11. config DMA Engine */
  964. atl1e_configure_dma(adapter);
  965. /* 12. smb timer to trig interrupt */
  966. AT_WRITE_REG(hw, REG_SMB_STAT_TIMER, hw->smb_timer);
  967. intr_status_data = AT_READ_REG(hw, REG_ISR);
  968. if (unlikely((intr_status_data & ISR_PHY_LINKDOWN) != 0)) {
  969. netdev_err(adapter->netdev,
  970. "atl1e_configure failed, PCIE phy link down\n");
  971. return -1;
  972. }
  973. AT_WRITE_REG(hw, REG_ISR, 0x7fffffff);
  974. return 0;
  975. }
  976. /*
  977. * atl1e_get_stats - Get System Network Statistics
  978. * @netdev: network interface device structure
  979. *
  980. * Returns the address of the device statistics structure.
  981. * The statistics are actually updated from the timer callback.
  982. */
  983. static struct net_device_stats *atl1e_get_stats(struct net_device *netdev)
  984. {
  985. struct atl1e_adapter *adapter = netdev_priv(netdev);
  986. struct atl1e_hw_stats *hw_stats = &adapter->hw_stats;
  987. struct net_device_stats *net_stats = &netdev->stats;
  988. net_stats->rx_packets = hw_stats->rx_ok;
  989. net_stats->tx_packets = hw_stats->tx_ok;
  990. net_stats->rx_bytes = hw_stats->rx_byte_cnt;
  991. net_stats->tx_bytes = hw_stats->tx_byte_cnt;
  992. net_stats->multicast = hw_stats->rx_mcast;
  993. net_stats->collisions = hw_stats->tx_1_col +
  994. hw_stats->tx_2_col * 2 +
  995. hw_stats->tx_late_col + hw_stats->tx_abort_col;
  996. net_stats->rx_errors = hw_stats->rx_frag + hw_stats->rx_fcs_err +
  997. hw_stats->rx_len_err + hw_stats->rx_sz_ov +
  998. hw_stats->rx_rrd_ov + hw_stats->rx_align_err;
  999. net_stats->rx_fifo_errors = hw_stats->rx_rxf_ov;
  1000. net_stats->rx_length_errors = hw_stats->rx_len_err;
  1001. net_stats->rx_crc_errors = hw_stats->rx_fcs_err;
  1002. net_stats->rx_frame_errors = hw_stats->rx_align_err;
  1003. net_stats->rx_over_errors = hw_stats->rx_rrd_ov + hw_stats->rx_rxf_ov;
  1004. net_stats->rx_missed_errors = hw_stats->rx_rrd_ov + hw_stats->rx_rxf_ov;
  1005. net_stats->tx_errors = hw_stats->tx_late_col + hw_stats->tx_abort_col +
  1006. hw_stats->tx_underrun + hw_stats->tx_trunc;
  1007. net_stats->tx_fifo_errors = hw_stats->tx_underrun;
  1008. net_stats->tx_aborted_errors = hw_stats->tx_abort_col;
  1009. net_stats->tx_window_errors = hw_stats->tx_late_col;
  1010. return net_stats;
  1011. }
  1012. static void atl1e_update_hw_stats(struct atl1e_adapter *adapter)
  1013. {
  1014. u16 hw_reg_addr = 0;
  1015. unsigned long *stats_item = NULL;
  1016. /* update rx status */
  1017. hw_reg_addr = REG_MAC_RX_STATUS_BIN;
  1018. stats_item = &adapter->hw_stats.rx_ok;
  1019. while (hw_reg_addr <= REG_MAC_RX_STATUS_END) {
  1020. *stats_item += AT_READ_REG(&adapter->hw, hw_reg_addr);
  1021. stats_item++;
  1022. hw_reg_addr += 4;
  1023. }
  1024. /* update tx status */
  1025. hw_reg_addr = REG_MAC_TX_STATUS_BIN;
  1026. stats_item = &adapter->hw_stats.tx_ok;
  1027. while (hw_reg_addr <= REG_MAC_TX_STATUS_END) {
  1028. *stats_item += AT_READ_REG(&adapter->hw, hw_reg_addr);
  1029. stats_item++;
  1030. hw_reg_addr += 4;
  1031. }
  1032. }
  1033. static inline void atl1e_clear_phy_int(struct atl1e_adapter *adapter)
  1034. {
  1035. u16 phy_data;
  1036. spin_lock(&adapter->mdio_lock);
  1037. atl1e_read_phy_reg(&adapter->hw, MII_INT_STATUS, &phy_data);
  1038. spin_unlock(&adapter->mdio_lock);
  1039. }
  1040. static bool atl1e_clean_tx_irq(struct atl1e_adapter *adapter)
  1041. {
  1042. struct atl1e_tx_ring *tx_ring = (struct atl1e_tx_ring *)
  1043. &adapter->tx_ring;
  1044. struct atl1e_tx_buffer *tx_buffer = NULL;
  1045. u16 hw_next_to_clean = AT_READ_REGW(&adapter->hw, REG_TPD_CONS_IDX);
  1046. u16 next_to_clean = atomic_read(&tx_ring->next_to_clean);
  1047. while (next_to_clean != hw_next_to_clean) {
  1048. tx_buffer = &tx_ring->tx_buffer[next_to_clean];
  1049. if (tx_buffer->dma) {
  1050. if (tx_buffer->flags & ATL1E_TX_PCIMAP_SINGLE)
  1051. pci_unmap_single(adapter->pdev, tx_buffer->dma,
  1052. tx_buffer->length, PCI_DMA_TODEVICE);
  1053. else if (tx_buffer->flags & ATL1E_TX_PCIMAP_PAGE)
  1054. pci_unmap_page(adapter->pdev, tx_buffer->dma,
  1055. tx_buffer->length, PCI_DMA_TODEVICE);
  1056. tx_buffer->dma = 0;
  1057. }
  1058. if (tx_buffer->skb) {
  1059. dev_kfree_skb_irq(tx_buffer->skb);
  1060. tx_buffer->skb = NULL;
  1061. }
  1062. if (++next_to_clean == tx_ring->count)
  1063. next_to_clean = 0;
  1064. }
  1065. atomic_set(&tx_ring->next_to_clean, next_to_clean);
  1066. if (netif_queue_stopped(adapter->netdev) &&
  1067. netif_carrier_ok(adapter->netdev)) {
  1068. netif_wake_queue(adapter->netdev);
  1069. }
  1070. return true;
  1071. }
  1072. /*
  1073. * atl1e_intr - Interrupt Handler
  1074. * @irq: interrupt number
  1075. * @data: pointer to a network interface device structure
  1076. * @pt_regs: CPU registers structure
  1077. */
  1078. static irqreturn_t atl1e_intr(int irq, void *data)
  1079. {
  1080. struct net_device *netdev = data;
  1081. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1082. struct atl1e_hw *hw = &adapter->hw;
  1083. int max_ints = AT_MAX_INT_WORK;
  1084. int handled = IRQ_NONE;
  1085. u32 status;
  1086. do {
  1087. status = AT_READ_REG(hw, REG_ISR);
  1088. if ((status & IMR_NORMAL_MASK) == 0 ||
  1089. (status & ISR_DIS_INT) != 0) {
  1090. if (max_ints != AT_MAX_INT_WORK)
  1091. handled = IRQ_HANDLED;
  1092. break;
  1093. }
  1094. /* link event */
  1095. if (status & ISR_GPHY)
  1096. atl1e_clear_phy_int(adapter);
  1097. /* Ack ISR */
  1098. AT_WRITE_REG(hw, REG_ISR, status | ISR_DIS_INT);
  1099. handled = IRQ_HANDLED;
  1100. /* check if PCIE PHY Link down */
  1101. if (status & ISR_PHY_LINKDOWN) {
  1102. netdev_err(adapter->netdev,
  1103. "pcie phy linkdown %x\n", status);
  1104. if (netif_running(adapter->netdev)) {
  1105. /* reset MAC */
  1106. atl1e_irq_reset(adapter);
  1107. schedule_work(&adapter->reset_task);
  1108. break;
  1109. }
  1110. }
  1111. /* check if DMA read/write error */
  1112. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  1113. netdev_err(adapter->netdev,
  1114. "PCIE DMA RW error (status = 0x%x)\n",
  1115. status);
  1116. atl1e_irq_reset(adapter);
  1117. schedule_work(&adapter->reset_task);
  1118. break;
  1119. }
  1120. if (status & ISR_SMB)
  1121. atl1e_update_hw_stats(adapter);
  1122. /* link event */
  1123. if (status & (ISR_GPHY | ISR_MANUAL)) {
  1124. netdev->stats.tx_carrier_errors++;
  1125. atl1e_link_chg_event(adapter);
  1126. break;
  1127. }
  1128. /* transmit event */
  1129. if (status & ISR_TX_EVENT)
  1130. atl1e_clean_tx_irq(adapter);
  1131. if (status & ISR_RX_EVENT) {
  1132. /*
  1133. * disable rx interrupts, without
  1134. * the synchronize_irq bit
  1135. */
  1136. AT_WRITE_REG(hw, REG_IMR,
  1137. IMR_NORMAL_MASK & ~ISR_RX_EVENT);
  1138. AT_WRITE_FLUSH(hw);
  1139. if (likely(napi_schedule_prep(
  1140. &adapter->napi)))
  1141. __napi_schedule(&adapter->napi);
  1142. }
  1143. } while (--max_ints > 0);
  1144. /* re-enable Interrupt*/
  1145. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  1146. return handled;
  1147. }
  1148. static inline void atl1e_rx_checksum(struct atl1e_adapter *adapter,
  1149. struct sk_buff *skb, struct atl1e_recv_ret_status *prrs)
  1150. {
  1151. u8 *packet = (u8 *)(prrs + 1);
  1152. struct iphdr *iph;
  1153. u16 head_len = ETH_HLEN;
  1154. u16 pkt_flags;
  1155. u16 err_flags;
  1156. skb_checksum_none_assert(skb);
  1157. pkt_flags = prrs->pkt_flag;
  1158. err_flags = prrs->err_flag;
  1159. if (((pkt_flags & RRS_IS_IPV4) || (pkt_flags & RRS_IS_IPV6)) &&
  1160. ((pkt_flags & RRS_IS_TCP) || (pkt_flags & RRS_IS_UDP))) {
  1161. if (pkt_flags & RRS_IS_IPV4) {
  1162. if (pkt_flags & RRS_IS_802_3)
  1163. head_len += 8;
  1164. iph = (struct iphdr *) (packet + head_len);
  1165. if (iph->frag_off != 0 && !(pkt_flags & RRS_IS_IP_DF))
  1166. goto hw_xsum;
  1167. }
  1168. if (!(err_flags & (RRS_ERR_IP_CSUM | RRS_ERR_L4_CSUM))) {
  1169. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1170. return;
  1171. }
  1172. }
  1173. hw_xsum :
  1174. return;
  1175. }
  1176. static struct atl1e_rx_page *atl1e_get_rx_page(struct atl1e_adapter *adapter,
  1177. u8 que)
  1178. {
  1179. struct atl1e_rx_page_desc *rx_page_desc =
  1180. (struct atl1e_rx_page_desc *) adapter->rx_ring.rx_page_desc;
  1181. u8 rx_using = rx_page_desc[que].rx_using;
  1182. return (struct atl1e_rx_page *)&(rx_page_desc[que].rx_page[rx_using]);
  1183. }
  1184. static void atl1e_clean_rx_irq(struct atl1e_adapter *adapter, u8 que,
  1185. int *work_done, int work_to_do)
  1186. {
  1187. struct net_device *netdev = adapter->netdev;
  1188. struct atl1e_rx_ring *rx_ring = (struct atl1e_rx_ring *)
  1189. &adapter->rx_ring;
  1190. struct atl1e_rx_page_desc *rx_page_desc =
  1191. (struct atl1e_rx_page_desc *) rx_ring->rx_page_desc;
  1192. struct sk_buff *skb = NULL;
  1193. struct atl1e_rx_page *rx_page = atl1e_get_rx_page(adapter, que);
  1194. u32 packet_size, write_offset;
  1195. struct atl1e_recv_ret_status *prrs;
  1196. write_offset = *(rx_page->write_offset_addr);
  1197. if (likely(rx_page->read_offset < write_offset)) {
  1198. do {
  1199. if (*work_done >= work_to_do)
  1200. break;
  1201. (*work_done)++;
  1202. /* get new packet's rrs */
  1203. prrs = (struct atl1e_recv_ret_status *) (rx_page->addr +
  1204. rx_page->read_offset);
  1205. /* check sequence number */
  1206. if (prrs->seq_num != rx_page_desc[que].rx_nxseq) {
  1207. netdev_err(netdev,
  1208. "rx sequence number error (rx=%d) (expect=%d)\n",
  1209. prrs->seq_num,
  1210. rx_page_desc[que].rx_nxseq);
  1211. rx_page_desc[que].rx_nxseq++;
  1212. /* just for debug use */
  1213. AT_WRITE_REG(&adapter->hw, REG_DEBUG_DATA0,
  1214. (((u32)prrs->seq_num) << 16) |
  1215. rx_page_desc[que].rx_nxseq);
  1216. goto fatal_err;
  1217. }
  1218. rx_page_desc[que].rx_nxseq++;
  1219. /* error packet */
  1220. if (prrs->pkt_flag & RRS_IS_ERR_FRAME) {
  1221. if (prrs->err_flag & (RRS_ERR_BAD_CRC |
  1222. RRS_ERR_DRIBBLE | RRS_ERR_CODE |
  1223. RRS_ERR_TRUNC)) {
  1224. /* hardware error, discard this packet*/
  1225. netdev_err(netdev,
  1226. "rx packet desc error %x\n",
  1227. *((u32 *)prrs + 1));
  1228. goto skip_pkt;
  1229. }
  1230. }
  1231. packet_size = ((prrs->word1 >> RRS_PKT_SIZE_SHIFT) &
  1232. RRS_PKT_SIZE_MASK) - 4; /* CRC */
  1233. skb = netdev_alloc_skb_ip_align(netdev, packet_size);
  1234. if (skb == NULL) {
  1235. netdev_warn(netdev,
  1236. "Memory squeeze, deferring packet\n");
  1237. goto skip_pkt;
  1238. }
  1239. memcpy(skb->data, (u8 *)(prrs + 1), packet_size);
  1240. skb_put(skb, packet_size);
  1241. skb->protocol = eth_type_trans(skb, netdev);
  1242. atl1e_rx_checksum(adapter, skb, prrs);
  1243. if (prrs->pkt_flag & RRS_IS_VLAN_TAG) {
  1244. u16 vlan_tag = (prrs->vtag >> 4) |
  1245. ((prrs->vtag & 7) << 13) |
  1246. ((prrs->vtag & 8) << 9);
  1247. netdev_dbg(netdev,
  1248. "RXD VLAN TAG<RRD>=0x%04x\n",
  1249. prrs->vtag);
  1250. __vlan_hwaccel_put_tag(skb, vlan_tag);
  1251. }
  1252. netif_receive_skb(skb);
  1253. skip_pkt:
  1254. /* skip current packet whether it's ok or not. */
  1255. rx_page->read_offset +=
  1256. (((u32)((prrs->word1 >> RRS_PKT_SIZE_SHIFT) &
  1257. RRS_PKT_SIZE_MASK) +
  1258. sizeof(struct atl1e_recv_ret_status) + 31) &
  1259. 0xFFFFFFE0);
  1260. if (rx_page->read_offset >= rx_ring->page_size) {
  1261. /* mark this page clean */
  1262. u16 reg_addr;
  1263. u8 rx_using;
  1264. rx_page->read_offset =
  1265. *(rx_page->write_offset_addr) = 0;
  1266. rx_using = rx_page_desc[que].rx_using;
  1267. reg_addr =
  1268. atl1e_rx_page_vld_regs[que][rx_using];
  1269. AT_WRITE_REGB(&adapter->hw, reg_addr, 1);
  1270. rx_page_desc[que].rx_using ^= 1;
  1271. rx_page = atl1e_get_rx_page(adapter, que);
  1272. }
  1273. write_offset = *(rx_page->write_offset_addr);
  1274. } while (rx_page->read_offset < write_offset);
  1275. }
  1276. return;
  1277. fatal_err:
  1278. if (!test_bit(__AT_DOWN, &adapter->flags))
  1279. schedule_work(&adapter->reset_task);
  1280. }
  1281. /*
  1282. * atl1e_clean - NAPI Rx polling callback
  1283. * @adapter: board private structure
  1284. */
  1285. static int atl1e_clean(struct napi_struct *napi, int budget)
  1286. {
  1287. struct atl1e_adapter *adapter =
  1288. container_of(napi, struct atl1e_adapter, napi);
  1289. u32 imr_data;
  1290. int work_done = 0;
  1291. /* Keep link state information with original netdev */
  1292. if (!netif_carrier_ok(adapter->netdev))
  1293. goto quit_polling;
  1294. atl1e_clean_rx_irq(adapter, 0, &work_done, budget);
  1295. /* If no Tx and not enough Rx work done, exit the polling mode */
  1296. if (work_done < budget) {
  1297. quit_polling:
  1298. napi_complete(napi);
  1299. imr_data = AT_READ_REG(&adapter->hw, REG_IMR);
  1300. AT_WRITE_REG(&adapter->hw, REG_IMR, imr_data | ISR_RX_EVENT);
  1301. /* test debug */
  1302. if (test_bit(__AT_DOWN, &adapter->flags)) {
  1303. atomic_dec(&adapter->irq_sem);
  1304. netdev_err(adapter->netdev,
  1305. "atl1e_clean is called when AT_DOWN\n");
  1306. }
  1307. /* reenable RX intr */
  1308. /*atl1e_irq_enable(adapter); */
  1309. }
  1310. return work_done;
  1311. }
  1312. #ifdef CONFIG_NET_POLL_CONTROLLER
  1313. /*
  1314. * Polling 'interrupt' - used by things like netconsole to send skbs
  1315. * without having to re-enable interrupts. It's not called while
  1316. * the interrupt routine is executing.
  1317. */
  1318. static void atl1e_netpoll(struct net_device *netdev)
  1319. {
  1320. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1321. disable_irq(adapter->pdev->irq);
  1322. atl1e_intr(adapter->pdev->irq, netdev);
  1323. enable_irq(adapter->pdev->irq);
  1324. }
  1325. #endif
  1326. static inline u16 atl1e_tpd_avail(struct atl1e_adapter *adapter)
  1327. {
  1328. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1329. u16 next_to_use = 0;
  1330. u16 next_to_clean = 0;
  1331. next_to_clean = atomic_read(&tx_ring->next_to_clean);
  1332. next_to_use = tx_ring->next_to_use;
  1333. return (u16)(next_to_clean > next_to_use) ?
  1334. (next_to_clean - next_to_use - 1) :
  1335. (tx_ring->count + next_to_clean - next_to_use - 1);
  1336. }
  1337. /*
  1338. * get next usable tpd
  1339. * Note: should call atl1e_tdp_avail to make sure
  1340. * there is enough tpd to use
  1341. */
  1342. static struct atl1e_tpd_desc *atl1e_get_tpd(struct atl1e_adapter *adapter)
  1343. {
  1344. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1345. u16 next_to_use = 0;
  1346. next_to_use = tx_ring->next_to_use;
  1347. if (++tx_ring->next_to_use == tx_ring->count)
  1348. tx_ring->next_to_use = 0;
  1349. memset(&tx_ring->desc[next_to_use], 0, sizeof(struct atl1e_tpd_desc));
  1350. return (struct atl1e_tpd_desc *)&tx_ring->desc[next_to_use];
  1351. }
  1352. static struct atl1e_tx_buffer *
  1353. atl1e_get_tx_buffer(struct atl1e_adapter *adapter, struct atl1e_tpd_desc *tpd)
  1354. {
  1355. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1356. return &tx_ring->tx_buffer[tpd - tx_ring->desc];
  1357. }
  1358. /* Calculate the transmit packet descript needed*/
  1359. static u16 atl1e_cal_tdp_req(const struct sk_buff *skb)
  1360. {
  1361. int i = 0;
  1362. u16 tpd_req = 1;
  1363. u16 fg_size = 0;
  1364. u16 proto_hdr_len = 0;
  1365. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1366. fg_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
  1367. tpd_req += ((fg_size + MAX_TX_BUF_LEN - 1) >> MAX_TX_BUF_SHIFT);
  1368. }
  1369. if (skb_is_gso(skb)) {
  1370. if (skb->protocol == htons(ETH_P_IP) ||
  1371. (skb_shinfo(skb)->gso_type == SKB_GSO_TCPV6)) {
  1372. proto_hdr_len = skb_transport_offset(skb) +
  1373. tcp_hdrlen(skb);
  1374. if (proto_hdr_len < skb_headlen(skb)) {
  1375. tpd_req += ((skb_headlen(skb) - proto_hdr_len +
  1376. MAX_TX_BUF_LEN - 1) >>
  1377. MAX_TX_BUF_SHIFT);
  1378. }
  1379. }
  1380. }
  1381. return tpd_req;
  1382. }
  1383. static int atl1e_tso_csum(struct atl1e_adapter *adapter,
  1384. struct sk_buff *skb, struct atl1e_tpd_desc *tpd)
  1385. {
  1386. u8 hdr_len;
  1387. u32 real_len;
  1388. unsigned short offload_type;
  1389. int err;
  1390. if (skb_is_gso(skb)) {
  1391. if (skb_header_cloned(skb)) {
  1392. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  1393. if (unlikely(err))
  1394. return -1;
  1395. }
  1396. offload_type = skb_shinfo(skb)->gso_type;
  1397. if (offload_type & SKB_GSO_TCPV4) {
  1398. real_len = (((unsigned char *)ip_hdr(skb) - skb->data)
  1399. + ntohs(ip_hdr(skb)->tot_len));
  1400. if (real_len < skb->len)
  1401. pskb_trim(skb, real_len);
  1402. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1403. if (unlikely(skb->len == hdr_len)) {
  1404. /* only xsum need */
  1405. netdev_warn(adapter->netdev,
  1406. "IPV4 tso with zero data??\n");
  1407. goto check_sum;
  1408. } else {
  1409. ip_hdr(skb)->check = 0;
  1410. ip_hdr(skb)->tot_len = 0;
  1411. tcp_hdr(skb)->check = ~csum_tcpudp_magic(
  1412. ip_hdr(skb)->saddr,
  1413. ip_hdr(skb)->daddr,
  1414. 0, IPPROTO_TCP, 0);
  1415. tpd->word3 |= (ip_hdr(skb)->ihl &
  1416. TDP_V4_IPHL_MASK) <<
  1417. TPD_V4_IPHL_SHIFT;
  1418. tpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1419. TPD_TCPHDRLEN_MASK) <<
  1420. TPD_TCPHDRLEN_SHIFT;
  1421. tpd->word3 |= ((skb_shinfo(skb)->gso_size) &
  1422. TPD_MSS_MASK) << TPD_MSS_SHIFT;
  1423. tpd->word3 |= 1 << TPD_SEGMENT_EN_SHIFT;
  1424. }
  1425. return 0;
  1426. }
  1427. }
  1428. check_sum:
  1429. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  1430. u8 css, cso;
  1431. cso = skb_checksum_start_offset(skb);
  1432. if (unlikely(cso & 0x1)) {
  1433. netdev_err(adapter->netdev,
  1434. "payload offset should not ant event number\n");
  1435. return -1;
  1436. } else {
  1437. css = cso + skb->csum_offset;
  1438. tpd->word3 |= (cso & TPD_PLOADOFFSET_MASK) <<
  1439. TPD_PLOADOFFSET_SHIFT;
  1440. tpd->word3 |= (css & TPD_CCSUMOFFSET_MASK) <<
  1441. TPD_CCSUMOFFSET_SHIFT;
  1442. tpd->word3 |= 1 << TPD_CC_SEGMENT_EN_SHIFT;
  1443. }
  1444. }
  1445. return 0;
  1446. }
  1447. static void atl1e_tx_map(struct atl1e_adapter *adapter,
  1448. struct sk_buff *skb, struct atl1e_tpd_desc *tpd)
  1449. {
  1450. struct atl1e_tpd_desc *use_tpd = NULL;
  1451. struct atl1e_tx_buffer *tx_buffer = NULL;
  1452. u16 buf_len = skb_headlen(skb);
  1453. u16 map_len = 0;
  1454. u16 mapped_len = 0;
  1455. u16 hdr_len = 0;
  1456. u16 nr_frags;
  1457. u16 f;
  1458. int segment;
  1459. nr_frags = skb_shinfo(skb)->nr_frags;
  1460. segment = (tpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK;
  1461. if (segment) {
  1462. /* TSO */
  1463. map_len = hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1464. use_tpd = tpd;
  1465. tx_buffer = atl1e_get_tx_buffer(adapter, use_tpd);
  1466. tx_buffer->length = map_len;
  1467. tx_buffer->dma = pci_map_single(adapter->pdev,
  1468. skb->data, hdr_len, PCI_DMA_TODEVICE);
  1469. ATL1E_SET_PCIMAP_TYPE(tx_buffer, ATL1E_TX_PCIMAP_SINGLE);
  1470. mapped_len += map_len;
  1471. use_tpd->buffer_addr = cpu_to_le64(tx_buffer->dma);
  1472. use_tpd->word2 = (use_tpd->word2 & (~TPD_BUFLEN_MASK)) |
  1473. ((cpu_to_le32(tx_buffer->length) &
  1474. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT);
  1475. }
  1476. while (mapped_len < buf_len) {
  1477. /* mapped_len == 0, means we should use the first tpd,
  1478. which is given by caller */
  1479. if (mapped_len == 0) {
  1480. use_tpd = tpd;
  1481. } else {
  1482. use_tpd = atl1e_get_tpd(adapter);
  1483. memcpy(use_tpd, tpd, sizeof(struct atl1e_tpd_desc));
  1484. }
  1485. tx_buffer = atl1e_get_tx_buffer(adapter, use_tpd);
  1486. tx_buffer->skb = NULL;
  1487. tx_buffer->length = map_len =
  1488. ((buf_len - mapped_len) >= MAX_TX_BUF_LEN) ?
  1489. MAX_TX_BUF_LEN : (buf_len - mapped_len);
  1490. tx_buffer->dma =
  1491. pci_map_single(adapter->pdev, skb->data + mapped_len,
  1492. map_len, PCI_DMA_TODEVICE);
  1493. ATL1E_SET_PCIMAP_TYPE(tx_buffer, ATL1E_TX_PCIMAP_SINGLE);
  1494. mapped_len += map_len;
  1495. use_tpd->buffer_addr = cpu_to_le64(tx_buffer->dma);
  1496. use_tpd->word2 = (use_tpd->word2 & (~TPD_BUFLEN_MASK)) |
  1497. ((cpu_to_le32(tx_buffer->length) &
  1498. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT);
  1499. }
  1500. for (f = 0; f < nr_frags; f++) {
  1501. const struct skb_frag_struct *frag;
  1502. u16 i;
  1503. u16 seg_num;
  1504. frag = &skb_shinfo(skb)->frags[f];
  1505. buf_len = skb_frag_size(frag);
  1506. seg_num = (buf_len + MAX_TX_BUF_LEN - 1) / MAX_TX_BUF_LEN;
  1507. for (i = 0; i < seg_num; i++) {
  1508. use_tpd = atl1e_get_tpd(adapter);
  1509. memcpy(use_tpd, tpd, sizeof(struct atl1e_tpd_desc));
  1510. tx_buffer = atl1e_get_tx_buffer(adapter, use_tpd);
  1511. BUG_ON(tx_buffer->skb);
  1512. tx_buffer->skb = NULL;
  1513. tx_buffer->length =
  1514. (buf_len > MAX_TX_BUF_LEN) ?
  1515. MAX_TX_BUF_LEN : buf_len;
  1516. buf_len -= tx_buffer->length;
  1517. tx_buffer->dma = skb_frag_dma_map(&adapter->pdev->dev,
  1518. frag,
  1519. (i * MAX_TX_BUF_LEN),
  1520. tx_buffer->length,
  1521. DMA_TO_DEVICE);
  1522. ATL1E_SET_PCIMAP_TYPE(tx_buffer, ATL1E_TX_PCIMAP_PAGE);
  1523. use_tpd->buffer_addr = cpu_to_le64(tx_buffer->dma);
  1524. use_tpd->word2 = (use_tpd->word2 & (~TPD_BUFLEN_MASK)) |
  1525. ((cpu_to_le32(tx_buffer->length) &
  1526. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT);
  1527. }
  1528. }
  1529. if ((tpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK)
  1530. /* note this one is a tcp header */
  1531. tpd->word3 |= 1 << TPD_HDRFLAG_SHIFT;
  1532. /* The last tpd */
  1533. use_tpd->word3 |= 1 << TPD_EOP_SHIFT;
  1534. /* The last buffer info contain the skb address,
  1535. so it will be free after unmap */
  1536. tx_buffer->skb = skb;
  1537. }
  1538. static void atl1e_tx_queue(struct atl1e_adapter *adapter, u16 count,
  1539. struct atl1e_tpd_desc *tpd)
  1540. {
  1541. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1542. /* Force memory writes to complete before letting h/w
  1543. * know there are new descriptors to fetch. (Only
  1544. * applicable for weak-ordered memory model archs,
  1545. * such as IA-64). */
  1546. wmb();
  1547. AT_WRITE_REG(&adapter->hw, REG_MB_TPD_PROD_IDX, tx_ring->next_to_use);
  1548. }
  1549. static netdev_tx_t atl1e_xmit_frame(struct sk_buff *skb,
  1550. struct net_device *netdev)
  1551. {
  1552. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1553. unsigned long flags;
  1554. u16 tpd_req = 1;
  1555. struct atl1e_tpd_desc *tpd;
  1556. if (test_bit(__AT_DOWN, &adapter->flags)) {
  1557. dev_kfree_skb_any(skb);
  1558. return NETDEV_TX_OK;
  1559. }
  1560. if (unlikely(skb->len <= 0)) {
  1561. dev_kfree_skb_any(skb);
  1562. return NETDEV_TX_OK;
  1563. }
  1564. tpd_req = atl1e_cal_tdp_req(skb);
  1565. if (!spin_trylock_irqsave(&adapter->tx_lock, flags))
  1566. return NETDEV_TX_LOCKED;
  1567. if (atl1e_tpd_avail(adapter) < tpd_req) {
  1568. /* no enough descriptor, just stop queue */
  1569. netif_stop_queue(netdev);
  1570. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1571. return NETDEV_TX_BUSY;
  1572. }
  1573. tpd = atl1e_get_tpd(adapter);
  1574. if (vlan_tx_tag_present(skb)) {
  1575. u16 vlan_tag = vlan_tx_tag_get(skb);
  1576. u16 atl1e_vlan_tag;
  1577. tpd->word3 |= 1 << TPD_INS_VL_TAG_SHIFT;
  1578. AT_VLAN_TAG_TO_TPD_TAG(vlan_tag, atl1e_vlan_tag);
  1579. tpd->word2 |= (atl1e_vlan_tag & TPD_VLANTAG_MASK) <<
  1580. TPD_VLAN_SHIFT;
  1581. }
  1582. if (skb->protocol == htons(ETH_P_8021Q))
  1583. tpd->word3 |= 1 << TPD_VL_TAGGED_SHIFT;
  1584. if (skb_network_offset(skb) != ETH_HLEN)
  1585. tpd->word3 |= 1 << TPD_ETHTYPE_SHIFT; /* 802.3 frame */
  1586. /* do TSO and check sum */
  1587. if (atl1e_tso_csum(adapter, skb, tpd) != 0) {
  1588. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1589. dev_kfree_skb_any(skb);
  1590. return NETDEV_TX_OK;
  1591. }
  1592. atl1e_tx_map(adapter, skb, tpd);
  1593. atl1e_tx_queue(adapter, tpd_req, tpd);
  1594. netdev->trans_start = jiffies; /* NETIF_F_LLTX driver :( */
  1595. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1596. return NETDEV_TX_OK;
  1597. }
  1598. static void atl1e_free_irq(struct atl1e_adapter *adapter)
  1599. {
  1600. struct net_device *netdev = adapter->netdev;
  1601. free_irq(adapter->pdev->irq, netdev);
  1602. if (adapter->have_msi)
  1603. pci_disable_msi(adapter->pdev);
  1604. }
  1605. static int atl1e_request_irq(struct atl1e_adapter *adapter)
  1606. {
  1607. struct pci_dev *pdev = adapter->pdev;
  1608. struct net_device *netdev = adapter->netdev;
  1609. int flags = 0;
  1610. int err = 0;
  1611. adapter->have_msi = true;
  1612. err = pci_enable_msi(adapter->pdev);
  1613. if (err) {
  1614. netdev_dbg(adapter->netdev,
  1615. "Unable to allocate MSI interrupt Error: %d\n", err);
  1616. adapter->have_msi = false;
  1617. } else
  1618. netdev->irq = pdev->irq;
  1619. if (!adapter->have_msi)
  1620. flags |= IRQF_SHARED;
  1621. err = request_irq(adapter->pdev->irq, atl1e_intr, flags,
  1622. netdev->name, netdev);
  1623. if (err) {
  1624. netdev_dbg(adapter->netdev,
  1625. "Unable to allocate interrupt Error: %d\n", err);
  1626. if (adapter->have_msi)
  1627. pci_disable_msi(adapter->pdev);
  1628. return err;
  1629. }
  1630. netdev_dbg(adapter->netdev, "atl1e_request_irq OK\n");
  1631. return err;
  1632. }
  1633. int atl1e_up(struct atl1e_adapter *adapter)
  1634. {
  1635. struct net_device *netdev = adapter->netdev;
  1636. int err = 0;
  1637. u32 val;
  1638. /* hardware has been reset, we need to reload some things */
  1639. err = atl1e_init_hw(&adapter->hw);
  1640. if (err) {
  1641. err = -EIO;
  1642. return err;
  1643. }
  1644. atl1e_init_ring_ptrs(adapter);
  1645. atl1e_set_multi(netdev);
  1646. atl1e_restore_vlan(adapter);
  1647. if (atl1e_configure(adapter)) {
  1648. err = -EIO;
  1649. goto err_up;
  1650. }
  1651. clear_bit(__AT_DOWN, &adapter->flags);
  1652. napi_enable(&adapter->napi);
  1653. atl1e_irq_enable(adapter);
  1654. val = AT_READ_REG(&adapter->hw, REG_MASTER_CTRL);
  1655. AT_WRITE_REG(&adapter->hw, REG_MASTER_CTRL,
  1656. val | MASTER_CTRL_MANUAL_INT);
  1657. err_up:
  1658. return err;
  1659. }
  1660. void atl1e_down(struct atl1e_adapter *adapter)
  1661. {
  1662. struct net_device *netdev = adapter->netdev;
  1663. /* signal that we're down so the interrupt handler does not
  1664. * reschedule our watchdog timer */
  1665. set_bit(__AT_DOWN, &adapter->flags);
  1666. netif_stop_queue(netdev);
  1667. /* reset MAC to disable all RX/TX */
  1668. atl1e_reset_hw(&adapter->hw);
  1669. msleep(1);
  1670. napi_disable(&adapter->napi);
  1671. atl1e_del_timer(adapter);
  1672. atl1e_irq_disable(adapter);
  1673. netif_carrier_off(netdev);
  1674. adapter->link_speed = SPEED_0;
  1675. adapter->link_duplex = -1;
  1676. atl1e_clean_tx_ring(adapter);
  1677. atl1e_clean_rx_ring(adapter);
  1678. }
  1679. /*
  1680. * atl1e_open - Called when a network interface is made active
  1681. * @netdev: network interface device structure
  1682. *
  1683. * Returns 0 on success, negative value on failure
  1684. *
  1685. * The open entry point is called when a network interface is made
  1686. * active by the system (IFF_UP). At this point all resources needed
  1687. * for transmit and receive operations are allocated, the interrupt
  1688. * handler is registered with the OS, the watchdog timer is started,
  1689. * and the stack is notified that the interface is ready.
  1690. */
  1691. static int atl1e_open(struct net_device *netdev)
  1692. {
  1693. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1694. int err;
  1695. /* disallow open during test */
  1696. if (test_bit(__AT_TESTING, &adapter->flags))
  1697. return -EBUSY;
  1698. /* allocate rx/tx dma buffer & descriptors */
  1699. atl1e_init_ring_resources(adapter);
  1700. err = atl1e_setup_ring_resources(adapter);
  1701. if (unlikely(err))
  1702. return err;
  1703. err = atl1e_request_irq(adapter);
  1704. if (unlikely(err))
  1705. goto err_req_irq;
  1706. err = atl1e_up(adapter);
  1707. if (unlikely(err))
  1708. goto err_up;
  1709. return 0;
  1710. err_up:
  1711. atl1e_free_irq(adapter);
  1712. err_req_irq:
  1713. atl1e_free_ring_resources(adapter);
  1714. atl1e_reset_hw(&adapter->hw);
  1715. return err;
  1716. }
  1717. /*
  1718. * atl1e_close - Disables a network interface
  1719. * @netdev: network interface device structure
  1720. *
  1721. * Returns 0, this is not allowed to fail
  1722. *
  1723. * The close entry point is called when an interface is de-activated
  1724. * by the OS. The hardware is still under the drivers control, but
  1725. * needs to be disabled. A global MAC reset is issued to stop the
  1726. * hardware, and all transmit and receive resources are freed.
  1727. */
  1728. static int atl1e_close(struct net_device *netdev)
  1729. {
  1730. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1731. WARN_ON(test_bit(__AT_RESETTING, &adapter->flags));
  1732. atl1e_down(adapter);
  1733. atl1e_free_irq(adapter);
  1734. atl1e_free_ring_resources(adapter);
  1735. return 0;
  1736. }
  1737. static int atl1e_suspend(struct pci_dev *pdev, pm_message_t state)
  1738. {
  1739. struct net_device *netdev = pci_get_drvdata(pdev);
  1740. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1741. struct atl1e_hw *hw = &adapter->hw;
  1742. u32 ctrl = 0;
  1743. u32 mac_ctrl_data = 0;
  1744. u32 wol_ctrl_data = 0;
  1745. u16 mii_advertise_data = 0;
  1746. u16 mii_bmsr_data = 0;
  1747. u16 mii_intr_status_data = 0;
  1748. u32 wufc = adapter->wol;
  1749. u32 i;
  1750. #ifdef CONFIG_PM
  1751. int retval = 0;
  1752. #endif
  1753. if (netif_running(netdev)) {
  1754. WARN_ON(test_bit(__AT_RESETTING, &adapter->flags));
  1755. atl1e_down(adapter);
  1756. }
  1757. netif_device_detach(netdev);
  1758. #ifdef CONFIG_PM
  1759. retval = pci_save_state(pdev);
  1760. if (retval)
  1761. return retval;
  1762. #endif
  1763. if (wufc) {
  1764. /* get link status */
  1765. atl1e_read_phy_reg(hw, MII_BMSR, (u16 *)&mii_bmsr_data);
  1766. atl1e_read_phy_reg(hw, MII_BMSR, (u16 *)&mii_bmsr_data);
  1767. mii_advertise_data = ADVERTISE_10HALF;
  1768. if ((atl1e_write_phy_reg(hw, MII_CTRL1000, 0) != 0) ||
  1769. (atl1e_write_phy_reg(hw,
  1770. MII_ADVERTISE, mii_advertise_data) != 0) ||
  1771. (atl1e_phy_commit(hw)) != 0) {
  1772. netdev_dbg(adapter->netdev, "set phy register failed\n");
  1773. goto wol_dis;
  1774. }
  1775. hw->phy_configured = false; /* re-init PHY when resume */
  1776. /* turn on magic packet wol */
  1777. if (wufc & AT_WUFC_MAG)
  1778. wol_ctrl_data |= WOL_MAGIC_EN | WOL_MAGIC_PME_EN;
  1779. if (wufc & AT_WUFC_LNKC) {
  1780. /* if orignal link status is link, just wait for retrive link */
  1781. if (mii_bmsr_data & BMSR_LSTATUS) {
  1782. for (i = 0; i < AT_SUSPEND_LINK_TIMEOUT; i++) {
  1783. msleep(100);
  1784. atl1e_read_phy_reg(hw, MII_BMSR,
  1785. (u16 *)&mii_bmsr_data);
  1786. if (mii_bmsr_data & BMSR_LSTATUS)
  1787. break;
  1788. }
  1789. if ((mii_bmsr_data & BMSR_LSTATUS) == 0)
  1790. netdev_dbg(adapter->netdev,
  1791. "Link may change when suspend\n");
  1792. }
  1793. wol_ctrl_data |= WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN;
  1794. /* only link up can wake up */
  1795. if (atl1e_write_phy_reg(hw, MII_INT_CTRL, 0x400) != 0) {
  1796. netdev_dbg(adapter->netdev,
  1797. "read write phy register failed\n");
  1798. goto wol_dis;
  1799. }
  1800. }
  1801. /* clear phy interrupt */
  1802. atl1e_read_phy_reg(hw, MII_INT_STATUS, &mii_intr_status_data);
  1803. /* Config MAC Ctrl register */
  1804. mac_ctrl_data = MAC_CTRL_RX_EN;
  1805. /* set to 10/100M halt duplex */
  1806. mac_ctrl_data |= MAC_CTRL_SPEED_10_100 << MAC_CTRL_SPEED_SHIFT;
  1807. mac_ctrl_data |= (((u32)adapter->hw.preamble_len &
  1808. MAC_CTRL_PRMLEN_MASK) <<
  1809. MAC_CTRL_PRMLEN_SHIFT);
  1810. __atl1e_vlan_mode(netdev->features, &mac_ctrl_data);
  1811. /* magic packet maybe Broadcast&multicast&Unicast frame */
  1812. if (wufc & AT_WUFC_MAG)
  1813. mac_ctrl_data |= MAC_CTRL_BC_EN;
  1814. netdev_dbg(adapter->netdev, "suspend MAC=0x%x\n",
  1815. mac_ctrl_data);
  1816. AT_WRITE_REG(hw, REG_WOL_CTRL, wol_ctrl_data);
  1817. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  1818. /* pcie patch */
  1819. ctrl = AT_READ_REG(hw, REG_PCIE_PHYMISC);
  1820. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1821. AT_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1822. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  1823. goto suspend_exit;
  1824. }
  1825. wol_dis:
  1826. /* WOL disabled */
  1827. AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
  1828. /* pcie patch */
  1829. ctrl = AT_READ_REG(hw, REG_PCIE_PHYMISC);
  1830. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1831. AT_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1832. atl1e_force_ps(hw);
  1833. hw->phy_configured = false; /* re-init PHY when resume */
  1834. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  1835. suspend_exit:
  1836. if (netif_running(netdev))
  1837. atl1e_free_irq(adapter);
  1838. pci_disable_device(pdev);
  1839. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1840. return 0;
  1841. }
  1842. #ifdef CONFIG_PM
  1843. static int atl1e_resume(struct pci_dev *pdev)
  1844. {
  1845. struct net_device *netdev = pci_get_drvdata(pdev);
  1846. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1847. u32 err;
  1848. pci_set_power_state(pdev, PCI_D0);
  1849. pci_restore_state(pdev);
  1850. err = pci_enable_device(pdev);
  1851. if (err) {
  1852. netdev_err(adapter->netdev,
  1853. "Cannot enable PCI device from suspend\n");
  1854. return err;
  1855. }
  1856. pci_set_master(pdev);
  1857. AT_READ_REG(&adapter->hw, REG_WOL_CTRL); /* clear WOL status */
  1858. pci_enable_wake(pdev, PCI_D3hot, 0);
  1859. pci_enable_wake(pdev, PCI_D3cold, 0);
  1860. AT_WRITE_REG(&adapter->hw, REG_WOL_CTRL, 0);
  1861. if (netif_running(netdev)) {
  1862. err = atl1e_request_irq(adapter);
  1863. if (err)
  1864. return err;
  1865. }
  1866. atl1e_reset_hw(&adapter->hw);
  1867. if (netif_running(netdev))
  1868. atl1e_up(adapter);
  1869. netif_device_attach(netdev);
  1870. return 0;
  1871. }
  1872. #endif
  1873. static void atl1e_shutdown(struct pci_dev *pdev)
  1874. {
  1875. atl1e_suspend(pdev, PMSG_SUSPEND);
  1876. }
  1877. static const struct net_device_ops atl1e_netdev_ops = {
  1878. .ndo_open = atl1e_open,
  1879. .ndo_stop = atl1e_close,
  1880. .ndo_start_xmit = atl1e_xmit_frame,
  1881. .ndo_get_stats = atl1e_get_stats,
  1882. .ndo_set_rx_mode = atl1e_set_multi,
  1883. .ndo_validate_addr = eth_validate_addr,
  1884. .ndo_set_mac_address = atl1e_set_mac_addr,
  1885. .ndo_fix_features = atl1e_fix_features,
  1886. .ndo_set_features = atl1e_set_features,
  1887. .ndo_change_mtu = atl1e_change_mtu,
  1888. .ndo_do_ioctl = atl1e_ioctl,
  1889. .ndo_tx_timeout = atl1e_tx_timeout,
  1890. #ifdef CONFIG_NET_POLL_CONTROLLER
  1891. .ndo_poll_controller = atl1e_netpoll,
  1892. #endif
  1893. };
  1894. static int atl1e_init_netdev(struct net_device *netdev, struct pci_dev *pdev)
  1895. {
  1896. SET_NETDEV_DEV(netdev, &pdev->dev);
  1897. pci_set_drvdata(pdev, netdev);
  1898. netdev->irq = pdev->irq;
  1899. netdev->netdev_ops = &atl1e_netdev_ops;
  1900. netdev->watchdog_timeo = AT_TX_WATCHDOG;
  1901. atl1e_set_ethtool_ops(netdev);
  1902. netdev->hw_features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO |
  1903. NETIF_F_HW_VLAN_RX;
  1904. netdev->features = netdev->hw_features | NETIF_F_LLTX |
  1905. NETIF_F_HW_VLAN_TX;
  1906. return 0;
  1907. }
  1908. /*
  1909. * atl1e_probe - Device Initialization Routine
  1910. * @pdev: PCI device information struct
  1911. * @ent: entry in atl1e_pci_tbl
  1912. *
  1913. * Returns 0 on success, negative on failure
  1914. *
  1915. * atl1e_probe initializes an adapter identified by a pci_dev structure.
  1916. * The OS initialization, configuring of the adapter private structure,
  1917. * and a hardware reset occur.
  1918. */
  1919. static int __devinit atl1e_probe(struct pci_dev *pdev,
  1920. const struct pci_device_id *ent)
  1921. {
  1922. struct net_device *netdev;
  1923. struct atl1e_adapter *adapter = NULL;
  1924. static int cards_found;
  1925. int err = 0;
  1926. err = pci_enable_device(pdev);
  1927. if (err) {
  1928. dev_err(&pdev->dev, "cannot enable PCI device\n");
  1929. return err;
  1930. }
  1931. /*
  1932. * The atl1e chip can DMA to 64-bit addresses, but it uses a single
  1933. * shared register for the high 32 bits, so only a single, aligned,
  1934. * 4 GB physical address range can be used at a time.
  1935. *
  1936. * Supporting 64-bit DMA on this hardware is more trouble than it's
  1937. * worth. It is far easier to limit to 32-bit DMA than update
  1938. * various kernel subsystems to support the mechanics required by a
  1939. * fixed-high-32-bit system.
  1940. */
  1941. if ((pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) ||
  1942. (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)) != 0)) {
  1943. dev_err(&pdev->dev, "No usable DMA configuration,aborting\n");
  1944. goto err_dma;
  1945. }
  1946. err = pci_request_regions(pdev, atl1e_driver_name);
  1947. if (err) {
  1948. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  1949. goto err_pci_reg;
  1950. }
  1951. pci_set_master(pdev);
  1952. netdev = alloc_etherdev(sizeof(struct atl1e_adapter));
  1953. if (netdev == NULL) {
  1954. err = -ENOMEM;
  1955. dev_err(&pdev->dev, "etherdev alloc failed\n");
  1956. goto err_alloc_etherdev;
  1957. }
  1958. err = atl1e_init_netdev(netdev, pdev);
  1959. if (err) {
  1960. netdev_err(netdev, "init netdevice failed\n");
  1961. goto err_init_netdev;
  1962. }
  1963. adapter = netdev_priv(netdev);
  1964. adapter->bd_number = cards_found;
  1965. adapter->netdev = netdev;
  1966. adapter->pdev = pdev;
  1967. adapter->hw.adapter = adapter;
  1968. adapter->hw.hw_addr = pci_iomap(pdev, BAR_0, 0);
  1969. if (!adapter->hw.hw_addr) {
  1970. err = -EIO;
  1971. netdev_err(netdev, "cannot map device registers\n");
  1972. goto err_ioremap;
  1973. }
  1974. netdev->base_addr = (unsigned long)adapter->hw.hw_addr;
  1975. /* init mii data */
  1976. adapter->mii.dev = netdev;
  1977. adapter->mii.mdio_read = atl1e_mdio_read;
  1978. adapter->mii.mdio_write = atl1e_mdio_write;
  1979. adapter->mii.phy_id_mask = 0x1f;
  1980. adapter->mii.reg_num_mask = MDIO_REG_ADDR_MASK;
  1981. netif_napi_add(netdev, &adapter->napi, atl1e_clean, 64);
  1982. init_timer(&adapter->phy_config_timer);
  1983. adapter->phy_config_timer.function = atl1e_phy_config;
  1984. adapter->phy_config_timer.data = (unsigned long) adapter;
  1985. /* get user settings */
  1986. atl1e_check_options(adapter);
  1987. /*
  1988. * Mark all PCI regions associated with PCI device
  1989. * pdev as being reserved by owner atl1e_driver_name
  1990. * Enables bus-mastering on the device and calls
  1991. * pcibios_set_master to do the needed arch specific settings
  1992. */
  1993. atl1e_setup_pcicmd(pdev);
  1994. /* setup the private structure */
  1995. err = atl1e_sw_init(adapter);
  1996. if (err) {
  1997. netdev_err(netdev, "net device private data init failed\n");
  1998. goto err_sw_init;
  1999. }
  2000. /* Init GPHY as early as possible due to power saving issue */
  2001. atl1e_phy_init(&adapter->hw);
  2002. /* reset the controller to
  2003. * put the device in a known good starting state */
  2004. err = atl1e_reset_hw(&adapter->hw);
  2005. if (err) {
  2006. err = -EIO;
  2007. goto err_reset;
  2008. }
  2009. if (atl1e_read_mac_addr(&adapter->hw) != 0) {
  2010. err = -EIO;
  2011. netdev_err(netdev, "get mac address failed\n");
  2012. goto err_eeprom;
  2013. }
  2014. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  2015. memcpy(netdev->perm_addr, adapter->hw.mac_addr, netdev->addr_len);
  2016. netdev_dbg(netdev, "mac address : %pM\n", adapter->hw.mac_addr);
  2017. INIT_WORK(&adapter->reset_task, atl1e_reset_task);
  2018. INIT_WORK(&adapter->link_chg_task, atl1e_link_chg_task);
  2019. err = register_netdev(netdev);
  2020. if (err) {
  2021. netdev_err(netdev, "register netdevice failed\n");
  2022. goto err_register;
  2023. }
  2024. /* assume we have no link for now */
  2025. netif_stop_queue(netdev);
  2026. netif_carrier_off(netdev);
  2027. cards_found++;
  2028. return 0;
  2029. err_reset:
  2030. err_register:
  2031. err_sw_init:
  2032. err_eeprom:
  2033. iounmap(adapter->hw.hw_addr);
  2034. err_init_netdev:
  2035. err_ioremap:
  2036. free_netdev(netdev);
  2037. err_alloc_etherdev:
  2038. pci_release_regions(pdev);
  2039. err_pci_reg:
  2040. err_dma:
  2041. pci_disable_device(pdev);
  2042. return err;
  2043. }
  2044. /*
  2045. * atl1e_remove - Device Removal Routine
  2046. * @pdev: PCI device information struct
  2047. *
  2048. * atl1e_remove is called by the PCI subsystem to alert the driver
  2049. * that it should release a PCI device. The could be caused by a
  2050. * Hot-Plug event, or because the driver is going to be removed from
  2051. * memory.
  2052. */
  2053. static void __devexit atl1e_remove(struct pci_dev *pdev)
  2054. {
  2055. struct net_device *netdev = pci_get_drvdata(pdev);
  2056. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2057. /*
  2058. * flush_scheduled work may reschedule our watchdog task, so
  2059. * explicitly disable watchdog tasks from being rescheduled
  2060. */
  2061. set_bit(__AT_DOWN, &adapter->flags);
  2062. atl1e_del_timer(adapter);
  2063. atl1e_cancel_work(adapter);
  2064. unregister_netdev(netdev);
  2065. atl1e_free_ring_resources(adapter);
  2066. atl1e_force_ps(&adapter->hw);
  2067. iounmap(adapter->hw.hw_addr);
  2068. pci_release_regions(pdev);
  2069. free_netdev(netdev);
  2070. pci_disable_device(pdev);
  2071. }
  2072. /*
  2073. * atl1e_io_error_detected - called when PCI error is detected
  2074. * @pdev: Pointer to PCI device
  2075. * @state: The current pci connection state
  2076. *
  2077. * This function is called after a PCI bus error affecting
  2078. * this device has been detected.
  2079. */
  2080. static pci_ers_result_t
  2081. atl1e_io_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
  2082. {
  2083. struct net_device *netdev = pci_get_drvdata(pdev);
  2084. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2085. netif_device_detach(netdev);
  2086. if (state == pci_channel_io_perm_failure)
  2087. return PCI_ERS_RESULT_DISCONNECT;
  2088. if (netif_running(netdev))
  2089. atl1e_down(adapter);
  2090. pci_disable_device(pdev);
  2091. /* Request a slot slot reset. */
  2092. return PCI_ERS_RESULT_NEED_RESET;
  2093. }
  2094. /*
  2095. * atl1e_io_slot_reset - called after the pci bus has been reset.
  2096. * @pdev: Pointer to PCI device
  2097. *
  2098. * Restart the card from scratch, as if from a cold-boot. Implementation
  2099. * resembles the first-half of the e1000_resume routine.
  2100. */
  2101. static pci_ers_result_t atl1e_io_slot_reset(struct pci_dev *pdev)
  2102. {
  2103. struct net_device *netdev = pci_get_drvdata(pdev);
  2104. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2105. if (pci_enable_device(pdev)) {
  2106. netdev_err(adapter->netdev,
  2107. "Cannot re-enable PCI device after reset\n");
  2108. return PCI_ERS_RESULT_DISCONNECT;
  2109. }
  2110. pci_set_master(pdev);
  2111. pci_enable_wake(pdev, PCI_D3hot, 0);
  2112. pci_enable_wake(pdev, PCI_D3cold, 0);
  2113. atl1e_reset_hw(&adapter->hw);
  2114. return PCI_ERS_RESULT_RECOVERED;
  2115. }
  2116. /*
  2117. * atl1e_io_resume - called when traffic can start flowing again.
  2118. * @pdev: Pointer to PCI device
  2119. *
  2120. * This callback is called when the error recovery driver tells us that
  2121. * its OK to resume normal operation. Implementation resembles the
  2122. * second-half of the atl1e_resume routine.
  2123. */
  2124. static void atl1e_io_resume(struct pci_dev *pdev)
  2125. {
  2126. struct net_device *netdev = pci_get_drvdata(pdev);
  2127. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2128. if (netif_running(netdev)) {
  2129. if (atl1e_up(adapter)) {
  2130. netdev_err(adapter->netdev,
  2131. "can't bring device back up after reset\n");
  2132. return;
  2133. }
  2134. }
  2135. netif_device_attach(netdev);
  2136. }
  2137. static struct pci_error_handlers atl1e_err_handler = {
  2138. .error_detected = atl1e_io_error_detected,
  2139. .slot_reset = atl1e_io_slot_reset,
  2140. .resume = atl1e_io_resume,
  2141. };
  2142. static struct pci_driver atl1e_driver = {
  2143. .name = atl1e_driver_name,
  2144. .id_table = atl1e_pci_tbl,
  2145. .probe = atl1e_probe,
  2146. .remove = __devexit_p(atl1e_remove),
  2147. /* Power Management Hooks */
  2148. #ifdef CONFIG_PM
  2149. .suspend = atl1e_suspend,
  2150. .resume = atl1e_resume,
  2151. #endif
  2152. .shutdown = atl1e_shutdown,
  2153. .err_handler = &atl1e_err_handler
  2154. };
  2155. /*
  2156. * atl1e_init_module - Driver Registration Routine
  2157. *
  2158. * atl1e_init_module is the first routine called when the driver is
  2159. * loaded. All it does is register with the PCI subsystem.
  2160. */
  2161. static int __init atl1e_init_module(void)
  2162. {
  2163. return pci_register_driver(&atl1e_driver);
  2164. }
  2165. /*
  2166. * atl1e_exit_module - Driver Exit Cleanup Routine
  2167. *
  2168. * atl1e_exit_module is called just before the driver is removed
  2169. * from memory.
  2170. */
  2171. static void __exit atl1e_exit_module(void)
  2172. {
  2173. pci_unregister_driver(&atl1e_driver);
  2174. }
  2175. module_init(atl1e_init_module);
  2176. module_exit(atl1e_exit_module);