radeon_kms.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "drm_sarea.h"
  30. #include "radeon.h"
  31. #include "radeon_drm.h"
  32. #include <linux/vga_switcheroo.h>
  33. #include <linux/slab.h>
  34. int radeon_driver_unload_kms(struct drm_device *dev)
  35. {
  36. struct radeon_device *rdev = dev->dev_private;
  37. if (rdev == NULL)
  38. return 0;
  39. radeon_modeset_fini(rdev);
  40. radeon_device_fini(rdev);
  41. kfree(rdev);
  42. dev->dev_private = NULL;
  43. return 0;
  44. }
  45. int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
  46. {
  47. struct radeon_device *rdev;
  48. int r, acpi_status;
  49. rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
  50. if (rdev == NULL) {
  51. return -ENOMEM;
  52. }
  53. dev->dev_private = (void *)rdev;
  54. /* update BUS flag */
  55. if (drm_pci_device_is_agp(dev)) {
  56. flags |= RADEON_IS_AGP;
  57. } else if (pci_is_pcie(dev->pdev)) {
  58. flags |= RADEON_IS_PCIE;
  59. } else {
  60. flags |= RADEON_IS_PCI;
  61. }
  62. /* radeon_device_init should report only fatal error
  63. * like memory allocation failure or iomapping failure,
  64. * or memory manager initialization failure, it must
  65. * properly initialize the GPU MC controller and permit
  66. * VRAM allocation
  67. */
  68. r = radeon_device_init(rdev, dev, dev->pdev, flags);
  69. if (r) {
  70. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  71. goto out;
  72. }
  73. /* Call ACPI methods */
  74. acpi_status = radeon_acpi_init(rdev);
  75. if (acpi_status)
  76. dev_dbg(&dev->pdev->dev, "Error during ACPI methods call\n");
  77. /* Again modeset_init should fail only on fatal error
  78. * otherwise it should provide enough functionalities
  79. * for shadowfb to run
  80. */
  81. r = radeon_modeset_init(rdev);
  82. if (r)
  83. dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
  84. out:
  85. if (r)
  86. radeon_driver_unload_kms(dev);
  87. return r;
  88. }
  89. static void radeon_set_filp_rights(struct drm_device *dev,
  90. struct drm_file **owner,
  91. struct drm_file *applier,
  92. uint32_t *value)
  93. {
  94. mutex_lock(&dev->struct_mutex);
  95. if (*value == 1) {
  96. /* wants rights */
  97. if (!*owner)
  98. *owner = applier;
  99. } else if (*value == 0) {
  100. /* revokes rights */
  101. if (*owner == applier)
  102. *owner = NULL;
  103. }
  104. *value = *owner == applier ? 1 : 0;
  105. mutex_unlock(&dev->struct_mutex);
  106. }
  107. /*
  108. * Userspace get information ioctl
  109. */
  110. int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  111. {
  112. struct radeon_device *rdev = dev->dev_private;
  113. struct drm_radeon_info *info;
  114. struct radeon_mode_info *minfo = &rdev->mode_info;
  115. uint32_t *value_ptr;
  116. uint32_t value;
  117. struct drm_crtc *crtc;
  118. int i, found;
  119. info = data;
  120. value_ptr = (uint32_t *)((unsigned long)info->value);
  121. if (DRM_COPY_FROM_USER(&value, value_ptr, sizeof(value)))
  122. return -EFAULT;
  123. switch (info->request) {
  124. case RADEON_INFO_DEVICE_ID:
  125. value = dev->pci_device;
  126. break;
  127. case RADEON_INFO_NUM_GB_PIPES:
  128. value = rdev->num_gb_pipes;
  129. break;
  130. case RADEON_INFO_NUM_Z_PIPES:
  131. value = rdev->num_z_pipes;
  132. break;
  133. case RADEON_INFO_ACCEL_WORKING:
  134. /* xf86-video-ati 6.13.0 relies on this being false for evergreen */
  135. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
  136. value = false;
  137. else
  138. value = rdev->accel_working;
  139. break;
  140. case RADEON_INFO_CRTC_FROM_ID:
  141. for (i = 0, found = 0; i < rdev->num_crtc; i++) {
  142. crtc = (struct drm_crtc *)minfo->crtcs[i];
  143. if (crtc && crtc->base.id == value) {
  144. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  145. value = radeon_crtc->crtc_id;
  146. found = 1;
  147. break;
  148. }
  149. }
  150. if (!found) {
  151. DRM_DEBUG_KMS("unknown crtc id %d\n", value);
  152. return -EINVAL;
  153. }
  154. break;
  155. case RADEON_INFO_ACCEL_WORKING2:
  156. value = rdev->accel_working;
  157. break;
  158. case RADEON_INFO_TILING_CONFIG:
  159. if (rdev->family >= CHIP_CAYMAN)
  160. value = rdev->config.cayman.tile_config;
  161. else if (rdev->family >= CHIP_CEDAR)
  162. value = rdev->config.evergreen.tile_config;
  163. else if (rdev->family >= CHIP_RV770)
  164. value = rdev->config.rv770.tile_config;
  165. else if (rdev->family >= CHIP_R600)
  166. value = rdev->config.r600.tile_config;
  167. else {
  168. DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
  169. return -EINVAL;
  170. }
  171. break;
  172. case RADEON_INFO_WANT_HYPERZ:
  173. /* The "value" here is both an input and output parameter.
  174. * If the input value is 1, filp requests hyper-z access.
  175. * If the input value is 0, filp revokes its hyper-z access.
  176. *
  177. * When returning, the value is 1 if filp owns hyper-z access,
  178. * 0 otherwise. */
  179. if (value >= 2) {
  180. DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", value);
  181. return -EINVAL;
  182. }
  183. radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, &value);
  184. break;
  185. case RADEON_INFO_WANT_CMASK:
  186. /* The same logic as Hyper-Z. */
  187. if (value >= 2) {
  188. DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", value);
  189. return -EINVAL;
  190. }
  191. radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, &value);
  192. break;
  193. case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
  194. /* return clock value in KHz */
  195. value = rdev->clock.spll.reference_freq * 10;
  196. break;
  197. case RADEON_INFO_NUM_BACKENDS:
  198. if (rdev->family >= CHIP_CAYMAN)
  199. value = rdev->config.cayman.max_backends_per_se *
  200. rdev->config.cayman.max_shader_engines;
  201. else if (rdev->family >= CHIP_CEDAR)
  202. value = rdev->config.evergreen.max_backends;
  203. else if (rdev->family >= CHIP_RV770)
  204. value = rdev->config.rv770.max_backends;
  205. else if (rdev->family >= CHIP_R600)
  206. value = rdev->config.r600.max_backends;
  207. else {
  208. return -EINVAL;
  209. }
  210. break;
  211. case RADEON_INFO_NUM_TILE_PIPES:
  212. if (rdev->family >= CHIP_CAYMAN)
  213. value = rdev->config.cayman.max_tile_pipes;
  214. else if (rdev->family >= CHIP_CEDAR)
  215. value = rdev->config.evergreen.max_tile_pipes;
  216. else if (rdev->family >= CHIP_RV770)
  217. value = rdev->config.rv770.max_tile_pipes;
  218. else if (rdev->family >= CHIP_R600)
  219. value = rdev->config.r600.max_tile_pipes;
  220. else {
  221. return -EINVAL;
  222. }
  223. break;
  224. case RADEON_INFO_FUSION_GART_WORKING:
  225. value = 1;
  226. break;
  227. case RADEON_INFO_BACKEND_MAP:
  228. if (rdev->family >= CHIP_CAYMAN)
  229. value = rdev->config.cayman.backend_map;
  230. else if (rdev->family >= CHIP_CEDAR)
  231. value = rdev->config.evergreen.backend_map;
  232. else if (rdev->family >= CHIP_RV770)
  233. value = rdev->config.rv770.backend_map;
  234. else if (rdev->family >= CHIP_R600)
  235. value = rdev->config.r600.backend_map;
  236. else {
  237. return -EINVAL;
  238. }
  239. break;
  240. case RADEON_INFO_VA_START:
  241. /* this is where we report if vm is supported or not */
  242. if (rdev->family < CHIP_CAYMAN)
  243. return -EINVAL;
  244. value = RADEON_VA_RESERVED_SIZE;
  245. break;
  246. case RADEON_INFO_IB_VM_MAX_SIZE:
  247. /* this is where we report if vm is supported or not */
  248. if (rdev->family < CHIP_CAYMAN)
  249. return -EINVAL;
  250. value = RADEON_IB_VM_MAX_SIZE;
  251. break;
  252. default:
  253. DRM_DEBUG_KMS("Invalid request %d\n", info->request);
  254. return -EINVAL;
  255. }
  256. if (DRM_COPY_TO_USER(value_ptr, &value, sizeof(uint32_t))) {
  257. DRM_ERROR("copy_to_user\n");
  258. return -EFAULT;
  259. }
  260. return 0;
  261. }
  262. /*
  263. * Outdated mess for old drm with Xorg being in charge (void function now).
  264. */
  265. int radeon_driver_firstopen_kms(struct drm_device *dev)
  266. {
  267. return 0;
  268. }
  269. void radeon_driver_lastclose_kms(struct drm_device *dev)
  270. {
  271. vga_switcheroo_process_delayed_switch();
  272. }
  273. int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  274. {
  275. struct radeon_device *rdev = dev->dev_private;
  276. file_priv->driver_priv = NULL;
  277. /* new gpu have virtual address space support */
  278. if (rdev->family >= CHIP_CAYMAN) {
  279. struct radeon_fpriv *fpriv;
  280. int r;
  281. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  282. if (unlikely(!fpriv)) {
  283. return -ENOMEM;
  284. }
  285. r = radeon_vm_init(rdev, &fpriv->vm);
  286. if (r) {
  287. radeon_vm_fini(rdev, &fpriv->vm);
  288. kfree(fpriv);
  289. return r;
  290. }
  291. file_priv->driver_priv = fpriv;
  292. }
  293. return 0;
  294. }
  295. void radeon_driver_postclose_kms(struct drm_device *dev,
  296. struct drm_file *file_priv)
  297. {
  298. struct radeon_device *rdev = dev->dev_private;
  299. /* new gpu have virtual address space support */
  300. if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
  301. struct radeon_fpriv *fpriv = file_priv->driver_priv;
  302. radeon_vm_fini(rdev, &fpriv->vm);
  303. kfree(fpriv);
  304. file_priv->driver_priv = NULL;
  305. }
  306. }
  307. void radeon_driver_preclose_kms(struct drm_device *dev,
  308. struct drm_file *file_priv)
  309. {
  310. struct radeon_device *rdev = dev->dev_private;
  311. if (rdev->hyperz_filp == file_priv)
  312. rdev->hyperz_filp = NULL;
  313. if (rdev->cmask_filp == file_priv)
  314. rdev->cmask_filp = NULL;
  315. }
  316. /*
  317. * VBlank related functions.
  318. */
  319. u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
  320. {
  321. struct radeon_device *rdev = dev->dev_private;
  322. if (crtc < 0 || crtc >= rdev->num_crtc) {
  323. DRM_ERROR("Invalid crtc %d\n", crtc);
  324. return -EINVAL;
  325. }
  326. return radeon_get_vblank_counter(rdev, crtc);
  327. }
  328. int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
  329. {
  330. struct radeon_device *rdev = dev->dev_private;
  331. if (crtc < 0 || crtc >= rdev->num_crtc) {
  332. DRM_ERROR("Invalid crtc %d\n", crtc);
  333. return -EINVAL;
  334. }
  335. rdev->irq.crtc_vblank_int[crtc] = true;
  336. return radeon_irq_set(rdev);
  337. }
  338. void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
  339. {
  340. struct radeon_device *rdev = dev->dev_private;
  341. if (crtc < 0 || crtc >= rdev->num_crtc) {
  342. DRM_ERROR("Invalid crtc %d\n", crtc);
  343. return;
  344. }
  345. rdev->irq.crtc_vblank_int[crtc] = false;
  346. radeon_irq_set(rdev);
  347. }
  348. int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
  349. int *max_error,
  350. struct timeval *vblank_time,
  351. unsigned flags)
  352. {
  353. struct drm_crtc *drmcrtc;
  354. struct radeon_device *rdev = dev->dev_private;
  355. if (crtc < 0 || crtc >= dev->num_crtcs) {
  356. DRM_ERROR("Invalid crtc %d\n", crtc);
  357. return -EINVAL;
  358. }
  359. /* Get associated drm_crtc: */
  360. drmcrtc = &rdev->mode_info.crtcs[crtc]->base;
  361. /* Helper routine in DRM core does all the work: */
  362. return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
  363. vblank_time, flags,
  364. drmcrtc);
  365. }
  366. /*
  367. * IOCTL.
  368. */
  369. int radeon_dma_ioctl_kms(struct drm_device *dev, void *data,
  370. struct drm_file *file_priv)
  371. {
  372. /* Not valid in KMS. */
  373. return -EINVAL;
  374. }
  375. #define KMS_INVALID_IOCTL(name) \
  376. int name(struct drm_device *dev, void *data, struct drm_file *file_priv)\
  377. { \
  378. DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
  379. return -EINVAL; \
  380. }
  381. /*
  382. * All these ioctls are invalid in kms world.
  383. */
  384. KMS_INVALID_IOCTL(radeon_cp_init_kms)
  385. KMS_INVALID_IOCTL(radeon_cp_start_kms)
  386. KMS_INVALID_IOCTL(radeon_cp_stop_kms)
  387. KMS_INVALID_IOCTL(radeon_cp_reset_kms)
  388. KMS_INVALID_IOCTL(radeon_cp_idle_kms)
  389. KMS_INVALID_IOCTL(radeon_cp_resume_kms)
  390. KMS_INVALID_IOCTL(radeon_engine_reset_kms)
  391. KMS_INVALID_IOCTL(radeon_fullscreen_kms)
  392. KMS_INVALID_IOCTL(radeon_cp_swap_kms)
  393. KMS_INVALID_IOCTL(radeon_cp_clear_kms)
  394. KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
  395. KMS_INVALID_IOCTL(radeon_cp_indices_kms)
  396. KMS_INVALID_IOCTL(radeon_cp_texture_kms)
  397. KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
  398. KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
  399. KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
  400. KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
  401. KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
  402. KMS_INVALID_IOCTL(radeon_cp_flip_kms)
  403. KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
  404. KMS_INVALID_IOCTL(radeon_mem_free_kms)
  405. KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
  406. KMS_INVALID_IOCTL(radeon_irq_emit_kms)
  407. KMS_INVALID_IOCTL(radeon_irq_wait_kms)
  408. KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
  409. KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
  410. KMS_INVALID_IOCTL(radeon_surface_free_kms)
  411. struct drm_ioctl_desc radeon_ioctls_kms[] = {
  412. DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  413. DRM_IOCTL_DEF_DRV(RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  414. DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  415. DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  416. DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
  417. DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
  418. DRM_IOCTL_DEF_DRV(RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
  419. DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
  420. DRM_IOCTL_DEF_DRV(RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
  421. DRM_IOCTL_DEF_DRV(RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
  422. DRM_IOCTL_DEF_DRV(RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
  423. DRM_IOCTL_DEF_DRV(RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
  424. DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
  425. DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
  426. DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  427. DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
  428. DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
  429. DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
  430. DRM_IOCTL_DEF_DRV(RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
  431. DRM_IOCTL_DEF_DRV(RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
  432. DRM_IOCTL_DEF_DRV(RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
  433. DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  434. DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
  435. DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
  436. DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
  437. DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
  438. DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
  439. /* KMS */
  440. DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
  441. DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED),
  442. DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED),
  443. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED),
  444. DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
  445. DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
  446. DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  447. DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED),
  448. DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
  449. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
  450. DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
  451. DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  452. DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_UNLOCKED),
  453. };
  454. int radeon_max_kms_ioctl = DRM_ARRAY_SIZE(radeon_ioctls_kms);