radeon_device.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/radeon_drm.h>
  33. #include <linux/vgaarb.h>
  34. #include <linux/vga_switcheroo.h>
  35. #include <linux/efi.h>
  36. #include "radeon_reg.h"
  37. #include "radeon.h"
  38. #include "atom.h"
  39. static const char radeon_family_name[][16] = {
  40. "R100",
  41. "RV100",
  42. "RS100",
  43. "RV200",
  44. "RS200",
  45. "R200",
  46. "RV250",
  47. "RS300",
  48. "RV280",
  49. "R300",
  50. "R350",
  51. "RV350",
  52. "RV380",
  53. "R420",
  54. "R423",
  55. "RV410",
  56. "RS400",
  57. "RS480",
  58. "RS600",
  59. "RS690",
  60. "RS740",
  61. "RV515",
  62. "R520",
  63. "RV530",
  64. "RV560",
  65. "RV570",
  66. "R580",
  67. "R600",
  68. "RV610",
  69. "RV630",
  70. "RV670",
  71. "RV620",
  72. "RV635",
  73. "RS780",
  74. "RS880",
  75. "RV770",
  76. "RV730",
  77. "RV710",
  78. "RV740",
  79. "CEDAR",
  80. "REDWOOD",
  81. "JUNIPER",
  82. "CYPRESS",
  83. "HEMLOCK",
  84. "PALM",
  85. "SUMO",
  86. "SUMO2",
  87. "BARTS",
  88. "TURKS",
  89. "CAICOS",
  90. "CAYMAN",
  91. "LAST",
  92. };
  93. /*
  94. * Clear GPU surface registers.
  95. */
  96. void radeon_surface_init(struct radeon_device *rdev)
  97. {
  98. /* FIXME: check this out */
  99. if (rdev->family < CHIP_R600) {
  100. int i;
  101. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  102. if (rdev->surface_regs[i].bo)
  103. radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
  104. else
  105. radeon_clear_surface_reg(rdev, i);
  106. }
  107. /* enable surfaces */
  108. WREG32(RADEON_SURFACE_CNTL, 0);
  109. }
  110. }
  111. /*
  112. * GPU scratch registers helpers function.
  113. */
  114. void radeon_scratch_init(struct radeon_device *rdev)
  115. {
  116. int i;
  117. /* FIXME: check this out */
  118. if (rdev->family < CHIP_R300) {
  119. rdev->scratch.num_reg = 5;
  120. } else {
  121. rdev->scratch.num_reg = 7;
  122. }
  123. rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
  124. for (i = 0; i < rdev->scratch.num_reg; i++) {
  125. rdev->scratch.free[i] = true;
  126. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  127. }
  128. }
  129. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  130. {
  131. int i;
  132. for (i = 0; i < rdev->scratch.num_reg; i++) {
  133. if (rdev->scratch.free[i]) {
  134. rdev->scratch.free[i] = false;
  135. *reg = rdev->scratch.reg[i];
  136. return 0;
  137. }
  138. }
  139. return -EINVAL;
  140. }
  141. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  142. {
  143. int i;
  144. for (i = 0; i < rdev->scratch.num_reg; i++) {
  145. if (rdev->scratch.reg[i] == reg) {
  146. rdev->scratch.free[i] = true;
  147. return;
  148. }
  149. }
  150. }
  151. void radeon_wb_disable(struct radeon_device *rdev)
  152. {
  153. int r;
  154. if (rdev->wb.wb_obj) {
  155. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  156. if (unlikely(r != 0))
  157. return;
  158. radeon_bo_kunmap(rdev->wb.wb_obj);
  159. radeon_bo_unpin(rdev->wb.wb_obj);
  160. radeon_bo_unreserve(rdev->wb.wb_obj);
  161. }
  162. rdev->wb.enabled = false;
  163. }
  164. void radeon_wb_fini(struct radeon_device *rdev)
  165. {
  166. radeon_wb_disable(rdev);
  167. if (rdev->wb.wb_obj) {
  168. radeon_bo_unref(&rdev->wb.wb_obj);
  169. rdev->wb.wb = NULL;
  170. rdev->wb.wb_obj = NULL;
  171. }
  172. }
  173. int radeon_wb_init(struct radeon_device *rdev)
  174. {
  175. int r;
  176. if (rdev->wb.wb_obj == NULL) {
  177. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  178. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  179. if (r) {
  180. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  181. return r;
  182. }
  183. }
  184. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  185. if (unlikely(r != 0)) {
  186. radeon_wb_fini(rdev);
  187. return r;
  188. }
  189. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  190. &rdev->wb.gpu_addr);
  191. if (r) {
  192. radeon_bo_unreserve(rdev->wb.wb_obj);
  193. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  194. radeon_wb_fini(rdev);
  195. return r;
  196. }
  197. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  198. radeon_bo_unreserve(rdev->wb.wb_obj);
  199. if (r) {
  200. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  201. radeon_wb_fini(rdev);
  202. return r;
  203. }
  204. /* clear wb memory */
  205. memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
  206. /* disable event_write fences */
  207. rdev->wb.use_event = false;
  208. /* disabled via module param */
  209. if (radeon_no_wb == 1)
  210. rdev->wb.enabled = false;
  211. else {
  212. if (rdev->flags & RADEON_IS_AGP) {
  213. /* often unreliable on AGP */
  214. rdev->wb.enabled = false;
  215. } else if (rdev->family < CHIP_R300) {
  216. /* often unreliable on pre-r300 */
  217. rdev->wb.enabled = false;
  218. } else {
  219. rdev->wb.enabled = true;
  220. /* event_write fences are only available on r600+ */
  221. if (rdev->family >= CHIP_R600)
  222. rdev->wb.use_event = true;
  223. }
  224. }
  225. /* always use writeback/events on NI */
  226. if (ASIC_IS_DCE5(rdev)) {
  227. rdev->wb.enabled = true;
  228. rdev->wb.use_event = true;
  229. }
  230. dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
  231. return 0;
  232. }
  233. /**
  234. * radeon_vram_location - try to find VRAM location
  235. * @rdev: radeon device structure holding all necessary informations
  236. * @mc: memory controller structure holding memory informations
  237. * @base: base address at which to put VRAM
  238. *
  239. * Function will place try to place VRAM at base address provided
  240. * as parameter (which is so far either PCI aperture address or
  241. * for IGP TOM base address).
  242. *
  243. * If there is not enough space to fit the unvisible VRAM in the 32bits
  244. * address space then we limit the VRAM size to the aperture.
  245. *
  246. * If we are using AGP and if the AGP aperture doesn't allow us to have
  247. * room for all the VRAM than we restrict the VRAM to the PCI aperture
  248. * size and print a warning.
  249. *
  250. * This function will never fails, worst case are limiting VRAM.
  251. *
  252. * Note: GTT start, end, size should be initialized before calling this
  253. * function on AGP platform.
  254. *
  255. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  256. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  257. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  258. * not IGP.
  259. *
  260. * Note: we use mc_vram_size as on some board we need to program the mc to
  261. * cover the whole aperture even if VRAM size is inferior to aperture size
  262. * Novell bug 204882 + along with lots of ubuntu ones
  263. *
  264. * Note: when limiting vram it's safe to overwritte real_vram_size because
  265. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  266. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  267. * ones)
  268. *
  269. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  270. * explicitly check for that thought.
  271. *
  272. * FIXME: when reducing VRAM size align new size on power of 2.
  273. */
  274. void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
  275. {
  276. mc->vram_start = base;
  277. if (mc->mc_vram_size > (0xFFFFFFFF - base + 1)) {
  278. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  279. mc->real_vram_size = mc->aper_size;
  280. mc->mc_vram_size = mc->aper_size;
  281. }
  282. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  283. if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
  284. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  285. mc->real_vram_size = mc->aper_size;
  286. mc->mc_vram_size = mc->aper_size;
  287. }
  288. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  289. if (radeon_vram_limit && radeon_vram_limit < mc->real_vram_size)
  290. mc->real_vram_size = radeon_vram_limit;
  291. dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  292. mc->mc_vram_size >> 20, mc->vram_start,
  293. mc->vram_end, mc->real_vram_size >> 20);
  294. }
  295. /**
  296. * radeon_gtt_location - try to find GTT location
  297. * @rdev: radeon device structure holding all necessary informations
  298. * @mc: memory controller structure holding memory informations
  299. *
  300. * Function will place try to place GTT before or after VRAM.
  301. *
  302. * If GTT size is bigger than space left then we ajust GTT size.
  303. * Thus function will never fails.
  304. *
  305. * FIXME: when reducing GTT size align new size on power of 2.
  306. */
  307. void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  308. {
  309. u64 size_af, size_bf;
  310. size_af = ((0xFFFFFFFF - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  311. size_bf = mc->vram_start & ~mc->gtt_base_align;
  312. if (size_bf > size_af) {
  313. if (mc->gtt_size > size_bf) {
  314. dev_warn(rdev->dev, "limiting GTT\n");
  315. mc->gtt_size = size_bf;
  316. }
  317. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  318. } else {
  319. if (mc->gtt_size > size_af) {
  320. dev_warn(rdev->dev, "limiting GTT\n");
  321. mc->gtt_size = size_af;
  322. }
  323. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  324. }
  325. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  326. dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  327. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  328. }
  329. /*
  330. * GPU helpers function.
  331. */
  332. bool radeon_card_posted(struct radeon_device *rdev)
  333. {
  334. uint32_t reg;
  335. if (efi_enabled && rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE)
  336. return false;
  337. /* first check CRTCs */
  338. if (ASIC_IS_DCE41(rdev)) {
  339. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  340. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  341. if (reg & EVERGREEN_CRTC_MASTER_EN)
  342. return true;
  343. } else if (ASIC_IS_DCE4(rdev)) {
  344. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  345. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  346. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  347. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  348. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  349. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  350. if (reg & EVERGREEN_CRTC_MASTER_EN)
  351. return true;
  352. } else if (ASIC_IS_AVIVO(rdev)) {
  353. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  354. RREG32(AVIVO_D2CRTC_CONTROL);
  355. if (reg & AVIVO_CRTC_EN) {
  356. return true;
  357. }
  358. } else {
  359. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  360. RREG32(RADEON_CRTC2_GEN_CNTL);
  361. if (reg & RADEON_CRTC_EN) {
  362. return true;
  363. }
  364. }
  365. /* then check MEM_SIZE, in case the crtcs are off */
  366. if (rdev->family >= CHIP_R600)
  367. reg = RREG32(R600_CONFIG_MEMSIZE);
  368. else
  369. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  370. if (reg)
  371. return true;
  372. return false;
  373. }
  374. void radeon_update_bandwidth_info(struct radeon_device *rdev)
  375. {
  376. fixed20_12 a;
  377. u32 sclk = rdev->pm.current_sclk;
  378. u32 mclk = rdev->pm.current_mclk;
  379. /* sclk/mclk in Mhz */
  380. a.full = dfixed_const(100);
  381. rdev->pm.sclk.full = dfixed_const(sclk);
  382. rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
  383. rdev->pm.mclk.full = dfixed_const(mclk);
  384. rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
  385. if (rdev->flags & RADEON_IS_IGP) {
  386. a.full = dfixed_const(16);
  387. /* core_bandwidth = sclk(Mhz) * 16 */
  388. rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
  389. }
  390. }
  391. bool radeon_boot_test_post_card(struct radeon_device *rdev)
  392. {
  393. if (radeon_card_posted(rdev))
  394. return true;
  395. if (rdev->bios) {
  396. DRM_INFO("GPU not posted. posting now...\n");
  397. if (rdev->is_atom_bios)
  398. atom_asic_init(rdev->mode_info.atom_context);
  399. else
  400. radeon_combios_asic_init(rdev->ddev);
  401. return true;
  402. } else {
  403. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  404. return false;
  405. }
  406. }
  407. int radeon_dummy_page_init(struct radeon_device *rdev)
  408. {
  409. if (rdev->dummy_page.page)
  410. return 0;
  411. rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  412. if (rdev->dummy_page.page == NULL)
  413. return -ENOMEM;
  414. rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
  415. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  416. if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
  417. dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  418. __free_page(rdev->dummy_page.page);
  419. rdev->dummy_page.page = NULL;
  420. return -ENOMEM;
  421. }
  422. return 0;
  423. }
  424. void radeon_dummy_page_fini(struct radeon_device *rdev)
  425. {
  426. if (rdev->dummy_page.page == NULL)
  427. return;
  428. pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
  429. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  430. __free_page(rdev->dummy_page.page);
  431. rdev->dummy_page.page = NULL;
  432. }
  433. /* ATOM accessor methods */
  434. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  435. {
  436. struct radeon_device *rdev = info->dev->dev_private;
  437. uint32_t r;
  438. r = rdev->pll_rreg(rdev, reg);
  439. return r;
  440. }
  441. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  442. {
  443. struct radeon_device *rdev = info->dev->dev_private;
  444. rdev->pll_wreg(rdev, reg, val);
  445. }
  446. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  447. {
  448. struct radeon_device *rdev = info->dev->dev_private;
  449. uint32_t r;
  450. r = rdev->mc_rreg(rdev, reg);
  451. return r;
  452. }
  453. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  454. {
  455. struct radeon_device *rdev = info->dev->dev_private;
  456. rdev->mc_wreg(rdev, reg, val);
  457. }
  458. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  459. {
  460. struct radeon_device *rdev = info->dev->dev_private;
  461. WREG32(reg*4, val);
  462. }
  463. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  464. {
  465. struct radeon_device *rdev = info->dev->dev_private;
  466. uint32_t r;
  467. r = RREG32(reg*4);
  468. return r;
  469. }
  470. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  471. {
  472. struct radeon_device *rdev = info->dev->dev_private;
  473. WREG32_IO(reg*4, val);
  474. }
  475. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  476. {
  477. struct radeon_device *rdev = info->dev->dev_private;
  478. uint32_t r;
  479. r = RREG32_IO(reg*4);
  480. return r;
  481. }
  482. int radeon_atombios_init(struct radeon_device *rdev)
  483. {
  484. struct card_info *atom_card_info =
  485. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  486. if (!atom_card_info)
  487. return -ENOMEM;
  488. rdev->mode_info.atom_card_info = atom_card_info;
  489. atom_card_info->dev = rdev->ddev;
  490. atom_card_info->reg_read = cail_reg_read;
  491. atom_card_info->reg_write = cail_reg_write;
  492. /* needed for iio ops */
  493. if (rdev->rio_mem) {
  494. atom_card_info->ioreg_read = cail_ioreg_read;
  495. atom_card_info->ioreg_write = cail_ioreg_write;
  496. } else {
  497. DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
  498. atom_card_info->ioreg_read = cail_reg_read;
  499. atom_card_info->ioreg_write = cail_reg_write;
  500. }
  501. atom_card_info->mc_read = cail_mc_read;
  502. atom_card_info->mc_write = cail_mc_write;
  503. atom_card_info->pll_read = cail_pll_read;
  504. atom_card_info->pll_write = cail_pll_write;
  505. rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
  506. mutex_init(&rdev->mode_info.atom_context->mutex);
  507. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  508. atom_allocate_fb_scratch(rdev->mode_info.atom_context);
  509. return 0;
  510. }
  511. void radeon_atombios_fini(struct radeon_device *rdev)
  512. {
  513. if (rdev->mode_info.atom_context) {
  514. kfree(rdev->mode_info.atom_context->scratch);
  515. kfree(rdev->mode_info.atom_context);
  516. }
  517. kfree(rdev->mode_info.atom_card_info);
  518. }
  519. int radeon_combios_init(struct radeon_device *rdev)
  520. {
  521. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  522. return 0;
  523. }
  524. void radeon_combios_fini(struct radeon_device *rdev)
  525. {
  526. }
  527. /* if we get transitioned to only one device, tak VGA back */
  528. static unsigned int radeon_vga_set_decode(void *cookie, bool state)
  529. {
  530. struct radeon_device *rdev = cookie;
  531. radeon_vga_set_state(rdev, state);
  532. if (state)
  533. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  534. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  535. else
  536. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  537. }
  538. void radeon_check_arguments(struct radeon_device *rdev)
  539. {
  540. /* vramlimit must be a power of two */
  541. switch (radeon_vram_limit) {
  542. case 0:
  543. case 4:
  544. case 8:
  545. case 16:
  546. case 32:
  547. case 64:
  548. case 128:
  549. case 256:
  550. case 512:
  551. case 1024:
  552. case 2048:
  553. case 4096:
  554. break;
  555. default:
  556. dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
  557. radeon_vram_limit);
  558. radeon_vram_limit = 0;
  559. break;
  560. }
  561. radeon_vram_limit = radeon_vram_limit << 20;
  562. /* gtt size must be power of two and greater or equal to 32M */
  563. switch (radeon_gart_size) {
  564. case 4:
  565. case 8:
  566. case 16:
  567. dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n",
  568. radeon_gart_size);
  569. radeon_gart_size = 512;
  570. break;
  571. case 32:
  572. case 64:
  573. case 128:
  574. case 256:
  575. case 512:
  576. case 1024:
  577. case 2048:
  578. case 4096:
  579. break;
  580. default:
  581. dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
  582. radeon_gart_size);
  583. radeon_gart_size = 512;
  584. break;
  585. }
  586. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  587. /* AGP mode can only be -1, 1, 2, 4, 8 */
  588. switch (radeon_agpmode) {
  589. case -1:
  590. case 0:
  591. case 1:
  592. case 2:
  593. case 4:
  594. case 8:
  595. break;
  596. default:
  597. dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
  598. "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
  599. radeon_agpmode = 0;
  600. break;
  601. }
  602. }
  603. static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  604. {
  605. struct drm_device *dev = pci_get_drvdata(pdev);
  606. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  607. if (state == VGA_SWITCHEROO_ON) {
  608. printk(KERN_INFO "radeon: switched on\n");
  609. /* don't suspend or resume card normally */
  610. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  611. radeon_resume_kms(dev);
  612. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  613. drm_kms_helper_poll_enable(dev);
  614. } else {
  615. printk(KERN_INFO "radeon: switched off\n");
  616. drm_kms_helper_poll_disable(dev);
  617. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  618. radeon_suspend_kms(dev, pmm);
  619. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  620. }
  621. }
  622. static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
  623. {
  624. struct drm_device *dev = pci_get_drvdata(pdev);
  625. bool can_switch;
  626. spin_lock(&dev->count_lock);
  627. can_switch = (dev->open_count == 0);
  628. spin_unlock(&dev->count_lock);
  629. return can_switch;
  630. }
  631. int radeon_device_init(struct radeon_device *rdev,
  632. struct drm_device *ddev,
  633. struct pci_dev *pdev,
  634. uint32_t flags)
  635. {
  636. int r, i;
  637. int dma_bits;
  638. rdev->shutdown = false;
  639. rdev->dev = &pdev->dev;
  640. rdev->ddev = ddev;
  641. rdev->pdev = pdev;
  642. rdev->flags = flags;
  643. rdev->family = flags & RADEON_FAMILY_MASK;
  644. rdev->is_atom_bios = false;
  645. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  646. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  647. rdev->gpu_lockup = false;
  648. rdev->accel_working = false;
  649. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
  650. radeon_family_name[rdev->family], pdev->vendor, pdev->device,
  651. pdev->subsystem_vendor, pdev->subsystem_device);
  652. /* mutex initialization are all done here so we
  653. * can recall function without having locking issues */
  654. radeon_mutex_init(&rdev->cs_mutex);
  655. radeon_mutex_init(&rdev->ib_pool.mutex);
  656. for (i = 0; i < RADEON_NUM_RINGS; ++i)
  657. mutex_init(&rdev->ring[i].mutex);
  658. mutex_init(&rdev->dc_hw_i2c_mutex);
  659. if (rdev->family >= CHIP_R600)
  660. spin_lock_init(&rdev->ih.lock);
  661. mutex_init(&rdev->gem.mutex);
  662. mutex_init(&rdev->pm.mutex);
  663. mutex_init(&rdev->vram_mutex);
  664. rwlock_init(&rdev->fence_lock);
  665. rwlock_init(&rdev->semaphore_drv.lock);
  666. INIT_LIST_HEAD(&rdev->gem.objects);
  667. init_waitqueue_head(&rdev->irq.vblank_queue);
  668. init_waitqueue_head(&rdev->irq.idle_queue);
  669. INIT_LIST_HEAD(&rdev->semaphore_drv.bo);
  670. /* initialize vm here */
  671. rdev->vm_manager.use_bitmap = 1;
  672. rdev->vm_manager.max_pfn = 1 << 20;
  673. INIT_LIST_HEAD(&rdev->vm_manager.lru_vm);
  674. /* Set asic functions */
  675. r = radeon_asic_init(rdev);
  676. if (r)
  677. return r;
  678. radeon_check_arguments(rdev);
  679. /* all of the newer IGP chips have an internal gart
  680. * However some rs4xx report as AGP, so remove that here.
  681. */
  682. if ((rdev->family >= CHIP_RS400) &&
  683. (rdev->flags & RADEON_IS_IGP)) {
  684. rdev->flags &= ~RADEON_IS_AGP;
  685. }
  686. if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
  687. radeon_agp_disable(rdev);
  688. }
  689. /* set DMA mask + need_dma32 flags.
  690. * PCIE - can handle 40-bits.
  691. * IGP - can handle 40-bits
  692. * AGP - generally dma32 is safest
  693. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  694. */
  695. rdev->need_dma32 = false;
  696. if (rdev->flags & RADEON_IS_AGP)
  697. rdev->need_dma32 = true;
  698. if ((rdev->flags & RADEON_IS_PCI) &&
  699. (rdev->family < CHIP_RS400))
  700. rdev->need_dma32 = true;
  701. dma_bits = rdev->need_dma32 ? 32 : 40;
  702. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  703. if (r) {
  704. rdev->need_dma32 = true;
  705. dma_bits = 32;
  706. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  707. }
  708. r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  709. if (r) {
  710. pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
  711. printk(KERN_WARNING "radeon: No coherent DMA available.\n");
  712. }
  713. /* Registers mapping */
  714. /* TODO: block userspace mapping of io register */
  715. rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
  716. rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
  717. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  718. if (rdev->rmmio == NULL) {
  719. return -ENOMEM;
  720. }
  721. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  722. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  723. /* io port mapping */
  724. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  725. if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
  726. rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
  727. rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
  728. break;
  729. }
  730. }
  731. if (rdev->rio_mem == NULL)
  732. DRM_ERROR("Unable to find PCI I/O BAR\n");
  733. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  734. /* this will fail for cards that aren't VGA class devices, just
  735. * ignore it */
  736. vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
  737. vga_switcheroo_register_client(rdev->pdev,
  738. radeon_switcheroo_set_state,
  739. NULL,
  740. radeon_switcheroo_can_switch);
  741. r = radeon_init(rdev);
  742. if (r)
  743. return r;
  744. if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
  745. /* Acceleration not working on AGP card try again
  746. * with fallback to PCI or PCIE GART
  747. */
  748. radeon_asic_reset(rdev);
  749. radeon_fini(rdev);
  750. radeon_agp_disable(rdev);
  751. r = radeon_init(rdev);
  752. if (r)
  753. return r;
  754. }
  755. if ((radeon_testing & 1)) {
  756. radeon_test_moves(rdev);
  757. }
  758. if ((radeon_testing & 2)) {
  759. radeon_test_syncing(rdev);
  760. }
  761. if (radeon_benchmarking) {
  762. radeon_benchmark(rdev, radeon_benchmarking);
  763. }
  764. return 0;
  765. }
  766. static void radeon_debugfs_remove_files(struct radeon_device *rdev);
  767. void radeon_device_fini(struct radeon_device *rdev)
  768. {
  769. DRM_INFO("radeon: finishing device.\n");
  770. rdev->shutdown = true;
  771. /* evict vram memory */
  772. radeon_bo_evict_vram(rdev);
  773. radeon_fini(rdev);
  774. vga_switcheroo_unregister_client(rdev->pdev);
  775. vga_client_register(rdev->pdev, NULL, NULL, NULL);
  776. if (rdev->rio_mem)
  777. pci_iounmap(rdev->pdev, rdev->rio_mem);
  778. rdev->rio_mem = NULL;
  779. iounmap(rdev->rmmio);
  780. rdev->rmmio = NULL;
  781. radeon_debugfs_remove_files(rdev);
  782. }
  783. /*
  784. * Suspend & resume.
  785. */
  786. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
  787. {
  788. struct radeon_device *rdev;
  789. struct drm_crtc *crtc;
  790. struct drm_connector *connector;
  791. int i, r;
  792. if (dev == NULL || dev->dev_private == NULL) {
  793. return -ENODEV;
  794. }
  795. if (state.event == PM_EVENT_PRETHAW) {
  796. return 0;
  797. }
  798. rdev = dev->dev_private;
  799. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  800. return 0;
  801. drm_kms_helper_poll_disable(dev);
  802. /* turn off display hw */
  803. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  804. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  805. }
  806. /* unpin the front buffers */
  807. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  808. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  809. struct radeon_bo *robj;
  810. if (rfb == NULL || rfb->obj == NULL) {
  811. continue;
  812. }
  813. robj = gem_to_radeon_bo(rfb->obj);
  814. /* don't unpin kernel fb objects */
  815. if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
  816. r = radeon_bo_reserve(robj, false);
  817. if (r == 0) {
  818. radeon_bo_unpin(robj);
  819. radeon_bo_unreserve(robj);
  820. }
  821. }
  822. }
  823. /* evict vram memory */
  824. radeon_bo_evict_vram(rdev);
  825. /* wait for gpu to finish processing current batch */
  826. for (i = 0; i < RADEON_NUM_RINGS; i++)
  827. radeon_fence_wait_last(rdev, i);
  828. radeon_save_bios_scratch_regs(rdev);
  829. radeon_pm_suspend(rdev);
  830. radeon_suspend(rdev);
  831. radeon_hpd_fini(rdev);
  832. /* evict remaining vram memory */
  833. radeon_bo_evict_vram(rdev);
  834. radeon_agp_suspend(rdev);
  835. pci_save_state(dev->pdev);
  836. if (state.event == PM_EVENT_SUSPEND) {
  837. /* Shut down the device */
  838. pci_disable_device(dev->pdev);
  839. pci_set_power_state(dev->pdev, PCI_D3hot);
  840. }
  841. console_lock();
  842. radeon_fbdev_set_suspend(rdev, 1);
  843. console_unlock();
  844. return 0;
  845. }
  846. int radeon_resume_kms(struct drm_device *dev)
  847. {
  848. struct drm_connector *connector;
  849. struct radeon_device *rdev = dev->dev_private;
  850. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  851. return 0;
  852. console_lock();
  853. pci_set_power_state(dev->pdev, PCI_D0);
  854. pci_restore_state(dev->pdev);
  855. if (pci_enable_device(dev->pdev)) {
  856. console_unlock();
  857. return -1;
  858. }
  859. pci_set_master(dev->pdev);
  860. /* resume AGP if in use */
  861. radeon_agp_resume(rdev);
  862. radeon_resume(rdev);
  863. radeon_pm_resume(rdev);
  864. radeon_restore_bios_scratch_regs(rdev);
  865. radeon_fbdev_set_suspend(rdev, 0);
  866. console_unlock();
  867. /* init dig PHYs, disp eng pll */
  868. if (rdev->is_atom_bios) {
  869. radeon_atom_encoder_init(rdev);
  870. radeon_atom_dcpll_init(rdev);
  871. }
  872. /* reset hpd state */
  873. radeon_hpd_init(rdev);
  874. /* blat the mode back in */
  875. drm_helper_resume_force_mode(dev);
  876. /* turn on display hw */
  877. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  878. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  879. }
  880. drm_kms_helper_poll_enable(dev);
  881. return 0;
  882. }
  883. int radeon_gpu_reset(struct radeon_device *rdev)
  884. {
  885. int r;
  886. int resched;
  887. /* Prevent CS ioctl from interfering */
  888. radeon_mutex_lock(&rdev->cs_mutex);
  889. radeon_save_bios_scratch_regs(rdev);
  890. /* block TTM */
  891. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  892. radeon_suspend(rdev);
  893. r = radeon_asic_reset(rdev);
  894. if (!r) {
  895. dev_info(rdev->dev, "GPU reset succeed\n");
  896. radeon_resume(rdev);
  897. radeon_restore_bios_scratch_regs(rdev);
  898. drm_helper_resume_force_mode(rdev->ddev);
  899. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  900. }
  901. radeon_mutex_unlock(&rdev->cs_mutex);
  902. if (r) {
  903. /* bad news, how to tell it to userspace ? */
  904. dev_info(rdev->dev, "GPU reset failed\n");
  905. }
  906. return r;
  907. }
  908. /*
  909. * Debugfs
  910. */
  911. int radeon_debugfs_add_files(struct radeon_device *rdev,
  912. struct drm_info_list *files,
  913. unsigned nfiles)
  914. {
  915. unsigned i;
  916. for (i = 0; i < rdev->debugfs_count; i++) {
  917. if (rdev->debugfs[i].files == files) {
  918. /* Already registered */
  919. return 0;
  920. }
  921. }
  922. i = rdev->debugfs_count + 1;
  923. if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
  924. DRM_ERROR("Reached maximum number of debugfs components.\n");
  925. DRM_ERROR("Report so we increase "
  926. "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
  927. return -EINVAL;
  928. }
  929. rdev->debugfs[rdev->debugfs_count].files = files;
  930. rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
  931. rdev->debugfs_count = i;
  932. #if defined(CONFIG_DEBUG_FS)
  933. drm_debugfs_create_files(files, nfiles,
  934. rdev->ddev->control->debugfs_root,
  935. rdev->ddev->control);
  936. drm_debugfs_create_files(files, nfiles,
  937. rdev->ddev->primary->debugfs_root,
  938. rdev->ddev->primary);
  939. #endif
  940. return 0;
  941. }
  942. static void radeon_debugfs_remove_files(struct radeon_device *rdev)
  943. {
  944. #if defined(CONFIG_DEBUG_FS)
  945. unsigned i;
  946. for (i = 0; i < rdev->debugfs_count; i++) {
  947. drm_debugfs_remove_files(rdev->debugfs[i].files,
  948. rdev->debugfs[i].num_files,
  949. rdev->ddev->control);
  950. drm_debugfs_remove_files(rdev->debugfs[i].files,
  951. rdev->debugfs[i].num_files,
  952. rdev->ddev->primary);
  953. }
  954. #endif
  955. }
  956. #if defined(CONFIG_DEBUG_FS)
  957. int radeon_debugfs_init(struct drm_minor *minor)
  958. {
  959. return 0;
  960. }
  961. void radeon_debugfs_cleanup(struct drm_minor *minor)
  962. {
  963. }
  964. #endif