r600.c 112 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/module.h>
  33. #include "drmP.h"
  34. #include "radeon_drm.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "radeon_mode.h"
  38. #include "r600d.h"
  39. #include "atom.h"
  40. #include "avivod.h"
  41. #define PFP_UCODE_SIZE 576
  42. #define PM4_UCODE_SIZE 1792
  43. #define RLC_UCODE_SIZE 768
  44. #define R700_PFP_UCODE_SIZE 848
  45. #define R700_PM4_UCODE_SIZE 1360
  46. #define R700_RLC_UCODE_SIZE 1024
  47. #define EVERGREEN_PFP_UCODE_SIZE 1120
  48. #define EVERGREEN_PM4_UCODE_SIZE 1376
  49. #define EVERGREEN_RLC_UCODE_SIZE 768
  50. #define CAYMAN_RLC_UCODE_SIZE 1024
  51. /* Firmware Names */
  52. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  53. MODULE_FIRMWARE("radeon/R600_me.bin");
  54. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV610_me.bin");
  56. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV630_me.bin");
  58. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  59. MODULE_FIRMWARE("radeon/RV620_me.bin");
  60. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RV635_me.bin");
  62. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  63. MODULE_FIRMWARE("radeon/RV670_me.bin");
  64. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RS780_me.bin");
  66. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  67. MODULE_FIRMWARE("radeon/RV770_me.bin");
  68. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  69. MODULE_FIRMWARE("radeon/RV730_me.bin");
  70. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  71. MODULE_FIRMWARE("radeon/RV710_me.bin");
  72. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  73. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  75. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  76. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  78. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  79. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  81. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  82. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  84. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  85. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  86. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  87. MODULE_FIRMWARE("radeon/PALM_me.bin");
  88. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  89. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  90. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  91. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  92. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  93. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  94. /* r600,rv610,rv630,rv620,rv635,rv670 */
  95. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  96. void r600_gpu_init(struct radeon_device *rdev);
  97. void r600_fini(struct radeon_device *rdev);
  98. void r600_irq_disable(struct radeon_device *rdev);
  99. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  100. /* get temperature in millidegrees */
  101. int rv6xx_get_temp(struct radeon_device *rdev)
  102. {
  103. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  104. ASIC_T_SHIFT;
  105. int actual_temp = temp & 0xff;
  106. if (temp & 0x100)
  107. actual_temp -= 256;
  108. return actual_temp * 1000;
  109. }
  110. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  111. {
  112. int i;
  113. rdev->pm.dynpm_can_upclock = true;
  114. rdev->pm.dynpm_can_downclock = true;
  115. /* power state array is low to high, default is first */
  116. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  117. int min_power_state_index = 0;
  118. if (rdev->pm.num_power_states > 2)
  119. min_power_state_index = 1;
  120. switch (rdev->pm.dynpm_planned_action) {
  121. case DYNPM_ACTION_MINIMUM:
  122. rdev->pm.requested_power_state_index = min_power_state_index;
  123. rdev->pm.requested_clock_mode_index = 0;
  124. rdev->pm.dynpm_can_downclock = false;
  125. break;
  126. case DYNPM_ACTION_DOWNCLOCK:
  127. if (rdev->pm.current_power_state_index == min_power_state_index) {
  128. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  129. rdev->pm.dynpm_can_downclock = false;
  130. } else {
  131. if (rdev->pm.active_crtc_count > 1) {
  132. for (i = 0; i < rdev->pm.num_power_states; i++) {
  133. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  134. continue;
  135. else if (i >= rdev->pm.current_power_state_index) {
  136. rdev->pm.requested_power_state_index =
  137. rdev->pm.current_power_state_index;
  138. break;
  139. } else {
  140. rdev->pm.requested_power_state_index = i;
  141. break;
  142. }
  143. }
  144. } else {
  145. if (rdev->pm.current_power_state_index == 0)
  146. rdev->pm.requested_power_state_index =
  147. rdev->pm.num_power_states - 1;
  148. else
  149. rdev->pm.requested_power_state_index =
  150. rdev->pm.current_power_state_index - 1;
  151. }
  152. }
  153. rdev->pm.requested_clock_mode_index = 0;
  154. /* don't use the power state if crtcs are active and no display flag is set */
  155. if ((rdev->pm.active_crtc_count > 0) &&
  156. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  157. clock_info[rdev->pm.requested_clock_mode_index].flags &
  158. RADEON_PM_MODE_NO_DISPLAY)) {
  159. rdev->pm.requested_power_state_index++;
  160. }
  161. break;
  162. case DYNPM_ACTION_UPCLOCK:
  163. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  164. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  165. rdev->pm.dynpm_can_upclock = false;
  166. } else {
  167. if (rdev->pm.active_crtc_count > 1) {
  168. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  169. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  170. continue;
  171. else if (i <= rdev->pm.current_power_state_index) {
  172. rdev->pm.requested_power_state_index =
  173. rdev->pm.current_power_state_index;
  174. break;
  175. } else {
  176. rdev->pm.requested_power_state_index = i;
  177. break;
  178. }
  179. }
  180. } else
  181. rdev->pm.requested_power_state_index =
  182. rdev->pm.current_power_state_index + 1;
  183. }
  184. rdev->pm.requested_clock_mode_index = 0;
  185. break;
  186. case DYNPM_ACTION_DEFAULT:
  187. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  188. rdev->pm.requested_clock_mode_index = 0;
  189. rdev->pm.dynpm_can_upclock = false;
  190. break;
  191. case DYNPM_ACTION_NONE:
  192. default:
  193. DRM_ERROR("Requested mode for not defined action\n");
  194. return;
  195. }
  196. } else {
  197. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  198. /* for now just select the first power state and switch between clock modes */
  199. /* power state array is low to high, default is first (0) */
  200. if (rdev->pm.active_crtc_count > 1) {
  201. rdev->pm.requested_power_state_index = -1;
  202. /* start at 1 as we don't want the default mode */
  203. for (i = 1; i < rdev->pm.num_power_states; i++) {
  204. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  205. continue;
  206. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  207. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  208. rdev->pm.requested_power_state_index = i;
  209. break;
  210. }
  211. }
  212. /* if nothing selected, grab the default state. */
  213. if (rdev->pm.requested_power_state_index == -1)
  214. rdev->pm.requested_power_state_index = 0;
  215. } else
  216. rdev->pm.requested_power_state_index = 1;
  217. switch (rdev->pm.dynpm_planned_action) {
  218. case DYNPM_ACTION_MINIMUM:
  219. rdev->pm.requested_clock_mode_index = 0;
  220. rdev->pm.dynpm_can_downclock = false;
  221. break;
  222. case DYNPM_ACTION_DOWNCLOCK:
  223. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  224. if (rdev->pm.current_clock_mode_index == 0) {
  225. rdev->pm.requested_clock_mode_index = 0;
  226. rdev->pm.dynpm_can_downclock = false;
  227. } else
  228. rdev->pm.requested_clock_mode_index =
  229. rdev->pm.current_clock_mode_index - 1;
  230. } else {
  231. rdev->pm.requested_clock_mode_index = 0;
  232. rdev->pm.dynpm_can_downclock = false;
  233. }
  234. /* don't use the power state if crtcs are active and no display flag is set */
  235. if ((rdev->pm.active_crtc_count > 0) &&
  236. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  237. clock_info[rdev->pm.requested_clock_mode_index].flags &
  238. RADEON_PM_MODE_NO_DISPLAY)) {
  239. rdev->pm.requested_clock_mode_index++;
  240. }
  241. break;
  242. case DYNPM_ACTION_UPCLOCK:
  243. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  244. if (rdev->pm.current_clock_mode_index ==
  245. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  246. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  247. rdev->pm.dynpm_can_upclock = false;
  248. } else
  249. rdev->pm.requested_clock_mode_index =
  250. rdev->pm.current_clock_mode_index + 1;
  251. } else {
  252. rdev->pm.requested_clock_mode_index =
  253. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  254. rdev->pm.dynpm_can_upclock = false;
  255. }
  256. break;
  257. case DYNPM_ACTION_DEFAULT:
  258. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  259. rdev->pm.requested_clock_mode_index = 0;
  260. rdev->pm.dynpm_can_upclock = false;
  261. break;
  262. case DYNPM_ACTION_NONE:
  263. default:
  264. DRM_ERROR("Requested mode for not defined action\n");
  265. return;
  266. }
  267. }
  268. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  269. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  270. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  271. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  272. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  273. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  274. pcie_lanes);
  275. }
  276. void rs780_pm_init_profile(struct radeon_device *rdev)
  277. {
  278. if (rdev->pm.num_power_states == 2) {
  279. /* default */
  280. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  281. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  282. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  283. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  284. /* low sh */
  285. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  286. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  287. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  288. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  289. /* mid sh */
  290. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  291. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  292. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  293. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  294. /* high sh */
  295. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  296. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  297. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  298. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  299. /* low mh */
  300. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  301. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  304. /* mid mh */
  305. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  306. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  308. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  309. /* high mh */
  310. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  311. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  312. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  313. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  314. } else if (rdev->pm.num_power_states == 3) {
  315. /* default */
  316. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  317. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  318. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  319. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  320. /* low sh */
  321. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  322. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  323. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  324. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  325. /* mid sh */
  326. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  327. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  328. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  329. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  330. /* high sh */
  331. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  332. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  333. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  334. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  335. /* low mh */
  336. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  337. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  338. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  339. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  340. /* mid mh */
  341. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  342. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  343. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  344. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  345. /* high mh */
  346. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  347. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  348. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  349. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  350. } else {
  351. /* default */
  352. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  353. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  354. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  355. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  356. /* low sh */
  357. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  358. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  359. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  360. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  361. /* mid sh */
  362. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  363. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  364. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  365. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  366. /* high sh */
  367. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  368. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  369. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  370. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  371. /* low mh */
  372. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  373. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  374. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  375. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  376. /* mid mh */
  377. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  378. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  379. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  380. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  381. /* high mh */
  382. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  383. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  384. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  385. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  386. }
  387. }
  388. void r600_pm_init_profile(struct radeon_device *rdev)
  389. {
  390. int idx;
  391. if (rdev->family == CHIP_R600) {
  392. /* XXX */
  393. /* default */
  394. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  395. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  396. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  397. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  398. /* low sh */
  399. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  400. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  401. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  402. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  403. /* mid sh */
  404. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  405. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  406. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  407. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  408. /* high sh */
  409. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  410. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  411. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  412. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  413. /* low mh */
  414. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  415. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  417. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  418. /* mid mh */
  419. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  420. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  421. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  422. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  423. /* high mh */
  424. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  425. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  426. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  427. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  428. } else {
  429. if (rdev->pm.num_power_states < 4) {
  430. /* default */
  431. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  432. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  433. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  434. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  435. /* low sh */
  436. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  437. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  438. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  439. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  440. /* mid sh */
  441. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  442. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  443. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  444. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  445. /* high sh */
  446. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  447. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  448. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  449. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  450. /* low mh */
  451. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  452. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  453. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  454. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  455. /* low mh */
  456. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  457. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  458. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  459. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  460. /* high mh */
  461. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  462. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  463. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  464. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  465. } else {
  466. /* default */
  467. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  468. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  469. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  470. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  471. /* low sh */
  472. if (rdev->flags & RADEON_IS_MOBILITY)
  473. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  474. else
  475. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  476. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  477. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  478. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  479. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  480. /* mid sh */
  481. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  482. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  483. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  484. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  485. /* high sh */
  486. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  487. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  488. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  489. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  490. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  491. /* low mh */
  492. if (rdev->flags & RADEON_IS_MOBILITY)
  493. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  494. else
  495. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  496. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  497. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  498. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  499. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  500. /* mid mh */
  501. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  502. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  503. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  504. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  505. /* high mh */
  506. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  507. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  508. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  509. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  510. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  511. }
  512. }
  513. }
  514. void r600_pm_misc(struct radeon_device *rdev)
  515. {
  516. int req_ps_idx = rdev->pm.requested_power_state_index;
  517. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  518. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  519. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  520. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  521. /* 0xff01 is a flag rather then an actual voltage */
  522. if (voltage->voltage == 0xff01)
  523. return;
  524. if (voltage->voltage != rdev->pm.current_vddc) {
  525. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  526. rdev->pm.current_vddc = voltage->voltage;
  527. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  528. }
  529. }
  530. }
  531. bool r600_gui_idle(struct radeon_device *rdev)
  532. {
  533. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  534. return false;
  535. else
  536. return true;
  537. }
  538. /* hpd for digital panel detect/disconnect */
  539. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  540. {
  541. bool connected = false;
  542. if (ASIC_IS_DCE3(rdev)) {
  543. switch (hpd) {
  544. case RADEON_HPD_1:
  545. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  546. connected = true;
  547. break;
  548. case RADEON_HPD_2:
  549. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  550. connected = true;
  551. break;
  552. case RADEON_HPD_3:
  553. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  554. connected = true;
  555. break;
  556. case RADEON_HPD_4:
  557. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  558. connected = true;
  559. break;
  560. /* DCE 3.2 */
  561. case RADEON_HPD_5:
  562. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  563. connected = true;
  564. break;
  565. case RADEON_HPD_6:
  566. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  567. connected = true;
  568. break;
  569. default:
  570. break;
  571. }
  572. } else {
  573. switch (hpd) {
  574. case RADEON_HPD_1:
  575. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  576. connected = true;
  577. break;
  578. case RADEON_HPD_2:
  579. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  580. connected = true;
  581. break;
  582. case RADEON_HPD_3:
  583. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  584. connected = true;
  585. break;
  586. default:
  587. break;
  588. }
  589. }
  590. return connected;
  591. }
  592. void r600_hpd_set_polarity(struct radeon_device *rdev,
  593. enum radeon_hpd_id hpd)
  594. {
  595. u32 tmp;
  596. bool connected = r600_hpd_sense(rdev, hpd);
  597. if (ASIC_IS_DCE3(rdev)) {
  598. switch (hpd) {
  599. case RADEON_HPD_1:
  600. tmp = RREG32(DC_HPD1_INT_CONTROL);
  601. if (connected)
  602. tmp &= ~DC_HPDx_INT_POLARITY;
  603. else
  604. tmp |= DC_HPDx_INT_POLARITY;
  605. WREG32(DC_HPD1_INT_CONTROL, tmp);
  606. break;
  607. case RADEON_HPD_2:
  608. tmp = RREG32(DC_HPD2_INT_CONTROL);
  609. if (connected)
  610. tmp &= ~DC_HPDx_INT_POLARITY;
  611. else
  612. tmp |= DC_HPDx_INT_POLARITY;
  613. WREG32(DC_HPD2_INT_CONTROL, tmp);
  614. break;
  615. case RADEON_HPD_3:
  616. tmp = RREG32(DC_HPD3_INT_CONTROL);
  617. if (connected)
  618. tmp &= ~DC_HPDx_INT_POLARITY;
  619. else
  620. tmp |= DC_HPDx_INT_POLARITY;
  621. WREG32(DC_HPD3_INT_CONTROL, tmp);
  622. break;
  623. case RADEON_HPD_4:
  624. tmp = RREG32(DC_HPD4_INT_CONTROL);
  625. if (connected)
  626. tmp &= ~DC_HPDx_INT_POLARITY;
  627. else
  628. tmp |= DC_HPDx_INT_POLARITY;
  629. WREG32(DC_HPD4_INT_CONTROL, tmp);
  630. break;
  631. case RADEON_HPD_5:
  632. tmp = RREG32(DC_HPD5_INT_CONTROL);
  633. if (connected)
  634. tmp &= ~DC_HPDx_INT_POLARITY;
  635. else
  636. tmp |= DC_HPDx_INT_POLARITY;
  637. WREG32(DC_HPD5_INT_CONTROL, tmp);
  638. break;
  639. /* DCE 3.2 */
  640. case RADEON_HPD_6:
  641. tmp = RREG32(DC_HPD6_INT_CONTROL);
  642. if (connected)
  643. tmp &= ~DC_HPDx_INT_POLARITY;
  644. else
  645. tmp |= DC_HPDx_INT_POLARITY;
  646. WREG32(DC_HPD6_INT_CONTROL, tmp);
  647. break;
  648. default:
  649. break;
  650. }
  651. } else {
  652. switch (hpd) {
  653. case RADEON_HPD_1:
  654. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  655. if (connected)
  656. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  657. else
  658. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  659. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  660. break;
  661. case RADEON_HPD_2:
  662. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  663. if (connected)
  664. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  665. else
  666. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  667. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  668. break;
  669. case RADEON_HPD_3:
  670. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  671. if (connected)
  672. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  673. else
  674. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  675. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  676. break;
  677. default:
  678. break;
  679. }
  680. }
  681. }
  682. void r600_hpd_init(struct radeon_device *rdev)
  683. {
  684. struct drm_device *dev = rdev->ddev;
  685. struct drm_connector *connector;
  686. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  687. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  688. if (ASIC_IS_DCE3(rdev)) {
  689. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  690. if (ASIC_IS_DCE32(rdev))
  691. tmp |= DC_HPDx_EN;
  692. switch (radeon_connector->hpd.hpd) {
  693. case RADEON_HPD_1:
  694. WREG32(DC_HPD1_CONTROL, tmp);
  695. rdev->irq.hpd[0] = true;
  696. break;
  697. case RADEON_HPD_2:
  698. WREG32(DC_HPD2_CONTROL, tmp);
  699. rdev->irq.hpd[1] = true;
  700. break;
  701. case RADEON_HPD_3:
  702. WREG32(DC_HPD3_CONTROL, tmp);
  703. rdev->irq.hpd[2] = true;
  704. break;
  705. case RADEON_HPD_4:
  706. WREG32(DC_HPD4_CONTROL, tmp);
  707. rdev->irq.hpd[3] = true;
  708. break;
  709. /* DCE 3.2 */
  710. case RADEON_HPD_5:
  711. WREG32(DC_HPD5_CONTROL, tmp);
  712. rdev->irq.hpd[4] = true;
  713. break;
  714. case RADEON_HPD_6:
  715. WREG32(DC_HPD6_CONTROL, tmp);
  716. rdev->irq.hpd[5] = true;
  717. break;
  718. default:
  719. break;
  720. }
  721. } else {
  722. switch (radeon_connector->hpd.hpd) {
  723. case RADEON_HPD_1:
  724. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  725. rdev->irq.hpd[0] = true;
  726. break;
  727. case RADEON_HPD_2:
  728. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  729. rdev->irq.hpd[1] = true;
  730. break;
  731. case RADEON_HPD_3:
  732. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  733. rdev->irq.hpd[2] = true;
  734. break;
  735. default:
  736. break;
  737. }
  738. }
  739. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  740. }
  741. if (rdev->irq.installed)
  742. r600_irq_set(rdev);
  743. }
  744. void r600_hpd_fini(struct radeon_device *rdev)
  745. {
  746. struct drm_device *dev = rdev->ddev;
  747. struct drm_connector *connector;
  748. if (ASIC_IS_DCE3(rdev)) {
  749. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  750. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  751. switch (radeon_connector->hpd.hpd) {
  752. case RADEON_HPD_1:
  753. WREG32(DC_HPD1_CONTROL, 0);
  754. rdev->irq.hpd[0] = false;
  755. break;
  756. case RADEON_HPD_2:
  757. WREG32(DC_HPD2_CONTROL, 0);
  758. rdev->irq.hpd[1] = false;
  759. break;
  760. case RADEON_HPD_3:
  761. WREG32(DC_HPD3_CONTROL, 0);
  762. rdev->irq.hpd[2] = false;
  763. break;
  764. case RADEON_HPD_4:
  765. WREG32(DC_HPD4_CONTROL, 0);
  766. rdev->irq.hpd[3] = false;
  767. break;
  768. /* DCE 3.2 */
  769. case RADEON_HPD_5:
  770. WREG32(DC_HPD5_CONTROL, 0);
  771. rdev->irq.hpd[4] = false;
  772. break;
  773. case RADEON_HPD_6:
  774. WREG32(DC_HPD6_CONTROL, 0);
  775. rdev->irq.hpd[5] = false;
  776. break;
  777. default:
  778. break;
  779. }
  780. }
  781. } else {
  782. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  783. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  784. switch (radeon_connector->hpd.hpd) {
  785. case RADEON_HPD_1:
  786. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  787. rdev->irq.hpd[0] = false;
  788. break;
  789. case RADEON_HPD_2:
  790. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  791. rdev->irq.hpd[1] = false;
  792. break;
  793. case RADEON_HPD_3:
  794. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  795. rdev->irq.hpd[2] = false;
  796. break;
  797. default:
  798. break;
  799. }
  800. }
  801. }
  802. }
  803. /*
  804. * R600 PCIE GART
  805. */
  806. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  807. {
  808. unsigned i;
  809. u32 tmp;
  810. /* flush hdp cache so updates hit vram */
  811. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  812. !(rdev->flags & RADEON_IS_AGP)) {
  813. void __iomem *ptr = (void *)rdev->gart.ptr;
  814. u32 tmp;
  815. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  816. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  817. * This seems to cause problems on some AGP cards. Just use the old
  818. * method for them.
  819. */
  820. WREG32(HDP_DEBUG1, 0);
  821. tmp = readl((void __iomem *)ptr);
  822. } else
  823. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  824. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  825. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  826. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  827. for (i = 0; i < rdev->usec_timeout; i++) {
  828. /* read MC_STATUS */
  829. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  830. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  831. if (tmp == 2) {
  832. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  833. return;
  834. }
  835. if (tmp) {
  836. return;
  837. }
  838. udelay(1);
  839. }
  840. }
  841. int r600_pcie_gart_init(struct radeon_device *rdev)
  842. {
  843. int r;
  844. if (rdev->gart.robj) {
  845. WARN(1, "R600 PCIE GART already initialized\n");
  846. return 0;
  847. }
  848. /* Initialize common gart structure */
  849. r = radeon_gart_init(rdev);
  850. if (r)
  851. return r;
  852. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  853. return radeon_gart_table_vram_alloc(rdev);
  854. }
  855. int r600_pcie_gart_enable(struct radeon_device *rdev)
  856. {
  857. u32 tmp;
  858. int r, i;
  859. if (rdev->gart.robj == NULL) {
  860. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  861. return -EINVAL;
  862. }
  863. r = radeon_gart_table_vram_pin(rdev);
  864. if (r)
  865. return r;
  866. radeon_gart_restore(rdev);
  867. /* Setup L2 cache */
  868. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  869. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  870. EFFECTIVE_L2_QUEUE_SIZE(7));
  871. WREG32(VM_L2_CNTL2, 0);
  872. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  873. /* Setup TLB control */
  874. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  875. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  876. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  877. ENABLE_WAIT_L2_QUERY;
  878. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  879. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  880. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  881. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  882. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  883. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  884. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  885. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  886. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  887. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  888. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  889. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  890. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  891. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  892. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  893. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  894. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  895. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  896. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  897. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  898. (u32)(rdev->dummy_page.addr >> 12));
  899. for (i = 1; i < 7; i++)
  900. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  901. r600_pcie_gart_tlb_flush(rdev);
  902. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  903. (unsigned)(rdev->mc.gtt_size >> 20),
  904. (unsigned long long)rdev->gart.table_addr);
  905. rdev->gart.ready = true;
  906. return 0;
  907. }
  908. void r600_pcie_gart_disable(struct radeon_device *rdev)
  909. {
  910. u32 tmp;
  911. int i;
  912. /* Disable all tables */
  913. for (i = 0; i < 7; i++)
  914. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  915. /* Disable L2 cache */
  916. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  917. EFFECTIVE_L2_QUEUE_SIZE(7));
  918. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  919. /* Setup L1 TLB control */
  920. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  921. ENABLE_WAIT_L2_QUERY;
  922. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  923. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  924. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  925. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  926. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  927. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  928. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  929. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  930. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  931. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  932. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  933. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  934. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  935. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  936. radeon_gart_table_vram_unpin(rdev);
  937. }
  938. void r600_pcie_gart_fini(struct radeon_device *rdev)
  939. {
  940. radeon_gart_fini(rdev);
  941. r600_pcie_gart_disable(rdev);
  942. radeon_gart_table_vram_free(rdev);
  943. }
  944. void r600_agp_enable(struct radeon_device *rdev)
  945. {
  946. u32 tmp;
  947. int i;
  948. /* Setup L2 cache */
  949. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  950. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  951. EFFECTIVE_L2_QUEUE_SIZE(7));
  952. WREG32(VM_L2_CNTL2, 0);
  953. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  954. /* Setup TLB control */
  955. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  956. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  957. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  958. ENABLE_WAIT_L2_QUERY;
  959. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  960. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  961. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  962. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  963. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  964. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  965. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  966. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  967. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  968. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  969. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  970. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  971. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  972. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  973. for (i = 0; i < 7; i++)
  974. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  975. }
  976. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  977. {
  978. unsigned i;
  979. u32 tmp;
  980. for (i = 0; i < rdev->usec_timeout; i++) {
  981. /* read MC_STATUS */
  982. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  983. if (!tmp)
  984. return 0;
  985. udelay(1);
  986. }
  987. return -1;
  988. }
  989. static void r600_mc_program(struct radeon_device *rdev)
  990. {
  991. struct rv515_mc_save save;
  992. u32 tmp;
  993. int i, j;
  994. /* Initialize HDP */
  995. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  996. WREG32((0x2c14 + j), 0x00000000);
  997. WREG32((0x2c18 + j), 0x00000000);
  998. WREG32((0x2c1c + j), 0x00000000);
  999. WREG32((0x2c20 + j), 0x00000000);
  1000. WREG32((0x2c24 + j), 0x00000000);
  1001. }
  1002. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1003. rv515_mc_stop(rdev, &save);
  1004. if (r600_mc_wait_for_idle(rdev)) {
  1005. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1006. }
  1007. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1008. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1009. /* Update configuration */
  1010. if (rdev->flags & RADEON_IS_AGP) {
  1011. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1012. /* VRAM before AGP */
  1013. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1014. rdev->mc.vram_start >> 12);
  1015. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1016. rdev->mc.gtt_end >> 12);
  1017. } else {
  1018. /* VRAM after AGP */
  1019. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1020. rdev->mc.gtt_start >> 12);
  1021. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1022. rdev->mc.vram_end >> 12);
  1023. }
  1024. } else {
  1025. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1026. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1027. }
  1028. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1029. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1030. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1031. WREG32(MC_VM_FB_LOCATION, tmp);
  1032. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1033. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1034. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1035. if (rdev->flags & RADEON_IS_AGP) {
  1036. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1037. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1038. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1039. } else {
  1040. WREG32(MC_VM_AGP_BASE, 0);
  1041. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1042. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1043. }
  1044. if (r600_mc_wait_for_idle(rdev)) {
  1045. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1046. }
  1047. rv515_mc_resume(rdev, &save);
  1048. /* we need to own VRAM, so turn off the VGA renderer here
  1049. * to stop it overwriting our objects */
  1050. rv515_vga_render_disable(rdev);
  1051. }
  1052. /**
  1053. * r600_vram_gtt_location - try to find VRAM & GTT location
  1054. * @rdev: radeon device structure holding all necessary informations
  1055. * @mc: memory controller structure holding memory informations
  1056. *
  1057. * Function will place try to place VRAM at same place as in CPU (PCI)
  1058. * address space as some GPU seems to have issue when we reprogram at
  1059. * different address space.
  1060. *
  1061. * If there is not enough space to fit the unvisible VRAM after the
  1062. * aperture then we limit the VRAM size to the aperture.
  1063. *
  1064. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1065. * them to be in one from GPU point of view so that we can program GPU to
  1066. * catch access outside them (weird GPU policy see ??).
  1067. *
  1068. * This function will never fails, worst case are limiting VRAM or GTT.
  1069. *
  1070. * Note: GTT start, end, size should be initialized before calling this
  1071. * function on AGP platform.
  1072. */
  1073. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1074. {
  1075. u64 size_bf, size_af;
  1076. if (mc->mc_vram_size > 0xE0000000) {
  1077. /* leave room for at least 512M GTT */
  1078. dev_warn(rdev->dev, "limiting VRAM\n");
  1079. mc->real_vram_size = 0xE0000000;
  1080. mc->mc_vram_size = 0xE0000000;
  1081. }
  1082. if (rdev->flags & RADEON_IS_AGP) {
  1083. size_bf = mc->gtt_start;
  1084. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  1085. if (size_bf > size_af) {
  1086. if (mc->mc_vram_size > size_bf) {
  1087. dev_warn(rdev->dev, "limiting VRAM\n");
  1088. mc->real_vram_size = size_bf;
  1089. mc->mc_vram_size = size_bf;
  1090. }
  1091. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1092. } else {
  1093. if (mc->mc_vram_size > size_af) {
  1094. dev_warn(rdev->dev, "limiting VRAM\n");
  1095. mc->real_vram_size = size_af;
  1096. mc->mc_vram_size = size_af;
  1097. }
  1098. mc->vram_start = mc->gtt_end;
  1099. }
  1100. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1101. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1102. mc->mc_vram_size >> 20, mc->vram_start,
  1103. mc->vram_end, mc->real_vram_size >> 20);
  1104. } else {
  1105. u64 base = 0;
  1106. if (rdev->flags & RADEON_IS_IGP) {
  1107. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1108. base <<= 24;
  1109. }
  1110. radeon_vram_location(rdev, &rdev->mc, base);
  1111. rdev->mc.gtt_base_align = 0;
  1112. radeon_gtt_location(rdev, mc);
  1113. }
  1114. }
  1115. int r600_mc_init(struct radeon_device *rdev)
  1116. {
  1117. u32 tmp;
  1118. int chansize, numchan;
  1119. /* Get VRAM informations */
  1120. rdev->mc.vram_is_ddr = true;
  1121. tmp = RREG32(RAMCFG);
  1122. if (tmp & CHANSIZE_OVERRIDE) {
  1123. chansize = 16;
  1124. } else if (tmp & CHANSIZE_MASK) {
  1125. chansize = 64;
  1126. } else {
  1127. chansize = 32;
  1128. }
  1129. tmp = RREG32(CHMAP);
  1130. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1131. case 0:
  1132. default:
  1133. numchan = 1;
  1134. break;
  1135. case 1:
  1136. numchan = 2;
  1137. break;
  1138. case 2:
  1139. numchan = 4;
  1140. break;
  1141. case 3:
  1142. numchan = 8;
  1143. break;
  1144. }
  1145. rdev->mc.vram_width = numchan * chansize;
  1146. /* Could aper size report 0 ? */
  1147. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1148. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1149. /* Setup GPU memory space */
  1150. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1151. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1152. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1153. r600_vram_gtt_location(rdev, &rdev->mc);
  1154. if (rdev->flags & RADEON_IS_IGP) {
  1155. rs690_pm_info(rdev);
  1156. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1157. }
  1158. radeon_update_bandwidth_info(rdev);
  1159. return 0;
  1160. }
  1161. int r600_vram_scratch_init(struct radeon_device *rdev)
  1162. {
  1163. int r;
  1164. if (rdev->vram_scratch.robj == NULL) {
  1165. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1166. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1167. &rdev->vram_scratch.robj);
  1168. if (r) {
  1169. return r;
  1170. }
  1171. }
  1172. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1173. if (unlikely(r != 0))
  1174. return r;
  1175. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1176. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1177. if (r) {
  1178. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1179. return r;
  1180. }
  1181. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1182. (void **)&rdev->vram_scratch.ptr);
  1183. if (r)
  1184. radeon_bo_unpin(rdev->vram_scratch.robj);
  1185. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1186. return r;
  1187. }
  1188. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1189. {
  1190. int r;
  1191. if (rdev->vram_scratch.robj == NULL) {
  1192. return;
  1193. }
  1194. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1195. if (likely(r == 0)) {
  1196. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1197. radeon_bo_unpin(rdev->vram_scratch.robj);
  1198. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1199. }
  1200. radeon_bo_unref(&rdev->vram_scratch.robj);
  1201. }
  1202. /* We doesn't check that the GPU really needs a reset we simply do the
  1203. * reset, it's up to the caller to determine if the GPU needs one. We
  1204. * might add an helper function to check that.
  1205. */
  1206. int r600_gpu_soft_reset(struct radeon_device *rdev)
  1207. {
  1208. struct rv515_mc_save save;
  1209. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1210. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1211. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1212. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1213. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1214. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1215. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1216. S_008010_GUI_ACTIVE(1);
  1217. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1218. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1219. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1220. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1221. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1222. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1223. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1224. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1225. u32 tmp;
  1226. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1227. return 0;
  1228. dev_info(rdev->dev, "GPU softreset \n");
  1229. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1230. RREG32(R_008010_GRBM_STATUS));
  1231. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1232. RREG32(R_008014_GRBM_STATUS2));
  1233. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1234. RREG32(R_000E50_SRBM_STATUS));
  1235. rv515_mc_stop(rdev, &save);
  1236. if (r600_mc_wait_for_idle(rdev)) {
  1237. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1238. }
  1239. /* Disable CP parsing/prefetching */
  1240. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1241. /* Check if any of the rendering block is busy and reset it */
  1242. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1243. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1244. tmp = S_008020_SOFT_RESET_CR(1) |
  1245. S_008020_SOFT_RESET_DB(1) |
  1246. S_008020_SOFT_RESET_CB(1) |
  1247. S_008020_SOFT_RESET_PA(1) |
  1248. S_008020_SOFT_RESET_SC(1) |
  1249. S_008020_SOFT_RESET_SMX(1) |
  1250. S_008020_SOFT_RESET_SPI(1) |
  1251. S_008020_SOFT_RESET_SX(1) |
  1252. S_008020_SOFT_RESET_SH(1) |
  1253. S_008020_SOFT_RESET_TC(1) |
  1254. S_008020_SOFT_RESET_TA(1) |
  1255. S_008020_SOFT_RESET_VC(1) |
  1256. S_008020_SOFT_RESET_VGT(1);
  1257. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1258. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1259. RREG32(R_008020_GRBM_SOFT_RESET);
  1260. mdelay(15);
  1261. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1262. }
  1263. /* Reset CP (we always reset CP) */
  1264. tmp = S_008020_SOFT_RESET_CP(1);
  1265. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1266. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1267. RREG32(R_008020_GRBM_SOFT_RESET);
  1268. mdelay(15);
  1269. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1270. /* Wait a little for things to settle down */
  1271. mdelay(1);
  1272. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1273. RREG32(R_008010_GRBM_STATUS));
  1274. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1275. RREG32(R_008014_GRBM_STATUS2));
  1276. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1277. RREG32(R_000E50_SRBM_STATUS));
  1278. rv515_mc_resume(rdev, &save);
  1279. return 0;
  1280. }
  1281. bool r600_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1282. {
  1283. u32 srbm_status;
  1284. u32 grbm_status;
  1285. u32 grbm_status2;
  1286. struct r100_gpu_lockup *lockup;
  1287. int r;
  1288. if (rdev->family >= CHIP_RV770)
  1289. lockup = &rdev->config.rv770.lockup;
  1290. else
  1291. lockup = &rdev->config.r600.lockup;
  1292. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1293. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1294. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1295. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1296. r100_gpu_lockup_update(lockup, ring);
  1297. return false;
  1298. }
  1299. /* force CP activities */
  1300. r = radeon_ring_lock(rdev, ring, 2);
  1301. if (!r) {
  1302. /* PACKET2 NOP */
  1303. radeon_ring_write(ring, 0x80000000);
  1304. radeon_ring_write(ring, 0x80000000);
  1305. radeon_ring_unlock_commit(rdev, ring);
  1306. }
  1307. ring->rptr = RREG32(ring->rptr_reg);
  1308. return r100_gpu_cp_is_lockup(rdev, lockup, ring);
  1309. }
  1310. int r600_asic_reset(struct radeon_device *rdev)
  1311. {
  1312. return r600_gpu_soft_reset(rdev);
  1313. }
  1314. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1315. u32 num_backends,
  1316. u32 backend_disable_mask)
  1317. {
  1318. u32 backend_map = 0;
  1319. u32 enabled_backends_mask;
  1320. u32 enabled_backends_count;
  1321. u32 cur_pipe;
  1322. u32 swizzle_pipe[R6XX_MAX_PIPES];
  1323. u32 cur_backend;
  1324. u32 i;
  1325. if (num_tile_pipes > R6XX_MAX_PIPES)
  1326. num_tile_pipes = R6XX_MAX_PIPES;
  1327. if (num_tile_pipes < 1)
  1328. num_tile_pipes = 1;
  1329. if (num_backends > R6XX_MAX_BACKENDS)
  1330. num_backends = R6XX_MAX_BACKENDS;
  1331. if (num_backends < 1)
  1332. num_backends = 1;
  1333. enabled_backends_mask = 0;
  1334. enabled_backends_count = 0;
  1335. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  1336. if (((backend_disable_mask >> i) & 1) == 0) {
  1337. enabled_backends_mask |= (1 << i);
  1338. ++enabled_backends_count;
  1339. }
  1340. if (enabled_backends_count == num_backends)
  1341. break;
  1342. }
  1343. if (enabled_backends_count == 0) {
  1344. enabled_backends_mask = 1;
  1345. enabled_backends_count = 1;
  1346. }
  1347. if (enabled_backends_count != num_backends)
  1348. num_backends = enabled_backends_count;
  1349. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  1350. switch (num_tile_pipes) {
  1351. case 1:
  1352. swizzle_pipe[0] = 0;
  1353. break;
  1354. case 2:
  1355. swizzle_pipe[0] = 0;
  1356. swizzle_pipe[1] = 1;
  1357. break;
  1358. case 3:
  1359. swizzle_pipe[0] = 0;
  1360. swizzle_pipe[1] = 1;
  1361. swizzle_pipe[2] = 2;
  1362. break;
  1363. case 4:
  1364. swizzle_pipe[0] = 0;
  1365. swizzle_pipe[1] = 1;
  1366. swizzle_pipe[2] = 2;
  1367. swizzle_pipe[3] = 3;
  1368. break;
  1369. case 5:
  1370. swizzle_pipe[0] = 0;
  1371. swizzle_pipe[1] = 1;
  1372. swizzle_pipe[2] = 2;
  1373. swizzle_pipe[3] = 3;
  1374. swizzle_pipe[4] = 4;
  1375. break;
  1376. case 6:
  1377. swizzle_pipe[0] = 0;
  1378. swizzle_pipe[1] = 2;
  1379. swizzle_pipe[2] = 4;
  1380. swizzle_pipe[3] = 5;
  1381. swizzle_pipe[4] = 1;
  1382. swizzle_pipe[5] = 3;
  1383. break;
  1384. case 7:
  1385. swizzle_pipe[0] = 0;
  1386. swizzle_pipe[1] = 2;
  1387. swizzle_pipe[2] = 4;
  1388. swizzle_pipe[3] = 6;
  1389. swizzle_pipe[4] = 1;
  1390. swizzle_pipe[5] = 3;
  1391. swizzle_pipe[6] = 5;
  1392. break;
  1393. case 8:
  1394. swizzle_pipe[0] = 0;
  1395. swizzle_pipe[1] = 2;
  1396. swizzle_pipe[2] = 4;
  1397. swizzle_pipe[3] = 6;
  1398. swizzle_pipe[4] = 1;
  1399. swizzle_pipe[5] = 3;
  1400. swizzle_pipe[6] = 5;
  1401. swizzle_pipe[7] = 7;
  1402. break;
  1403. }
  1404. cur_backend = 0;
  1405. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1406. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1407. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1408. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1409. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1410. }
  1411. return backend_map;
  1412. }
  1413. int r600_count_pipe_bits(uint32_t val)
  1414. {
  1415. int i, ret = 0;
  1416. for (i = 0; i < 32; i++) {
  1417. ret += val & 1;
  1418. val >>= 1;
  1419. }
  1420. return ret;
  1421. }
  1422. void r600_gpu_init(struct radeon_device *rdev)
  1423. {
  1424. u32 tiling_config;
  1425. u32 ramcfg;
  1426. u32 backend_map;
  1427. u32 cc_rb_backend_disable;
  1428. u32 cc_gc_shader_pipe_config;
  1429. u32 tmp;
  1430. int i, j;
  1431. u32 sq_config;
  1432. u32 sq_gpr_resource_mgmt_1 = 0;
  1433. u32 sq_gpr_resource_mgmt_2 = 0;
  1434. u32 sq_thread_resource_mgmt = 0;
  1435. u32 sq_stack_resource_mgmt_1 = 0;
  1436. u32 sq_stack_resource_mgmt_2 = 0;
  1437. /* FIXME: implement */
  1438. switch (rdev->family) {
  1439. case CHIP_R600:
  1440. rdev->config.r600.max_pipes = 4;
  1441. rdev->config.r600.max_tile_pipes = 8;
  1442. rdev->config.r600.max_simds = 4;
  1443. rdev->config.r600.max_backends = 4;
  1444. rdev->config.r600.max_gprs = 256;
  1445. rdev->config.r600.max_threads = 192;
  1446. rdev->config.r600.max_stack_entries = 256;
  1447. rdev->config.r600.max_hw_contexts = 8;
  1448. rdev->config.r600.max_gs_threads = 16;
  1449. rdev->config.r600.sx_max_export_size = 128;
  1450. rdev->config.r600.sx_max_export_pos_size = 16;
  1451. rdev->config.r600.sx_max_export_smx_size = 128;
  1452. rdev->config.r600.sq_num_cf_insts = 2;
  1453. break;
  1454. case CHIP_RV630:
  1455. case CHIP_RV635:
  1456. rdev->config.r600.max_pipes = 2;
  1457. rdev->config.r600.max_tile_pipes = 2;
  1458. rdev->config.r600.max_simds = 3;
  1459. rdev->config.r600.max_backends = 1;
  1460. rdev->config.r600.max_gprs = 128;
  1461. rdev->config.r600.max_threads = 192;
  1462. rdev->config.r600.max_stack_entries = 128;
  1463. rdev->config.r600.max_hw_contexts = 8;
  1464. rdev->config.r600.max_gs_threads = 4;
  1465. rdev->config.r600.sx_max_export_size = 128;
  1466. rdev->config.r600.sx_max_export_pos_size = 16;
  1467. rdev->config.r600.sx_max_export_smx_size = 128;
  1468. rdev->config.r600.sq_num_cf_insts = 2;
  1469. break;
  1470. case CHIP_RV610:
  1471. case CHIP_RV620:
  1472. case CHIP_RS780:
  1473. case CHIP_RS880:
  1474. rdev->config.r600.max_pipes = 1;
  1475. rdev->config.r600.max_tile_pipes = 1;
  1476. rdev->config.r600.max_simds = 2;
  1477. rdev->config.r600.max_backends = 1;
  1478. rdev->config.r600.max_gprs = 128;
  1479. rdev->config.r600.max_threads = 192;
  1480. rdev->config.r600.max_stack_entries = 128;
  1481. rdev->config.r600.max_hw_contexts = 4;
  1482. rdev->config.r600.max_gs_threads = 4;
  1483. rdev->config.r600.sx_max_export_size = 128;
  1484. rdev->config.r600.sx_max_export_pos_size = 16;
  1485. rdev->config.r600.sx_max_export_smx_size = 128;
  1486. rdev->config.r600.sq_num_cf_insts = 1;
  1487. break;
  1488. case CHIP_RV670:
  1489. rdev->config.r600.max_pipes = 4;
  1490. rdev->config.r600.max_tile_pipes = 4;
  1491. rdev->config.r600.max_simds = 4;
  1492. rdev->config.r600.max_backends = 4;
  1493. rdev->config.r600.max_gprs = 192;
  1494. rdev->config.r600.max_threads = 192;
  1495. rdev->config.r600.max_stack_entries = 256;
  1496. rdev->config.r600.max_hw_contexts = 8;
  1497. rdev->config.r600.max_gs_threads = 16;
  1498. rdev->config.r600.sx_max_export_size = 128;
  1499. rdev->config.r600.sx_max_export_pos_size = 16;
  1500. rdev->config.r600.sx_max_export_smx_size = 128;
  1501. rdev->config.r600.sq_num_cf_insts = 2;
  1502. break;
  1503. default:
  1504. break;
  1505. }
  1506. /* Initialize HDP */
  1507. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1508. WREG32((0x2c14 + j), 0x00000000);
  1509. WREG32((0x2c18 + j), 0x00000000);
  1510. WREG32((0x2c1c + j), 0x00000000);
  1511. WREG32((0x2c20 + j), 0x00000000);
  1512. WREG32((0x2c24 + j), 0x00000000);
  1513. }
  1514. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1515. /* Setup tiling */
  1516. tiling_config = 0;
  1517. ramcfg = RREG32(RAMCFG);
  1518. switch (rdev->config.r600.max_tile_pipes) {
  1519. case 1:
  1520. tiling_config |= PIPE_TILING(0);
  1521. break;
  1522. case 2:
  1523. tiling_config |= PIPE_TILING(1);
  1524. break;
  1525. case 4:
  1526. tiling_config |= PIPE_TILING(2);
  1527. break;
  1528. case 8:
  1529. tiling_config |= PIPE_TILING(3);
  1530. break;
  1531. default:
  1532. break;
  1533. }
  1534. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1535. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1536. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1537. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1538. if ((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
  1539. rdev->config.r600.tiling_group_size = 512;
  1540. else
  1541. rdev->config.r600.tiling_group_size = 256;
  1542. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1543. if (tmp > 3) {
  1544. tiling_config |= ROW_TILING(3);
  1545. tiling_config |= SAMPLE_SPLIT(3);
  1546. } else {
  1547. tiling_config |= ROW_TILING(tmp);
  1548. tiling_config |= SAMPLE_SPLIT(tmp);
  1549. }
  1550. tiling_config |= BANK_SWAPS(1);
  1551. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1552. cc_rb_backend_disable |=
  1553. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1554. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1555. cc_gc_shader_pipe_config |=
  1556. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1557. cc_gc_shader_pipe_config |=
  1558. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1559. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1560. (R6XX_MAX_BACKENDS -
  1561. r600_count_pipe_bits((cc_rb_backend_disable &
  1562. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1563. (cc_rb_backend_disable >> 16));
  1564. rdev->config.r600.tile_config = tiling_config;
  1565. rdev->config.r600.backend_map = backend_map;
  1566. tiling_config |= BACKEND_MAP(backend_map);
  1567. WREG32(GB_TILING_CONFIG, tiling_config);
  1568. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1569. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1570. /* Setup pipes */
  1571. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1572. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1573. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1574. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1575. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1576. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1577. /* Setup some CP states */
  1578. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1579. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1580. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1581. SYNC_WALKER | SYNC_ALIGNER));
  1582. /* Setup various GPU states */
  1583. if (rdev->family == CHIP_RV670)
  1584. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1585. tmp = RREG32(SX_DEBUG_1);
  1586. tmp |= SMX_EVENT_RELEASE;
  1587. if ((rdev->family > CHIP_R600))
  1588. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1589. WREG32(SX_DEBUG_1, tmp);
  1590. if (((rdev->family) == CHIP_R600) ||
  1591. ((rdev->family) == CHIP_RV630) ||
  1592. ((rdev->family) == CHIP_RV610) ||
  1593. ((rdev->family) == CHIP_RV620) ||
  1594. ((rdev->family) == CHIP_RS780) ||
  1595. ((rdev->family) == CHIP_RS880)) {
  1596. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1597. } else {
  1598. WREG32(DB_DEBUG, 0);
  1599. }
  1600. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1601. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1602. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1603. WREG32(VGT_NUM_INSTANCES, 0);
  1604. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1605. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1606. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1607. if (((rdev->family) == CHIP_RV610) ||
  1608. ((rdev->family) == CHIP_RV620) ||
  1609. ((rdev->family) == CHIP_RS780) ||
  1610. ((rdev->family) == CHIP_RS880)) {
  1611. tmp = (CACHE_FIFO_SIZE(0xa) |
  1612. FETCH_FIFO_HIWATER(0xa) |
  1613. DONE_FIFO_HIWATER(0xe0) |
  1614. ALU_UPDATE_FIFO_HIWATER(0x8));
  1615. } else if (((rdev->family) == CHIP_R600) ||
  1616. ((rdev->family) == CHIP_RV630)) {
  1617. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1618. tmp |= DONE_FIFO_HIWATER(0x4);
  1619. }
  1620. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1621. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1622. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1623. */
  1624. sq_config = RREG32(SQ_CONFIG);
  1625. sq_config &= ~(PS_PRIO(3) |
  1626. VS_PRIO(3) |
  1627. GS_PRIO(3) |
  1628. ES_PRIO(3));
  1629. sq_config |= (DX9_CONSTS |
  1630. VC_ENABLE |
  1631. PS_PRIO(0) |
  1632. VS_PRIO(1) |
  1633. GS_PRIO(2) |
  1634. ES_PRIO(3));
  1635. if ((rdev->family) == CHIP_R600) {
  1636. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1637. NUM_VS_GPRS(124) |
  1638. NUM_CLAUSE_TEMP_GPRS(4));
  1639. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1640. NUM_ES_GPRS(0));
  1641. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1642. NUM_VS_THREADS(48) |
  1643. NUM_GS_THREADS(4) |
  1644. NUM_ES_THREADS(4));
  1645. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1646. NUM_VS_STACK_ENTRIES(128));
  1647. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1648. NUM_ES_STACK_ENTRIES(0));
  1649. } else if (((rdev->family) == CHIP_RV610) ||
  1650. ((rdev->family) == CHIP_RV620) ||
  1651. ((rdev->family) == CHIP_RS780) ||
  1652. ((rdev->family) == CHIP_RS880)) {
  1653. /* no vertex cache */
  1654. sq_config &= ~VC_ENABLE;
  1655. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1656. NUM_VS_GPRS(44) |
  1657. NUM_CLAUSE_TEMP_GPRS(2));
  1658. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1659. NUM_ES_GPRS(17));
  1660. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1661. NUM_VS_THREADS(78) |
  1662. NUM_GS_THREADS(4) |
  1663. NUM_ES_THREADS(31));
  1664. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1665. NUM_VS_STACK_ENTRIES(40));
  1666. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1667. NUM_ES_STACK_ENTRIES(16));
  1668. } else if (((rdev->family) == CHIP_RV630) ||
  1669. ((rdev->family) == CHIP_RV635)) {
  1670. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1671. NUM_VS_GPRS(44) |
  1672. NUM_CLAUSE_TEMP_GPRS(2));
  1673. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1674. NUM_ES_GPRS(18));
  1675. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1676. NUM_VS_THREADS(78) |
  1677. NUM_GS_THREADS(4) |
  1678. NUM_ES_THREADS(31));
  1679. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1680. NUM_VS_STACK_ENTRIES(40));
  1681. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1682. NUM_ES_STACK_ENTRIES(16));
  1683. } else if ((rdev->family) == CHIP_RV670) {
  1684. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1685. NUM_VS_GPRS(44) |
  1686. NUM_CLAUSE_TEMP_GPRS(2));
  1687. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1688. NUM_ES_GPRS(17));
  1689. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1690. NUM_VS_THREADS(78) |
  1691. NUM_GS_THREADS(4) |
  1692. NUM_ES_THREADS(31));
  1693. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1694. NUM_VS_STACK_ENTRIES(64));
  1695. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1696. NUM_ES_STACK_ENTRIES(64));
  1697. }
  1698. WREG32(SQ_CONFIG, sq_config);
  1699. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1700. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1701. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1702. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1703. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1704. if (((rdev->family) == CHIP_RV610) ||
  1705. ((rdev->family) == CHIP_RV620) ||
  1706. ((rdev->family) == CHIP_RS780) ||
  1707. ((rdev->family) == CHIP_RS880)) {
  1708. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1709. } else {
  1710. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1711. }
  1712. /* More default values. 2D/3D driver should adjust as needed */
  1713. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1714. S1_X(0x4) | S1_Y(0xc)));
  1715. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1716. S1_X(0x2) | S1_Y(0x2) |
  1717. S2_X(0xa) | S2_Y(0x6) |
  1718. S3_X(0x6) | S3_Y(0xa)));
  1719. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1720. S1_X(0x4) | S1_Y(0xc) |
  1721. S2_X(0x1) | S2_Y(0x6) |
  1722. S3_X(0xa) | S3_Y(0xe)));
  1723. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1724. S5_X(0x0) | S5_Y(0x0) |
  1725. S6_X(0xb) | S6_Y(0x4) |
  1726. S7_X(0x7) | S7_Y(0x8)));
  1727. WREG32(VGT_STRMOUT_EN, 0);
  1728. tmp = rdev->config.r600.max_pipes * 16;
  1729. switch (rdev->family) {
  1730. case CHIP_RV610:
  1731. case CHIP_RV620:
  1732. case CHIP_RS780:
  1733. case CHIP_RS880:
  1734. tmp += 32;
  1735. break;
  1736. case CHIP_RV670:
  1737. tmp += 128;
  1738. break;
  1739. default:
  1740. break;
  1741. }
  1742. if (tmp > 256) {
  1743. tmp = 256;
  1744. }
  1745. WREG32(VGT_ES_PER_GS, 128);
  1746. WREG32(VGT_GS_PER_ES, tmp);
  1747. WREG32(VGT_GS_PER_VS, 2);
  1748. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1749. /* more default values. 2D/3D driver should adjust as needed */
  1750. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1751. WREG32(VGT_STRMOUT_EN, 0);
  1752. WREG32(SX_MISC, 0);
  1753. WREG32(PA_SC_MODE_CNTL, 0);
  1754. WREG32(PA_SC_AA_CONFIG, 0);
  1755. WREG32(PA_SC_LINE_STIPPLE, 0);
  1756. WREG32(SPI_INPUT_Z, 0);
  1757. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1758. WREG32(CB_COLOR7_FRAG, 0);
  1759. /* Clear render buffer base addresses */
  1760. WREG32(CB_COLOR0_BASE, 0);
  1761. WREG32(CB_COLOR1_BASE, 0);
  1762. WREG32(CB_COLOR2_BASE, 0);
  1763. WREG32(CB_COLOR3_BASE, 0);
  1764. WREG32(CB_COLOR4_BASE, 0);
  1765. WREG32(CB_COLOR5_BASE, 0);
  1766. WREG32(CB_COLOR6_BASE, 0);
  1767. WREG32(CB_COLOR7_BASE, 0);
  1768. WREG32(CB_COLOR7_FRAG, 0);
  1769. switch (rdev->family) {
  1770. case CHIP_RV610:
  1771. case CHIP_RV620:
  1772. case CHIP_RS780:
  1773. case CHIP_RS880:
  1774. tmp = TC_L2_SIZE(8);
  1775. break;
  1776. case CHIP_RV630:
  1777. case CHIP_RV635:
  1778. tmp = TC_L2_SIZE(4);
  1779. break;
  1780. case CHIP_R600:
  1781. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1782. break;
  1783. default:
  1784. tmp = TC_L2_SIZE(0);
  1785. break;
  1786. }
  1787. WREG32(TC_CNTL, tmp);
  1788. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1789. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1790. tmp = RREG32(ARB_POP);
  1791. tmp |= ENABLE_TC128;
  1792. WREG32(ARB_POP, tmp);
  1793. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1794. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1795. NUM_CLIP_SEQ(3)));
  1796. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1797. }
  1798. /*
  1799. * Indirect registers accessor
  1800. */
  1801. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1802. {
  1803. u32 r;
  1804. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1805. (void)RREG32(PCIE_PORT_INDEX);
  1806. r = RREG32(PCIE_PORT_DATA);
  1807. return r;
  1808. }
  1809. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1810. {
  1811. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1812. (void)RREG32(PCIE_PORT_INDEX);
  1813. WREG32(PCIE_PORT_DATA, (v));
  1814. (void)RREG32(PCIE_PORT_DATA);
  1815. }
  1816. /*
  1817. * CP & Ring
  1818. */
  1819. void r600_cp_stop(struct radeon_device *rdev)
  1820. {
  1821. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1822. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1823. WREG32(SCRATCH_UMSK, 0);
  1824. }
  1825. int r600_init_microcode(struct radeon_device *rdev)
  1826. {
  1827. struct platform_device *pdev;
  1828. const char *chip_name;
  1829. const char *rlc_chip_name;
  1830. size_t pfp_req_size, me_req_size, rlc_req_size;
  1831. char fw_name[30];
  1832. int err;
  1833. DRM_DEBUG("\n");
  1834. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1835. err = IS_ERR(pdev);
  1836. if (err) {
  1837. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1838. return -EINVAL;
  1839. }
  1840. switch (rdev->family) {
  1841. case CHIP_R600:
  1842. chip_name = "R600";
  1843. rlc_chip_name = "R600";
  1844. break;
  1845. case CHIP_RV610:
  1846. chip_name = "RV610";
  1847. rlc_chip_name = "R600";
  1848. break;
  1849. case CHIP_RV630:
  1850. chip_name = "RV630";
  1851. rlc_chip_name = "R600";
  1852. break;
  1853. case CHIP_RV620:
  1854. chip_name = "RV620";
  1855. rlc_chip_name = "R600";
  1856. break;
  1857. case CHIP_RV635:
  1858. chip_name = "RV635";
  1859. rlc_chip_name = "R600";
  1860. break;
  1861. case CHIP_RV670:
  1862. chip_name = "RV670";
  1863. rlc_chip_name = "R600";
  1864. break;
  1865. case CHIP_RS780:
  1866. case CHIP_RS880:
  1867. chip_name = "RS780";
  1868. rlc_chip_name = "R600";
  1869. break;
  1870. case CHIP_RV770:
  1871. chip_name = "RV770";
  1872. rlc_chip_name = "R700";
  1873. break;
  1874. case CHIP_RV730:
  1875. case CHIP_RV740:
  1876. chip_name = "RV730";
  1877. rlc_chip_name = "R700";
  1878. break;
  1879. case CHIP_RV710:
  1880. chip_name = "RV710";
  1881. rlc_chip_name = "R700";
  1882. break;
  1883. case CHIP_CEDAR:
  1884. chip_name = "CEDAR";
  1885. rlc_chip_name = "CEDAR";
  1886. break;
  1887. case CHIP_REDWOOD:
  1888. chip_name = "REDWOOD";
  1889. rlc_chip_name = "REDWOOD";
  1890. break;
  1891. case CHIP_JUNIPER:
  1892. chip_name = "JUNIPER";
  1893. rlc_chip_name = "JUNIPER";
  1894. break;
  1895. case CHIP_CYPRESS:
  1896. case CHIP_HEMLOCK:
  1897. chip_name = "CYPRESS";
  1898. rlc_chip_name = "CYPRESS";
  1899. break;
  1900. case CHIP_PALM:
  1901. chip_name = "PALM";
  1902. rlc_chip_name = "SUMO";
  1903. break;
  1904. case CHIP_SUMO:
  1905. chip_name = "SUMO";
  1906. rlc_chip_name = "SUMO";
  1907. break;
  1908. case CHIP_SUMO2:
  1909. chip_name = "SUMO2";
  1910. rlc_chip_name = "SUMO";
  1911. break;
  1912. default: BUG();
  1913. }
  1914. if (rdev->family >= CHIP_CEDAR) {
  1915. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1916. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1917. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1918. } else if (rdev->family >= CHIP_RV770) {
  1919. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1920. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1921. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1922. } else {
  1923. pfp_req_size = PFP_UCODE_SIZE * 4;
  1924. me_req_size = PM4_UCODE_SIZE * 12;
  1925. rlc_req_size = RLC_UCODE_SIZE * 4;
  1926. }
  1927. DRM_INFO("Loading %s Microcode\n", chip_name);
  1928. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1929. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1930. if (err)
  1931. goto out;
  1932. if (rdev->pfp_fw->size != pfp_req_size) {
  1933. printk(KERN_ERR
  1934. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1935. rdev->pfp_fw->size, fw_name);
  1936. err = -EINVAL;
  1937. goto out;
  1938. }
  1939. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1940. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1941. if (err)
  1942. goto out;
  1943. if (rdev->me_fw->size != me_req_size) {
  1944. printk(KERN_ERR
  1945. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1946. rdev->me_fw->size, fw_name);
  1947. err = -EINVAL;
  1948. }
  1949. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1950. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1951. if (err)
  1952. goto out;
  1953. if (rdev->rlc_fw->size != rlc_req_size) {
  1954. printk(KERN_ERR
  1955. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1956. rdev->rlc_fw->size, fw_name);
  1957. err = -EINVAL;
  1958. }
  1959. out:
  1960. platform_device_unregister(pdev);
  1961. if (err) {
  1962. if (err != -EINVAL)
  1963. printk(KERN_ERR
  1964. "r600_cp: Failed to load firmware \"%s\"\n",
  1965. fw_name);
  1966. release_firmware(rdev->pfp_fw);
  1967. rdev->pfp_fw = NULL;
  1968. release_firmware(rdev->me_fw);
  1969. rdev->me_fw = NULL;
  1970. release_firmware(rdev->rlc_fw);
  1971. rdev->rlc_fw = NULL;
  1972. }
  1973. return err;
  1974. }
  1975. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1976. {
  1977. const __be32 *fw_data;
  1978. int i;
  1979. if (!rdev->me_fw || !rdev->pfp_fw)
  1980. return -EINVAL;
  1981. r600_cp_stop(rdev);
  1982. WREG32(CP_RB_CNTL,
  1983. #ifdef __BIG_ENDIAN
  1984. BUF_SWAP_32BIT |
  1985. #endif
  1986. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1987. /* Reset cp */
  1988. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1989. RREG32(GRBM_SOFT_RESET);
  1990. mdelay(15);
  1991. WREG32(GRBM_SOFT_RESET, 0);
  1992. WREG32(CP_ME_RAM_WADDR, 0);
  1993. fw_data = (const __be32 *)rdev->me_fw->data;
  1994. WREG32(CP_ME_RAM_WADDR, 0);
  1995. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1996. WREG32(CP_ME_RAM_DATA,
  1997. be32_to_cpup(fw_data++));
  1998. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1999. WREG32(CP_PFP_UCODE_ADDR, 0);
  2000. for (i = 0; i < PFP_UCODE_SIZE; i++)
  2001. WREG32(CP_PFP_UCODE_DATA,
  2002. be32_to_cpup(fw_data++));
  2003. WREG32(CP_PFP_UCODE_ADDR, 0);
  2004. WREG32(CP_ME_RAM_WADDR, 0);
  2005. WREG32(CP_ME_RAM_RADDR, 0);
  2006. return 0;
  2007. }
  2008. int r600_cp_start(struct radeon_device *rdev)
  2009. {
  2010. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2011. int r;
  2012. uint32_t cp_me;
  2013. r = radeon_ring_lock(rdev, ring, 7);
  2014. if (r) {
  2015. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2016. return r;
  2017. }
  2018. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2019. radeon_ring_write(ring, 0x1);
  2020. if (rdev->family >= CHIP_RV770) {
  2021. radeon_ring_write(ring, 0x0);
  2022. radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
  2023. } else {
  2024. radeon_ring_write(ring, 0x3);
  2025. radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
  2026. }
  2027. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2028. radeon_ring_write(ring, 0);
  2029. radeon_ring_write(ring, 0);
  2030. radeon_ring_unlock_commit(rdev, ring);
  2031. cp_me = 0xff;
  2032. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2033. return 0;
  2034. }
  2035. int r600_cp_resume(struct radeon_device *rdev)
  2036. {
  2037. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2038. u32 tmp;
  2039. u32 rb_bufsz;
  2040. int r;
  2041. /* Reset cp */
  2042. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2043. RREG32(GRBM_SOFT_RESET);
  2044. mdelay(15);
  2045. WREG32(GRBM_SOFT_RESET, 0);
  2046. /* Set ring buffer size */
  2047. rb_bufsz = drm_order(ring->ring_size / 8);
  2048. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2049. #ifdef __BIG_ENDIAN
  2050. tmp |= BUF_SWAP_32BIT;
  2051. #endif
  2052. WREG32(CP_RB_CNTL, tmp);
  2053. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  2054. /* Set the write pointer delay */
  2055. WREG32(CP_RB_WPTR_DELAY, 0);
  2056. /* Initialize the ring buffer's read and write pointers */
  2057. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2058. WREG32(CP_RB_RPTR_WR, 0);
  2059. ring->wptr = 0;
  2060. WREG32(CP_RB_WPTR, ring->wptr);
  2061. /* set the wb address whether it's enabled or not */
  2062. WREG32(CP_RB_RPTR_ADDR,
  2063. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2064. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2065. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2066. if (rdev->wb.enabled)
  2067. WREG32(SCRATCH_UMSK, 0xff);
  2068. else {
  2069. tmp |= RB_NO_UPDATE;
  2070. WREG32(SCRATCH_UMSK, 0);
  2071. }
  2072. mdelay(1);
  2073. WREG32(CP_RB_CNTL, tmp);
  2074. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  2075. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2076. ring->rptr = RREG32(CP_RB_RPTR);
  2077. r600_cp_start(rdev);
  2078. ring->ready = true;
  2079. r = radeon_ring_test(rdev, ring);
  2080. if (r) {
  2081. ring->ready = false;
  2082. return r;
  2083. }
  2084. return 0;
  2085. }
  2086. void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
  2087. {
  2088. u32 rb_bufsz;
  2089. /* Align ring size */
  2090. rb_bufsz = drm_order(ring_size / 8);
  2091. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2092. ring->ring_size = ring_size;
  2093. ring->align_mask = 16 - 1;
  2094. }
  2095. void r600_cp_fini(struct radeon_device *rdev)
  2096. {
  2097. r600_cp_stop(rdev);
  2098. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  2099. }
  2100. /*
  2101. * GPU scratch registers helpers function.
  2102. */
  2103. void r600_scratch_init(struct radeon_device *rdev)
  2104. {
  2105. int i;
  2106. rdev->scratch.num_reg = 7;
  2107. rdev->scratch.reg_base = SCRATCH_REG0;
  2108. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2109. rdev->scratch.free[i] = true;
  2110. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2111. }
  2112. }
  2113. int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2114. {
  2115. uint32_t scratch;
  2116. uint32_t tmp = 0;
  2117. unsigned i, ridx = radeon_ring_index(rdev, ring);
  2118. int r;
  2119. r = radeon_scratch_get(rdev, &scratch);
  2120. if (r) {
  2121. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2122. return r;
  2123. }
  2124. WREG32(scratch, 0xCAFEDEAD);
  2125. r = radeon_ring_lock(rdev, ring, 3);
  2126. if (r) {
  2127. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ridx, r);
  2128. radeon_scratch_free(rdev, scratch);
  2129. return r;
  2130. }
  2131. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2132. radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2133. radeon_ring_write(ring, 0xDEADBEEF);
  2134. radeon_ring_unlock_commit(rdev, ring);
  2135. for (i = 0; i < rdev->usec_timeout; i++) {
  2136. tmp = RREG32(scratch);
  2137. if (tmp == 0xDEADBEEF)
  2138. break;
  2139. DRM_UDELAY(1);
  2140. }
  2141. if (i < rdev->usec_timeout) {
  2142. DRM_INFO("ring test on %d succeeded in %d usecs\n", ridx, i);
  2143. } else {
  2144. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2145. ridx, scratch, tmp);
  2146. r = -EINVAL;
  2147. }
  2148. radeon_scratch_free(rdev, scratch);
  2149. return r;
  2150. }
  2151. void r600_fence_ring_emit(struct radeon_device *rdev,
  2152. struct radeon_fence *fence)
  2153. {
  2154. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2155. if (rdev->wb.use_event) {
  2156. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2157. /* flush read cache over gart */
  2158. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2159. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2160. PACKET3_VC_ACTION_ENA |
  2161. PACKET3_SH_ACTION_ENA);
  2162. radeon_ring_write(ring, 0xFFFFFFFF);
  2163. radeon_ring_write(ring, 0);
  2164. radeon_ring_write(ring, 10); /* poll interval */
  2165. /* EVENT_WRITE_EOP - flush caches, send int */
  2166. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2167. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2168. radeon_ring_write(ring, addr & 0xffffffff);
  2169. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2170. radeon_ring_write(ring, fence->seq);
  2171. radeon_ring_write(ring, 0);
  2172. } else {
  2173. /* flush read cache over gart */
  2174. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2175. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2176. PACKET3_VC_ACTION_ENA |
  2177. PACKET3_SH_ACTION_ENA);
  2178. radeon_ring_write(ring, 0xFFFFFFFF);
  2179. radeon_ring_write(ring, 0);
  2180. radeon_ring_write(ring, 10); /* poll interval */
  2181. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2182. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2183. /* wait for 3D idle clean */
  2184. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2185. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2186. radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2187. /* Emit fence sequence & fire IRQ */
  2188. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2189. radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2190. radeon_ring_write(ring, fence->seq);
  2191. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2192. radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
  2193. radeon_ring_write(ring, RB_INT_STAT);
  2194. }
  2195. }
  2196. void r600_semaphore_ring_emit(struct radeon_device *rdev,
  2197. struct radeon_ring *ring,
  2198. struct radeon_semaphore *semaphore,
  2199. bool emit_wait)
  2200. {
  2201. uint64_t addr = semaphore->gpu_addr;
  2202. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2203. if (rdev->family < CHIP_CAYMAN)
  2204. sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
  2205. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2206. radeon_ring_write(ring, addr & 0xffffffff);
  2207. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
  2208. }
  2209. int r600_copy_blit(struct radeon_device *rdev,
  2210. uint64_t src_offset,
  2211. uint64_t dst_offset,
  2212. unsigned num_gpu_pages,
  2213. struct radeon_fence *fence)
  2214. {
  2215. int r;
  2216. mutex_lock(&rdev->r600_blit.mutex);
  2217. rdev->r600_blit.vb_ib = NULL;
  2218. r = r600_blit_prepare_copy(rdev, num_gpu_pages);
  2219. if (r) {
  2220. if (rdev->r600_blit.vb_ib)
  2221. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2222. mutex_unlock(&rdev->r600_blit.mutex);
  2223. return r;
  2224. }
  2225. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages);
  2226. r600_blit_done_copy(rdev, fence);
  2227. mutex_unlock(&rdev->r600_blit.mutex);
  2228. return 0;
  2229. }
  2230. void r600_blit_suspend(struct radeon_device *rdev)
  2231. {
  2232. int r;
  2233. /* unpin shaders bo */
  2234. if (rdev->r600_blit.shader_obj) {
  2235. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2236. if (!r) {
  2237. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2238. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2239. }
  2240. }
  2241. }
  2242. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2243. uint32_t tiling_flags, uint32_t pitch,
  2244. uint32_t offset, uint32_t obj_size)
  2245. {
  2246. /* FIXME: implement */
  2247. return 0;
  2248. }
  2249. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2250. {
  2251. /* FIXME: implement */
  2252. }
  2253. int r600_startup(struct radeon_device *rdev)
  2254. {
  2255. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2256. int r;
  2257. /* enable pcie gen2 link */
  2258. r600_pcie_gen2_enable(rdev);
  2259. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2260. r = r600_init_microcode(rdev);
  2261. if (r) {
  2262. DRM_ERROR("Failed to load firmware!\n");
  2263. return r;
  2264. }
  2265. }
  2266. r = r600_vram_scratch_init(rdev);
  2267. if (r)
  2268. return r;
  2269. r600_mc_program(rdev);
  2270. if (rdev->flags & RADEON_IS_AGP) {
  2271. r600_agp_enable(rdev);
  2272. } else {
  2273. r = r600_pcie_gart_enable(rdev);
  2274. if (r)
  2275. return r;
  2276. }
  2277. r600_gpu_init(rdev);
  2278. r = r600_blit_init(rdev);
  2279. if (r) {
  2280. r600_blit_fini(rdev);
  2281. rdev->asic->copy = NULL;
  2282. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2283. }
  2284. /* allocate wb buffer */
  2285. r = radeon_wb_init(rdev);
  2286. if (r)
  2287. return r;
  2288. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2289. if (r) {
  2290. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2291. return r;
  2292. }
  2293. /* Enable IRQ */
  2294. r = r600_irq_init(rdev);
  2295. if (r) {
  2296. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2297. radeon_irq_kms_fini(rdev);
  2298. return r;
  2299. }
  2300. r600_irq_set(rdev);
  2301. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2302. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2303. 0, 0xfffff, RADEON_CP_PACKET2);
  2304. if (r)
  2305. return r;
  2306. r = r600_cp_load_microcode(rdev);
  2307. if (r)
  2308. return r;
  2309. r = r600_cp_resume(rdev);
  2310. if (r)
  2311. return r;
  2312. r = radeon_ib_pool_start(rdev);
  2313. if (r)
  2314. return r;
  2315. r = r600_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2316. if (r) {
  2317. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2318. rdev->accel_working = false;
  2319. return r;
  2320. }
  2321. return 0;
  2322. }
  2323. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2324. {
  2325. uint32_t temp;
  2326. temp = RREG32(CONFIG_CNTL);
  2327. if (state == false) {
  2328. temp &= ~(1<<0);
  2329. temp |= (1<<1);
  2330. } else {
  2331. temp &= ~(1<<1);
  2332. }
  2333. WREG32(CONFIG_CNTL, temp);
  2334. }
  2335. int r600_resume(struct radeon_device *rdev)
  2336. {
  2337. int r;
  2338. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2339. * posting will perform necessary task to bring back GPU into good
  2340. * shape.
  2341. */
  2342. /* post card */
  2343. atom_asic_init(rdev->mode_info.atom_context);
  2344. rdev->accel_working = true;
  2345. r = r600_startup(rdev);
  2346. if (r) {
  2347. DRM_ERROR("r600 startup failed on resume\n");
  2348. rdev->accel_working = false;
  2349. return r;
  2350. }
  2351. r = r600_audio_init(rdev);
  2352. if (r) {
  2353. DRM_ERROR("radeon: audio resume failed\n");
  2354. return r;
  2355. }
  2356. return r;
  2357. }
  2358. int r600_suspend(struct radeon_device *rdev)
  2359. {
  2360. r600_audio_fini(rdev);
  2361. radeon_ib_pool_suspend(rdev);
  2362. r600_blit_suspend(rdev);
  2363. /* FIXME: we should wait for ring to be empty */
  2364. r600_cp_stop(rdev);
  2365. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  2366. r600_irq_suspend(rdev);
  2367. radeon_wb_disable(rdev);
  2368. r600_pcie_gart_disable(rdev);
  2369. return 0;
  2370. }
  2371. /* Plan is to move initialization in that function and use
  2372. * helper function so that radeon_device_init pretty much
  2373. * do nothing more than calling asic specific function. This
  2374. * should also allow to remove a bunch of callback function
  2375. * like vram_info.
  2376. */
  2377. int r600_init(struct radeon_device *rdev)
  2378. {
  2379. int r;
  2380. if (r600_debugfs_mc_info_init(rdev)) {
  2381. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2382. }
  2383. /* This don't do much */
  2384. r = radeon_gem_init(rdev);
  2385. if (r)
  2386. return r;
  2387. /* Read BIOS */
  2388. if (!radeon_get_bios(rdev)) {
  2389. if (ASIC_IS_AVIVO(rdev))
  2390. return -EINVAL;
  2391. }
  2392. /* Must be an ATOMBIOS */
  2393. if (!rdev->is_atom_bios) {
  2394. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2395. return -EINVAL;
  2396. }
  2397. r = radeon_atombios_init(rdev);
  2398. if (r)
  2399. return r;
  2400. /* Post card if necessary */
  2401. if (!radeon_card_posted(rdev)) {
  2402. if (!rdev->bios) {
  2403. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2404. return -EINVAL;
  2405. }
  2406. DRM_INFO("GPU not posted. posting now...\n");
  2407. atom_asic_init(rdev->mode_info.atom_context);
  2408. }
  2409. /* Initialize scratch registers */
  2410. r600_scratch_init(rdev);
  2411. /* Initialize surface registers */
  2412. radeon_surface_init(rdev);
  2413. /* Initialize clocks */
  2414. radeon_get_clock_info(rdev->ddev);
  2415. /* Fence driver */
  2416. r = radeon_fence_driver_init(rdev);
  2417. if (r)
  2418. return r;
  2419. if (rdev->flags & RADEON_IS_AGP) {
  2420. r = radeon_agp_init(rdev);
  2421. if (r)
  2422. radeon_agp_disable(rdev);
  2423. }
  2424. r = r600_mc_init(rdev);
  2425. if (r)
  2426. return r;
  2427. /* Memory manager */
  2428. r = radeon_bo_init(rdev);
  2429. if (r)
  2430. return r;
  2431. r = radeon_irq_kms_init(rdev);
  2432. if (r)
  2433. return r;
  2434. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  2435. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  2436. rdev->ih.ring_obj = NULL;
  2437. r600_ih_ring_init(rdev, 64 * 1024);
  2438. r = r600_pcie_gart_init(rdev);
  2439. if (r)
  2440. return r;
  2441. r = radeon_ib_pool_init(rdev);
  2442. rdev->accel_working = true;
  2443. if (r) {
  2444. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2445. rdev->accel_working = false;
  2446. }
  2447. r = r600_startup(rdev);
  2448. if (r) {
  2449. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2450. r600_cp_fini(rdev);
  2451. r600_irq_fini(rdev);
  2452. radeon_wb_fini(rdev);
  2453. r100_ib_fini(rdev);
  2454. radeon_irq_kms_fini(rdev);
  2455. r600_pcie_gart_fini(rdev);
  2456. rdev->accel_working = false;
  2457. }
  2458. r = r600_audio_init(rdev);
  2459. if (r)
  2460. return r; /* TODO error handling */
  2461. return 0;
  2462. }
  2463. void r600_fini(struct radeon_device *rdev)
  2464. {
  2465. r600_audio_fini(rdev);
  2466. r600_blit_fini(rdev);
  2467. r600_cp_fini(rdev);
  2468. r600_irq_fini(rdev);
  2469. radeon_wb_fini(rdev);
  2470. r100_ib_fini(rdev);
  2471. radeon_irq_kms_fini(rdev);
  2472. r600_pcie_gart_fini(rdev);
  2473. r600_vram_scratch_fini(rdev);
  2474. radeon_agp_fini(rdev);
  2475. radeon_gem_fini(rdev);
  2476. radeon_semaphore_driver_fini(rdev);
  2477. radeon_fence_driver_fini(rdev);
  2478. radeon_bo_fini(rdev);
  2479. radeon_atombios_fini(rdev);
  2480. kfree(rdev->bios);
  2481. rdev->bios = NULL;
  2482. }
  2483. /*
  2484. * CS stuff
  2485. */
  2486. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2487. {
  2488. struct radeon_ring *ring = &rdev->ring[ib->fence->ring];
  2489. /* FIXME: implement */
  2490. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2491. radeon_ring_write(ring,
  2492. #ifdef __BIG_ENDIAN
  2493. (2 << 0) |
  2494. #endif
  2495. (ib->gpu_addr & 0xFFFFFFFC));
  2496. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  2497. radeon_ring_write(ring, ib->length_dw);
  2498. }
  2499. int r600_ib_test(struct radeon_device *rdev, int ring)
  2500. {
  2501. struct radeon_ib *ib;
  2502. uint32_t scratch;
  2503. uint32_t tmp = 0;
  2504. unsigned i;
  2505. int r;
  2506. r = radeon_scratch_get(rdev, &scratch);
  2507. if (r) {
  2508. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2509. return r;
  2510. }
  2511. WREG32(scratch, 0xCAFEDEAD);
  2512. r = radeon_ib_get(rdev, ring, &ib, 256);
  2513. if (r) {
  2514. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2515. return r;
  2516. }
  2517. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2518. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2519. ib->ptr[2] = 0xDEADBEEF;
  2520. ib->ptr[3] = PACKET2(0);
  2521. ib->ptr[4] = PACKET2(0);
  2522. ib->ptr[5] = PACKET2(0);
  2523. ib->ptr[6] = PACKET2(0);
  2524. ib->ptr[7] = PACKET2(0);
  2525. ib->ptr[8] = PACKET2(0);
  2526. ib->ptr[9] = PACKET2(0);
  2527. ib->ptr[10] = PACKET2(0);
  2528. ib->ptr[11] = PACKET2(0);
  2529. ib->ptr[12] = PACKET2(0);
  2530. ib->ptr[13] = PACKET2(0);
  2531. ib->ptr[14] = PACKET2(0);
  2532. ib->ptr[15] = PACKET2(0);
  2533. ib->length_dw = 16;
  2534. r = radeon_ib_schedule(rdev, ib);
  2535. if (r) {
  2536. radeon_scratch_free(rdev, scratch);
  2537. radeon_ib_free(rdev, &ib);
  2538. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2539. return r;
  2540. }
  2541. r = radeon_fence_wait(ib->fence, false);
  2542. if (r) {
  2543. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2544. return r;
  2545. }
  2546. for (i = 0; i < rdev->usec_timeout; i++) {
  2547. tmp = RREG32(scratch);
  2548. if (tmp == 0xDEADBEEF)
  2549. break;
  2550. DRM_UDELAY(1);
  2551. }
  2552. if (i < rdev->usec_timeout) {
  2553. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib->fence->ring, i);
  2554. } else {
  2555. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2556. scratch, tmp);
  2557. r = -EINVAL;
  2558. }
  2559. radeon_scratch_free(rdev, scratch);
  2560. radeon_ib_free(rdev, &ib);
  2561. return r;
  2562. }
  2563. /*
  2564. * Interrupts
  2565. *
  2566. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2567. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2568. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2569. * and host consumes. As the host irq handler processes interrupts, it
  2570. * increments the rptr. When the rptr catches up with the wptr, all the
  2571. * current interrupts have been processed.
  2572. */
  2573. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2574. {
  2575. u32 rb_bufsz;
  2576. /* Align ring size */
  2577. rb_bufsz = drm_order(ring_size / 4);
  2578. ring_size = (1 << rb_bufsz) * 4;
  2579. rdev->ih.ring_size = ring_size;
  2580. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2581. rdev->ih.rptr = 0;
  2582. }
  2583. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2584. {
  2585. int r;
  2586. /* Allocate ring buffer */
  2587. if (rdev->ih.ring_obj == NULL) {
  2588. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  2589. PAGE_SIZE, true,
  2590. RADEON_GEM_DOMAIN_GTT,
  2591. &rdev->ih.ring_obj);
  2592. if (r) {
  2593. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2594. return r;
  2595. }
  2596. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2597. if (unlikely(r != 0))
  2598. return r;
  2599. r = radeon_bo_pin(rdev->ih.ring_obj,
  2600. RADEON_GEM_DOMAIN_GTT,
  2601. &rdev->ih.gpu_addr);
  2602. if (r) {
  2603. radeon_bo_unreserve(rdev->ih.ring_obj);
  2604. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2605. return r;
  2606. }
  2607. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2608. (void **)&rdev->ih.ring);
  2609. radeon_bo_unreserve(rdev->ih.ring_obj);
  2610. if (r) {
  2611. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2612. return r;
  2613. }
  2614. }
  2615. return 0;
  2616. }
  2617. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2618. {
  2619. int r;
  2620. if (rdev->ih.ring_obj) {
  2621. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2622. if (likely(r == 0)) {
  2623. radeon_bo_kunmap(rdev->ih.ring_obj);
  2624. radeon_bo_unpin(rdev->ih.ring_obj);
  2625. radeon_bo_unreserve(rdev->ih.ring_obj);
  2626. }
  2627. radeon_bo_unref(&rdev->ih.ring_obj);
  2628. rdev->ih.ring = NULL;
  2629. rdev->ih.ring_obj = NULL;
  2630. }
  2631. }
  2632. void r600_rlc_stop(struct radeon_device *rdev)
  2633. {
  2634. if ((rdev->family >= CHIP_RV770) &&
  2635. (rdev->family <= CHIP_RV740)) {
  2636. /* r7xx asics need to soft reset RLC before halting */
  2637. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2638. RREG32(SRBM_SOFT_RESET);
  2639. udelay(15000);
  2640. WREG32(SRBM_SOFT_RESET, 0);
  2641. RREG32(SRBM_SOFT_RESET);
  2642. }
  2643. WREG32(RLC_CNTL, 0);
  2644. }
  2645. static void r600_rlc_start(struct radeon_device *rdev)
  2646. {
  2647. WREG32(RLC_CNTL, RLC_ENABLE);
  2648. }
  2649. static int r600_rlc_init(struct radeon_device *rdev)
  2650. {
  2651. u32 i;
  2652. const __be32 *fw_data;
  2653. if (!rdev->rlc_fw)
  2654. return -EINVAL;
  2655. r600_rlc_stop(rdev);
  2656. WREG32(RLC_HB_BASE, 0);
  2657. WREG32(RLC_HB_CNTL, 0);
  2658. WREG32(RLC_HB_RPTR, 0);
  2659. WREG32(RLC_HB_WPTR, 0);
  2660. if (rdev->family <= CHIP_CAICOS) {
  2661. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2662. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2663. }
  2664. WREG32(RLC_MC_CNTL, 0);
  2665. WREG32(RLC_UCODE_CNTL, 0);
  2666. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2667. if (rdev->family >= CHIP_CAYMAN) {
  2668. for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
  2669. WREG32(RLC_UCODE_ADDR, i);
  2670. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2671. }
  2672. } else if (rdev->family >= CHIP_CEDAR) {
  2673. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2674. WREG32(RLC_UCODE_ADDR, i);
  2675. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2676. }
  2677. } else if (rdev->family >= CHIP_RV770) {
  2678. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2679. WREG32(RLC_UCODE_ADDR, i);
  2680. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2681. }
  2682. } else {
  2683. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2684. WREG32(RLC_UCODE_ADDR, i);
  2685. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2686. }
  2687. }
  2688. WREG32(RLC_UCODE_ADDR, 0);
  2689. r600_rlc_start(rdev);
  2690. return 0;
  2691. }
  2692. static void r600_enable_interrupts(struct radeon_device *rdev)
  2693. {
  2694. u32 ih_cntl = RREG32(IH_CNTL);
  2695. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2696. ih_cntl |= ENABLE_INTR;
  2697. ih_rb_cntl |= IH_RB_ENABLE;
  2698. WREG32(IH_CNTL, ih_cntl);
  2699. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2700. rdev->ih.enabled = true;
  2701. }
  2702. void r600_disable_interrupts(struct radeon_device *rdev)
  2703. {
  2704. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2705. u32 ih_cntl = RREG32(IH_CNTL);
  2706. ih_rb_cntl &= ~IH_RB_ENABLE;
  2707. ih_cntl &= ~ENABLE_INTR;
  2708. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2709. WREG32(IH_CNTL, ih_cntl);
  2710. /* set rptr, wptr to 0 */
  2711. WREG32(IH_RB_RPTR, 0);
  2712. WREG32(IH_RB_WPTR, 0);
  2713. rdev->ih.enabled = false;
  2714. rdev->ih.wptr = 0;
  2715. rdev->ih.rptr = 0;
  2716. }
  2717. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2718. {
  2719. u32 tmp;
  2720. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2721. WREG32(GRBM_INT_CNTL, 0);
  2722. WREG32(DxMODE_INT_MASK, 0);
  2723. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  2724. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  2725. if (ASIC_IS_DCE3(rdev)) {
  2726. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2727. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2728. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2729. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2730. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2731. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2732. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2733. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2734. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2735. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2736. if (ASIC_IS_DCE32(rdev)) {
  2737. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2738. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2739. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2740. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2741. }
  2742. } else {
  2743. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2744. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2745. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2746. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2747. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2748. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2749. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2750. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2751. }
  2752. }
  2753. int r600_irq_init(struct radeon_device *rdev)
  2754. {
  2755. int ret = 0;
  2756. int rb_bufsz;
  2757. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2758. /* allocate ring */
  2759. ret = r600_ih_ring_alloc(rdev);
  2760. if (ret)
  2761. return ret;
  2762. /* disable irqs */
  2763. r600_disable_interrupts(rdev);
  2764. /* init rlc */
  2765. ret = r600_rlc_init(rdev);
  2766. if (ret) {
  2767. r600_ih_ring_fini(rdev);
  2768. return ret;
  2769. }
  2770. /* setup interrupt control */
  2771. /* set dummy read address to ring address */
  2772. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2773. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2774. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2775. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2776. */
  2777. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2778. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2779. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2780. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2781. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2782. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2783. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2784. IH_WPTR_OVERFLOW_CLEAR |
  2785. (rb_bufsz << 1));
  2786. if (rdev->wb.enabled)
  2787. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  2788. /* set the writeback address whether it's enabled or not */
  2789. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  2790. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  2791. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2792. /* set rptr, wptr to 0 */
  2793. WREG32(IH_RB_RPTR, 0);
  2794. WREG32(IH_RB_WPTR, 0);
  2795. /* Default settings for IH_CNTL (disabled at first) */
  2796. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2797. /* RPTR_REARM only works if msi's are enabled */
  2798. if (rdev->msi_enabled)
  2799. ih_cntl |= RPTR_REARM;
  2800. WREG32(IH_CNTL, ih_cntl);
  2801. /* force the active interrupt state to all disabled */
  2802. if (rdev->family >= CHIP_CEDAR)
  2803. evergreen_disable_interrupt_state(rdev);
  2804. else
  2805. r600_disable_interrupt_state(rdev);
  2806. /* enable irqs */
  2807. r600_enable_interrupts(rdev);
  2808. return ret;
  2809. }
  2810. void r600_irq_suspend(struct radeon_device *rdev)
  2811. {
  2812. r600_irq_disable(rdev);
  2813. r600_rlc_stop(rdev);
  2814. }
  2815. void r600_irq_fini(struct radeon_device *rdev)
  2816. {
  2817. r600_irq_suspend(rdev);
  2818. r600_ih_ring_fini(rdev);
  2819. }
  2820. int r600_irq_set(struct radeon_device *rdev)
  2821. {
  2822. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2823. u32 mode_int = 0;
  2824. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2825. u32 grbm_int_cntl = 0;
  2826. u32 hdmi1, hdmi2;
  2827. u32 d1grph = 0, d2grph = 0;
  2828. if (!rdev->irq.installed) {
  2829. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2830. return -EINVAL;
  2831. }
  2832. /* don't enable anything if the ih is disabled */
  2833. if (!rdev->ih.enabled) {
  2834. r600_disable_interrupts(rdev);
  2835. /* force the active interrupt state to all disabled */
  2836. r600_disable_interrupt_state(rdev);
  2837. return 0;
  2838. }
  2839. hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2840. if (ASIC_IS_DCE3(rdev)) {
  2841. hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2842. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2843. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2844. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2845. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2846. if (ASIC_IS_DCE32(rdev)) {
  2847. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2848. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2849. }
  2850. } else {
  2851. hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2852. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2853. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2854. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2855. }
  2856. if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
  2857. DRM_DEBUG("r600_irq_set: sw int\n");
  2858. cp_int_cntl |= RB_INT_ENABLE;
  2859. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2860. }
  2861. if (rdev->irq.crtc_vblank_int[0] ||
  2862. rdev->irq.pflip[0]) {
  2863. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2864. mode_int |= D1MODE_VBLANK_INT_MASK;
  2865. }
  2866. if (rdev->irq.crtc_vblank_int[1] ||
  2867. rdev->irq.pflip[1]) {
  2868. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2869. mode_int |= D2MODE_VBLANK_INT_MASK;
  2870. }
  2871. if (rdev->irq.hpd[0]) {
  2872. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2873. hpd1 |= DC_HPDx_INT_EN;
  2874. }
  2875. if (rdev->irq.hpd[1]) {
  2876. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2877. hpd2 |= DC_HPDx_INT_EN;
  2878. }
  2879. if (rdev->irq.hpd[2]) {
  2880. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2881. hpd3 |= DC_HPDx_INT_EN;
  2882. }
  2883. if (rdev->irq.hpd[3]) {
  2884. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2885. hpd4 |= DC_HPDx_INT_EN;
  2886. }
  2887. if (rdev->irq.hpd[4]) {
  2888. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2889. hpd5 |= DC_HPDx_INT_EN;
  2890. }
  2891. if (rdev->irq.hpd[5]) {
  2892. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2893. hpd6 |= DC_HPDx_INT_EN;
  2894. }
  2895. if (rdev->irq.hdmi[0]) {
  2896. DRM_DEBUG("r600_irq_set: hdmi 1\n");
  2897. hdmi1 |= R600_HDMI_INT_EN;
  2898. }
  2899. if (rdev->irq.hdmi[1]) {
  2900. DRM_DEBUG("r600_irq_set: hdmi 2\n");
  2901. hdmi2 |= R600_HDMI_INT_EN;
  2902. }
  2903. if (rdev->irq.gui_idle) {
  2904. DRM_DEBUG("gui idle\n");
  2905. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2906. }
  2907. WREG32(CP_INT_CNTL, cp_int_cntl);
  2908. WREG32(DxMODE_INT_MASK, mode_int);
  2909. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  2910. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  2911. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2912. WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
  2913. if (ASIC_IS_DCE3(rdev)) {
  2914. WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
  2915. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2916. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2917. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2918. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2919. if (ASIC_IS_DCE32(rdev)) {
  2920. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2921. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2922. }
  2923. } else {
  2924. WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
  2925. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2926. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2927. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2928. }
  2929. return 0;
  2930. }
  2931. static void r600_irq_ack(struct radeon_device *rdev)
  2932. {
  2933. u32 tmp;
  2934. if (ASIC_IS_DCE3(rdev)) {
  2935. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2936. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2937. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2938. } else {
  2939. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2940. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2941. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  2942. }
  2943. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  2944. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  2945. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2946. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2947. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2948. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2949. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  2950. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2951. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  2952. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2953. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  2954. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2955. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  2956. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2957. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  2958. if (ASIC_IS_DCE3(rdev)) {
  2959. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2960. tmp |= DC_HPDx_INT_ACK;
  2961. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2962. } else {
  2963. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2964. tmp |= DC_HPDx_INT_ACK;
  2965. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2966. }
  2967. }
  2968. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  2969. if (ASIC_IS_DCE3(rdev)) {
  2970. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2971. tmp |= DC_HPDx_INT_ACK;
  2972. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2973. } else {
  2974. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2975. tmp |= DC_HPDx_INT_ACK;
  2976. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2977. }
  2978. }
  2979. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  2980. if (ASIC_IS_DCE3(rdev)) {
  2981. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2982. tmp |= DC_HPDx_INT_ACK;
  2983. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2984. } else {
  2985. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2986. tmp |= DC_HPDx_INT_ACK;
  2987. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2988. }
  2989. }
  2990. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  2991. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2992. tmp |= DC_HPDx_INT_ACK;
  2993. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2994. }
  2995. if (ASIC_IS_DCE32(rdev)) {
  2996. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2997. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2998. tmp |= DC_HPDx_INT_ACK;
  2999. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3000. }
  3001. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3002. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3003. tmp |= DC_HPDx_INT_ACK;
  3004. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3005. }
  3006. }
  3007. if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  3008. WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  3009. }
  3010. if (ASIC_IS_DCE3(rdev)) {
  3011. if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  3012. WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  3013. }
  3014. } else {
  3015. if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  3016. WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  3017. }
  3018. }
  3019. }
  3020. void r600_irq_disable(struct radeon_device *rdev)
  3021. {
  3022. r600_disable_interrupts(rdev);
  3023. /* Wait and acknowledge irq */
  3024. mdelay(1);
  3025. r600_irq_ack(rdev);
  3026. r600_disable_interrupt_state(rdev);
  3027. }
  3028. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3029. {
  3030. u32 wptr, tmp;
  3031. if (rdev->wb.enabled)
  3032. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3033. else
  3034. wptr = RREG32(IH_RB_WPTR);
  3035. if (wptr & RB_OVERFLOW) {
  3036. /* When a ring buffer overflow happen start parsing interrupt
  3037. * from the last not overwritten vector (wptr + 16). Hopefully
  3038. * this should allow us to catchup.
  3039. */
  3040. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3041. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3042. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3043. tmp = RREG32(IH_RB_CNTL);
  3044. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3045. WREG32(IH_RB_CNTL, tmp);
  3046. }
  3047. return (wptr & rdev->ih.ptr_mask);
  3048. }
  3049. /* r600 IV Ring
  3050. * Each IV ring entry is 128 bits:
  3051. * [7:0] - interrupt source id
  3052. * [31:8] - reserved
  3053. * [59:32] - interrupt source data
  3054. * [127:60] - reserved
  3055. *
  3056. * The basic interrupt vector entries
  3057. * are decoded as follows:
  3058. * src_id src_data description
  3059. * 1 0 D1 Vblank
  3060. * 1 1 D1 Vline
  3061. * 5 0 D2 Vblank
  3062. * 5 1 D2 Vline
  3063. * 19 0 FP Hot plug detection A
  3064. * 19 1 FP Hot plug detection B
  3065. * 19 2 DAC A auto-detection
  3066. * 19 3 DAC B auto-detection
  3067. * 21 4 HDMI block A
  3068. * 21 5 HDMI block B
  3069. * 176 - CP_INT RB
  3070. * 177 - CP_INT IB1
  3071. * 178 - CP_INT IB2
  3072. * 181 - EOP Interrupt
  3073. * 233 - GUI Idle
  3074. *
  3075. * Note, these are based on r600 and may need to be
  3076. * adjusted or added to on newer asics
  3077. */
  3078. int r600_irq_process(struct radeon_device *rdev)
  3079. {
  3080. u32 wptr;
  3081. u32 rptr;
  3082. u32 src_id, src_data;
  3083. u32 ring_index;
  3084. unsigned long flags;
  3085. bool queue_hotplug = false;
  3086. if (!rdev->ih.enabled || rdev->shutdown)
  3087. return IRQ_NONE;
  3088. /* No MSIs, need a dummy read to flush PCI DMAs */
  3089. if (!rdev->msi_enabled)
  3090. RREG32(IH_RB_WPTR);
  3091. wptr = r600_get_ih_wptr(rdev);
  3092. rptr = rdev->ih.rptr;
  3093. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3094. spin_lock_irqsave(&rdev->ih.lock, flags);
  3095. if (rptr == wptr) {
  3096. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3097. return IRQ_NONE;
  3098. }
  3099. restart_ih:
  3100. /* Order reading of wptr vs. reading of IH ring data */
  3101. rmb();
  3102. /* display interrupts */
  3103. r600_irq_ack(rdev);
  3104. rdev->ih.wptr = wptr;
  3105. while (rptr != wptr) {
  3106. /* wptr/rptr are in bytes! */
  3107. ring_index = rptr / 4;
  3108. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3109. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3110. switch (src_id) {
  3111. case 1: /* D1 vblank/vline */
  3112. switch (src_data) {
  3113. case 0: /* D1 vblank */
  3114. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3115. if (rdev->irq.crtc_vblank_int[0]) {
  3116. drm_handle_vblank(rdev->ddev, 0);
  3117. rdev->pm.vblank_sync = true;
  3118. wake_up(&rdev->irq.vblank_queue);
  3119. }
  3120. if (rdev->irq.pflip[0])
  3121. radeon_crtc_handle_flip(rdev, 0);
  3122. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3123. DRM_DEBUG("IH: D1 vblank\n");
  3124. }
  3125. break;
  3126. case 1: /* D1 vline */
  3127. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3128. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3129. DRM_DEBUG("IH: D1 vline\n");
  3130. }
  3131. break;
  3132. default:
  3133. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3134. break;
  3135. }
  3136. break;
  3137. case 5: /* D2 vblank/vline */
  3138. switch (src_data) {
  3139. case 0: /* D2 vblank */
  3140. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3141. if (rdev->irq.crtc_vblank_int[1]) {
  3142. drm_handle_vblank(rdev->ddev, 1);
  3143. rdev->pm.vblank_sync = true;
  3144. wake_up(&rdev->irq.vblank_queue);
  3145. }
  3146. if (rdev->irq.pflip[1])
  3147. radeon_crtc_handle_flip(rdev, 1);
  3148. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3149. DRM_DEBUG("IH: D2 vblank\n");
  3150. }
  3151. break;
  3152. case 1: /* D1 vline */
  3153. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3154. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3155. DRM_DEBUG("IH: D2 vline\n");
  3156. }
  3157. break;
  3158. default:
  3159. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3160. break;
  3161. }
  3162. break;
  3163. case 19: /* HPD/DAC hotplug */
  3164. switch (src_data) {
  3165. case 0:
  3166. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3167. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3168. queue_hotplug = true;
  3169. DRM_DEBUG("IH: HPD1\n");
  3170. }
  3171. break;
  3172. case 1:
  3173. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3174. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3175. queue_hotplug = true;
  3176. DRM_DEBUG("IH: HPD2\n");
  3177. }
  3178. break;
  3179. case 4:
  3180. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3181. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3182. queue_hotplug = true;
  3183. DRM_DEBUG("IH: HPD3\n");
  3184. }
  3185. break;
  3186. case 5:
  3187. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3188. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3189. queue_hotplug = true;
  3190. DRM_DEBUG("IH: HPD4\n");
  3191. }
  3192. break;
  3193. case 10:
  3194. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3195. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3196. queue_hotplug = true;
  3197. DRM_DEBUG("IH: HPD5\n");
  3198. }
  3199. break;
  3200. case 12:
  3201. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3202. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3203. queue_hotplug = true;
  3204. DRM_DEBUG("IH: HPD6\n");
  3205. }
  3206. break;
  3207. default:
  3208. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3209. break;
  3210. }
  3211. break;
  3212. case 21: /* HDMI */
  3213. DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
  3214. r600_audio_schedule_polling(rdev);
  3215. break;
  3216. case 176: /* CP_INT in ring buffer */
  3217. case 177: /* CP_INT in IB1 */
  3218. case 178: /* CP_INT in IB2 */
  3219. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3220. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3221. break;
  3222. case 181: /* CP EOP event */
  3223. DRM_DEBUG("IH: CP EOP\n");
  3224. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3225. break;
  3226. case 233: /* GUI IDLE */
  3227. DRM_DEBUG("IH: GUI idle\n");
  3228. rdev->pm.gui_idle = true;
  3229. wake_up(&rdev->irq.idle_queue);
  3230. break;
  3231. default:
  3232. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3233. break;
  3234. }
  3235. /* wptr/rptr are in bytes! */
  3236. rptr += 16;
  3237. rptr &= rdev->ih.ptr_mask;
  3238. }
  3239. /* make sure wptr hasn't changed while processing */
  3240. wptr = r600_get_ih_wptr(rdev);
  3241. if (wptr != rdev->ih.wptr)
  3242. goto restart_ih;
  3243. if (queue_hotplug)
  3244. schedule_work(&rdev->hotplug_work);
  3245. rdev->ih.rptr = rptr;
  3246. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3247. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3248. return IRQ_HANDLED;
  3249. }
  3250. /*
  3251. * Debugfs info
  3252. */
  3253. #if defined(CONFIG_DEBUG_FS)
  3254. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3255. {
  3256. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3257. struct drm_device *dev = node->minor->dev;
  3258. struct radeon_device *rdev = dev->dev_private;
  3259. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3260. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3261. return 0;
  3262. }
  3263. static struct drm_info_list r600_mc_info_list[] = {
  3264. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3265. };
  3266. #endif
  3267. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3268. {
  3269. #if defined(CONFIG_DEBUG_FS)
  3270. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3271. #else
  3272. return 0;
  3273. #endif
  3274. }
  3275. /**
  3276. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3277. * rdev: radeon device structure
  3278. * bo: buffer object struct which userspace is waiting for idle
  3279. *
  3280. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3281. * through ring buffer, this leads to corruption in rendering, see
  3282. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3283. * directly perform HDP flush by writing register through MMIO.
  3284. */
  3285. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3286. {
  3287. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3288. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3289. * This seems to cause problems on some AGP cards. Just use the old
  3290. * method for them.
  3291. */
  3292. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3293. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3294. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3295. u32 tmp;
  3296. WREG32(HDP_DEBUG1, 0);
  3297. tmp = readl((void __iomem *)ptr);
  3298. } else
  3299. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3300. }
  3301. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3302. {
  3303. u32 link_width_cntl, mask, target_reg;
  3304. if (rdev->flags & RADEON_IS_IGP)
  3305. return;
  3306. if (!(rdev->flags & RADEON_IS_PCIE))
  3307. return;
  3308. /* x2 cards have a special sequence */
  3309. if (ASIC_IS_X2(rdev))
  3310. return;
  3311. /* FIXME wait for idle */
  3312. switch (lanes) {
  3313. case 0:
  3314. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3315. break;
  3316. case 1:
  3317. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3318. break;
  3319. case 2:
  3320. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3321. break;
  3322. case 4:
  3323. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3324. break;
  3325. case 8:
  3326. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3327. break;
  3328. case 12:
  3329. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3330. break;
  3331. case 16:
  3332. default:
  3333. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3334. break;
  3335. }
  3336. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3337. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  3338. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  3339. return;
  3340. if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
  3341. return;
  3342. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  3343. RADEON_PCIE_LC_RECONFIG_NOW |
  3344. R600_PCIE_LC_RENEGOTIATE_EN |
  3345. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  3346. link_width_cntl |= mask;
  3347. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3348. /* some northbridges can renegotiate the link rather than requiring
  3349. * a complete re-config.
  3350. * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
  3351. */
  3352. if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
  3353. link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
  3354. else
  3355. link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
  3356. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  3357. RADEON_PCIE_LC_RECONFIG_NOW));
  3358. if (rdev->family >= CHIP_RV770)
  3359. target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
  3360. else
  3361. target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
  3362. /* wait for lane set to complete */
  3363. link_width_cntl = RREG32(target_reg);
  3364. while (link_width_cntl == 0xffffffff)
  3365. link_width_cntl = RREG32(target_reg);
  3366. }
  3367. int r600_get_pcie_lanes(struct radeon_device *rdev)
  3368. {
  3369. u32 link_width_cntl;
  3370. if (rdev->flags & RADEON_IS_IGP)
  3371. return 0;
  3372. if (!(rdev->flags & RADEON_IS_PCIE))
  3373. return 0;
  3374. /* x2 cards have a special sequence */
  3375. if (ASIC_IS_X2(rdev))
  3376. return 0;
  3377. /* FIXME wait for idle */
  3378. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3379. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  3380. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3381. return 0;
  3382. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3383. return 1;
  3384. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3385. return 2;
  3386. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3387. return 4;
  3388. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3389. return 8;
  3390. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3391. default:
  3392. return 16;
  3393. }
  3394. }
  3395. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  3396. {
  3397. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  3398. u16 link_cntl2;
  3399. if (radeon_pcie_gen2 == 0)
  3400. return;
  3401. if (rdev->flags & RADEON_IS_IGP)
  3402. return;
  3403. if (!(rdev->flags & RADEON_IS_PCIE))
  3404. return;
  3405. /* x2 cards have a special sequence */
  3406. if (ASIC_IS_X2(rdev))
  3407. return;
  3408. /* only RV6xx+ chips are supported */
  3409. if (rdev->family <= CHIP_R600)
  3410. return;
  3411. /* 55 nm r6xx asics */
  3412. if ((rdev->family == CHIP_RV670) ||
  3413. (rdev->family == CHIP_RV620) ||
  3414. (rdev->family == CHIP_RV635)) {
  3415. /* advertise upconfig capability */
  3416. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3417. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3418. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3419. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3420. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  3421. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  3422. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  3423. LC_RECONFIG_ARC_MISSING_ESCAPE);
  3424. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  3425. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3426. } else {
  3427. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3428. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3429. }
  3430. }
  3431. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3432. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  3433. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3434. /* 55 nm r6xx asics */
  3435. if ((rdev->family == CHIP_RV670) ||
  3436. (rdev->family == CHIP_RV620) ||
  3437. (rdev->family == CHIP_RV635)) {
  3438. WREG32(MM_CFGREGS_CNTL, 0x8);
  3439. link_cntl2 = RREG32(0x4088);
  3440. WREG32(MM_CFGREGS_CNTL, 0);
  3441. /* not supported yet */
  3442. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  3443. return;
  3444. }
  3445. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  3446. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  3447. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  3448. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  3449. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  3450. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3451. tmp = RREG32(0x541c);
  3452. WREG32(0x541c, tmp | 0x8);
  3453. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  3454. link_cntl2 = RREG16(0x4088);
  3455. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  3456. link_cntl2 |= 0x2;
  3457. WREG16(0x4088, link_cntl2);
  3458. WREG32(MM_CFGREGS_CNTL, 0);
  3459. if ((rdev->family == CHIP_RV670) ||
  3460. (rdev->family == CHIP_RV620) ||
  3461. (rdev->family == CHIP_RV635)) {
  3462. training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
  3463. training_cntl &= ~LC_POINT_7_PLUS_EN;
  3464. WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
  3465. } else {
  3466. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3467. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3468. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3469. }
  3470. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3471. speed_cntl |= LC_GEN2_EN_STRAP;
  3472. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3473. } else {
  3474. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3475. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3476. if (1)
  3477. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3478. else
  3479. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3480. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3481. }
  3482. }