evergreend.h 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef EVERGREEND_H
  25. #define EVERGREEND_H
  26. #define EVERGREEN_MAX_SH_GPRS 256
  27. #define EVERGREEN_MAX_TEMP_GPRS 16
  28. #define EVERGREEN_MAX_SH_THREADS 256
  29. #define EVERGREEN_MAX_SH_STACK_ENTRIES 4096
  30. #define EVERGREEN_MAX_FRC_EOV_CNT 16384
  31. #define EVERGREEN_MAX_BACKENDS 8
  32. #define EVERGREEN_MAX_BACKENDS_MASK 0xFF
  33. #define EVERGREEN_MAX_SIMDS 16
  34. #define EVERGREEN_MAX_SIMDS_MASK 0xFFFF
  35. #define EVERGREEN_MAX_PIPES 8
  36. #define EVERGREEN_MAX_PIPES_MASK 0xFF
  37. #define EVERGREEN_MAX_LDS_NUM 0xFFFF
  38. /* Registers */
  39. #define RCU_IND_INDEX 0x100
  40. #define RCU_IND_DATA 0x104
  41. #define GRBM_GFX_INDEX 0x802C
  42. #define INSTANCE_INDEX(x) ((x) << 0)
  43. #define SE_INDEX(x) ((x) << 16)
  44. #define INSTANCE_BROADCAST_WRITES (1 << 30)
  45. #define SE_BROADCAST_WRITES (1 << 31)
  46. #define RLC_GFX_INDEX 0x3fC4
  47. #define CC_GC_SHADER_PIPE_CONFIG 0x8950
  48. #define WRITE_DIS (1 << 0)
  49. #define CC_RB_BACKEND_DISABLE 0x98F4
  50. #define BACKEND_DISABLE(x) ((x) << 16)
  51. #define GB_ADDR_CONFIG 0x98F8
  52. #define NUM_PIPES(x) ((x) << 0)
  53. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  54. #define BANK_INTERLEAVE_SIZE(x) ((x) << 8)
  55. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  56. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  57. #define NUM_GPUS(x) ((x) << 20)
  58. #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
  59. #define ROW_SIZE(x) ((x) << 28)
  60. #define GB_BACKEND_MAP 0x98FC
  61. #define DMIF_ADDR_CONFIG 0xBD4
  62. #define HDP_ADDR_CONFIG 0x2F48
  63. #define HDP_MISC_CNTL 0x2F4C
  64. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  65. #define CC_SYS_RB_BACKEND_DISABLE 0x3F88
  66. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  67. #define CGTS_SYS_TCC_DISABLE 0x3F90
  68. #define CGTS_TCC_DISABLE 0x9148
  69. #define CGTS_USER_SYS_TCC_DISABLE 0x3F94
  70. #define CGTS_USER_TCC_DISABLE 0x914C
  71. #define CONFIG_MEMSIZE 0x5428
  72. #define CP_ME_CNTL 0x86D8
  73. #define CP_ME_HALT (1 << 28)
  74. #define CP_PFP_HALT (1 << 26)
  75. #define CP_ME_RAM_DATA 0xC160
  76. #define CP_ME_RAM_RADDR 0xC158
  77. #define CP_ME_RAM_WADDR 0xC15C
  78. #define CP_MEQ_THRESHOLDS 0x8764
  79. #define STQ_SPLIT(x) ((x) << 0)
  80. #define CP_PERFMON_CNTL 0x87FC
  81. #define CP_PFP_UCODE_ADDR 0xC150
  82. #define CP_PFP_UCODE_DATA 0xC154
  83. #define CP_QUEUE_THRESHOLDS 0x8760
  84. #define ROQ_IB1_START(x) ((x) << 0)
  85. #define ROQ_IB2_START(x) ((x) << 8)
  86. #define CP_RB_BASE 0xC100
  87. #define CP_RB_CNTL 0xC104
  88. #define RB_BUFSZ(x) ((x) << 0)
  89. #define RB_BLKSZ(x) ((x) << 8)
  90. #define RB_NO_UPDATE (1 << 27)
  91. #define RB_RPTR_WR_ENA (1 << 31)
  92. #define BUF_SWAP_32BIT (2 << 16)
  93. #define CP_RB_RPTR 0x8700
  94. #define CP_RB_RPTR_ADDR 0xC10C
  95. #define RB_RPTR_SWAP(x) ((x) << 0)
  96. #define CP_RB_RPTR_ADDR_HI 0xC110
  97. #define CP_RB_RPTR_WR 0xC108
  98. #define CP_RB_WPTR 0xC114
  99. #define CP_RB_WPTR_ADDR 0xC118
  100. #define CP_RB_WPTR_ADDR_HI 0xC11C
  101. #define CP_RB_WPTR_DELAY 0x8704
  102. #define CP_SEM_WAIT_TIMER 0x85BC
  103. #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
  104. #define CP_DEBUG 0xC1FC
  105. #define GC_USER_SHADER_PIPE_CONFIG 0x8954
  106. #define INACTIVE_QD_PIPES(x) ((x) << 8)
  107. #define INACTIVE_QD_PIPES_MASK 0x0000FF00
  108. #define INACTIVE_SIMDS(x) ((x) << 16)
  109. #define INACTIVE_SIMDS_MASK 0x00FF0000
  110. #define GRBM_CNTL 0x8000
  111. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  112. #define GRBM_SOFT_RESET 0x8020
  113. #define SOFT_RESET_CP (1 << 0)
  114. #define SOFT_RESET_CB (1 << 1)
  115. #define SOFT_RESET_DB (1 << 3)
  116. #define SOFT_RESET_PA (1 << 5)
  117. #define SOFT_RESET_SC (1 << 6)
  118. #define SOFT_RESET_SPI (1 << 8)
  119. #define SOFT_RESET_SH (1 << 9)
  120. #define SOFT_RESET_SX (1 << 10)
  121. #define SOFT_RESET_TC (1 << 11)
  122. #define SOFT_RESET_TA (1 << 12)
  123. #define SOFT_RESET_VC (1 << 13)
  124. #define SOFT_RESET_VGT (1 << 14)
  125. #define GRBM_STATUS 0x8010
  126. #define CMDFIFO_AVAIL_MASK 0x0000000F
  127. #define SRBM_RQ_PENDING (1 << 5)
  128. #define CF_RQ_PENDING (1 << 7)
  129. #define PF_RQ_PENDING (1 << 8)
  130. #define GRBM_EE_BUSY (1 << 10)
  131. #define SX_CLEAN (1 << 11)
  132. #define DB_CLEAN (1 << 12)
  133. #define CB_CLEAN (1 << 13)
  134. #define TA_BUSY (1 << 14)
  135. #define VGT_BUSY_NO_DMA (1 << 16)
  136. #define VGT_BUSY (1 << 17)
  137. #define SX_BUSY (1 << 20)
  138. #define SH_BUSY (1 << 21)
  139. #define SPI_BUSY (1 << 22)
  140. #define SC_BUSY (1 << 24)
  141. #define PA_BUSY (1 << 25)
  142. #define DB_BUSY (1 << 26)
  143. #define CP_COHERENCY_BUSY (1 << 28)
  144. #define CP_BUSY (1 << 29)
  145. #define CB_BUSY (1 << 30)
  146. #define GUI_ACTIVE (1 << 31)
  147. #define GRBM_STATUS_SE0 0x8014
  148. #define GRBM_STATUS_SE1 0x8018
  149. #define SE_SX_CLEAN (1 << 0)
  150. #define SE_DB_CLEAN (1 << 1)
  151. #define SE_CB_CLEAN (1 << 2)
  152. #define SE_TA_BUSY (1 << 25)
  153. #define SE_SX_BUSY (1 << 26)
  154. #define SE_SPI_BUSY (1 << 27)
  155. #define SE_SH_BUSY (1 << 28)
  156. #define SE_SC_BUSY (1 << 29)
  157. #define SE_DB_BUSY (1 << 30)
  158. #define SE_CB_BUSY (1 << 31)
  159. /* evergreen */
  160. #define CG_THERMAL_CTRL 0x72c
  161. #define TOFFSET_MASK 0x00003FE0
  162. #define TOFFSET_SHIFT 5
  163. #define CG_MULT_THERMAL_STATUS 0x740
  164. #define ASIC_T(x) ((x) << 16)
  165. #define ASIC_T_MASK 0x07FF0000
  166. #define ASIC_T_SHIFT 16
  167. #define CG_TS0_STATUS 0x760
  168. #define TS0_ADC_DOUT_MASK 0x000003FF
  169. #define TS0_ADC_DOUT_SHIFT 0
  170. /* APU */
  171. #define CG_THERMAL_STATUS 0x678
  172. #define HDP_HOST_PATH_CNTL 0x2C00
  173. #define HDP_NONSURFACE_BASE 0x2C04
  174. #define HDP_NONSURFACE_INFO 0x2C08
  175. #define HDP_NONSURFACE_SIZE 0x2C0C
  176. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  177. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  178. #define HDP_TILING_CONFIG 0x2F3C
  179. #define MC_SHARED_CHMAP 0x2004
  180. #define NOOFCHAN_SHIFT 12
  181. #define NOOFCHAN_MASK 0x00003000
  182. #define MC_SHARED_CHREMAP 0x2008
  183. #define MC_ARB_RAMCFG 0x2760
  184. #define NOOFBANK_SHIFT 0
  185. #define NOOFBANK_MASK 0x00000003
  186. #define NOOFRANK_SHIFT 2
  187. #define NOOFRANK_MASK 0x00000004
  188. #define NOOFROWS_SHIFT 3
  189. #define NOOFROWS_MASK 0x00000038
  190. #define NOOFCOLS_SHIFT 6
  191. #define NOOFCOLS_MASK 0x000000C0
  192. #define CHANSIZE_SHIFT 8
  193. #define CHANSIZE_MASK 0x00000100
  194. #define BURSTLENGTH_SHIFT 9
  195. #define BURSTLENGTH_MASK 0x00000200
  196. #define CHANSIZE_OVERRIDE (1 << 11)
  197. #define FUS_MC_ARB_RAMCFG 0x2768
  198. #define MC_VM_AGP_TOP 0x2028
  199. #define MC_VM_AGP_BOT 0x202C
  200. #define MC_VM_AGP_BASE 0x2030
  201. #define MC_VM_FB_LOCATION 0x2024
  202. #define MC_FUS_VM_FB_OFFSET 0x2898
  203. #define MC_VM_MB_L1_TLB0_CNTL 0x2234
  204. #define MC_VM_MB_L1_TLB1_CNTL 0x2238
  205. #define MC_VM_MB_L1_TLB2_CNTL 0x223C
  206. #define MC_VM_MB_L1_TLB3_CNTL 0x2240
  207. #define ENABLE_L1_TLB (1 << 0)
  208. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  209. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  210. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  211. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  212. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  213. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  214. #define EFFECTIVE_L1_TLB_SIZE(x) ((x)<<15)
  215. #define EFFECTIVE_L1_QUEUE_SIZE(x) ((x)<<18)
  216. #define MC_VM_MD_L1_TLB0_CNTL 0x2654
  217. #define MC_VM_MD_L1_TLB1_CNTL 0x2658
  218. #define MC_VM_MD_L1_TLB2_CNTL 0x265C
  219. #define FUS_MC_VM_MD_L1_TLB0_CNTL 0x265C
  220. #define FUS_MC_VM_MD_L1_TLB1_CNTL 0x2660
  221. #define FUS_MC_VM_MD_L1_TLB2_CNTL 0x2664
  222. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  223. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  224. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  225. #define PA_CL_ENHANCE 0x8A14
  226. #define CLIP_VTX_REORDER_ENA (1 << 0)
  227. #define NUM_CLIP_SEQ(x) ((x) << 1)
  228. #define PA_SC_ENHANCE 0x8BF0
  229. #define PA_SC_AA_CONFIG 0x28C04
  230. #define MSAA_NUM_SAMPLES_SHIFT 0
  231. #define MSAA_NUM_SAMPLES_MASK 0x3
  232. #define PA_SC_CLIPRECT_RULE 0x2820C
  233. #define PA_SC_EDGERULE 0x28230
  234. #define PA_SC_FIFO_SIZE 0x8BCC
  235. #define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
  236. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
  237. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
  238. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  239. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  240. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  241. #define PA_SC_LINE_STIPPLE 0x28A0C
  242. #define PA_SU_LINE_STIPPLE_VALUE 0x8A60
  243. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  244. #define SCRATCH_REG0 0x8500
  245. #define SCRATCH_REG1 0x8504
  246. #define SCRATCH_REG2 0x8508
  247. #define SCRATCH_REG3 0x850C
  248. #define SCRATCH_REG4 0x8510
  249. #define SCRATCH_REG5 0x8514
  250. #define SCRATCH_REG6 0x8518
  251. #define SCRATCH_REG7 0x851C
  252. #define SCRATCH_UMSK 0x8540
  253. #define SCRATCH_ADDR 0x8544
  254. #define SMX_DC_CTL0 0xA020
  255. #define USE_HASH_FUNCTION (1 << 0)
  256. #define NUMBER_OF_SETS(x) ((x) << 1)
  257. #define FLUSH_ALL_ON_EVENT (1 << 10)
  258. #define STALL_ON_EVENT (1 << 11)
  259. #define SMX_EVENT_CTL 0xA02C
  260. #define ES_FLUSH_CTL(x) ((x) << 0)
  261. #define GS_FLUSH_CTL(x) ((x) << 3)
  262. #define ACK_FLUSH_CTL(x) ((x) << 6)
  263. #define SYNC_FLUSH_CTL (1 << 8)
  264. #define SPI_CONFIG_CNTL 0x9100
  265. #define GPR_WRITE_PRIORITY(x) ((x) << 0)
  266. #define SPI_CONFIG_CNTL_1 0x913C
  267. #define VTX_DONE_DELAY(x) ((x) << 0)
  268. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  269. #define SPI_INPUT_Z 0x286D8
  270. #define SPI_PS_IN_CONTROL_0 0x286CC
  271. #define NUM_INTERP(x) ((x)<<0)
  272. #define POSITION_ENA (1<<8)
  273. #define POSITION_CENTROID (1<<9)
  274. #define POSITION_ADDR(x) ((x)<<10)
  275. #define PARAM_GEN(x) ((x)<<15)
  276. #define PARAM_GEN_ADDR(x) ((x)<<19)
  277. #define BARYC_SAMPLE_CNTL(x) ((x)<<26)
  278. #define PERSP_GRADIENT_ENA (1<<28)
  279. #define LINEAR_GRADIENT_ENA (1<<29)
  280. #define POSITION_SAMPLE (1<<30)
  281. #define BARYC_AT_SAMPLE_ENA (1<<31)
  282. #define SQ_CONFIG 0x8C00
  283. #define VC_ENABLE (1 << 0)
  284. #define EXPORT_SRC_C (1 << 1)
  285. #define CS_PRIO(x) ((x) << 18)
  286. #define LS_PRIO(x) ((x) << 20)
  287. #define HS_PRIO(x) ((x) << 22)
  288. #define PS_PRIO(x) ((x) << 24)
  289. #define VS_PRIO(x) ((x) << 26)
  290. #define GS_PRIO(x) ((x) << 28)
  291. #define ES_PRIO(x) ((x) << 30)
  292. #define SQ_GPR_RESOURCE_MGMT_1 0x8C04
  293. #define NUM_PS_GPRS(x) ((x) << 0)
  294. #define NUM_VS_GPRS(x) ((x) << 16)
  295. #define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
  296. #define SQ_GPR_RESOURCE_MGMT_2 0x8C08
  297. #define NUM_GS_GPRS(x) ((x) << 0)
  298. #define NUM_ES_GPRS(x) ((x) << 16)
  299. #define SQ_GPR_RESOURCE_MGMT_3 0x8C0C
  300. #define NUM_HS_GPRS(x) ((x) << 0)
  301. #define NUM_LS_GPRS(x) ((x) << 16)
  302. #define SQ_GLOBAL_GPR_RESOURCE_MGMT_1 0x8C10
  303. #define SQ_GLOBAL_GPR_RESOURCE_MGMT_2 0x8C14
  304. #define SQ_THREAD_RESOURCE_MGMT 0x8C18
  305. #define NUM_PS_THREADS(x) ((x) << 0)
  306. #define NUM_VS_THREADS(x) ((x) << 8)
  307. #define NUM_GS_THREADS(x) ((x) << 16)
  308. #define NUM_ES_THREADS(x) ((x) << 24)
  309. #define SQ_THREAD_RESOURCE_MGMT_2 0x8C1C
  310. #define NUM_HS_THREADS(x) ((x) << 0)
  311. #define NUM_LS_THREADS(x) ((x) << 8)
  312. #define SQ_STACK_RESOURCE_MGMT_1 0x8C20
  313. #define NUM_PS_STACK_ENTRIES(x) ((x) << 0)
  314. #define NUM_VS_STACK_ENTRIES(x) ((x) << 16)
  315. #define SQ_STACK_RESOURCE_MGMT_2 0x8C24
  316. #define NUM_GS_STACK_ENTRIES(x) ((x) << 0)
  317. #define NUM_ES_STACK_ENTRIES(x) ((x) << 16)
  318. #define SQ_STACK_RESOURCE_MGMT_3 0x8C28
  319. #define NUM_HS_STACK_ENTRIES(x) ((x) << 0)
  320. #define NUM_LS_STACK_ENTRIES(x) ((x) << 16)
  321. #define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C
  322. #define SQ_DYN_GPR_SIMD_LOCK_EN 0x8D94
  323. #define SQ_STATIC_THREAD_MGMT_1 0x8E20
  324. #define SQ_STATIC_THREAD_MGMT_2 0x8E24
  325. #define SQ_STATIC_THREAD_MGMT_3 0x8E28
  326. #define SQ_LDS_RESOURCE_MGMT 0x8E2C
  327. #define SQ_MS_FIFO_SIZES 0x8CF0
  328. #define CACHE_FIFO_SIZE(x) ((x) << 0)
  329. #define FETCH_FIFO_HIWATER(x) ((x) << 8)
  330. #define DONE_FIFO_HIWATER(x) ((x) << 16)
  331. #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
  332. #define SX_DEBUG_1 0x9058
  333. #define ENABLE_NEW_SMX_ADDRESS (1 << 16)
  334. #define SX_EXPORT_BUFFER_SIZES 0x900C
  335. #define COLOR_BUFFER_SIZE(x) ((x) << 0)
  336. #define POSITION_BUFFER_SIZE(x) ((x) << 8)
  337. #define SMX_BUFFER_SIZE(x) ((x) << 16)
  338. #define SX_MEMORY_EXPORT_BASE 0x9010
  339. #define SX_MISC 0x28350
  340. #define CB_PERF_CTR0_SEL_0 0x9A20
  341. #define CB_PERF_CTR0_SEL_1 0x9A24
  342. #define CB_PERF_CTR1_SEL_0 0x9A28
  343. #define CB_PERF_CTR1_SEL_1 0x9A2C
  344. #define CB_PERF_CTR2_SEL_0 0x9A30
  345. #define CB_PERF_CTR2_SEL_1 0x9A34
  346. #define CB_PERF_CTR3_SEL_0 0x9A38
  347. #define CB_PERF_CTR3_SEL_1 0x9A3C
  348. #define TA_CNTL_AUX 0x9508
  349. #define DISABLE_CUBE_WRAP (1 << 0)
  350. #define DISABLE_CUBE_ANISO (1 << 1)
  351. #define SYNC_GRADIENT (1 << 24)
  352. #define SYNC_WALKER (1 << 25)
  353. #define SYNC_ALIGNER (1 << 26)
  354. #define TCP_CHAN_STEER_LO 0x960c
  355. #define TCP_CHAN_STEER_HI 0x9610
  356. #define VGT_CACHE_INVALIDATION 0x88C4
  357. #define CACHE_INVALIDATION(x) ((x) << 0)
  358. #define VC_ONLY 0
  359. #define TC_ONLY 1
  360. #define VC_AND_TC 2
  361. #define AUTO_INVLD_EN(x) ((x) << 6)
  362. #define NO_AUTO 0
  363. #define ES_AUTO 1
  364. #define GS_AUTO 2
  365. #define ES_AND_GS_AUTO 3
  366. #define VGT_GS_VERTEX_REUSE 0x88D4
  367. #define VGT_NUM_INSTANCES 0x8974
  368. #define VGT_OUT_DEALLOC_CNTL 0x28C5C
  369. #define DEALLOC_DIST_MASK 0x0000007F
  370. #define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58
  371. #define VTX_REUSE_DEPTH_MASK 0x000000FF
  372. #define VM_CONTEXT0_CNTL 0x1410
  373. #define ENABLE_CONTEXT (1 << 0)
  374. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  375. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  376. #define VM_CONTEXT1_CNTL 0x1414
  377. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
  378. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  379. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
  380. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  381. #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
  382. #define REQUEST_TYPE(x) (((x) & 0xf) << 0)
  383. #define RESPONSE_TYPE_MASK 0x000000F0
  384. #define RESPONSE_TYPE_SHIFT 4
  385. #define VM_L2_CNTL 0x1400
  386. #define ENABLE_L2_CACHE (1 << 0)
  387. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  388. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  389. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
  390. #define VM_L2_CNTL2 0x1404
  391. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  392. #define INVALIDATE_L2_CACHE (1 << 1)
  393. #define VM_L2_CNTL3 0x1408
  394. #define BANK_SELECT(x) ((x) << 0)
  395. #define CACHE_UPDATE_MODE(x) ((x) << 6)
  396. #define VM_L2_STATUS 0x140C
  397. #define L2_BUSY (1 << 0)
  398. #define WAIT_UNTIL 0x8040
  399. #define SRBM_STATUS 0x0E50
  400. #define SRBM_SOFT_RESET 0x0E60
  401. #define SRBM_SOFT_RESET_ALL_MASK 0x00FEEFA6
  402. #define SOFT_RESET_BIF (1 << 1)
  403. #define SOFT_RESET_CG (1 << 2)
  404. #define SOFT_RESET_DC (1 << 5)
  405. #define SOFT_RESET_GRBM (1 << 8)
  406. #define SOFT_RESET_HDP (1 << 9)
  407. #define SOFT_RESET_IH (1 << 10)
  408. #define SOFT_RESET_MC (1 << 11)
  409. #define SOFT_RESET_RLC (1 << 13)
  410. #define SOFT_RESET_ROM (1 << 14)
  411. #define SOFT_RESET_SEM (1 << 15)
  412. #define SOFT_RESET_VMC (1 << 17)
  413. #define SOFT_RESET_TST (1 << 21)
  414. #define SOFT_RESET_REGBB (1 << 22)
  415. #define SOFT_RESET_ORB (1 << 23)
  416. /* display watermarks */
  417. #define DC_LB_MEMORY_SPLIT 0x6b0c
  418. #define PRIORITY_A_CNT 0x6b18
  419. #define PRIORITY_MARK_MASK 0x7fff
  420. #define PRIORITY_OFF (1 << 16)
  421. #define PRIORITY_ALWAYS_ON (1 << 20)
  422. #define PRIORITY_B_CNT 0x6b1c
  423. #define PIPE0_ARBITRATION_CONTROL3 0x0bf0
  424. # define LATENCY_WATERMARK_MASK(x) ((x) << 16)
  425. #define PIPE0_LATENCY_CONTROL 0x0bf4
  426. # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
  427. # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
  428. #define IH_RB_CNTL 0x3e00
  429. # define IH_RB_ENABLE (1 << 0)
  430. # define IH_IB_SIZE(x) ((x) << 1) /* log2 */
  431. # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
  432. # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
  433. # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
  434. # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
  435. # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
  436. #define IH_RB_BASE 0x3e04
  437. #define IH_RB_RPTR 0x3e08
  438. #define IH_RB_WPTR 0x3e0c
  439. # define RB_OVERFLOW (1 << 0)
  440. # define WPTR_OFFSET_MASK 0x3fffc
  441. #define IH_RB_WPTR_ADDR_HI 0x3e10
  442. #define IH_RB_WPTR_ADDR_LO 0x3e14
  443. #define IH_CNTL 0x3e18
  444. # define ENABLE_INTR (1 << 0)
  445. # define IH_MC_SWAP(x) ((x) << 1)
  446. # define IH_MC_SWAP_NONE 0
  447. # define IH_MC_SWAP_16BIT 1
  448. # define IH_MC_SWAP_32BIT 2
  449. # define IH_MC_SWAP_64BIT 3
  450. # define RPTR_REARM (1 << 4)
  451. # define MC_WRREQ_CREDIT(x) ((x) << 15)
  452. # define MC_WR_CLEAN_CNT(x) ((x) << 20)
  453. #define CP_INT_CNTL 0xc124
  454. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  455. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  456. # define SCRATCH_INT_ENABLE (1 << 25)
  457. # define TIME_STAMP_INT_ENABLE (1 << 26)
  458. # define IB2_INT_ENABLE (1 << 29)
  459. # define IB1_INT_ENABLE (1 << 30)
  460. # define RB_INT_ENABLE (1 << 31)
  461. #define CP_INT_STATUS 0xc128
  462. # define SCRATCH_INT_STAT (1 << 25)
  463. # define TIME_STAMP_INT_STAT (1 << 26)
  464. # define IB2_INT_STAT (1 << 29)
  465. # define IB1_INT_STAT (1 << 30)
  466. # define RB_INT_STAT (1 << 31)
  467. #define GRBM_INT_CNTL 0x8060
  468. # define RDERR_INT_ENABLE (1 << 0)
  469. # define GUI_IDLE_INT_ENABLE (1 << 19)
  470. /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
  471. #define CRTC_STATUS_FRAME_COUNT 0x6e98
  472. /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
  473. #define VLINE_STATUS 0x6bb8
  474. # define VLINE_OCCURRED (1 << 0)
  475. # define VLINE_ACK (1 << 4)
  476. # define VLINE_STAT (1 << 12)
  477. # define VLINE_INTERRUPT (1 << 16)
  478. # define VLINE_INTERRUPT_TYPE (1 << 17)
  479. /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
  480. #define VBLANK_STATUS 0x6bbc
  481. # define VBLANK_OCCURRED (1 << 0)
  482. # define VBLANK_ACK (1 << 4)
  483. # define VBLANK_STAT (1 << 12)
  484. # define VBLANK_INTERRUPT (1 << 16)
  485. # define VBLANK_INTERRUPT_TYPE (1 << 17)
  486. /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
  487. #define INT_MASK 0x6b40
  488. # define VBLANK_INT_MASK (1 << 0)
  489. # define VLINE_INT_MASK (1 << 4)
  490. #define DISP_INTERRUPT_STATUS 0x60f4
  491. # define LB_D1_VLINE_INTERRUPT (1 << 2)
  492. # define LB_D1_VBLANK_INTERRUPT (1 << 3)
  493. # define DC_HPD1_INTERRUPT (1 << 17)
  494. # define DC_HPD1_RX_INTERRUPT (1 << 18)
  495. # define DACA_AUTODETECT_INTERRUPT (1 << 22)
  496. # define DACB_AUTODETECT_INTERRUPT (1 << 23)
  497. # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
  498. # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
  499. #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
  500. # define LB_D2_VLINE_INTERRUPT (1 << 2)
  501. # define LB_D2_VBLANK_INTERRUPT (1 << 3)
  502. # define DC_HPD2_INTERRUPT (1 << 17)
  503. # define DC_HPD2_RX_INTERRUPT (1 << 18)
  504. # define DISP_TIMER_INTERRUPT (1 << 24)
  505. #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
  506. # define LB_D3_VLINE_INTERRUPT (1 << 2)
  507. # define LB_D3_VBLANK_INTERRUPT (1 << 3)
  508. # define DC_HPD3_INTERRUPT (1 << 17)
  509. # define DC_HPD3_RX_INTERRUPT (1 << 18)
  510. #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
  511. # define LB_D4_VLINE_INTERRUPT (1 << 2)
  512. # define LB_D4_VBLANK_INTERRUPT (1 << 3)
  513. # define DC_HPD4_INTERRUPT (1 << 17)
  514. # define DC_HPD4_RX_INTERRUPT (1 << 18)
  515. #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
  516. # define LB_D5_VLINE_INTERRUPT (1 << 2)
  517. # define LB_D5_VBLANK_INTERRUPT (1 << 3)
  518. # define DC_HPD5_INTERRUPT (1 << 17)
  519. # define DC_HPD5_RX_INTERRUPT (1 << 18)
  520. #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
  521. # define LB_D6_VLINE_INTERRUPT (1 << 2)
  522. # define LB_D6_VBLANK_INTERRUPT (1 << 3)
  523. # define DC_HPD6_INTERRUPT (1 << 17)
  524. # define DC_HPD6_RX_INTERRUPT (1 << 18)
  525. /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
  526. #define GRPH_INT_STATUS 0x6858
  527. # define GRPH_PFLIP_INT_OCCURRED (1 << 0)
  528. # define GRPH_PFLIP_INT_CLEAR (1 << 8)
  529. /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
  530. #define GRPH_INT_CONTROL 0x685c
  531. # define GRPH_PFLIP_INT_MASK (1 << 0)
  532. # define GRPH_PFLIP_INT_TYPE (1 << 8)
  533. #define DACA_AUTODETECT_INT_CONTROL 0x66c8
  534. #define DACB_AUTODETECT_INT_CONTROL 0x67c8
  535. #define DC_HPD1_INT_STATUS 0x601c
  536. #define DC_HPD2_INT_STATUS 0x6028
  537. #define DC_HPD3_INT_STATUS 0x6034
  538. #define DC_HPD4_INT_STATUS 0x6040
  539. #define DC_HPD5_INT_STATUS 0x604c
  540. #define DC_HPD6_INT_STATUS 0x6058
  541. # define DC_HPDx_INT_STATUS (1 << 0)
  542. # define DC_HPDx_SENSE (1 << 1)
  543. # define DC_HPDx_RX_INT_STATUS (1 << 8)
  544. #define DC_HPD1_INT_CONTROL 0x6020
  545. #define DC_HPD2_INT_CONTROL 0x602c
  546. #define DC_HPD3_INT_CONTROL 0x6038
  547. #define DC_HPD4_INT_CONTROL 0x6044
  548. #define DC_HPD5_INT_CONTROL 0x6050
  549. #define DC_HPD6_INT_CONTROL 0x605c
  550. # define DC_HPDx_INT_ACK (1 << 0)
  551. # define DC_HPDx_INT_POLARITY (1 << 8)
  552. # define DC_HPDx_INT_EN (1 << 16)
  553. # define DC_HPDx_RX_INT_ACK (1 << 20)
  554. # define DC_HPDx_RX_INT_EN (1 << 24)
  555. #define DC_HPD1_CONTROL 0x6024
  556. #define DC_HPD2_CONTROL 0x6030
  557. #define DC_HPD3_CONTROL 0x603c
  558. #define DC_HPD4_CONTROL 0x6048
  559. #define DC_HPD5_CONTROL 0x6054
  560. #define DC_HPD6_CONTROL 0x6060
  561. # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
  562. # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
  563. # define DC_HPDx_EN (1 << 28)
  564. /* PCIE link stuff */
  565. #define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */
  566. #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
  567. # define LC_LINK_WIDTH_SHIFT 0
  568. # define LC_LINK_WIDTH_MASK 0x7
  569. # define LC_LINK_WIDTH_X0 0
  570. # define LC_LINK_WIDTH_X1 1
  571. # define LC_LINK_WIDTH_X2 2
  572. # define LC_LINK_WIDTH_X4 3
  573. # define LC_LINK_WIDTH_X8 4
  574. # define LC_LINK_WIDTH_X16 6
  575. # define LC_LINK_WIDTH_RD_SHIFT 4
  576. # define LC_LINK_WIDTH_RD_MASK 0x70
  577. # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
  578. # define LC_RECONFIG_NOW (1 << 8)
  579. # define LC_RENEGOTIATION_SUPPORT (1 << 9)
  580. # define LC_RENEGOTIATE_EN (1 << 10)
  581. # define LC_SHORT_RECONFIG_EN (1 << 11)
  582. # define LC_UPCONFIGURE_SUPPORT (1 << 12)
  583. # define LC_UPCONFIGURE_DIS (1 << 13)
  584. #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
  585. # define LC_GEN2_EN_STRAP (1 << 0)
  586. # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1)
  587. # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5)
  588. # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6)
  589. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8)
  590. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3
  591. # define LC_CURRENT_DATA_RATE (1 << 11)
  592. # define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14)
  593. # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21)
  594. # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23)
  595. # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24)
  596. #define MM_CFGREGS_CNTL 0x544c
  597. # define MM_WR_TO_CFG_EN (1 << 3)
  598. #define LINK_CNTL2 0x88 /* F0 */
  599. # define TARGET_LINK_SPEED_MASK (0xf << 0)
  600. # define SELECTABLE_DEEMPHASIS (1 << 6)
  601. /*
  602. * PM4
  603. */
  604. #define PACKET_TYPE0 0
  605. #define PACKET_TYPE1 1
  606. #define PACKET_TYPE2 2
  607. #define PACKET_TYPE3 3
  608. #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
  609. #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
  610. #define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
  611. #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
  612. #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
  613. (((reg) >> 2) & 0xFFFF) | \
  614. ((n) & 0x3FFF) << 16)
  615. #define CP_PACKET2 0x80000000
  616. #define PACKET2_PAD_SHIFT 0
  617. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  618. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  619. #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
  620. (((op) & 0xFF) << 8) | \
  621. ((n) & 0x3FFF) << 16)
  622. /* Packet 3 types */
  623. #define PACKET3_NOP 0x10
  624. #define PACKET3_SET_BASE 0x11
  625. #define PACKET3_CLEAR_STATE 0x12
  626. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  627. #define PACKET3_DISPATCH_DIRECT 0x15
  628. #define PACKET3_DISPATCH_INDIRECT 0x16
  629. #define PACKET3_INDIRECT_BUFFER_END 0x17
  630. #define PACKET3_MODE_CONTROL 0x18
  631. #define PACKET3_SET_PREDICATION 0x20
  632. #define PACKET3_REG_RMW 0x21
  633. #define PACKET3_COND_EXEC 0x22
  634. #define PACKET3_PRED_EXEC 0x23
  635. #define PACKET3_DRAW_INDIRECT 0x24
  636. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  637. #define PACKET3_INDEX_BASE 0x26
  638. #define PACKET3_DRAW_INDEX_2 0x27
  639. #define PACKET3_CONTEXT_CONTROL 0x28
  640. #define PACKET3_DRAW_INDEX_OFFSET 0x29
  641. #define PACKET3_INDEX_TYPE 0x2A
  642. #define PACKET3_DRAW_INDEX 0x2B
  643. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  644. #define PACKET3_DRAW_INDEX_IMMD 0x2E
  645. #define PACKET3_NUM_INSTANCES 0x2F
  646. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  647. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  648. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  649. #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
  650. #define PACKET3_MEM_SEMAPHORE 0x39
  651. #define PACKET3_MPEG_INDEX 0x3A
  652. #define PACKET3_COPY_DW 0x3B
  653. #define PACKET3_WAIT_REG_MEM 0x3C
  654. #define PACKET3_MEM_WRITE 0x3D
  655. #define PACKET3_INDIRECT_BUFFER 0x32
  656. #define PACKET3_SURFACE_SYNC 0x43
  657. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  658. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  659. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  660. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  661. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  662. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  663. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  664. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  665. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  666. # define PACKET3_CB8_DEST_BASE_ENA (1 << 15)
  667. # define PACKET3_CB9_DEST_BASE_ENA (1 << 16)
  668. # define PACKET3_CB10_DEST_BASE_ENA (1 << 17)
  669. # define PACKET3_CB11_DEST_BASE_ENA (1 << 18)
  670. # define PACKET3_FULL_CACHE_ENA (1 << 20)
  671. # define PACKET3_TC_ACTION_ENA (1 << 23)
  672. # define PACKET3_VC_ACTION_ENA (1 << 24)
  673. # define PACKET3_CB_ACTION_ENA (1 << 25)
  674. # define PACKET3_DB_ACTION_ENA (1 << 26)
  675. # define PACKET3_SH_ACTION_ENA (1 << 27)
  676. # define PACKET3_SX_ACTION_ENA (1 << 28)
  677. #define PACKET3_ME_INITIALIZE 0x44
  678. #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
  679. #define PACKET3_COND_WRITE 0x45
  680. #define PACKET3_EVENT_WRITE 0x46
  681. #define PACKET3_EVENT_WRITE_EOP 0x47
  682. #define PACKET3_EVENT_WRITE_EOS 0x48
  683. #define PACKET3_PREAMBLE_CNTL 0x4A
  684. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  685. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  686. #define PACKET3_RB_OFFSET 0x4B
  687. #define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C
  688. #define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D
  689. #define PACKET3_ALU_PS_CONST_UPDATE 0x4E
  690. #define PACKET3_ALU_VS_CONST_UPDATE 0x4F
  691. #define PACKET3_ONE_REG_WRITE 0x57
  692. #define PACKET3_SET_CONFIG_REG 0x68
  693. #define PACKET3_SET_CONFIG_REG_START 0x00008000
  694. #define PACKET3_SET_CONFIG_REG_END 0x0000ac00
  695. #define PACKET3_SET_CONTEXT_REG 0x69
  696. #define PACKET3_SET_CONTEXT_REG_START 0x00028000
  697. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  698. #define PACKET3_SET_ALU_CONST 0x6A
  699. /* alu const buffers only; no reg file */
  700. #define PACKET3_SET_BOOL_CONST 0x6B
  701. #define PACKET3_SET_BOOL_CONST_START 0x0003a500
  702. #define PACKET3_SET_BOOL_CONST_END 0x0003a518
  703. #define PACKET3_SET_LOOP_CONST 0x6C
  704. #define PACKET3_SET_LOOP_CONST_START 0x0003a200
  705. #define PACKET3_SET_LOOP_CONST_END 0x0003a500
  706. #define PACKET3_SET_RESOURCE 0x6D
  707. #define PACKET3_SET_RESOURCE_START 0x00030000
  708. #define PACKET3_SET_RESOURCE_END 0x00038000
  709. #define PACKET3_SET_SAMPLER 0x6E
  710. #define PACKET3_SET_SAMPLER_START 0x0003c000
  711. #define PACKET3_SET_SAMPLER_END 0x0003c600
  712. #define PACKET3_SET_CTL_CONST 0x6F
  713. #define PACKET3_SET_CTL_CONST_START 0x0003cff0
  714. #define PACKET3_SET_CTL_CONST_END 0x0003ff0c
  715. #define PACKET3_SET_RESOURCE_OFFSET 0x70
  716. #define PACKET3_SET_ALU_CONST_VS 0x71
  717. #define PACKET3_SET_ALU_CONST_DI 0x72
  718. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  719. #define PACKET3_SET_RESOURCE_INDIRECT 0x74
  720. #define PACKET3_SET_APPEND_CNT 0x75
  721. #define SQ_RESOURCE_CONSTANT_WORD7_0 0x3001c
  722. #define S__SQ_CONSTANT_TYPE(x) (((x) & 3) << 30)
  723. #define G__SQ_CONSTANT_TYPE(x) (((x) >> 30) & 3)
  724. #define SQ_TEX_VTX_INVALID_TEXTURE 0x0
  725. #define SQ_TEX_VTX_INVALID_BUFFER 0x1
  726. #define SQ_TEX_VTX_VALID_TEXTURE 0x2
  727. #define SQ_TEX_VTX_VALID_BUFFER 0x3
  728. #define VGT_VTX_VECT_EJECT_REG 0x88b0
  729. #define SQ_CONST_MEM_BASE 0x8df8
  730. #define SQ_ESGS_RING_BASE 0x8c40
  731. #define SQ_ESGS_RING_SIZE 0x8c44
  732. #define SQ_GSVS_RING_BASE 0x8c48
  733. #define SQ_GSVS_RING_SIZE 0x8c4c
  734. #define SQ_ESTMP_RING_BASE 0x8c50
  735. #define SQ_ESTMP_RING_SIZE 0x8c54
  736. #define SQ_GSTMP_RING_BASE 0x8c58
  737. #define SQ_GSTMP_RING_SIZE 0x8c5c
  738. #define SQ_VSTMP_RING_BASE 0x8c60
  739. #define SQ_VSTMP_RING_SIZE 0x8c64
  740. #define SQ_PSTMP_RING_BASE 0x8c68
  741. #define SQ_PSTMP_RING_SIZE 0x8c6c
  742. #define SQ_LSTMP_RING_BASE 0x8e10
  743. #define SQ_LSTMP_RING_SIZE 0x8e14
  744. #define SQ_HSTMP_RING_BASE 0x8e18
  745. #define SQ_HSTMP_RING_SIZE 0x8e1c
  746. #define VGT_TF_RING_SIZE 0x8988
  747. #define SQ_ESGS_RING_ITEMSIZE 0x28900
  748. #define SQ_GSVS_RING_ITEMSIZE 0x28904
  749. #define SQ_ESTMP_RING_ITEMSIZE 0x28908
  750. #define SQ_GSTMP_RING_ITEMSIZE 0x2890c
  751. #define SQ_VSTMP_RING_ITEMSIZE 0x28910
  752. #define SQ_PSTMP_RING_ITEMSIZE 0x28914
  753. #define SQ_LSTMP_RING_ITEMSIZE 0x28830
  754. #define SQ_HSTMP_RING_ITEMSIZE 0x28834
  755. #define SQ_GS_VERT_ITEMSIZE 0x2891c
  756. #define SQ_GS_VERT_ITEMSIZE_1 0x28920
  757. #define SQ_GS_VERT_ITEMSIZE_2 0x28924
  758. #define SQ_GS_VERT_ITEMSIZE_3 0x28928
  759. #define SQ_GSVS_RING_OFFSET_1 0x2892c
  760. #define SQ_GSVS_RING_OFFSET_2 0x28930
  761. #define SQ_GSVS_RING_OFFSET_3 0x28934
  762. #define SQ_ALU_CONST_BUFFER_SIZE_PS_0 0x28140
  763. #define SQ_ALU_CONST_BUFFER_SIZE_HS_0 0x28f80
  764. #define SQ_ALU_CONST_CACHE_PS_0 0x28940
  765. #define SQ_ALU_CONST_CACHE_PS_1 0x28944
  766. #define SQ_ALU_CONST_CACHE_PS_2 0x28948
  767. #define SQ_ALU_CONST_CACHE_PS_3 0x2894c
  768. #define SQ_ALU_CONST_CACHE_PS_4 0x28950
  769. #define SQ_ALU_CONST_CACHE_PS_5 0x28954
  770. #define SQ_ALU_CONST_CACHE_PS_6 0x28958
  771. #define SQ_ALU_CONST_CACHE_PS_7 0x2895c
  772. #define SQ_ALU_CONST_CACHE_PS_8 0x28960
  773. #define SQ_ALU_CONST_CACHE_PS_9 0x28964
  774. #define SQ_ALU_CONST_CACHE_PS_10 0x28968
  775. #define SQ_ALU_CONST_CACHE_PS_11 0x2896c
  776. #define SQ_ALU_CONST_CACHE_PS_12 0x28970
  777. #define SQ_ALU_CONST_CACHE_PS_13 0x28974
  778. #define SQ_ALU_CONST_CACHE_PS_14 0x28978
  779. #define SQ_ALU_CONST_CACHE_PS_15 0x2897c
  780. #define SQ_ALU_CONST_CACHE_VS_0 0x28980
  781. #define SQ_ALU_CONST_CACHE_VS_1 0x28984
  782. #define SQ_ALU_CONST_CACHE_VS_2 0x28988
  783. #define SQ_ALU_CONST_CACHE_VS_3 0x2898c
  784. #define SQ_ALU_CONST_CACHE_VS_4 0x28990
  785. #define SQ_ALU_CONST_CACHE_VS_5 0x28994
  786. #define SQ_ALU_CONST_CACHE_VS_6 0x28998
  787. #define SQ_ALU_CONST_CACHE_VS_7 0x2899c
  788. #define SQ_ALU_CONST_CACHE_VS_8 0x289a0
  789. #define SQ_ALU_CONST_CACHE_VS_9 0x289a4
  790. #define SQ_ALU_CONST_CACHE_VS_10 0x289a8
  791. #define SQ_ALU_CONST_CACHE_VS_11 0x289ac
  792. #define SQ_ALU_CONST_CACHE_VS_12 0x289b0
  793. #define SQ_ALU_CONST_CACHE_VS_13 0x289b4
  794. #define SQ_ALU_CONST_CACHE_VS_14 0x289b8
  795. #define SQ_ALU_CONST_CACHE_VS_15 0x289bc
  796. #define SQ_ALU_CONST_CACHE_GS_0 0x289c0
  797. #define SQ_ALU_CONST_CACHE_GS_1 0x289c4
  798. #define SQ_ALU_CONST_CACHE_GS_2 0x289c8
  799. #define SQ_ALU_CONST_CACHE_GS_3 0x289cc
  800. #define SQ_ALU_CONST_CACHE_GS_4 0x289d0
  801. #define SQ_ALU_CONST_CACHE_GS_5 0x289d4
  802. #define SQ_ALU_CONST_CACHE_GS_6 0x289d8
  803. #define SQ_ALU_CONST_CACHE_GS_7 0x289dc
  804. #define SQ_ALU_CONST_CACHE_GS_8 0x289e0
  805. #define SQ_ALU_CONST_CACHE_GS_9 0x289e4
  806. #define SQ_ALU_CONST_CACHE_GS_10 0x289e8
  807. #define SQ_ALU_CONST_CACHE_GS_11 0x289ec
  808. #define SQ_ALU_CONST_CACHE_GS_12 0x289f0
  809. #define SQ_ALU_CONST_CACHE_GS_13 0x289f4
  810. #define SQ_ALU_CONST_CACHE_GS_14 0x289f8
  811. #define SQ_ALU_CONST_CACHE_GS_15 0x289fc
  812. #define SQ_ALU_CONST_CACHE_HS_0 0x28f00
  813. #define SQ_ALU_CONST_CACHE_HS_1 0x28f04
  814. #define SQ_ALU_CONST_CACHE_HS_2 0x28f08
  815. #define SQ_ALU_CONST_CACHE_HS_3 0x28f0c
  816. #define SQ_ALU_CONST_CACHE_HS_4 0x28f10
  817. #define SQ_ALU_CONST_CACHE_HS_5 0x28f14
  818. #define SQ_ALU_CONST_CACHE_HS_6 0x28f18
  819. #define SQ_ALU_CONST_CACHE_HS_7 0x28f1c
  820. #define SQ_ALU_CONST_CACHE_HS_8 0x28f20
  821. #define SQ_ALU_CONST_CACHE_HS_9 0x28f24
  822. #define SQ_ALU_CONST_CACHE_HS_10 0x28f28
  823. #define SQ_ALU_CONST_CACHE_HS_11 0x28f2c
  824. #define SQ_ALU_CONST_CACHE_HS_12 0x28f30
  825. #define SQ_ALU_CONST_CACHE_HS_13 0x28f34
  826. #define SQ_ALU_CONST_CACHE_HS_14 0x28f38
  827. #define SQ_ALU_CONST_CACHE_HS_15 0x28f3c
  828. #define SQ_ALU_CONST_CACHE_LS_0 0x28f40
  829. #define SQ_ALU_CONST_CACHE_LS_1 0x28f44
  830. #define SQ_ALU_CONST_CACHE_LS_2 0x28f48
  831. #define SQ_ALU_CONST_CACHE_LS_3 0x28f4c
  832. #define SQ_ALU_CONST_CACHE_LS_4 0x28f50
  833. #define SQ_ALU_CONST_CACHE_LS_5 0x28f54
  834. #define SQ_ALU_CONST_CACHE_LS_6 0x28f58
  835. #define SQ_ALU_CONST_CACHE_LS_7 0x28f5c
  836. #define SQ_ALU_CONST_CACHE_LS_8 0x28f60
  837. #define SQ_ALU_CONST_CACHE_LS_9 0x28f64
  838. #define SQ_ALU_CONST_CACHE_LS_10 0x28f68
  839. #define SQ_ALU_CONST_CACHE_LS_11 0x28f6c
  840. #define SQ_ALU_CONST_CACHE_LS_12 0x28f70
  841. #define SQ_ALU_CONST_CACHE_LS_13 0x28f74
  842. #define SQ_ALU_CONST_CACHE_LS_14 0x28f78
  843. #define SQ_ALU_CONST_CACHE_LS_15 0x28f7c
  844. #define PA_SC_SCREEN_SCISSOR_TL 0x28030
  845. #define PA_SC_GENERIC_SCISSOR_TL 0x28240
  846. #define PA_SC_WINDOW_SCISSOR_TL 0x28204
  847. #define VGT_PRIMITIVE_TYPE 0x8958
  848. #define VGT_INDEX_TYPE 0x895C
  849. #define VGT_NUM_INDICES 0x8970
  850. #define VGT_COMPUTE_DIM_X 0x8990
  851. #define VGT_COMPUTE_DIM_Y 0x8994
  852. #define VGT_COMPUTE_DIM_Z 0x8998
  853. #define VGT_COMPUTE_START_X 0x899C
  854. #define VGT_COMPUTE_START_Y 0x89A0
  855. #define VGT_COMPUTE_START_Z 0x89A4
  856. #define VGT_COMPUTE_INDEX 0x89A8
  857. #define VGT_COMPUTE_THREAD_GROUP_SIZE 0x89AC
  858. #define VGT_HS_OFFCHIP_PARAM 0x89B0
  859. #define DB_DEBUG 0x9830
  860. #define DB_DEBUG2 0x9834
  861. #define DB_DEBUG3 0x9838
  862. #define DB_DEBUG4 0x983C
  863. #define DB_WATERMARKS 0x9854
  864. #define DB_DEPTH_CONTROL 0x28800
  865. #define DB_DEPTH_VIEW 0x28008
  866. #define DB_HTILE_DATA_BASE 0x28014
  867. #define DB_Z_INFO 0x28040
  868. # define Z_ARRAY_MODE(x) ((x) << 4)
  869. # define DB_TILE_SPLIT(x) (((x) & 0x7) << 8)
  870. # define DB_NUM_BANKS(x) (((x) & 0x3) << 12)
  871. # define DB_BANK_WIDTH(x) (((x) & 0x3) << 16)
  872. # define DB_BANK_HEIGHT(x) (((x) & 0x3) << 20)
  873. #define DB_STENCIL_INFO 0x28044
  874. #define DB_Z_READ_BASE 0x28048
  875. #define DB_STENCIL_READ_BASE 0x2804c
  876. #define DB_Z_WRITE_BASE 0x28050
  877. #define DB_STENCIL_WRITE_BASE 0x28054
  878. #define DB_DEPTH_SIZE 0x28058
  879. #define SQ_PGM_START_PS 0x28840
  880. #define SQ_PGM_START_VS 0x2885c
  881. #define SQ_PGM_START_GS 0x28874
  882. #define SQ_PGM_START_ES 0x2888c
  883. #define SQ_PGM_START_FS 0x288a4
  884. #define SQ_PGM_START_HS 0x288b8
  885. #define SQ_PGM_START_LS 0x288d0
  886. #define VGT_STRMOUT_CONFIG 0x28b94
  887. #define VGT_STRMOUT_BUFFER_CONFIG 0x28b98
  888. #define CB_TARGET_MASK 0x28238
  889. #define CB_SHADER_MASK 0x2823c
  890. #define GDS_ADDR_BASE 0x28720
  891. #define CB_IMMED0_BASE 0x28b9c
  892. #define CB_IMMED1_BASE 0x28ba0
  893. #define CB_IMMED2_BASE 0x28ba4
  894. #define CB_IMMED3_BASE 0x28ba8
  895. #define CB_IMMED4_BASE 0x28bac
  896. #define CB_IMMED5_BASE 0x28bb0
  897. #define CB_IMMED6_BASE 0x28bb4
  898. #define CB_IMMED7_BASE 0x28bb8
  899. #define CB_IMMED8_BASE 0x28bbc
  900. #define CB_IMMED9_BASE 0x28bc0
  901. #define CB_IMMED10_BASE 0x28bc4
  902. #define CB_IMMED11_BASE 0x28bc8
  903. /* all 12 CB blocks have these regs */
  904. #define CB_COLOR0_BASE 0x28c60
  905. #define CB_COLOR0_PITCH 0x28c64
  906. #define CB_COLOR0_SLICE 0x28c68
  907. #define CB_COLOR0_VIEW 0x28c6c
  908. #define CB_COLOR0_INFO 0x28c70
  909. # define CB_FORMAT(x) ((x) << 2)
  910. # define CB_ARRAY_MODE(x) ((x) << 8)
  911. # define ARRAY_LINEAR_GENERAL 0
  912. # define ARRAY_LINEAR_ALIGNED 1
  913. # define ARRAY_1D_TILED_THIN1 2
  914. # define ARRAY_2D_TILED_THIN1 4
  915. # define CB_SOURCE_FORMAT(x) ((x) << 24)
  916. # define CB_SF_EXPORT_FULL 0
  917. # define CB_SF_EXPORT_NORM 1
  918. #define CB_COLOR0_ATTRIB 0x28c74
  919. # define CB_TILE_SPLIT(x) (((x) & 0x7) << 5)
  920. # define ADDR_SURF_TILE_SPLIT_64B 0
  921. # define ADDR_SURF_TILE_SPLIT_128B 1
  922. # define ADDR_SURF_TILE_SPLIT_256B 2
  923. # define ADDR_SURF_TILE_SPLIT_512B 3
  924. # define ADDR_SURF_TILE_SPLIT_1KB 4
  925. # define ADDR_SURF_TILE_SPLIT_2KB 5
  926. # define ADDR_SURF_TILE_SPLIT_4KB 6
  927. # define CB_NUM_BANKS(x) (((x) & 0x3) << 10)
  928. # define ADDR_SURF_2_BANK 0
  929. # define ADDR_SURF_4_BANK 1
  930. # define ADDR_SURF_8_BANK 2
  931. # define ADDR_SURF_16_BANK 3
  932. # define CB_BANK_WIDTH(x) (((x) & 0x3) << 13)
  933. # define ADDR_SURF_BANK_WIDTH_1 0
  934. # define ADDR_SURF_BANK_WIDTH_2 1
  935. # define ADDR_SURF_BANK_WIDTH_4 2
  936. # define ADDR_SURF_BANK_WIDTH_8 3
  937. # define CB_BANK_HEIGHT(x) (((x) & 0x3) << 16)
  938. # define ADDR_SURF_BANK_HEIGHT_1 0
  939. # define ADDR_SURF_BANK_HEIGHT_2 1
  940. # define ADDR_SURF_BANK_HEIGHT_4 2
  941. # define ADDR_SURF_BANK_HEIGHT_8 3
  942. #define CB_COLOR0_DIM 0x28c78
  943. /* only CB0-7 blocks have these regs */
  944. #define CB_COLOR0_CMASK 0x28c7c
  945. #define CB_COLOR0_CMASK_SLICE 0x28c80
  946. #define CB_COLOR0_FMASK 0x28c84
  947. #define CB_COLOR0_FMASK_SLICE 0x28c88
  948. #define CB_COLOR0_CLEAR_WORD0 0x28c8c
  949. #define CB_COLOR0_CLEAR_WORD1 0x28c90
  950. #define CB_COLOR0_CLEAR_WORD2 0x28c94
  951. #define CB_COLOR0_CLEAR_WORD3 0x28c98
  952. #define CB_COLOR1_BASE 0x28c9c
  953. #define CB_COLOR2_BASE 0x28cd8
  954. #define CB_COLOR3_BASE 0x28d14
  955. #define CB_COLOR4_BASE 0x28d50
  956. #define CB_COLOR5_BASE 0x28d8c
  957. #define CB_COLOR6_BASE 0x28dc8
  958. #define CB_COLOR7_BASE 0x28e04
  959. #define CB_COLOR8_BASE 0x28e40
  960. #define CB_COLOR9_BASE 0x28e5c
  961. #define CB_COLOR10_BASE 0x28e78
  962. #define CB_COLOR11_BASE 0x28e94
  963. #define CB_COLOR1_PITCH 0x28ca0
  964. #define CB_COLOR2_PITCH 0x28cdc
  965. #define CB_COLOR3_PITCH 0x28d18
  966. #define CB_COLOR4_PITCH 0x28d54
  967. #define CB_COLOR5_PITCH 0x28d90
  968. #define CB_COLOR6_PITCH 0x28dcc
  969. #define CB_COLOR7_PITCH 0x28e08
  970. #define CB_COLOR8_PITCH 0x28e44
  971. #define CB_COLOR9_PITCH 0x28e60
  972. #define CB_COLOR10_PITCH 0x28e7c
  973. #define CB_COLOR11_PITCH 0x28e98
  974. #define CB_COLOR1_SLICE 0x28ca4
  975. #define CB_COLOR2_SLICE 0x28ce0
  976. #define CB_COLOR3_SLICE 0x28d1c
  977. #define CB_COLOR4_SLICE 0x28d58
  978. #define CB_COLOR5_SLICE 0x28d94
  979. #define CB_COLOR6_SLICE 0x28dd0
  980. #define CB_COLOR7_SLICE 0x28e0c
  981. #define CB_COLOR8_SLICE 0x28e48
  982. #define CB_COLOR9_SLICE 0x28e64
  983. #define CB_COLOR10_SLICE 0x28e80
  984. #define CB_COLOR11_SLICE 0x28e9c
  985. #define CB_COLOR1_VIEW 0x28ca8
  986. #define CB_COLOR2_VIEW 0x28ce4
  987. #define CB_COLOR3_VIEW 0x28d20
  988. #define CB_COLOR4_VIEW 0x28d5c
  989. #define CB_COLOR5_VIEW 0x28d98
  990. #define CB_COLOR6_VIEW 0x28dd4
  991. #define CB_COLOR7_VIEW 0x28e10
  992. #define CB_COLOR8_VIEW 0x28e4c
  993. #define CB_COLOR9_VIEW 0x28e68
  994. #define CB_COLOR10_VIEW 0x28e84
  995. #define CB_COLOR11_VIEW 0x28ea0
  996. #define CB_COLOR1_INFO 0x28cac
  997. #define CB_COLOR2_INFO 0x28ce8
  998. #define CB_COLOR3_INFO 0x28d24
  999. #define CB_COLOR4_INFO 0x28d60
  1000. #define CB_COLOR5_INFO 0x28d9c
  1001. #define CB_COLOR6_INFO 0x28dd8
  1002. #define CB_COLOR7_INFO 0x28e14
  1003. #define CB_COLOR8_INFO 0x28e50
  1004. #define CB_COLOR9_INFO 0x28e6c
  1005. #define CB_COLOR10_INFO 0x28e88
  1006. #define CB_COLOR11_INFO 0x28ea4
  1007. #define CB_COLOR1_ATTRIB 0x28cb0
  1008. #define CB_COLOR2_ATTRIB 0x28cec
  1009. #define CB_COLOR3_ATTRIB 0x28d28
  1010. #define CB_COLOR4_ATTRIB 0x28d64
  1011. #define CB_COLOR5_ATTRIB 0x28da0
  1012. #define CB_COLOR6_ATTRIB 0x28ddc
  1013. #define CB_COLOR7_ATTRIB 0x28e18
  1014. #define CB_COLOR8_ATTRIB 0x28e54
  1015. #define CB_COLOR9_ATTRIB 0x28e70
  1016. #define CB_COLOR10_ATTRIB 0x28e8c
  1017. #define CB_COLOR11_ATTRIB 0x28ea8
  1018. #define CB_COLOR1_DIM 0x28cb4
  1019. #define CB_COLOR2_DIM 0x28cf0
  1020. #define CB_COLOR3_DIM 0x28d2c
  1021. #define CB_COLOR4_DIM 0x28d68
  1022. #define CB_COLOR5_DIM 0x28da4
  1023. #define CB_COLOR6_DIM 0x28de0
  1024. #define CB_COLOR7_DIM 0x28e1c
  1025. #define CB_COLOR8_DIM 0x28e58
  1026. #define CB_COLOR9_DIM 0x28e74
  1027. #define CB_COLOR10_DIM 0x28e90
  1028. #define CB_COLOR11_DIM 0x28eac
  1029. #define CB_COLOR1_CMASK 0x28cb8
  1030. #define CB_COLOR2_CMASK 0x28cf4
  1031. #define CB_COLOR3_CMASK 0x28d30
  1032. #define CB_COLOR4_CMASK 0x28d6c
  1033. #define CB_COLOR5_CMASK 0x28da8
  1034. #define CB_COLOR6_CMASK 0x28de4
  1035. #define CB_COLOR7_CMASK 0x28e20
  1036. #define CB_COLOR1_CMASK_SLICE 0x28cbc
  1037. #define CB_COLOR2_CMASK_SLICE 0x28cf8
  1038. #define CB_COLOR3_CMASK_SLICE 0x28d34
  1039. #define CB_COLOR4_CMASK_SLICE 0x28d70
  1040. #define CB_COLOR5_CMASK_SLICE 0x28dac
  1041. #define CB_COLOR6_CMASK_SLICE 0x28de8
  1042. #define CB_COLOR7_CMASK_SLICE 0x28e24
  1043. #define CB_COLOR1_FMASK 0x28cc0
  1044. #define CB_COLOR2_FMASK 0x28cfc
  1045. #define CB_COLOR3_FMASK 0x28d38
  1046. #define CB_COLOR4_FMASK 0x28d74
  1047. #define CB_COLOR5_FMASK 0x28db0
  1048. #define CB_COLOR6_FMASK 0x28dec
  1049. #define CB_COLOR7_FMASK 0x28e28
  1050. #define CB_COLOR1_FMASK_SLICE 0x28cc4
  1051. #define CB_COLOR2_FMASK_SLICE 0x28d00
  1052. #define CB_COLOR3_FMASK_SLICE 0x28d3c
  1053. #define CB_COLOR4_FMASK_SLICE 0x28d78
  1054. #define CB_COLOR5_FMASK_SLICE 0x28db4
  1055. #define CB_COLOR6_FMASK_SLICE 0x28df0
  1056. #define CB_COLOR7_FMASK_SLICE 0x28e2c
  1057. #define CB_COLOR1_CLEAR_WORD0 0x28cc8
  1058. #define CB_COLOR2_CLEAR_WORD0 0x28d04
  1059. #define CB_COLOR3_CLEAR_WORD0 0x28d40
  1060. #define CB_COLOR4_CLEAR_WORD0 0x28d7c
  1061. #define CB_COLOR5_CLEAR_WORD0 0x28db8
  1062. #define CB_COLOR6_CLEAR_WORD0 0x28df4
  1063. #define CB_COLOR7_CLEAR_WORD0 0x28e30
  1064. #define CB_COLOR1_CLEAR_WORD1 0x28ccc
  1065. #define CB_COLOR2_CLEAR_WORD1 0x28d08
  1066. #define CB_COLOR3_CLEAR_WORD1 0x28d44
  1067. #define CB_COLOR4_CLEAR_WORD1 0x28d80
  1068. #define CB_COLOR5_CLEAR_WORD1 0x28dbc
  1069. #define CB_COLOR6_CLEAR_WORD1 0x28df8
  1070. #define CB_COLOR7_CLEAR_WORD1 0x28e34
  1071. #define CB_COLOR1_CLEAR_WORD2 0x28cd0
  1072. #define CB_COLOR2_CLEAR_WORD2 0x28d0c
  1073. #define CB_COLOR3_CLEAR_WORD2 0x28d48
  1074. #define CB_COLOR4_CLEAR_WORD2 0x28d84
  1075. #define CB_COLOR5_CLEAR_WORD2 0x28dc0
  1076. #define CB_COLOR6_CLEAR_WORD2 0x28dfc
  1077. #define CB_COLOR7_CLEAR_WORD2 0x28e38
  1078. #define CB_COLOR1_CLEAR_WORD3 0x28cd4
  1079. #define CB_COLOR2_CLEAR_WORD3 0x28d10
  1080. #define CB_COLOR3_CLEAR_WORD3 0x28d4c
  1081. #define CB_COLOR4_CLEAR_WORD3 0x28d88
  1082. #define CB_COLOR5_CLEAR_WORD3 0x28dc4
  1083. #define CB_COLOR6_CLEAR_WORD3 0x28e00
  1084. #define CB_COLOR7_CLEAR_WORD3 0x28e3c
  1085. #define SQ_TEX_RESOURCE_WORD0_0 0x30000
  1086. # define TEX_DIM(x) ((x) << 0)
  1087. # define SQ_TEX_DIM_1D 0
  1088. # define SQ_TEX_DIM_2D 1
  1089. # define SQ_TEX_DIM_3D 2
  1090. # define SQ_TEX_DIM_CUBEMAP 3
  1091. # define SQ_TEX_DIM_1D_ARRAY 4
  1092. # define SQ_TEX_DIM_2D_ARRAY 5
  1093. # define SQ_TEX_DIM_2D_MSAA 6
  1094. # define SQ_TEX_DIM_2D_ARRAY_MSAA 7
  1095. #define SQ_TEX_RESOURCE_WORD1_0 0x30004
  1096. # define TEX_ARRAY_MODE(x) ((x) << 28)
  1097. #define SQ_TEX_RESOURCE_WORD2_0 0x30008
  1098. #define SQ_TEX_RESOURCE_WORD3_0 0x3000C
  1099. #define SQ_TEX_RESOURCE_WORD4_0 0x30010
  1100. # define TEX_DST_SEL_X(x) ((x) << 16)
  1101. # define TEX_DST_SEL_Y(x) ((x) << 19)
  1102. # define TEX_DST_SEL_Z(x) ((x) << 22)
  1103. # define TEX_DST_SEL_W(x) ((x) << 25)
  1104. # define SQ_SEL_X 0
  1105. # define SQ_SEL_Y 1
  1106. # define SQ_SEL_Z 2
  1107. # define SQ_SEL_W 3
  1108. # define SQ_SEL_0 4
  1109. # define SQ_SEL_1 5
  1110. #define SQ_TEX_RESOURCE_WORD5_0 0x30014
  1111. #define SQ_TEX_RESOURCE_WORD6_0 0x30018
  1112. # define TEX_TILE_SPLIT(x) (((x) & 0x7) << 29)
  1113. #define SQ_TEX_RESOURCE_WORD7_0 0x3001c
  1114. # define TEX_BANK_WIDTH(x) (((x) & 0x3) << 8)
  1115. # define TEX_BANK_HEIGHT(x) (((x) & 0x3) << 10)
  1116. # define TEX_NUM_BANKS(x) (((x) & 0x3) << 16)
  1117. #define SQ_VTX_CONSTANT_WORD0_0 0x30000
  1118. #define SQ_VTX_CONSTANT_WORD1_0 0x30004
  1119. #define SQ_VTX_CONSTANT_WORD2_0 0x30008
  1120. # define SQ_VTXC_BASE_ADDR_HI(x) ((x) << 0)
  1121. # define SQ_VTXC_STRIDE(x) ((x) << 8)
  1122. # define SQ_VTXC_ENDIAN_SWAP(x) ((x) << 30)
  1123. # define SQ_ENDIAN_NONE 0
  1124. # define SQ_ENDIAN_8IN16 1
  1125. # define SQ_ENDIAN_8IN32 2
  1126. #define SQ_VTX_CONSTANT_WORD3_0 0x3000C
  1127. # define SQ_VTCX_SEL_X(x) ((x) << 3)
  1128. # define SQ_VTCX_SEL_Y(x) ((x) << 6)
  1129. # define SQ_VTCX_SEL_Z(x) ((x) << 9)
  1130. # define SQ_VTCX_SEL_W(x) ((x) << 12)
  1131. #define SQ_VTX_CONSTANT_WORD4_0 0x30010
  1132. #define SQ_VTX_CONSTANT_WORD5_0 0x30014
  1133. #define SQ_VTX_CONSTANT_WORD6_0 0x30018
  1134. #define SQ_VTX_CONSTANT_WORD7_0 0x3001c
  1135. #define TD_PS_BORDER_COLOR_INDEX 0xA400
  1136. #define TD_PS_BORDER_COLOR_RED 0xA404
  1137. #define TD_PS_BORDER_COLOR_GREEN 0xA408
  1138. #define TD_PS_BORDER_COLOR_BLUE 0xA40C
  1139. #define TD_PS_BORDER_COLOR_ALPHA 0xA410
  1140. #define TD_VS_BORDER_COLOR_INDEX 0xA414
  1141. #define TD_VS_BORDER_COLOR_RED 0xA418
  1142. #define TD_VS_BORDER_COLOR_GREEN 0xA41C
  1143. #define TD_VS_BORDER_COLOR_BLUE 0xA420
  1144. #define TD_VS_BORDER_COLOR_ALPHA 0xA424
  1145. #define TD_GS_BORDER_COLOR_INDEX 0xA428
  1146. #define TD_GS_BORDER_COLOR_RED 0xA42C
  1147. #define TD_GS_BORDER_COLOR_GREEN 0xA430
  1148. #define TD_GS_BORDER_COLOR_BLUE 0xA434
  1149. #define TD_GS_BORDER_COLOR_ALPHA 0xA438
  1150. #define TD_HS_BORDER_COLOR_INDEX 0xA43C
  1151. #define TD_HS_BORDER_COLOR_RED 0xA440
  1152. #define TD_HS_BORDER_COLOR_GREEN 0xA444
  1153. #define TD_HS_BORDER_COLOR_BLUE 0xA448
  1154. #define TD_HS_BORDER_COLOR_ALPHA 0xA44C
  1155. #define TD_LS_BORDER_COLOR_INDEX 0xA450
  1156. #define TD_LS_BORDER_COLOR_RED 0xA454
  1157. #define TD_LS_BORDER_COLOR_GREEN 0xA458
  1158. #define TD_LS_BORDER_COLOR_BLUE 0xA45C
  1159. #define TD_LS_BORDER_COLOR_ALPHA 0xA460
  1160. #define TD_CS_BORDER_COLOR_INDEX 0xA464
  1161. #define TD_CS_BORDER_COLOR_RED 0xA468
  1162. #define TD_CS_BORDER_COLOR_GREEN 0xA46C
  1163. #define TD_CS_BORDER_COLOR_BLUE 0xA470
  1164. #define TD_CS_BORDER_COLOR_ALPHA 0xA474
  1165. /* cayman 3D regs */
  1166. #define CAYMAN_VGT_OFFCHIP_LDS_BASE 0x89B4
  1167. #define CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS 0x8E48
  1168. #define CAYMAN_DB_EQAA 0x28804
  1169. #define CAYMAN_DB_DEPTH_INFO 0x2803C
  1170. #define CAYMAN_PA_SC_AA_CONFIG 0x28BE0
  1171. #define CAYMAN_MSAA_NUM_SAMPLES_SHIFT 0
  1172. #define CAYMAN_MSAA_NUM_SAMPLES_MASK 0x7
  1173. #define CAYMAN_SX_SCATTER_EXPORT_BASE 0x28358
  1174. /* cayman packet3 addition */
  1175. #define CAYMAN_PACKET3_DEALLOC_STATE 0x14
  1176. #endif