evergreen.c 106 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static void evergreen_gpu_init(struct radeon_device *rdev);
  39. void evergreen_fini(struct radeon_device *rdev);
  40. void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  41. extern void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  42. int ring, u32 cp_int_cntl);
  43. void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
  44. {
  45. u16 ctl, v;
  46. int cap, err;
  47. cap = pci_pcie_cap(rdev->pdev);
  48. if (!cap)
  49. return;
  50. err = pci_read_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, &ctl);
  51. if (err)
  52. return;
  53. v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
  54. /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
  55. * to avoid hangs or perfomance issues
  56. */
  57. if ((v == 0) || (v == 6) || (v == 7)) {
  58. ctl &= ~PCI_EXP_DEVCTL_READRQ;
  59. ctl |= (2 << 12);
  60. pci_write_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, ctl);
  61. }
  62. }
  63. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  64. {
  65. /* enable the pflip int */
  66. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  67. }
  68. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  69. {
  70. /* disable the pflip int */
  71. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  72. }
  73. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  74. {
  75. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  76. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  77. int i;
  78. /* Lock the graphics update lock */
  79. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  80. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  81. /* update the scanout addresses */
  82. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  83. upper_32_bits(crtc_base));
  84. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  85. (u32)crtc_base);
  86. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  87. upper_32_bits(crtc_base));
  88. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  89. (u32)crtc_base);
  90. /* Wait for update_pending to go high. */
  91. for (i = 0; i < rdev->usec_timeout; i++) {
  92. if (RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING)
  93. break;
  94. udelay(1);
  95. }
  96. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  97. /* Unlock the lock, so double-buffering can take place inside vblank */
  98. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  99. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  100. /* Return current update_pending status: */
  101. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  102. }
  103. /* get temperature in millidegrees */
  104. int evergreen_get_temp(struct radeon_device *rdev)
  105. {
  106. u32 temp, toffset;
  107. int actual_temp = 0;
  108. if (rdev->family == CHIP_JUNIPER) {
  109. toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
  110. TOFFSET_SHIFT;
  111. temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
  112. TS0_ADC_DOUT_SHIFT;
  113. if (toffset & 0x100)
  114. actual_temp = temp / 2 - (0x200 - toffset);
  115. else
  116. actual_temp = temp / 2 + toffset;
  117. actual_temp = actual_temp * 1000;
  118. } else {
  119. temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  120. ASIC_T_SHIFT;
  121. if (temp & 0x400)
  122. actual_temp = -256;
  123. else if (temp & 0x200)
  124. actual_temp = 255;
  125. else if (temp & 0x100) {
  126. actual_temp = temp & 0x1ff;
  127. actual_temp |= ~0x1ff;
  128. } else
  129. actual_temp = temp & 0xff;
  130. actual_temp = (actual_temp * 1000) / 2;
  131. }
  132. return actual_temp;
  133. }
  134. int sumo_get_temp(struct radeon_device *rdev)
  135. {
  136. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  137. int actual_temp = temp - 49;
  138. return actual_temp * 1000;
  139. }
  140. void sumo_pm_init_profile(struct radeon_device *rdev)
  141. {
  142. int idx;
  143. /* default */
  144. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  145. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  146. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  147. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  148. /* low,mid sh/mh */
  149. if (rdev->flags & RADEON_IS_MOBILITY)
  150. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  151. else
  152. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  153. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  154. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  155. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  156. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  157. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  158. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  159. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  160. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  161. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  162. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  163. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  164. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  165. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  166. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  167. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  168. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  169. /* high sh/mh */
  170. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  171. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  172. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  173. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  174. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx =
  175. rdev->pm.power_state[idx].num_clock_modes - 1;
  176. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  177. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  178. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  179. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx =
  180. rdev->pm.power_state[idx].num_clock_modes - 1;
  181. }
  182. void evergreen_pm_misc(struct radeon_device *rdev)
  183. {
  184. int req_ps_idx = rdev->pm.requested_power_state_index;
  185. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  186. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  187. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  188. if (voltage->type == VOLTAGE_SW) {
  189. /* 0xff01 is a flag rather then an actual voltage */
  190. if (voltage->voltage == 0xff01)
  191. return;
  192. if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
  193. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  194. rdev->pm.current_vddc = voltage->voltage;
  195. DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
  196. }
  197. /* 0xff01 is a flag rather then an actual voltage */
  198. if (voltage->vddci == 0xff01)
  199. return;
  200. if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
  201. radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  202. rdev->pm.current_vddci = voltage->vddci;
  203. DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
  204. }
  205. }
  206. }
  207. void evergreen_pm_prepare(struct radeon_device *rdev)
  208. {
  209. struct drm_device *ddev = rdev->ddev;
  210. struct drm_crtc *crtc;
  211. struct radeon_crtc *radeon_crtc;
  212. u32 tmp;
  213. /* disable any active CRTCs */
  214. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  215. radeon_crtc = to_radeon_crtc(crtc);
  216. if (radeon_crtc->enabled) {
  217. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  218. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  219. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  220. }
  221. }
  222. }
  223. void evergreen_pm_finish(struct radeon_device *rdev)
  224. {
  225. struct drm_device *ddev = rdev->ddev;
  226. struct drm_crtc *crtc;
  227. struct radeon_crtc *radeon_crtc;
  228. u32 tmp;
  229. /* enable any active CRTCs */
  230. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  231. radeon_crtc = to_radeon_crtc(crtc);
  232. if (radeon_crtc->enabled) {
  233. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  234. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  235. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  236. }
  237. }
  238. }
  239. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  240. {
  241. bool connected = false;
  242. switch (hpd) {
  243. case RADEON_HPD_1:
  244. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  245. connected = true;
  246. break;
  247. case RADEON_HPD_2:
  248. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  249. connected = true;
  250. break;
  251. case RADEON_HPD_3:
  252. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  253. connected = true;
  254. break;
  255. case RADEON_HPD_4:
  256. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  257. connected = true;
  258. break;
  259. case RADEON_HPD_5:
  260. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  261. connected = true;
  262. break;
  263. case RADEON_HPD_6:
  264. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  265. connected = true;
  266. break;
  267. default:
  268. break;
  269. }
  270. return connected;
  271. }
  272. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  273. enum radeon_hpd_id hpd)
  274. {
  275. u32 tmp;
  276. bool connected = evergreen_hpd_sense(rdev, hpd);
  277. switch (hpd) {
  278. case RADEON_HPD_1:
  279. tmp = RREG32(DC_HPD1_INT_CONTROL);
  280. if (connected)
  281. tmp &= ~DC_HPDx_INT_POLARITY;
  282. else
  283. tmp |= DC_HPDx_INT_POLARITY;
  284. WREG32(DC_HPD1_INT_CONTROL, tmp);
  285. break;
  286. case RADEON_HPD_2:
  287. tmp = RREG32(DC_HPD2_INT_CONTROL);
  288. if (connected)
  289. tmp &= ~DC_HPDx_INT_POLARITY;
  290. else
  291. tmp |= DC_HPDx_INT_POLARITY;
  292. WREG32(DC_HPD2_INT_CONTROL, tmp);
  293. break;
  294. case RADEON_HPD_3:
  295. tmp = RREG32(DC_HPD3_INT_CONTROL);
  296. if (connected)
  297. tmp &= ~DC_HPDx_INT_POLARITY;
  298. else
  299. tmp |= DC_HPDx_INT_POLARITY;
  300. WREG32(DC_HPD3_INT_CONTROL, tmp);
  301. break;
  302. case RADEON_HPD_4:
  303. tmp = RREG32(DC_HPD4_INT_CONTROL);
  304. if (connected)
  305. tmp &= ~DC_HPDx_INT_POLARITY;
  306. else
  307. tmp |= DC_HPDx_INT_POLARITY;
  308. WREG32(DC_HPD4_INT_CONTROL, tmp);
  309. break;
  310. case RADEON_HPD_5:
  311. tmp = RREG32(DC_HPD5_INT_CONTROL);
  312. if (connected)
  313. tmp &= ~DC_HPDx_INT_POLARITY;
  314. else
  315. tmp |= DC_HPDx_INT_POLARITY;
  316. WREG32(DC_HPD5_INT_CONTROL, tmp);
  317. break;
  318. case RADEON_HPD_6:
  319. tmp = RREG32(DC_HPD6_INT_CONTROL);
  320. if (connected)
  321. tmp &= ~DC_HPDx_INT_POLARITY;
  322. else
  323. tmp |= DC_HPDx_INT_POLARITY;
  324. WREG32(DC_HPD6_INT_CONTROL, tmp);
  325. break;
  326. default:
  327. break;
  328. }
  329. }
  330. void evergreen_hpd_init(struct radeon_device *rdev)
  331. {
  332. struct drm_device *dev = rdev->ddev;
  333. struct drm_connector *connector;
  334. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  335. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  336. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  337. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  338. switch (radeon_connector->hpd.hpd) {
  339. case RADEON_HPD_1:
  340. WREG32(DC_HPD1_CONTROL, tmp);
  341. rdev->irq.hpd[0] = true;
  342. break;
  343. case RADEON_HPD_2:
  344. WREG32(DC_HPD2_CONTROL, tmp);
  345. rdev->irq.hpd[1] = true;
  346. break;
  347. case RADEON_HPD_3:
  348. WREG32(DC_HPD3_CONTROL, tmp);
  349. rdev->irq.hpd[2] = true;
  350. break;
  351. case RADEON_HPD_4:
  352. WREG32(DC_HPD4_CONTROL, tmp);
  353. rdev->irq.hpd[3] = true;
  354. break;
  355. case RADEON_HPD_5:
  356. WREG32(DC_HPD5_CONTROL, tmp);
  357. rdev->irq.hpd[4] = true;
  358. break;
  359. case RADEON_HPD_6:
  360. WREG32(DC_HPD6_CONTROL, tmp);
  361. rdev->irq.hpd[5] = true;
  362. break;
  363. default:
  364. break;
  365. }
  366. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  367. }
  368. if (rdev->irq.installed)
  369. evergreen_irq_set(rdev);
  370. }
  371. void evergreen_hpd_fini(struct radeon_device *rdev)
  372. {
  373. struct drm_device *dev = rdev->ddev;
  374. struct drm_connector *connector;
  375. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  376. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  377. switch (radeon_connector->hpd.hpd) {
  378. case RADEON_HPD_1:
  379. WREG32(DC_HPD1_CONTROL, 0);
  380. rdev->irq.hpd[0] = false;
  381. break;
  382. case RADEON_HPD_2:
  383. WREG32(DC_HPD2_CONTROL, 0);
  384. rdev->irq.hpd[1] = false;
  385. break;
  386. case RADEON_HPD_3:
  387. WREG32(DC_HPD3_CONTROL, 0);
  388. rdev->irq.hpd[2] = false;
  389. break;
  390. case RADEON_HPD_4:
  391. WREG32(DC_HPD4_CONTROL, 0);
  392. rdev->irq.hpd[3] = false;
  393. break;
  394. case RADEON_HPD_5:
  395. WREG32(DC_HPD5_CONTROL, 0);
  396. rdev->irq.hpd[4] = false;
  397. break;
  398. case RADEON_HPD_6:
  399. WREG32(DC_HPD6_CONTROL, 0);
  400. rdev->irq.hpd[5] = false;
  401. break;
  402. default:
  403. break;
  404. }
  405. }
  406. }
  407. /* watermark setup */
  408. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  409. struct radeon_crtc *radeon_crtc,
  410. struct drm_display_mode *mode,
  411. struct drm_display_mode *other_mode)
  412. {
  413. u32 tmp;
  414. /*
  415. * Line Buffer Setup
  416. * There are 3 line buffers, each one shared by 2 display controllers.
  417. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  418. * the display controllers. The paritioning is done via one of four
  419. * preset allocations specified in bits 2:0:
  420. * first display controller
  421. * 0 - first half of lb (3840 * 2)
  422. * 1 - first 3/4 of lb (5760 * 2)
  423. * 2 - whole lb (7680 * 2), other crtc must be disabled
  424. * 3 - first 1/4 of lb (1920 * 2)
  425. * second display controller
  426. * 4 - second half of lb (3840 * 2)
  427. * 5 - second 3/4 of lb (5760 * 2)
  428. * 6 - whole lb (7680 * 2), other crtc must be disabled
  429. * 7 - last 1/4 of lb (1920 * 2)
  430. */
  431. /* this can get tricky if we have two large displays on a paired group
  432. * of crtcs. Ideally for multiple large displays we'd assign them to
  433. * non-linked crtcs for maximum line buffer allocation.
  434. */
  435. if (radeon_crtc->base.enabled && mode) {
  436. if (other_mode)
  437. tmp = 0; /* 1/2 */
  438. else
  439. tmp = 2; /* whole */
  440. } else
  441. tmp = 0;
  442. /* second controller of the pair uses second half of the lb */
  443. if (radeon_crtc->crtc_id % 2)
  444. tmp += 4;
  445. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  446. if (radeon_crtc->base.enabled && mode) {
  447. switch (tmp) {
  448. case 0:
  449. case 4:
  450. default:
  451. if (ASIC_IS_DCE5(rdev))
  452. return 4096 * 2;
  453. else
  454. return 3840 * 2;
  455. case 1:
  456. case 5:
  457. if (ASIC_IS_DCE5(rdev))
  458. return 6144 * 2;
  459. else
  460. return 5760 * 2;
  461. case 2:
  462. case 6:
  463. if (ASIC_IS_DCE5(rdev))
  464. return 8192 * 2;
  465. else
  466. return 7680 * 2;
  467. case 3:
  468. case 7:
  469. if (ASIC_IS_DCE5(rdev))
  470. return 2048 * 2;
  471. else
  472. return 1920 * 2;
  473. }
  474. }
  475. /* controller not enabled, so no lb used */
  476. return 0;
  477. }
  478. static u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  479. {
  480. u32 tmp = RREG32(MC_SHARED_CHMAP);
  481. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  482. case 0:
  483. default:
  484. return 1;
  485. case 1:
  486. return 2;
  487. case 2:
  488. return 4;
  489. case 3:
  490. return 8;
  491. }
  492. }
  493. struct evergreen_wm_params {
  494. u32 dram_channels; /* number of dram channels */
  495. u32 yclk; /* bandwidth per dram data pin in kHz */
  496. u32 sclk; /* engine clock in kHz */
  497. u32 disp_clk; /* display clock in kHz */
  498. u32 src_width; /* viewport width */
  499. u32 active_time; /* active display time in ns */
  500. u32 blank_time; /* blank time in ns */
  501. bool interlaced; /* mode is interlaced */
  502. fixed20_12 vsc; /* vertical scale ratio */
  503. u32 num_heads; /* number of active crtcs */
  504. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  505. u32 lb_size; /* line buffer allocated to pipe */
  506. u32 vtaps; /* vertical scaler taps */
  507. };
  508. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  509. {
  510. /* Calculate DRAM Bandwidth and the part allocated to display. */
  511. fixed20_12 dram_efficiency; /* 0.7 */
  512. fixed20_12 yclk, dram_channels, bandwidth;
  513. fixed20_12 a;
  514. a.full = dfixed_const(1000);
  515. yclk.full = dfixed_const(wm->yclk);
  516. yclk.full = dfixed_div(yclk, a);
  517. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  518. a.full = dfixed_const(10);
  519. dram_efficiency.full = dfixed_const(7);
  520. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  521. bandwidth.full = dfixed_mul(dram_channels, yclk);
  522. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  523. return dfixed_trunc(bandwidth);
  524. }
  525. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  526. {
  527. /* Calculate DRAM Bandwidth and the part allocated to display. */
  528. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  529. fixed20_12 yclk, dram_channels, bandwidth;
  530. fixed20_12 a;
  531. a.full = dfixed_const(1000);
  532. yclk.full = dfixed_const(wm->yclk);
  533. yclk.full = dfixed_div(yclk, a);
  534. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  535. a.full = dfixed_const(10);
  536. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  537. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  538. bandwidth.full = dfixed_mul(dram_channels, yclk);
  539. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  540. return dfixed_trunc(bandwidth);
  541. }
  542. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  543. {
  544. /* Calculate the display Data return Bandwidth */
  545. fixed20_12 return_efficiency; /* 0.8 */
  546. fixed20_12 sclk, bandwidth;
  547. fixed20_12 a;
  548. a.full = dfixed_const(1000);
  549. sclk.full = dfixed_const(wm->sclk);
  550. sclk.full = dfixed_div(sclk, a);
  551. a.full = dfixed_const(10);
  552. return_efficiency.full = dfixed_const(8);
  553. return_efficiency.full = dfixed_div(return_efficiency, a);
  554. a.full = dfixed_const(32);
  555. bandwidth.full = dfixed_mul(a, sclk);
  556. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  557. return dfixed_trunc(bandwidth);
  558. }
  559. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  560. {
  561. /* Calculate the DMIF Request Bandwidth */
  562. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  563. fixed20_12 disp_clk, bandwidth;
  564. fixed20_12 a;
  565. a.full = dfixed_const(1000);
  566. disp_clk.full = dfixed_const(wm->disp_clk);
  567. disp_clk.full = dfixed_div(disp_clk, a);
  568. a.full = dfixed_const(10);
  569. disp_clk_request_efficiency.full = dfixed_const(8);
  570. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  571. a.full = dfixed_const(32);
  572. bandwidth.full = dfixed_mul(a, disp_clk);
  573. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  574. return dfixed_trunc(bandwidth);
  575. }
  576. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  577. {
  578. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  579. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  580. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  581. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  582. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  583. }
  584. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  585. {
  586. /* Calculate the display mode Average Bandwidth
  587. * DisplayMode should contain the source and destination dimensions,
  588. * timing, etc.
  589. */
  590. fixed20_12 bpp;
  591. fixed20_12 line_time;
  592. fixed20_12 src_width;
  593. fixed20_12 bandwidth;
  594. fixed20_12 a;
  595. a.full = dfixed_const(1000);
  596. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  597. line_time.full = dfixed_div(line_time, a);
  598. bpp.full = dfixed_const(wm->bytes_per_pixel);
  599. src_width.full = dfixed_const(wm->src_width);
  600. bandwidth.full = dfixed_mul(src_width, bpp);
  601. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  602. bandwidth.full = dfixed_div(bandwidth, line_time);
  603. return dfixed_trunc(bandwidth);
  604. }
  605. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  606. {
  607. /* First calcualte the latency in ns */
  608. u32 mc_latency = 2000; /* 2000 ns. */
  609. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  610. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  611. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  612. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  613. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  614. (wm->num_heads * cursor_line_pair_return_time);
  615. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  616. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  617. fixed20_12 a, b, c;
  618. if (wm->num_heads == 0)
  619. return 0;
  620. a.full = dfixed_const(2);
  621. b.full = dfixed_const(1);
  622. if ((wm->vsc.full > a.full) ||
  623. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  624. (wm->vtaps >= 5) ||
  625. ((wm->vsc.full >= a.full) && wm->interlaced))
  626. max_src_lines_per_dst_line = 4;
  627. else
  628. max_src_lines_per_dst_line = 2;
  629. a.full = dfixed_const(available_bandwidth);
  630. b.full = dfixed_const(wm->num_heads);
  631. a.full = dfixed_div(a, b);
  632. b.full = dfixed_const(1000);
  633. c.full = dfixed_const(wm->disp_clk);
  634. b.full = dfixed_div(c, b);
  635. c.full = dfixed_const(wm->bytes_per_pixel);
  636. b.full = dfixed_mul(b, c);
  637. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  638. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  639. b.full = dfixed_const(1000);
  640. c.full = dfixed_const(lb_fill_bw);
  641. b.full = dfixed_div(c, b);
  642. a.full = dfixed_div(a, b);
  643. line_fill_time = dfixed_trunc(a);
  644. if (line_fill_time < wm->active_time)
  645. return latency;
  646. else
  647. return latency + (line_fill_time - wm->active_time);
  648. }
  649. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  650. {
  651. if (evergreen_average_bandwidth(wm) <=
  652. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  653. return true;
  654. else
  655. return false;
  656. };
  657. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  658. {
  659. if (evergreen_average_bandwidth(wm) <=
  660. (evergreen_available_bandwidth(wm) / wm->num_heads))
  661. return true;
  662. else
  663. return false;
  664. };
  665. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  666. {
  667. u32 lb_partitions = wm->lb_size / wm->src_width;
  668. u32 line_time = wm->active_time + wm->blank_time;
  669. u32 latency_tolerant_lines;
  670. u32 latency_hiding;
  671. fixed20_12 a;
  672. a.full = dfixed_const(1);
  673. if (wm->vsc.full > a.full)
  674. latency_tolerant_lines = 1;
  675. else {
  676. if (lb_partitions <= (wm->vtaps + 1))
  677. latency_tolerant_lines = 1;
  678. else
  679. latency_tolerant_lines = 2;
  680. }
  681. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  682. if (evergreen_latency_watermark(wm) <= latency_hiding)
  683. return true;
  684. else
  685. return false;
  686. }
  687. static void evergreen_program_watermarks(struct radeon_device *rdev,
  688. struct radeon_crtc *radeon_crtc,
  689. u32 lb_size, u32 num_heads)
  690. {
  691. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  692. struct evergreen_wm_params wm;
  693. u32 pixel_period;
  694. u32 line_time = 0;
  695. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  696. u32 priority_a_mark = 0, priority_b_mark = 0;
  697. u32 priority_a_cnt = PRIORITY_OFF;
  698. u32 priority_b_cnt = PRIORITY_OFF;
  699. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  700. u32 tmp, arb_control3;
  701. fixed20_12 a, b, c;
  702. if (radeon_crtc->base.enabled && num_heads && mode) {
  703. pixel_period = 1000000 / (u32)mode->clock;
  704. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  705. priority_a_cnt = 0;
  706. priority_b_cnt = 0;
  707. wm.yclk = rdev->pm.current_mclk * 10;
  708. wm.sclk = rdev->pm.current_sclk * 10;
  709. wm.disp_clk = mode->clock;
  710. wm.src_width = mode->crtc_hdisplay;
  711. wm.active_time = mode->crtc_hdisplay * pixel_period;
  712. wm.blank_time = line_time - wm.active_time;
  713. wm.interlaced = false;
  714. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  715. wm.interlaced = true;
  716. wm.vsc = radeon_crtc->vsc;
  717. wm.vtaps = 1;
  718. if (radeon_crtc->rmx_type != RMX_OFF)
  719. wm.vtaps = 2;
  720. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  721. wm.lb_size = lb_size;
  722. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  723. wm.num_heads = num_heads;
  724. /* set for high clocks */
  725. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  726. /* set for low clocks */
  727. /* wm.yclk = low clk; wm.sclk = low clk */
  728. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  729. /* possibly force display priority to high */
  730. /* should really do this at mode validation time... */
  731. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  732. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  733. !evergreen_check_latency_hiding(&wm) ||
  734. (rdev->disp_priority == 2)) {
  735. DRM_DEBUG_KMS("force priority to high\n");
  736. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  737. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  738. }
  739. a.full = dfixed_const(1000);
  740. b.full = dfixed_const(mode->clock);
  741. b.full = dfixed_div(b, a);
  742. c.full = dfixed_const(latency_watermark_a);
  743. c.full = dfixed_mul(c, b);
  744. c.full = dfixed_mul(c, radeon_crtc->hsc);
  745. c.full = dfixed_div(c, a);
  746. a.full = dfixed_const(16);
  747. c.full = dfixed_div(c, a);
  748. priority_a_mark = dfixed_trunc(c);
  749. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  750. a.full = dfixed_const(1000);
  751. b.full = dfixed_const(mode->clock);
  752. b.full = dfixed_div(b, a);
  753. c.full = dfixed_const(latency_watermark_b);
  754. c.full = dfixed_mul(c, b);
  755. c.full = dfixed_mul(c, radeon_crtc->hsc);
  756. c.full = dfixed_div(c, a);
  757. a.full = dfixed_const(16);
  758. c.full = dfixed_div(c, a);
  759. priority_b_mark = dfixed_trunc(c);
  760. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  761. }
  762. /* select wm A */
  763. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  764. tmp = arb_control3;
  765. tmp &= ~LATENCY_WATERMARK_MASK(3);
  766. tmp |= LATENCY_WATERMARK_MASK(1);
  767. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  768. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  769. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  770. LATENCY_HIGH_WATERMARK(line_time)));
  771. /* select wm B */
  772. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  773. tmp &= ~LATENCY_WATERMARK_MASK(3);
  774. tmp |= LATENCY_WATERMARK_MASK(2);
  775. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  776. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  777. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  778. LATENCY_HIGH_WATERMARK(line_time)));
  779. /* restore original selection */
  780. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  781. /* write the priority marks */
  782. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  783. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  784. }
  785. void evergreen_bandwidth_update(struct radeon_device *rdev)
  786. {
  787. struct drm_display_mode *mode0 = NULL;
  788. struct drm_display_mode *mode1 = NULL;
  789. u32 num_heads = 0, lb_size;
  790. int i;
  791. radeon_update_display_priority(rdev);
  792. for (i = 0; i < rdev->num_crtc; i++) {
  793. if (rdev->mode_info.crtcs[i]->base.enabled)
  794. num_heads++;
  795. }
  796. for (i = 0; i < rdev->num_crtc; i += 2) {
  797. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  798. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  799. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  800. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  801. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  802. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  803. }
  804. }
  805. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  806. {
  807. unsigned i;
  808. u32 tmp;
  809. for (i = 0; i < rdev->usec_timeout; i++) {
  810. /* read MC_STATUS */
  811. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  812. if (!tmp)
  813. return 0;
  814. udelay(1);
  815. }
  816. return -1;
  817. }
  818. /*
  819. * GART
  820. */
  821. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  822. {
  823. unsigned i;
  824. u32 tmp;
  825. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  826. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  827. for (i = 0; i < rdev->usec_timeout; i++) {
  828. /* read MC_STATUS */
  829. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  830. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  831. if (tmp == 2) {
  832. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  833. return;
  834. }
  835. if (tmp) {
  836. return;
  837. }
  838. udelay(1);
  839. }
  840. }
  841. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  842. {
  843. u32 tmp;
  844. int r;
  845. if (rdev->gart.robj == NULL) {
  846. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  847. return -EINVAL;
  848. }
  849. r = radeon_gart_table_vram_pin(rdev);
  850. if (r)
  851. return r;
  852. radeon_gart_restore(rdev);
  853. /* Setup L2 cache */
  854. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  855. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  856. EFFECTIVE_L2_QUEUE_SIZE(7));
  857. WREG32(VM_L2_CNTL2, 0);
  858. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  859. /* Setup TLB control */
  860. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  861. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  862. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  863. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  864. if (rdev->flags & RADEON_IS_IGP) {
  865. WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
  866. WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
  867. WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
  868. } else {
  869. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  870. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  871. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  872. }
  873. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  874. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  875. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  876. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  877. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  878. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  879. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  880. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  881. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  882. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  883. (u32)(rdev->dummy_page.addr >> 12));
  884. WREG32(VM_CONTEXT1_CNTL, 0);
  885. evergreen_pcie_gart_tlb_flush(rdev);
  886. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  887. (unsigned)(rdev->mc.gtt_size >> 20),
  888. (unsigned long long)rdev->gart.table_addr);
  889. rdev->gart.ready = true;
  890. return 0;
  891. }
  892. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  893. {
  894. u32 tmp;
  895. /* Disable all tables */
  896. WREG32(VM_CONTEXT0_CNTL, 0);
  897. WREG32(VM_CONTEXT1_CNTL, 0);
  898. /* Setup L2 cache */
  899. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  900. EFFECTIVE_L2_QUEUE_SIZE(7));
  901. WREG32(VM_L2_CNTL2, 0);
  902. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  903. /* Setup TLB control */
  904. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  905. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  906. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  907. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  908. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  909. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  910. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  911. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  912. radeon_gart_table_vram_unpin(rdev);
  913. }
  914. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  915. {
  916. evergreen_pcie_gart_disable(rdev);
  917. radeon_gart_table_vram_free(rdev);
  918. radeon_gart_fini(rdev);
  919. }
  920. void evergreen_agp_enable(struct radeon_device *rdev)
  921. {
  922. u32 tmp;
  923. /* Setup L2 cache */
  924. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  925. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  926. EFFECTIVE_L2_QUEUE_SIZE(7));
  927. WREG32(VM_L2_CNTL2, 0);
  928. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  929. /* Setup TLB control */
  930. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  931. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  932. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  933. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  934. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  935. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  936. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  937. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  938. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  939. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  940. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  941. WREG32(VM_CONTEXT0_CNTL, 0);
  942. WREG32(VM_CONTEXT1_CNTL, 0);
  943. }
  944. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  945. {
  946. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  947. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  948. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  949. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  950. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  951. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  952. if (rdev->num_crtc >= 4) {
  953. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  954. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  955. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  956. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  957. }
  958. if (rdev->num_crtc >= 6) {
  959. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  960. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  961. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  962. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  963. }
  964. /* Stop all video */
  965. WREG32(VGA_RENDER_CONTROL, 0);
  966. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  967. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  968. if (rdev->num_crtc >= 4) {
  969. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  970. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  971. }
  972. if (rdev->num_crtc >= 6) {
  973. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  974. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  975. }
  976. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  977. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  978. if (rdev->num_crtc >= 4) {
  979. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  980. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  981. }
  982. if (rdev->num_crtc >= 6) {
  983. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  984. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  985. }
  986. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  987. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  988. if (rdev->num_crtc >= 4) {
  989. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  990. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  991. }
  992. if (rdev->num_crtc >= 6) {
  993. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  994. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  995. }
  996. WREG32(D1VGA_CONTROL, 0);
  997. WREG32(D2VGA_CONTROL, 0);
  998. if (rdev->num_crtc >= 4) {
  999. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1000. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1001. }
  1002. if (rdev->num_crtc >= 6) {
  1003. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1004. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1005. }
  1006. }
  1007. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1008. {
  1009. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1010. upper_32_bits(rdev->mc.vram_start));
  1011. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1012. upper_32_bits(rdev->mc.vram_start));
  1013. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1014. (u32)rdev->mc.vram_start);
  1015. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1016. (u32)rdev->mc.vram_start);
  1017. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1018. upper_32_bits(rdev->mc.vram_start));
  1019. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1020. upper_32_bits(rdev->mc.vram_start));
  1021. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1022. (u32)rdev->mc.vram_start);
  1023. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1024. (u32)rdev->mc.vram_start);
  1025. if (rdev->num_crtc >= 4) {
  1026. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1027. upper_32_bits(rdev->mc.vram_start));
  1028. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1029. upper_32_bits(rdev->mc.vram_start));
  1030. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1031. (u32)rdev->mc.vram_start);
  1032. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1033. (u32)rdev->mc.vram_start);
  1034. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1035. upper_32_bits(rdev->mc.vram_start));
  1036. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1037. upper_32_bits(rdev->mc.vram_start));
  1038. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1039. (u32)rdev->mc.vram_start);
  1040. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1041. (u32)rdev->mc.vram_start);
  1042. }
  1043. if (rdev->num_crtc >= 6) {
  1044. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1045. upper_32_bits(rdev->mc.vram_start));
  1046. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1047. upper_32_bits(rdev->mc.vram_start));
  1048. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1049. (u32)rdev->mc.vram_start);
  1050. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1051. (u32)rdev->mc.vram_start);
  1052. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1053. upper_32_bits(rdev->mc.vram_start));
  1054. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1055. upper_32_bits(rdev->mc.vram_start));
  1056. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1057. (u32)rdev->mc.vram_start);
  1058. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1059. (u32)rdev->mc.vram_start);
  1060. }
  1061. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  1062. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  1063. /* Unlock host access */
  1064. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  1065. mdelay(1);
  1066. /* Restore video state */
  1067. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  1068. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  1069. if (rdev->num_crtc >= 4) {
  1070. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  1071. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  1072. }
  1073. if (rdev->num_crtc >= 6) {
  1074. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  1075. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  1076. }
  1077. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  1078. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  1079. if (rdev->num_crtc >= 4) {
  1080. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  1081. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  1082. }
  1083. if (rdev->num_crtc >= 6) {
  1084. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  1085. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  1086. }
  1087. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  1088. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  1089. if (rdev->num_crtc >= 4) {
  1090. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  1091. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  1092. }
  1093. if (rdev->num_crtc >= 6) {
  1094. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  1095. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  1096. }
  1097. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1098. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1099. if (rdev->num_crtc >= 4) {
  1100. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1101. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1102. }
  1103. if (rdev->num_crtc >= 6) {
  1104. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1105. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1106. }
  1107. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  1108. }
  1109. void evergreen_mc_program(struct radeon_device *rdev)
  1110. {
  1111. struct evergreen_mc_save save;
  1112. u32 tmp;
  1113. int i, j;
  1114. /* Initialize HDP */
  1115. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1116. WREG32((0x2c14 + j), 0x00000000);
  1117. WREG32((0x2c18 + j), 0x00000000);
  1118. WREG32((0x2c1c + j), 0x00000000);
  1119. WREG32((0x2c20 + j), 0x00000000);
  1120. WREG32((0x2c24 + j), 0x00000000);
  1121. }
  1122. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1123. evergreen_mc_stop(rdev, &save);
  1124. if (evergreen_mc_wait_for_idle(rdev)) {
  1125. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1126. }
  1127. /* Lockout access through VGA aperture*/
  1128. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1129. /* Update configuration */
  1130. if (rdev->flags & RADEON_IS_AGP) {
  1131. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1132. /* VRAM before AGP */
  1133. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1134. rdev->mc.vram_start >> 12);
  1135. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1136. rdev->mc.gtt_end >> 12);
  1137. } else {
  1138. /* VRAM after AGP */
  1139. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1140. rdev->mc.gtt_start >> 12);
  1141. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1142. rdev->mc.vram_end >> 12);
  1143. }
  1144. } else {
  1145. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1146. rdev->mc.vram_start >> 12);
  1147. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1148. rdev->mc.vram_end >> 12);
  1149. }
  1150. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1151. if (rdev->flags & RADEON_IS_IGP) {
  1152. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1153. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1154. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1155. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1156. }
  1157. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1158. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1159. WREG32(MC_VM_FB_LOCATION, tmp);
  1160. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1161. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1162. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1163. if (rdev->flags & RADEON_IS_AGP) {
  1164. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1165. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1166. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1167. } else {
  1168. WREG32(MC_VM_AGP_BASE, 0);
  1169. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1170. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1171. }
  1172. if (evergreen_mc_wait_for_idle(rdev)) {
  1173. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1174. }
  1175. evergreen_mc_resume(rdev, &save);
  1176. /* we need to own VRAM, so turn off the VGA renderer here
  1177. * to stop it overwriting our objects */
  1178. rv515_vga_render_disable(rdev);
  1179. }
  1180. /*
  1181. * CP.
  1182. */
  1183. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1184. {
  1185. struct radeon_ring *ring = &rdev->ring[ib->fence->ring];
  1186. /* set to DX10/11 mode */
  1187. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  1188. radeon_ring_write(ring, 1);
  1189. /* FIXME: implement */
  1190. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1191. radeon_ring_write(ring,
  1192. #ifdef __BIG_ENDIAN
  1193. (2 << 0) |
  1194. #endif
  1195. (ib->gpu_addr & 0xFFFFFFFC));
  1196. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  1197. radeon_ring_write(ring, ib->length_dw);
  1198. }
  1199. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1200. {
  1201. const __be32 *fw_data;
  1202. int i;
  1203. if (!rdev->me_fw || !rdev->pfp_fw)
  1204. return -EINVAL;
  1205. r700_cp_stop(rdev);
  1206. WREG32(CP_RB_CNTL,
  1207. #ifdef __BIG_ENDIAN
  1208. BUF_SWAP_32BIT |
  1209. #endif
  1210. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1211. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1212. WREG32(CP_PFP_UCODE_ADDR, 0);
  1213. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1214. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1215. WREG32(CP_PFP_UCODE_ADDR, 0);
  1216. fw_data = (const __be32 *)rdev->me_fw->data;
  1217. WREG32(CP_ME_RAM_WADDR, 0);
  1218. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1219. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1220. WREG32(CP_PFP_UCODE_ADDR, 0);
  1221. WREG32(CP_ME_RAM_WADDR, 0);
  1222. WREG32(CP_ME_RAM_RADDR, 0);
  1223. return 0;
  1224. }
  1225. static int evergreen_cp_start(struct radeon_device *rdev)
  1226. {
  1227. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1228. int r, i;
  1229. uint32_t cp_me;
  1230. r = radeon_ring_lock(rdev, ring, 7);
  1231. if (r) {
  1232. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1233. return r;
  1234. }
  1235. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1236. radeon_ring_write(ring, 0x1);
  1237. radeon_ring_write(ring, 0x0);
  1238. radeon_ring_write(ring, rdev->config.evergreen.max_hw_contexts - 1);
  1239. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1240. radeon_ring_write(ring, 0);
  1241. radeon_ring_write(ring, 0);
  1242. radeon_ring_unlock_commit(rdev, ring);
  1243. cp_me = 0xff;
  1244. WREG32(CP_ME_CNTL, cp_me);
  1245. r = radeon_ring_lock(rdev, ring, evergreen_default_size + 19);
  1246. if (r) {
  1247. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1248. return r;
  1249. }
  1250. /* setup clear context state */
  1251. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1252. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1253. for (i = 0; i < evergreen_default_size; i++)
  1254. radeon_ring_write(ring, evergreen_default_state[i]);
  1255. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1256. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1257. /* set clear context state */
  1258. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1259. radeon_ring_write(ring, 0);
  1260. /* SQ_VTX_BASE_VTX_LOC */
  1261. radeon_ring_write(ring, 0xc0026f00);
  1262. radeon_ring_write(ring, 0x00000000);
  1263. radeon_ring_write(ring, 0x00000000);
  1264. radeon_ring_write(ring, 0x00000000);
  1265. /* Clear consts */
  1266. radeon_ring_write(ring, 0xc0036f00);
  1267. radeon_ring_write(ring, 0x00000bc4);
  1268. radeon_ring_write(ring, 0xffffffff);
  1269. radeon_ring_write(ring, 0xffffffff);
  1270. radeon_ring_write(ring, 0xffffffff);
  1271. radeon_ring_write(ring, 0xc0026900);
  1272. radeon_ring_write(ring, 0x00000316);
  1273. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1274. radeon_ring_write(ring, 0x00000010); /* */
  1275. radeon_ring_unlock_commit(rdev, ring);
  1276. return 0;
  1277. }
  1278. int evergreen_cp_resume(struct radeon_device *rdev)
  1279. {
  1280. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1281. u32 tmp;
  1282. u32 rb_bufsz;
  1283. int r;
  1284. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1285. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1286. SOFT_RESET_PA |
  1287. SOFT_RESET_SH |
  1288. SOFT_RESET_VGT |
  1289. SOFT_RESET_SPI |
  1290. SOFT_RESET_SX));
  1291. RREG32(GRBM_SOFT_RESET);
  1292. mdelay(15);
  1293. WREG32(GRBM_SOFT_RESET, 0);
  1294. RREG32(GRBM_SOFT_RESET);
  1295. /* Set ring buffer size */
  1296. rb_bufsz = drm_order(ring->ring_size / 8);
  1297. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1298. #ifdef __BIG_ENDIAN
  1299. tmp |= BUF_SWAP_32BIT;
  1300. #endif
  1301. WREG32(CP_RB_CNTL, tmp);
  1302. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1303. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1304. /* Set the write pointer delay */
  1305. WREG32(CP_RB_WPTR_DELAY, 0);
  1306. /* Initialize the ring buffer's read and write pointers */
  1307. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1308. WREG32(CP_RB_RPTR_WR, 0);
  1309. ring->wptr = 0;
  1310. WREG32(CP_RB_WPTR, ring->wptr);
  1311. /* set the wb address wether it's enabled or not */
  1312. WREG32(CP_RB_RPTR_ADDR,
  1313. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1314. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1315. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1316. if (rdev->wb.enabled)
  1317. WREG32(SCRATCH_UMSK, 0xff);
  1318. else {
  1319. tmp |= RB_NO_UPDATE;
  1320. WREG32(SCRATCH_UMSK, 0);
  1321. }
  1322. mdelay(1);
  1323. WREG32(CP_RB_CNTL, tmp);
  1324. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  1325. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1326. ring->rptr = RREG32(CP_RB_RPTR);
  1327. evergreen_cp_start(rdev);
  1328. ring->ready = true;
  1329. r = radeon_ring_test(rdev, ring);
  1330. if (r) {
  1331. ring->ready = false;
  1332. return r;
  1333. }
  1334. return 0;
  1335. }
  1336. /*
  1337. * Core functions
  1338. */
  1339. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  1340. u32 num_tile_pipes,
  1341. u32 num_backends,
  1342. u32 backend_disable_mask)
  1343. {
  1344. u32 backend_map = 0;
  1345. u32 enabled_backends_mask = 0;
  1346. u32 enabled_backends_count = 0;
  1347. u32 cur_pipe;
  1348. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  1349. u32 cur_backend = 0;
  1350. u32 i;
  1351. bool force_no_swizzle;
  1352. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  1353. num_tile_pipes = EVERGREEN_MAX_PIPES;
  1354. if (num_tile_pipes < 1)
  1355. num_tile_pipes = 1;
  1356. if (num_backends > EVERGREEN_MAX_BACKENDS)
  1357. num_backends = EVERGREEN_MAX_BACKENDS;
  1358. if (num_backends < 1)
  1359. num_backends = 1;
  1360. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1361. if (((backend_disable_mask >> i) & 1) == 0) {
  1362. enabled_backends_mask |= (1 << i);
  1363. ++enabled_backends_count;
  1364. }
  1365. if (enabled_backends_count == num_backends)
  1366. break;
  1367. }
  1368. if (enabled_backends_count == 0) {
  1369. enabled_backends_mask = 1;
  1370. enabled_backends_count = 1;
  1371. }
  1372. if (enabled_backends_count != num_backends)
  1373. num_backends = enabled_backends_count;
  1374. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  1375. switch (rdev->family) {
  1376. case CHIP_CEDAR:
  1377. case CHIP_REDWOOD:
  1378. case CHIP_PALM:
  1379. case CHIP_SUMO:
  1380. case CHIP_SUMO2:
  1381. case CHIP_TURKS:
  1382. case CHIP_CAICOS:
  1383. force_no_swizzle = false;
  1384. break;
  1385. case CHIP_CYPRESS:
  1386. case CHIP_HEMLOCK:
  1387. case CHIP_JUNIPER:
  1388. case CHIP_BARTS:
  1389. default:
  1390. force_no_swizzle = true;
  1391. break;
  1392. }
  1393. if (force_no_swizzle) {
  1394. bool last_backend_enabled = false;
  1395. force_no_swizzle = false;
  1396. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1397. if (((enabled_backends_mask >> i) & 1) == 1) {
  1398. if (last_backend_enabled)
  1399. force_no_swizzle = true;
  1400. last_backend_enabled = true;
  1401. } else
  1402. last_backend_enabled = false;
  1403. }
  1404. }
  1405. switch (num_tile_pipes) {
  1406. case 1:
  1407. case 3:
  1408. case 5:
  1409. case 7:
  1410. DRM_ERROR("odd number of pipes!\n");
  1411. break;
  1412. case 2:
  1413. swizzle_pipe[0] = 0;
  1414. swizzle_pipe[1] = 1;
  1415. break;
  1416. case 4:
  1417. if (force_no_swizzle) {
  1418. swizzle_pipe[0] = 0;
  1419. swizzle_pipe[1] = 1;
  1420. swizzle_pipe[2] = 2;
  1421. swizzle_pipe[3] = 3;
  1422. } else {
  1423. swizzle_pipe[0] = 0;
  1424. swizzle_pipe[1] = 2;
  1425. swizzle_pipe[2] = 1;
  1426. swizzle_pipe[3] = 3;
  1427. }
  1428. break;
  1429. case 6:
  1430. if (force_no_swizzle) {
  1431. swizzle_pipe[0] = 0;
  1432. swizzle_pipe[1] = 1;
  1433. swizzle_pipe[2] = 2;
  1434. swizzle_pipe[3] = 3;
  1435. swizzle_pipe[4] = 4;
  1436. swizzle_pipe[5] = 5;
  1437. } else {
  1438. swizzle_pipe[0] = 0;
  1439. swizzle_pipe[1] = 2;
  1440. swizzle_pipe[2] = 4;
  1441. swizzle_pipe[3] = 1;
  1442. swizzle_pipe[4] = 3;
  1443. swizzle_pipe[5] = 5;
  1444. }
  1445. break;
  1446. case 8:
  1447. if (force_no_swizzle) {
  1448. swizzle_pipe[0] = 0;
  1449. swizzle_pipe[1] = 1;
  1450. swizzle_pipe[2] = 2;
  1451. swizzle_pipe[3] = 3;
  1452. swizzle_pipe[4] = 4;
  1453. swizzle_pipe[5] = 5;
  1454. swizzle_pipe[6] = 6;
  1455. swizzle_pipe[7] = 7;
  1456. } else {
  1457. swizzle_pipe[0] = 0;
  1458. swizzle_pipe[1] = 2;
  1459. swizzle_pipe[2] = 4;
  1460. swizzle_pipe[3] = 6;
  1461. swizzle_pipe[4] = 1;
  1462. swizzle_pipe[5] = 3;
  1463. swizzle_pipe[6] = 5;
  1464. swizzle_pipe[7] = 7;
  1465. }
  1466. break;
  1467. }
  1468. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1469. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1470. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1471. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  1472. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1473. }
  1474. return backend_map;
  1475. }
  1476. static void evergreen_gpu_init(struct radeon_device *rdev)
  1477. {
  1478. u32 cc_rb_backend_disable = 0;
  1479. u32 cc_gc_shader_pipe_config;
  1480. u32 gb_addr_config = 0;
  1481. u32 mc_shared_chmap, mc_arb_ramcfg;
  1482. u32 gb_backend_map;
  1483. u32 grbm_gfx_index;
  1484. u32 sx_debug_1;
  1485. u32 smx_dc_ctl0;
  1486. u32 sq_config;
  1487. u32 sq_lds_resource_mgmt;
  1488. u32 sq_gpr_resource_mgmt_1;
  1489. u32 sq_gpr_resource_mgmt_2;
  1490. u32 sq_gpr_resource_mgmt_3;
  1491. u32 sq_thread_resource_mgmt;
  1492. u32 sq_thread_resource_mgmt_2;
  1493. u32 sq_stack_resource_mgmt_1;
  1494. u32 sq_stack_resource_mgmt_2;
  1495. u32 sq_stack_resource_mgmt_3;
  1496. u32 vgt_cache_invalidation;
  1497. u32 hdp_host_path_cntl, tmp;
  1498. int i, j, num_shader_engines, ps_thread_count;
  1499. switch (rdev->family) {
  1500. case CHIP_CYPRESS:
  1501. case CHIP_HEMLOCK:
  1502. rdev->config.evergreen.num_ses = 2;
  1503. rdev->config.evergreen.max_pipes = 4;
  1504. rdev->config.evergreen.max_tile_pipes = 8;
  1505. rdev->config.evergreen.max_simds = 10;
  1506. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1507. rdev->config.evergreen.max_gprs = 256;
  1508. rdev->config.evergreen.max_threads = 248;
  1509. rdev->config.evergreen.max_gs_threads = 32;
  1510. rdev->config.evergreen.max_stack_entries = 512;
  1511. rdev->config.evergreen.sx_num_of_sets = 4;
  1512. rdev->config.evergreen.sx_max_export_size = 256;
  1513. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1514. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1515. rdev->config.evergreen.max_hw_contexts = 8;
  1516. rdev->config.evergreen.sq_num_cf_insts = 2;
  1517. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1518. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1519. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1520. break;
  1521. case CHIP_JUNIPER:
  1522. rdev->config.evergreen.num_ses = 1;
  1523. rdev->config.evergreen.max_pipes = 4;
  1524. rdev->config.evergreen.max_tile_pipes = 4;
  1525. rdev->config.evergreen.max_simds = 10;
  1526. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1527. rdev->config.evergreen.max_gprs = 256;
  1528. rdev->config.evergreen.max_threads = 248;
  1529. rdev->config.evergreen.max_gs_threads = 32;
  1530. rdev->config.evergreen.max_stack_entries = 512;
  1531. rdev->config.evergreen.sx_num_of_sets = 4;
  1532. rdev->config.evergreen.sx_max_export_size = 256;
  1533. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1534. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1535. rdev->config.evergreen.max_hw_contexts = 8;
  1536. rdev->config.evergreen.sq_num_cf_insts = 2;
  1537. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1538. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1539. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1540. break;
  1541. case CHIP_REDWOOD:
  1542. rdev->config.evergreen.num_ses = 1;
  1543. rdev->config.evergreen.max_pipes = 4;
  1544. rdev->config.evergreen.max_tile_pipes = 4;
  1545. rdev->config.evergreen.max_simds = 5;
  1546. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1547. rdev->config.evergreen.max_gprs = 256;
  1548. rdev->config.evergreen.max_threads = 248;
  1549. rdev->config.evergreen.max_gs_threads = 32;
  1550. rdev->config.evergreen.max_stack_entries = 256;
  1551. rdev->config.evergreen.sx_num_of_sets = 4;
  1552. rdev->config.evergreen.sx_max_export_size = 256;
  1553. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1554. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1555. rdev->config.evergreen.max_hw_contexts = 8;
  1556. rdev->config.evergreen.sq_num_cf_insts = 2;
  1557. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1558. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1559. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1560. break;
  1561. case CHIP_CEDAR:
  1562. default:
  1563. rdev->config.evergreen.num_ses = 1;
  1564. rdev->config.evergreen.max_pipes = 2;
  1565. rdev->config.evergreen.max_tile_pipes = 2;
  1566. rdev->config.evergreen.max_simds = 2;
  1567. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1568. rdev->config.evergreen.max_gprs = 256;
  1569. rdev->config.evergreen.max_threads = 192;
  1570. rdev->config.evergreen.max_gs_threads = 16;
  1571. rdev->config.evergreen.max_stack_entries = 256;
  1572. rdev->config.evergreen.sx_num_of_sets = 4;
  1573. rdev->config.evergreen.sx_max_export_size = 128;
  1574. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1575. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1576. rdev->config.evergreen.max_hw_contexts = 4;
  1577. rdev->config.evergreen.sq_num_cf_insts = 1;
  1578. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1579. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1580. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1581. break;
  1582. case CHIP_PALM:
  1583. rdev->config.evergreen.num_ses = 1;
  1584. rdev->config.evergreen.max_pipes = 2;
  1585. rdev->config.evergreen.max_tile_pipes = 2;
  1586. rdev->config.evergreen.max_simds = 2;
  1587. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1588. rdev->config.evergreen.max_gprs = 256;
  1589. rdev->config.evergreen.max_threads = 192;
  1590. rdev->config.evergreen.max_gs_threads = 16;
  1591. rdev->config.evergreen.max_stack_entries = 256;
  1592. rdev->config.evergreen.sx_num_of_sets = 4;
  1593. rdev->config.evergreen.sx_max_export_size = 128;
  1594. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1595. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1596. rdev->config.evergreen.max_hw_contexts = 4;
  1597. rdev->config.evergreen.sq_num_cf_insts = 1;
  1598. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1599. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1600. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1601. break;
  1602. case CHIP_SUMO:
  1603. rdev->config.evergreen.num_ses = 1;
  1604. rdev->config.evergreen.max_pipes = 4;
  1605. rdev->config.evergreen.max_tile_pipes = 2;
  1606. if (rdev->pdev->device == 0x9648)
  1607. rdev->config.evergreen.max_simds = 3;
  1608. else if ((rdev->pdev->device == 0x9647) ||
  1609. (rdev->pdev->device == 0x964a))
  1610. rdev->config.evergreen.max_simds = 4;
  1611. else
  1612. rdev->config.evergreen.max_simds = 5;
  1613. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1614. rdev->config.evergreen.max_gprs = 256;
  1615. rdev->config.evergreen.max_threads = 248;
  1616. rdev->config.evergreen.max_gs_threads = 32;
  1617. rdev->config.evergreen.max_stack_entries = 256;
  1618. rdev->config.evergreen.sx_num_of_sets = 4;
  1619. rdev->config.evergreen.sx_max_export_size = 256;
  1620. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1621. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1622. rdev->config.evergreen.max_hw_contexts = 8;
  1623. rdev->config.evergreen.sq_num_cf_insts = 2;
  1624. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1625. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1626. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1627. break;
  1628. case CHIP_SUMO2:
  1629. rdev->config.evergreen.num_ses = 1;
  1630. rdev->config.evergreen.max_pipes = 4;
  1631. rdev->config.evergreen.max_tile_pipes = 4;
  1632. rdev->config.evergreen.max_simds = 2;
  1633. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1634. rdev->config.evergreen.max_gprs = 256;
  1635. rdev->config.evergreen.max_threads = 248;
  1636. rdev->config.evergreen.max_gs_threads = 32;
  1637. rdev->config.evergreen.max_stack_entries = 512;
  1638. rdev->config.evergreen.sx_num_of_sets = 4;
  1639. rdev->config.evergreen.sx_max_export_size = 256;
  1640. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1641. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1642. rdev->config.evergreen.max_hw_contexts = 8;
  1643. rdev->config.evergreen.sq_num_cf_insts = 2;
  1644. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1645. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1646. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1647. break;
  1648. case CHIP_BARTS:
  1649. rdev->config.evergreen.num_ses = 2;
  1650. rdev->config.evergreen.max_pipes = 4;
  1651. rdev->config.evergreen.max_tile_pipes = 8;
  1652. rdev->config.evergreen.max_simds = 7;
  1653. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1654. rdev->config.evergreen.max_gprs = 256;
  1655. rdev->config.evergreen.max_threads = 248;
  1656. rdev->config.evergreen.max_gs_threads = 32;
  1657. rdev->config.evergreen.max_stack_entries = 512;
  1658. rdev->config.evergreen.sx_num_of_sets = 4;
  1659. rdev->config.evergreen.sx_max_export_size = 256;
  1660. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1661. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1662. rdev->config.evergreen.max_hw_contexts = 8;
  1663. rdev->config.evergreen.sq_num_cf_insts = 2;
  1664. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1665. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1666. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1667. break;
  1668. case CHIP_TURKS:
  1669. rdev->config.evergreen.num_ses = 1;
  1670. rdev->config.evergreen.max_pipes = 4;
  1671. rdev->config.evergreen.max_tile_pipes = 4;
  1672. rdev->config.evergreen.max_simds = 6;
  1673. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1674. rdev->config.evergreen.max_gprs = 256;
  1675. rdev->config.evergreen.max_threads = 248;
  1676. rdev->config.evergreen.max_gs_threads = 32;
  1677. rdev->config.evergreen.max_stack_entries = 256;
  1678. rdev->config.evergreen.sx_num_of_sets = 4;
  1679. rdev->config.evergreen.sx_max_export_size = 256;
  1680. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1681. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1682. rdev->config.evergreen.max_hw_contexts = 8;
  1683. rdev->config.evergreen.sq_num_cf_insts = 2;
  1684. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1685. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1686. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1687. break;
  1688. case CHIP_CAICOS:
  1689. rdev->config.evergreen.num_ses = 1;
  1690. rdev->config.evergreen.max_pipes = 4;
  1691. rdev->config.evergreen.max_tile_pipes = 2;
  1692. rdev->config.evergreen.max_simds = 2;
  1693. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1694. rdev->config.evergreen.max_gprs = 256;
  1695. rdev->config.evergreen.max_threads = 192;
  1696. rdev->config.evergreen.max_gs_threads = 16;
  1697. rdev->config.evergreen.max_stack_entries = 256;
  1698. rdev->config.evergreen.sx_num_of_sets = 4;
  1699. rdev->config.evergreen.sx_max_export_size = 128;
  1700. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1701. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1702. rdev->config.evergreen.max_hw_contexts = 4;
  1703. rdev->config.evergreen.sq_num_cf_insts = 1;
  1704. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1705. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1706. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1707. break;
  1708. }
  1709. /* Initialize HDP */
  1710. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1711. WREG32((0x2c14 + j), 0x00000000);
  1712. WREG32((0x2c18 + j), 0x00000000);
  1713. WREG32((0x2c1c + j), 0x00000000);
  1714. WREG32((0x2c20 + j), 0x00000000);
  1715. WREG32((0x2c24 + j), 0x00000000);
  1716. }
  1717. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1718. evergreen_fix_pci_max_read_req_size(rdev);
  1719. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  1720. cc_gc_shader_pipe_config |=
  1721. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  1722. & EVERGREEN_MAX_PIPES_MASK);
  1723. cc_gc_shader_pipe_config |=
  1724. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  1725. & EVERGREEN_MAX_SIMDS_MASK);
  1726. cc_rb_backend_disable =
  1727. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  1728. & EVERGREEN_MAX_BACKENDS_MASK);
  1729. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1730. if (rdev->flags & RADEON_IS_IGP)
  1731. mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
  1732. else
  1733. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1734. switch (rdev->config.evergreen.max_tile_pipes) {
  1735. case 1:
  1736. default:
  1737. gb_addr_config |= NUM_PIPES(0);
  1738. break;
  1739. case 2:
  1740. gb_addr_config |= NUM_PIPES(1);
  1741. break;
  1742. case 4:
  1743. gb_addr_config |= NUM_PIPES(2);
  1744. break;
  1745. case 8:
  1746. gb_addr_config |= NUM_PIPES(3);
  1747. break;
  1748. }
  1749. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1750. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  1751. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  1752. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  1753. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  1754. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  1755. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  1756. gb_addr_config |= ROW_SIZE(2);
  1757. else
  1758. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  1759. if (rdev->ddev->pdev->device == 0x689e) {
  1760. u32 efuse_straps_4;
  1761. u32 efuse_straps_3;
  1762. u8 efuse_box_bit_131_124;
  1763. WREG32(RCU_IND_INDEX, 0x204);
  1764. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1765. WREG32(RCU_IND_INDEX, 0x203);
  1766. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1767. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  1768. switch(efuse_box_bit_131_124) {
  1769. case 0x00:
  1770. gb_backend_map = 0x76543210;
  1771. break;
  1772. case 0x55:
  1773. gb_backend_map = 0x77553311;
  1774. break;
  1775. case 0x56:
  1776. gb_backend_map = 0x77553300;
  1777. break;
  1778. case 0x59:
  1779. gb_backend_map = 0x77552211;
  1780. break;
  1781. case 0x66:
  1782. gb_backend_map = 0x77443300;
  1783. break;
  1784. case 0x99:
  1785. gb_backend_map = 0x66552211;
  1786. break;
  1787. case 0x5a:
  1788. gb_backend_map = 0x77552200;
  1789. break;
  1790. case 0xaa:
  1791. gb_backend_map = 0x66442200;
  1792. break;
  1793. case 0x95:
  1794. gb_backend_map = 0x66553311;
  1795. break;
  1796. default:
  1797. DRM_ERROR("bad backend map, using default\n");
  1798. gb_backend_map =
  1799. evergreen_get_tile_pipe_to_backend_map(rdev,
  1800. rdev->config.evergreen.max_tile_pipes,
  1801. rdev->config.evergreen.max_backends,
  1802. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1803. rdev->config.evergreen.max_backends) &
  1804. EVERGREEN_MAX_BACKENDS_MASK));
  1805. break;
  1806. }
  1807. } else if (rdev->ddev->pdev->device == 0x68b9) {
  1808. u32 efuse_straps_3;
  1809. u8 efuse_box_bit_127_124;
  1810. WREG32(RCU_IND_INDEX, 0x203);
  1811. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1812. efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
  1813. switch(efuse_box_bit_127_124) {
  1814. case 0x0:
  1815. gb_backend_map = 0x00003210;
  1816. break;
  1817. case 0x5:
  1818. case 0x6:
  1819. case 0x9:
  1820. case 0xa:
  1821. gb_backend_map = 0x00003311;
  1822. break;
  1823. default:
  1824. DRM_ERROR("bad backend map, using default\n");
  1825. gb_backend_map =
  1826. evergreen_get_tile_pipe_to_backend_map(rdev,
  1827. rdev->config.evergreen.max_tile_pipes,
  1828. rdev->config.evergreen.max_backends,
  1829. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1830. rdev->config.evergreen.max_backends) &
  1831. EVERGREEN_MAX_BACKENDS_MASK));
  1832. break;
  1833. }
  1834. } else {
  1835. switch (rdev->family) {
  1836. case CHIP_CYPRESS:
  1837. case CHIP_HEMLOCK:
  1838. case CHIP_BARTS:
  1839. gb_backend_map = 0x66442200;
  1840. break;
  1841. case CHIP_JUNIPER:
  1842. gb_backend_map = 0x00002200;
  1843. break;
  1844. default:
  1845. gb_backend_map =
  1846. evergreen_get_tile_pipe_to_backend_map(rdev,
  1847. rdev->config.evergreen.max_tile_pipes,
  1848. rdev->config.evergreen.max_backends,
  1849. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1850. rdev->config.evergreen.max_backends) &
  1851. EVERGREEN_MAX_BACKENDS_MASK));
  1852. }
  1853. }
  1854. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1855. * not have bank info, so create a custom tiling dword.
  1856. * bits 3:0 num_pipes
  1857. * bits 7:4 num_banks
  1858. * bits 11:8 group_size
  1859. * bits 15:12 row_size
  1860. */
  1861. rdev->config.evergreen.tile_config = 0;
  1862. switch (rdev->config.evergreen.max_tile_pipes) {
  1863. case 1:
  1864. default:
  1865. rdev->config.evergreen.tile_config |= (0 << 0);
  1866. break;
  1867. case 2:
  1868. rdev->config.evergreen.tile_config |= (1 << 0);
  1869. break;
  1870. case 4:
  1871. rdev->config.evergreen.tile_config |= (2 << 0);
  1872. break;
  1873. case 8:
  1874. rdev->config.evergreen.tile_config |= (3 << 0);
  1875. break;
  1876. }
  1877. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  1878. if (rdev->flags & RADEON_IS_IGP)
  1879. rdev->config.evergreen.tile_config |= 1 << 4;
  1880. else
  1881. rdev->config.evergreen.tile_config |=
  1882. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  1883. rdev->config.evergreen.tile_config |=
  1884. ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
  1885. rdev->config.evergreen.tile_config |=
  1886. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1887. rdev->config.evergreen.backend_map = gb_backend_map;
  1888. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1889. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1890. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1891. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1892. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1893. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1894. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1895. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1896. u32 sp = cc_gc_shader_pipe_config;
  1897. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1898. if (i == num_shader_engines) {
  1899. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1900. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1901. }
  1902. WREG32(GRBM_GFX_INDEX, gfx);
  1903. WREG32(RLC_GFX_INDEX, gfx);
  1904. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1905. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1906. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1907. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1908. }
  1909. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1910. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1911. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1912. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1913. WREG32(CGTS_TCC_DISABLE, 0);
  1914. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1915. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1916. /* set HW defaults for 3D engine */
  1917. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1918. ROQ_IB2_START(0x2b)));
  1919. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1920. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1921. SYNC_GRADIENT |
  1922. SYNC_WALKER |
  1923. SYNC_ALIGNER));
  1924. sx_debug_1 = RREG32(SX_DEBUG_1);
  1925. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1926. WREG32(SX_DEBUG_1, sx_debug_1);
  1927. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1928. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1929. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1930. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1931. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1932. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1933. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1934. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1935. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1936. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1937. WREG32(VGT_NUM_INSTANCES, 1);
  1938. WREG32(SPI_CONFIG_CNTL, 0);
  1939. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1940. WREG32(CP_PERFMON_CNTL, 0);
  1941. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1942. FETCH_FIFO_HIWATER(0x4) |
  1943. DONE_FIFO_HIWATER(0xe0) |
  1944. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1945. sq_config = RREG32(SQ_CONFIG);
  1946. sq_config &= ~(PS_PRIO(3) |
  1947. VS_PRIO(3) |
  1948. GS_PRIO(3) |
  1949. ES_PRIO(3));
  1950. sq_config |= (VC_ENABLE |
  1951. EXPORT_SRC_C |
  1952. PS_PRIO(0) |
  1953. VS_PRIO(1) |
  1954. GS_PRIO(2) |
  1955. ES_PRIO(3));
  1956. switch (rdev->family) {
  1957. case CHIP_CEDAR:
  1958. case CHIP_PALM:
  1959. case CHIP_SUMO:
  1960. case CHIP_SUMO2:
  1961. case CHIP_CAICOS:
  1962. /* no vertex cache */
  1963. sq_config &= ~VC_ENABLE;
  1964. break;
  1965. default:
  1966. break;
  1967. }
  1968. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1969. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1970. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1971. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1972. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1973. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1974. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1975. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1976. switch (rdev->family) {
  1977. case CHIP_CEDAR:
  1978. case CHIP_PALM:
  1979. case CHIP_SUMO:
  1980. case CHIP_SUMO2:
  1981. ps_thread_count = 96;
  1982. break;
  1983. default:
  1984. ps_thread_count = 128;
  1985. break;
  1986. }
  1987. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1988. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1989. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1990. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1991. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1992. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1993. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1994. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1995. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1996. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1997. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1998. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1999. WREG32(SQ_CONFIG, sq_config);
  2000. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  2001. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  2002. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  2003. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  2004. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  2005. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  2006. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  2007. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  2008. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  2009. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  2010. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  2011. FORCE_EOV_MAX_REZ_CNT(255)));
  2012. switch (rdev->family) {
  2013. case CHIP_CEDAR:
  2014. case CHIP_PALM:
  2015. case CHIP_SUMO:
  2016. case CHIP_SUMO2:
  2017. case CHIP_CAICOS:
  2018. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  2019. break;
  2020. default:
  2021. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  2022. break;
  2023. }
  2024. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  2025. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  2026. WREG32(VGT_GS_VERTEX_REUSE, 16);
  2027. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  2028. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  2029. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  2030. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  2031. WREG32(CB_PERF_CTR0_SEL_0, 0);
  2032. WREG32(CB_PERF_CTR0_SEL_1, 0);
  2033. WREG32(CB_PERF_CTR1_SEL_0, 0);
  2034. WREG32(CB_PERF_CTR1_SEL_1, 0);
  2035. WREG32(CB_PERF_CTR2_SEL_0, 0);
  2036. WREG32(CB_PERF_CTR2_SEL_1, 0);
  2037. WREG32(CB_PERF_CTR3_SEL_0, 0);
  2038. WREG32(CB_PERF_CTR3_SEL_1, 0);
  2039. /* clear render buffer base addresses */
  2040. WREG32(CB_COLOR0_BASE, 0);
  2041. WREG32(CB_COLOR1_BASE, 0);
  2042. WREG32(CB_COLOR2_BASE, 0);
  2043. WREG32(CB_COLOR3_BASE, 0);
  2044. WREG32(CB_COLOR4_BASE, 0);
  2045. WREG32(CB_COLOR5_BASE, 0);
  2046. WREG32(CB_COLOR6_BASE, 0);
  2047. WREG32(CB_COLOR7_BASE, 0);
  2048. WREG32(CB_COLOR8_BASE, 0);
  2049. WREG32(CB_COLOR9_BASE, 0);
  2050. WREG32(CB_COLOR10_BASE, 0);
  2051. WREG32(CB_COLOR11_BASE, 0);
  2052. /* set the shader const cache sizes to 0 */
  2053. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  2054. WREG32(i, 0);
  2055. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  2056. WREG32(i, 0);
  2057. tmp = RREG32(HDP_MISC_CNTL);
  2058. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  2059. WREG32(HDP_MISC_CNTL, tmp);
  2060. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  2061. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  2062. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2063. udelay(50);
  2064. }
  2065. int evergreen_mc_init(struct radeon_device *rdev)
  2066. {
  2067. u32 tmp;
  2068. int chansize, numchan;
  2069. /* Get VRAM informations */
  2070. rdev->mc.vram_is_ddr = true;
  2071. if (rdev->flags & RADEON_IS_IGP)
  2072. tmp = RREG32(FUS_MC_ARB_RAMCFG);
  2073. else
  2074. tmp = RREG32(MC_ARB_RAMCFG);
  2075. if (tmp & CHANSIZE_OVERRIDE) {
  2076. chansize = 16;
  2077. } else if (tmp & CHANSIZE_MASK) {
  2078. chansize = 64;
  2079. } else {
  2080. chansize = 32;
  2081. }
  2082. tmp = RREG32(MC_SHARED_CHMAP);
  2083. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2084. case 0:
  2085. default:
  2086. numchan = 1;
  2087. break;
  2088. case 1:
  2089. numchan = 2;
  2090. break;
  2091. case 2:
  2092. numchan = 4;
  2093. break;
  2094. case 3:
  2095. numchan = 8;
  2096. break;
  2097. }
  2098. rdev->mc.vram_width = numchan * chansize;
  2099. /* Could aper size report 0 ? */
  2100. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2101. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2102. /* Setup GPU memory space */
  2103. if (rdev->flags & RADEON_IS_IGP) {
  2104. /* size in bytes on fusion */
  2105. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  2106. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  2107. } else {
  2108. /* size in MB on evergreen */
  2109. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2110. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2111. }
  2112. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2113. r700_vram_gtt_location(rdev, &rdev->mc);
  2114. radeon_update_bandwidth_info(rdev);
  2115. return 0;
  2116. }
  2117. bool evergreen_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2118. {
  2119. u32 srbm_status;
  2120. u32 grbm_status;
  2121. u32 grbm_status_se0, grbm_status_se1;
  2122. struct r100_gpu_lockup *lockup = &rdev->config.evergreen.lockup;
  2123. int r;
  2124. srbm_status = RREG32(SRBM_STATUS);
  2125. grbm_status = RREG32(GRBM_STATUS);
  2126. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  2127. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  2128. if (!(grbm_status & GUI_ACTIVE)) {
  2129. r100_gpu_lockup_update(lockup, ring);
  2130. return false;
  2131. }
  2132. /* force CP activities */
  2133. r = radeon_ring_lock(rdev, ring, 2);
  2134. if (!r) {
  2135. /* PACKET2 NOP */
  2136. radeon_ring_write(ring, 0x80000000);
  2137. radeon_ring_write(ring, 0x80000000);
  2138. radeon_ring_unlock_commit(rdev, ring);
  2139. }
  2140. ring->rptr = RREG32(CP_RB_RPTR);
  2141. return r100_gpu_cp_is_lockup(rdev, lockup, ring);
  2142. }
  2143. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  2144. {
  2145. struct evergreen_mc_save save;
  2146. u32 grbm_reset = 0;
  2147. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  2148. return 0;
  2149. dev_info(rdev->dev, "GPU softreset \n");
  2150. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2151. RREG32(GRBM_STATUS));
  2152. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2153. RREG32(GRBM_STATUS_SE0));
  2154. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2155. RREG32(GRBM_STATUS_SE1));
  2156. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2157. RREG32(SRBM_STATUS));
  2158. evergreen_mc_stop(rdev, &save);
  2159. if (evergreen_mc_wait_for_idle(rdev)) {
  2160. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2161. }
  2162. /* Disable CP parsing/prefetching */
  2163. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  2164. /* reset all the gfx blocks */
  2165. grbm_reset = (SOFT_RESET_CP |
  2166. SOFT_RESET_CB |
  2167. SOFT_RESET_DB |
  2168. SOFT_RESET_PA |
  2169. SOFT_RESET_SC |
  2170. SOFT_RESET_SPI |
  2171. SOFT_RESET_SH |
  2172. SOFT_RESET_SX |
  2173. SOFT_RESET_TC |
  2174. SOFT_RESET_TA |
  2175. SOFT_RESET_VC |
  2176. SOFT_RESET_VGT);
  2177. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2178. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2179. (void)RREG32(GRBM_SOFT_RESET);
  2180. udelay(50);
  2181. WREG32(GRBM_SOFT_RESET, 0);
  2182. (void)RREG32(GRBM_SOFT_RESET);
  2183. /* Wait a little for things to settle down */
  2184. udelay(50);
  2185. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2186. RREG32(GRBM_STATUS));
  2187. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2188. RREG32(GRBM_STATUS_SE0));
  2189. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2190. RREG32(GRBM_STATUS_SE1));
  2191. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2192. RREG32(SRBM_STATUS));
  2193. evergreen_mc_resume(rdev, &save);
  2194. return 0;
  2195. }
  2196. int evergreen_asic_reset(struct radeon_device *rdev)
  2197. {
  2198. return evergreen_gpu_soft_reset(rdev);
  2199. }
  2200. /* Interrupts */
  2201. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2202. {
  2203. switch (crtc) {
  2204. case 0:
  2205. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2206. case 1:
  2207. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2208. case 2:
  2209. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2210. case 3:
  2211. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2212. case 4:
  2213. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2214. case 5:
  2215. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2216. default:
  2217. return 0;
  2218. }
  2219. }
  2220. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2221. {
  2222. u32 tmp;
  2223. if (rdev->family >= CHIP_CAYMAN) {
  2224. cayman_cp_int_cntl_setup(rdev, 0,
  2225. CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2226. cayman_cp_int_cntl_setup(rdev, 1, 0);
  2227. cayman_cp_int_cntl_setup(rdev, 2, 0);
  2228. } else
  2229. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2230. WREG32(GRBM_INT_CNTL, 0);
  2231. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2232. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2233. if (rdev->num_crtc >= 4) {
  2234. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2235. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2236. }
  2237. if (rdev->num_crtc >= 6) {
  2238. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2239. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2240. }
  2241. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2242. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2243. if (rdev->num_crtc >= 4) {
  2244. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2245. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2246. }
  2247. if (rdev->num_crtc >= 6) {
  2248. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2249. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2250. }
  2251. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2252. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2253. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2254. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2255. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2256. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2257. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2258. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2259. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2260. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2261. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2262. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2263. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2264. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2265. }
  2266. int evergreen_irq_set(struct radeon_device *rdev)
  2267. {
  2268. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2269. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  2270. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2271. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2272. u32 grbm_int_cntl = 0;
  2273. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2274. if (!rdev->irq.installed) {
  2275. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2276. return -EINVAL;
  2277. }
  2278. /* don't enable anything if the ih is disabled */
  2279. if (!rdev->ih.enabled) {
  2280. r600_disable_interrupts(rdev);
  2281. /* force the active interrupt state to all disabled */
  2282. evergreen_disable_interrupt_state(rdev);
  2283. return 0;
  2284. }
  2285. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2286. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2287. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2288. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2289. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2290. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2291. if (rdev->family >= CHIP_CAYMAN) {
  2292. /* enable CP interrupts on all rings */
  2293. if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
  2294. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2295. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2296. }
  2297. if (rdev->irq.sw_int[CAYMAN_RING_TYPE_CP1_INDEX]) {
  2298. DRM_DEBUG("evergreen_irq_set: sw int cp1\n");
  2299. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  2300. }
  2301. if (rdev->irq.sw_int[CAYMAN_RING_TYPE_CP2_INDEX]) {
  2302. DRM_DEBUG("evergreen_irq_set: sw int cp2\n");
  2303. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  2304. }
  2305. } else {
  2306. if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
  2307. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2308. cp_int_cntl |= RB_INT_ENABLE;
  2309. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2310. }
  2311. }
  2312. if (rdev->irq.crtc_vblank_int[0] ||
  2313. rdev->irq.pflip[0]) {
  2314. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2315. crtc1 |= VBLANK_INT_MASK;
  2316. }
  2317. if (rdev->irq.crtc_vblank_int[1] ||
  2318. rdev->irq.pflip[1]) {
  2319. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2320. crtc2 |= VBLANK_INT_MASK;
  2321. }
  2322. if (rdev->irq.crtc_vblank_int[2] ||
  2323. rdev->irq.pflip[2]) {
  2324. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2325. crtc3 |= VBLANK_INT_MASK;
  2326. }
  2327. if (rdev->irq.crtc_vblank_int[3] ||
  2328. rdev->irq.pflip[3]) {
  2329. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2330. crtc4 |= VBLANK_INT_MASK;
  2331. }
  2332. if (rdev->irq.crtc_vblank_int[4] ||
  2333. rdev->irq.pflip[4]) {
  2334. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2335. crtc5 |= VBLANK_INT_MASK;
  2336. }
  2337. if (rdev->irq.crtc_vblank_int[5] ||
  2338. rdev->irq.pflip[5]) {
  2339. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2340. crtc6 |= VBLANK_INT_MASK;
  2341. }
  2342. if (rdev->irq.hpd[0]) {
  2343. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2344. hpd1 |= DC_HPDx_INT_EN;
  2345. }
  2346. if (rdev->irq.hpd[1]) {
  2347. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2348. hpd2 |= DC_HPDx_INT_EN;
  2349. }
  2350. if (rdev->irq.hpd[2]) {
  2351. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2352. hpd3 |= DC_HPDx_INT_EN;
  2353. }
  2354. if (rdev->irq.hpd[3]) {
  2355. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2356. hpd4 |= DC_HPDx_INT_EN;
  2357. }
  2358. if (rdev->irq.hpd[4]) {
  2359. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2360. hpd5 |= DC_HPDx_INT_EN;
  2361. }
  2362. if (rdev->irq.hpd[5]) {
  2363. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2364. hpd6 |= DC_HPDx_INT_EN;
  2365. }
  2366. if (rdev->irq.gui_idle) {
  2367. DRM_DEBUG("gui idle\n");
  2368. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2369. }
  2370. if (rdev->family >= CHIP_CAYMAN) {
  2371. cayman_cp_int_cntl_setup(rdev, 0, cp_int_cntl);
  2372. cayman_cp_int_cntl_setup(rdev, 1, cp_int_cntl1);
  2373. cayman_cp_int_cntl_setup(rdev, 2, cp_int_cntl2);
  2374. } else
  2375. WREG32(CP_INT_CNTL, cp_int_cntl);
  2376. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2377. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2378. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2379. if (rdev->num_crtc >= 4) {
  2380. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2381. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2382. }
  2383. if (rdev->num_crtc >= 6) {
  2384. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2385. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2386. }
  2387. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2388. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2389. if (rdev->num_crtc >= 4) {
  2390. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2391. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2392. }
  2393. if (rdev->num_crtc >= 6) {
  2394. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2395. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2396. }
  2397. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2398. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2399. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2400. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2401. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2402. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2403. return 0;
  2404. }
  2405. static void evergreen_irq_ack(struct radeon_device *rdev)
  2406. {
  2407. u32 tmp;
  2408. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2409. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2410. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2411. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2412. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2413. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2414. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2415. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2416. if (rdev->num_crtc >= 4) {
  2417. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2418. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2419. }
  2420. if (rdev->num_crtc >= 6) {
  2421. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2422. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2423. }
  2424. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2425. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2426. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2427. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2428. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2429. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2430. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2431. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2432. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2433. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2434. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2435. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2436. if (rdev->num_crtc >= 4) {
  2437. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2438. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2439. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2440. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2441. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2442. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2443. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2444. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2445. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2446. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2447. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2448. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2449. }
  2450. if (rdev->num_crtc >= 6) {
  2451. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2452. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2453. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2454. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2455. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2456. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2457. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2458. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2459. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2460. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2461. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2462. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2463. }
  2464. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2465. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2466. tmp |= DC_HPDx_INT_ACK;
  2467. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2468. }
  2469. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2470. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2471. tmp |= DC_HPDx_INT_ACK;
  2472. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2473. }
  2474. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2475. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2476. tmp |= DC_HPDx_INT_ACK;
  2477. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2478. }
  2479. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2480. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2481. tmp |= DC_HPDx_INT_ACK;
  2482. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2483. }
  2484. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2485. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2486. tmp |= DC_HPDx_INT_ACK;
  2487. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2488. }
  2489. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2490. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2491. tmp |= DC_HPDx_INT_ACK;
  2492. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2493. }
  2494. }
  2495. void evergreen_irq_disable(struct radeon_device *rdev)
  2496. {
  2497. r600_disable_interrupts(rdev);
  2498. /* Wait and acknowledge irq */
  2499. mdelay(1);
  2500. evergreen_irq_ack(rdev);
  2501. evergreen_disable_interrupt_state(rdev);
  2502. }
  2503. void evergreen_irq_suspend(struct radeon_device *rdev)
  2504. {
  2505. evergreen_irq_disable(rdev);
  2506. r600_rlc_stop(rdev);
  2507. }
  2508. static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2509. {
  2510. u32 wptr, tmp;
  2511. if (rdev->wb.enabled)
  2512. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2513. else
  2514. wptr = RREG32(IH_RB_WPTR);
  2515. if (wptr & RB_OVERFLOW) {
  2516. /* When a ring buffer overflow happen start parsing interrupt
  2517. * from the last not overwritten vector (wptr + 16). Hopefully
  2518. * this should allow us to catchup.
  2519. */
  2520. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2521. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2522. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2523. tmp = RREG32(IH_RB_CNTL);
  2524. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2525. WREG32(IH_RB_CNTL, tmp);
  2526. }
  2527. return (wptr & rdev->ih.ptr_mask);
  2528. }
  2529. int evergreen_irq_process(struct radeon_device *rdev)
  2530. {
  2531. u32 wptr;
  2532. u32 rptr;
  2533. u32 src_id, src_data;
  2534. u32 ring_index;
  2535. unsigned long flags;
  2536. bool queue_hotplug = false;
  2537. if (!rdev->ih.enabled || rdev->shutdown)
  2538. return IRQ_NONE;
  2539. wptr = evergreen_get_ih_wptr(rdev);
  2540. rptr = rdev->ih.rptr;
  2541. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2542. spin_lock_irqsave(&rdev->ih.lock, flags);
  2543. if (rptr == wptr) {
  2544. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2545. return IRQ_NONE;
  2546. }
  2547. restart_ih:
  2548. /* Order reading of wptr vs. reading of IH ring data */
  2549. rmb();
  2550. /* display interrupts */
  2551. evergreen_irq_ack(rdev);
  2552. rdev->ih.wptr = wptr;
  2553. while (rptr != wptr) {
  2554. /* wptr/rptr are in bytes! */
  2555. ring_index = rptr / 4;
  2556. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  2557. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  2558. switch (src_id) {
  2559. case 1: /* D1 vblank/vline */
  2560. switch (src_data) {
  2561. case 0: /* D1 vblank */
  2562. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2563. if (rdev->irq.crtc_vblank_int[0]) {
  2564. drm_handle_vblank(rdev->ddev, 0);
  2565. rdev->pm.vblank_sync = true;
  2566. wake_up(&rdev->irq.vblank_queue);
  2567. }
  2568. if (rdev->irq.pflip[0])
  2569. radeon_crtc_handle_flip(rdev, 0);
  2570. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2571. DRM_DEBUG("IH: D1 vblank\n");
  2572. }
  2573. break;
  2574. case 1: /* D1 vline */
  2575. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2576. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2577. DRM_DEBUG("IH: D1 vline\n");
  2578. }
  2579. break;
  2580. default:
  2581. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2582. break;
  2583. }
  2584. break;
  2585. case 2: /* D2 vblank/vline */
  2586. switch (src_data) {
  2587. case 0: /* D2 vblank */
  2588. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2589. if (rdev->irq.crtc_vblank_int[1]) {
  2590. drm_handle_vblank(rdev->ddev, 1);
  2591. rdev->pm.vblank_sync = true;
  2592. wake_up(&rdev->irq.vblank_queue);
  2593. }
  2594. if (rdev->irq.pflip[1])
  2595. radeon_crtc_handle_flip(rdev, 1);
  2596. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2597. DRM_DEBUG("IH: D2 vblank\n");
  2598. }
  2599. break;
  2600. case 1: /* D2 vline */
  2601. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2602. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2603. DRM_DEBUG("IH: D2 vline\n");
  2604. }
  2605. break;
  2606. default:
  2607. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2608. break;
  2609. }
  2610. break;
  2611. case 3: /* D3 vblank/vline */
  2612. switch (src_data) {
  2613. case 0: /* D3 vblank */
  2614. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2615. if (rdev->irq.crtc_vblank_int[2]) {
  2616. drm_handle_vblank(rdev->ddev, 2);
  2617. rdev->pm.vblank_sync = true;
  2618. wake_up(&rdev->irq.vblank_queue);
  2619. }
  2620. if (rdev->irq.pflip[2])
  2621. radeon_crtc_handle_flip(rdev, 2);
  2622. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2623. DRM_DEBUG("IH: D3 vblank\n");
  2624. }
  2625. break;
  2626. case 1: /* D3 vline */
  2627. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2628. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2629. DRM_DEBUG("IH: D3 vline\n");
  2630. }
  2631. break;
  2632. default:
  2633. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2634. break;
  2635. }
  2636. break;
  2637. case 4: /* D4 vblank/vline */
  2638. switch (src_data) {
  2639. case 0: /* D4 vblank */
  2640. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2641. if (rdev->irq.crtc_vblank_int[3]) {
  2642. drm_handle_vblank(rdev->ddev, 3);
  2643. rdev->pm.vblank_sync = true;
  2644. wake_up(&rdev->irq.vblank_queue);
  2645. }
  2646. if (rdev->irq.pflip[3])
  2647. radeon_crtc_handle_flip(rdev, 3);
  2648. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2649. DRM_DEBUG("IH: D4 vblank\n");
  2650. }
  2651. break;
  2652. case 1: /* D4 vline */
  2653. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2654. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2655. DRM_DEBUG("IH: D4 vline\n");
  2656. }
  2657. break;
  2658. default:
  2659. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2660. break;
  2661. }
  2662. break;
  2663. case 5: /* D5 vblank/vline */
  2664. switch (src_data) {
  2665. case 0: /* D5 vblank */
  2666. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2667. if (rdev->irq.crtc_vblank_int[4]) {
  2668. drm_handle_vblank(rdev->ddev, 4);
  2669. rdev->pm.vblank_sync = true;
  2670. wake_up(&rdev->irq.vblank_queue);
  2671. }
  2672. if (rdev->irq.pflip[4])
  2673. radeon_crtc_handle_flip(rdev, 4);
  2674. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2675. DRM_DEBUG("IH: D5 vblank\n");
  2676. }
  2677. break;
  2678. case 1: /* D5 vline */
  2679. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2680. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2681. DRM_DEBUG("IH: D5 vline\n");
  2682. }
  2683. break;
  2684. default:
  2685. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2686. break;
  2687. }
  2688. break;
  2689. case 6: /* D6 vblank/vline */
  2690. switch (src_data) {
  2691. case 0: /* D6 vblank */
  2692. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2693. if (rdev->irq.crtc_vblank_int[5]) {
  2694. drm_handle_vblank(rdev->ddev, 5);
  2695. rdev->pm.vblank_sync = true;
  2696. wake_up(&rdev->irq.vblank_queue);
  2697. }
  2698. if (rdev->irq.pflip[5])
  2699. radeon_crtc_handle_flip(rdev, 5);
  2700. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2701. DRM_DEBUG("IH: D6 vblank\n");
  2702. }
  2703. break;
  2704. case 1: /* D6 vline */
  2705. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2706. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2707. DRM_DEBUG("IH: D6 vline\n");
  2708. }
  2709. break;
  2710. default:
  2711. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2712. break;
  2713. }
  2714. break;
  2715. case 42: /* HPD hotplug */
  2716. switch (src_data) {
  2717. case 0:
  2718. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2719. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2720. queue_hotplug = true;
  2721. DRM_DEBUG("IH: HPD1\n");
  2722. }
  2723. break;
  2724. case 1:
  2725. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2726. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2727. queue_hotplug = true;
  2728. DRM_DEBUG("IH: HPD2\n");
  2729. }
  2730. break;
  2731. case 2:
  2732. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2733. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2734. queue_hotplug = true;
  2735. DRM_DEBUG("IH: HPD3\n");
  2736. }
  2737. break;
  2738. case 3:
  2739. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2740. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2741. queue_hotplug = true;
  2742. DRM_DEBUG("IH: HPD4\n");
  2743. }
  2744. break;
  2745. case 4:
  2746. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2747. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2748. queue_hotplug = true;
  2749. DRM_DEBUG("IH: HPD5\n");
  2750. }
  2751. break;
  2752. case 5:
  2753. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2754. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2755. queue_hotplug = true;
  2756. DRM_DEBUG("IH: HPD6\n");
  2757. }
  2758. break;
  2759. default:
  2760. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2761. break;
  2762. }
  2763. break;
  2764. case 176: /* CP_INT in ring buffer */
  2765. case 177: /* CP_INT in IB1 */
  2766. case 178: /* CP_INT in IB2 */
  2767. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2768. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2769. break;
  2770. case 181: /* CP EOP event */
  2771. DRM_DEBUG("IH: CP EOP\n");
  2772. if (rdev->family >= CHIP_CAYMAN) {
  2773. switch (src_data) {
  2774. case 0:
  2775. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2776. break;
  2777. case 1:
  2778. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  2779. break;
  2780. case 2:
  2781. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  2782. break;
  2783. }
  2784. } else
  2785. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2786. break;
  2787. case 233: /* GUI IDLE */
  2788. DRM_DEBUG("IH: GUI idle\n");
  2789. rdev->pm.gui_idle = true;
  2790. wake_up(&rdev->irq.idle_queue);
  2791. break;
  2792. default:
  2793. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2794. break;
  2795. }
  2796. /* wptr/rptr are in bytes! */
  2797. rptr += 16;
  2798. rptr &= rdev->ih.ptr_mask;
  2799. }
  2800. /* make sure wptr hasn't changed while processing */
  2801. wptr = evergreen_get_ih_wptr(rdev);
  2802. if (wptr != rdev->ih.wptr)
  2803. goto restart_ih;
  2804. if (queue_hotplug)
  2805. schedule_work(&rdev->hotplug_work);
  2806. rdev->ih.rptr = rptr;
  2807. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2808. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2809. return IRQ_HANDLED;
  2810. }
  2811. static int evergreen_startup(struct radeon_device *rdev)
  2812. {
  2813. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2814. int r;
  2815. /* enable pcie gen2 link */
  2816. evergreen_pcie_gen2_enable(rdev);
  2817. if (ASIC_IS_DCE5(rdev)) {
  2818. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  2819. r = ni_init_microcode(rdev);
  2820. if (r) {
  2821. DRM_ERROR("Failed to load firmware!\n");
  2822. return r;
  2823. }
  2824. }
  2825. r = ni_mc_load_microcode(rdev);
  2826. if (r) {
  2827. DRM_ERROR("Failed to load MC firmware!\n");
  2828. return r;
  2829. }
  2830. } else {
  2831. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2832. r = r600_init_microcode(rdev);
  2833. if (r) {
  2834. DRM_ERROR("Failed to load firmware!\n");
  2835. return r;
  2836. }
  2837. }
  2838. }
  2839. r = r600_vram_scratch_init(rdev);
  2840. if (r)
  2841. return r;
  2842. evergreen_mc_program(rdev);
  2843. if (rdev->flags & RADEON_IS_AGP) {
  2844. evergreen_agp_enable(rdev);
  2845. } else {
  2846. r = evergreen_pcie_gart_enable(rdev);
  2847. if (r)
  2848. return r;
  2849. }
  2850. evergreen_gpu_init(rdev);
  2851. r = evergreen_blit_init(rdev);
  2852. if (r) {
  2853. r600_blit_fini(rdev);
  2854. rdev->asic->copy = NULL;
  2855. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2856. }
  2857. /* allocate wb buffer */
  2858. r = radeon_wb_init(rdev);
  2859. if (r)
  2860. return r;
  2861. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2862. if (r) {
  2863. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2864. return r;
  2865. }
  2866. /* Enable IRQ */
  2867. r = r600_irq_init(rdev);
  2868. if (r) {
  2869. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2870. radeon_irq_kms_fini(rdev);
  2871. return r;
  2872. }
  2873. evergreen_irq_set(rdev);
  2874. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2875. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2876. 0, 0xfffff, RADEON_CP_PACKET2);
  2877. if (r)
  2878. return r;
  2879. r = evergreen_cp_load_microcode(rdev);
  2880. if (r)
  2881. return r;
  2882. r = evergreen_cp_resume(rdev);
  2883. if (r)
  2884. return r;
  2885. r = radeon_ib_pool_start(rdev);
  2886. if (r)
  2887. return r;
  2888. r = r600_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2889. if (r) {
  2890. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2891. rdev->accel_working = false;
  2892. return r;
  2893. }
  2894. r = r600_audio_init(rdev);
  2895. if (r) {
  2896. DRM_ERROR("radeon: audio init failed\n");
  2897. return r;
  2898. }
  2899. return 0;
  2900. }
  2901. int evergreen_resume(struct radeon_device *rdev)
  2902. {
  2903. int r;
  2904. /* reset the asic, the gfx blocks are often in a bad state
  2905. * after the driver is unloaded or after a resume
  2906. */
  2907. if (radeon_asic_reset(rdev))
  2908. dev_warn(rdev->dev, "GPU reset failed !\n");
  2909. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2910. * posting will perform necessary task to bring back GPU into good
  2911. * shape.
  2912. */
  2913. /* post card */
  2914. atom_asic_init(rdev->mode_info.atom_context);
  2915. rdev->accel_working = true;
  2916. r = evergreen_startup(rdev);
  2917. if (r) {
  2918. DRM_ERROR("evergreen startup failed on resume\n");
  2919. rdev->accel_working = false;
  2920. return r;
  2921. }
  2922. return r;
  2923. }
  2924. int evergreen_suspend(struct radeon_device *rdev)
  2925. {
  2926. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2927. r600_audio_fini(rdev);
  2928. /* FIXME: we should wait for ring to be empty */
  2929. radeon_ib_pool_suspend(rdev);
  2930. r600_blit_suspend(rdev);
  2931. r700_cp_stop(rdev);
  2932. ring->ready = false;
  2933. evergreen_irq_suspend(rdev);
  2934. radeon_wb_disable(rdev);
  2935. evergreen_pcie_gart_disable(rdev);
  2936. return 0;
  2937. }
  2938. /* Plan is to move initialization in that function and use
  2939. * helper function so that radeon_device_init pretty much
  2940. * do nothing more than calling asic specific function. This
  2941. * should also allow to remove a bunch of callback function
  2942. * like vram_info.
  2943. */
  2944. int evergreen_init(struct radeon_device *rdev)
  2945. {
  2946. int r;
  2947. /* This don't do much */
  2948. r = radeon_gem_init(rdev);
  2949. if (r)
  2950. return r;
  2951. /* Read BIOS */
  2952. if (!radeon_get_bios(rdev)) {
  2953. if (ASIC_IS_AVIVO(rdev))
  2954. return -EINVAL;
  2955. }
  2956. /* Must be an ATOMBIOS */
  2957. if (!rdev->is_atom_bios) {
  2958. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  2959. return -EINVAL;
  2960. }
  2961. r = radeon_atombios_init(rdev);
  2962. if (r)
  2963. return r;
  2964. /* reset the asic, the gfx blocks are often in a bad state
  2965. * after the driver is unloaded or after a resume
  2966. */
  2967. if (radeon_asic_reset(rdev))
  2968. dev_warn(rdev->dev, "GPU reset failed !\n");
  2969. /* Post card if necessary */
  2970. if (!radeon_card_posted(rdev)) {
  2971. if (!rdev->bios) {
  2972. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2973. return -EINVAL;
  2974. }
  2975. DRM_INFO("GPU not posted. posting now...\n");
  2976. atom_asic_init(rdev->mode_info.atom_context);
  2977. }
  2978. /* Initialize scratch registers */
  2979. r600_scratch_init(rdev);
  2980. /* Initialize surface registers */
  2981. radeon_surface_init(rdev);
  2982. /* Initialize clocks */
  2983. radeon_get_clock_info(rdev->ddev);
  2984. /* Fence driver */
  2985. r = radeon_fence_driver_init(rdev);
  2986. if (r)
  2987. return r;
  2988. /* initialize AGP */
  2989. if (rdev->flags & RADEON_IS_AGP) {
  2990. r = radeon_agp_init(rdev);
  2991. if (r)
  2992. radeon_agp_disable(rdev);
  2993. }
  2994. /* initialize memory controller */
  2995. r = evergreen_mc_init(rdev);
  2996. if (r)
  2997. return r;
  2998. /* Memory manager */
  2999. r = radeon_bo_init(rdev);
  3000. if (r)
  3001. return r;
  3002. r = radeon_irq_kms_init(rdev);
  3003. if (r)
  3004. return r;
  3005. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  3006. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  3007. rdev->ih.ring_obj = NULL;
  3008. r600_ih_ring_init(rdev, 64 * 1024);
  3009. r = r600_pcie_gart_init(rdev);
  3010. if (r)
  3011. return r;
  3012. r = radeon_ib_pool_init(rdev);
  3013. rdev->accel_working = true;
  3014. if (r) {
  3015. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3016. rdev->accel_working = false;
  3017. }
  3018. r = evergreen_startup(rdev);
  3019. if (r) {
  3020. dev_err(rdev->dev, "disabling GPU acceleration\n");
  3021. r700_cp_fini(rdev);
  3022. r600_irq_fini(rdev);
  3023. radeon_wb_fini(rdev);
  3024. r100_ib_fini(rdev);
  3025. radeon_irq_kms_fini(rdev);
  3026. evergreen_pcie_gart_fini(rdev);
  3027. rdev->accel_working = false;
  3028. }
  3029. /* Don't start up if the MC ucode is missing on BTC parts.
  3030. * The default clocks and voltages before the MC ucode
  3031. * is loaded are not suffient for advanced operations.
  3032. */
  3033. if (ASIC_IS_DCE5(rdev)) {
  3034. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  3035. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  3036. return -EINVAL;
  3037. }
  3038. }
  3039. return 0;
  3040. }
  3041. void evergreen_fini(struct radeon_device *rdev)
  3042. {
  3043. r600_audio_fini(rdev);
  3044. r600_blit_fini(rdev);
  3045. r700_cp_fini(rdev);
  3046. r600_irq_fini(rdev);
  3047. radeon_wb_fini(rdev);
  3048. r100_ib_fini(rdev);
  3049. radeon_irq_kms_fini(rdev);
  3050. evergreen_pcie_gart_fini(rdev);
  3051. r600_vram_scratch_fini(rdev);
  3052. radeon_gem_fini(rdev);
  3053. radeon_semaphore_driver_fini(rdev);
  3054. radeon_fence_driver_fini(rdev);
  3055. radeon_agp_fini(rdev);
  3056. radeon_bo_fini(rdev);
  3057. radeon_atombios_fini(rdev);
  3058. kfree(rdev->bios);
  3059. rdev->bios = NULL;
  3060. }
  3061. void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  3062. {
  3063. u32 link_width_cntl, speed_cntl;
  3064. if (radeon_pcie_gen2 == 0)
  3065. return;
  3066. if (rdev->flags & RADEON_IS_IGP)
  3067. return;
  3068. if (!(rdev->flags & RADEON_IS_PCIE))
  3069. return;
  3070. /* x2 cards have a special sequence */
  3071. if (ASIC_IS_X2(rdev))
  3072. return;
  3073. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3074. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  3075. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3076. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3077. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3078. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3079. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3080. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3081. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3082. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3083. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  3084. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3085. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3086. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  3087. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3088. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3089. speed_cntl |= LC_GEN2_EN_STRAP;
  3090. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3091. } else {
  3092. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3093. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3094. if (1)
  3095. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3096. else
  3097. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3098. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3099. }
  3100. }