atombios_encoders.c 75 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359
  1. /*
  2. * Copyright 2007-11 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  36. {
  37. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  38. switch (radeon_encoder->encoder_id) {
  39. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  40. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  41. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  42. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  43. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  44. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  45. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  46. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  47. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  48. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  49. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  50. return true;
  51. default:
  52. return false;
  53. }
  54. }
  55. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  56. struct drm_display_mode *mode,
  57. struct drm_display_mode *adjusted_mode)
  58. {
  59. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  60. struct drm_device *dev = encoder->dev;
  61. struct radeon_device *rdev = dev->dev_private;
  62. /* set the active encoder to connector routing */
  63. radeon_encoder_set_active_device(encoder);
  64. drm_mode_set_crtcinfo(adjusted_mode, 0);
  65. /* hw bug */
  66. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  67. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  68. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  69. /* get the native mode for LVDS */
  70. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  71. radeon_panel_mode_fixup(encoder, adjusted_mode);
  72. /* get the native mode for TV */
  73. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  74. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  75. if (tv_dac) {
  76. if (tv_dac->tv_std == TV_STD_NTSC ||
  77. tv_dac->tv_std == TV_STD_NTSC_J ||
  78. tv_dac->tv_std == TV_STD_PAL_M)
  79. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  80. else
  81. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  82. }
  83. }
  84. if (ASIC_IS_DCE3(rdev) &&
  85. ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  86. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
  87. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  88. radeon_dp_set_link_config(connector, mode);
  89. }
  90. return true;
  91. }
  92. static void
  93. atombios_dac_setup(struct drm_encoder *encoder, int action)
  94. {
  95. struct drm_device *dev = encoder->dev;
  96. struct radeon_device *rdev = dev->dev_private;
  97. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  98. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  99. int index = 0;
  100. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  101. memset(&args, 0, sizeof(args));
  102. switch (radeon_encoder->encoder_id) {
  103. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  104. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  105. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  106. break;
  107. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  108. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  109. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  110. break;
  111. }
  112. args.ucAction = action;
  113. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  114. args.ucDacStandard = ATOM_DAC1_PS2;
  115. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  116. args.ucDacStandard = ATOM_DAC1_CV;
  117. else {
  118. switch (dac_info->tv_std) {
  119. case TV_STD_PAL:
  120. case TV_STD_PAL_M:
  121. case TV_STD_SCART_PAL:
  122. case TV_STD_SECAM:
  123. case TV_STD_PAL_CN:
  124. args.ucDacStandard = ATOM_DAC1_PAL;
  125. break;
  126. case TV_STD_NTSC:
  127. case TV_STD_NTSC_J:
  128. case TV_STD_PAL_60:
  129. default:
  130. args.ucDacStandard = ATOM_DAC1_NTSC;
  131. break;
  132. }
  133. }
  134. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  135. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  136. }
  137. static void
  138. atombios_tv_setup(struct drm_encoder *encoder, int action)
  139. {
  140. struct drm_device *dev = encoder->dev;
  141. struct radeon_device *rdev = dev->dev_private;
  142. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  143. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  144. int index = 0;
  145. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  146. memset(&args, 0, sizeof(args));
  147. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  148. args.sTVEncoder.ucAction = action;
  149. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  150. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  151. else {
  152. switch (dac_info->tv_std) {
  153. case TV_STD_NTSC:
  154. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  155. break;
  156. case TV_STD_PAL:
  157. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  158. break;
  159. case TV_STD_PAL_M:
  160. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  161. break;
  162. case TV_STD_PAL_60:
  163. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  164. break;
  165. case TV_STD_NTSC_J:
  166. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  167. break;
  168. case TV_STD_SCART_PAL:
  169. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  170. break;
  171. case TV_STD_SECAM:
  172. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  173. break;
  174. case TV_STD_PAL_CN:
  175. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  176. break;
  177. default:
  178. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  179. break;
  180. }
  181. }
  182. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  183. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  184. }
  185. union dvo_encoder_control {
  186. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  187. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  188. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  189. };
  190. void
  191. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  192. {
  193. struct drm_device *dev = encoder->dev;
  194. struct radeon_device *rdev = dev->dev_private;
  195. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  196. union dvo_encoder_control args;
  197. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  198. uint8_t frev, crev;
  199. memset(&args, 0, sizeof(args));
  200. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  201. return;
  202. switch (frev) {
  203. case 1:
  204. switch (crev) {
  205. case 1:
  206. /* R4xx, R5xx */
  207. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  208. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  209. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  210. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  211. break;
  212. case 2:
  213. /* RS600/690/740 */
  214. args.dvo.sDVOEncoder.ucAction = action;
  215. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  216. /* DFP1, CRT1, TV1 depending on the type of port */
  217. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  218. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  219. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  220. break;
  221. case 3:
  222. /* R6xx */
  223. args.dvo_v3.ucAction = action;
  224. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  225. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  226. break;
  227. default:
  228. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  229. break;
  230. }
  231. break;
  232. default:
  233. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  234. break;
  235. }
  236. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  237. }
  238. union lvds_encoder_control {
  239. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  240. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  241. };
  242. void
  243. atombios_digital_setup(struct drm_encoder *encoder, int action)
  244. {
  245. struct drm_device *dev = encoder->dev;
  246. struct radeon_device *rdev = dev->dev_private;
  247. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  248. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  249. union lvds_encoder_control args;
  250. int index = 0;
  251. int hdmi_detected = 0;
  252. uint8_t frev, crev;
  253. if (!dig)
  254. return;
  255. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  256. hdmi_detected = 1;
  257. memset(&args, 0, sizeof(args));
  258. switch (radeon_encoder->encoder_id) {
  259. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  260. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  261. break;
  262. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  263. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  264. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  265. break;
  266. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  267. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  268. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  269. else
  270. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  271. break;
  272. }
  273. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  274. return;
  275. switch (frev) {
  276. case 1:
  277. case 2:
  278. switch (crev) {
  279. case 1:
  280. args.v1.ucMisc = 0;
  281. args.v1.ucAction = action;
  282. if (hdmi_detected)
  283. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  284. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  285. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  286. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  287. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  288. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  289. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  290. } else {
  291. if (dig->linkb)
  292. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  293. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  294. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  295. /*if (pScrn->rgbBits == 8) */
  296. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  297. }
  298. break;
  299. case 2:
  300. case 3:
  301. args.v2.ucMisc = 0;
  302. args.v2.ucAction = action;
  303. if (crev == 3) {
  304. if (dig->coherent_mode)
  305. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  306. }
  307. if (hdmi_detected)
  308. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  309. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  310. args.v2.ucTruncate = 0;
  311. args.v2.ucSpatial = 0;
  312. args.v2.ucTemporal = 0;
  313. args.v2.ucFRC = 0;
  314. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  315. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  316. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  317. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  318. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  319. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  320. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  321. }
  322. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  323. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  324. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  325. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  326. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  327. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  328. }
  329. } else {
  330. if (dig->linkb)
  331. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  332. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  333. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  334. }
  335. break;
  336. default:
  337. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  338. break;
  339. }
  340. break;
  341. default:
  342. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  343. break;
  344. }
  345. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  346. }
  347. int
  348. atombios_get_encoder_mode(struct drm_encoder *encoder)
  349. {
  350. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  351. struct drm_connector *connector;
  352. struct radeon_connector *radeon_connector;
  353. struct radeon_connector_atom_dig *dig_connector;
  354. /* dp bridges are always DP */
  355. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
  356. return ATOM_ENCODER_MODE_DP;
  357. /* DVO is always DVO */
  358. if (radeon_encoder->encoder_id == ATOM_ENCODER_MODE_DVO)
  359. return ATOM_ENCODER_MODE_DVO;
  360. connector = radeon_get_connector_for_encoder(encoder);
  361. /* if we don't have an active device yet, just use one of
  362. * the connectors tied to the encoder.
  363. */
  364. if (!connector)
  365. connector = radeon_get_connector_for_encoder_init(encoder);
  366. radeon_connector = to_radeon_connector(connector);
  367. switch (connector->connector_type) {
  368. case DRM_MODE_CONNECTOR_DVII:
  369. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  370. if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  371. radeon_audio)
  372. return ATOM_ENCODER_MODE_HDMI;
  373. else if (radeon_connector->use_digital)
  374. return ATOM_ENCODER_MODE_DVI;
  375. else
  376. return ATOM_ENCODER_MODE_CRT;
  377. break;
  378. case DRM_MODE_CONNECTOR_DVID:
  379. case DRM_MODE_CONNECTOR_HDMIA:
  380. default:
  381. if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  382. radeon_audio)
  383. return ATOM_ENCODER_MODE_HDMI;
  384. else
  385. return ATOM_ENCODER_MODE_DVI;
  386. break;
  387. case DRM_MODE_CONNECTOR_LVDS:
  388. return ATOM_ENCODER_MODE_LVDS;
  389. break;
  390. case DRM_MODE_CONNECTOR_DisplayPort:
  391. dig_connector = radeon_connector->con_priv;
  392. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  393. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  394. return ATOM_ENCODER_MODE_DP;
  395. else if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  396. radeon_audio)
  397. return ATOM_ENCODER_MODE_HDMI;
  398. else
  399. return ATOM_ENCODER_MODE_DVI;
  400. break;
  401. case DRM_MODE_CONNECTOR_eDP:
  402. return ATOM_ENCODER_MODE_DP;
  403. case DRM_MODE_CONNECTOR_DVIA:
  404. case DRM_MODE_CONNECTOR_VGA:
  405. return ATOM_ENCODER_MODE_CRT;
  406. break;
  407. case DRM_MODE_CONNECTOR_Composite:
  408. case DRM_MODE_CONNECTOR_SVIDEO:
  409. case DRM_MODE_CONNECTOR_9PinDIN:
  410. /* fix me */
  411. return ATOM_ENCODER_MODE_TV;
  412. /*return ATOM_ENCODER_MODE_CV;*/
  413. break;
  414. }
  415. }
  416. /*
  417. * DIG Encoder/Transmitter Setup
  418. *
  419. * DCE 3.0/3.1
  420. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  421. * Supports up to 3 digital outputs
  422. * - 2 DIG encoder blocks.
  423. * DIG1 can drive UNIPHY link A or link B
  424. * DIG2 can drive UNIPHY link B or LVTMA
  425. *
  426. * DCE 3.2
  427. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  428. * Supports up to 5 digital outputs
  429. * - 2 DIG encoder blocks.
  430. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  431. *
  432. * DCE 4.0/5.0
  433. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  434. * Supports up to 6 digital outputs
  435. * - 6 DIG encoder blocks.
  436. * - DIG to PHY mapping is hardcoded
  437. * DIG1 drives UNIPHY0 link A, A+B
  438. * DIG2 drives UNIPHY0 link B
  439. * DIG3 drives UNIPHY1 link A, A+B
  440. * DIG4 drives UNIPHY1 link B
  441. * DIG5 drives UNIPHY2 link A, A+B
  442. * DIG6 drives UNIPHY2 link B
  443. *
  444. * DCE 4.1
  445. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  446. * Supports up to 6 digital outputs
  447. * - 2 DIG encoder blocks.
  448. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  449. *
  450. * Routing
  451. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  452. * Examples:
  453. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  454. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  455. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  456. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  457. */
  458. union dig_encoder_control {
  459. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  460. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  461. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  462. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  463. };
  464. void
  465. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
  466. {
  467. struct drm_device *dev = encoder->dev;
  468. struct radeon_device *rdev = dev->dev_private;
  469. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  470. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  471. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  472. union dig_encoder_control args;
  473. int index = 0;
  474. uint8_t frev, crev;
  475. int dp_clock = 0;
  476. int dp_lane_count = 0;
  477. int hpd_id = RADEON_HPD_NONE;
  478. int bpc = 8;
  479. if (connector) {
  480. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  481. struct radeon_connector_atom_dig *dig_connector =
  482. radeon_connector->con_priv;
  483. dp_clock = dig_connector->dp_clock;
  484. dp_lane_count = dig_connector->dp_lane_count;
  485. hpd_id = radeon_connector->hpd.hpd;
  486. bpc = connector->display_info.bpc;
  487. }
  488. /* no dig encoder assigned */
  489. if (dig->dig_encoder == -1)
  490. return;
  491. memset(&args, 0, sizeof(args));
  492. if (ASIC_IS_DCE4(rdev))
  493. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  494. else {
  495. if (dig->dig_encoder)
  496. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  497. else
  498. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  499. }
  500. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  501. return;
  502. switch (frev) {
  503. case 1:
  504. switch (crev) {
  505. case 1:
  506. args.v1.ucAction = action;
  507. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  508. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  509. args.v3.ucPanelMode = panel_mode;
  510. else
  511. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  512. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  513. args.v1.ucLaneNum = dp_lane_count;
  514. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  515. args.v1.ucLaneNum = 8;
  516. else
  517. args.v1.ucLaneNum = 4;
  518. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  519. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  520. switch (radeon_encoder->encoder_id) {
  521. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  522. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  523. break;
  524. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  525. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  526. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  527. break;
  528. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  529. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  530. break;
  531. }
  532. if (dig->linkb)
  533. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  534. else
  535. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  536. break;
  537. case 2:
  538. case 3:
  539. args.v3.ucAction = action;
  540. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  541. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  542. args.v3.ucPanelMode = panel_mode;
  543. else
  544. args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
  545. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  546. args.v3.ucLaneNum = dp_lane_count;
  547. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  548. args.v3.ucLaneNum = 8;
  549. else
  550. args.v3.ucLaneNum = 4;
  551. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  552. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  553. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  554. switch (bpc) {
  555. case 0:
  556. args.v3.ucBitPerColor = PANEL_BPC_UNDEFINE;
  557. break;
  558. case 6:
  559. args.v3.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  560. break;
  561. case 8:
  562. default:
  563. args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  564. break;
  565. case 10:
  566. args.v3.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  567. break;
  568. case 12:
  569. args.v3.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  570. break;
  571. case 16:
  572. args.v3.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  573. break;
  574. }
  575. break;
  576. case 4:
  577. args.v4.ucAction = action;
  578. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  579. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  580. args.v4.ucPanelMode = panel_mode;
  581. else
  582. args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
  583. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  584. args.v4.ucLaneNum = dp_lane_count;
  585. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  586. args.v4.ucLaneNum = 8;
  587. else
  588. args.v4.ucLaneNum = 4;
  589. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode)) {
  590. if (dp_clock == 270000)
  591. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  592. else if (dp_clock == 540000)
  593. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  594. }
  595. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  596. switch (bpc) {
  597. case 0:
  598. args.v4.ucBitPerColor = PANEL_BPC_UNDEFINE;
  599. break;
  600. case 6:
  601. args.v4.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  602. break;
  603. case 8:
  604. default:
  605. args.v4.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  606. break;
  607. case 10:
  608. args.v4.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  609. break;
  610. case 12:
  611. args.v4.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  612. break;
  613. case 16:
  614. args.v4.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  615. break;
  616. }
  617. if (hpd_id == RADEON_HPD_NONE)
  618. args.v4.ucHPD_ID = 0;
  619. else
  620. args.v4.ucHPD_ID = hpd_id + 1;
  621. break;
  622. default:
  623. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  624. break;
  625. }
  626. break;
  627. default:
  628. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  629. break;
  630. }
  631. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  632. }
  633. union dig_transmitter_control {
  634. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  635. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  636. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  637. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  638. };
  639. void
  640. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  641. {
  642. struct drm_device *dev = encoder->dev;
  643. struct radeon_device *rdev = dev->dev_private;
  644. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  645. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  646. struct drm_connector *connector;
  647. union dig_transmitter_control args;
  648. int index = 0;
  649. uint8_t frev, crev;
  650. bool is_dp = false;
  651. int pll_id = 0;
  652. int dp_clock = 0;
  653. int dp_lane_count = 0;
  654. int connector_object_id = 0;
  655. int igp_lane_info = 0;
  656. int dig_encoder = dig->dig_encoder;
  657. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  658. connector = radeon_get_connector_for_encoder_init(encoder);
  659. /* just needed to avoid bailing in the encoder check. the encoder
  660. * isn't used for init
  661. */
  662. dig_encoder = 0;
  663. } else
  664. connector = radeon_get_connector_for_encoder(encoder);
  665. if (connector) {
  666. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  667. struct radeon_connector_atom_dig *dig_connector =
  668. radeon_connector->con_priv;
  669. dp_clock = dig_connector->dp_clock;
  670. dp_lane_count = dig_connector->dp_lane_count;
  671. connector_object_id =
  672. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  673. igp_lane_info = dig_connector->igp_lane_info;
  674. }
  675. if (encoder->crtc) {
  676. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  677. pll_id = radeon_crtc->pll_id;
  678. }
  679. /* no dig encoder assigned */
  680. if (dig_encoder == -1)
  681. return;
  682. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
  683. is_dp = true;
  684. memset(&args, 0, sizeof(args));
  685. switch (radeon_encoder->encoder_id) {
  686. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  687. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  688. break;
  689. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  690. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  691. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  692. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  693. break;
  694. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  695. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  696. break;
  697. }
  698. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  699. return;
  700. switch (frev) {
  701. case 1:
  702. switch (crev) {
  703. case 1:
  704. args.v1.ucAction = action;
  705. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  706. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  707. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  708. args.v1.asMode.ucLaneSel = lane_num;
  709. args.v1.asMode.ucLaneSet = lane_set;
  710. } else {
  711. if (is_dp)
  712. args.v1.usPixelClock =
  713. cpu_to_le16(dp_clock / 10);
  714. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  715. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  716. else
  717. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  718. }
  719. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  720. if (dig_encoder)
  721. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  722. else
  723. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  724. if ((rdev->flags & RADEON_IS_IGP) &&
  725. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  726. if (is_dp ||
  727. !radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock)) {
  728. if (igp_lane_info & 0x1)
  729. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  730. else if (igp_lane_info & 0x2)
  731. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  732. else if (igp_lane_info & 0x4)
  733. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  734. else if (igp_lane_info & 0x8)
  735. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  736. } else {
  737. if (igp_lane_info & 0x3)
  738. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  739. else if (igp_lane_info & 0xc)
  740. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  741. }
  742. }
  743. if (dig->linkb)
  744. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  745. else
  746. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  747. if (is_dp)
  748. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  749. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  750. if (dig->coherent_mode)
  751. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  752. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  753. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  754. }
  755. break;
  756. case 2:
  757. args.v2.ucAction = action;
  758. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  759. args.v2.usInitInfo = cpu_to_le16(connector_object_id);
  760. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  761. args.v2.asMode.ucLaneSel = lane_num;
  762. args.v2.asMode.ucLaneSet = lane_set;
  763. } else {
  764. if (is_dp)
  765. args.v2.usPixelClock =
  766. cpu_to_le16(dp_clock / 10);
  767. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  768. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  769. else
  770. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  771. }
  772. args.v2.acConfig.ucEncoderSel = dig_encoder;
  773. if (dig->linkb)
  774. args.v2.acConfig.ucLinkSel = 1;
  775. switch (radeon_encoder->encoder_id) {
  776. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  777. args.v2.acConfig.ucTransmitterSel = 0;
  778. break;
  779. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  780. args.v2.acConfig.ucTransmitterSel = 1;
  781. break;
  782. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  783. args.v2.acConfig.ucTransmitterSel = 2;
  784. break;
  785. }
  786. if (is_dp) {
  787. args.v2.acConfig.fCoherentMode = 1;
  788. args.v2.acConfig.fDPConnector = 1;
  789. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  790. if (dig->coherent_mode)
  791. args.v2.acConfig.fCoherentMode = 1;
  792. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  793. args.v2.acConfig.fDualLinkConnector = 1;
  794. }
  795. break;
  796. case 3:
  797. args.v3.ucAction = action;
  798. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  799. args.v3.usInitInfo = cpu_to_le16(connector_object_id);
  800. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  801. args.v3.asMode.ucLaneSel = lane_num;
  802. args.v3.asMode.ucLaneSet = lane_set;
  803. } else {
  804. if (is_dp)
  805. args.v3.usPixelClock =
  806. cpu_to_le16(dp_clock / 10);
  807. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  808. args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  809. else
  810. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  811. }
  812. if (is_dp)
  813. args.v3.ucLaneNum = dp_lane_count;
  814. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  815. args.v3.ucLaneNum = 8;
  816. else
  817. args.v3.ucLaneNum = 4;
  818. if (dig->linkb)
  819. args.v3.acConfig.ucLinkSel = 1;
  820. if (dig_encoder & 1)
  821. args.v3.acConfig.ucEncoderSel = 1;
  822. /* Select the PLL for the PHY
  823. * DP PHY should be clocked from external src if there is
  824. * one.
  825. */
  826. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  827. if (is_dp && rdev->clock.dp_extclk)
  828. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  829. else
  830. args.v3.acConfig.ucRefClkSource = pll_id;
  831. switch (radeon_encoder->encoder_id) {
  832. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  833. args.v3.acConfig.ucTransmitterSel = 0;
  834. break;
  835. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  836. args.v3.acConfig.ucTransmitterSel = 1;
  837. break;
  838. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  839. args.v3.acConfig.ucTransmitterSel = 2;
  840. break;
  841. }
  842. if (is_dp)
  843. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  844. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  845. if (dig->coherent_mode)
  846. args.v3.acConfig.fCoherentMode = 1;
  847. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  848. args.v3.acConfig.fDualLinkConnector = 1;
  849. }
  850. break;
  851. case 4:
  852. args.v4.ucAction = action;
  853. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  854. args.v4.usInitInfo = cpu_to_le16(connector_object_id);
  855. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  856. args.v4.asMode.ucLaneSel = lane_num;
  857. args.v4.asMode.ucLaneSet = lane_set;
  858. } else {
  859. if (is_dp)
  860. args.v4.usPixelClock =
  861. cpu_to_le16(dp_clock / 10);
  862. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  863. args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  864. else
  865. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  866. }
  867. if (is_dp)
  868. args.v4.ucLaneNum = dp_lane_count;
  869. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  870. args.v4.ucLaneNum = 8;
  871. else
  872. args.v4.ucLaneNum = 4;
  873. if (dig->linkb)
  874. args.v4.acConfig.ucLinkSel = 1;
  875. if (dig_encoder & 1)
  876. args.v4.acConfig.ucEncoderSel = 1;
  877. /* Select the PLL for the PHY
  878. * DP PHY should be clocked from external src if there is
  879. * one.
  880. */
  881. /* On DCE5 DCPLL usually generates the DP ref clock */
  882. if (is_dp) {
  883. if (rdev->clock.dp_extclk)
  884. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  885. else
  886. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  887. } else
  888. args.v4.acConfig.ucRefClkSource = pll_id;
  889. switch (radeon_encoder->encoder_id) {
  890. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  891. args.v4.acConfig.ucTransmitterSel = 0;
  892. break;
  893. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  894. args.v4.acConfig.ucTransmitterSel = 1;
  895. break;
  896. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  897. args.v4.acConfig.ucTransmitterSel = 2;
  898. break;
  899. }
  900. if (is_dp)
  901. args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
  902. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  903. if (dig->coherent_mode)
  904. args.v4.acConfig.fCoherentMode = 1;
  905. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  906. args.v4.acConfig.fDualLinkConnector = 1;
  907. }
  908. break;
  909. default:
  910. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  911. break;
  912. }
  913. break;
  914. default:
  915. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  916. break;
  917. }
  918. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  919. }
  920. bool
  921. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  922. {
  923. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  924. struct drm_device *dev = radeon_connector->base.dev;
  925. struct radeon_device *rdev = dev->dev_private;
  926. union dig_transmitter_control args;
  927. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  928. uint8_t frev, crev;
  929. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  930. goto done;
  931. if (!ASIC_IS_DCE4(rdev))
  932. goto done;
  933. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  934. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  935. goto done;
  936. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  937. goto done;
  938. memset(&args, 0, sizeof(args));
  939. args.v1.ucAction = action;
  940. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  941. /* wait for the panel to power up */
  942. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  943. int i;
  944. for (i = 0; i < 300; i++) {
  945. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  946. return true;
  947. mdelay(1);
  948. }
  949. return false;
  950. }
  951. done:
  952. return true;
  953. }
  954. union external_encoder_control {
  955. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  956. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  957. };
  958. static void
  959. atombios_external_encoder_setup(struct drm_encoder *encoder,
  960. struct drm_encoder *ext_encoder,
  961. int action)
  962. {
  963. struct drm_device *dev = encoder->dev;
  964. struct radeon_device *rdev = dev->dev_private;
  965. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  966. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  967. union external_encoder_control args;
  968. struct drm_connector *connector;
  969. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  970. u8 frev, crev;
  971. int dp_clock = 0;
  972. int dp_lane_count = 0;
  973. int connector_object_id = 0;
  974. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  975. int bpc = 8;
  976. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  977. connector = radeon_get_connector_for_encoder_init(encoder);
  978. else
  979. connector = radeon_get_connector_for_encoder(encoder);
  980. if (connector) {
  981. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  982. struct radeon_connector_atom_dig *dig_connector =
  983. radeon_connector->con_priv;
  984. dp_clock = dig_connector->dp_clock;
  985. dp_lane_count = dig_connector->dp_lane_count;
  986. connector_object_id =
  987. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  988. bpc = connector->display_info.bpc;
  989. }
  990. memset(&args, 0, sizeof(args));
  991. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  992. return;
  993. switch (frev) {
  994. case 1:
  995. /* no params on frev 1 */
  996. break;
  997. case 2:
  998. switch (crev) {
  999. case 1:
  1000. case 2:
  1001. args.v1.sDigEncoder.ucAction = action;
  1002. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1003. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1004. if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
  1005. if (dp_clock == 270000)
  1006. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1007. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1008. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1009. args.v1.sDigEncoder.ucLaneNum = 8;
  1010. else
  1011. args.v1.sDigEncoder.ucLaneNum = 4;
  1012. break;
  1013. case 3:
  1014. args.v3.sExtEncoder.ucAction = action;
  1015. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1016. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1017. else
  1018. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1019. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1020. if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
  1021. if (dp_clock == 270000)
  1022. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1023. else if (dp_clock == 540000)
  1024. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1025. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1026. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1027. args.v3.sExtEncoder.ucLaneNum = 8;
  1028. else
  1029. args.v3.sExtEncoder.ucLaneNum = 4;
  1030. switch (ext_enum) {
  1031. case GRAPH_OBJECT_ENUM_ID1:
  1032. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1033. break;
  1034. case GRAPH_OBJECT_ENUM_ID2:
  1035. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1036. break;
  1037. case GRAPH_OBJECT_ENUM_ID3:
  1038. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1039. break;
  1040. }
  1041. switch (bpc) {
  1042. case 0:
  1043. args.v3.sExtEncoder.ucBitPerColor = PANEL_BPC_UNDEFINE;
  1044. break;
  1045. case 6:
  1046. args.v3.sExtEncoder.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  1047. break;
  1048. case 8:
  1049. default:
  1050. args.v3.sExtEncoder.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  1051. break;
  1052. case 10:
  1053. args.v3.sExtEncoder.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  1054. break;
  1055. case 12:
  1056. args.v3.sExtEncoder.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  1057. break;
  1058. case 16:
  1059. args.v3.sExtEncoder.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  1060. break;
  1061. }
  1062. break;
  1063. default:
  1064. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1065. return;
  1066. }
  1067. break;
  1068. default:
  1069. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1070. return;
  1071. }
  1072. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1073. }
  1074. static void
  1075. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1076. {
  1077. struct drm_device *dev = encoder->dev;
  1078. struct radeon_device *rdev = dev->dev_private;
  1079. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1080. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1081. ENABLE_YUV_PS_ALLOCATION args;
  1082. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1083. uint32_t temp, reg;
  1084. memset(&args, 0, sizeof(args));
  1085. if (rdev->family >= CHIP_R600)
  1086. reg = R600_BIOS_3_SCRATCH;
  1087. else
  1088. reg = RADEON_BIOS_3_SCRATCH;
  1089. /* XXX: fix up scratch reg handling */
  1090. temp = RREG32(reg);
  1091. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1092. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1093. (radeon_crtc->crtc_id << 18)));
  1094. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1095. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1096. else
  1097. WREG32(reg, 0);
  1098. if (enable)
  1099. args.ucEnable = ATOM_ENABLE;
  1100. args.ucCRTC = radeon_crtc->crtc_id;
  1101. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1102. WREG32(reg, temp);
  1103. }
  1104. static void
  1105. radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
  1106. {
  1107. struct drm_device *dev = encoder->dev;
  1108. struct radeon_device *rdev = dev->dev_private;
  1109. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1110. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1111. int index = 0;
  1112. memset(&args, 0, sizeof(args));
  1113. switch (radeon_encoder->encoder_id) {
  1114. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1115. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1116. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1117. break;
  1118. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1119. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1120. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1121. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1122. break;
  1123. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1124. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1125. break;
  1126. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1127. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1128. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1129. else
  1130. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1131. break;
  1132. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1133. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1134. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1135. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1136. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1137. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1138. else
  1139. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1140. break;
  1141. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1142. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1143. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1144. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1145. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1146. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1147. else
  1148. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1149. break;
  1150. default:
  1151. return;
  1152. }
  1153. switch (mode) {
  1154. case DRM_MODE_DPMS_ON:
  1155. args.ucAction = ATOM_ENABLE;
  1156. /* workaround for DVOOutputControl on some RS690 systems */
  1157. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
  1158. u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
  1159. WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
  1160. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1161. WREG32(RADEON_BIOS_3_SCRATCH, reg);
  1162. } else
  1163. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1164. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1165. args.ucAction = ATOM_LCD_BLON;
  1166. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1167. }
  1168. break;
  1169. case DRM_MODE_DPMS_STANDBY:
  1170. case DRM_MODE_DPMS_SUSPEND:
  1171. case DRM_MODE_DPMS_OFF:
  1172. args.ucAction = ATOM_DISABLE;
  1173. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1174. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1175. args.ucAction = ATOM_LCD_BLOFF;
  1176. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1177. }
  1178. break;
  1179. }
  1180. }
  1181. static void
  1182. radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
  1183. {
  1184. struct drm_device *dev = encoder->dev;
  1185. struct radeon_device *rdev = dev->dev_private;
  1186. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1187. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1188. struct radeon_connector *radeon_connector = NULL;
  1189. struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
  1190. if (connector) {
  1191. radeon_connector = to_radeon_connector(connector);
  1192. radeon_dig_connector = radeon_connector->con_priv;
  1193. }
  1194. switch (mode) {
  1195. case DRM_MODE_DPMS_ON:
  1196. /* some early dce3.2 boards have a bug in their transmitter control table */
  1197. if ((rdev->family == CHIP_RV710) || (rdev->family == CHIP_RV730) ||
  1198. ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev))
  1199. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1200. else
  1201. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1202. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1203. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1204. atombios_set_edp_panel_power(connector,
  1205. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1206. radeon_dig_connector->edp_on = true;
  1207. }
  1208. radeon_dp_link_train(encoder, connector);
  1209. if (ASIC_IS_DCE4(rdev))
  1210. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
  1211. }
  1212. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1213. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1214. break;
  1215. case DRM_MODE_DPMS_STANDBY:
  1216. case DRM_MODE_DPMS_SUSPEND:
  1217. case DRM_MODE_DPMS_OFF:
  1218. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev))
  1219. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1220. else
  1221. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1222. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1223. if (ASIC_IS_DCE4(rdev))
  1224. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1225. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1226. atombios_set_edp_panel_power(connector,
  1227. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1228. radeon_dig_connector->edp_on = false;
  1229. }
  1230. }
  1231. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1232. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1233. break;
  1234. }
  1235. }
  1236. static void
  1237. radeon_atom_encoder_dpms_ext(struct drm_encoder *encoder,
  1238. struct drm_encoder *ext_encoder,
  1239. int mode)
  1240. {
  1241. struct drm_device *dev = encoder->dev;
  1242. struct radeon_device *rdev = dev->dev_private;
  1243. switch (mode) {
  1244. case DRM_MODE_DPMS_ON:
  1245. default:
  1246. if (ASIC_IS_DCE41(rdev)) {
  1247. atombios_external_encoder_setup(encoder, ext_encoder,
  1248. EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT);
  1249. atombios_external_encoder_setup(encoder, ext_encoder,
  1250. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF);
  1251. } else
  1252. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1253. break;
  1254. case DRM_MODE_DPMS_STANDBY:
  1255. case DRM_MODE_DPMS_SUSPEND:
  1256. case DRM_MODE_DPMS_OFF:
  1257. if (ASIC_IS_DCE41(rdev)) {
  1258. atombios_external_encoder_setup(encoder, ext_encoder,
  1259. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING);
  1260. atombios_external_encoder_setup(encoder, ext_encoder,
  1261. EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT);
  1262. } else
  1263. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
  1264. break;
  1265. }
  1266. }
  1267. static void
  1268. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1269. {
  1270. struct drm_device *dev = encoder->dev;
  1271. struct radeon_device *rdev = dev->dev_private;
  1272. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1273. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1274. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1275. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1276. radeon_encoder->active_device);
  1277. switch (radeon_encoder->encoder_id) {
  1278. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1279. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1280. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1281. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1282. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1283. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1284. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1285. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1286. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1287. break;
  1288. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1289. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1290. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1291. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1292. radeon_atom_encoder_dpms_dig(encoder, mode);
  1293. break;
  1294. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1295. if (ASIC_IS_DCE5(rdev)) {
  1296. switch (mode) {
  1297. case DRM_MODE_DPMS_ON:
  1298. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1299. break;
  1300. case DRM_MODE_DPMS_STANDBY:
  1301. case DRM_MODE_DPMS_SUSPEND:
  1302. case DRM_MODE_DPMS_OFF:
  1303. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1304. break;
  1305. }
  1306. } else if (ASIC_IS_DCE3(rdev))
  1307. radeon_atom_encoder_dpms_dig(encoder, mode);
  1308. else
  1309. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1310. break;
  1311. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1312. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1313. if (ASIC_IS_DCE5(rdev)) {
  1314. switch (mode) {
  1315. case DRM_MODE_DPMS_ON:
  1316. atombios_dac_setup(encoder, ATOM_ENABLE);
  1317. break;
  1318. case DRM_MODE_DPMS_STANDBY:
  1319. case DRM_MODE_DPMS_SUSPEND:
  1320. case DRM_MODE_DPMS_OFF:
  1321. atombios_dac_setup(encoder, ATOM_DISABLE);
  1322. break;
  1323. }
  1324. } else
  1325. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1326. break;
  1327. default:
  1328. return;
  1329. }
  1330. if (ext_encoder)
  1331. radeon_atom_encoder_dpms_ext(encoder, ext_encoder, mode);
  1332. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1333. }
  1334. union crtc_source_param {
  1335. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1336. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1337. };
  1338. static void
  1339. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1340. {
  1341. struct drm_device *dev = encoder->dev;
  1342. struct radeon_device *rdev = dev->dev_private;
  1343. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1344. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1345. union crtc_source_param args;
  1346. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1347. uint8_t frev, crev;
  1348. struct radeon_encoder_atom_dig *dig;
  1349. memset(&args, 0, sizeof(args));
  1350. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1351. return;
  1352. switch (frev) {
  1353. case 1:
  1354. switch (crev) {
  1355. case 1:
  1356. default:
  1357. if (ASIC_IS_AVIVO(rdev))
  1358. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1359. else {
  1360. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1361. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1362. } else {
  1363. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1364. }
  1365. }
  1366. switch (radeon_encoder->encoder_id) {
  1367. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1368. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1369. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1370. break;
  1371. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1372. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1373. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1374. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1375. else
  1376. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1377. break;
  1378. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1379. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1380. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1381. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1382. break;
  1383. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1384. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1385. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1386. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1387. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1388. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1389. else
  1390. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1391. break;
  1392. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1393. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1394. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1395. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1396. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1397. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1398. else
  1399. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1400. break;
  1401. }
  1402. break;
  1403. case 2:
  1404. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1405. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
  1406. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1407. if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
  1408. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1409. else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
  1410. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
  1411. else
  1412. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1413. } else
  1414. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1415. switch (radeon_encoder->encoder_id) {
  1416. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1417. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1418. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1419. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1420. dig = radeon_encoder->enc_priv;
  1421. switch (dig->dig_encoder) {
  1422. case 0:
  1423. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1424. break;
  1425. case 1:
  1426. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1427. break;
  1428. case 2:
  1429. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1430. break;
  1431. case 3:
  1432. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1433. break;
  1434. case 4:
  1435. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1436. break;
  1437. case 5:
  1438. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1439. break;
  1440. }
  1441. break;
  1442. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1443. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1444. break;
  1445. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1446. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1447. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1448. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1449. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1450. else
  1451. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1452. break;
  1453. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1454. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1455. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1456. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1457. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1458. else
  1459. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1460. break;
  1461. }
  1462. break;
  1463. }
  1464. break;
  1465. default:
  1466. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1467. return;
  1468. }
  1469. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1470. /* update scratch regs with new routing */
  1471. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1472. }
  1473. static void
  1474. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1475. struct drm_display_mode *mode)
  1476. {
  1477. struct drm_device *dev = encoder->dev;
  1478. struct radeon_device *rdev = dev->dev_private;
  1479. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1480. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1481. /* Funky macbooks */
  1482. if ((dev->pdev->device == 0x71C5) &&
  1483. (dev->pdev->subsystem_vendor == 0x106b) &&
  1484. (dev->pdev->subsystem_device == 0x0080)) {
  1485. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1486. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1487. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1488. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1489. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1490. }
  1491. }
  1492. /* set scaler clears this on some chips */
  1493. if (ASIC_IS_AVIVO(rdev) &&
  1494. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1495. if (ASIC_IS_DCE4(rdev)) {
  1496. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1497. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1498. EVERGREEN_INTERLEAVE_EN);
  1499. else
  1500. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1501. } else {
  1502. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1503. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1504. AVIVO_D1MODE_INTERLEAVE_EN);
  1505. else
  1506. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1507. }
  1508. }
  1509. }
  1510. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1511. {
  1512. struct drm_device *dev = encoder->dev;
  1513. struct radeon_device *rdev = dev->dev_private;
  1514. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1515. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1516. struct drm_encoder *test_encoder;
  1517. struct radeon_encoder_atom_dig *dig;
  1518. uint32_t dig_enc_in_use = 0;
  1519. /* DCE4/5 */
  1520. if (ASIC_IS_DCE4(rdev)) {
  1521. dig = radeon_encoder->enc_priv;
  1522. if (ASIC_IS_DCE41(rdev)) {
  1523. /* ontario follows DCE4 */
  1524. if (rdev->family == CHIP_PALM) {
  1525. if (dig->linkb)
  1526. return 1;
  1527. else
  1528. return 0;
  1529. } else
  1530. /* llano follows DCE3.2 */
  1531. return radeon_crtc->crtc_id;
  1532. } else {
  1533. switch (radeon_encoder->encoder_id) {
  1534. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1535. if (dig->linkb)
  1536. return 1;
  1537. else
  1538. return 0;
  1539. break;
  1540. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1541. if (dig->linkb)
  1542. return 3;
  1543. else
  1544. return 2;
  1545. break;
  1546. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1547. if (dig->linkb)
  1548. return 5;
  1549. else
  1550. return 4;
  1551. break;
  1552. }
  1553. }
  1554. }
  1555. /* on DCE32 and encoder can driver any block so just crtc id */
  1556. if (ASIC_IS_DCE32(rdev)) {
  1557. return radeon_crtc->crtc_id;
  1558. }
  1559. /* on DCE3 - LVTMA can only be driven by DIGB */
  1560. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1561. struct radeon_encoder *radeon_test_encoder;
  1562. if (encoder == test_encoder)
  1563. continue;
  1564. if (!radeon_encoder_is_digital(test_encoder))
  1565. continue;
  1566. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1567. dig = radeon_test_encoder->enc_priv;
  1568. if (dig->dig_encoder >= 0)
  1569. dig_enc_in_use |= (1 << dig->dig_encoder);
  1570. }
  1571. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1572. if (dig_enc_in_use & 0x2)
  1573. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1574. return 1;
  1575. }
  1576. if (!(dig_enc_in_use & 1))
  1577. return 0;
  1578. return 1;
  1579. }
  1580. /* This only needs to be called once at startup */
  1581. void
  1582. radeon_atom_encoder_init(struct radeon_device *rdev)
  1583. {
  1584. struct drm_device *dev = rdev->ddev;
  1585. struct drm_encoder *encoder;
  1586. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1587. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1588. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1589. switch (radeon_encoder->encoder_id) {
  1590. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1591. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1592. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1593. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1594. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1595. break;
  1596. default:
  1597. break;
  1598. }
  1599. if (ext_encoder && ASIC_IS_DCE41(rdev))
  1600. atombios_external_encoder_setup(encoder, ext_encoder,
  1601. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1602. }
  1603. }
  1604. static void
  1605. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1606. struct drm_display_mode *mode,
  1607. struct drm_display_mode *adjusted_mode)
  1608. {
  1609. struct drm_device *dev = encoder->dev;
  1610. struct radeon_device *rdev = dev->dev_private;
  1611. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1612. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1613. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1614. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1615. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1616. atombios_yuv_setup(encoder, true);
  1617. else
  1618. atombios_yuv_setup(encoder, false);
  1619. }
  1620. switch (radeon_encoder->encoder_id) {
  1621. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1622. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1623. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1624. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1625. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1626. break;
  1627. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1628. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1629. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1630. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1631. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1632. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1633. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1634. if (!connector)
  1635. dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  1636. else
  1637. dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
  1638. /* setup and enable the encoder */
  1639. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1640. atombios_dig_encoder_setup(encoder,
  1641. ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
  1642. dig->panel_mode);
  1643. } else if (ASIC_IS_DCE4(rdev)) {
  1644. /* disable the transmitter */
  1645. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1646. /* setup and enable the encoder */
  1647. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1648. /* enable the transmitter */
  1649. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1650. } else {
  1651. /* disable the encoder and transmitter */
  1652. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1653. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1654. /* setup and enable the encoder and transmitter */
  1655. atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
  1656. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1657. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1658. }
  1659. break;
  1660. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1661. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1662. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1663. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1664. break;
  1665. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1666. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1667. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1668. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1669. atombios_dac_setup(encoder, ATOM_ENABLE);
  1670. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1671. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1672. atombios_tv_setup(encoder, ATOM_ENABLE);
  1673. else
  1674. atombios_tv_setup(encoder, ATOM_DISABLE);
  1675. }
  1676. break;
  1677. }
  1678. if (ext_encoder) {
  1679. if (ASIC_IS_DCE41(rdev))
  1680. atombios_external_encoder_setup(encoder, ext_encoder,
  1681. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1682. else
  1683. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1684. }
  1685. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1686. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1687. r600_hdmi_enable(encoder);
  1688. r600_hdmi_setmode(encoder, adjusted_mode);
  1689. }
  1690. }
  1691. static bool
  1692. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1693. {
  1694. struct drm_device *dev = encoder->dev;
  1695. struct radeon_device *rdev = dev->dev_private;
  1696. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1697. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1698. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1699. ATOM_DEVICE_CV_SUPPORT |
  1700. ATOM_DEVICE_CRT_SUPPORT)) {
  1701. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1702. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1703. uint8_t frev, crev;
  1704. memset(&args, 0, sizeof(args));
  1705. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1706. return false;
  1707. args.sDacload.ucMisc = 0;
  1708. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1709. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1710. args.sDacload.ucDacType = ATOM_DAC_A;
  1711. else
  1712. args.sDacload.ucDacType = ATOM_DAC_B;
  1713. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1714. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1715. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1716. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1717. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1718. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1719. if (crev >= 3)
  1720. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1721. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1722. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1723. if (crev >= 3)
  1724. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1725. }
  1726. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1727. return true;
  1728. } else
  1729. return false;
  1730. }
  1731. static enum drm_connector_status
  1732. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1733. {
  1734. struct drm_device *dev = encoder->dev;
  1735. struct radeon_device *rdev = dev->dev_private;
  1736. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1737. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1738. uint32_t bios_0_scratch;
  1739. if (!atombios_dac_load_detect(encoder, connector)) {
  1740. DRM_DEBUG_KMS("detect returned false \n");
  1741. return connector_status_unknown;
  1742. }
  1743. if (rdev->family >= CHIP_R600)
  1744. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1745. else
  1746. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1747. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1748. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1749. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1750. return connector_status_connected;
  1751. }
  1752. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1753. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1754. return connector_status_connected;
  1755. }
  1756. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1757. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1758. return connector_status_connected;
  1759. }
  1760. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1761. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1762. return connector_status_connected; /* CTV */
  1763. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1764. return connector_status_connected; /* STV */
  1765. }
  1766. return connector_status_disconnected;
  1767. }
  1768. static enum drm_connector_status
  1769. radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1770. {
  1771. struct drm_device *dev = encoder->dev;
  1772. struct radeon_device *rdev = dev->dev_private;
  1773. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1774. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1775. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1776. u32 bios_0_scratch;
  1777. if (!ASIC_IS_DCE4(rdev))
  1778. return connector_status_unknown;
  1779. if (!ext_encoder)
  1780. return connector_status_unknown;
  1781. if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
  1782. return connector_status_unknown;
  1783. /* load detect on the dp bridge */
  1784. atombios_external_encoder_setup(encoder, ext_encoder,
  1785. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
  1786. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1787. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1788. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1789. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1790. return connector_status_connected;
  1791. }
  1792. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1793. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1794. return connector_status_connected;
  1795. }
  1796. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1797. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1798. return connector_status_connected;
  1799. }
  1800. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1801. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1802. return connector_status_connected; /* CTV */
  1803. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1804. return connector_status_connected; /* STV */
  1805. }
  1806. return connector_status_disconnected;
  1807. }
  1808. void
  1809. radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
  1810. {
  1811. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1812. if (ext_encoder)
  1813. /* ddc_setup on the dp bridge */
  1814. atombios_external_encoder_setup(encoder, ext_encoder,
  1815. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
  1816. }
  1817. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1818. {
  1819. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1820. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1821. if ((radeon_encoder->active_device &
  1822. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  1823. (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  1824. ENCODER_OBJECT_ID_NONE)) {
  1825. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1826. if (dig)
  1827. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1828. }
  1829. radeon_atom_output_lock(encoder, true);
  1830. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1831. if (connector) {
  1832. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1833. /* select the clock/data port if it uses a router */
  1834. if (radeon_connector->router.cd_valid)
  1835. radeon_router_select_cd_port(radeon_connector);
  1836. /* turn eDP panel on for mode set */
  1837. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  1838. atombios_set_edp_panel_power(connector,
  1839. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1840. }
  1841. /* this is needed for the pll/ss setup to work correctly in some cases */
  1842. atombios_set_encoder_crtc_source(encoder);
  1843. }
  1844. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1845. {
  1846. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1847. radeon_atom_output_lock(encoder, false);
  1848. }
  1849. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1850. {
  1851. struct drm_device *dev = encoder->dev;
  1852. struct radeon_device *rdev = dev->dev_private;
  1853. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1854. struct radeon_encoder_atom_dig *dig;
  1855. /* check for pre-DCE3 cards with shared encoders;
  1856. * can't really use the links individually, so don't disable
  1857. * the encoder if it's in use by another connector
  1858. */
  1859. if (!ASIC_IS_DCE3(rdev)) {
  1860. struct drm_encoder *other_encoder;
  1861. struct radeon_encoder *other_radeon_encoder;
  1862. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  1863. other_radeon_encoder = to_radeon_encoder(other_encoder);
  1864. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  1865. drm_helper_encoder_in_use(other_encoder))
  1866. goto disable_done;
  1867. }
  1868. }
  1869. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1870. switch (radeon_encoder->encoder_id) {
  1871. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1872. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1873. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1874. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1875. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  1876. break;
  1877. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1878. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1879. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1880. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1881. if (ASIC_IS_DCE4(rdev))
  1882. /* disable the transmitter */
  1883. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1884. else {
  1885. /* disable the encoder and transmitter */
  1886. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1887. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1888. }
  1889. break;
  1890. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1891. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1892. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1893. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1894. break;
  1895. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1896. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1897. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1898. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1899. atombios_dac_setup(encoder, ATOM_DISABLE);
  1900. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1901. atombios_tv_setup(encoder, ATOM_DISABLE);
  1902. break;
  1903. }
  1904. disable_done:
  1905. if (radeon_encoder_is_digital(encoder)) {
  1906. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  1907. r600_hdmi_disable(encoder);
  1908. dig = radeon_encoder->enc_priv;
  1909. dig->dig_encoder = -1;
  1910. }
  1911. radeon_encoder->active_device = 0;
  1912. }
  1913. /* these are handled by the primary encoders */
  1914. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  1915. {
  1916. }
  1917. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  1918. {
  1919. }
  1920. static void
  1921. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  1922. struct drm_display_mode *mode,
  1923. struct drm_display_mode *adjusted_mode)
  1924. {
  1925. }
  1926. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  1927. {
  1928. }
  1929. static void
  1930. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  1931. {
  1932. }
  1933. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  1934. struct drm_display_mode *mode,
  1935. struct drm_display_mode *adjusted_mode)
  1936. {
  1937. return true;
  1938. }
  1939. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  1940. .dpms = radeon_atom_ext_dpms,
  1941. .mode_fixup = radeon_atom_ext_mode_fixup,
  1942. .prepare = radeon_atom_ext_prepare,
  1943. .mode_set = radeon_atom_ext_mode_set,
  1944. .commit = radeon_atom_ext_commit,
  1945. .disable = radeon_atom_ext_disable,
  1946. /* no detect for TMDS/LVDS yet */
  1947. };
  1948. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1949. .dpms = radeon_atom_encoder_dpms,
  1950. .mode_fixup = radeon_atom_mode_fixup,
  1951. .prepare = radeon_atom_encoder_prepare,
  1952. .mode_set = radeon_atom_encoder_mode_set,
  1953. .commit = radeon_atom_encoder_commit,
  1954. .disable = radeon_atom_encoder_disable,
  1955. .detect = radeon_atom_dig_detect,
  1956. };
  1957. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1958. .dpms = radeon_atom_encoder_dpms,
  1959. .mode_fixup = radeon_atom_mode_fixup,
  1960. .prepare = radeon_atom_encoder_prepare,
  1961. .mode_set = radeon_atom_encoder_mode_set,
  1962. .commit = radeon_atom_encoder_commit,
  1963. .detect = radeon_atom_dac_detect,
  1964. };
  1965. void radeon_enc_destroy(struct drm_encoder *encoder)
  1966. {
  1967. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1968. kfree(radeon_encoder->enc_priv);
  1969. drm_encoder_cleanup(encoder);
  1970. kfree(radeon_encoder);
  1971. }
  1972. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1973. .destroy = radeon_enc_destroy,
  1974. };
  1975. struct radeon_encoder_atom_dac *
  1976. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1977. {
  1978. struct drm_device *dev = radeon_encoder->base.dev;
  1979. struct radeon_device *rdev = dev->dev_private;
  1980. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1981. if (!dac)
  1982. return NULL;
  1983. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1984. return dac;
  1985. }
  1986. struct radeon_encoder_atom_dig *
  1987. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1988. {
  1989. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1990. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1991. if (!dig)
  1992. return NULL;
  1993. /* coherent mode by default */
  1994. dig->coherent_mode = true;
  1995. dig->dig_encoder = -1;
  1996. if (encoder_enum == 2)
  1997. dig->linkb = true;
  1998. else
  1999. dig->linkb = false;
  2000. return dig;
  2001. }
  2002. void
  2003. radeon_add_atom_encoder(struct drm_device *dev,
  2004. uint32_t encoder_enum,
  2005. uint32_t supported_device,
  2006. u16 caps)
  2007. {
  2008. struct radeon_device *rdev = dev->dev_private;
  2009. struct drm_encoder *encoder;
  2010. struct radeon_encoder *radeon_encoder;
  2011. /* see if we already added it */
  2012. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2013. radeon_encoder = to_radeon_encoder(encoder);
  2014. if (radeon_encoder->encoder_enum == encoder_enum) {
  2015. radeon_encoder->devices |= supported_device;
  2016. return;
  2017. }
  2018. }
  2019. /* add a new one */
  2020. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  2021. if (!radeon_encoder)
  2022. return;
  2023. encoder = &radeon_encoder->base;
  2024. switch (rdev->num_crtc) {
  2025. case 1:
  2026. encoder->possible_crtcs = 0x1;
  2027. break;
  2028. case 2:
  2029. default:
  2030. encoder->possible_crtcs = 0x3;
  2031. break;
  2032. case 4:
  2033. encoder->possible_crtcs = 0xf;
  2034. break;
  2035. case 6:
  2036. encoder->possible_crtcs = 0x3f;
  2037. break;
  2038. }
  2039. radeon_encoder->enc_priv = NULL;
  2040. radeon_encoder->encoder_enum = encoder_enum;
  2041. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2042. radeon_encoder->devices = supported_device;
  2043. radeon_encoder->rmx_type = RMX_OFF;
  2044. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  2045. radeon_encoder->is_ext_encoder = false;
  2046. radeon_encoder->caps = caps;
  2047. switch (radeon_encoder->encoder_id) {
  2048. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2049. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2050. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2051. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2052. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2053. radeon_encoder->rmx_type = RMX_FULL;
  2054. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2055. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2056. } else {
  2057. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2058. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2059. }
  2060. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2061. break;
  2062. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2063. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2064. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2065. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2066. break;
  2067. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2068. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2069. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2070. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  2071. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2072. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2073. break;
  2074. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2075. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2076. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2077. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2078. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2079. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2080. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2081. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2082. radeon_encoder->rmx_type = RMX_FULL;
  2083. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2084. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2085. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2086. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2087. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2088. } else {
  2089. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2090. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2091. }
  2092. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2093. break;
  2094. case ENCODER_OBJECT_ID_SI170B:
  2095. case ENCODER_OBJECT_ID_CH7303:
  2096. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2097. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2098. case ENCODER_OBJECT_ID_TITFP513:
  2099. case ENCODER_OBJECT_ID_VT1623:
  2100. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2101. case ENCODER_OBJECT_ID_TRAVIS:
  2102. case ENCODER_OBJECT_ID_NUTMEG:
  2103. /* these are handled by the primary encoders */
  2104. radeon_encoder->is_ext_encoder = true;
  2105. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2106. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2107. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2108. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2109. else
  2110. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2111. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2112. break;
  2113. }
  2114. }