atombios_crtc.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  48. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  49. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  50. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  57. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  58. } else if (a2 > a1) {
  59. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  60. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
  66. args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
  67. args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
  68. args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. /* fixme - fill in enc_priv for atom dac */
  81. enum radeon_tv_std tv_std = TV_STD_NTSC;
  82. bool is_tv = false, is_cv = false;
  83. struct drm_encoder *encoder;
  84. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  85. return;
  86. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  87. /* find tv std */
  88. if (encoder->crtc == crtc) {
  89. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  90. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  91. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  92. tv_std = tv_dac->tv_std;
  93. is_tv = true;
  94. }
  95. }
  96. }
  97. memset(&args, 0, sizeof(args));
  98. args.ucScaler = radeon_crtc->crtc_id;
  99. if (is_tv) {
  100. switch (tv_std) {
  101. case TV_STD_NTSC:
  102. default:
  103. args.ucTVStandard = ATOM_TV_NTSC;
  104. break;
  105. case TV_STD_PAL:
  106. args.ucTVStandard = ATOM_TV_PAL;
  107. break;
  108. case TV_STD_PAL_M:
  109. args.ucTVStandard = ATOM_TV_PALM;
  110. break;
  111. case TV_STD_PAL_60:
  112. args.ucTVStandard = ATOM_TV_PAL60;
  113. break;
  114. case TV_STD_NTSC_J:
  115. args.ucTVStandard = ATOM_TV_NTSCJ;
  116. break;
  117. case TV_STD_SCART_PAL:
  118. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  119. break;
  120. case TV_STD_SECAM:
  121. args.ucTVStandard = ATOM_TV_SECAM;
  122. break;
  123. case TV_STD_PAL_CN:
  124. args.ucTVStandard = ATOM_TV_PALCN;
  125. break;
  126. }
  127. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  128. } else if (is_cv) {
  129. args.ucTVStandard = ATOM_TV_CV;
  130. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  131. } else {
  132. switch (radeon_crtc->rmx_type) {
  133. case RMX_FULL:
  134. args.ucEnable = ATOM_SCALER_EXPANSION;
  135. break;
  136. case RMX_CENTER:
  137. args.ucEnable = ATOM_SCALER_CENTER;
  138. break;
  139. case RMX_ASPECT:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. default:
  143. if (ASIC_IS_AVIVO(rdev))
  144. args.ucEnable = ATOM_SCALER_DISABLE;
  145. else
  146. args.ucEnable = ATOM_SCALER_CENTER;
  147. break;
  148. }
  149. }
  150. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  151. if ((is_tv || is_cv)
  152. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  153. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  154. }
  155. }
  156. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  157. {
  158. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  159. struct drm_device *dev = crtc->dev;
  160. struct radeon_device *rdev = dev->dev_private;
  161. int index =
  162. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  163. ENABLE_CRTC_PS_ALLOCATION args;
  164. memset(&args, 0, sizeof(args));
  165. args.ucCRTC = radeon_crtc->crtc_id;
  166. args.ucEnable = lock;
  167. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  168. }
  169. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  170. {
  171. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  172. struct drm_device *dev = crtc->dev;
  173. struct radeon_device *rdev = dev->dev_private;
  174. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  175. ENABLE_CRTC_PS_ALLOCATION args;
  176. memset(&args, 0, sizeof(args));
  177. args.ucCRTC = radeon_crtc->crtc_id;
  178. args.ucEnable = state;
  179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  180. }
  181. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  182. {
  183. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  184. struct drm_device *dev = crtc->dev;
  185. struct radeon_device *rdev = dev->dev_private;
  186. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  187. ENABLE_CRTC_PS_ALLOCATION args;
  188. memset(&args, 0, sizeof(args));
  189. args.ucCRTC = radeon_crtc->crtc_id;
  190. args.ucEnable = state;
  191. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  192. }
  193. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  194. {
  195. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  196. struct drm_device *dev = crtc->dev;
  197. struct radeon_device *rdev = dev->dev_private;
  198. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  199. BLANK_CRTC_PS_ALLOCATION args;
  200. memset(&args, 0, sizeof(args));
  201. args.ucCRTC = radeon_crtc->crtc_id;
  202. args.ucBlanking = state;
  203. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  204. }
  205. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  206. {
  207. struct drm_device *dev = crtc->dev;
  208. struct radeon_device *rdev = dev->dev_private;
  209. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  210. switch (mode) {
  211. case DRM_MODE_DPMS_ON:
  212. radeon_crtc->enabled = true;
  213. /* adjust pm to dpms changes BEFORE enabling crtcs */
  214. radeon_pm_compute_clocks(rdev);
  215. atombios_enable_crtc(crtc, ATOM_ENABLE);
  216. if (ASIC_IS_DCE3(rdev))
  217. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  218. atombios_blank_crtc(crtc, ATOM_DISABLE);
  219. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  220. radeon_crtc_load_lut(crtc);
  221. break;
  222. case DRM_MODE_DPMS_STANDBY:
  223. case DRM_MODE_DPMS_SUSPEND:
  224. case DRM_MODE_DPMS_OFF:
  225. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  226. if (radeon_crtc->enabled)
  227. atombios_blank_crtc(crtc, ATOM_ENABLE);
  228. if (ASIC_IS_DCE3(rdev))
  229. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  230. atombios_enable_crtc(crtc, ATOM_DISABLE);
  231. radeon_crtc->enabled = false;
  232. /* adjust pm to dpms changes AFTER disabling crtcs */
  233. radeon_pm_compute_clocks(rdev);
  234. break;
  235. }
  236. }
  237. static void
  238. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  239. struct drm_display_mode *mode)
  240. {
  241. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  242. struct drm_device *dev = crtc->dev;
  243. struct radeon_device *rdev = dev->dev_private;
  244. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  245. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  246. u16 misc = 0;
  247. memset(&args, 0, sizeof(args));
  248. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  249. args.usH_Blanking_Time =
  250. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  251. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  252. args.usV_Blanking_Time =
  253. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  254. args.usH_SyncOffset =
  255. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  256. args.usH_SyncWidth =
  257. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  258. args.usV_SyncOffset =
  259. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  260. args.usV_SyncWidth =
  261. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  262. args.ucH_Border = radeon_crtc->h_border;
  263. args.ucV_Border = radeon_crtc->v_border;
  264. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  265. misc |= ATOM_VSYNC_POLARITY;
  266. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  267. misc |= ATOM_HSYNC_POLARITY;
  268. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  269. misc |= ATOM_COMPOSITESYNC;
  270. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  271. misc |= ATOM_INTERLACE;
  272. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  273. misc |= ATOM_DOUBLE_CLOCK_MODE;
  274. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  275. args.ucCRTC = radeon_crtc->crtc_id;
  276. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  277. }
  278. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  279. struct drm_display_mode *mode)
  280. {
  281. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  282. struct drm_device *dev = crtc->dev;
  283. struct radeon_device *rdev = dev->dev_private;
  284. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  285. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  286. u16 misc = 0;
  287. memset(&args, 0, sizeof(args));
  288. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  289. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  290. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  291. args.usH_SyncWidth =
  292. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  293. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  294. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  295. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  296. args.usV_SyncWidth =
  297. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  298. args.ucOverscanRight = radeon_crtc->h_border;
  299. args.ucOverscanLeft = radeon_crtc->h_border;
  300. args.ucOverscanBottom = radeon_crtc->v_border;
  301. args.ucOverscanTop = radeon_crtc->v_border;
  302. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  303. misc |= ATOM_VSYNC_POLARITY;
  304. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  305. misc |= ATOM_HSYNC_POLARITY;
  306. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  307. misc |= ATOM_COMPOSITESYNC;
  308. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  309. misc |= ATOM_INTERLACE;
  310. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  311. misc |= ATOM_DOUBLE_CLOCK_MODE;
  312. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  313. args.ucCRTC = radeon_crtc->crtc_id;
  314. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  315. }
  316. static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
  317. {
  318. u32 ss_cntl;
  319. if (ASIC_IS_DCE4(rdev)) {
  320. switch (pll_id) {
  321. case ATOM_PPLL1:
  322. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  323. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  324. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  325. break;
  326. case ATOM_PPLL2:
  327. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  328. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  329. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  330. break;
  331. case ATOM_DCPLL:
  332. case ATOM_PPLL_INVALID:
  333. return;
  334. }
  335. } else if (ASIC_IS_AVIVO(rdev)) {
  336. switch (pll_id) {
  337. case ATOM_PPLL1:
  338. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  339. ss_cntl &= ~1;
  340. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  341. break;
  342. case ATOM_PPLL2:
  343. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  344. ss_cntl &= ~1;
  345. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  346. break;
  347. case ATOM_DCPLL:
  348. case ATOM_PPLL_INVALID:
  349. return;
  350. }
  351. }
  352. }
  353. union atom_enable_ss {
  354. ENABLE_LVDS_SS_PARAMETERS lvds_ss;
  355. ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
  356. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  357. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
  358. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
  359. };
  360. static void atombios_crtc_program_ss(struct radeon_device *rdev,
  361. int enable,
  362. int pll_id,
  363. struct radeon_atom_ss *ss)
  364. {
  365. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  366. union atom_enable_ss args;
  367. memset(&args, 0, sizeof(args));
  368. if (ASIC_IS_DCE5(rdev)) {
  369. args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
  370. args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  371. switch (pll_id) {
  372. case ATOM_PPLL1:
  373. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
  374. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  375. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  376. break;
  377. case ATOM_PPLL2:
  378. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
  379. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  380. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  381. break;
  382. case ATOM_DCPLL:
  383. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
  384. args.v3.usSpreadSpectrumAmount = cpu_to_le16(0);
  385. args.v3.usSpreadSpectrumStep = cpu_to_le16(0);
  386. break;
  387. case ATOM_PPLL_INVALID:
  388. return;
  389. }
  390. args.v3.ucEnable = enable;
  391. if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK))
  392. args.v3.ucEnable = ATOM_DISABLE;
  393. } else if (ASIC_IS_DCE4(rdev)) {
  394. args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  395. args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  396. switch (pll_id) {
  397. case ATOM_PPLL1:
  398. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
  399. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  400. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  401. break;
  402. case ATOM_PPLL2:
  403. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
  404. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  405. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  406. break;
  407. case ATOM_DCPLL:
  408. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
  409. args.v2.usSpreadSpectrumAmount = cpu_to_le16(0);
  410. args.v2.usSpreadSpectrumStep = cpu_to_le16(0);
  411. break;
  412. case ATOM_PPLL_INVALID:
  413. return;
  414. }
  415. args.v2.ucEnable = enable;
  416. if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE41(rdev))
  417. args.v2.ucEnable = ATOM_DISABLE;
  418. } else if (ASIC_IS_DCE3(rdev)) {
  419. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  420. args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  421. args.v1.ucSpreadSpectrumStep = ss->step;
  422. args.v1.ucSpreadSpectrumDelay = ss->delay;
  423. args.v1.ucSpreadSpectrumRange = ss->range;
  424. args.v1.ucPpll = pll_id;
  425. args.v1.ucEnable = enable;
  426. } else if (ASIC_IS_AVIVO(rdev)) {
  427. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  428. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  429. atombios_disable_ss(rdev, pll_id);
  430. return;
  431. }
  432. args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  433. args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  434. args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
  435. args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
  436. args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
  437. args.lvds_ss_2.ucEnable = enable;
  438. } else {
  439. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  440. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  441. atombios_disable_ss(rdev, pll_id);
  442. return;
  443. }
  444. args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  445. args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  446. args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
  447. args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
  448. args.lvds_ss.ucEnable = enable;
  449. }
  450. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  451. }
  452. union adjust_pixel_clock {
  453. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  454. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  455. };
  456. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  457. struct drm_display_mode *mode,
  458. struct radeon_pll *pll,
  459. bool ss_enabled,
  460. struct radeon_atom_ss *ss)
  461. {
  462. struct drm_device *dev = crtc->dev;
  463. struct radeon_device *rdev = dev->dev_private;
  464. struct drm_encoder *encoder = NULL;
  465. struct radeon_encoder *radeon_encoder = NULL;
  466. struct drm_connector *connector = NULL;
  467. u32 adjusted_clock = mode->clock;
  468. int encoder_mode = 0;
  469. u32 dp_clock = mode->clock;
  470. int bpc = 8;
  471. bool is_duallink = false;
  472. /* reset the pll flags */
  473. pll->flags = 0;
  474. if (ASIC_IS_AVIVO(rdev)) {
  475. if ((rdev->family == CHIP_RS600) ||
  476. (rdev->family == CHIP_RS690) ||
  477. (rdev->family == CHIP_RS740))
  478. pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  479. RADEON_PLL_PREFER_CLOSEST_LOWER);
  480. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  481. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  482. else
  483. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  484. if (rdev->family < CHIP_RV770)
  485. pll->flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
  486. } else {
  487. pll->flags |= RADEON_PLL_LEGACY;
  488. if (mode->clock > 200000) /* range limits??? */
  489. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  490. else
  491. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  492. }
  493. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  494. if (encoder->crtc == crtc) {
  495. radeon_encoder = to_radeon_encoder(encoder);
  496. connector = radeon_get_connector_for_encoder(encoder);
  497. if (connector && connector->display_info.bpc)
  498. bpc = connector->display_info.bpc;
  499. encoder_mode = atombios_get_encoder_mode(encoder);
  500. is_duallink = radeon_dig_monitor_is_duallink(encoder, mode->clock);
  501. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  502. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
  503. if (connector) {
  504. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  505. struct radeon_connector_atom_dig *dig_connector =
  506. radeon_connector->con_priv;
  507. dp_clock = dig_connector->dp_clock;
  508. }
  509. }
  510. /* use recommended ref_div for ss */
  511. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  512. if (ss_enabled) {
  513. if (ss->refdiv) {
  514. pll->flags |= RADEON_PLL_USE_REF_DIV;
  515. pll->reference_div = ss->refdiv;
  516. if (ASIC_IS_AVIVO(rdev))
  517. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  518. }
  519. }
  520. }
  521. if (ASIC_IS_AVIVO(rdev)) {
  522. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  523. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  524. adjusted_clock = mode->clock * 2;
  525. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  526. pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  527. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  528. pll->flags |= RADEON_PLL_IS_LCD;
  529. } else {
  530. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  531. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  532. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  533. pll->flags |= RADEON_PLL_USE_REF_DIV;
  534. }
  535. break;
  536. }
  537. }
  538. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  539. * accordingly based on the encoder/transmitter to work around
  540. * special hw requirements.
  541. */
  542. if (ASIC_IS_DCE3(rdev)) {
  543. union adjust_pixel_clock args;
  544. u8 frev, crev;
  545. int index;
  546. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  547. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  548. &crev))
  549. return adjusted_clock;
  550. memset(&args, 0, sizeof(args));
  551. switch (frev) {
  552. case 1:
  553. switch (crev) {
  554. case 1:
  555. case 2:
  556. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  557. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  558. args.v1.ucEncodeMode = encoder_mode;
  559. if (ss_enabled && ss->percentage)
  560. args.v1.ucConfig |=
  561. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  562. atom_execute_table(rdev->mode_info.atom_context,
  563. index, (uint32_t *)&args);
  564. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  565. break;
  566. case 3:
  567. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  568. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  569. args.v3.sInput.ucEncodeMode = encoder_mode;
  570. args.v3.sInput.ucDispPllConfig = 0;
  571. if (ss_enabled && ss->percentage)
  572. args.v3.sInput.ucDispPllConfig |=
  573. DISPPLL_CONFIG_SS_ENABLE;
  574. if (ENCODER_MODE_IS_DP(encoder_mode)) {
  575. args.v3.sInput.ucDispPllConfig |=
  576. DISPPLL_CONFIG_COHERENT_MODE;
  577. /* 16200 or 27000 */
  578. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  579. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  580. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  581. if (encoder_mode == ATOM_ENCODER_MODE_HDMI)
  582. /* deep color support */
  583. args.v3.sInput.usPixelClock =
  584. cpu_to_le16((mode->clock * bpc / 8) / 10);
  585. if (dig->coherent_mode)
  586. args.v3.sInput.ucDispPllConfig |=
  587. DISPPLL_CONFIG_COHERENT_MODE;
  588. if (is_duallink)
  589. args.v3.sInput.ucDispPllConfig |=
  590. DISPPLL_CONFIG_DUAL_LINK;
  591. }
  592. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  593. ENCODER_OBJECT_ID_NONE)
  594. args.v3.sInput.ucExtTransmitterID =
  595. radeon_encoder_get_dp_bridge_encoder_id(encoder);
  596. else
  597. args.v3.sInput.ucExtTransmitterID = 0;
  598. atom_execute_table(rdev->mode_info.atom_context,
  599. index, (uint32_t *)&args);
  600. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  601. if (args.v3.sOutput.ucRefDiv) {
  602. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  603. pll->flags |= RADEON_PLL_USE_REF_DIV;
  604. pll->reference_div = args.v3.sOutput.ucRefDiv;
  605. }
  606. if (args.v3.sOutput.ucPostDiv) {
  607. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  608. pll->flags |= RADEON_PLL_USE_POST_DIV;
  609. pll->post_div = args.v3.sOutput.ucPostDiv;
  610. }
  611. break;
  612. default:
  613. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  614. return adjusted_clock;
  615. }
  616. break;
  617. default:
  618. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  619. return adjusted_clock;
  620. }
  621. }
  622. return adjusted_clock;
  623. }
  624. union set_pixel_clock {
  625. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  626. PIXEL_CLOCK_PARAMETERS v1;
  627. PIXEL_CLOCK_PARAMETERS_V2 v2;
  628. PIXEL_CLOCK_PARAMETERS_V3 v3;
  629. PIXEL_CLOCK_PARAMETERS_V5 v5;
  630. PIXEL_CLOCK_PARAMETERS_V6 v6;
  631. };
  632. /* on DCE5, make sure the voltage is high enough to support the
  633. * required disp clk.
  634. */
  635. static void atombios_crtc_set_dcpll(struct radeon_device *rdev,
  636. u32 dispclk)
  637. {
  638. u8 frev, crev;
  639. int index;
  640. union set_pixel_clock args;
  641. memset(&args, 0, sizeof(args));
  642. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  643. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  644. &crev))
  645. return;
  646. switch (frev) {
  647. case 1:
  648. switch (crev) {
  649. case 5:
  650. /* if the default dcpll clock is specified,
  651. * SetPixelClock provides the dividers
  652. */
  653. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  654. args.v5.usPixelClock = cpu_to_le16(dispclk);
  655. args.v5.ucPpll = ATOM_DCPLL;
  656. break;
  657. case 6:
  658. /* if the default dcpll clock is specified,
  659. * SetPixelClock provides the dividers
  660. */
  661. args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
  662. args.v6.ucPpll = ATOM_DCPLL;
  663. break;
  664. default:
  665. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  666. return;
  667. }
  668. break;
  669. default:
  670. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  671. return;
  672. }
  673. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  674. }
  675. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  676. u32 crtc_id,
  677. int pll_id,
  678. u32 encoder_mode,
  679. u32 encoder_id,
  680. u32 clock,
  681. u32 ref_div,
  682. u32 fb_div,
  683. u32 frac_fb_div,
  684. u32 post_div,
  685. int bpc,
  686. bool ss_enabled,
  687. struct radeon_atom_ss *ss)
  688. {
  689. struct drm_device *dev = crtc->dev;
  690. struct radeon_device *rdev = dev->dev_private;
  691. u8 frev, crev;
  692. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  693. union set_pixel_clock args;
  694. memset(&args, 0, sizeof(args));
  695. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  696. &crev))
  697. return;
  698. switch (frev) {
  699. case 1:
  700. switch (crev) {
  701. case 1:
  702. if (clock == ATOM_DISABLE)
  703. return;
  704. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  705. args.v1.usRefDiv = cpu_to_le16(ref_div);
  706. args.v1.usFbDiv = cpu_to_le16(fb_div);
  707. args.v1.ucFracFbDiv = frac_fb_div;
  708. args.v1.ucPostDiv = post_div;
  709. args.v1.ucPpll = pll_id;
  710. args.v1.ucCRTC = crtc_id;
  711. args.v1.ucRefDivSrc = 1;
  712. break;
  713. case 2:
  714. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  715. args.v2.usRefDiv = cpu_to_le16(ref_div);
  716. args.v2.usFbDiv = cpu_to_le16(fb_div);
  717. args.v2.ucFracFbDiv = frac_fb_div;
  718. args.v2.ucPostDiv = post_div;
  719. args.v2.ucPpll = pll_id;
  720. args.v2.ucCRTC = crtc_id;
  721. args.v2.ucRefDivSrc = 1;
  722. break;
  723. case 3:
  724. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  725. args.v3.usRefDiv = cpu_to_le16(ref_div);
  726. args.v3.usFbDiv = cpu_to_le16(fb_div);
  727. args.v3.ucFracFbDiv = frac_fb_div;
  728. args.v3.ucPostDiv = post_div;
  729. args.v3.ucPpll = pll_id;
  730. args.v3.ucMiscInfo = (pll_id << 2);
  731. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  732. args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
  733. args.v3.ucTransmitterId = encoder_id;
  734. args.v3.ucEncoderMode = encoder_mode;
  735. break;
  736. case 5:
  737. args.v5.ucCRTC = crtc_id;
  738. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  739. args.v5.ucRefDiv = ref_div;
  740. args.v5.usFbDiv = cpu_to_le16(fb_div);
  741. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  742. args.v5.ucPostDiv = post_div;
  743. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  744. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  745. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
  746. switch (bpc) {
  747. case 8:
  748. default:
  749. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
  750. break;
  751. case 10:
  752. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
  753. break;
  754. }
  755. args.v5.ucTransmitterID = encoder_id;
  756. args.v5.ucEncoderMode = encoder_mode;
  757. args.v5.ucPpll = pll_id;
  758. break;
  759. case 6:
  760. args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
  761. args.v6.ucRefDiv = ref_div;
  762. args.v6.usFbDiv = cpu_to_le16(fb_div);
  763. args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  764. args.v6.ucPostDiv = post_div;
  765. args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
  766. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  767. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
  768. switch (bpc) {
  769. case 8:
  770. default:
  771. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
  772. break;
  773. case 10:
  774. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP;
  775. break;
  776. case 12:
  777. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP;
  778. break;
  779. case 16:
  780. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
  781. break;
  782. }
  783. args.v6.ucTransmitterID = encoder_id;
  784. args.v6.ucEncoderMode = encoder_mode;
  785. args.v6.ucPpll = pll_id;
  786. break;
  787. default:
  788. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  789. return;
  790. }
  791. break;
  792. default:
  793. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  794. return;
  795. }
  796. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  797. }
  798. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  799. {
  800. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  801. struct drm_device *dev = crtc->dev;
  802. struct radeon_device *rdev = dev->dev_private;
  803. struct drm_encoder *encoder = NULL;
  804. struct radeon_encoder *radeon_encoder = NULL;
  805. u32 pll_clock = mode->clock;
  806. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  807. struct radeon_pll *pll;
  808. u32 adjusted_clock;
  809. int encoder_mode = 0;
  810. struct radeon_atom_ss ss;
  811. bool ss_enabled = false;
  812. int bpc = 8;
  813. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  814. if (encoder->crtc == crtc) {
  815. radeon_encoder = to_radeon_encoder(encoder);
  816. encoder_mode = atombios_get_encoder_mode(encoder);
  817. break;
  818. }
  819. }
  820. if (!radeon_encoder)
  821. return;
  822. switch (radeon_crtc->pll_id) {
  823. case ATOM_PPLL1:
  824. pll = &rdev->clock.p1pll;
  825. break;
  826. case ATOM_PPLL2:
  827. pll = &rdev->clock.p2pll;
  828. break;
  829. case ATOM_DCPLL:
  830. case ATOM_PPLL_INVALID:
  831. default:
  832. pll = &rdev->clock.dcpll;
  833. break;
  834. }
  835. if (radeon_encoder->active_device &
  836. (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  837. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  838. struct drm_connector *connector =
  839. radeon_get_connector_for_encoder(encoder);
  840. struct radeon_connector *radeon_connector =
  841. to_radeon_connector(connector);
  842. struct radeon_connector_atom_dig *dig_connector =
  843. radeon_connector->con_priv;
  844. int dp_clock;
  845. bpc = connector->display_info.bpc;
  846. switch (encoder_mode) {
  847. case ATOM_ENCODER_MODE_DP_MST:
  848. case ATOM_ENCODER_MODE_DP:
  849. /* DP/eDP */
  850. dp_clock = dig_connector->dp_clock / 10;
  851. if (ASIC_IS_DCE4(rdev))
  852. ss_enabled =
  853. radeon_atombios_get_asic_ss_info(rdev, &ss,
  854. ASIC_INTERNAL_SS_ON_DP,
  855. dp_clock);
  856. else {
  857. if (dp_clock == 16200) {
  858. ss_enabled =
  859. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  860. ATOM_DP_SS_ID2);
  861. if (!ss_enabled)
  862. ss_enabled =
  863. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  864. ATOM_DP_SS_ID1);
  865. } else
  866. ss_enabled =
  867. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  868. ATOM_DP_SS_ID1);
  869. }
  870. break;
  871. case ATOM_ENCODER_MODE_LVDS:
  872. if (ASIC_IS_DCE4(rdev))
  873. ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  874. dig->lcd_ss_id,
  875. mode->clock / 10);
  876. else
  877. ss_enabled = radeon_atombios_get_ppll_ss_info(rdev, &ss,
  878. dig->lcd_ss_id);
  879. break;
  880. case ATOM_ENCODER_MODE_DVI:
  881. if (ASIC_IS_DCE4(rdev))
  882. ss_enabled =
  883. radeon_atombios_get_asic_ss_info(rdev, &ss,
  884. ASIC_INTERNAL_SS_ON_TMDS,
  885. mode->clock / 10);
  886. break;
  887. case ATOM_ENCODER_MODE_HDMI:
  888. if (ASIC_IS_DCE4(rdev))
  889. ss_enabled =
  890. radeon_atombios_get_asic_ss_info(rdev, &ss,
  891. ASIC_INTERNAL_SS_ON_HDMI,
  892. mode->clock / 10);
  893. break;
  894. default:
  895. break;
  896. }
  897. }
  898. /* adjust pixel clock as needed */
  899. adjusted_clock = atombios_adjust_pll(crtc, mode, pll, ss_enabled, &ss);
  900. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  901. /* TV seems to prefer the legacy algo on some boards */
  902. radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  903. &ref_div, &post_div);
  904. else if (ASIC_IS_AVIVO(rdev))
  905. radeon_compute_pll_avivo(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  906. &ref_div, &post_div);
  907. else
  908. radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  909. &ref_div, &post_div);
  910. atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id, &ss);
  911. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  912. encoder_mode, radeon_encoder->encoder_id, mode->clock,
  913. ref_div, fb_div, frac_fb_div, post_div, bpc, ss_enabled, &ss);
  914. if (ss_enabled) {
  915. /* calculate ss amount and step size */
  916. if (ASIC_IS_DCE4(rdev)) {
  917. u32 step_size;
  918. u32 amount = (((fb_div * 10) + frac_fb_div) * ss.percentage) / 10000;
  919. ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
  920. ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
  921. ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
  922. if (ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
  923. step_size = (4 * amount * ref_div * (ss.rate * 2048)) /
  924. (125 * 25 * pll->reference_freq / 100);
  925. else
  926. step_size = (2 * amount * ref_div * (ss.rate * 2048)) /
  927. (125 * 25 * pll->reference_freq / 100);
  928. ss.step = step_size;
  929. }
  930. atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id, &ss);
  931. }
  932. }
  933. static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
  934. struct drm_framebuffer *fb,
  935. int x, int y, int atomic)
  936. {
  937. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  938. struct drm_device *dev = crtc->dev;
  939. struct radeon_device *rdev = dev->dev_private;
  940. struct radeon_framebuffer *radeon_fb;
  941. struct drm_framebuffer *target_fb;
  942. struct drm_gem_object *obj;
  943. struct radeon_bo *rbo;
  944. uint64_t fb_location;
  945. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  946. u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
  947. u32 tmp, viewport_w, viewport_h;
  948. int r;
  949. /* no fb bound */
  950. if (!atomic && !crtc->fb) {
  951. DRM_DEBUG_KMS("No FB bound\n");
  952. return 0;
  953. }
  954. if (atomic) {
  955. radeon_fb = to_radeon_framebuffer(fb);
  956. target_fb = fb;
  957. }
  958. else {
  959. radeon_fb = to_radeon_framebuffer(crtc->fb);
  960. target_fb = crtc->fb;
  961. }
  962. /* If atomic, assume fb object is pinned & idle & fenced and
  963. * just update base pointers
  964. */
  965. obj = radeon_fb->obj;
  966. rbo = gem_to_radeon_bo(obj);
  967. r = radeon_bo_reserve(rbo, false);
  968. if (unlikely(r != 0))
  969. return r;
  970. if (atomic)
  971. fb_location = radeon_bo_gpu_offset(rbo);
  972. else {
  973. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  974. if (unlikely(r != 0)) {
  975. radeon_bo_unreserve(rbo);
  976. return -EINVAL;
  977. }
  978. }
  979. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  980. radeon_bo_unreserve(rbo);
  981. switch (target_fb->bits_per_pixel) {
  982. case 8:
  983. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  984. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  985. break;
  986. case 15:
  987. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  988. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  989. break;
  990. case 16:
  991. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  992. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  993. #ifdef __BIG_ENDIAN
  994. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  995. #endif
  996. break;
  997. case 24:
  998. case 32:
  999. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1000. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  1001. #ifdef __BIG_ENDIAN
  1002. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1003. #endif
  1004. break;
  1005. default:
  1006. DRM_ERROR("Unsupported screen depth %d\n",
  1007. target_fb->bits_per_pixel);
  1008. return -EINVAL;
  1009. }
  1010. if (tiling_flags & RADEON_TILING_MACRO) {
  1011. if (rdev->family >= CHIP_CAYMAN)
  1012. tmp = rdev->config.cayman.tile_config;
  1013. else
  1014. tmp = rdev->config.evergreen.tile_config;
  1015. switch ((tmp & 0xf0) >> 4) {
  1016. case 0: /* 4 banks */
  1017. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
  1018. break;
  1019. case 1: /* 8 banks */
  1020. default:
  1021. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
  1022. break;
  1023. case 2: /* 16 banks */
  1024. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
  1025. break;
  1026. }
  1027. switch ((tmp & 0xf000) >> 12) {
  1028. case 0: /* 1KB rows */
  1029. default:
  1030. fb_format |= EVERGREEN_GRPH_TILE_SPLIT(EVERGREEN_ADDR_SURF_TILE_SPLIT_1KB);
  1031. break;
  1032. case 1: /* 2KB rows */
  1033. fb_format |= EVERGREEN_GRPH_TILE_SPLIT(EVERGREEN_ADDR_SURF_TILE_SPLIT_2KB);
  1034. break;
  1035. case 2: /* 4KB rows */
  1036. fb_format |= EVERGREEN_GRPH_TILE_SPLIT(EVERGREEN_ADDR_SURF_TILE_SPLIT_4KB);
  1037. break;
  1038. }
  1039. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  1040. } else if (tiling_flags & RADEON_TILING_MICRO)
  1041. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  1042. switch (radeon_crtc->crtc_id) {
  1043. case 0:
  1044. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1045. break;
  1046. case 1:
  1047. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1048. break;
  1049. case 2:
  1050. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1051. break;
  1052. case 3:
  1053. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1054. break;
  1055. case 4:
  1056. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1057. break;
  1058. case 5:
  1059. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1060. break;
  1061. default:
  1062. break;
  1063. }
  1064. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1065. upper_32_bits(fb_location));
  1066. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1067. upper_32_bits(fb_location));
  1068. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1069. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1070. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1071. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1072. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1073. WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1074. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1075. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1076. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1077. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1078. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1079. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1080. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1081. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1082. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1083. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1084. target_fb->height);
  1085. x &= ~3;
  1086. y &= ~1;
  1087. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  1088. (x << 16) | y);
  1089. viewport_w = crtc->mode.hdisplay;
  1090. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1091. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1092. (viewport_w << 16) | viewport_h);
  1093. /* pageflip setup */
  1094. /* make sure flip is at vb rather than hb */
  1095. tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1096. tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1097. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1098. /* set pageflip to happen anywhere in vblank interval */
  1099. WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1100. if (!atomic && fb && fb != crtc->fb) {
  1101. radeon_fb = to_radeon_framebuffer(fb);
  1102. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1103. r = radeon_bo_reserve(rbo, false);
  1104. if (unlikely(r != 0))
  1105. return r;
  1106. radeon_bo_unpin(rbo);
  1107. radeon_bo_unreserve(rbo);
  1108. }
  1109. /* Bytes per pixel may have changed */
  1110. radeon_bandwidth_update(rdev);
  1111. return 0;
  1112. }
  1113. static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
  1114. struct drm_framebuffer *fb,
  1115. int x, int y, int atomic)
  1116. {
  1117. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1118. struct drm_device *dev = crtc->dev;
  1119. struct radeon_device *rdev = dev->dev_private;
  1120. struct radeon_framebuffer *radeon_fb;
  1121. struct drm_gem_object *obj;
  1122. struct radeon_bo *rbo;
  1123. struct drm_framebuffer *target_fb;
  1124. uint64_t fb_location;
  1125. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1126. u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
  1127. u32 tmp, viewport_w, viewport_h;
  1128. int r;
  1129. /* no fb bound */
  1130. if (!atomic && !crtc->fb) {
  1131. DRM_DEBUG_KMS("No FB bound\n");
  1132. return 0;
  1133. }
  1134. if (atomic) {
  1135. radeon_fb = to_radeon_framebuffer(fb);
  1136. target_fb = fb;
  1137. }
  1138. else {
  1139. radeon_fb = to_radeon_framebuffer(crtc->fb);
  1140. target_fb = crtc->fb;
  1141. }
  1142. obj = radeon_fb->obj;
  1143. rbo = gem_to_radeon_bo(obj);
  1144. r = radeon_bo_reserve(rbo, false);
  1145. if (unlikely(r != 0))
  1146. return r;
  1147. /* If atomic, assume fb object is pinned & idle & fenced and
  1148. * just update base pointers
  1149. */
  1150. if (atomic)
  1151. fb_location = radeon_bo_gpu_offset(rbo);
  1152. else {
  1153. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1154. if (unlikely(r != 0)) {
  1155. radeon_bo_unreserve(rbo);
  1156. return -EINVAL;
  1157. }
  1158. }
  1159. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1160. radeon_bo_unreserve(rbo);
  1161. switch (target_fb->bits_per_pixel) {
  1162. case 8:
  1163. fb_format =
  1164. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  1165. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  1166. break;
  1167. case 15:
  1168. fb_format =
  1169. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1170. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  1171. break;
  1172. case 16:
  1173. fb_format =
  1174. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1175. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  1176. #ifdef __BIG_ENDIAN
  1177. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1178. #endif
  1179. break;
  1180. case 24:
  1181. case 32:
  1182. fb_format =
  1183. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1184. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1185. #ifdef __BIG_ENDIAN
  1186. fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1187. #endif
  1188. break;
  1189. default:
  1190. DRM_ERROR("Unsupported screen depth %d\n",
  1191. target_fb->bits_per_pixel);
  1192. return -EINVAL;
  1193. }
  1194. if (rdev->family >= CHIP_R600) {
  1195. if (tiling_flags & RADEON_TILING_MACRO)
  1196. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  1197. else if (tiling_flags & RADEON_TILING_MICRO)
  1198. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  1199. } else {
  1200. if (tiling_flags & RADEON_TILING_MACRO)
  1201. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  1202. if (tiling_flags & RADEON_TILING_MICRO)
  1203. fb_format |= AVIVO_D1GRPH_TILED;
  1204. }
  1205. if (radeon_crtc->crtc_id == 0)
  1206. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1207. else
  1208. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1209. if (rdev->family >= CHIP_RV770) {
  1210. if (radeon_crtc->crtc_id) {
  1211. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1212. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1213. } else {
  1214. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1215. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1216. }
  1217. }
  1218. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1219. (u32) fb_location);
  1220. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  1221. radeon_crtc->crtc_offset, (u32) fb_location);
  1222. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1223. if (rdev->family >= CHIP_R600)
  1224. WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1225. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1226. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1227. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1228. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1229. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1230. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1231. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1232. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1233. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1234. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1235. target_fb->height);
  1236. x &= ~3;
  1237. y &= ~1;
  1238. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  1239. (x << 16) | y);
  1240. viewport_w = crtc->mode.hdisplay;
  1241. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1242. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1243. (viewport_w << 16) | viewport_h);
  1244. /* pageflip setup */
  1245. /* make sure flip is at vb rather than hb */
  1246. tmp = RREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1247. tmp &= ~AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1248. WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1249. /* set pageflip to happen anywhere in vblank interval */
  1250. WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1251. if (!atomic && fb && fb != crtc->fb) {
  1252. radeon_fb = to_radeon_framebuffer(fb);
  1253. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1254. r = radeon_bo_reserve(rbo, false);
  1255. if (unlikely(r != 0))
  1256. return r;
  1257. radeon_bo_unpin(rbo);
  1258. radeon_bo_unreserve(rbo);
  1259. }
  1260. /* Bytes per pixel may have changed */
  1261. radeon_bandwidth_update(rdev);
  1262. return 0;
  1263. }
  1264. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1265. struct drm_framebuffer *old_fb)
  1266. {
  1267. struct drm_device *dev = crtc->dev;
  1268. struct radeon_device *rdev = dev->dev_private;
  1269. if (ASIC_IS_DCE4(rdev))
  1270. return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1271. else if (ASIC_IS_AVIVO(rdev))
  1272. return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1273. else
  1274. return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1275. }
  1276. int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  1277. struct drm_framebuffer *fb,
  1278. int x, int y, enum mode_set_atomic state)
  1279. {
  1280. struct drm_device *dev = crtc->dev;
  1281. struct radeon_device *rdev = dev->dev_private;
  1282. if (ASIC_IS_DCE4(rdev))
  1283. return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
  1284. else if (ASIC_IS_AVIVO(rdev))
  1285. return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
  1286. else
  1287. return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
  1288. }
  1289. /* properly set additional regs when using atombios */
  1290. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1291. {
  1292. struct drm_device *dev = crtc->dev;
  1293. struct radeon_device *rdev = dev->dev_private;
  1294. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1295. u32 disp_merge_cntl;
  1296. switch (radeon_crtc->crtc_id) {
  1297. case 0:
  1298. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1299. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1300. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1301. break;
  1302. case 1:
  1303. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1304. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1305. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1306. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1307. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1308. break;
  1309. }
  1310. }
  1311. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1312. {
  1313. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1314. struct drm_device *dev = crtc->dev;
  1315. struct radeon_device *rdev = dev->dev_private;
  1316. struct drm_encoder *test_encoder;
  1317. struct drm_crtc *test_crtc;
  1318. uint32_t pll_in_use = 0;
  1319. if (ASIC_IS_DCE4(rdev)) {
  1320. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1321. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1322. /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
  1323. * depending on the asic:
  1324. * DCE4: PPLL or ext clock
  1325. * DCE5: DCPLL or ext clock
  1326. *
  1327. * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
  1328. * PPLL/DCPLL programming and only program the DP DTO for the
  1329. * crtc virtual pixel clock.
  1330. */
  1331. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_encoder))) {
  1332. if (ASIC_IS_DCE5(rdev) || rdev->clock.dp_extclk)
  1333. return ATOM_PPLL_INVALID;
  1334. }
  1335. }
  1336. }
  1337. /* otherwise, pick one of the plls */
  1338. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1339. struct radeon_crtc *radeon_test_crtc;
  1340. if (crtc == test_crtc)
  1341. continue;
  1342. radeon_test_crtc = to_radeon_crtc(test_crtc);
  1343. if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
  1344. (radeon_test_crtc->pll_id <= ATOM_PPLL2))
  1345. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1346. }
  1347. if (!(pll_in_use & 1))
  1348. return ATOM_PPLL1;
  1349. return ATOM_PPLL2;
  1350. } else
  1351. return radeon_crtc->crtc_id;
  1352. }
  1353. void radeon_atom_dcpll_init(struct radeon_device *rdev)
  1354. {
  1355. /* always set DCPLL */
  1356. if (ASIC_IS_DCE4(rdev)) {
  1357. struct radeon_atom_ss ss;
  1358. bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1359. ASIC_INTERNAL_SS_ON_DCPLL,
  1360. rdev->clock.default_dispclk);
  1361. if (ss_enabled)
  1362. atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, &ss);
  1363. /* XXX: DCE5, make sure voltage, dispclk is high enough */
  1364. atombios_crtc_set_dcpll(rdev, rdev->clock.default_dispclk);
  1365. if (ss_enabled)
  1366. atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, &ss);
  1367. }
  1368. }
  1369. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1370. struct drm_display_mode *mode,
  1371. struct drm_display_mode *adjusted_mode,
  1372. int x, int y, struct drm_framebuffer *old_fb)
  1373. {
  1374. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1375. struct drm_device *dev = crtc->dev;
  1376. struct radeon_device *rdev = dev->dev_private;
  1377. struct drm_encoder *encoder;
  1378. bool is_tvcv = false;
  1379. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1380. /* find tv std */
  1381. if (encoder->crtc == crtc) {
  1382. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1383. if (radeon_encoder->active_device &
  1384. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1385. is_tvcv = true;
  1386. }
  1387. }
  1388. atombios_crtc_set_pll(crtc, adjusted_mode);
  1389. if (ASIC_IS_DCE4(rdev))
  1390. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1391. else if (ASIC_IS_AVIVO(rdev)) {
  1392. if (is_tvcv)
  1393. atombios_crtc_set_timing(crtc, adjusted_mode);
  1394. else
  1395. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1396. } else {
  1397. atombios_crtc_set_timing(crtc, adjusted_mode);
  1398. if (radeon_crtc->crtc_id == 0)
  1399. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1400. radeon_legacy_atom_fixup(crtc);
  1401. }
  1402. atombios_crtc_set_base(crtc, x, y, old_fb);
  1403. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1404. atombios_scaler_setup(crtc);
  1405. return 0;
  1406. }
  1407. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1408. struct drm_display_mode *mode,
  1409. struct drm_display_mode *adjusted_mode)
  1410. {
  1411. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1412. return false;
  1413. return true;
  1414. }
  1415. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1416. {
  1417. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1418. /* pick pll */
  1419. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1420. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1421. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1422. }
  1423. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1424. {
  1425. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1426. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1427. }
  1428. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1429. {
  1430. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1431. struct radeon_atom_ss ss;
  1432. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1433. switch (radeon_crtc->pll_id) {
  1434. case ATOM_PPLL1:
  1435. case ATOM_PPLL2:
  1436. /* disable the ppll */
  1437. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1438. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1439. break;
  1440. default:
  1441. break;
  1442. }
  1443. radeon_crtc->pll_id = -1;
  1444. }
  1445. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1446. .dpms = atombios_crtc_dpms,
  1447. .mode_fixup = atombios_crtc_mode_fixup,
  1448. .mode_set = atombios_crtc_mode_set,
  1449. .mode_set_base = atombios_crtc_set_base,
  1450. .mode_set_base_atomic = atombios_crtc_set_base_atomic,
  1451. .prepare = atombios_crtc_prepare,
  1452. .commit = atombios_crtc_commit,
  1453. .load_lut = radeon_crtc_load_lut,
  1454. .disable = atombios_crtc_disable,
  1455. };
  1456. void radeon_atombios_init_crtc(struct drm_device *dev,
  1457. struct radeon_crtc *radeon_crtc)
  1458. {
  1459. struct radeon_device *rdev = dev->dev_private;
  1460. if (ASIC_IS_DCE4(rdev)) {
  1461. switch (radeon_crtc->crtc_id) {
  1462. case 0:
  1463. default:
  1464. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1465. break;
  1466. case 1:
  1467. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1468. break;
  1469. case 2:
  1470. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1471. break;
  1472. case 3:
  1473. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1474. break;
  1475. case 4:
  1476. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1477. break;
  1478. case 5:
  1479. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1480. break;
  1481. }
  1482. } else {
  1483. if (radeon_crtc->crtc_id == 1)
  1484. radeon_crtc->crtc_offset =
  1485. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1486. else
  1487. radeon_crtc->crtc_offset = 0;
  1488. }
  1489. radeon_crtc->pll_id = -1;
  1490. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1491. }