nouveau_dp.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732
  1. /*
  2. * Copyright 2009 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include "drmP.h"
  25. #include "nouveau_drv.h"
  26. #include "nouveau_i2c.h"
  27. #include "nouveau_connector.h"
  28. #include "nouveau_encoder.h"
  29. #include "nouveau_crtc.h"
  30. #include "nouveau_gpio.h"
  31. /******************************************************************************
  32. * aux channel util functions
  33. *****************************************************************************/
  34. #define AUX_DBG(fmt, args...) do { \
  35. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_AUXCH) { \
  36. NV_PRINTK(KERN_DEBUG, dev, "AUXCH(%d): " fmt, ch, ##args); \
  37. } \
  38. } while (0)
  39. #define AUX_ERR(fmt, args...) NV_ERROR(dev, "AUXCH(%d): " fmt, ch, ##args)
  40. static void
  41. auxch_fini(struct drm_device *dev, int ch)
  42. {
  43. nv_mask(dev, 0x00e4e4 + (ch * 0x50), 0x00310000, 0x00000000);
  44. }
  45. static int
  46. auxch_init(struct drm_device *dev, int ch)
  47. {
  48. const u32 unksel = 1; /* nfi which to use, or if it matters.. */
  49. const u32 ureq = unksel ? 0x00100000 : 0x00200000;
  50. const u32 urep = unksel ? 0x01000000 : 0x02000000;
  51. u32 ctrl, timeout;
  52. /* wait up to 1ms for any previous transaction to be done... */
  53. timeout = 1000;
  54. do {
  55. ctrl = nv_rd32(dev, 0x00e4e4 + (ch * 0x50));
  56. udelay(1);
  57. if (!timeout--) {
  58. AUX_ERR("begin idle timeout 0x%08x", ctrl);
  59. return -EBUSY;
  60. }
  61. } while (ctrl & 0x03010000);
  62. /* set some magic, and wait up to 1ms for it to appear */
  63. nv_mask(dev, 0x00e4e4 + (ch * 0x50), 0x00300000, ureq);
  64. timeout = 1000;
  65. do {
  66. ctrl = nv_rd32(dev, 0x00e4e4 + (ch * 0x50));
  67. udelay(1);
  68. if (!timeout--) {
  69. AUX_ERR("magic wait 0x%08x\n", ctrl);
  70. auxch_fini(dev, ch);
  71. return -EBUSY;
  72. }
  73. } while ((ctrl & 0x03000000) != urep);
  74. return 0;
  75. }
  76. static int
  77. auxch_tx(struct drm_device *dev, int ch, u8 type, u32 addr, u8 *data, u8 size)
  78. {
  79. u32 ctrl, stat, timeout, retries;
  80. u32 xbuf[4] = {};
  81. int ret, i;
  82. AUX_DBG("%d: 0x%08x %d\n", type, addr, size);
  83. ret = auxch_init(dev, ch);
  84. if (ret)
  85. goto out;
  86. stat = nv_rd32(dev, 0x00e4e8 + (ch * 0x50));
  87. if (!(stat & 0x10000000)) {
  88. AUX_DBG("sink not detected\n");
  89. ret = -ENXIO;
  90. goto out;
  91. }
  92. if (!(type & 1)) {
  93. memcpy(xbuf, data, size);
  94. for (i = 0; i < 16; i += 4) {
  95. AUX_DBG("wr 0x%08x\n", xbuf[i / 4]);
  96. nv_wr32(dev, 0x00e4c0 + (ch * 0x50) + i, xbuf[i / 4]);
  97. }
  98. }
  99. ctrl = nv_rd32(dev, 0x00e4e4 + (ch * 0x50));
  100. ctrl &= ~0x0001f0ff;
  101. ctrl |= type << 12;
  102. ctrl |= size - 1;
  103. nv_wr32(dev, 0x00e4e0 + (ch * 0x50), addr);
  104. /* retry transaction a number of times on failure... */
  105. ret = -EREMOTEIO;
  106. for (retries = 0; retries < 32; retries++) {
  107. /* reset, and delay a while if this is a retry */
  108. nv_wr32(dev, 0x00e4e4 + (ch * 0x50), 0x80000000 | ctrl);
  109. nv_wr32(dev, 0x00e4e4 + (ch * 0x50), 0x00000000 | ctrl);
  110. if (retries)
  111. udelay(400);
  112. /* transaction request, wait up to 1ms for it to complete */
  113. nv_wr32(dev, 0x00e4e4 + (ch * 0x50), 0x00010000 | ctrl);
  114. timeout = 1000;
  115. do {
  116. ctrl = nv_rd32(dev, 0x00e4e4 + (ch * 0x50));
  117. udelay(1);
  118. if (!timeout--) {
  119. AUX_ERR("tx req timeout 0x%08x\n", ctrl);
  120. goto out;
  121. }
  122. } while (ctrl & 0x00010000);
  123. /* read status, and check if transaction completed ok */
  124. stat = nv_mask(dev, 0x00e4e8 + (ch * 0x50), 0, 0);
  125. if (!(stat & 0x000f0f00)) {
  126. ret = 0;
  127. break;
  128. }
  129. AUX_DBG("%02d 0x%08x 0x%08x\n", retries, ctrl, stat);
  130. }
  131. if (type & 1) {
  132. for (i = 0; i < 16; i += 4) {
  133. xbuf[i / 4] = nv_rd32(dev, 0x00e4d0 + (ch * 0x50) + i);
  134. AUX_DBG("rd 0x%08x\n", xbuf[i / 4]);
  135. }
  136. memcpy(data, xbuf, size);
  137. }
  138. out:
  139. auxch_fini(dev, ch);
  140. return ret;
  141. }
  142. static u32
  143. dp_link_bw_get(struct drm_device *dev, int or, int link)
  144. {
  145. u32 ctrl = nv_rd32(dev, 0x614300 + (or * 0x800));
  146. if (!(ctrl & 0x000c0000))
  147. return 162000;
  148. return 270000;
  149. }
  150. static int
  151. dp_lane_count_get(struct drm_device *dev, int or, int link)
  152. {
  153. u32 ctrl = nv_rd32(dev, NV50_SOR_DP_CTRL(or, link));
  154. switch (ctrl & 0x000f0000) {
  155. case 0x00010000: return 1;
  156. case 0x00030000: return 2;
  157. default:
  158. return 4;
  159. }
  160. }
  161. void
  162. nouveau_dp_tu_update(struct drm_device *dev, int or, int link, u32 clk, u32 bpp)
  163. {
  164. const u32 symbol = 100000;
  165. int bestTU = 0, bestVTUi = 0, bestVTUf = 0, bestVTUa = 0;
  166. int TU, VTUi, VTUf, VTUa;
  167. u64 link_data_rate, link_ratio, unk;
  168. u32 best_diff = 64 * symbol;
  169. u32 link_nr, link_bw, r;
  170. /* calculate packed data rate for each lane */
  171. link_nr = dp_lane_count_get(dev, or, link);
  172. link_data_rate = (clk * bpp / 8) / link_nr;
  173. /* calculate ratio of packed data rate to link symbol rate */
  174. link_bw = dp_link_bw_get(dev, or, link);
  175. link_ratio = link_data_rate * symbol;
  176. r = do_div(link_ratio, link_bw);
  177. for (TU = 64; TU >= 32; TU--) {
  178. /* calculate average number of valid symbols in each TU */
  179. u32 tu_valid = link_ratio * TU;
  180. u32 calc, diff;
  181. /* find a hw representation for the fraction.. */
  182. VTUi = tu_valid / symbol;
  183. calc = VTUi * symbol;
  184. diff = tu_valid - calc;
  185. if (diff) {
  186. if (diff >= (symbol / 2)) {
  187. VTUf = symbol / (symbol - diff);
  188. if (symbol - (VTUf * diff))
  189. VTUf++;
  190. if (VTUf <= 15) {
  191. VTUa = 1;
  192. calc += symbol - (symbol / VTUf);
  193. } else {
  194. VTUa = 0;
  195. VTUf = 1;
  196. calc += symbol;
  197. }
  198. } else {
  199. VTUa = 0;
  200. VTUf = min((int)(symbol / diff), 15);
  201. calc += symbol / VTUf;
  202. }
  203. diff = calc - tu_valid;
  204. } else {
  205. /* no remainder, but the hw doesn't like the fractional
  206. * part to be zero. decrement the integer part and
  207. * have the fraction add a whole symbol back
  208. */
  209. VTUa = 0;
  210. VTUf = 1;
  211. VTUi--;
  212. }
  213. if (diff < best_diff) {
  214. best_diff = diff;
  215. bestTU = TU;
  216. bestVTUa = VTUa;
  217. bestVTUf = VTUf;
  218. bestVTUi = VTUi;
  219. if (diff == 0)
  220. break;
  221. }
  222. }
  223. if (!bestTU) {
  224. NV_ERROR(dev, "DP: unable to find suitable config\n");
  225. return;
  226. }
  227. /* XXX close to vbios numbers, but not right */
  228. unk = (symbol - link_ratio) * bestTU;
  229. unk *= link_ratio;
  230. r = do_div(unk, symbol);
  231. r = do_div(unk, symbol);
  232. unk += 6;
  233. nv_mask(dev, NV50_SOR_DP_CTRL(or, link), 0x000001fc, bestTU << 2);
  234. nv_mask(dev, NV50_SOR_DP_SCFG(or, link), 0x010f7f3f, bestVTUa << 24 |
  235. bestVTUf << 16 |
  236. bestVTUi << 8 |
  237. unk);
  238. }
  239. u8 *
  240. nouveau_dp_bios_data(struct drm_device *dev, struct dcb_entry *dcb, u8 **entry)
  241. {
  242. struct bit_entry d;
  243. u8 *table;
  244. int i;
  245. if (bit_table(dev, 'd', &d)) {
  246. NV_ERROR(dev, "BIT 'd' table not found\n");
  247. return NULL;
  248. }
  249. if (d.version != 1) {
  250. NV_ERROR(dev, "BIT 'd' table version %d unknown\n", d.version);
  251. return NULL;
  252. }
  253. table = ROMPTR(dev, d.data[0]);
  254. if (!table) {
  255. NV_ERROR(dev, "displayport table pointer invalid\n");
  256. return NULL;
  257. }
  258. switch (table[0]) {
  259. case 0x20:
  260. case 0x21:
  261. case 0x30:
  262. break;
  263. default:
  264. NV_ERROR(dev, "displayport table 0x%02x unknown\n", table[0]);
  265. return NULL;
  266. }
  267. for (i = 0; i < table[3]; i++) {
  268. *entry = ROMPTR(dev, table[table[1] + (i * table[2])]);
  269. if (*entry && bios_encoder_match(dcb, ROM32((*entry)[0])))
  270. return table;
  271. }
  272. NV_ERROR(dev, "displayport encoder table not found\n");
  273. return NULL;
  274. }
  275. /******************************************************************************
  276. * link training
  277. *****************************************************************************/
  278. struct dp_state {
  279. struct dcb_entry *dcb;
  280. u8 *table;
  281. u8 *entry;
  282. int auxch;
  283. int crtc;
  284. int or;
  285. int link;
  286. u8 *dpcd;
  287. int link_nr;
  288. u32 link_bw;
  289. u8 stat[6];
  290. u8 conf[4];
  291. };
  292. static void
  293. dp_set_link_config(struct drm_device *dev, struct dp_state *dp)
  294. {
  295. int or = dp->or, link = dp->link;
  296. u8 *entry, sink[2];
  297. u32 dp_ctrl;
  298. u16 script;
  299. NV_DEBUG_KMS(dev, "%d lanes at %d KB/s\n", dp->link_nr, dp->link_bw);
  300. /* set selected link rate on source */
  301. switch (dp->link_bw) {
  302. case 270000:
  303. nv_mask(dev, 0x614300 + (or * 0x800), 0x000c0000, 0x00040000);
  304. sink[0] = DP_LINK_BW_2_7;
  305. break;
  306. default:
  307. nv_mask(dev, 0x614300 + (or * 0x800), 0x000c0000, 0x00000000);
  308. sink[0] = DP_LINK_BW_1_62;
  309. break;
  310. }
  311. /* offset +0x0a of each dp encoder table entry is a pointer to another
  312. * table, that has (among other things) pointers to more scripts that
  313. * need to be executed, this time depending on link speed.
  314. */
  315. entry = ROMPTR(dev, dp->entry[10]);
  316. if (entry) {
  317. if (dp->table[0] < 0x30) {
  318. while (dp->link_bw < (ROM16(entry[0]) * 10))
  319. entry += 4;
  320. script = ROM16(entry[2]);
  321. } else {
  322. while (dp->link_bw < (entry[0] * 27000))
  323. entry += 3;
  324. script = ROM16(entry[1]);
  325. }
  326. nouveau_bios_run_init_table(dev, script, dp->dcb, dp->crtc);
  327. }
  328. /* configure lane count on the source */
  329. dp_ctrl = ((1 << dp->link_nr) - 1) << 16;
  330. sink[1] = dp->link_nr;
  331. if (dp->dpcd[2] & DP_ENHANCED_FRAME_CAP) {
  332. dp_ctrl |= 0x00004000;
  333. sink[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  334. }
  335. nv_mask(dev, NV50_SOR_DP_CTRL(or, link), 0x001f4000, dp_ctrl);
  336. /* inform the sink of the new configuration */
  337. auxch_tx(dev, dp->auxch, 8, DP_LINK_BW_SET, sink, 2);
  338. }
  339. static void
  340. dp_set_training_pattern(struct drm_device *dev, struct dp_state *dp, u8 tp)
  341. {
  342. u8 sink_tp;
  343. NV_DEBUG_KMS(dev, "training pattern %d\n", tp);
  344. nv_mask(dev, NV50_SOR_DP_CTRL(dp->or, dp->link), 0x0f000000, tp << 24);
  345. auxch_tx(dev, dp->auxch, 9, DP_TRAINING_PATTERN_SET, &sink_tp, 1);
  346. sink_tp &= ~DP_TRAINING_PATTERN_MASK;
  347. sink_tp |= tp;
  348. auxch_tx(dev, dp->auxch, 8, DP_TRAINING_PATTERN_SET, &sink_tp, 1);
  349. }
  350. static const u8 nv50_lane_map[] = { 16, 8, 0, 24 };
  351. static const u8 nvaf_lane_map[] = { 24, 16, 8, 0 };
  352. static int
  353. dp_link_train_commit(struct drm_device *dev, struct dp_state *dp)
  354. {
  355. struct drm_nouveau_private *dev_priv = dev->dev_private;
  356. u32 mask = 0, drv = 0, pre = 0, unk = 0;
  357. const u8 *shifts;
  358. int link = dp->link;
  359. int or = dp->or;
  360. int i;
  361. if (dev_priv->chipset != 0xaf)
  362. shifts = nv50_lane_map;
  363. else
  364. shifts = nvaf_lane_map;
  365. for (i = 0; i < dp->link_nr; i++) {
  366. u8 *conf = dp->entry + dp->table[4];
  367. u8 lane = (dp->stat[4 + (i >> 1)] >> ((i & 1) * 4)) & 0xf;
  368. u8 lpre = (lane & 0x0c) >> 2;
  369. u8 lvsw = (lane & 0x03) >> 0;
  370. mask |= 0xff << shifts[i];
  371. unk |= 1 << (shifts[i] >> 3);
  372. dp->conf[i] = (lpre << 3) | lvsw;
  373. if (lvsw == DP_TRAIN_VOLTAGE_SWING_1200)
  374. dp->conf[i] |= DP_TRAIN_MAX_SWING_REACHED;
  375. if (lpre == DP_TRAIN_PRE_EMPHASIS_9_5)
  376. dp->conf[i] |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  377. NV_DEBUG_KMS(dev, "config lane %d %02x\n", i, dp->conf[i]);
  378. if (dp->table[0] < 0x30) {
  379. u8 *last = conf + (dp->entry[4] * dp->table[5]);
  380. while (lvsw != conf[0] || lpre != conf[1]) {
  381. conf += dp->table[5];
  382. if (conf >= last)
  383. return -EINVAL;
  384. }
  385. conf += 2;
  386. } else {
  387. /* no lookup table anymore, set entries for each
  388. * combination of voltage swing and pre-emphasis
  389. * level allowed by the DP spec.
  390. */
  391. switch (lvsw) {
  392. case 0: lpre += 0; break;
  393. case 1: lpre += 4; break;
  394. case 2: lpre += 7; break;
  395. case 3: lpre += 9; break;
  396. }
  397. conf = conf + (lpre * dp->table[5]);
  398. conf++;
  399. }
  400. drv |= conf[0] << shifts[i];
  401. pre |= conf[1] << shifts[i];
  402. unk = (unk & ~0x0000ff00) | (conf[2] << 8);
  403. }
  404. nv_mask(dev, NV50_SOR_DP_UNK118(or, link), mask, drv);
  405. nv_mask(dev, NV50_SOR_DP_UNK120(or, link), mask, pre);
  406. nv_mask(dev, NV50_SOR_DP_UNK130(or, link), 0x0000ff0f, unk);
  407. return auxch_tx(dev, dp->auxch, 8, DP_TRAINING_LANE0_SET, dp->conf, 4);
  408. }
  409. static int
  410. dp_link_train_update(struct drm_device *dev, struct dp_state *dp, u32 delay)
  411. {
  412. int ret;
  413. udelay(delay);
  414. ret = auxch_tx(dev, dp->auxch, 9, DP_LANE0_1_STATUS, dp->stat, 6);
  415. if (ret)
  416. return ret;
  417. NV_DEBUG_KMS(dev, "status %02x %02x %02x %02x %02x %02x\n",
  418. dp->stat[0], dp->stat[1], dp->stat[2], dp->stat[3],
  419. dp->stat[4], dp->stat[5]);
  420. return 0;
  421. }
  422. static int
  423. dp_link_train_cr(struct drm_device *dev, struct dp_state *dp)
  424. {
  425. bool cr_done = false, abort = false;
  426. int voltage = dp->conf[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  427. int tries = 0, i;
  428. dp_set_training_pattern(dev, dp, DP_TRAINING_PATTERN_1);
  429. do {
  430. if (dp_link_train_commit(dev, dp) ||
  431. dp_link_train_update(dev, dp, 100))
  432. break;
  433. cr_done = true;
  434. for (i = 0; i < dp->link_nr; i++) {
  435. u8 lane = (dp->stat[i >> 1] >> ((i & 1) * 4)) & 0xf;
  436. if (!(lane & DP_LANE_CR_DONE)) {
  437. cr_done = false;
  438. if (dp->conf[i] & DP_TRAIN_MAX_SWING_REACHED)
  439. abort = true;
  440. break;
  441. }
  442. }
  443. if ((dp->conf[0] & DP_TRAIN_VOLTAGE_SWING_MASK) != voltage) {
  444. voltage = dp->conf[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  445. tries = 0;
  446. }
  447. } while (!cr_done && !abort && ++tries < 5);
  448. return cr_done ? 0 : -1;
  449. }
  450. static int
  451. dp_link_train_eq(struct drm_device *dev, struct dp_state *dp)
  452. {
  453. bool eq_done, cr_done = true;
  454. int tries = 0, i;
  455. dp_set_training_pattern(dev, dp, DP_TRAINING_PATTERN_2);
  456. do {
  457. if (dp_link_train_update(dev, dp, 400))
  458. break;
  459. eq_done = !!(dp->stat[2] & DP_INTERLANE_ALIGN_DONE);
  460. for (i = 0; i < dp->link_nr && eq_done; i++) {
  461. u8 lane = (dp->stat[i >> 1] >> ((i & 1) * 4)) & 0xf;
  462. if (!(lane & DP_LANE_CR_DONE))
  463. cr_done = false;
  464. if (!(lane & DP_LANE_CHANNEL_EQ_DONE) ||
  465. !(lane & DP_LANE_SYMBOL_LOCKED))
  466. eq_done = false;
  467. }
  468. if (dp_link_train_commit(dev, dp))
  469. break;
  470. } while (!eq_done && cr_done && ++tries <= 5);
  471. return eq_done ? 0 : -1;
  472. }
  473. bool
  474. nouveau_dp_link_train(struct drm_encoder *encoder, u32 datarate)
  475. {
  476. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  477. struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
  478. struct nouveau_connector *nv_connector =
  479. nouveau_encoder_connector_get(nv_encoder);
  480. struct drm_device *dev = encoder->dev;
  481. struct nouveau_i2c_chan *auxch;
  482. const u32 bw_list[] = { 270000, 162000, 0 };
  483. const u32 *link_bw = bw_list;
  484. struct dp_state dp;
  485. auxch = nouveau_i2c_find(dev, nv_encoder->dcb->i2c_index);
  486. if (!auxch)
  487. return false;
  488. dp.table = nouveau_dp_bios_data(dev, nv_encoder->dcb, &dp.entry);
  489. if (!dp.table)
  490. return -EINVAL;
  491. dp.dcb = nv_encoder->dcb;
  492. dp.crtc = nv_crtc->index;
  493. dp.auxch = auxch->drive;
  494. dp.or = nv_encoder->or;
  495. dp.link = !(nv_encoder->dcb->sorconf.link & 1);
  496. dp.dpcd = nv_encoder->dp.dpcd;
  497. /* some sinks toggle hotplug in response to some of the actions
  498. * we take during link training (DP_SET_POWER is one), we need
  499. * to ignore them for the moment to avoid races.
  500. */
  501. nouveau_gpio_irq(dev, 0, nv_connector->hpd, 0xff, false);
  502. /* enable down-spreading, if possible */
  503. if (dp.table[1] >= 16) {
  504. u16 script = ROM16(dp.entry[14]);
  505. if (nv_encoder->dp.dpcd[3] & 1)
  506. script = ROM16(dp.entry[12]);
  507. nouveau_bios_run_init_table(dev, script, dp.dcb, dp.crtc);
  508. }
  509. /* execute pre-train script from vbios */
  510. nouveau_bios_run_init_table(dev, ROM16(dp.entry[6]), dp.dcb, dp.crtc);
  511. /* start off at highest link rate supported by encoder and display */
  512. while (*link_bw > nv_encoder->dp.link_bw)
  513. link_bw++;
  514. while (link_bw[0]) {
  515. /* find minimum required lane count at this link rate */
  516. dp.link_nr = nv_encoder->dp.link_nr;
  517. while ((dp.link_nr >> 1) * link_bw[0] > datarate)
  518. dp.link_nr >>= 1;
  519. /* drop link rate to minimum with this lane count */
  520. while ((link_bw[1] * dp.link_nr) > datarate)
  521. link_bw++;
  522. dp.link_bw = link_bw[0];
  523. /* program selected link configuration */
  524. dp_set_link_config(dev, &dp);
  525. /* attempt to train the link at this configuration */
  526. memset(dp.stat, 0x00, sizeof(dp.stat));
  527. if (!dp_link_train_cr(dev, &dp) &&
  528. !dp_link_train_eq(dev, &dp))
  529. break;
  530. /* retry at lower rate */
  531. link_bw++;
  532. }
  533. /* finish link training */
  534. dp_set_training_pattern(dev, &dp, DP_TRAINING_PATTERN_DISABLE);
  535. /* execute post-train script from vbios */
  536. nouveau_bios_run_init_table(dev, ROM16(dp.entry[8]), dp.dcb, dp.crtc);
  537. /* re-enable hotplug detect */
  538. nouveau_gpio_irq(dev, 0, nv_connector->hpd, 0xff, true);
  539. return true;
  540. }
  541. bool
  542. nouveau_dp_detect(struct drm_encoder *encoder)
  543. {
  544. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  545. struct drm_device *dev = encoder->dev;
  546. struct nouveau_i2c_chan *auxch;
  547. u8 *dpcd = nv_encoder->dp.dpcd;
  548. int ret;
  549. auxch = nouveau_i2c_find(dev, nv_encoder->dcb->i2c_index);
  550. if (!auxch)
  551. return false;
  552. ret = auxch_tx(dev, auxch->drive, 9, DP_DPCD_REV, dpcd, 8);
  553. if (ret)
  554. return false;
  555. nv_encoder->dp.link_bw = 27000 * dpcd[1];
  556. nv_encoder->dp.link_nr = dpcd[2] & DP_MAX_LANE_COUNT_MASK;
  557. NV_DEBUG_KMS(dev, "display: %dx%d dpcd 0x%02x\n",
  558. nv_encoder->dp.link_nr, nv_encoder->dp.link_bw, dpcd[0]);
  559. NV_DEBUG_KMS(dev, "encoder: %dx%d\n",
  560. nv_encoder->dcb->dpconf.link_nr,
  561. nv_encoder->dcb->dpconf.link_bw);
  562. if (nv_encoder->dcb->dpconf.link_nr < nv_encoder->dp.link_nr)
  563. nv_encoder->dp.link_nr = nv_encoder->dcb->dpconf.link_nr;
  564. if (nv_encoder->dcb->dpconf.link_bw < nv_encoder->dp.link_bw)
  565. nv_encoder->dp.link_bw = nv_encoder->dcb->dpconf.link_bw;
  566. NV_DEBUG_KMS(dev, "maximum: %dx%d\n",
  567. nv_encoder->dp.link_nr, nv_encoder->dp.link_bw);
  568. return true;
  569. }
  570. int
  571. nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  572. uint8_t *data, int data_nr)
  573. {
  574. return auxch_tx(auxch->dev, auxch->drive, cmd, addr, data, data_nr);
  575. }
  576. static int
  577. nouveau_dp_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, int num)
  578. {
  579. struct nouveau_i2c_chan *auxch = (struct nouveau_i2c_chan *)adap;
  580. struct i2c_msg *msg = msgs;
  581. int ret, mcnt = num;
  582. while (mcnt--) {
  583. u8 remaining = msg->len;
  584. u8 *ptr = msg->buf;
  585. while (remaining) {
  586. u8 cnt = (remaining > 16) ? 16 : remaining;
  587. u8 cmd;
  588. if (msg->flags & I2C_M_RD)
  589. cmd = AUX_I2C_READ;
  590. else
  591. cmd = AUX_I2C_WRITE;
  592. if (mcnt || remaining > 16)
  593. cmd |= AUX_I2C_MOT;
  594. ret = nouveau_dp_auxch(auxch, cmd, msg->addr, ptr, cnt);
  595. if (ret < 0)
  596. return ret;
  597. ptr += cnt;
  598. remaining -= cnt;
  599. }
  600. msg++;
  601. }
  602. return num;
  603. }
  604. static u32
  605. nouveau_dp_i2c_func(struct i2c_adapter *adap)
  606. {
  607. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  608. }
  609. const struct i2c_algorithm nouveau_dp_i2c_algo = {
  610. .master_xfer = nouveau_dp_i2c_xfer,
  611. .functionality = nouveau_dp_i2c_func
  612. };