ohci.c 101 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/bitops.h>
  21. #include <linux/bug.h>
  22. #include <linux/compiler.h>
  23. #include <linux/delay.h>
  24. #include <linux/device.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/firewire.h>
  27. #include <linux/firewire-constants.h>
  28. #include <linux/init.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/io.h>
  31. #include <linux/kernel.h>
  32. #include <linux/list.h>
  33. #include <linux/mm.h>
  34. #include <linux/module.h>
  35. #include <linux/moduleparam.h>
  36. #include <linux/mutex.h>
  37. #include <linux/pci.h>
  38. #include <linux/pci_ids.h>
  39. #include <linux/slab.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/string.h>
  42. #include <linux/time.h>
  43. #include <linux/vmalloc.h>
  44. #include <linux/workqueue.h>
  45. #include <asm/byteorder.h>
  46. #include <asm/page.h>
  47. #include <asm/system.h>
  48. #ifdef CONFIG_PPC_PMAC
  49. #include <asm/pmac_feature.h>
  50. #endif
  51. #include "core.h"
  52. #include "ohci.h"
  53. #define DESCRIPTOR_OUTPUT_MORE 0
  54. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  55. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  56. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  57. #define DESCRIPTOR_STATUS (1 << 11)
  58. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  59. #define DESCRIPTOR_PING (1 << 7)
  60. #define DESCRIPTOR_YY (1 << 6)
  61. #define DESCRIPTOR_NO_IRQ (0 << 4)
  62. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  63. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  64. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  65. #define DESCRIPTOR_WAIT (3 << 0)
  66. struct descriptor {
  67. __le16 req_count;
  68. __le16 control;
  69. __le32 data_address;
  70. __le32 branch_address;
  71. __le16 res_count;
  72. __le16 transfer_status;
  73. } __attribute__((aligned(16)));
  74. #define CONTROL_SET(regs) (regs)
  75. #define CONTROL_CLEAR(regs) ((regs) + 4)
  76. #define COMMAND_PTR(regs) ((regs) + 12)
  77. #define CONTEXT_MATCH(regs) ((regs) + 16)
  78. #define AR_BUFFER_SIZE (32*1024)
  79. #define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
  80. /* we need at least two pages for proper list management */
  81. #define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
  82. #define MAX_ASYNC_PAYLOAD 4096
  83. #define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
  84. #define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
  85. struct ar_context {
  86. struct fw_ohci *ohci;
  87. struct page *pages[AR_BUFFERS];
  88. void *buffer;
  89. struct descriptor *descriptors;
  90. dma_addr_t descriptors_bus;
  91. void *pointer;
  92. unsigned int last_buffer_index;
  93. u32 regs;
  94. struct tasklet_struct tasklet;
  95. };
  96. struct context;
  97. typedef int (*descriptor_callback_t)(struct context *ctx,
  98. struct descriptor *d,
  99. struct descriptor *last);
  100. /*
  101. * A buffer that contains a block of DMA-able coherent memory used for
  102. * storing a portion of a DMA descriptor program.
  103. */
  104. struct descriptor_buffer {
  105. struct list_head list;
  106. dma_addr_t buffer_bus;
  107. size_t buffer_size;
  108. size_t used;
  109. struct descriptor buffer[0];
  110. };
  111. struct context {
  112. struct fw_ohci *ohci;
  113. u32 regs;
  114. int total_allocation;
  115. u32 current_bus;
  116. bool running;
  117. bool flushing;
  118. /*
  119. * List of page-sized buffers for storing DMA descriptors.
  120. * Head of list contains buffers in use and tail of list contains
  121. * free buffers.
  122. */
  123. struct list_head buffer_list;
  124. /*
  125. * Pointer to a buffer inside buffer_list that contains the tail
  126. * end of the current DMA program.
  127. */
  128. struct descriptor_buffer *buffer_tail;
  129. /*
  130. * The descriptor containing the branch address of the first
  131. * descriptor that has not yet been filled by the device.
  132. */
  133. struct descriptor *last;
  134. /*
  135. * The last descriptor in the DMA program. It contains the branch
  136. * address that must be updated upon appending a new descriptor.
  137. */
  138. struct descriptor *prev;
  139. descriptor_callback_t callback;
  140. struct tasklet_struct tasklet;
  141. };
  142. #define IT_HEADER_SY(v) ((v) << 0)
  143. #define IT_HEADER_TCODE(v) ((v) << 4)
  144. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  145. #define IT_HEADER_TAG(v) ((v) << 14)
  146. #define IT_HEADER_SPEED(v) ((v) << 16)
  147. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  148. struct iso_context {
  149. struct fw_iso_context base;
  150. struct context context;
  151. int excess_bytes;
  152. void *header;
  153. size_t header_length;
  154. u8 sync;
  155. u8 tags;
  156. };
  157. #define CONFIG_ROM_SIZE 1024
  158. struct fw_ohci {
  159. struct fw_card card;
  160. __iomem char *registers;
  161. int node_id;
  162. int generation;
  163. int request_generation; /* for timestamping incoming requests */
  164. unsigned quirks;
  165. unsigned int pri_req_max;
  166. u32 bus_time;
  167. bool is_root;
  168. bool csr_state_setclear_abdicate;
  169. int n_ir;
  170. int n_it;
  171. /*
  172. * Spinlock for accessing fw_ohci data. Never call out of
  173. * this driver with this lock held.
  174. */
  175. spinlock_t lock;
  176. struct mutex phy_reg_mutex;
  177. void *misc_buffer;
  178. dma_addr_t misc_buffer_bus;
  179. struct ar_context ar_request_ctx;
  180. struct ar_context ar_response_ctx;
  181. struct context at_request_ctx;
  182. struct context at_response_ctx;
  183. u32 it_context_support;
  184. u32 it_context_mask; /* unoccupied IT contexts */
  185. struct iso_context *it_context_list;
  186. u64 ir_context_channels; /* unoccupied channels */
  187. u32 ir_context_support;
  188. u32 ir_context_mask; /* unoccupied IR contexts */
  189. struct iso_context *ir_context_list;
  190. u64 mc_channels; /* channels in use by the multichannel IR context */
  191. bool mc_allocated;
  192. __be32 *config_rom;
  193. dma_addr_t config_rom_bus;
  194. __be32 *next_config_rom;
  195. dma_addr_t next_config_rom_bus;
  196. __be32 next_header;
  197. __le32 *self_id_cpu;
  198. dma_addr_t self_id_bus;
  199. struct work_struct bus_reset_work;
  200. u32 self_id_buffer[512];
  201. };
  202. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  203. {
  204. return container_of(card, struct fw_ohci, card);
  205. }
  206. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  207. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  208. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  209. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  210. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  211. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  212. #define CONTEXT_RUN 0x8000
  213. #define CONTEXT_WAKE 0x1000
  214. #define CONTEXT_DEAD 0x0800
  215. #define CONTEXT_ACTIVE 0x0400
  216. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  217. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  218. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  219. #define OHCI1394_REGISTER_SIZE 0x800
  220. #define OHCI1394_PCI_HCI_Control 0x40
  221. #define SELF_ID_BUF_SIZE 0x800
  222. #define OHCI_TCODE_PHY_PACKET 0x0e
  223. #define OHCI_VERSION_1_1 0x010010
  224. static char ohci_driver_name[] = KBUILD_MODNAME;
  225. #define PCI_DEVICE_ID_AGERE_FW643 0x5901
  226. #define PCI_DEVICE_ID_CREATIVE_SB1394 0x4001
  227. #define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
  228. #define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
  229. #define PCI_DEVICE_ID_TI_TSB12LV26 0x8020
  230. #define PCI_DEVICE_ID_TI_TSB82AA2 0x8025
  231. #define PCI_VENDOR_ID_PINNACLE_SYSTEMS 0x11bd
  232. #define QUIRK_CYCLE_TIMER 1
  233. #define QUIRK_RESET_PACKET 2
  234. #define QUIRK_BE_HEADERS 4
  235. #define QUIRK_NO_1394A 8
  236. #define QUIRK_NO_MSI 16
  237. #define QUIRK_TI_SLLZ059 32
  238. /* In case of multiple matches in ohci_quirks[], only the first one is used. */
  239. static const struct {
  240. unsigned short vendor, device, revision, flags;
  241. } ohci_quirks[] = {
  242. {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
  243. QUIRK_CYCLE_TIMER},
  244. {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
  245. QUIRK_BE_HEADERS},
  246. {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
  247. QUIRK_NO_MSI},
  248. {PCI_VENDOR_ID_CREATIVE, PCI_DEVICE_ID_CREATIVE_SB1394, PCI_ANY_ID,
  249. QUIRK_RESET_PACKET},
  250. {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
  251. QUIRK_NO_MSI},
  252. {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
  253. QUIRK_CYCLE_TIMER},
  254. {PCI_VENDOR_ID_O2, PCI_ANY_ID, PCI_ANY_ID,
  255. QUIRK_NO_MSI},
  256. {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
  257. QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
  258. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
  259. QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
  260. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV26, PCI_ANY_ID,
  261. QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
  262. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB82AA2, PCI_ANY_ID,
  263. QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
  264. {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
  265. QUIRK_RESET_PACKET},
  266. {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
  267. QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
  268. };
  269. /* This overrides anything that was found in ohci_quirks[]. */
  270. static int param_quirks;
  271. module_param_named(quirks, param_quirks, int, 0644);
  272. MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
  273. ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
  274. ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
  275. ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
  276. ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
  277. ", disable MSI = " __stringify(QUIRK_NO_MSI)
  278. ", TI SLLZ059 erratum = " __stringify(QUIRK_TI_SLLZ059)
  279. ")");
  280. #define OHCI_PARAM_DEBUG_AT_AR 1
  281. #define OHCI_PARAM_DEBUG_SELFIDS 2
  282. #define OHCI_PARAM_DEBUG_IRQS 4
  283. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  284. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  285. static int param_debug;
  286. module_param_named(debug, param_debug, int, 0644);
  287. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  288. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  289. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  290. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  291. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  292. ", or a combination, or all = -1)");
  293. static void log_irqs(u32 evt)
  294. {
  295. if (likely(!(param_debug &
  296. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  297. return;
  298. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  299. !(evt & OHCI1394_busReset))
  300. return;
  301. fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  302. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  303. evt & OHCI1394_RQPkt ? " AR_req" : "",
  304. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  305. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  306. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  307. evt & OHCI1394_isochRx ? " IR" : "",
  308. evt & OHCI1394_isochTx ? " IT" : "",
  309. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  310. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  311. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  312. evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
  313. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  314. evt & OHCI1394_unrecoverableError ? " unrecoverableError" : "",
  315. evt & OHCI1394_busReset ? " busReset" : "",
  316. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  317. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  318. OHCI1394_respTxComplete | OHCI1394_isochRx |
  319. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  320. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  321. OHCI1394_cycleInconsistent |
  322. OHCI1394_regAccessFail | OHCI1394_busReset)
  323. ? " ?" : "");
  324. }
  325. static const char *speed[] = {
  326. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  327. };
  328. static const char *power[] = {
  329. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  330. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  331. };
  332. static const char port[] = { '.', '-', 'p', 'c', };
  333. static char _p(u32 *s, int shift)
  334. {
  335. return port[*s >> shift & 3];
  336. }
  337. static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
  338. {
  339. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  340. return;
  341. fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
  342. self_id_count, generation, node_id);
  343. for (; self_id_count--; ++s)
  344. if ((*s & 1 << 23) == 0)
  345. fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
  346. "%s gc=%d %s %s%s%s\n",
  347. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  348. speed[*s >> 14 & 3], *s >> 16 & 63,
  349. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  350. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  351. else
  352. fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  353. *s, *s >> 24 & 63,
  354. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  355. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  356. }
  357. static const char *evts[] = {
  358. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  359. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  360. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  361. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  362. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  363. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  364. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  365. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  366. [0x10] = "-reserved-", [0x11] = "ack_complete",
  367. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  368. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  369. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  370. [0x18] = "-reserved-", [0x19] = "-reserved-",
  371. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  372. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  373. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  374. [0x20] = "pending/cancelled",
  375. };
  376. static const char *tcodes[] = {
  377. [0x0] = "QW req", [0x1] = "BW req",
  378. [0x2] = "W resp", [0x3] = "-reserved-",
  379. [0x4] = "QR req", [0x5] = "BR req",
  380. [0x6] = "QR resp", [0x7] = "BR resp",
  381. [0x8] = "cycle start", [0x9] = "Lk req",
  382. [0xa] = "async stream packet", [0xb] = "Lk resp",
  383. [0xc] = "-reserved-", [0xd] = "-reserved-",
  384. [0xe] = "link internal", [0xf] = "-reserved-",
  385. };
  386. static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
  387. {
  388. int tcode = header[0] >> 4 & 0xf;
  389. char specific[12];
  390. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  391. return;
  392. if (unlikely(evt >= ARRAY_SIZE(evts)))
  393. evt = 0x1f;
  394. if (evt == OHCI1394_evt_bus_reset) {
  395. fw_notify("A%c evt_bus_reset, generation %d\n",
  396. dir, (header[2] >> 16) & 0xff);
  397. return;
  398. }
  399. switch (tcode) {
  400. case 0x0: case 0x6: case 0x8:
  401. snprintf(specific, sizeof(specific), " = %08x",
  402. be32_to_cpu((__force __be32)header[3]));
  403. break;
  404. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  405. snprintf(specific, sizeof(specific), " %x,%x",
  406. header[3] >> 16, header[3] & 0xffff);
  407. break;
  408. default:
  409. specific[0] = '\0';
  410. }
  411. switch (tcode) {
  412. case 0xa:
  413. fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
  414. break;
  415. case 0xe:
  416. fw_notify("A%c %s, PHY %08x %08x\n",
  417. dir, evts[evt], header[1], header[2]);
  418. break;
  419. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  420. fw_notify("A%c spd %x tl %02x, "
  421. "%04x -> %04x, %s, "
  422. "%s, %04x%08x%s\n",
  423. dir, speed, header[0] >> 10 & 0x3f,
  424. header[1] >> 16, header[0] >> 16, evts[evt],
  425. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  426. break;
  427. default:
  428. fw_notify("A%c spd %x tl %02x, "
  429. "%04x -> %04x, %s, "
  430. "%s%s\n",
  431. dir, speed, header[0] >> 10 & 0x3f,
  432. header[1] >> 16, header[0] >> 16, evts[evt],
  433. tcodes[tcode], specific);
  434. }
  435. }
  436. #else
  437. #define param_debug 0
  438. static inline void log_irqs(u32 evt) {}
  439. static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
  440. static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
  441. #endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
  442. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  443. {
  444. writel(data, ohci->registers + offset);
  445. }
  446. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  447. {
  448. return readl(ohci->registers + offset);
  449. }
  450. static inline void flush_writes(const struct fw_ohci *ohci)
  451. {
  452. /* Do a dummy read to flush writes. */
  453. reg_read(ohci, OHCI1394_Version);
  454. }
  455. /*
  456. * Beware! read_phy_reg(), write_phy_reg(), update_phy_reg(), and
  457. * read_paged_phy_reg() require the caller to hold ohci->phy_reg_mutex.
  458. * In other words, only use ohci_read_phy_reg() and ohci_update_phy_reg()
  459. * directly. Exceptions are intrinsically serialized contexts like pci_probe.
  460. */
  461. static int read_phy_reg(struct fw_ohci *ohci, int addr)
  462. {
  463. u32 val;
  464. int i;
  465. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  466. for (i = 0; i < 3 + 100; i++) {
  467. val = reg_read(ohci, OHCI1394_PhyControl);
  468. if (!~val)
  469. return -ENODEV; /* Card was ejected. */
  470. if (val & OHCI1394_PhyControl_ReadDone)
  471. return OHCI1394_PhyControl_ReadData(val);
  472. /*
  473. * Try a few times without waiting. Sleeping is necessary
  474. * only when the link/PHY interface is busy.
  475. */
  476. if (i >= 3)
  477. msleep(1);
  478. }
  479. fw_error("failed to read phy reg\n");
  480. return -EBUSY;
  481. }
  482. static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
  483. {
  484. int i;
  485. reg_write(ohci, OHCI1394_PhyControl,
  486. OHCI1394_PhyControl_Write(addr, val));
  487. for (i = 0; i < 3 + 100; i++) {
  488. val = reg_read(ohci, OHCI1394_PhyControl);
  489. if (!~val)
  490. return -ENODEV; /* Card was ejected. */
  491. if (!(val & OHCI1394_PhyControl_WritePending))
  492. return 0;
  493. if (i >= 3)
  494. msleep(1);
  495. }
  496. fw_error("failed to write phy reg\n");
  497. return -EBUSY;
  498. }
  499. static int update_phy_reg(struct fw_ohci *ohci, int addr,
  500. int clear_bits, int set_bits)
  501. {
  502. int ret = read_phy_reg(ohci, addr);
  503. if (ret < 0)
  504. return ret;
  505. /*
  506. * The interrupt status bits are cleared by writing a one bit.
  507. * Avoid clearing them unless explicitly requested in set_bits.
  508. */
  509. if (addr == 5)
  510. clear_bits |= PHY_INT_STATUS_BITS;
  511. return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
  512. }
  513. static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
  514. {
  515. int ret;
  516. ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
  517. if (ret < 0)
  518. return ret;
  519. return read_phy_reg(ohci, addr);
  520. }
  521. static int ohci_read_phy_reg(struct fw_card *card, int addr)
  522. {
  523. struct fw_ohci *ohci = fw_ohci(card);
  524. int ret;
  525. mutex_lock(&ohci->phy_reg_mutex);
  526. ret = read_phy_reg(ohci, addr);
  527. mutex_unlock(&ohci->phy_reg_mutex);
  528. return ret;
  529. }
  530. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  531. int clear_bits, int set_bits)
  532. {
  533. struct fw_ohci *ohci = fw_ohci(card);
  534. int ret;
  535. mutex_lock(&ohci->phy_reg_mutex);
  536. ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
  537. mutex_unlock(&ohci->phy_reg_mutex);
  538. return ret;
  539. }
  540. static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
  541. {
  542. return page_private(ctx->pages[i]);
  543. }
  544. static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
  545. {
  546. struct descriptor *d;
  547. d = &ctx->descriptors[index];
  548. d->branch_address &= cpu_to_le32(~0xf);
  549. d->res_count = cpu_to_le16(PAGE_SIZE);
  550. d->transfer_status = 0;
  551. wmb(); /* finish init of new descriptors before branch_address update */
  552. d = &ctx->descriptors[ctx->last_buffer_index];
  553. d->branch_address |= cpu_to_le32(1);
  554. ctx->last_buffer_index = index;
  555. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  556. }
  557. static void ar_context_release(struct ar_context *ctx)
  558. {
  559. unsigned int i;
  560. if (ctx->buffer)
  561. vm_unmap_ram(ctx->buffer, AR_BUFFERS + AR_WRAPAROUND_PAGES);
  562. for (i = 0; i < AR_BUFFERS; i++)
  563. if (ctx->pages[i]) {
  564. dma_unmap_page(ctx->ohci->card.device,
  565. ar_buffer_bus(ctx, i),
  566. PAGE_SIZE, DMA_FROM_DEVICE);
  567. __free_page(ctx->pages[i]);
  568. }
  569. }
  570. static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
  571. {
  572. if (reg_read(ctx->ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
  573. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  574. flush_writes(ctx->ohci);
  575. fw_error("AR error: %s; DMA stopped\n", error_msg);
  576. }
  577. /* FIXME: restart? */
  578. }
  579. static inline unsigned int ar_next_buffer_index(unsigned int index)
  580. {
  581. return (index + 1) % AR_BUFFERS;
  582. }
  583. static inline unsigned int ar_prev_buffer_index(unsigned int index)
  584. {
  585. return (index - 1 + AR_BUFFERS) % AR_BUFFERS;
  586. }
  587. static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
  588. {
  589. return ar_next_buffer_index(ctx->last_buffer_index);
  590. }
  591. /*
  592. * We search for the buffer that contains the last AR packet DMA data written
  593. * by the controller.
  594. */
  595. static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
  596. unsigned int *buffer_offset)
  597. {
  598. unsigned int i, next_i, last = ctx->last_buffer_index;
  599. __le16 res_count, next_res_count;
  600. i = ar_first_buffer_index(ctx);
  601. res_count = ACCESS_ONCE(ctx->descriptors[i].res_count);
  602. /* A buffer that is not yet completely filled must be the last one. */
  603. while (i != last && res_count == 0) {
  604. /* Peek at the next descriptor. */
  605. next_i = ar_next_buffer_index(i);
  606. rmb(); /* read descriptors in order */
  607. next_res_count = ACCESS_ONCE(
  608. ctx->descriptors[next_i].res_count);
  609. /*
  610. * If the next descriptor is still empty, we must stop at this
  611. * descriptor.
  612. */
  613. if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
  614. /*
  615. * The exception is when the DMA data for one packet is
  616. * split over three buffers; in this case, the middle
  617. * buffer's descriptor might be never updated by the
  618. * controller and look still empty, and we have to peek
  619. * at the third one.
  620. */
  621. if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
  622. next_i = ar_next_buffer_index(next_i);
  623. rmb();
  624. next_res_count = ACCESS_ONCE(
  625. ctx->descriptors[next_i].res_count);
  626. if (next_res_count != cpu_to_le16(PAGE_SIZE))
  627. goto next_buffer_is_active;
  628. }
  629. break;
  630. }
  631. next_buffer_is_active:
  632. i = next_i;
  633. res_count = next_res_count;
  634. }
  635. rmb(); /* read res_count before the DMA data */
  636. *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
  637. if (*buffer_offset > PAGE_SIZE) {
  638. *buffer_offset = 0;
  639. ar_context_abort(ctx, "corrupted descriptor");
  640. }
  641. return i;
  642. }
  643. static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
  644. unsigned int end_buffer_index,
  645. unsigned int end_buffer_offset)
  646. {
  647. unsigned int i;
  648. i = ar_first_buffer_index(ctx);
  649. while (i != end_buffer_index) {
  650. dma_sync_single_for_cpu(ctx->ohci->card.device,
  651. ar_buffer_bus(ctx, i),
  652. PAGE_SIZE, DMA_FROM_DEVICE);
  653. i = ar_next_buffer_index(i);
  654. }
  655. if (end_buffer_offset > 0)
  656. dma_sync_single_for_cpu(ctx->ohci->card.device,
  657. ar_buffer_bus(ctx, i),
  658. end_buffer_offset, DMA_FROM_DEVICE);
  659. }
  660. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  661. #define cond_le32_to_cpu(v) \
  662. (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
  663. #else
  664. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  665. #endif
  666. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  667. {
  668. struct fw_ohci *ohci = ctx->ohci;
  669. struct fw_packet p;
  670. u32 status, length, tcode;
  671. int evt;
  672. p.header[0] = cond_le32_to_cpu(buffer[0]);
  673. p.header[1] = cond_le32_to_cpu(buffer[1]);
  674. p.header[2] = cond_le32_to_cpu(buffer[2]);
  675. tcode = (p.header[0] >> 4) & 0x0f;
  676. switch (tcode) {
  677. case TCODE_WRITE_QUADLET_REQUEST:
  678. case TCODE_READ_QUADLET_RESPONSE:
  679. p.header[3] = (__force __u32) buffer[3];
  680. p.header_length = 16;
  681. p.payload_length = 0;
  682. break;
  683. case TCODE_READ_BLOCK_REQUEST :
  684. p.header[3] = cond_le32_to_cpu(buffer[3]);
  685. p.header_length = 16;
  686. p.payload_length = 0;
  687. break;
  688. case TCODE_WRITE_BLOCK_REQUEST:
  689. case TCODE_READ_BLOCK_RESPONSE:
  690. case TCODE_LOCK_REQUEST:
  691. case TCODE_LOCK_RESPONSE:
  692. p.header[3] = cond_le32_to_cpu(buffer[3]);
  693. p.header_length = 16;
  694. p.payload_length = p.header[3] >> 16;
  695. if (p.payload_length > MAX_ASYNC_PAYLOAD) {
  696. ar_context_abort(ctx, "invalid packet length");
  697. return NULL;
  698. }
  699. break;
  700. case TCODE_WRITE_RESPONSE:
  701. case TCODE_READ_QUADLET_REQUEST:
  702. case OHCI_TCODE_PHY_PACKET:
  703. p.header_length = 12;
  704. p.payload_length = 0;
  705. break;
  706. default:
  707. ar_context_abort(ctx, "invalid tcode");
  708. return NULL;
  709. }
  710. p.payload = (void *) buffer + p.header_length;
  711. /* FIXME: What to do about evt_* errors? */
  712. length = (p.header_length + p.payload_length + 3) / 4;
  713. status = cond_le32_to_cpu(buffer[length]);
  714. evt = (status >> 16) & 0x1f;
  715. p.ack = evt - 16;
  716. p.speed = (status >> 21) & 0x7;
  717. p.timestamp = status & 0xffff;
  718. p.generation = ohci->request_generation;
  719. log_ar_at_event('R', p.speed, p.header, evt);
  720. /*
  721. * Several controllers, notably from NEC and VIA, forget to
  722. * write ack_complete status at PHY packet reception.
  723. */
  724. if (evt == OHCI1394_evt_no_status &&
  725. (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
  726. p.ack = ACK_COMPLETE;
  727. /*
  728. * The OHCI bus reset handler synthesizes a PHY packet with
  729. * the new generation number when a bus reset happens (see
  730. * section 8.4.2.3). This helps us determine when a request
  731. * was received and make sure we send the response in the same
  732. * generation. We only need this for requests; for responses
  733. * we use the unique tlabel for finding the matching
  734. * request.
  735. *
  736. * Alas some chips sometimes emit bus reset packets with a
  737. * wrong generation. We set the correct generation for these
  738. * at a slightly incorrect time (in bus_reset_work).
  739. */
  740. if (evt == OHCI1394_evt_bus_reset) {
  741. if (!(ohci->quirks & QUIRK_RESET_PACKET))
  742. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  743. } else if (ctx == &ohci->ar_request_ctx) {
  744. fw_core_handle_request(&ohci->card, &p);
  745. } else {
  746. fw_core_handle_response(&ohci->card, &p);
  747. }
  748. return buffer + length + 1;
  749. }
  750. static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
  751. {
  752. void *next;
  753. while (p < end) {
  754. next = handle_ar_packet(ctx, p);
  755. if (!next)
  756. return p;
  757. p = next;
  758. }
  759. return p;
  760. }
  761. static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
  762. {
  763. unsigned int i;
  764. i = ar_first_buffer_index(ctx);
  765. while (i != end_buffer) {
  766. dma_sync_single_for_device(ctx->ohci->card.device,
  767. ar_buffer_bus(ctx, i),
  768. PAGE_SIZE, DMA_FROM_DEVICE);
  769. ar_context_link_page(ctx, i);
  770. i = ar_next_buffer_index(i);
  771. }
  772. }
  773. static void ar_context_tasklet(unsigned long data)
  774. {
  775. struct ar_context *ctx = (struct ar_context *)data;
  776. unsigned int end_buffer_index, end_buffer_offset;
  777. void *p, *end;
  778. p = ctx->pointer;
  779. if (!p)
  780. return;
  781. end_buffer_index = ar_search_last_active_buffer(ctx,
  782. &end_buffer_offset);
  783. ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
  784. end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
  785. if (end_buffer_index < ar_first_buffer_index(ctx)) {
  786. /*
  787. * The filled part of the overall buffer wraps around; handle
  788. * all packets up to the buffer end here. If the last packet
  789. * wraps around, its tail will be visible after the buffer end
  790. * because the buffer start pages are mapped there again.
  791. */
  792. void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
  793. p = handle_ar_packets(ctx, p, buffer_end);
  794. if (p < buffer_end)
  795. goto error;
  796. /* adjust p to point back into the actual buffer */
  797. p -= AR_BUFFERS * PAGE_SIZE;
  798. }
  799. p = handle_ar_packets(ctx, p, end);
  800. if (p != end) {
  801. if (p > end)
  802. ar_context_abort(ctx, "inconsistent descriptor");
  803. goto error;
  804. }
  805. ctx->pointer = p;
  806. ar_recycle_buffers(ctx, end_buffer_index);
  807. return;
  808. error:
  809. ctx->pointer = NULL;
  810. }
  811. static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
  812. unsigned int descriptors_offset, u32 regs)
  813. {
  814. unsigned int i;
  815. dma_addr_t dma_addr;
  816. struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
  817. struct descriptor *d;
  818. ctx->regs = regs;
  819. ctx->ohci = ohci;
  820. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  821. for (i = 0; i < AR_BUFFERS; i++) {
  822. ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
  823. if (!ctx->pages[i])
  824. goto out_of_memory;
  825. dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
  826. 0, PAGE_SIZE, DMA_FROM_DEVICE);
  827. if (dma_mapping_error(ohci->card.device, dma_addr)) {
  828. __free_page(ctx->pages[i]);
  829. ctx->pages[i] = NULL;
  830. goto out_of_memory;
  831. }
  832. set_page_private(ctx->pages[i], dma_addr);
  833. }
  834. for (i = 0; i < AR_BUFFERS; i++)
  835. pages[i] = ctx->pages[i];
  836. for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
  837. pages[AR_BUFFERS + i] = ctx->pages[i];
  838. ctx->buffer = vm_map_ram(pages, AR_BUFFERS + AR_WRAPAROUND_PAGES,
  839. -1, PAGE_KERNEL);
  840. if (!ctx->buffer)
  841. goto out_of_memory;
  842. ctx->descriptors = ohci->misc_buffer + descriptors_offset;
  843. ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
  844. for (i = 0; i < AR_BUFFERS; i++) {
  845. d = &ctx->descriptors[i];
  846. d->req_count = cpu_to_le16(PAGE_SIZE);
  847. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  848. DESCRIPTOR_STATUS |
  849. DESCRIPTOR_BRANCH_ALWAYS);
  850. d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
  851. d->branch_address = cpu_to_le32(ctx->descriptors_bus +
  852. ar_next_buffer_index(i) * sizeof(struct descriptor));
  853. }
  854. return 0;
  855. out_of_memory:
  856. ar_context_release(ctx);
  857. return -ENOMEM;
  858. }
  859. static void ar_context_run(struct ar_context *ctx)
  860. {
  861. unsigned int i;
  862. for (i = 0; i < AR_BUFFERS; i++)
  863. ar_context_link_page(ctx, i);
  864. ctx->pointer = ctx->buffer;
  865. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
  866. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  867. }
  868. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  869. {
  870. __le16 branch;
  871. branch = d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS);
  872. /* figure out which descriptor the branch address goes in */
  873. if (z == 2 && branch == cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  874. return d;
  875. else
  876. return d + z - 1;
  877. }
  878. static void context_tasklet(unsigned long data)
  879. {
  880. struct context *ctx = (struct context *) data;
  881. struct descriptor *d, *last;
  882. u32 address;
  883. int z;
  884. struct descriptor_buffer *desc;
  885. desc = list_entry(ctx->buffer_list.next,
  886. struct descriptor_buffer, list);
  887. last = ctx->last;
  888. while (last->branch_address != 0) {
  889. struct descriptor_buffer *old_desc = desc;
  890. address = le32_to_cpu(last->branch_address);
  891. z = address & 0xf;
  892. address &= ~0xf;
  893. ctx->current_bus = address;
  894. /* If the branch address points to a buffer outside of the
  895. * current buffer, advance to the next buffer. */
  896. if (address < desc->buffer_bus ||
  897. address >= desc->buffer_bus + desc->used)
  898. desc = list_entry(desc->list.next,
  899. struct descriptor_buffer, list);
  900. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  901. last = find_branch_descriptor(d, z);
  902. if (!ctx->callback(ctx, d, last))
  903. break;
  904. if (old_desc != desc) {
  905. /* If we've advanced to the next buffer, move the
  906. * previous buffer to the free list. */
  907. unsigned long flags;
  908. old_desc->used = 0;
  909. spin_lock_irqsave(&ctx->ohci->lock, flags);
  910. list_move_tail(&old_desc->list, &ctx->buffer_list);
  911. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  912. }
  913. ctx->last = last;
  914. }
  915. }
  916. /*
  917. * Allocate a new buffer and add it to the list of free buffers for this
  918. * context. Must be called with ohci->lock held.
  919. */
  920. static int context_add_buffer(struct context *ctx)
  921. {
  922. struct descriptor_buffer *desc;
  923. dma_addr_t uninitialized_var(bus_addr);
  924. int offset;
  925. /*
  926. * 16MB of descriptors should be far more than enough for any DMA
  927. * program. This will catch run-away userspace or DoS attacks.
  928. */
  929. if (ctx->total_allocation >= 16*1024*1024)
  930. return -ENOMEM;
  931. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  932. &bus_addr, GFP_ATOMIC);
  933. if (!desc)
  934. return -ENOMEM;
  935. offset = (void *)&desc->buffer - (void *)desc;
  936. desc->buffer_size = PAGE_SIZE - offset;
  937. desc->buffer_bus = bus_addr + offset;
  938. desc->used = 0;
  939. list_add_tail(&desc->list, &ctx->buffer_list);
  940. ctx->total_allocation += PAGE_SIZE;
  941. return 0;
  942. }
  943. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  944. u32 regs, descriptor_callback_t callback)
  945. {
  946. ctx->ohci = ohci;
  947. ctx->regs = regs;
  948. ctx->total_allocation = 0;
  949. INIT_LIST_HEAD(&ctx->buffer_list);
  950. if (context_add_buffer(ctx) < 0)
  951. return -ENOMEM;
  952. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  953. struct descriptor_buffer, list);
  954. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  955. ctx->callback = callback;
  956. /*
  957. * We put a dummy descriptor in the buffer that has a NULL
  958. * branch address and looks like it's been sent. That way we
  959. * have a descriptor to append DMA programs to.
  960. */
  961. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  962. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  963. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  964. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  965. ctx->last = ctx->buffer_tail->buffer;
  966. ctx->prev = ctx->buffer_tail->buffer;
  967. return 0;
  968. }
  969. static void context_release(struct context *ctx)
  970. {
  971. struct fw_card *card = &ctx->ohci->card;
  972. struct descriptor_buffer *desc, *tmp;
  973. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  974. dma_free_coherent(card->device, PAGE_SIZE, desc,
  975. desc->buffer_bus -
  976. ((void *)&desc->buffer - (void *)desc));
  977. }
  978. /* Must be called with ohci->lock held */
  979. static struct descriptor *context_get_descriptors(struct context *ctx,
  980. int z, dma_addr_t *d_bus)
  981. {
  982. struct descriptor *d = NULL;
  983. struct descriptor_buffer *desc = ctx->buffer_tail;
  984. if (z * sizeof(*d) > desc->buffer_size)
  985. return NULL;
  986. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  987. /* No room for the descriptor in this buffer, so advance to the
  988. * next one. */
  989. if (desc->list.next == &ctx->buffer_list) {
  990. /* If there is no free buffer next in the list,
  991. * allocate one. */
  992. if (context_add_buffer(ctx) < 0)
  993. return NULL;
  994. }
  995. desc = list_entry(desc->list.next,
  996. struct descriptor_buffer, list);
  997. ctx->buffer_tail = desc;
  998. }
  999. d = desc->buffer + desc->used / sizeof(*d);
  1000. memset(d, 0, z * sizeof(*d));
  1001. *d_bus = desc->buffer_bus + desc->used;
  1002. return d;
  1003. }
  1004. static void context_run(struct context *ctx, u32 extra)
  1005. {
  1006. struct fw_ohci *ohci = ctx->ohci;
  1007. reg_write(ohci, COMMAND_PTR(ctx->regs),
  1008. le32_to_cpu(ctx->last->branch_address));
  1009. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  1010. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  1011. ctx->running = true;
  1012. flush_writes(ohci);
  1013. }
  1014. static void context_append(struct context *ctx,
  1015. struct descriptor *d, int z, int extra)
  1016. {
  1017. dma_addr_t d_bus;
  1018. struct descriptor_buffer *desc = ctx->buffer_tail;
  1019. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  1020. desc->used += (z + extra) * sizeof(*d);
  1021. wmb(); /* finish init of new descriptors before branch_address update */
  1022. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  1023. ctx->prev = find_branch_descriptor(d, z);
  1024. }
  1025. static void context_stop(struct context *ctx)
  1026. {
  1027. u32 reg;
  1028. int i;
  1029. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  1030. ctx->running = false;
  1031. for (i = 0; i < 1000; i++) {
  1032. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  1033. if ((reg & CONTEXT_ACTIVE) == 0)
  1034. return;
  1035. if (i)
  1036. udelay(10);
  1037. }
  1038. fw_error("Error: DMA context still active (0x%08x)\n", reg);
  1039. }
  1040. struct driver_data {
  1041. u8 inline_data[8];
  1042. struct fw_packet *packet;
  1043. };
  1044. /*
  1045. * This function apppends a packet to the DMA queue for transmission.
  1046. * Must always be called with the ochi->lock held to ensure proper
  1047. * generation handling and locking around packet queue manipulation.
  1048. */
  1049. static int at_context_queue_packet(struct context *ctx,
  1050. struct fw_packet *packet)
  1051. {
  1052. struct fw_ohci *ohci = ctx->ohci;
  1053. dma_addr_t d_bus, uninitialized_var(payload_bus);
  1054. struct driver_data *driver_data;
  1055. struct descriptor *d, *last;
  1056. __le32 *header;
  1057. int z, tcode;
  1058. d = context_get_descriptors(ctx, 4, &d_bus);
  1059. if (d == NULL) {
  1060. packet->ack = RCODE_SEND_ERROR;
  1061. return -1;
  1062. }
  1063. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  1064. d[0].res_count = cpu_to_le16(packet->timestamp);
  1065. /*
  1066. * The DMA format for asyncronous link packets is different
  1067. * from the IEEE1394 layout, so shift the fields around
  1068. * accordingly.
  1069. */
  1070. tcode = (packet->header[0] >> 4) & 0x0f;
  1071. header = (__le32 *) &d[1];
  1072. switch (tcode) {
  1073. case TCODE_WRITE_QUADLET_REQUEST:
  1074. case TCODE_WRITE_BLOCK_REQUEST:
  1075. case TCODE_WRITE_RESPONSE:
  1076. case TCODE_READ_QUADLET_REQUEST:
  1077. case TCODE_READ_BLOCK_REQUEST:
  1078. case TCODE_READ_QUADLET_RESPONSE:
  1079. case TCODE_READ_BLOCK_RESPONSE:
  1080. case TCODE_LOCK_REQUEST:
  1081. case TCODE_LOCK_RESPONSE:
  1082. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1083. (packet->speed << 16));
  1084. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  1085. (packet->header[0] & 0xffff0000));
  1086. header[2] = cpu_to_le32(packet->header[2]);
  1087. if (TCODE_IS_BLOCK_PACKET(tcode))
  1088. header[3] = cpu_to_le32(packet->header[3]);
  1089. else
  1090. header[3] = (__force __le32) packet->header[3];
  1091. d[0].req_count = cpu_to_le16(packet->header_length);
  1092. break;
  1093. case TCODE_LINK_INTERNAL:
  1094. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  1095. (packet->speed << 16));
  1096. header[1] = cpu_to_le32(packet->header[1]);
  1097. header[2] = cpu_to_le32(packet->header[2]);
  1098. d[0].req_count = cpu_to_le16(12);
  1099. if (is_ping_packet(&packet->header[1]))
  1100. d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
  1101. break;
  1102. case TCODE_STREAM_DATA:
  1103. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1104. (packet->speed << 16));
  1105. header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
  1106. d[0].req_count = cpu_to_le16(8);
  1107. break;
  1108. default:
  1109. /* BUG(); */
  1110. packet->ack = RCODE_SEND_ERROR;
  1111. return -1;
  1112. }
  1113. BUILD_BUG_ON(sizeof(struct driver_data) > sizeof(struct descriptor));
  1114. driver_data = (struct driver_data *) &d[3];
  1115. driver_data->packet = packet;
  1116. packet->driver_data = driver_data;
  1117. if (packet->payload_length > 0) {
  1118. if (packet->payload_length > sizeof(driver_data->inline_data)) {
  1119. payload_bus = dma_map_single(ohci->card.device,
  1120. packet->payload,
  1121. packet->payload_length,
  1122. DMA_TO_DEVICE);
  1123. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  1124. packet->ack = RCODE_SEND_ERROR;
  1125. return -1;
  1126. }
  1127. packet->payload_bus = payload_bus;
  1128. packet->payload_mapped = true;
  1129. } else {
  1130. memcpy(driver_data->inline_data, packet->payload,
  1131. packet->payload_length);
  1132. payload_bus = d_bus + 3 * sizeof(*d);
  1133. }
  1134. d[2].req_count = cpu_to_le16(packet->payload_length);
  1135. d[2].data_address = cpu_to_le32(payload_bus);
  1136. last = &d[2];
  1137. z = 3;
  1138. } else {
  1139. last = &d[0];
  1140. z = 2;
  1141. }
  1142. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  1143. DESCRIPTOR_IRQ_ALWAYS |
  1144. DESCRIPTOR_BRANCH_ALWAYS);
  1145. /* FIXME: Document how the locking works. */
  1146. if (ohci->generation != packet->generation) {
  1147. if (packet->payload_mapped)
  1148. dma_unmap_single(ohci->card.device, payload_bus,
  1149. packet->payload_length, DMA_TO_DEVICE);
  1150. packet->ack = RCODE_GENERATION;
  1151. return -1;
  1152. }
  1153. context_append(ctx, d, z, 4 - z);
  1154. if (ctx->running)
  1155. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  1156. else
  1157. context_run(ctx, 0);
  1158. return 0;
  1159. }
  1160. static void at_context_flush(struct context *ctx)
  1161. {
  1162. tasklet_disable(&ctx->tasklet);
  1163. ctx->flushing = true;
  1164. context_tasklet((unsigned long)ctx);
  1165. ctx->flushing = false;
  1166. tasklet_enable(&ctx->tasklet);
  1167. }
  1168. static int handle_at_packet(struct context *context,
  1169. struct descriptor *d,
  1170. struct descriptor *last)
  1171. {
  1172. struct driver_data *driver_data;
  1173. struct fw_packet *packet;
  1174. struct fw_ohci *ohci = context->ohci;
  1175. int evt;
  1176. if (last->transfer_status == 0 && !context->flushing)
  1177. /* This descriptor isn't done yet, stop iteration. */
  1178. return 0;
  1179. driver_data = (struct driver_data *) &d[3];
  1180. packet = driver_data->packet;
  1181. if (packet == NULL)
  1182. /* This packet was cancelled, just continue. */
  1183. return 1;
  1184. if (packet->payload_mapped)
  1185. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1186. packet->payload_length, DMA_TO_DEVICE);
  1187. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  1188. packet->timestamp = le16_to_cpu(last->res_count);
  1189. log_ar_at_event('T', packet->speed, packet->header, evt);
  1190. switch (evt) {
  1191. case OHCI1394_evt_timeout:
  1192. /* Async response transmit timed out. */
  1193. packet->ack = RCODE_CANCELLED;
  1194. break;
  1195. case OHCI1394_evt_flushed:
  1196. /*
  1197. * The packet was flushed should give same error as
  1198. * when we try to use a stale generation count.
  1199. */
  1200. packet->ack = RCODE_GENERATION;
  1201. break;
  1202. case OHCI1394_evt_missing_ack:
  1203. if (context->flushing)
  1204. packet->ack = RCODE_GENERATION;
  1205. else {
  1206. /*
  1207. * Using a valid (current) generation count, but the
  1208. * node is not on the bus or not sending acks.
  1209. */
  1210. packet->ack = RCODE_NO_ACK;
  1211. }
  1212. break;
  1213. case ACK_COMPLETE + 0x10:
  1214. case ACK_PENDING + 0x10:
  1215. case ACK_BUSY_X + 0x10:
  1216. case ACK_BUSY_A + 0x10:
  1217. case ACK_BUSY_B + 0x10:
  1218. case ACK_DATA_ERROR + 0x10:
  1219. case ACK_TYPE_ERROR + 0x10:
  1220. packet->ack = evt - 0x10;
  1221. break;
  1222. case OHCI1394_evt_no_status:
  1223. if (context->flushing) {
  1224. packet->ack = RCODE_GENERATION;
  1225. break;
  1226. }
  1227. /* fall through */
  1228. default:
  1229. packet->ack = RCODE_SEND_ERROR;
  1230. break;
  1231. }
  1232. packet->callback(packet, &ohci->card, packet->ack);
  1233. return 1;
  1234. }
  1235. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  1236. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  1237. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  1238. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  1239. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  1240. static void handle_local_rom(struct fw_ohci *ohci,
  1241. struct fw_packet *packet, u32 csr)
  1242. {
  1243. struct fw_packet response;
  1244. int tcode, length, i;
  1245. tcode = HEADER_GET_TCODE(packet->header[0]);
  1246. if (TCODE_IS_BLOCK_PACKET(tcode))
  1247. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1248. else
  1249. length = 4;
  1250. i = csr - CSR_CONFIG_ROM;
  1251. if (i + length > CONFIG_ROM_SIZE) {
  1252. fw_fill_response(&response, packet->header,
  1253. RCODE_ADDRESS_ERROR, NULL, 0);
  1254. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  1255. fw_fill_response(&response, packet->header,
  1256. RCODE_TYPE_ERROR, NULL, 0);
  1257. } else {
  1258. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  1259. (void *) ohci->config_rom + i, length);
  1260. }
  1261. fw_core_handle_response(&ohci->card, &response);
  1262. }
  1263. static void handle_local_lock(struct fw_ohci *ohci,
  1264. struct fw_packet *packet, u32 csr)
  1265. {
  1266. struct fw_packet response;
  1267. int tcode, length, ext_tcode, sel, try;
  1268. __be32 *payload, lock_old;
  1269. u32 lock_arg, lock_data;
  1270. tcode = HEADER_GET_TCODE(packet->header[0]);
  1271. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1272. payload = packet->payload;
  1273. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  1274. if (tcode == TCODE_LOCK_REQUEST &&
  1275. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  1276. lock_arg = be32_to_cpu(payload[0]);
  1277. lock_data = be32_to_cpu(payload[1]);
  1278. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  1279. lock_arg = 0;
  1280. lock_data = 0;
  1281. } else {
  1282. fw_fill_response(&response, packet->header,
  1283. RCODE_TYPE_ERROR, NULL, 0);
  1284. goto out;
  1285. }
  1286. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  1287. reg_write(ohci, OHCI1394_CSRData, lock_data);
  1288. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  1289. reg_write(ohci, OHCI1394_CSRControl, sel);
  1290. for (try = 0; try < 20; try++)
  1291. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
  1292. lock_old = cpu_to_be32(reg_read(ohci,
  1293. OHCI1394_CSRData));
  1294. fw_fill_response(&response, packet->header,
  1295. RCODE_COMPLETE,
  1296. &lock_old, sizeof(lock_old));
  1297. goto out;
  1298. }
  1299. fw_error("swap not done (CSR lock timeout)\n");
  1300. fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
  1301. out:
  1302. fw_core_handle_response(&ohci->card, &response);
  1303. }
  1304. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  1305. {
  1306. u64 offset, csr;
  1307. if (ctx == &ctx->ohci->at_request_ctx) {
  1308. packet->ack = ACK_PENDING;
  1309. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1310. }
  1311. offset =
  1312. ((unsigned long long)
  1313. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  1314. packet->header[2];
  1315. csr = offset - CSR_REGISTER_BASE;
  1316. /* Handle config rom reads. */
  1317. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1318. handle_local_rom(ctx->ohci, packet, csr);
  1319. else switch (csr) {
  1320. case CSR_BUS_MANAGER_ID:
  1321. case CSR_BANDWIDTH_AVAILABLE:
  1322. case CSR_CHANNELS_AVAILABLE_HI:
  1323. case CSR_CHANNELS_AVAILABLE_LO:
  1324. handle_local_lock(ctx->ohci, packet, csr);
  1325. break;
  1326. default:
  1327. if (ctx == &ctx->ohci->at_request_ctx)
  1328. fw_core_handle_request(&ctx->ohci->card, packet);
  1329. else
  1330. fw_core_handle_response(&ctx->ohci->card, packet);
  1331. break;
  1332. }
  1333. if (ctx == &ctx->ohci->at_response_ctx) {
  1334. packet->ack = ACK_COMPLETE;
  1335. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1336. }
  1337. }
  1338. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1339. {
  1340. unsigned long flags;
  1341. int ret;
  1342. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1343. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1344. ctx->ohci->generation == packet->generation) {
  1345. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1346. handle_local_request(ctx, packet);
  1347. return;
  1348. }
  1349. ret = at_context_queue_packet(ctx, packet);
  1350. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1351. if (ret < 0)
  1352. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1353. }
  1354. static void detect_dead_context(struct fw_ohci *ohci,
  1355. const char *name, unsigned int regs)
  1356. {
  1357. u32 ctl;
  1358. ctl = reg_read(ohci, CONTROL_SET(regs));
  1359. if (ctl & CONTEXT_DEAD) {
  1360. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  1361. fw_error("DMA context %s has stopped, error code: %s\n",
  1362. name, evts[ctl & 0x1f]);
  1363. #else
  1364. fw_error("DMA context %s has stopped, error code: %#x\n",
  1365. name, ctl & 0x1f);
  1366. #endif
  1367. }
  1368. }
  1369. static void handle_dead_contexts(struct fw_ohci *ohci)
  1370. {
  1371. unsigned int i;
  1372. char name[8];
  1373. detect_dead_context(ohci, "ATReq", OHCI1394_AsReqTrContextBase);
  1374. detect_dead_context(ohci, "ATRsp", OHCI1394_AsRspTrContextBase);
  1375. detect_dead_context(ohci, "ARReq", OHCI1394_AsReqRcvContextBase);
  1376. detect_dead_context(ohci, "ARRsp", OHCI1394_AsRspRcvContextBase);
  1377. for (i = 0; i < 32; ++i) {
  1378. if (!(ohci->it_context_support & (1 << i)))
  1379. continue;
  1380. sprintf(name, "IT%u", i);
  1381. detect_dead_context(ohci, name, OHCI1394_IsoXmitContextBase(i));
  1382. }
  1383. for (i = 0; i < 32; ++i) {
  1384. if (!(ohci->ir_context_support & (1 << i)))
  1385. continue;
  1386. sprintf(name, "IR%u", i);
  1387. detect_dead_context(ohci, name, OHCI1394_IsoRcvContextBase(i));
  1388. }
  1389. /* TODO: maybe try to flush and restart the dead contexts */
  1390. }
  1391. static u32 cycle_timer_ticks(u32 cycle_timer)
  1392. {
  1393. u32 ticks;
  1394. ticks = cycle_timer & 0xfff;
  1395. ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
  1396. ticks += (3072 * 8000) * (cycle_timer >> 25);
  1397. return ticks;
  1398. }
  1399. /*
  1400. * Some controllers exhibit one or more of the following bugs when updating the
  1401. * iso cycle timer register:
  1402. * - When the lowest six bits are wrapping around to zero, a read that happens
  1403. * at the same time will return garbage in the lowest ten bits.
  1404. * - When the cycleOffset field wraps around to zero, the cycleCount field is
  1405. * not incremented for about 60 ns.
  1406. * - Occasionally, the entire register reads zero.
  1407. *
  1408. * To catch these, we read the register three times and ensure that the
  1409. * difference between each two consecutive reads is approximately the same, i.e.
  1410. * less than twice the other. Furthermore, any negative difference indicates an
  1411. * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
  1412. * execute, so we have enough precision to compute the ratio of the differences.)
  1413. */
  1414. static u32 get_cycle_time(struct fw_ohci *ohci)
  1415. {
  1416. u32 c0, c1, c2;
  1417. u32 t0, t1, t2;
  1418. s32 diff01, diff12;
  1419. int i;
  1420. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1421. if (ohci->quirks & QUIRK_CYCLE_TIMER) {
  1422. i = 0;
  1423. c1 = c2;
  1424. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1425. do {
  1426. c0 = c1;
  1427. c1 = c2;
  1428. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1429. t0 = cycle_timer_ticks(c0);
  1430. t1 = cycle_timer_ticks(c1);
  1431. t2 = cycle_timer_ticks(c2);
  1432. diff01 = t1 - t0;
  1433. diff12 = t2 - t1;
  1434. } while ((diff01 <= 0 || diff12 <= 0 ||
  1435. diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
  1436. && i++ < 20);
  1437. }
  1438. return c2;
  1439. }
  1440. /*
  1441. * This function has to be called at least every 64 seconds. The bus_time
  1442. * field stores not only the upper 25 bits of the BUS_TIME register but also
  1443. * the most significant bit of the cycle timer in bit 6 so that we can detect
  1444. * changes in this bit.
  1445. */
  1446. static u32 update_bus_time(struct fw_ohci *ohci)
  1447. {
  1448. u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
  1449. if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
  1450. ohci->bus_time += 0x40;
  1451. return ohci->bus_time | cycle_time_seconds;
  1452. }
  1453. static int get_status_for_port(struct fw_ohci *ohci, int port_index)
  1454. {
  1455. int reg;
  1456. mutex_lock(&ohci->phy_reg_mutex);
  1457. reg = write_phy_reg(ohci, 7, port_index);
  1458. if (reg >= 0)
  1459. reg = read_phy_reg(ohci, 8);
  1460. mutex_unlock(&ohci->phy_reg_mutex);
  1461. if (reg < 0)
  1462. return reg;
  1463. switch (reg & 0x0f) {
  1464. case 0x06:
  1465. return 2; /* is child node (connected to parent node) */
  1466. case 0x0e:
  1467. return 3; /* is parent node (connected to child node) */
  1468. }
  1469. return 1; /* not connected */
  1470. }
  1471. static int get_self_id_pos(struct fw_ohci *ohci, u32 self_id,
  1472. int self_id_count)
  1473. {
  1474. int i;
  1475. u32 entry;
  1476. for (i = 0; i < self_id_count; i++) {
  1477. entry = ohci->self_id_buffer[i];
  1478. if ((self_id & 0xff000000) == (entry & 0xff000000))
  1479. return -1;
  1480. if ((self_id & 0xff000000) < (entry & 0xff000000))
  1481. return i;
  1482. }
  1483. return i;
  1484. }
  1485. /*
  1486. * TI TSB82AA2B and TSB12LV26 do not receive the selfID of a locally
  1487. * attached TSB41BA3D phy; see http://www.ti.com/litv/pdf/sllz059.
  1488. * Construct the selfID from phy register contents.
  1489. * FIXME: How to determine the selfID.i flag?
  1490. */
  1491. static int find_and_insert_self_id(struct fw_ohci *ohci, int self_id_count)
  1492. {
  1493. int reg, i, pos, status;
  1494. /* link active 1, speed 3, bridge 0, contender 1, more packets 0 */
  1495. u32 self_id = 0x8040c800;
  1496. reg = reg_read(ohci, OHCI1394_NodeID);
  1497. if (!(reg & OHCI1394_NodeID_idValid)) {
  1498. fw_notify("node ID not valid, new bus reset in progress\n");
  1499. return -EBUSY;
  1500. }
  1501. self_id |= ((reg & 0x3f) << 24); /* phy ID */
  1502. reg = ohci_read_phy_reg(&ohci->card, 4);
  1503. if (reg < 0)
  1504. return reg;
  1505. self_id |= ((reg & 0x07) << 8); /* power class */
  1506. reg = ohci_read_phy_reg(&ohci->card, 1);
  1507. if (reg < 0)
  1508. return reg;
  1509. self_id |= ((reg & 0x3f) << 16); /* gap count */
  1510. for (i = 0; i < 3; i++) {
  1511. status = get_status_for_port(ohci, i);
  1512. if (status < 0)
  1513. return status;
  1514. self_id |= ((status & 0x3) << (6 - (i * 2)));
  1515. }
  1516. pos = get_self_id_pos(ohci, self_id, self_id_count);
  1517. if (pos >= 0) {
  1518. memmove(&(ohci->self_id_buffer[pos+1]),
  1519. &(ohci->self_id_buffer[pos]),
  1520. (self_id_count - pos) * sizeof(*ohci->self_id_buffer));
  1521. ohci->self_id_buffer[pos] = self_id;
  1522. self_id_count++;
  1523. }
  1524. return self_id_count;
  1525. }
  1526. static void bus_reset_work(struct work_struct *work)
  1527. {
  1528. struct fw_ohci *ohci =
  1529. container_of(work, struct fw_ohci, bus_reset_work);
  1530. int self_id_count, i, j, reg;
  1531. int generation, new_generation;
  1532. unsigned long flags;
  1533. void *free_rom = NULL;
  1534. dma_addr_t free_rom_bus = 0;
  1535. bool is_new_root;
  1536. reg = reg_read(ohci, OHCI1394_NodeID);
  1537. if (!(reg & OHCI1394_NodeID_idValid)) {
  1538. fw_notify("node ID not valid, new bus reset in progress\n");
  1539. return;
  1540. }
  1541. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1542. fw_notify("malconfigured bus\n");
  1543. return;
  1544. }
  1545. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1546. OHCI1394_NodeID_nodeNumber);
  1547. is_new_root = (reg & OHCI1394_NodeID_root) != 0;
  1548. if (!(ohci->is_root && is_new_root))
  1549. reg_write(ohci, OHCI1394_LinkControlSet,
  1550. OHCI1394_LinkControl_cycleMaster);
  1551. ohci->is_root = is_new_root;
  1552. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1553. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1554. fw_notify("inconsistent self IDs\n");
  1555. return;
  1556. }
  1557. /*
  1558. * The count in the SelfIDCount register is the number of
  1559. * bytes in the self ID receive buffer. Since we also receive
  1560. * the inverted quadlets and a header quadlet, we shift one
  1561. * bit extra to get the actual number of self IDs.
  1562. */
  1563. self_id_count = (reg >> 3) & 0xff;
  1564. if (self_id_count > 252) {
  1565. fw_notify("inconsistent self IDs\n");
  1566. return;
  1567. }
  1568. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1569. rmb();
  1570. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1571. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1572. /*
  1573. * If the invalid data looks like a cycle start packet,
  1574. * it's likely to be the result of the cycle master
  1575. * having a wrong gap count. In this case, the self IDs
  1576. * so far are valid and should be processed so that the
  1577. * bus manager can then correct the gap count.
  1578. */
  1579. if (cond_le32_to_cpu(ohci->self_id_cpu[i])
  1580. == 0xffff008f) {
  1581. fw_notify("ignoring spurious self IDs\n");
  1582. self_id_count = j;
  1583. break;
  1584. } else {
  1585. fw_notify("inconsistent self IDs\n");
  1586. return;
  1587. }
  1588. }
  1589. ohci->self_id_buffer[j] =
  1590. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1591. }
  1592. if (ohci->quirks & QUIRK_TI_SLLZ059) {
  1593. self_id_count = find_and_insert_self_id(ohci, self_id_count);
  1594. if (self_id_count < 0) {
  1595. fw_notify("could not construct local self ID\n");
  1596. return;
  1597. }
  1598. }
  1599. if (self_id_count == 0) {
  1600. fw_notify("inconsistent self IDs\n");
  1601. return;
  1602. }
  1603. rmb();
  1604. /*
  1605. * Check the consistency of the self IDs we just read. The
  1606. * problem we face is that a new bus reset can start while we
  1607. * read out the self IDs from the DMA buffer. If this happens,
  1608. * the DMA buffer will be overwritten with new self IDs and we
  1609. * will read out inconsistent data. The OHCI specification
  1610. * (section 11.2) recommends a technique similar to
  1611. * linux/seqlock.h, where we remember the generation of the
  1612. * self IDs in the buffer before reading them out and compare
  1613. * it to the current generation after reading them out. If
  1614. * the two generations match we know we have a consistent set
  1615. * of self IDs.
  1616. */
  1617. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1618. if (new_generation != generation) {
  1619. fw_notify("recursive bus reset detected, "
  1620. "discarding self ids\n");
  1621. return;
  1622. }
  1623. /* FIXME: Document how the locking works. */
  1624. spin_lock_irqsave(&ohci->lock, flags);
  1625. ohci->generation = -1; /* prevent AT packet queueing */
  1626. context_stop(&ohci->at_request_ctx);
  1627. context_stop(&ohci->at_response_ctx);
  1628. spin_unlock_irqrestore(&ohci->lock, flags);
  1629. /*
  1630. * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
  1631. * packets in the AT queues and software needs to drain them.
  1632. * Some OHCI 1.1 controllers (JMicron) apparently require this too.
  1633. */
  1634. at_context_flush(&ohci->at_request_ctx);
  1635. at_context_flush(&ohci->at_response_ctx);
  1636. spin_lock_irqsave(&ohci->lock, flags);
  1637. ohci->generation = generation;
  1638. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1639. if (ohci->quirks & QUIRK_RESET_PACKET)
  1640. ohci->request_generation = generation;
  1641. /*
  1642. * This next bit is unrelated to the AT context stuff but we
  1643. * have to do it under the spinlock also. If a new config rom
  1644. * was set up before this reset, the old one is now no longer
  1645. * in use and we can free it. Update the config rom pointers
  1646. * to point to the current config rom and clear the
  1647. * next_config_rom pointer so a new update can take place.
  1648. */
  1649. if (ohci->next_config_rom != NULL) {
  1650. if (ohci->next_config_rom != ohci->config_rom) {
  1651. free_rom = ohci->config_rom;
  1652. free_rom_bus = ohci->config_rom_bus;
  1653. }
  1654. ohci->config_rom = ohci->next_config_rom;
  1655. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1656. ohci->next_config_rom = NULL;
  1657. /*
  1658. * Restore config_rom image and manually update
  1659. * config_rom registers. Writing the header quadlet
  1660. * will indicate that the config rom is ready, so we
  1661. * do that last.
  1662. */
  1663. reg_write(ohci, OHCI1394_BusOptions,
  1664. be32_to_cpu(ohci->config_rom[2]));
  1665. ohci->config_rom[0] = ohci->next_header;
  1666. reg_write(ohci, OHCI1394_ConfigROMhdr,
  1667. be32_to_cpu(ohci->next_header));
  1668. }
  1669. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1670. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1671. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1672. #endif
  1673. spin_unlock_irqrestore(&ohci->lock, flags);
  1674. if (free_rom)
  1675. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1676. free_rom, free_rom_bus);
  1677. log_selfids(ohci->node_id, generation,
  1678. self_id_count, ohci->self_id_buffer);
  1679. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1680. self_id_count, ohci->self_id_buffer,
  1681. ohci->csr_state_setclear_abdicate);
  1682. ohci->csr_state_setclear_abdicate = false;
  1683. }
  1684. static irqreturn_t irq_handler(int irq, void *data)
  1685. {
  1686. struct fw_ohci *ohci = data;
  1687. u32 event, iso_event;
  1688. int i;
  1689. event = reg_read(ohci, OHCI1394_IntEventClear);
  1690. if (!event || !~event)
  1691. return IRQ_NONE;
  1692. /*
  1693. * busReset and postedWriteErr must not be cleared yet
  1694. * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
  1695. */
  1696. reg_write(ohci, OHCI1394_IntEventClear,
  1697. event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
  1698. log_irqs(event);
  1699. if (event & OHCI1394_selfIDComplete)
  1700. queue_work(fw_workqueue, &ohci->bus_reset_work);
  1701. if (event & OHCI1394_RQPkt)
  1702. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1703. if (event & OHCI1394_RSPkt)
  1704. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1705. if (event & OHCI1394_reqTxComplete)
  1706. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1707. if (event & OHCI1394_respTxComplete)
  1708. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1709. if (event & OHCI1394_isochRx) {
  1710. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1711. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1712. while (iso_event) {
  1713. i = ffs(iso_event) - 1;
  1714. tasklet_schedule(
  1715. &ohci->ir_context_list[i].context.tasklet);
  1716. iso_event &= ~(1 << i);
  1717. }
  1718. }
  1719. if (event & OHCI1394_isochTx) {
  1720. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1721. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1722. while (iso_event) {
  1723. i = ffs(iso_event) - 1;
  1724. tasklet_schedule(
  1725. &ohci->it_context_list[i].context.tasklet);
  1726. iso_event &= ~(1 << i);
  1727. }
  1728. }
  1729. if (unlikely(event & OHCI1394_regAccessFail))
  1730. fw_error("Register access failure - "
  1731. "please notify linux1394-devel@lists.sf.net\n");
  1732. if (unlikely(event & OHCI1394_postedWriteErr)) {
  1733. reg_read(ohci, OHCI1394_PostedWriteAddressHi);
  1734. reg_read(ohci, OHCI1394_PostedWriteAddressLo);
  1735. reg_write(ohci, OHCI1394_IntEventClear,
  1736. OHCI1394_postedWriteErr);
  1737. if (printk_ratelimit())
  1738. fw_error("PCI posted write error\n");
  1739. }
  1740. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1741. if (printk_ratelimit())
  1742. fw_notify("isochronous cycle too long\n");
  1743. reg_write(ohci, OHCI1394_LinkControlSet,
  1744. OHCI1394_LinkControl_cycleMaster);
  1745. }
  1746. if (unlikely(event & OHCI1394_cycleInconsistent)) {
  1747. /*
  1748. * We need to clear this event bit in order to make
  1749. * cycleMatch isochronous I/O work. In theory we should
  1750. * stop active cycleMatch iso contexts now and restart
  1751. * them at least two cycles later. (FIXME?)
  1752. */
  1753. if (printk_ratelimit())
  1754. fw_notify("isochronous cycle inconsistent\n");
  1755. }
  1756. if (unlikely(event & OHCI1394_unrecoverableError))
  1757. handle_dead_contexts(ohci);
  1758. if (event & OHCI1394_cycle64Seconds) {
  1759. spin_lock(&ohci->lock);
  1760. update_bus_time(ohci);
  1761. spin_unlock(&ohci->lock);
  1762. } else
  1763. flush_writes(ohci);
  1764. return IRQ_HANDLED;
  1765. }
  1766. static int software_reset(struct fw_ohci *ohci)
  1767. {
  1768. u32 val;
  1769. int i;
  1770. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1771. for (i = 0; i < 500; i++) {
  1772. val = reg_read(ohci, OHCI1394_HCControlSet);
  1773. if (!~val)
  1774. return -ENODEV; /* Card was ejected. */
  1775. if (!(val & OHCI1394_HCControl_softReset))
  1776. return 0;
  1777. msleep(1);
  1778. }
  1779. return -EBUSY;
  1780. }
  1781. static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
  1782. {
  1783. size_t size = length * 4;
  1784. memcpy(dest, src, size);
  1785. if (size < CONFIG_ROM_SIZE)
  1786. memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
  1787. }
  1788. static int configure_1394a_enhancements(struct fw_ohci *ohci)
  1789. {
  1790. bool enable_1394a;
  1791. int ret, clear, set, offset;
  1792. /* Check if the driver should configure link and PHY. */
  1793. if (!(reg_read(ohci, OHCI1394_HCControlSet) &
  1794. OHCI1394_HCControl_programPhyEnable))
  1795. return 0;
  1796. /* Paranoia: check whether the PHY supports 1394a, too. */
  1797. enable_1394a = false;
  1798. ret = read_phy_reg(ohci, 2);
  1799. if (ret < 0)
  1800. return ret;
  1801. if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
  1802. ret = read_paged_phy_reg(ohci, 1, 8);
  1803. if (ret < 0)
  1804. return ret;
  1805. if (ret >= 1)
  1806. enable_1394a = true;
  1807. }
  1808. if (ohci->quirks & QUIRK_NO_1394A)
  1809. enable_1394a = false;
  1810. /* Configure PHY and link consistently. */
  1811. if (enable_1394a) {
  1812. clear = 0;
  1813. set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1814. } else {
  1815. clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1816. set = 0;
  1817. }
  1818. ret = update_phy_reg(ohci, 5, clear, set);
  1819. if (ret < 0)
  1820. return ret;
  1821. if (enable_1394a)
  1822. offset = OHCI1394_HCControlSet;
  1823. else
  1824. offset = OHCI1394_HCControlClear;
  1825. reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
  1826. /* Clean up: configuration has been taken care of. */
  1827. reg_write(ohci, OHCI1394_HCControlClear,
  1828. OHCI1394_HCControl_programPhyEnable);
  1829. return 0;
  1830. }
  1831. static int probe_tsb41ba3d(struct fw_ohci *ohci)
  1832. {
  1833. /* TI vendor ID = 0x080028, TSB41BA3D product ID = 0x833005 (sic) */
  1834. static const u8 id[] = { 0x08, 0x00, 0x28, 0x83, 0x30, 0x05, };
  1835. int reg, i;
  1836. reg = read_phy_reg(ohci, 2);
  1837. if (reg < 0)
  1838. return reg;
  1839. if ((reg & PHY_EXTENDED_REGISTERS) != PHY_EXTENDED_REGISTERS)
  1840. return 0;
  1841. for (i = ARRAY_SIZE(id) - 1; i >= 0; i--) {
  1842. reg = read_paged_phy_reg(ohci, 1, i + 10);
  1843. if (reg < 0)
  1844. return reg;
  1845. if (reg != id[i])
  1846. return 0;
  1847. }
  1848. return 1;
  1849. }
  1850. static int ohci_enable(struct fw_card *card,
  1851. const __be32 *config_rom, size_t length)
  1852. {
  1853. struct fw_ohci *ohci = fw_ohci(card);
  1854. struct pci_dev *dev = to_pci_dev(card->device);
  1855. u32 lps, seconds, version, irqs;
  1856. int i, ret;
  1857. if (software_reset(ohci)) {
  1858. fw_error("Failed to reset ohci card.\n");
  1859. return -EBUSY;
  1860. }
  1861. /*
  1862. * Now enable LPS, which we need in order to start accessing
  1863. * most of the registers. In fact, on some cards (ALI M5251),
  1864. * accessing registers in the SClk domain without LPS enabled
  1865. * will lock up the machine. Wait 50msec to make sure we have
  1866. * full link enabled. However, with some cards (well, at least
  1867. * a JMicron PCIe card), we have to try again sometimes.
  1868. */
  1869. reg_write(ohci, OHCI1394_HCControlSet,
  1870. OHCI1394_HCControl_LPS |
  1871. OHCI1394_HCControl_postedWriteEnable);
  1872. flush_writes(ohci);
  1873. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1874. msleep(50);
  1875. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1876. OHCI1394_HCControl_LPS;
  1877. }
  1878. if (!lps) {
  1879. fw_error("Failed to set Link Power Status\n");
  1880. return -EIO;
  1881. }
  1882. if (ohci->quirks & QUIRK_TI_SLLZ059) {
  1883. ret = probe_tsb41ba3d(ohci);
  1884. if (ret < 0)
  1885. return ret;
  1886. if (ret)
  1887. fw_notify("local TSB41BA3D phy\n");
  1888. else
  1889. ohci->quirks &= ~QUIRK_TI_SLLZ059;
  1890. }
  1891. reg_write(ohci, OHCI1394_HCControlClear,
  1892. OHCI1394_HCControl_noByteSwapData);
  1893. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1894. reg_write(ohci, OHCI1394_LinkControlSet,
  1895. OHCI1394_LinkControl_cycleTimerEnable |
  1896. OHCI1394_LinkControl_cycleMaster);
  1897. reg_write(ohci, OHCI1394_ATRetries,
  1898. OHCI1394_MAX_AT_REQ_RETRIES |
  1899. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1900. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
  1901. (200 << 16));
  1902. seconds = lower_32_bits(get_seconds());
  1903. reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
  1904. ohci->bus_time = seconds & ~0x3f;
  1905. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  1906. if (version >= OHCI_VERSION_1_1) {
  1907. reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
  1908. 0xfffffffe);
  1909. card->broadcast_channel_auto_allocated = true;
  1910. }
  1911. /* Get implemented bits of the priority arbitration request counter. */
  1912. reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
  1913. ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
  1914. reg_write(ohci, OHCI1394_FairnessControl, 0);
  1915. card->priority_budget_implemented = ohci->pri_req_max != 0;
  1916. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1917. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1918. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1919. ret = configure_1394a_enhancements(ohci);
  1920. if (ret < 0)
  1921. return ret;
  1922. /* Activate link_on bit and contender bit in our self ID packets.*/
  1923. ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
  1924. if (ret < 0)
  1925. return ret;
  1926. /*
  1927. * When the link is not yet enabled, the atomic config rom
  1928. * update mechanism described below in ohci_set_config_rom()
  1929. * is not active. We have to update ConfigRomHeader and
  1930. * BusOptions manually, and the write to ConfigROMmap takes
  1931. * effect immediately. We tie this to the enabling of the
  1932. * link, so we have a valid config rom before enabling - the
  1933. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1934. * values before enabling.
  1935. *
  1936. * However, when the ConfigROMmap is written, some controllers
  1937. * always read back quadlets 0 and 2 from the config rom to
  1938. * the ConfigRomHeader and BusOptions registers on bus reset.
  1939. * They shouldn't do that in this initial case where the link
  1940. * isn't enabled. This means we have to use the same
  1941. * workaround here, setting the bus header to 0 and then write
  1942. * the right values in the bus reset tasklet.
  1943. */
  1944. if (config_rom) {
  1945. ohci->next_config_rom =
  1946. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1947. &ohci->next_config_rom_bus,
  1948. GFP_KERNEL);
  1949. if (ohci->next_config_rom == NULL)
  1950. return -ENOMEM;
  1951. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1952. } else {
  1953. /*
  1954. * In the suspend case, config_rom is NULL, which
  1955. * means that we just reuse the old config rom.
  1956. */
  1957. ohci->next_config_rom = ohci->config_rom;
  1958. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1959. }
  1960. ohci->next_header = ohci->next_config_rom[0];
  1961. ohci->next_config_rom[0] = 0;
  1962. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1963. reg_write(ohci, OHCI1394_BusOptions,
  1964. be32_to_cpu(ohci->next_config_rom[2]));
  1965. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1966. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1967. if (!(ohci->quirks & QUIRK_NO_MSI))
  1968. pci_enable_msi(dev);
  1969. if (request_irq(dev->irq, irq_handler,
  1970. pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
  1971. ohci_driver_name, ohci)) {
  1972. fw_error("Failed to allocate interrupt %d.\n", dev->irq);
  1973. pci_disable_msi(dev);
  1974. if (config_rom) {
  1975. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1976. ohci->next_config_rom,
  1977. ohci->next_config_rom_bus);
  1978. ohci->next_config_rom = NULL;
  1979. }
  1980. return -EIO;
  1981. }
  1982. irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1983. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1984. OHCI1394_isochTx | OHCI1394_isochRx |
  1985. OHCI1394_postedWriteErr |
  1986. OHCI1394_selfIDComplete |
  1987. OHCI1394_regAccessFail |
  1988. OHCI1394_cycle64Seconds |
  1989. OHCI1394_cycleInconsistent |
  1990. OHCI1394_unrecoverableError |
  1991. OHCI1394_cycleTooLong |
  1992. OHCI1394_masterIntEnable;
  1993. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  1994. irqs |= OHCI1394_busReset;
  1995. reg_write(ohci, OHCI1394_IntMaskSet, irqs);
  1996. reg_write(ohci, OHCI1394_HCControlSet,
  1997. OHCI1394_HCControl_linkEnable |
  1998. OHCI1394_HCControl_BIBimageValid);
  1999. reg_write(ohci, OHCI1394_LinkControlSet,
  2000. OHCI1394_LinkControl_rcvSelfID |
  2001. OHCI1394_LinkControl_rcvPhyPkt);
  2002. ar_context_run(&ohci->ar_request_ctx);
  2003. ar_context_run(&ohci->ar_response_ctx);
  2004. flush_writes(ohci);
  2005. /* We are ready to go, reset bus to finish initialization. */
  2006. fw_schedule_bus_reset(&ohci->card, false, true);
  2007. return 0;
  2008. }
  2009. static int ohci_set_config_rom(struct fw_card *card,
  2010. const __be32 *config_rom, size_t length)
  2011. {
  2012. struct fw_ohci *ohci;
  2013. unsigned long flags;
  2014. __be32 *next_config_rom;
  2015. dma_addr_t uninitialized_var(next_config_rom_bus);
  2016. ohci = fw_ohci(card);
  2017. /*
  2018. * When the OHCI controller is enabled, the config rom update
  2019. * mechanism is a bit tricky, but easy enough to use. See
  2020. * section 5.5.6 in the OHCI specification.
  2021. *
  2022. * The OHCI controller caches the new config rom address in a
  2023. * shadow register (ConfigROMmapNext) and needs a bus reset
  2024. * for the changes to take place. When the bus reset is
  2025. * detected, the controller loads the new values for the
  2026. * ConfigRomHeader and BusOptions registers from the specified
  2027. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  2028. * shadow register. All automatically and atomically.
  2029. *
  2030. * Now, there's a twist to this story. The automatic load of
  2031. * ConfigRomHeader and BusOptions doesn't honor the
  2032. * noByteSwapData bit, so with a be32 config rom, the
  2033. * controller will load be32 values in to these registers
  2034. * during the atomic update, even on litte endian
  2035. * architectures. The workaround we use is to put a 0 in the
  2036. * header quadlet; 0 is endian agnostic and means that the
  2037. * config rom isn't ready yet. In the bus reset tasklet we
  2038. * then set up the real values for the two registers.
  2039. *
  2040. * We use ohci->lock to avoid racing with the code that sets
  2041. * ohci->next_config_rom to NULL (see bus_reset_work).
  2042. */
  2043. next_config_rom =
  2044. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2045. &next_config_rom_bus, GFP_KERNEL);
  2046. if (next_config_rom == NULL)
  2047. return -ENOMEM;
  2048. spin_lock_irqsave(&ohci->lock, flags);
  2049. /*
  2050. * If there is not an already pending config_rom update,
  2051. * push our new allocation into the ohci->next_config_rom
  2052. * and then mark the local variable as null so that we
  2053. * won't deallocate the new buffer.
  2054. *
  2055. * OTOH, if there is a pending config_rom update, just
  2056. * use that buffer with the new config_rom data, and
  2057. * let this routine free the unused DMA allocation.
  2058. */
  2059. if (ohci->next_config_rom == NULL) {
  2060. ohci->next_config_rom = next_config_rom;
  2061. ohci->next_config_rom_bus = next_config_rom_bus;
  2062. next_config_rom = NULL;
  2063. }
  2064. copy_config_rom(ohci->next_config_rom, config_rom, length);
  2065. ohci->next_header = config_rom[0];
  2066. ohci->next_config_rom[0] = 0;
  2067. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  2068. spin_unlock_irqrestore(&ohci->lock, flags);
  2069. /* If we didn't use the DMA allocation, delete it. */
  2070. if (next_config_rom != NULL)
  2071. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2072. next_config_rom, next_config_rom_bus);
  2073. /*
  2074. * Now initiate a bus reset to have the changes take
  2075. * effect. We clean up the old config rom memory and DMA
  2076. * mappings in the bus reset tasklet, since the OHCI
  2077. * controller could need to access it before the bus reset
  2078. * takes effect.
  2079. */
  2080. fw_schedule_bus_reset(&ohci->card, true, true);
  2081. return 0;
  2082. }
  2083. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  2084. {
  2085. struct fw_ohci *ohci = fw_ohci(card);
  2086. at_context_transmit(&ohci->at_request_ctx, packet);
  2087. }
  2088. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  2089. {
  2090. struct fw_ohci *ohci = fw_ohci(card);
  2091. at_context_transmit(&ohci->at_response_ctx, packet);
  2092. }
  2093. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  2094. {
  2095. struct fw_ohci *ohci = fw_ohci(card);
  2096. struct context *ctx = &ohci->at_request_ctx;
  2097. struct driver_data *driver_data = packet->driver_data;
  2098. int ret = -ENOENT;
  2099. tasklet_disable(&ctx->tasklet);
  2100. if (packet->ack != 0)
  2101. goto out;
  2102. if (packet->payload_mapped)
  2103. dma_unmap_single(ohci->card.device, packet->payload_bus,
  2104. packet->payload_length, DMA_TO_DEVICE);
  2105. log_ar_at_event('T', packet->speed, packet->header, 0x20);
  2106. driver_data->packet = NULL;
  2107. packet->ack = RCODE_CANCELLED;
  2108. packet->callback(packet, &ohci->card, packet->ack);
  2109. ret = 0;
  2110. out:
  2111. tasklet_enable(&ctx->tasklet);
  2112. return ret;
  2113. }
  2114. static int ohci_enable_phys_dma(struct fw_card *card,
  2115. int node_id, int generation)
  2116. {
  2117. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  2118. return 0;
  2119. #else
  2120. struct fw_ohci *ohci = fw_ohci(card);
  2121. unsigned long flags;
  2122. int n, ret = 0;
  2123. /*
  2124. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  2125. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  2126. */
  2127. spin_lock_irqsave(&ohci->lock, flags);
  2128. if (ohci->generation != generation) {
  2129. ret = -ESTALE;
  2130. goto out;
  2131. }
  2132. /*
  2133. * Note, if the node ID contains a non-local bus ID, physical DMA is
  2134. * enabled for _all_ nodes on remote buses.
  2135. */
  2136. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  2137. if (n < 32)
  2138. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  2139. else
  2140. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  2141. flush_writes(ohci);
  2142. out:
  2143. spin_unlock_irqrestore(&ohci->lock, flags);
  2144. return ret;
  2145. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  2146. }
  2147. static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
  2148. {
  2149. struct fw_ohci *ohci = fw_ohci(card);
  2150. unsigned long flags;
  2151. u32 value;
  2152. switch (csr_offset) {
  2153. case CSR_STATE_CLEAR:
  2154. case CSR_STATE_SET:
  2155. if (ohci->is_root &&
  2156. (reg_read(ohci, OHCI1394_LinkControlSet) &
  2157. OHCI1394_LinkControl_cycleMaster))
  2158. value = CSR_STATE_BIT_CMSTR;
  2159. else
  2160. value = 0;
  2161. if (ohci->csr_state_setclear_abdicate)
  2162. value |= CSR_STATE_BIT_ABDICATE;
  2163. return value;
  2164. case CSR_NODE_IDS:
  2165. return reg_read(ohci, OHCI1394_NodeID) << 16;
  2166. case CSR_CYCLE_TIME:
  2167. return get_cycle_time(ohci);
  2168. case CSR_BUS_TIME:
  2169. /*
  2170. * We might be called just after the cycle timer has wrapped
  2171. * around but just before the cycle64Seconds handler, so we
  2172. * better check here, too, if the bus time needs to be updated.
  2173. */
  2174. spin_lock_irqsave(&ohci->lock, flags);
  2175. value = update_bus_time(ohci);
  2176. spin_unlock_irqrestore(&ohci->lock, flags);
  2177. return value;
  2178. case CSR_BUSY_TIMEOUT:
  2179. value = reg_read(ohci, OHCI1394_ATRetries);
  2180. return (value >> 4) & 0x0ffff00f;
  2181. case CSR_PRIORITY_BUDGET:
  2182. return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
  2183. (ohci->pri_req_max << 8);
  2184. default:
  2185. WARN_ON(1);
  2186. return 0;
  2187. }
  2188. }
  2189. static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
  2190. {
  2191. struct fw_ohci *ohci = fw_ohci(card);
  2192. unsigned long flags;
  2193. switch (csr_offset) {
  2194. case CSR_STATE_CLEAR:
  2195. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  2196. reg_write(ohci, OHCI1394_LinkControlClear,
  2197. OHCI1394_LinkControl_cycleMaster);
  2198. flush_writes(ohci);
  2199. }
  2200. if (value & CSR_STATE_BIT_ABDICATE)
  2201. ohci->csr_state_setclear_abdicate = false;
  2202. break;
  2203. case CSR_STATE_SET:
  2204. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  2205. reg_write(ohci, OHCI1394_LinkControlSet,
  2206. OHCI1394_LinkControl_cycleMaster);
  2207. flush_writes(ohci);
  2208. }
  2209. if (value & CSR_STATE_BIT_ABDICATE)
  2210. ohci->csr_state_setclear_abdicate = true;
  2211. break;
  2212. case CSR_NODE_IDS:
  2213. reg_write(ohci, OHCI1394_NodeID, value >> 16);
  2214. flush_writes(ohci);
  2215. break;
  2216. case CSR_CYCLE_TIME:
  2217. reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
  2218. reg_write(ohci, OHCI1394_IntEventSet,
  2219. OHCI1394_cycleInconsistent);
  2220. flush_writes(ohci);
  2221. break;
  2222. case CSR_BUS_TIME:
  2223. spin_lock_irqsave(&ohci->lock, flags);
  2224. ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
  2225. spin_unlock_irqrestore(&ohci->lock, flags);
  2226. break;
  2227. case CSR_BUSY_TIMEOUT:
  2228. value = (value & 0xf) | ((value & 0xf) << 4) |
  2229. ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
  2230. reg_write(ohci, OHCI1394_ATRetries, value);
  2231. flush_writes(ohci);
  2232. break;
  2233. case CSR_PRIORITY_BUDGET:
  2234. reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
  2235. flush_writes(ohci);
  2236. break;
  2237. default:
  2238. WARN_ON(1);
  2239. break;
  2240. }
  2241. }
  2242. static void copy_iso_headers(struct iso_context *ctx, void *p)
  2243. {
  2244. int i = ctx->header_length;
  2245. if (i + ctx->base.header_size > PAGE_SIZE)
  2246. return;
  2247. /*
  2248. * The iso header is byteswapped to little endian by
  2249. * the controller, but the remaining header quadlets
  2250. * are big endian. We want to present all the headers
  2251. * as big endian, so we have to swap the first quadlet.
  2252. */
  2253. if (ctx->base.header_size > 0)
  2254. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  2255. if (ctx->base.header_size > 4)
  2256. *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
  2257. if (ctx->base.header_size > 8)
  2258. memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
  2259. ctx->header_length += ctx->base.header_size;
  2260. }
  2261. static int handle_ir_packet_per_buffer(struct context *context,
  2262. struct descriptor *d,
  2263. struct descriptor *last)
  2264. {
  2265. struct iso_context *ctx =
  2266. container_of(context, struct iso_context, context);
  2267. struct descriptor *pd;
  2268. u32 buffer_dma;
  2269. __le32 *ir_header;
  2270. void *p;
  2271. for (pd = d; pd <= last; pd++)
  2272. if (pd->transfer_status)
  2273. break;
  2274. if (pd > last)
  2275. /* Descriptor(s) not done yet, stop iteration */
  2276. return 0;
  2277. while (!(d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))) {
  2278. d++;
  2279. buffer_dma = le32_to_cpu(d->data_address);
  2280. dma_sync_single_range_for_cpu(context->ohci->card.device,
  2281. buffer_dma & PAGE_MASK,
  2282. buffer_dma & ~PAGE_MASK,
  2283. le16_to_cpu(d->req_count),
  2284. DMA_FROM_DEVICE);
  2285. }
  2286. p = last + 1;
  2287. copy_iso_headers(ctx, p);
  2288. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  2289. ir_header = (__le32 *) p;
  2290. ctx->base.callback.sc(&ctx->base,
  2291. le32_to_cpu(ir_header[0]) & 0xffff,
  2292. ctx->header_length, ctx->header,
  2293. ctx->base.callback_data);
  2294. ctx->header_length = 0;
  2295. }
  2296. return 1;
  2297. }
  2298. /* d == last because each descriptor block is only a single descriptor. */
  2299. static int handle_ir_buffer_fill(struct context *context,
  2300. struct descriptor *d,
  2301. struct descriptor *last)
  2302. {
  2303. struct iso_context *ctx =
  2304. container_of(context, struct iso_context, context);
  2305. u32 buffer_dma;
  2306. if (!last->transfer_status)
  2307. /* Descriptor(s) not done yet, stop iteration */
  2308. return 0;
  2309. buffer_dma = le32_to_cpu(last->data_address);
  2310. dma_sync_single_range_for_cpu(context->ohci->card.device,
  2311. buffer_dma & PAGE_MASK,
  2312. buffer_dma & ~PAGE_MASK,
  2313. le16_to_cpu(last->req_count),
  2314. DMA_FROM_DEVICE);
  2315. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
  2316. ctx->base.callback.mc(&ctx->base,
  2317. le32_to_cpu(last->data_address) +
  2318. le16_to_cpu(last->req_count) -
  2319. le16_to_cpu(last->res_count),
  2320. ctx->base.callback_data);
  2321. return 1;
  2322. }
  2323. static inline void sync_it_packet_for_cpu(struct context *context,
  2324. struct descriptor *pd)
  2325. {
  2326. __le16 control;
  2327. u32 buffer_dma;
  2328. /* only packets beginning with OUTPUT_MORE* have data buffers */
  2329. if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  2330. return;
  2331. /* skip over the OUTPUT_MORE_IMMEDIATE descriptor */
  2332. pd += 2;
  2333. /*
  2334. * If the packet has a header, the first OUTPUT_MORE/LAST descriptor's
  2335. * data buffer is in the context program's coherent page and must not
  2336. * be synced.
  2337. */
  2338. if ((le32_to_cpu(pd->data_address) & PAGE_MASK) ==
  2339. (context->current_bus & PAGE_MASK)) {
  2340. if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  2341. return;
  2342. pd++;
  2343. }
  2344. do {
  2345. buffer_dma = le32_to_cpu(pd->data_address);
  2346. dma_sync_single_range_for_cpu(context->ohci->card.device,
  2347. buffer_dma & PAGE_MASK,
  2348. buffer_dma & ~PAGE_MASK,
  2349. le16_to_cpu(pd->req_count),
  2350. DMA_TO_DEVICE);
  2351. control = pd->control;
  2352. pd++;
  2353. } while (!(control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS)));
  2354. }
  2355. static int handle_it_packet(struct context *context,
  2356. struct descriptor *d,
  2357. struct descriptor *last)
  2358. {
  2359. struct iso_context *ctx =
  2360. container_of(context, struct iso_context, context);
  2361. int i;
  2362. struct descriptor *pd;
  2363. for (pd = d; pd <= last; pd++)
  2364. if (pd->transfer_status)
  2365. break;
  2366. if (pd > last)
  2367. /* Descriptor(s) not done yet, stop iteration */
  2368. return 0;
  2369. sync_it_packet_for_cpu(context, d);
  2370. i = ctx->header_length;
  2371. if (i + 4 < PAGE_SIZE) {
  2372. /* Present this value as big-endian to match the receive code */
  2373. *(__be32 *)(ctx->header + i) = cpu_to_be32(
  2374. ((u32)le16_to_cpu(pd->transfer_status) << 16) |
  2375. le16_to_cpu(pd->res_count));
  2376. ctx->header_length += 4;
  2377. }
  2378. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  2379. ctx->base.callback.sc(&ctx->base, le16_to_cpu(last->res_count),
  2380. ctx->header_length, ctx->header,
  2381. ctx->base.callback_data);
  2382. ctx->header_length = 0;
  2383. }
  2384. return 1;
  2385. }
  2386. static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
  2387. {
  2388. u32 hi = channels >> 32, lo = channels;
  2389. reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
  2390. reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
  2391. reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
  2392. reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
  2393. mmiowb();
  2394. ohci->mc_channels = channels;
  2395. }
  2396. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  2397. int type, int channel, size_t header_size)
  2398. {
  2399. struct fw_ohci *ohci = fw_ohci(card);
  2400. struct iso_context *uninitialized_var(ctx);
  2401. descriptor_callback_t uninitialized_var(callback);
  2402. u64 *uninitialized_var(channels);
  2403. u32 *uninitialized_var(mask), uninitialized_var(regs);
  2404. unsigned long flags;
  2405. int index, ret = -EBUSY;
  2406. spin_lock_irqsave(&ohci->lock, flags);
  2407. switch (type) {
  2408. case FW_ISO_CONTEXT_TRANSMIT:
  2409. mask = &ohci->it_context_mask;
  2410. callback = handle_it_packet;
  2411. index = ffs(*mask) - 1;
  2412. if (index >= 0) {
  2413. *mask &= ~(1 << index);
  2414. regs = OHCI1394_IsoXmitContextBase(index);
  2415. ctx = &ohci->it_context_list[index];
  2416. }
  2417. break;
  2418. case FW_ISO_CONTEXT_RECEIVE:
  2419. channels = &ohci->ir_context_channels;
  2420. mask = &ohci->ir_context_mask;
  2421. callback = handle_ir_packet_per_buffer;
  2422. index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
  2423. if (index >= 0) {
  2424. *channels &= ~(1ULL << channel);
  2425. *mask &= ~(1 << index);
  2426. regs = OHCI1394_IsoRcvContextBase(index);
  2427. ctx = &ohci->ir_context_list[index];
  2428. }
  2429. break;
  2430. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2431. mask = &ohci->ir_context_mask;
  2432. callback = handle_ir_buffer_fill;
  2433. index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
  2434. if (index >= 0) {
  2435. ohci->mc_allocated = true;
  2436. *mask &= ~(1 << index);
  2437. regs = OHCI1394_IsoRcvContextBase(index);
  2438. ctx = &ohci->ir_context_list[index];
  2439. }
  2440. break;
  2441. default:
  2442. index = -1;
  2443. ret = -ENOSYS;
  2444. }
  2445. spin_unlock_irqrestore(&ohci->lock, flags);
  2446. if (index < 0)
  2447. return ERR_PTR(ret);
  2448. memset(ctx, 0, sizeof(*ctx));
  2449. ctx->header_length = 0;
  2450. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  2451. if (ctx->header == NULL) {
  2452. ret = -ENOMEM;
  2453. goto out;
  2454. }
  2455. ret = context_init(&ctx->context, ohci, regs, callback);
  2456. if (ret < 0)
  2457. goto out_with_header;
  2458. if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL)
  2459. set_multichannel_mask(ohci, 0);
  2460. return &ctx->base;
  2461. out_with_header:
  2462. free_page((unsigned long)ctx->header);
  2463. out:
  2464. spin_lock_irqsave(&ohci->lock, flags);
  2465. switch (type) {
  2466. case FW_ISO_CONTEXT_RECEIVE:
  2467. *channels |= 1ULL << channel;
  2468. break;
  2469. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2470. ohci->mc_allocated = false;
  2471. break;
  2472. }
  2473. *mask |= 1 << index;
  2474. spin_unlock_irqrestore(&ohci->lock, flags);
  2475. return ERR_PTR(ret);
  2476. }
  2477. static int ohci_start_iso(struct fw_iso_context *base,
  2478. s32 cycle, u32 sync, u32 tags)
  2479. {
  2480. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2481. struct fw_ohci *ohci = ctx->context.ohci;
  2482. u32 control = IR_CONTEXT_ISOCH_HEADER, match;
  2483. int index;
  2484. /* the controller cannot start without any queued packets */
  2485. if (ctx->context.last->branch_address == 0)
  2486. return -ENODATA;
  2487. switch (ctx->base.type) {
  2488. case FW_ISO_CONTEXT_TRANSMIT:
  2489. index = ctx - ohci->it_context_list;
  2490. match = 0;
  2491. if (cycle >= 0)
  2492. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  2493. (cycle & 0x7fff) << 16;
  2494. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  2495. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  2496. context_run(&ctx->context, match);
  2497. break;
  2498. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2499. control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
  2500. /* fall through */
  2501. case FW_ISO_CONTEXT_RECEIVE:
  2502. index = ctx - ohci->ir_context_list;
  2503. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  2504. if (cycle >= 0) {
  2505. match |= (cycle & 0x07fff) << 12;
  2506. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  2507. }
  2508. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  2509. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  2510. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  2511. context_run(&ctx->context, control);
  2512. ctx->sync = sync;
  2513. ctx->tags = tags;
  2514. break;
  2515. }
  2516. return 0;
  2517. }
  2518. static int ohci_stop_iso(struct fw_iso_context *base)
  2519. {
  2520. struct fw_ohci *ohci = fw_ohci(base->card);
  2521. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2522. int index;
  2523. switch (ctx->base.type) {
  2524. case FW_ISO_CONTEXT_TRANSMIT:
  2525. index = ctx - ohci->it_context_list;
  2526. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  2527. break;
  2528. case FW_ISO_CONTEXT_RECEIVE:
  2529. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2530. index = ctx - ohci->ir_context_list;
  2531. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  2532. break;
  2533. }
  2534. flush_writes(ohci);
  2535. context_stop(&ctx->context);
  2536. tasklet_kill(&ctx->context.tasklet);
  2537. return 0;
  2538. }
  2539. static void ohci_free_iso_context(struct fw_iso_context *base)
  2540. {
  2541. struct fw_ohci *ohci = fw_ohci(base->card);
  2542. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2543. unsigned long flags;
  2544. int index;
  2545. ohci_stop_iso(base);
  2546. context_release(&ctx->context);
  2547. free_page((unsigned long)ctx->header);
  2548. spin_lock_irqsave(&ohci->lock, flags);
  2549. switch (base->type) {
  2550. case FW_ISO_CONTEXT_TRANSMIT:
  2551. index = ctx - ohci->it_context_list;
  2552. ohci->it_context_mask |= 1 << index;
  2553. break;
  2554. case FW_ISO_CONTEXT_RECEIVE:
  2555. index = ctx - ohci->ir_context_list;
  2556. ohci->ir_context_mask |= 1 << index;
  2557. ohci->ir_context_channels |= 1ULL << base->channel;
  2558. break;
  2559. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2560. index = ctx - ohci->ir_context_list;
  2561. ohci->ir_context_mask |= 1 << index;
  2562. ohci->ir_context_channels |= ohci->mc_channels;
  2563. ohci->mc_channels = 0;
  2564. ohci->mc_allocated = false;
  2565. break;
  2566. }
  2567. spin_unlock_irqrestore(&ohci->lock, flags);
  2568. }
  2569. static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
  2570. {
  2571. struct fw_ohci *ohci = fw_ohci(base->card);
  2572. unsigned long flags;
  2573. int ret;
  2574. switch (base->type) {
  2575. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2576. spin_lock_irqsave(&ohci->lock, flags);
  2577. /* Don't allow multichannel to grab other contexts' channels. */
  2578. if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
  2579. *channels = ohci->ir_context_channels;
  2580. ret = -EBUSY;
  2581. } else {
  2582. set_multichannel_mask(ohci, *channels);
  2583. ret = 0;
  2584. }
  2585. spin_unlock_irqrestore(&ohci->lock, flags);
  2586. break;
  2587. default:
  2588. ret = -EINVAL;
  2589. }
  2590. return ret;
  2591. }
  2592. #ifdef CONFIG_PM
  2593. static void ohci_resume_iso_dma(struct fw_ohci *ohci)
  2594. {
  2595. int i;
  2596. struct iso_context *ctx;
  2597. for (i = 0 ; i < ohci->n_ir ; i++) {
  2598. ctx = &ohci->ir_context_list[i];
  2599. if (ctx->context.running)
  2600. ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
  2601. }
  2602. for (i = 0 ; i < ohci->n_it ; i++) {
  2603. ctx = &ohci->it_context_list[i];
  2604. if (ctx->context.running)
  2605. ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
  2606. }
  2607. }
  2608. #endif
  2609. static int queue_iso_transmit(struct iso_context *ctx,
  2610. struct fw_iso_packet *packet,
  2611. struct fw_iso_buffer *buffer,
  2612. unsigned long payload)
  2613. {
  2614. struct descriptor *d, *last, *pd;
  2615. struct fw_iso_packet *p;
  2616. __le32 *header;
  2617. dma_addr_t d_bus, page_bus;
  2618. u32 z, header_z, payload_z, irq;
  2619. u32 payload_index, payload_end_index, next_page_index;
  2620. int page, end_page, i, length, offset;
  2621. p = packet;
  2622. payload_index = payload;
  2623. if (p->skip)
  2624. z = 1;
  2625. else
  2626. z = 2;
  2627. if (p->header_length > 0)
  2628. z++;
  2629. /* Determine the first page the payload isn't contained in. */
  2630. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  2631. if (p->payload_length > 0)
  2632. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  2633. else
  2634. payload_z = 0;
  2635. z += payload_z;
  2636. /* Get header size in number of descriptors. */
  2637. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  2638. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  2639. if (d == NULL)
  2640. return -ENOMEM;
  2641. if (!p->skip) {
  2642. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  2643. d[0].req_count = cpu_to_le16(8);
  2644. /*
  2645. * Link the skip address to this descriptor itself. This causes
  2646. * a context to skip a cycle whenever lost cycles or FIFO
  2647. * overruns occur, without dropping the data. The application
  2648. * should then decide whether this is an error condition or not.
  2649. * FIXME: Make the context's cycle-lost behaviour configurable?
  2650. */
  2651. d[0].branch_address = cpu_to_le32(d_bus | z);
  2652. header = (__le32 *) &d[1];
  2653. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  2654. IT_HEADER_TAG(p->tag) |
  2655. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  2656. IT_HEADER_CHANNEL(ctx->base.channel) |
  2657. IT_HEADER_SPEED(ctx->base.speed));
  2658. header[1] =
  2659. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  2660. p->payload_length));
  2661. }
  2662. if (p->header_length > 0) {
  2663. d[2].req_count = cpu_to_le16(p->header_length);
  2664. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  2665. memcpy(&d[z], p->header, p->header_length);
  2666. }
  2667. pd = d + z - payload_z;
  2668. payload_end_index = payload_index + p->payload_length;
  2669. for (i = 0; i < payload_z; i++) {
  2670. page = payload_index >> PAGE_SHIFT;
  2671. offset = payload_index & ~PAGE_MASK;
  2672. next_page_index = (page + 1) << PAGE_SHIFT;
  2673. length =
  2674. min(next_page_index, payload_end_index) - payload_index;
  2675. pd[i].req_count = cpu_to_le16(length);
  2676. page_bus = page_private(buffer->pages[page]);
  2677. pd[i].data_address = cpu_to_le32(page_bus + offset);
  2678. dma_sync_single_range_for_device(ctx->context.ohci->card.device,
  2679. page_bus, offset, length,
  2680. DMA_TO_DEVICE);
  2681. payload_index += length;
  2682. }
  2683. if (p->interrupt)
  2684. irq = DESCRIPTOR_IRQ_ALWAYS;
  2685. else
  2686. irq = DESCRIPTOR_NO_IRQ;
  2687. last = z == 2 ? d : d + z - 1;
  2688. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  2689. DESCRIPTOR_STATUS |
  2690. DESCRIPTOR_BRANCH_ALWAYS |
  2691. irq);
  2692. context_append(&ctx->context, d, z, header_z);
  2693. return 0;
  2694. }
  2695. static int queue_iso_packet_per_buffer(struct iso_context *ctx,
  2696. struct fw_iso_packet *packet,
  2697. struct fw_iso_buffer *buffer,
  2698. unsigned long payload)
  2699. {
  2700. struct device *device = ctx->context.ohci->card.device;
  2701. struct descriptor *d, *pd;
  2702. dma_addr_t d_bus, page_bus;
  2703. u32 z, header_z, rest;
  2704. int i, j, length;
  2705. int page, offset, packet_count, header_size, payload_per_buffer;
  2706. /*
  2707. * The OHCI controller puts the isochronous header and trailer in the
  2708. * buffer, so we need at least 8 bytes.
  2709. */
  2710. packet_count = packet->header_length / ctx->base.header_size;
  2711. header_size = max(ctx->base.header_size, (size_t)8);
  2712. /* Get header size in number of descriptors. */
  2713. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  2714. page = payload >> PAGE_SHIFT;
  2715. offset = payload & ~PAGE_MASK;
  2716. payload_per_buffer = packet->payload_length / packet_count;
  2717. for (i = 0; i < packet_count; i++) {
  2718. /* d points to the header descriptor */
  2719. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  2720. d = context_get_descriptors(&ctx->context,
  2721. z + header_z, &d_bus);
  2722. if (d == NULL)
  2723. return -ENOMEM;
  2724. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2725. DESCRIPTOR_INPUT_MORE);
  2726. if (packet->skip && i == 0)
  2727. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2728. d->req_count = cpu_to_le16(header_size);
  2729. d->res_count = d->req_count;
  2730. d->transfer_status = 0;
  2731. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  2732. rest = payload_per_buffer;
  2733. pd = d;
  2734. for (j = 1; j < z; j++) {
  2735. pd++;
  2736. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2737. DESCRIPTOR_INPUT_MORE);
  2738. if (offset + rest < PAGE_SIZE)
  2739. length = rest;
  2740. else
  2741. length = PAGE_SIZE - offset;
  2742. pd->req_count = cpu_to_le16(length);
  2743. pd->res_count = pd->req_count;
  2744. pd->transfer_status = 0;
  2745. page_bus = page_private(buffer->pages[page]);
  2746. pd->data_address = cpu_to_le32(page_bus + offset);
  2747. dma_sync_single_range_for_device(device, page_bus,
  2748. offset, length,
  2749. DMA_FROM_DEVICE);
  2750. offset = (offset + length) & ~PAGE_MASK;
  2751. rest -= length;
  2752. if (offset == 0)
  2753. page++;
  2754. }
  2755. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2756. DESCRIPTOR_INPUT_LAST |
  2757. DESCRIPTOR_BRANCH_ALWAYS);
  2758. if (packet->interrupt && i == packet_count - 1)
  2759. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2760. context_append(&ctx->context, d, z, header_z);
  2761. }
  2762. return 0;
  2763. }
  2764. static int queue_iso_buffer_fill(struct iso_context *ctx,
  2765. struct fw_iso_packet *packet,
  2766. struct fw_iso_buffer *buffer,
  2767. unsigned long payload)
  2768. {
  2769. struct descriptor *d;
  2770. dma_addr_t d_bus, page_bus;
  2771. int page, offset, rest, z, i, length;
  2772. page = payload >> PAGE_SHIFT;
  2773. offset = payload & ~PAGE_MASK;
  2774. rest = packet->payload_length;
  2775. /* We need one descriptor for each page in the buffer. */
  2776. z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
  2777. if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
  2778. return -EFAULT;
  2779. for (i = 0; i < z; i++) {
  2780. d = context_get_descriptors(&ctx->context, 1, &d_bus);
  2781. if (d == NULL)
  2782. return -ENOMEM;
  2783. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  2784. DESCRIPTOR_BRANCH_ALWAYS);
  2785. if (packet->skip && i == 0)
  2786. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2787. if (packet->interrupt && i == z - 1)
  2788. d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2789. if (offset + rest < PAGE_SIZE)
  2790. length = rest;
  2791. else
  2792. length = PAGE_SIZE - offset;
  2793. d->req_count = cpu_to_le16(length);
  2794. d->res_count = d->req_count;
  2795. d->transfer_status = 0;
  2796. page_bus = page_private(buffer->pages[page]);
  2797. d->data_address = cpu_to_le32(page_bus + offset);
  2798. dma_sync_single_range_for_device(ctx->context.ohci->card.device,
  2799. page_bus, offset, length,
  2800. DMA_FROM_DEVICE);
  2801. rest -= length;
  2802. offset = 0;
  2803. page++;
  2804. context_append(&ctx->context, d, 1, 0);
  2805. }
  2806. return 0;
  2807. }
  2808. static int ohci_queue_iso(struct fw_iso_context *base,
  2809. struct fw_iso_packet *packet,
  2810. struct fw_iso_buffer *buffer,
  2811. unsigned long payload)
  2812. {
  2813. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2814. unsigned long flags;
  2815. int ret = -ENOSYS;
  2816. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  2817. switch (base->type) {
  2818. case FW_ISO_CONTEXT_TRANSMIT:
  2819. ret = queue_iso_transmit(ctx, packet, buffer, payload);
  2820. break;
  2821. case FW_ISO_CONTEXT_RECEIVE:
  2822. ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
  2823. break;
  2824. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2825. ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
  2826. break;
  2827. }
  2828. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  2829. return ret;
  2830. }
  2831. static void ohci_flush_queue_iso(struct fw_iso_context *base)
  2832. {
  2833. struct context *ctx =
  2834. &container_of(base, struct iso_context, base)->context;
  2835. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  2836. }
  2837. static const struct fw_card_driver ohci_driver = {
  2838. .enable = ohci_enable,
  2839. .read_phy_reg = ohci_read_phy_reg,
  2840. .update_phy_reg = ohci_update_phy_reg,
  2841. .set_config_rom = ohci_set_config_rom,
  2842. .send_request = ohci_send_request,
  2843. .send_response = ohci_send_response,
  2844. .cancel_packet = ohci_cancel_packet,
  2845. .enable_phys_dma = ohci_enable_phys_dma,
  2846. .read_csr = ohci_read_csr,
  2847. .write_csr = ohci_write_csr,
  2848. .allocate_iso_context = ohci_allocate_iso_context,
  2849. .free_iso_context = ohci_free_iso_context,
  2850. .set_iso_channels = ohci_set_iso_channels,
  2851. .queue_iso = ohci_queue_iso,
  2852. .flush_queue_iso = ohci_flush_queue_iso,
  2853. .start_iso = ohci_start_iso,
  2854. .stop_iso = ohci_stop_iso,
  2855. };
  2856. #ifdef CONFIG_PPC_PMAC
  2857. static void pmac_ohci_on(struct pci_dev *dev)
  2858. {
  2859. if (machine_is(powermac)) {
  2860. struct device_node *ofn = pci_device_to_OF_node(dev);
  2861. if (ofn) {
  2862. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  2863. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  2864. }
  2865. }
  2866. }
  2867. static void pmac_ohci_off(struct pci_dev *dev)
  2868. {
  2869. if (machine_is(powermac)) {
  2870. struct device_node *ofn = pci_device_to_OF_node(dev);
  2871. if (ofn) {
  2872. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  2873. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  2874. }
  2875. }
  2876. }
  2877. #else
  2878. static inline void pmac_ohci_on(struct pci_dev *dev) {}
  2879. static inline void pmac_ohci_off(struct pci_dev *dev) {}
  2880. #endif /* CONFIG_PPC_PMAC */
  2881. static int __devinit pci_probe(struct pci_dev *dev,
  2882. const struct pci_device_id *ent)
  2883. {
  2884. struct fw_ohci *ohci;
  2885. u32 bus_options, max_receive, link_speed, version;
  2886. u64 guid;
  2887. int i, err;
  2888. size_t size;
  2889. if (dev->vendor == PCI_VENDOR_ID_PINNACLE_SYSTEMS) {
  2890. dev_err(&dev->dev, "Pinnacle MovieBoard is not yet supported\n");
  2891. return -ENOSYS;
  2892. }
  2893. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  2894. if (ohci == NULL) {
  2895. err = -ENOMEM;
  2896. goto fail;
  2897. }
  2898. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  2899. pmac_ohci_on(dev);
  2900. err = pci_enable_device(dev);
  2901. if (err) {
  2902. fw_error("Failed to enable OHCI hardware\n");
  2903. goto fail_free;
  2904. }
  2905. pci_set_master(dev);
  2906. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  2907. pci_set_drvdata(dev, ohci);
  2908. spin_lock_init(&ohci->lock);
  2909. mutex_init(&ohci->phy_reg_mutex);
  2910. INIT_WORK(&ohci->bus_reset_work, bus_reset_work);
  2911. err = pci_request_region(dev, 0, ohci_driver_name);
  2912. if (err) {
  2913. fw_error("MMIO resource unavailable\n");
  2914. goto fail_disable;
  2915. }
  2916. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2917. if (ohci->registers == NULL) {
  2918. fw_error("Failed to remap registers\n");
  2919. err = -ENXIO;
  2920. goto fail_iomem;
  2921. }
  2922. for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
  2923. if ((ohci_quirks[i].vendor == dev->vendor) &&
  2924. (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
  2925. ohci_quirks[i].device == dev->device) &&
  2926. (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
  2927. ohci_quirks[i].revision >= dev->revision)) {
  2928. ohci->quirks = ohci_quirks[i].flags;
  2929. break;
  2930. }
  2931. if (param_quirks)
  2932. ohci->quirks = param_quirks;
  2933. /*
  2934. * Because dma_alloc_coherent() allocates at least one page,
  2935. * we save space by using a common buffer for the AR request/
  2936. * response descriptors and the self IDs buffer.
  2937. */
  2938. BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
  2939. BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
  2940. ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
  2941. PAGE_SIZE,
  2942. &ohci->misc_buffer_bus,
  2943. GFP_KERNEL);
  2944. if (!ohci->misc_buffer) {
  2945. err = -ENOMEM;
  2946. goto fail_iounmap;
  2947. }
  2948. err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
  2949. OHCI1394_AsReqRcvContextControlSet);
  2950. if (err < 0)
  2951. goto fail_misc_buf;
  2952. err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
  2953. OHCI1394_AsRspRcvContextControlSet);
  2954. if (err < 0)
  2955. goto fail_arreq_ctx;
  2956. err = context_init(&ohci->at_request_ctx, ohci,
  2957. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  2958. if (err < 0)
  2959. goto fail_arrsp_ctx;
  2960. err = context_init(&ohci->at_response_ctx, ohci,
  2961. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  2962. if (err < 0)
  2963. goto fail_atreq_ctx;
  2964. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  2965. ohci->ir_context_channels = ~0ULL;
  2966. ohci->ir_context_support = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  2967. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  2968. ohci->ir_context_mask = ohci->ir_context_support;
  2969. ohci->n_ir = hweight32(ohci->ir_context_mask);
  2970. size = sizeof(struct iso_context) * ohci->n_ir;
  2971. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  2972. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  2973. ohci->it_context_support = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  2974. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  2975. ohci->it_context_mask = ohci->it_context_support;
  2976. ohci->n_it = hweight32(ohci->it_context_mask);
  2977. size = sizeof(struct iso_context) * ohci->n_it;
  2978. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  2979. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  2980. err = -ENOMEM;
  2981. goto fail_contexts;
  2982. }
  2983. ohci->self_id_cpu = ohci->misc_buffer + PAGE_SIZE/2;
  2984. ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
  2985. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  2986. max_receive = (bus_options >> 12) & 0xf;
  2987. link_speed = bus_options & 0x7;
  2988. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  2989. reg_read(ohci, OHCI1394_GUIDLo);
  2990. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  2991. if (err)
  2992. goto fail_contexts;
  2993. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  2994. fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
  2995. "%d IR + %d IT contexts, quirks 0x%x\n",
  2996. dev_name(&dev->dev), version >> 16, version & 0xff,
  2997. ohci->n_ir, ohci->n_it, ohci->quirks);
  2998. return 0;
  2999. fail_contexts:
  3000. kfree(ohci->ir_context_list);
  3001. kfree(ohci->it_context_list);
  3002. context_release(&ohci->at_response_ctx);
  3003. fail_atreq_ctx:
  3004. context_release(&ohci->at_request_ctx);
  3005. fail_arrsp_ctx:
  3006. ar_context_release(&ohci->ar_response_ctx);
  3007. fail_arreq_ctx:
  3008. ar_context_release(&ohci->ar_request_ctx);
  3009. fail_misc_buf:
  3010. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  3011. ohci->misc_buffer, ohci->misc_buffer_bus);
  3012. fail_iounmap:
  3013. pci_iounmap(dev, ohci->registers);
  3014. fail_iomem:
  3015. pci_release_region(dev, 0);
  3016. fail_disable:
  3017. pci_disable_device(dev);
  3018. fail_free:
  3019. kfree(ohci);
  3020. pmac_ohci_off(dev);
  3021. fail:
  3022. if (err == -ENOMEM)
  3023. fw_error("Out of memory\n");
  3024. return err;
  3025. }
  3026. static void pci_remove(struct pci_dev *dev)
  3027. {
  3028. struct fw_ohci *ohci;
  3029. ohci = pci_get_drvdata(dev);
  3030. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  3031. flush_writes(ohci);
  3032. cancel_work_sync(&ohci->bus_reset_work);
  3033. fw_core_remove_card(&ohci->card);
  3034. /*
  3035. * FIXME: Fail all pending packets here, now that the upper
  3036. * layers can't queue any more.
  3037. */
  3038. software_reset(ohci);
  3039. free_irq(dev->irq, ohci);
  3040. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  3041. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  3042. ohci->next_config_rom, ohci->next_config_rom_bus);
  3043. if (ohci->config_rom)
  3044. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  3045. ohci->config_rom, ohci->config_rom_bus);
  3046. ar_context_release(&ohci->ar_request_ctx);
  3047. ar_context_release(&ohci->ar_response_ctx);
  3048. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  3049. ohci->misc_buffer, ohci->misc_buffer_bus);
  3050. context_release(&ohci->at_request_ctx);
  3051. context_release(&ohci->at_response_ctx);
  3052. kfree(ohci->it_context_list);
  3053. kfree(ohci->ir_context_list);
  3054. pci_disable_msi(dev);
  3055. pci_iounmap(dev, ohci->registers);
  3056. pci_release_region(dev, 0);
  3057. pci_disable_device(dev);
  3058. kfree(ohci);
  3059. pmac_ohci_off(dev);
  3060. fw_notify("Removed fw-ohci device.\n");
  3061. }
  3062. #ifdef CONFIG_PM
  3063. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  3064. {
  3065. struct fw_ohci *ohci = pci_get_drvdata(dev);
  3066. int err;
  3067. software_reset(ohci);
  3068. free_irq(dev->irq, ohci);
  3069. pci_disable_msi(dev);
  3070. err = pci_save_state(dev);
  3071. if (err) {
  3072. fw_error("pci_save_state failed\n");
  3073. return err;
  3074. }
  3075. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  3076. if (err)
  3077. fw_error("pci_set_power_state failed with %d\n", err);
  3078. pmac_ohci_off(dev);
  3079. return 0;
  3080. }
  3081. static int pci_resume(struct pci_dev *dev)
  3082. {
  3083. struct fw_ohci *ohci = pci_get_drvdata(dev);
  3084. int err;
  3085. pmac_ohci_on(dev);
  3086. pci_set_power_state(dev, PCI_D0);
  3087. pci_restore_state(dev);
  3088. err = pci_enable_device(dev);
  3089. if (err) {
  3090. fw_error("pci_enable_device failed\n");
  3091. return err;
  3092. }
  3093. /* Some systems don't setup GUID register on resume from ram */
  3094. if (!reg_read(ohci, OHCI1394_GUIDLo) &&
  3095. !reg_read(ohci, OHCI1394_GUIDHi)) {
  3096. reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
  3097. reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
  3098. }
  3099. err = ohci_enable(&ohci->card, NULL, 0);
  3100. if (err)
  3101. return err;
  3102. ohci_resume_iso_dma(ohci);
  3103. return 0;
  3104. }
  3105. #endif
  3106. static const struct pci_device_id pci_table[] = {
  3107. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  3108. { }
  3109. };
  3110. MODULE_DEVICE_TABLE(pci, pci_table);
  3111. static struct pci_driver fw_ohci_pci_driver = {
  3112. .name = ohci_driver_name,
  3113. .id_table = pci_table,
  3114. .probe = pci_probe,
  3115. .remove = pci_remove,
  3116. #ifdef CONFIG_PM
  3117. .resume = pci_resume,
  3118. .suspend = pci_suspend,
  3119. #endif
  3120. };
  3121. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  3122. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  3123. MODULE_LICENSE("GPL");
  3124. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  3125. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  3126. MODULE_ALIAS("ohci1394");
  3127. #endif
  3128. static int __init fw_ohci_init(void)
  3129. {
  3130. return pci_register_driver(&fw_ohci_pci_driver);
  3131. }
  3132. static void __exit fw_ohci_cleanup(void)
  3133. {
  3134. pci_unregister_driver(&fw_ohci_pci_driver);
  3135. }
  3136. module_init(fw_ohci_init);
  3137. module_exit(fw_ohci_cleanup);