ptrace.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444
  1. #ifndef _ASM_POWERPC_PTRACE_H
  2. #define _ASM_POWERPC_PTRACE_H
  3. /*
  4. * Copyright (C) 2001 PPC64 Team, IBM Corp
  5. *
  6. * This struct defines the way the registers are stored on the
  7. * kernel stack during a system call or other kernel entry.
  8. *
  9. * this should only contain volatile regs
  10. * since we can keep non-volatile in the thread_struct
  11. * should set this up when only volatiles are saved
  12. * by intr code.
  13. *
  14. * Since this is going on the stack, *CARE MUST BE TAKEN* to insure
  15. * that the overall structure is a multiple of 16 bytes in length.
  16. *
  17. * Note that the offsets of the fields in this struct correspond with
  18. * the PT_* values below. This simplifies arch/powerpc/kernel/ptrace.c.
  19. *
  20. * This program is free software; you can redistribute it and/or
  21. * modify it under the terms of the GNU General Public License
  22. * as published by the Free Software Foundation; either version
  23. * 2 of the License, or (at your option) any later version.
  24. */
  25. #include <linux/types.h>
  26. #ifndef __ASSEMBLY__
  27. struct pt_regs {
  28. unsigned long gpr[32];
  29. unsigned long nip;
  30. unsigned long msr;
  31. unsigned long orig_gpr3; /* Used for restarting system calls */
  32. unsigned long ctr;
  33. unsigned long link;
  34. unsigned long xer;
  35. unsigned long ccr;
  36. #ifdef __powerpc64__
  37. unsigned long softe; /* Soft enabled/disabled */
  38. #else
  39. unsigned long mq; /* 601 only (not used at present) */
  40. /* Used on APUS to hold IPL value. */
  41. #endif
  42. unsigned long trap; /* Reason for being here */
  43. /* N.B. for critical exceptions on 4xx, the dar and dsisr
  44. fields are overloaded to hold srr0 and srr1. */
  45. unsigned long dar; /* Fault registers */
  46. unsigned long dsisr; /* on 4xx/Book-E used for ESR */
  47. unsigned long result; /* Result of a system call */
  48. };
  49. #endif /* __ASSEMBLY__ */
  50. #ifdef __KERNEL__
  51. #ifdef __powerpc64__
  52. #define STACK_FRAME_OVERHEAD 112 /* size of minimum stack frame */
  53. #define STACK_FRAME_LR_SAVE 2 /* Location of LR in stack frame */
  54. #define STACK_FRAME_REGS_MARKER ASM_CONST(0x7265677368657265)
  55. #define STACK_INT_FRAME_SIZE (sizeof(struct pt_regs) + \
  56. STACK_FRAME_OVERHEAD + 288)
  57. #define STACK_FRAME_MARKER 12
  58. /* Size of dummy stack frame allocated when calling signal handler. */
  59. #define __SIGNAL_FRAMESIZE 128
  60. #define __SIGNAL_FRAMESIZE32 64
  61. #else /* __powerpc64__ */
  62. #define STACK_FRAME_OVERHEAD 16 /* size of minimum stack frame */
  63. #define STACK_FRAME_LR_SAVE 1 /* Location of LR in stack frame */
  64. #define STACK_FRAME_REGS_MARKER ASM_CONST(0x72656773)
  65. #define STACK_INT_FRAME_SIZE (sizeof(struct pt_regs) + STACK_FRAME_OVERHEAD)
  66. #define STACK_FRAME_MARKER 2
  67. /* Size of stack frame allocated when calling signal handler. */
  68. #define __SIGNAL_FRAMESIZE 64
  69. #endif /* __powerpc64__ */
  70. #ifndef __ASSEMBLY__
  71. #define GET_IP(regs) ((regs)->nip)
  72. #define GET_USP(regs) ((regs)->gpr[1])
  73. #define GET_FP(regs) (0)
  74. #define SET_FP(regs, val)
  75. #ifdef CONFIG_SMP
  76. extern unsigned long profile_pc(struct pt_regs *regs);
  77. #define profile_pc profile_pc
  78. #endif
  79. #include <asm-generic/ptrace.h>
  80. #define kernel_stack_pointer(regs) ((regs)->gpr[1])
  81. static inline int is_syscall_success(struct pt_regs *regs)
  82. {
  83. return !(regs->ccr & 0x10000000);
  84. }
  85. static inline long regs_return_value(struct pt_regs *regs)
  86. {
  87. if (is_syscall_success(regs))
  88. return regs->gpr[3];
  89. else
  90. return -regs->gpr[3];
  91. }
  92. #ifdef __powerpc64__
  93. #define user_mode(regs) ((((regs)->msr) >> MSR_PR_LG) & 0x1)
  94. #else
  95. #define user_mode(regs) (((regs)->msr & MSR_PR) != 0)
  96. #endif
  97. #define force_successful_syscall_return() \
  98. do { \
  99. set_thread_flag(TIF_NOERROR); \
  100. } while(0)
  101. struct task_struct;
  102. extern unsigned long ptrace_get_reg(struct task_struct *task, int regno);
  103. extern int ptrace_put_reg(struct task_struct *task, int regno,
  104. unsigned long data);
  105. /*
  106. * We use the least-significant bit of the trap field to indicate
  107. * whether we have saved the full set of registers, or only a
  108. * partial set. A 1 there means the partial set.
  109. * On 4xx we use the next bit to indicate whether the exception
  110. * is a critical exception (1 means it is).
  111. */
  112. #define FULL_REGS(regs) (((regs)->trap & 1) == 0)
  113. #ifndef __powerpc64__
  114. #define IS_CRITICAL_EXC(regs) (((regs)->trap & 2) != 0)
  115. #define IS_MCHECK_EXC(regs) (((regs)->trap & 4) != 0)
  116. #define IS_DEBUG_EXC(regs) (((regs)->trap & 8) != 0)
  117. #endif /* ! __powerpc64__ */
  118. #define TRAP(regs) ((regs)->trap & ~0xF)
  119. #ifdef __powerpc64__
  120. #define NV_REG_POISON 0xdeadbeefdeadbeefUL
  121. #define CHECK_FULL_REGS(regs) BUG_ON(regs->trap & 1)
  122. #else
  123. #define NV_REG_POISON 0xdeadbeef
  124. #define CHECK_FULL_REGS(regs) \
  125. do { \
  126. if ((regs)->trap & 1) \
  127. printk(KERN_CRIT "%s: partial register set\n", __func__); \
  128. } while (0)
  129. #endif /* __powerpc64__ */
  130. #define arch_has_single_step() (1)
  131. #define arch_has_block_step() (!cpu_has_feature(CPU_FTR_601))
  132. #define ARCH_HAS_USER_SINGLE_STEP_INFO
  133. /*
  134. * kprobe-based event tracer support
  135. */
  136. #include <linux/stddef.h>
  137. #include <linux/thread_info.h>
  138. extern int regs_query_register_offset(const char *name);
  139. extern const char *regs_query_register_name(unsigned int offset);
  140. #define MAX_REG_OFFSET (offsetof(struct pt_regs, dsisr))
  141. /**
  142. * regs_get_register() - get register value from its offset
  143. * @regs: pt_regs from which register value is gotten
  144. * @offset: offset number of the register.
  145. *
  146. * regs_get_register returns the value of a register whose offset from @regs.
  147. * The @offset is the offset of the register in struct pt_regs.
  148. * If @offset is bigger than MAX_REG_OFFSET, this returns 0.
  149. */
  150. static inline unsigned long regs_get_register(struct pt_regs *regs,
  151. unsigned int offset)
  152. {
  153. if (unlikely(offset > MAX_REG_OFFSET))
  154. return 0;
  155. return *(unsigned long *)((unsigned long)regs + offset);
  156. }
  157. /**
  158. * regs_within_kernel_stack() - check the address in the stack
  159. * @regs: pt_regs which contains kernel stack pointer.
  160. * @addr: address which is checked.
  161. *
  162. * regs_within_kernel_stack() checks @addr is within the kernel stack page(s).
  163. * If @addr is within the kernel stack, it returns true. If not, returns false.
  164. */
  165. static inline bool regs_within_kernel_stack(struct pt_regs *regs,
  166. unsigned long addr)
  167. {
  168. return ((addr & ~(THREAD_SIZE - 1)) ==
  169. (kernel_stack_pointer(regs) & ~(THREAD_SIZE - 1)));
  170. }
  171. /**
  172. * regs_get_kernel_stack_nth() - get Nth entry of the stack
  173. * @regs: pt_regs which contains kernel stack pointer.
  174. * @n: stack entry number.
  175. *
  176. * regs_get_kernel_stack_nth() returns @n th entry of the kernel stack which
  177. * is specified by @regs. If the @n th entry is NOT in the kernel stack,
  178. * this returns 0.
  179. */
  180. static inline unsigned long regs_get_kernel_stack_nth(struct pt_regs *regs,
  181. unsigned int n)
  182. {
  183. unsigned long *addr = (unsigned long *)kernel_stack_pointer(regs);
  184. addr += n;
  185. if (regs_within_kernel_stack(regs, (unsigned long)addr))
  186. return *addr;
  187. else
  188. return 0;
  189. }
  190. #endif /* __ASSEMBLY__ */
  191. #endif /* __KERNEL__ */
  192. /*
  193. * Offsets used by 'ptrace' system call interface.
  194. * These can't be changed without breaking binary compatibility
  195. * with MkLinux, etc.
  196. */
  197. #define PT_R0 0
  198. #define PT_R1 1
  199. #define PT_R2 2
  200. #define PT_R3 3
  201. #define PT_R4 4
  202. #define PT_R5 5
  203. #define PT_R6 6
  204. #define PT_R7 7
  205. #define PT_R8 8
  206. #define PT_R9 9
  207. #define PT_R10 10
  208. #define PT_R11 11
  209. #define PT_R12 12
  210. #define PT_R13 13
  211. #define PT_R14 14
  212. #define PT_R15 15
  213. #define PT_R16 16
  214. #define PT_R17 17
  215. #define PT_R18 18
  216. #define PT_R19 19
  217. #define PT_R20 20
  218. #define PT_R21 21
  219. #define PT_R22 22
  220. #define PT_R23 23
  221. #define PT_R24 24
  222. #define PT_R25 25
  223. #define PT_R26 26
  224. #define PT_R27 27
  225. #define PT_R28 28
  226. #define PT_R29 29
  227. #define PT_R30 30
  228. #define PT_R31 31
  229. #define PT_NIP 32
  230. #define PT_MSR 33
  231. #define PT_ORIG_R3 34
  232. #define PT_CTR 35
  233. #define PT_LNK 36
  234. #define PT_XER 37
  235. #define PT_CCR 38
  236. #ifndef __powerpc64__
  237. #define PT_MQ 39
  238. #else
  239. #define PT_SOFTE 39
  240. #endif
  241. #define PT_TRAP 40
  242. #define PT_DAR 41
  243. #define PT_DSISR 42
  244. #define PT_RESULT 43
  245. #define PT_REGS_COUNT 44
  246. #define PT_FPR0 48 /* each FP reg occupies 2 slots in this space */
  247. #ifndef __powerpc64__
  248. #define PT_FPR31 (PT_FPR0 + 2*31)
  249. #define PT_FPSCR (PT_FPR0 + 2*32 + 1)
  250. #else /* __powerpc64__ */
  251. #define PT_FPSCR (PT_FPR0 + 32) /* each FP reg occupies 1 slot in 64-bit space */
  252. #ifdef __KERNEL__
  253. #define PT_FPSCR32 (PT_FPR0 + 2*32 + 1) /* each FP reg occupies 2 32-bit userspace slots */
  254. #endif
  255. #define PT_VR0 82 /* each Vector reg occupies 2 slots in 64-bit */
  256. #define PT_VSCR (PT_VR0 + 32*2 + 1)
  257. #define PT_VRSAVE (PT_VR0 + 33*2)
  258. #ifdef __KERNEL__
  259. #define PT_VR0_32 164 /* each Vector reg occupies 4 slots in 32-bit */
  260. #define PT_VSCR_32 (PT_VR0 + 32*4 + 3)
  261. #define PT_VRSAVE_32 (PT_VR0 + 33*4)
  262. #endif
  263. /*
  264. * Only store first 32 VSRs here. The second 32 VSRs in VR0-31
  265. */
  266. #define PT_VSR0 150 /* each VSR reg occupies 2 slots in 64-bit */
  267. #define PT_VSR31 (PT_VSR0 + 2*31)
  268. #ifdef __KERNEL__
  269. #define PT_VSR0_32 300 /* each VSR reg occupies 4 slots in 32-bit */
  270. #endif
  271. #endif /* __powerpc64__ */
  272. /*
  273. * Get/set all the altivec registers vr0..vr31, vscr, vrsave, in one go.
  274. * The transfer totals 34 quadword. Quadwords 0-31 contain the
  275. * corresponding vector registers. Quadword 32 contains the vscr as the
  276. * last word (offset 12) within that quadword. Quadword 33 contains the
  277. * vrsave as the first word (offset 0) within the quadword.
  278. *
  279. * This definition of the VMX state is compatible with the current PPC32
  280. * ptrace interface. This allows signal handling and ptrace to use the same
  281. * structures. This also simplifies the implementation of a bi-arch
  282. * (combined (32- and 64-bit) gdb.
  283. */
  284. #define PTRACE_GETVRREGS 18
  285. #define PTRACE_SETVRREGS 19
  286. /* Get/set all the upper 32-bits of the SPE registers, accumulator, and
  287. * spefscr, in one go */
  288. #define PTRACE_GETEVRREGS 20
  289. #define PTRACE_SETEVRREGS 21
  290. /* Get the first 32 128bit VSX registers */
  291. #define PTRACE_GETVSRREGS 27
  292. #define PTRACE_SETVSRREGS 28
  293. /*
  294. * Get or set a debug register. The first 16 are DABR registers and the
  295. * second 16 are IABR registers.
  296. */
  297. #define PTRACE_GET_DEBUGREG 25
  298. #define PTRACE_SET_DEBUGREG 26
  299. /* (new) PTRACE requests using the same numbers as x86 and the same
  300. * argument ordering. Additionally, they support more registers too
  301. */
  302. #define PTRACE_GETREGS 12
  303. #define PTRACE_SETREGS 13
  304. #define PTRACE_GETFPREGS 14
  305. #define PTRACE_SETFPREGS 15
  306. #define PTRACE_GETREGS64 22
  307. #define PTRACE_SETREGS64 23
  308. /* (old) PTRACE requests with inverted arguments */
  309. #define PPC_PTRACE_GETREGS 0x99 /* Get GPRs 0 - 31 */
  310. #define PPC_PTRACE_SETREGS 0x98 /* Set GPRs 0 - 31 */
  311. #define PPC_PTRACE_GETFPREGS 0x97 /* Get FPRs 0 - 31 */
  312. #define PPC_PTRACE_SETFPREGS 0x96 /* Set FPRs 0 - 31 */
  313. /* Calls to trace a 64bit program from a 32bit program */
  314. #define PPC_PTRACE_PEEKTEXT_3264 0x95
  315. #define PPC_PTRACE_PEEKDATA_3264 0x94
  316. #define PPC_PTRACE_POKETEXT_3264 0x93
  317. #define PPC_PTRACE_POKEDATA_3264 0x92
  318. #define PPC_PTRACE_PEEKUSR_3264 0x91
  319. #define PPC_PTRACE_POKEUSR_3264 0x90
  320. #define PTRACE_SINGLEBLOCK 0x100 /* resume execution until next branch */
  321. #define PPC_PTRACE_GETHWDBGINFO 0x89
  322. #define PPC_PTRACE_SETHWDEBUG 0x88
  323. #define PPC_PTRACE_DELHWDEBUG 0x87
  324. #ifndef __ASSEMBLY__
  325. struct ppc_debug_info {
  326. __u32 version; /* Only version 1 exists to date */
  327. __u32 num_instruction_bps;
  328. __u32 num_data_bps;
  329. __u32 num_condition_regs;
  330. __u32 data_bp_alignment;
  331. __u32 sizeof_condition; /* size of the DVC register */
  332. __u64 features;
  333. };
  334. #endif /* __ASSEMBLY__ */
  335. /*
  336. * features will have bits indication whether there is support for:
  337. */
  338. #define PPC_DEBUG_FEATURE_INSN_BP_RANGE 0x0000000000000001
  339. #define PPC_DEBUG_FEATURE_INSN_BP_MASK 0x0000000000000002
  340. #define PPC_DEBUG_FEATURE_DATA_BP_RANGE 0x0000000000000004
  341. #define PPC_DEBUG_FEATURE_DATA_BP_MASK 0x0000000000000008
  342. #ifndef __ASSEMBLY__
  343. struct ppc_hw_breakpoint {
  344. __u32 version; /* currently, version must be 1 */
  345. __u32 trigger_type; /* only some combinations allowed */
  346. __u32 addr_mode; /* address match mode */
  347. __u32 condition_mode; /* break/watchpoint condition flags */
  348. __u64 addr; /* break/watchpoint address */
  349. __u64 addr2; /* range end or mask */
  350. __u64 condition_value; /* contents of the DVC register */
  351. };
  352. #endif /* __ASSEMBLY__ */
  353. /*
  354. * Trigger Type
  355. */
  356. #define PPC_BREAKPOINT_TRIGGER_EXECUTE 0x00000001
  357. #define PPC_BREAKPOINT_TRIGGER_READ 0x00000002
  358. #define PPC_BREAKPOINT_TRIGGER_WRITE 0x00000004
  359. #define PPC_BREAKPOINT_TRIGGER_RW \
  360. (PPC_BREAKPOINT_TRIGGER_READ | PPC_BREAKPOINT_TRIGGER_WRITE)
  361. /*
  362. * Address Mode
  363. */
  364. #define PPC_BREAKPOINT_MODE_EXACT 0x00000000
  365. #define PPC_BREAKPOINT_MODE_RANGE_INCLUSIVE 0x00000001
  366. #define PPC_BREAKPOINT_MODE_RANGE_EXCLUSIVE 0x00000002
  367. #define PPC_BREAKPOINT_MODE_MASK 0x00000003
  368. /*
  369. * Condition Mode
  370. */
  371. #define PPC_BREAKPOINT_CONDITION_MODE 0x00000003
  372. #define PPC_BREAKPOINT_CONDITION_NONE 0x00000000
  373. #define PPC_BREAKPOINT_CONDITION_AND 0x00000001
  374. #define PPC_BREAKPOINT_CONDITION_EXACT PPC_BREAKPOINT_CONDITION_AND
  375. #define PPC_BREAKPOINT_CONDITION_OR 0x00000002
  376. #define PPC_BREAKPOINT_CONDITION_AND_OR 0x00000003
  377. #define PPC_BREAKPOINT_CONDITION_BE_ALL 0x00ff0000
  378. #define PPC_BREAKPOINT_CONDITION_BE_SHIFT 16
  379. #define PPC_BREAKPOINT_CONDITION_BE(n) \
  380. (1<<((n)+PPC_BREAKPOINT_CONDITION_BE_SHIFT))
  381. #endif /* _ASM_POWERPC_PTRACE_H */