system.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. /*
  2. * Copyright 2004-2009 Analog Devices Inc.
  3. * Tony Kou (tonyko@lineo.ca)
  4. *
  5. * Licensed under the GPL-2 or later
  6. */
  7. #ifndef _BLACKFIN_SYSTEM_H
  8. #define _BLACKFIN_SYSTEM_H
  9. #include <linux/linkage.h>
  10. #include <linux/irqflags.h>
  11. #include <mach/anomaly.h>
  12. #include <asm/cache.h>
  13. #include <asm/pda.h>
  14. #include <asm/irq.h>
  15. /*
  16. * Force strict CPU ordering.
  17. */
  18. #define nop() __asm__ __volatile__ ("nop;\n\t" : : )
  19. #define smp_mb() mb()
  20. #define smp_rmb() rmb()
  21. #define smp_wmb() wmb()
  22. #define set_mb(var, value) do { var = value; mb(); } while (0)
  23. #define smp_read_barrier_depends() read_barrier_depends()
  24. #ifdef CONFIG_SMP
  25. asmlinkage unsigned long __raw_xchg_1_asm(volatile void *ptr, unsigned long value);
  26. asmlinkage unsigned long __raw_xchg_2_asm(volatile void *ptr, unsigned long value);
  27. asmlinkage unsigned long __raw_xchg_4_asm(volatile void *ptr, unsigned long value);
  28. asmlinkage unsigned long __raw_cmpxchg_1_asm(volatile void *ptr,
  29. unsigned long new, unsigned long old);
  30. asmlinkage unsigned long __raw_cmpxchg_2_asm(volatile void *ptr,
  31. unsigned long new, unsigned long old);
  32. asmlinkage unsigned long __raw_cmpxchg_4_asm(volatile void *ptr,
  33. unsigned long new, unsigned long old);
  34. #ifdef __ARCH_SYNC_CORE_DCACHE
  35. /* Force Core data cache coherence */
  36. # define mb() do { barrier(); smp_check_barrier(); smp_mark_barrier(); } while (0)
  37. # define rmb() do { barrier(); smp_check_barrier(); } while (0)
  38. # define wmb() do { barrier(); smp_mark_barrier(); } while (0)
  39. # define read_barrier_depends() do { barrier(); smp_check_barrier(); } while (0)
  40. #else
  41. # define mb() barrier()
  42. # define rmb() barrier()
  43. # define wmb() barrier()
  44. # define read_barrier_depends() do { } while (0)
  45. #endif
  46. static inline unsigned long __xchg(unsigned long x, volatile void *ptr,
  47. int size)
  48. {
  49. unsigned long tmp;
  50. switch (size) {
  51. case 1:
  52. tmp = __raw_xchg_1_asm(ptr, x);
  53. break;
  54. case 2:
  55. tmp = __raw_xchg_2_asm(ptr, x);
  56. break;
  57. case 4:
  58. tmp = __raw_xchg_4_asm(ptr, x);
  59. break;
  60. }
  61. return tmp;
  62. }
  63. /*
  64. * Atomic compare and exchange. Compare OLD with MEM, if identical,
  65. * store NEW in MEM. Return the initial value in MEM. Success is
  66. * indicated by comparing RETURN with OLD.
  67. */
  68. static inline unsigned long __cmpxchg(volatile void *ptr, unsigned long old,
  69. unsigned long new, int size)
  70. {
  71. unsigned long tmp;
  72. switch (size) {
  73. case 1:
  74. tmp = __raw_cmpxchg_1_asm(ptr, new, old);
  75. break;
  76. case 2:
  77. tmp = __raw_cmpxchg_2_asm(ptr, new, old);
  78. break;
  79. case 4:
  80. tmp = __raw_cmpxchg_4_asm(ptr, new, old);
  81. break;
  82. }
  83. return tmp;
  84. }
  85. #define cmpxchg(ptr, o, n) \
  86. ((__typeof__(*(ptr)))__cmpxchg((ptr), (unsigned long)(o), \
  87. (unsigned long)(n), sizeof(*(ptr))))
  88. #else /* !CONFIG_SMP */
  89. #define mb() barrier()
  90. #define rmb() barrier()
  91. #define wmb() barrier()
  92. #define read_barrier_depends() do { } while (0)
  93. struct __xchg_dummy {
  94. unsigned long a[100];
  95. };
  96. #define __xg(x) ((volatile struct __xchg_dummy *)(x))
  97. #include <mach/blackfin.h>
  98. static inline unsigned long __xchg(unsigned long x, volatile void *ptr,
  99. int size)
  100. {
  101. unsigned long tmp = 0;
  102. unsigned long flags;
  103. flags = hard_local_irq_save();
  104. switch (size) {
  105. case 1:
  106. __asm__ __volatile__
  107. ("%0 = b%2 (z);\n\t"
  108. "b%2 = %1;\n\t"
  109. : "=&d" (tmp) : "d" (x), "m" (*__xg(ptr)) : "memory");
  110. break;
  111. case 2:
  112. __asm__ __volatile__
  113. ("%0 = w%2 (z);\n\t"
  114. "w%2 = %1;\n\t"
  115. : "=&d" (tmp) : "d" (x), "m" (*__xg(ptr)) : "memory");
  116. break;
  117. case 4:
  118. __asm__ __volatile__
  119. ("%0 = %2;\n\t"
  120. "%2 = %1;\n\t"
  121. : "=&d" (tmp) : "d" (x), "m" (*__xg(ptr)) : "memory");
  122. break;
  123. }
  124. hard_local_irq_restore(flags);
  125. return tmp;
  126. }
  127. #include <asm-generic/cmpxchg-local.h>
  128. /*
  129. * cmpxchg_local and cmpxchg64_local are atomic wrt current CPU. Always make
  130. * them available.
  131. */
  132. #define cmpxchg_local(ptr, o, n) \
  133. ((__typeof__(*(ptr)))__cmpxchg_local_generic((ptr), (unsigned long)(o),\
  134. (unsigned long)(n), sizeof(*(ptr))))
  135. #define cmpxchg64_local(ptr, o, n) __cmpxchg64_local_generic((ptr), (o), (n))
  136. #include <asm-generic/cmpxchg.h>
  137. #endif /* !CONFIG_SMP */
  138. #define xchg(ptr, x) ((__typeof__(*(ptr)))__xchg((unsigned long)(x), (ptr), sizeof(*(ptr))))
  139. #define tas(ptr) ((void)xchg((ptr), 1))
  140. #define prepare_to_switch() do { } while(0)
  141. /*
  142. * switch_to(n) should switch tasks to task ptr, first checking that
  143. * ptr isn't the current task, in which case it does nothing.
  144. */
  145. #include <asm/l1layout.h>
  146. #include <asm/mem_map.h>
  147. asmlinkage struct task_struct *resume(struct task_struct *prev, struct task_struct *next);
  148. #ifndef CONFIG_SMP
  149. #define switch_to(prev,next,last) \
  150. do { \
  151. memcpy (&task_thread_info(prev)->l1_task_info, L1_SCRATCH_TASK_INFO, \
  152. sizeof *L1_SCRATCH_TASK_INFO); \
  153. memcpy (L1_SCRATCH_TASK_INFO, &task_thread_info(next)->l1_task_info, \
  154. sizeof *L1_SCRATCH_TASK_INFO); \
  155. (last) = resume (prev, next); \
  156. } while (0)
  157. #else
  158. #define switch_to(prev, next, last) \
  159. do { \
  160. (last) = resume(prev, next); \
  161. } while (0)
  162. #endif
  163. #endif /* _BLACKFIN_SYSTEM_H */