common.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328
  1. /*
  2. * arch/arm/mach-orion5x/common.c
  3. *
  4. * Core functions for Marvell Orion 5x SoCs
  5. *
  6. * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/serial_8250.h>
  17. #include <linux/mv643xx_i2c.h>
  18. #include <linux/ata_platform.h>
  19. #include <linux/delay.h>
  20. #include <net/dsa.h>
  21. #include <asm/page.h>
  22. #include <asm/setup.h>
  23. #include <asm/timex.h>
  24. #include <asm/mach/arch.h>
  25. #include <asm/mach/map.h>
  26. #include <asm/mach/time.h>
  27. #include <mach/bridge-regs.h>
  28. #include <mach/hardware.h>
  29. #include <mach/orion5x.h>
  30. #include <plat/orion_nand.h>
  31. #include <plat/ehci-orion.h>
  32. #include <plat/time.h>
  33. #include <plat/common.h>
  34. #include <plat/addr-map.h>
  35. #include "common.h"
  36. /*****************************************************************************
  37. * I/O Address Mapping
  38. ****************************************************************************/
  39. static struct map_desc orion5x_io_desc[] __initdata = {
  40. {
  41. .virtual = ORION5X_REGS_VIRT_BASE,
  42. .pfn = __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
  43. .length = ORION5X_REGS_SIZE,
  44. .type = MT_DEVICE,
  45. }, {
  46. .virtual = ORION5X_PCIE_IO_VIRT_BASE,
  47. .pfn = __phys_to_pfn(ORION5X_PCIE_IO_PHYS_BASE),
  48. .length = ORION5X_PCIE_IO_SIZE,
  49. .type = MT_DEVICE,
  50. }, {
  51. .virtual = ORION5X_PCI_IO_VIRT_BASE,
  52. .pfn = __phys_to_pfn(ORION5X_PCI_IO_PHYS_BASE),
  53. .length = ORION5X_PCI_IO_SIZE,
  54. .type = MT_DEVICE,
  55. }, {
  56. .virtual = ORION5X_PCIE_WA_VIRT_BASE,
  57. .pfn = __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
  58. .length = ORION5X_PCIE_WA_SIZE,
  59. .type = MT_DEVICE,
  60. },
  61. };
  62. void __init orion5x_map_io(void)
  63. {
  64. iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
  65. }
  66. /*****************************************************************************
  67. * EHCI0
  68. ****************************************************************************/
  69. void __init orion5x_ehci0_init(void)
  70. {
  71. orion_ehci_init(ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL,
  72. EHCI_PHY_ORION);
  73. }
  74. /*****************************************************************************
  75. * EHCI1
  76. ****************************************************************************/
  77. void __init orion5x_ehci1_init(void)
  78. {
  79. orion_ehci_1_init(ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
  80. }
  81. /*****************************************************************************
  82. * GE00
  83. ****************************************************************************/
  84. void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
  85. {
  86. orion_ge00_init(eth_data,
  87. ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
  88. IRQ_ORION5X_ETH_ERR, orion5x_tclk);
  89. }
  90. /*****************************************************************************
  91. * Ethernet switch
  92. ****************************************************************************/
  93. void __init orion5x_eth_switch_init(struct dsa_platform_data *d, int irq)
  94. {
  95. orion_ge00_switch_init(d, irq);
  96. }
  97. /*****************************************************************************
  98. * I2C
  99. ****************************************************************************/
  100. void __init orion5x_i2c_init(void)
  101. {
  102. orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);
  103. }
  104. /*****************************************************************************
  105. * SATA
  106. ****************************************************************************/
  107. void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
  108. {
  109. orion_sata_init(sata_data, ORION5X_SATA_PHYS_BASE, IRQ_ORION5X_SATA);
  110. }
  111. /*****************************************************************************
  112. * SPI
  113. ****************************************************************************/
  114. void __init orion5x_spi_init()
  115. {
  116. orion_spi_init(SPI_PHYS_BASE, orion5x_tclk);
  117. }
  118. /*****************************************************************************
  119. * UART0
  120. ****************************************************************************/
  121. void __init orion5x_uart0_init(void)
  122. {
  123. orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
  124. IRQ_ORION5X_UART0, orion5x_tclk);
  125. }
  126. /*****************************************************************************
  127. * UART1
  128. ****************************************************************************/
  129. void __init orion5x_uart1_init(void)
  130. {
  131. orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
  132. IRQ_ORION5X_UART1, orion5x_tclk);
  133. }
  134. /*****************************************************************************
  135. * XOR engine
  136. ****************************************************************************/
  137. void __init orion5x_xor_init(void)
  138. {
  139. orion_xor0_init(ORION5X_XOR_PHYS_BASE,
  140. ORION5X_XOR_PHYS_BASE + 0x200,
  141. IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
  142. }
  143. /*****************************************************************************
  144. * Cryptographic Engines and Security Accelerator (CESA)
  145. ****************************************************************************/
  146. static void __init orion5x_crypto_init(void)
  147. {
  148. orion5x_setup_sram_win();
  149. orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE, ORION5X_SRAM_PHYS_BASE,
  150. SZ_8K, IRQ_ORION5X_CESA);
  151. }
  152. /*****************************************************************************
  153. * Watchdog
  154. ****************************************************************************/
  155. void __init orion5x_wdt_init(void)
  156. {
  157. orion_wdt_init(orion5x_tclk);
  158. }
  159. /*****************************************************************************
  160. * Time handling
  161. ****************************************************************************/
  162. void __init orion5x_init_early(void)
  163. {
  164. orion_time_set_base(TIMER_VIRT_BASE);
  165. }
  166. int orion5x_tclk;
  167. int __init orion5x_find_tclk(void)
  168. {
  169. u32 dev, rev;
  170. orion5x_pcie_id(&dev, &rev);
  171. if (dev == MV88F6183_DEV_ID &&
  172. (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
  173. return 133333333;
  174. return 166666667;
  175. }
  176. static void orion5x_timer_init(void)
  177. {
  178. orion5x_tclk = orion5x_find_tclk();
  179. orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  180. IRQ_ORION5X_BRIDGE, orion5x_tclk);
  181. }
  182. struct sys_timer orion5x_timer = {
  183. .init = orion5x_timer_init,
  184. };
  185. /*****************************************************************************
  186. * General
  187. ****************************************************************************/
  188. /*
  189. * Identify device ID and rev from PCIe configuration header space '0'.
  190. */
  191. static void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
  192. {
  193. orion5x_pcie_id(dev, rev);
  194. if (*dev == MV88F5281_DEV_ID) {
  195. if (*rev == MV88F5281_REV_D2) {
  196. *dev_name = "MV88F5281-D2";
  197. } else if (*rev == MV88F5281_REV_D1) {
  198. *dev_name = "MV88F5281-D1";
  199. } else if (*rev == MV88F5281_REV_D0) {
  200. *dev_name = "MV88F5281-D0";
  201. } else {
  202. *dev_name = "MV88F5281-Rev-Unsupported";
  203. }
  204. } else if (*dev == MV88F5182_DEV_ID) {
  205. if (*rev == MV88F5182_REV_A2) {
  206. *dev_name = "MV88F5182-A2";
  207. } else {
  208. *dev_name = "MV88F5182-Rev-Unsupported";
  209. }
  210. } else if (*dev == MV88F5181_DEV_ID) {
  211. if (*rev == MV88F5181_REV_B1) {
  212. *dev_name = "MV88F5181-Rev-B1";
  213. } else if (*rev == MV88F5181L_REV_A1) {
  214. *dev_name = "MV88F5181L-Rev-A1";
  215. } else {
  216. *dev_name = "MV88F5181(L)-Rev-Unsupported";
  217. }
  218. } else if (*dev == MV88F6183_DEV_ID) {
  219. if (*rev == MV88F6183_REV_B0) {
  220. *dev_name = "MV88F6183-Rev-B0";
  221. } else {
  222. *dev_name = "MV88F6183-Rev-Unsupported";
  223. }
  224. } else {
  225. *dev_name = "Device-Unknown";
  226. }
  227. }
  228. void __init orion5x_init(void)
  229. {
  230. char *dev_name;
  231. u32 dev, rev;
  232. orion5x_id(&dev, &rev, &dev_name);
  233. printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);
  234. /*
  235. * Setup Orion address map
  236. */
  237. orion5x_setup_cpu_mbus_bridge();
  238. /*
  239. * Don't issue "Wait for Interrupt" instruction if we are
  240. * running on D0 5281 silicon.
  241. */
  242. if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
  243. printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
  244. disable_hlt();
  245. }
  246. /*
  247. * The 5082/5181l/5182/6082/6082l/6183 have crypto
  248. * while 5180n/5181/5281 don't have crypto.
  249. */
  250. if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
  251. dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
  252. orion5x_crypto_init();
  253. /*
  254. * Register watchdog driver
  255. */
  256. orion5x_wdt_init();
  257. }
  258. void orion5x_restart(char mode, const char *cmd)
  259. {
  260. /*
  261. * Enable and issue soft reset
  262. */
  263. orion5x_setbits(RSTOUTn_MASK, (1 << 2));
  264. orion5x_setbits(CPU_SOFT_RESET, 1);
  265. mdelay(200);
  266. orion5x_clrbits(CPU_SOFT_RESET, 1);
  267. }
  268. /*
  269. * Many orion-based systems have buggy bootloader implementations.
  270. * This is a common fixup for bogus memory tags.
  271. */
  272. void __init tag_fixup_mem32(struct tag *t, char **from,
  273. struct meminfo *meminfo)
  274. {
  275. for (; t->hdr.size; t = tag_next(t))
  276. if (t->hdr.tag == ATAG_MEM &&
  277. (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
  278. t->u.mem.start & ~PAGE_MASK)) {
  279. printk(KERN_WARNING
  280. "Clearing invalid memory bank %dKB@0x%08x\n",
  281. t->u.mem.size / 1024, t->u.mem.start);
  282. t->hdr.tag = 0;
  283. }
  284. }