at91sam9g45_devices.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649
  1. /*
  2. * On-Chip devices setup code for the AT91SAM9G45 family
  3. *
  4. * Copyright (C) 2009 Atmel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <asm/mach/arch.h>
  13. #include <asm/mach/map.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/gpio.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/i2c-gpio.h>
  18. #include <linux/atmel-mci.h>
  19. #include <linux/fb.h>
  20. #include <video/atmel_lcdc.h>
  21. #include <mach/board.h>
  22. #include <mach/at91sam9g45.h>
  23. #include <mach/at91sam9g45_matrix.h>
  24. #include <mach/at91sam9_smc.h>
  25. #include <mach/at_hdmac.h>
  26. #include <mach/atmel-mci.h>
  27. #include "generic.h"
  28. /* --------------------------------------------------------------------
  29. * HDMAC - AHB DMA Controller
  30. * -------------------------------------------------------------------- */
  31. #if defined(CONFIG_AT_HDMAC) || defined(CONFIG_AT_HDMAC_MODULE)
  32. static u64 hdmac_dmamask = DMA_BIT_MASK(32);
  33. static struct resource hdmac_resources[] = {
  34. [0] = {
  35. .start = AT91SAM9G45_BASE_DMA,
  36. .end = AT91SAM9G45_BASE_DMA + SZ_512 - 1,
  37. .flags = IORESOURCE_MEM,
  38. },
  39. [1] = {
  40. .start = AT91SAM9G45_ID_DMA,
  41. .end = AT91SAM9G45_ID_DMA,
  42. .flags = IORESOURCE_IRQ,
  43. },
  44. };
  45. static struct platform_device at_hdmac_device = {
  46. .name = "at91sam9g45_dma",
  47. .id = -1,
  48. .dev = {
  49. .dma_mask = &hdmac_dmamask,
  50. .coherent_dma_mask = DMA_BIT_MASK(32),
  51. },
  52. .resource = hdmac_resources,
  53. .num_resources = ARRAY_SIZE(hdmac_resources),
  54. };
  55. void __init at91_add_device_hdmac(void)
  56. {
  57. #if defined(CONFIG_OF)
  58. struct device_node *of_node =
  59. of_find_node_by_name(NULL, "dma-controller");
  60. if (of_node)
  61. of_node_put(of_node);
  62. else
  63. #endif
  64. platform_device_register(&at_hdmac_device);
  65. }
  66. #else
  67. void __init at91_add_device_hdmac(void) {}
  68. #endif
  69. /* --------------------------------------------------------------------
  70. * USB Host (OHCI)
  71. * -------------------------------------------------------------------- */
  72. #if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
  73. static u64 ohci_dmamask = DMA_BIT_MASK(32);
  74. static struct at91_usbh_data usbh_ohci_data;
  75. static struct resource usbh_ohci_resources[] = {
  76. [0] = {
  77. .start = AT91SAM9G45_OHCI_BASE,
  78. .end = AT91SAM9G45_OHCI_BASE + SZ_1M - 1,
  79. .flags = IORESOURCE_MEM,
  80. },
  81. [1] = {
  82. .start = AT91SAM9G45_ID_UHPHS,
  83. .end = AT91SAM9G45_ID_UHPHS,
  84. .flags = IORESOURCE_IRQ,
  85. },
  86. };
  87. static struct platform_device at91_usbh_ohci_device = {
  88. .name = "at91_ohci",
  89. .id = -1,
  90. .dev = {
  91. .dma_mask = &ohci_dmamask,
  92. .coherent_dma_mask = DMA_BIT_MASK(32),
  93. .platform_data = &usbh_ohci_data,
  94. },
  95. .resource = usbh_ohci_resources,
  96. .num_resources = ARRAY_SIZE(usbh_ohci_resources),
  97. };
  98. void __init at91_add_device_usbh_ohci(struct at91_usbh_data *data)
  99. {
  100. int i;
  101. if (!data)
  102. return;
  103. /* Enable VBus control for UHP ports */
  104. for (i = 0; i < data->ports; i++) {
  105. if (gpio_is_valid(data->vbus_pin[i]))
  106. at91_set_gpio_output(data->vbus_pin[i], 0);
  107. }
  108. /* Enable overcurrent notification */
  109. for (i = 0; i < data->ports; i++) {
  110. if (data->overcurrent_pin[i])
  111. at91_set_gpio_input(data->overcurrent_pin[i], 1);
  112. }
  113. usbh_ohci_data = *data;
  114. platform_device_register(&at91_usbh_ohci_device);
  115. }
  116. #else
  117. void __init at91_add_device_usbh_ohci(struct at91_usbh_data *data) {}
  118. #endif
  119. /* --------------------------------------------------------------------
  120. * USB Host HS (EHCI)
  121. * Needs an OHCI host for low and full speed management
  122. * -------------------------------------------------------------------- */
  123. #if defined(CONFIG_USB_EHCI_HCD) || defined(CONFIG_USB_EHCI_HCD_MODULE)
  124. static u64 ehci_dmamask = DMA_BIT_MASK(32);
  125. static struct at91_usbh_data usbh_ehci_data;
  126. static struct resource usbh_ehci_resources[] = {
  127. [0] = {
  128. .start = AT91SAM9G45_EHCI_BASE,
  129. .end = AT91SAM9G45_EHCI_BASE + SZ_1M - 1,
  130. .flags = IORESOURCE_MEM,
  131. },
  132. [1] = {
  133. .start = AT91SAM9G45_ID_UHPHS,
  134. .end = AT91SAM9G45_ID_UHPHS,
  135. .flags = IORESOURCE_IRQ,
  136. },
  137. };
  138. static struct platform_device at91_usbh_ehci_device = {
  139. .name = "atmel-ehci",
  140. .id = -1,
  141. .dev = {
  142. .dma_mask = &ehci_dmamask,
  143. .coherent_dma_mask = DMA_BIT_MASK(32),
  144. .platform_data = &usbh_ehci_data,
  145. },
  146. .resource = usbh_ehci_resources,
  147. .num_resources = ARRAY_SIZE(usbh_ehci_resources),
  148. };
  149. void __init at91_add_device_usbh_ehci(struct at91_usbh_data *data)
  150. {
  151. int i;
  152. if (!data)
  153. return;
  154. /* Enable VBus control for UHP ports */
  155. for (i = 0; i < data->ports; i++) {
  156. if (gpio_is_valid(data->vbus_pin[i]))
  157. at91_set_gpio_output(data->vbus_pin[i], 0);
  158. }
  159. usbh_ehci_data = *data;
  160. platform_device_register(&at91_usbh_ehci_device);
  161. }
  162. #else
  163. void __init at91_add_device_usbh_ehci(struct at91_usbh_data *data) {}
  164. #endif
  165. /* --------------------------------------------------------------------
  166. * USB HS Device (Gadget)
  167. * -------------------------------------------------------------------- */
  168. #if defined(CONFIG_USB_ATMEL_USBA) || defined(CONFIG_USB_ATMEL_USBA_MODULE)
  169. static struct resource usba_udc_resources[] = {
  170. [0] = {
  171. .start = AT91SAM9G45_UDPHS_FIFO,
  172. .end = AT91SAM9G45_UDPHS_FIFO + SZ_512K - 1,
  173. .flags = IORESOURCE_MEM,
  174. },
  175. [1] = {
  176. .start = AT91SAM9G45_BASE_UDPHS,
  177. .end = AT91SAM9G45_BASE_UDPHS + SZ_1K - 1,
  178. .flags = IORESOURCE_MEM,
  179. },
  180. [2] = {
  181. .start = AT91SAM9G45_ID_UDPHS,
  182. .end = AT91SAM9G45_ID_UDPHS,
  183. .flags = IORESOURCE_IRQ,
  184. },
  185. };
  186. #define EP(nam, idx, maxpkt, maxbk, dma, isoc) \
  187. [idx] = { \
  188. .name = nam, \
  189. .index = idx, \
  190. .fifo_size = maxpkt, \
  191. .nr_banks = maxbk, \
  192. .can_dma = dma, \
  193. .can_isoc = isoc, \
  194. }
  195. static struct usba_ep_data usba_udc_ep[] __initdata = {
  196. EP("ep0", 0, 64, 1, 0, 0),
  197. EP("ep1", 1, 1024, 2, 1, 1),
  198. EP("ep2", 2, 1024, 2, 1, 1),
  199. EP("ep3", 3, 1024, 3, 1, 0),
  200. EP("ep4", 4, 1024, 3, 1, 0),
  201. EP("ep5", 5, 1024, 3, 1, 1),
  202. EP("ep6", 6, 1024, 3, 1, 1),
  203. };
  204. #undef EP
  205. /*
  206. * pdata doesn't have room for any endpoints, so we need to
  207. * append room for the ones we need right after it.
  208. */
  209. static struct {
  210. struct usba_platform_data pdata;
  211. struct usba_ep_data ep[7];
  212. } usba_udc_data;
  213. static struct platform_device at91_usba_udc_device = {
  214. .name = "atmel_usba_udc",
  215. .id = -1,
  216. .dev = {
  217. .platform_data = &usba_udc_data.pdata,
  218. },
  219. .resource = usba_udc_resources,
  220. .num_resources = ARRAY_SIZE(usba_udc_resources),
  221. };
  222. void __init at91_add_device_usba(struct usba_platform_data *data)
  223. {
  224. usba_udc_data.pdata.vbus_pin = -EINVAL;
  225. usba_udc_data.pdata.num_ep = ARRAY_SIZE(usba_udc_ep);
  226. memcpy(usba_udc_data.ep, usba_udc_ep, sizeof(usba_udc_ep));
  227. if (data && gpio_is_valid(data->vbus_pin)) {
  228. at91_set_gpio_input(data->vbus_pin, 0);
  229. at91_set_deglitch(data->vbus_pin, 1);
  230. usba_udc_data.pdata.vbus_pin = data->vbus_pin;
  231. }
  232. /* Pullup pin is handled internally by USB device peripheral */
  233. platform_device_register(&at91_usba_udc_device);
  234. }
  235. #else
  236. void __init at91_add_device_usba(struct usba_platform_data *data) {}
  237. #endif
  238. /* --------------------------------------------------------------------
  239. * Ethernet
  240. * -------------------------------------------------------------------- */
  241. #if defined(CONFIG_MACB) || defined(CONFIG_MACB_MODULE)
  242. static u64 eth_dmamask = DMA_BIT_MASK(32);
  243. static struct macb_platform_data eth_data;
  244. static struct resource eth_resources[] = {
  245. [0] = {
  246. .start = AT91SAM9G45_BASE_EMAC,
  247. .end = AT91SAM9G45_BASE_EMAC + SZ_16K - 1,
  248. .flags = IORESOURCE_MEM,
  249. },
  250. [1] = {
  251. .start = AT91SAM9G45_ID_EMAC,
  252. .end = AT91SAM9G45_ID_EMAC,
  253. .flags = IORESOURCE_IRQ,
  254. },
  255. };
  256. static struct platform_device at91sam9g45_eth_device = {
  257. .name = "macb",
  258. .id = -1,
  259. .dev = {
  260. .dma_mask = &eth_dmamask,
  261. .coherent_dma_mask = DMA_BIT_MASK(32),
  262. .platform_data = &eth_data,
  263. },
  264. .resource = eth_resources,
  265. .num_resources = ARRAY_SIZE(eth_resources),
  266. };
  267. void __init at91_add_device_eth(struct macb_platform_data *data)
  268. {
  269. if (!data)
  270. return;
  271. if (gpio_is_valid(data->phy_irq_pin)) {
  272. at91_set_gpio_input(data->phy_irq_pin, 0);
  273. at91_set_deglitch(data->phy_irq_pin, 1);
  274. }
  275. /* Pins used for MII and RMII */
  276. at91_set_A_periph(AT91_PIN_PA17, 0); /* ETXCK_EREFCK */
  277. at91_set_A_periph(AT91_PIN_PA15, 0); /* ERXDV */
  278. at91_set_A_periph(AT91_PIN_PA12, 0); /* ERX0 */
  279. at91_set_A_periph(AT91_PIN_PA13, 0); /* ERX1 */
  280. at91_set_A_periph(AT91_PIN_PA16, 0); /* ERXER */
  281. at91_set_A_periph(AT91_PIN_PA14, 0); /* ETXEN */
  282. at91_set_A_periph(AT91_PIN_PA10, 0); /* ETX0 */
  283. at91_set_A_periph(AT91_PIN_PA11, 0); /* ETX1 */
  284. at91_set_A_periph(AT91_PIN_PA19, 0); /* EMDIO */
  285. at91_set_A_periph(AT91_PIN_PA18, 0); /* EMDC */
  286. if (!data->is_rmii) {
  287. at91_set_B_periph(AT91_PIN_PA29, 0); /* ECRS */
  288. at91_set_B_periph(AT91_PIN_PA30, 0); /* ECOL */
  289. at91_set_B_periph(AT91_PIN_PA8, 0); /* ERX2 */
  290. at91_set_B_periph(AT91_PIN_PA9, 0); /* ERX3 */
  291. at91_set_B_periph(AT91_PIN_PA28, 0); /* ERXCK */
  292. at91_set_B_periph(AT91_PIN_PA6, 0); /* ETX2 */
  293. at91_set_B_periph(AT91_PIN_PA7, 0); /* ETX3 */
  294. at91_set_B_periph(AT91_PIN_PA27, 0); /* ETXER */
  295. }
  296. eth_data = *data;
  297. platform_device_register(&at91sam9g45_eth_device);
  298. }
  299. #else
  300. void __init at91_add_device_eth(struct macb_platform_data *data) {}
  301. #endif
  302. /* --------------------------------------------------------------------
  303. * MMC / SD
  304. * -------------------------------------------------------------------- */
  305. #if defined(CONFIG_MMC_ATMELMCI) || defined(CONFIG_MMC_ATMELMCI_MODULE)
  306. static u64 mmc_dmamask = DMA_BIT_MASK(32);
  307. static struct mci_platform_data mmc0_data, mmc1_data;
  308. static struct resource mmc0_resources[] = {
  309. [0] = {
  310. .start = AT91SAM9G45_BASE_MCI0,
  311. .end = AT91SAM9G45_BASE_MCI0 + SZ_16K - 1,
  312. .flags = IORESOURCE_MEM,
  313. },
  314. [1] = {
  315. .start = AT91SAM9G45_ID_MCI0,
  316. .end = AT91SAM9G45_ID_MCI0,
  317. .flags = IORESOURCE_IRQ,
  318. },
  319. };
  320. static struct platform_device at91sam9g45_mmc0_device = {
  321. .name = "atmel_mci",
  322. .id = 0,
  323. .dev = {
  324. .dma_mask = &mmc_dmamask,
  325. .coherent_dma_mask = DMA_BIT_MASK(32),
  326. .platform_data = &mmc0_data,
  327. },
  328. .resource = mmc0_resources,
  329. .num_resources = ARRAY_SIZE(mmc0_resources),
  330. };
  331. static struct resource mmc1_resources[] = {
  332. [0] = {
  333. .start = AT91SAM9G45_BASE_MCI1,
  334. .end = AT91SAM9G45_BASE_MCI1 + SZ_16K - 1,
  335. .flags = IORESOURCE_MEM,
  336. },
  337. [1] = {
  338. .start = AT91SAM9G45_ID_MCI1,
  339. .end = AT91SAM9G45_ID_MCI1,
  340. .flags = IORESOURCE_IRQ,
  341. },
  342. };
  343. static struct platform_device at91sam9g45_mmc1_device = {
  344. .name = "atmel_mci",
  345. .id = 1,
  346. .dev = {
  347. .dma_mask = &mmc_dmamask,
  348. .coherent_dma_mask = DMA_BIT_MASK(32),
  349. .platform_data = &mmc1_data,
  350. },
  351. .resource = mmc1_resources,
  352. .num_resources = ARRAY_SIZE(mmc1_resources),
  353. };
  354. /* Consider only one slot : slot 0 */
  355. void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data)
  356. {
  357. if (!data)
  358. return;
  359. /* Must have at least one usable slot */
  360. if (!data->slot[0].bus_width)
  361. return;
  362. #if defined(CONFIG_AT_HDMAC) || defined(CONFIG_AT_HDMAC_MODULE)
  363. {
  364. struct at_dma_slave *atslave;
  365. struct mci_dma_data *alt_atslave;
  366. alt_atslave = kzalloc(sizeof(struct mci_dma_data), GFP_KERNEL);
  367. atslave = &alt_atslave->sdata;
  368. /* DMA slave channel configuration */
  369. atslave->dma_dev = &at_hdmac_device.dev;
  370. atslave->reg_width = AT_DMA_SLAVE_WIDTH_32BIT;
  371. atslave->cfg = ATC_FIFOCFG_HALFFIFO
  372. | ATC_SRC_H2SEL_HW | ATC_DST_H2SEL_HW;
  373. atslave->ctrla = ATC_SCSIZE_16 | ATC_DCSIZE_16;
  374. if (mmc_id == 0) /* MCI0 */
  375. atslave->cfg |= ATC_SRC_PER(AT_DMA_ID_MCI0)
  376. | ATC_DST_PER(AT_DMA_ID_MCI0);
  377. else /* MCI1 */
  378. atslave->cfg |= ATC_SRC_PER(AT_DMA_ID_MCI1)
  379. | ATC_DST_PER(AT_DMA_ID_MCI1);
  380. data->dma_slave = alt_atslave;
  381. }
  382. #endif
  383. /* input/irq */
  384. if (gpio_is_valid(data->slot[0].detect_pin)) {
  385. at91_set_gpio_input(data->slot[0].detect_pin, 1);
  386. at91_set_deglitch(data->slot[0].detect_pin, 1);
  387. }
  388. if (gpio_is_valid(data->slot[0].wp_pin))
  389. at91_set_gpio_input(data->slot[0].wp_pin, 1);
  390. if (mmc_id == 0) { /* MCI0 */
  391. /* CLK */
  392. at91_set_A_periph(AT91_PIN_PA0, 0);
  393. /* CMD */
  394. at91_set_A_periph(AT91_PIN_PA1, 1);
  395. /* DAT0, maybe DAT1..DAT3 and maybe DAT4..DAT7 */
  396. at91_set_A_periph(AT91_PIN_PA2, 1);
  397. if (data->slot[0].bus_width == 4) {
  398. at91_set_A_periph(AT91_PIN_PA3, 1);
  399. at91_set_A_periph(AT91_PIN_PA4, 1);
  400. at91_set_A_periph(AT91_PIN_PA5, 1);
  401. if (data->slot[0].bus_width == 8) {
  402. at91_set_A_periph(AT91_PIN_PA6, 1);
  403. at91_set_A_periph(AT91_PIN_PA7, 1);
  404. at91_set_A_periph(AT91_PIN_PA8, 1);
  405. at91_set_A_periph(AT91_PIN_PA9, 1);
  406. }
  407. }
  408. mmc0_data = *data;
  409. platform_device_register(&at91sam9g45_mmc0_device);
  410. } else { /* MCI1 */
  411. /* CLK */
  412. at91_set_A_periph(AT91_PIN_PA31, 0);
  413. /* CMD */
  414. at91_set_A_periph(AT91_PIN_PA22, 1);
  415. /* DAT0, maybe DAT1..DAT3 and maybe DAT4..DAT7 */
  416. at91_set_A_periph(AT91_PIN_PA23, 1);
  417. if (data->slot[0].bus_width == 4) {
  418. at91_set_A_periph(AT91_PIN_PA24, 1);
  419. at91_set_A_periph(AT91_PIN_PA25, 1);
  420. at91_set_A_periph(AT91_PIN_PA26, 1);
  421. if (data->slot[0].bus_width == 8) {
  422. at91_set_A_periph(AT91_PIN_PA27, 1);
  423. at91_set_A_periph(AT91_PIN_PA28, 1);
  424. at91_set_A_periph(AT91_PIN_PA29, 1);
  425. at91_set_A_periph(AT91_PIN_PA30, 1);
  426. }
  427. }
  428. mmc1_data = *data;
  429. platform_device_register(&at91sam9g45_mmc1_device);
  430. }
  431. }
  432. #else
  433. void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data) {}
  434. #endif
  435. /* --------------------------------------------------------------------
  436. * NAND / SmartMedia
  437. * -------------------------------------------------------------------- */
  438. #if defined(CONFIG_MTD_NAND_ATMEL) || defined(CONFIG_MTD_NAND_ATMEL_MODULE)
  439. static struct atmel_nand_data nand_data;
  440. #define NAND_BASE AT91_CHIPSELECT_3
  441. static struct resource nand_resources[] = {
  442. [0] = {
  443. .start = NAND_BASE,
  444. .end = NAND_BASE + SZ_256M - 1,
  445. .flags = IORESOURCE_MEM,
  446. },
  447. [1] = {
  448. .start = AT91SAM9G45_BASE_ECC,
  449. .end = AT91SAM9G45_BASE_ECC + SZ_512 - 1,
  450. .flags = IORESOURCE_MEM,
  451. }
  452. };
  453. static struct platform_device at91sam9g45_nand_device = {
  454. .name = "atmel_nand",
  455. .id = -1,
  456. .dev = {
  457. .platform_data = &nand_data,
  458. },
  459. .resource = nand_resources,
  460. .num_resources = ARRAY_SIZE(nand_resources),
  461. };
  462. void __init at91_add_device_nand(struct atmel_nand_data *data)
  463. {
  464. unsigned long csa;
  465. if (!data)
  466. return;
  467. csa = at91_sys_read(AT91_MATRIX_EBICSA);
  468. at91_sys_write(AT91_MATRIX_EBICSA, csa | AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA);
  469. /* enable pin */
  470. if (gpio_is_valid(data->enable_pin))
  471. at91_set_gpio_output(data->enable_pin, 1);
  472. /* ready/busy pin */
  473. if (gpio_is_valid(data->rdy_pin))
  474. at91_set_gpio_input(data->rdy_pin, 1);
  475. /* card detect pin */
  476. if (gpio_is_valid(data->det_pin))
  477. at91_set_gpio_input(data->det_pin, 1);
  478. nand_data = *data;
  479. platform_device_register(&at91sam9g45_nand_device);
  480. }
  481. #else
  482. void __init at91_add_device_nand(struct atmel_nand_data *data) {}
  483. #endif
  484. /* --------------------------------------------------------------------
  485. * TWI (i2c)
  486. * -------------------------------------------------------------------- */
  487. /*
  488. * Prefer the GPIO code since the TWI controller isn't robust
  489. * (gets overruns and underruns under load) and can only issue
  490. * repeated STARTs in one scenario (the driver doesn't yet handle them).
  491. */
  492. #if defined(CONFIG_I2C_GPIO) || defined(CONFIG_I2C_GPIO_MODULE)
  493. static struct i2c_gpio_platform_data pdata_i2c0 = {
  494. .sda_pin = AT91_PIN_PA20,
  495. .sda_is_open_drain = 1,
  496. .scl_pin = AT91_PIN_PA21,
  497. .scl_is_open_drain = 1,
  498. .udelay = 5, /* ~100 kHz */
  499. };
  500. static struct platform_device at91sam9g45_twi0_device = {
  501. .name = "i2c-gpio",
  502. .id = 0,
  503. .dev.platform_data = &pdata_i2c0,
  504. };
  505. static struct i2c_gpio_platform_data pdata_i2c1 = {
  506. .sda_pin = AT91_PIN_PB10,
  507. .sda_is_open_drain = 1,
  508. .scl_pin = AT91_PIN_PB11,
  509. .scl_is_open_drain = 1,
  510. .udelay = 5, /* ~100 kHz */
  511. };
  512. static struct platform_device at91sam9g45_twi1_device = {
  513. .name = "i2c-gpio",
  514. .id = 1,
  515. .dev.platform_data = &pdata_i2c1,
  516. };
  517. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices)
  518. {
  519. i2c_register_board_info(i2c_id, devices, nr_devices);
  520. if (i2c_id == 0) {
  521. at91_set_GPIO_periph(AT91_PIN_PA20, 1); /* TWD (SDA) */
  522. at91_set_multi_drive(AT91_PIN_PA20, 1);
  523. at91_set_GPIO_periph(AT91_PIN_PA21, 1); /* TWCK (SCL) */
  524. at91_set_multi_drive(AT91_PIN_PA21, 1);
  525. platform_device_register(&at91sam9g45_twi0_device);
  526. } else {
  527. at91_set_GPIO_periph(AT91_PIN_PB10, 1); /* TWD (SDA) */
  528. at91_set_multi_drive(AT91_PIN_PB10, 1);
  529. at91_set_GPIO_periph(AT91_PIN_PB11, 1); /* TWCK (SCL) */
  530. at91_set_multi_drive(AT91_PIN_PB11, 1);
  531. platform_device_register(&at91sam9g45_twi1_device);
  532. }
  533. }
  534. #elif defined(CONFIG_I2C_AT91) || defined(CONFIG_I2C_AT91_MODULE)
  535. static struct resource twi0_resources[] = {
  536. [0] = {
  537. .start = AT91SAM9G45_BASE_TWI0,
  538. .end = AT91SAM9G45_BASE_TWI0 + SZ_16K - 1,
  539. .flags = IORESOURCE_MEM,
  540. },
  541. [1] = {
  542. .start = AT91SAM9G45_ID_TWI0,
  543. .end = AT91SAM9G45_ID_TWI0,
  544. .flags = IORESOURCE_IRQ,
  545. },
  546. };
  547. static struct platform_device at91sam9g45_twi0_device = {
  548. .name = "at91_i2c",
  549. .id = 0,
  550. .resource = twi0_resources,
  551. .num_resources = ARRAY_SIZE(twi0_resources),
  552. };
  553. static struct resource twi1_resources[] = {
  554. [0] = {
  555. .start = AT91SAM9G45_BASE_TWI1,
  556. .end = AT91SAM9G45_BASE_TWI1 + SZ_16K - 1,
  557. .flags = IORESOURCE_MEM,
  558. },
  559. [1] = {
  560. .start = AT91SAM9G45_ID_TWI1,
  561. .end = AT91SAM9G45_ID_TWI1,
  562. .flags = IORESOURCE_IRQ,
  563. },
  564. };
  565. static struct platform_device at91sam9g45_twi1_device = {
  566. .name = "at91_i2c",
  567. .id = 1,
  568. .resource = twi1_resources,
  569. .num_resources = ARRAY_SIZE(twi1_resources),
  570. };
  571. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices)
  572. {
  573. i2c_register_board_info(i2c_id, devices, nr_devices);
  574. /* pins used for TWI interface */
  575. if (i2c_id == 0) {
  576. at91_set_A_periph(AT91_PIN_PA20, 0); /* TWD */
  577. at91_set_multi_drive(AT91_PIN_PA20, 1);
  578. at91_set_A_periph(AT91_PIN_PA21, 0); /* TWCK */
  579. at91_set_multi_drive(AT91_PIN_PA21, 1);
  580. platform_device_register(&at91sam9g45_twi0_device);
  581. } else {
  582. at91_set_A_periph(AT91_PIN_PB10, 0); /* TWD */
  583. at91_set_multi_drive(AT91_PIN_PB10, 1);
  584. at91_set_A_periph(AT91_PIN_PB11, 0); /* TWCK */
  585. at91_set_multi_drive(AT91_PIN_PB11, 1);
  586. platform_device_register(&at91sam9g45_twi1_device);
  587. }
  588. }
  589. #else
  590. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices) {}
  591. #endif
  592. /* --------------------------------------------------------------------
  593. * SPI
  594. * -------------------------------------------------------------------- */
  595. #if defined(CONFIG_SPI_ATMEL) || defined(CONFIG_SPI_ATMEL_MODULE)
  596. static u64 spi_dmamask = DMA_BIT_MASK(32);
  597. static struct resource spi0_resources[] = {
  598. [0] = {
  599. .start = AT91SAM9G45_BASE_SPI0,
  600. .end = AT91SAM9G45_BASE_SPI0 + SZ_16K - 1,
  601. .flags = IORESOURCE_MEM,
  602. },
  603. [1] = {
  604. .start = AT91SAM9G45_ID_SPI0,
  605. .end = AT91SAM9G45_ID_SPI0,
  606. .flags = IORESOURCE_IRQ,
  607. },
  608. };
  609. static struct platform_device at91sam9g45_spi0_device = {
  610. .name = "atmel_spi",
  611. .id = 0,
  612. .dev = {
  613. .dma_mask = &spi_dmamask,
  614. .coherent_dma_mask = DMA_BIT_MASK(32),
  615. },
  616. .resource = spi0_resources,
  617. .num_resources = ARRAY_SIZE(spi0_resources),
  618. };
  619. static const unsigned spi0_standard_cs[4] = { AT91_PIN_PB3, AT91_PIN_PB18, AT91_PIN_PB19, AT91_PIN_PD27 };
  620. static struct resource spi1_resources[] = {
  621. [0] = {
  622. .start = AT91SAM9G45_BASE_SPI1,
  623. .end = AT91SAM9G45_BASE_SPI1 + SZ_16K - 1,
  624. .flags = IORESOURCE_MEM,
  625. },
  626. [1] = {
  627. .start = AT91SAM9G45_ID_SPI1,
  628. .end = AT91SAM9G45_ID_SPI1,
  629. .flags = IORESOURCE_IRQ,
  630. },
  631. };
  632. static struct platform_device at91sam9g45_spi1_device = {
  633. .name = "atmel_spi",
  634. .id = 1,
  635. .dev = {
  636. .dma_mask = &spi_dmamask,
  637. .coherent_dma_mask = DMA_BIT_MASK(32),
  638. },
  639. .resource = spi1_resources,
  640. .num_resources = ARRAY_SIZE(spi1_resources),
  641. };
  642. static const unsigned spi1_standard_cs[4] = { AT91_PIN_PB17, AT91_PIN_PD28, AT91_PIN_PD18, AT91_PIN_PD19 };
  643. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices)
  644. {
  645. int i;
  646. unsigned long cs_pin;
  647. short enable_spi0 = 0;
  648. short enable_spi1 = 0;
  649. /* Choose SPI chip-selects */
  650. for (i = 0; i < nr_devices; i++) {
  651. if (devices[i].controller_data)
  652. cs_pin = (unsigned long) devices[i].controller_data;
  653. else if (devices[i].bus_num == 0)
  654. cs_pin = spi0_standard_cs[devices[i].chip_select];
  655. else
  656. cs_pin = spi1_standard_cs[devices[i].chip_select];
  657. if (devices[i].bus_num == 0)
  658. enable_spi0 = 1;
  659. else
  660. enable_spi1 = 1;
  661. /* enable chip-select pin */
  662. at91_set_gpio_output(cs_pin, 1);
  663. /* pass chip-select pin to driver */
  664. devices[i].controller_data = (void *) cs_pin;
  665. }
  666. spi_register_board_info(devices, nr_devices);
  667. /* Configure SPI bus(es) */
  668. if (enable_spi0) {
  669. at91_set_A_periph(AT91_PIN_PB0, 0); /* SPI0_MISO */
  670. at91_set_A_periph(AT91_PIN_PB1, 0); /* SPI0_MOSI */
  671. at91_set_A_periph(AT91_PIN_PB2, 0); /* SPI0_SPCK */
  672. platform_device_register(&at91sam9g45_spi0_device);
  673. }
  674. if (enable_spi1) {
  675. at91_set_A_periph(AT91_PIN_PB14, 0); /* SPI1_MISO */
  676. at91_set_A_periph(AT91_PIN_PB15, 0); /* SPI1_MOSI */
  677. at91_set_A_periph(AT91_PIN_PB16, 0); /* SPI1_SPCK */
  678. platform_device_register(&at91sam9g45_spi1_device);
  679. }
  680. }
  681. #else
  682. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices) {}
  683. #endif
  684. /* --------------------------------------------------------------------
  685. * AC97
  686. * -------------------------------------------------------------------- */
  687. #if defined(CONFIG_SND_ATMEL_AC97C) || defined(CONFIG_SND_ATMEL_AC97C_MODULE)
  688. static u64 ac97_dmamask = DMA_BIT_MASK(32);
  689. static struct ac97c_platform_data ac97_data;
  690. static struct resource ac97_resources[] = {
  691. [0] = {
  692. .start = AT91SAM9G45_BASE_AC97C,
  693. .end = AT91SAM9G45_BASE_AC97C + SZ_16K - 1,
  694. .flags = IORESOURCE_MEM,
  695. },
  696. [1] = {
  697. .start = AT91SAM9G45_ID_AC97C,
  698. .end = AT91SAM9G45_ID_AC97C,
  699. .flags = IORESOURCE_IRQ,
  700. },
  701. };
  702. static struct platform_device at91sam9g45_ac97_device = {
  703. .name = "atmel_ac97c",
  704. .id = 0,
  705. .dev = {
  706. .dma_mask = &ac97_dmamask,
  707. .coherent_dma_mask = DMA_BIT_MASK(32),
  708. .platform_data = &ac97_data,
  709. },
  710. .resource = ac97_resources,
  711. .num_resources = ARRAY_SIZE(ac97_resources),
  712. };
  713. void __init at91_add_device_ac97(struct ac97c_platform_data *data)
  714. {
  715. if (!data)
  716. return;
  717. at91_set_A_periph(AT91_PIN_PD8, 0); /* AC97FS */
  718. at91_set_A_periph(AT91_PIN_PD9, 0); /* AC97CK */
  719. at91_set_A_periph(AT91_PIN_PD7, 0); /* AC97TX */
  720. at91_set_A_periph(AT91_PIN_PD6, 0); /* AC97RX */
  721. /* reset */
  722. if (gpio_is_valid(data->reset_pin))
  723. at91_set_gpio_output(data->reset_pin, 0);
  724. ac97_data = *data;
  725. platform_device_register(&at91sam9g45_ac97_device);
  726. }
  727. #else
  728. void __init at91_add_device_ac97(struct ac97c_platform_data *data) {}
  729. #endif
  730. /* --------------------------------------------------------------------
  731. * LCD Controller
  732. * -------------------------------------------------------------------- */
  733. #if defined(CONFIG_FB_ATMEL) || defined(CONFIG_FB_ATMEL_MODULE)
  734. static u64 lcdc_dmamask = DMA_BIT_MASK(32);
  735. static struct atmel_lcdfb_info lcdc_data;
  736. static struct resource lcdc_resources[] = {
  737. [0] = {
  738. .start = AT91SAM9G45_LCDC_BASE,
  739. .end = AT91SAM9G45_LCDC_BASE + SZ_4K - 1,
  740. .flags = IORESOURCE_MEM,
  741. },
  742. [1] = {
  743. .start = AT91SAM9G45_ID_LCDC,
  744. .end = AT91SAM9G45_ID_LCDC,
  745. .flags = IORESOURCE_IRQ,
  746. },
  747. };
  748. static struct platform_device at91_lcdc_device = {
  749. .name = "atmel_lcdfb",
  750. .id = 0,
  751. .dev = {
  752. .dma_mask = &lcdc_dmamask,
  753. .coherent_dma_mask = DMA_BIT_MASK(32),
  754. .platform_data = &lcdc_data,
  755. },
  756. .resource = lcdc_resources,
  757. .num_resources = ARRAY_SIZE(lcdc_resources),
  758. };
  759. void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data)
  760. {
  761. if (!data)
  762. return;
  763. at91_set_A_periph(AT91_PIN_PE0, 0); /* LCDDPWR */
  764. at91_set_A_periph(AT91_PIN_PE2, 0); /* LCDCC */
  765. at91_set_A_periph(AT91_PIN_PE3, 0); /* LCDVSYNC */
  766. at91_set_A_periph(AT91_PIN_PE4, 0); /* LCDHSYNC */
  767. at91_set_A_periph(AT91_PIN_PE5, 0); /* LCDDOTCK */
  768. at91_set_A_periph(AT91_PIN_PE6, 0); /* LCDDEN */
  769. at91_set_A_periph(AT91_PIN_PE7, 0); /* LCDD0 */
  770. at91_set_A_periph(AT91_PIN_PE8, 0); /* LCDD1 */
  771. at91_set_A_periph(AT91_PIN_PE9, 0); /* LCDD2 */
  772. at91_set_A_periph(AT91_PIN_PE10, 0); /* LCDD3 */
  773. at91_set_A_periph(AT91_PIN_PE11, 0); /* LCDD4 */
  774. at91_set_A_periph(AT91_PIN_PE12, 0); /* LCDD5 */
  775. at91_set_A_periph(AT91_PIN_PE13, 0); /* LCDD6 */
  776. at91_set_A_periph(AT91_PIN_PE14, 0); /* LCDD7 */
  777. at91_set_A_periph(AT91_PIN_PE15, 0); /* LCDD8 */
  778. at91_set_A_periph(AT91_PIN_PE16, 0); /* LCDD9 */
  779. at91_set_A_periph(AT91_PIN_PE17, 0); /* LCDD10 */
  780. at91_set_A_periph(AT91_PIN_PE18, 0); /* LCDD11 */
  781. at91_set_A_periph(AT91_PIN_PE19, 0); /* LCDD12 */
  782. at91_set_A_periph(AT91_PIN_PE20, 0); /* LCDD13 */
  783. at91_set_A_periph(AT91_PIN_PE21, 0); /* LCDD14 */
  784. at91_set_A_periph(AT91_PIN_PE22, 0); /* LCDD15 */
  785. at91_set_A_periph(AT91_PIN_PE23, 0); /* LCDD16 */
  786. at91_set_A_periph(AT91_PIN_PE24, 0); /* LCDD17 */
  787. at91_set_A_periph(AT91_PIN_PE25, 0); /* LCDD18 */
  788. at91_set_A_periph(AT91_PIN_PE26, 0); /* LCDD19 */
  789. at91_set_A_periph(AT91_PIN_PE27, 0); /* LCDD20 */
  790. at91_set_A_periph(AT91_PIN_PE28, 0); /* LCDD21 */
  791. at91_set_A_periph(AT91_PIN_PE29, 0); /* LCDD22 */
  792. at91_set_A_periph(AT91_PIN_PE30, 0); /* LCDD23 */
  793. lcdc_data = *data;
  794. platform_device_register(&at91_lcdc_device);
  795. }
  796. #else
  797. void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data) {}
  798. #endif
  799. /* --------------------------------------------------------------------
  800. * Timer/Counter block
  801. * -------------------------------------------------------------------- */
  802. #ifdef CONFIG_ATMEL_TCLIB
  803. static struct resource tcb0_resources[] = {
  804. [0] = {
  805. .start = AT91SAM9G45_BASE_TCB0,
  806. .end = AT91SAM9G45_BASE_TCB0 + SZ_16K - 1,
  807. .flags = IORESOURCE_MEM,
  808. },
  809. [1] = {
  810. .start = AT91SAM9G45_ID_TCB,
  811. .end = AT91SAM9G45_ID_TCB,
  812. .flags = IORESOURCE_IRQ,
  813. },
  814. };
  815. static struct platform_device at91sam9g45_tcb0_device = {
  816. .name = "atmel_tcb",
  817. .id = 0,
  818. .resource = tcb0_resources,
  819. .num_resources = ARRAY_SIZE(tcb0_resources),
  820. };
  821. /* TCB1 begins with TC3 */
  822. static struct resource tcb1_resources[] = {
  823. [0] = {
  824. .start = AT91SAM9G45_BASE_TCB1,
  825. .end = AT91SAM9G45_BASE_TCB1 + SZ_16K - 1,
  826. .flags = IORESOURCE_MEM,
  827. },
  828. [1] = {
  829. .start = AT91SAM9G45_ID_TCB,
  830. .end = AT91SAM9G45_ID_TCB,
  831. .flags = IORESOURCE_IRQ,
  832. },
  833. };
  834. static struct platform_device at91sam9g45_tcb1_device = {
  835. .name = "atmel_tcb",
  836. .id = 1,
  837. .resource = tcb1_resources,
  838. .num_resources = ARRAY_SIZE(tcb1_resources),
  839. };
  840. static void __init at91_add_device_tc(void)
  841. {
  842. platform_device_register(&at91sam9g45_tcb0_device);
  843. platform_device_register(&at91sam9g45_tcb1_device);
  844. }
  845. #else
  846. static void __init at91_add_device_tc(void) { }
  847. #endif
  848. /* --------------------------------------------------------------------
  849. * RTC
  850. * -------------------------------------------------------------------- */
  851. #if defined(CONFIG_RTC_DRV_AT91RM9200) || defined(CONFIG_RTC_DRV_AT91RM9200_MODULE)
  852. static struct resource rtc_resources[] = {
  853. [0] = {
  854. .start = AT91SAM9G45_BASE_RTC,
  855. .end = AT91SAM9G45_BASE_RTC + SZ_256 - 1,
  856. .flags = IORESOURCE_MEM,
  857. },
  858. [1] = {
  859. .start = AT91_ID_SYS,
  860. .end = AT91_ID_SYS,
  861. .flags = IORESOURCE_IRQ,
  862. },
  863. };
  864. static struct platform_device at91sam9g45_rtc_device = {
  865. .name = "at91_rtc",
  866. .id = -1,
  867. .resource = rtc_resources,
  868. .num_resources = ARRAY_SIZE(rtc_resources),
  869. };
  870. static void __init at91_add_device_rtc(void)
  871. {
  872. platform_device_register(&at91sam9g45_rtc_device);
  873. }
  874. #else
  875. static void __init at91_add_device_rtc(void) {}
  876. #endif
  877. /* --------------------------------------------------------------------
  878. * Touchscreen
  879. * -------------------------------------------------------------------- */
  880. #if defined(CONFIG_TOUCHSCREEN_ATMEL_TSADCC) || defined(CONFIG_TOUCHSCREEN_ATMEL_TSADCC_MODULE)
  881. static u64 tsadcc_dmamask = DMA_BIT_MASK(32);
  882. static struct at91_tsadcc_data tsadcc_data;
  883. static struct resource tsadcc_resources[] = {
  884. [0] = {
  885. .start = AT91SAM9G45_BASE_TSC,
  886. .end = AT91SAM9G45_BASE_TSC + SZ_16K - 1,
  887. .flags = IORESOURCE_MEM,
  888. },
  889. [1] = {
  890. .start = AT91SAM9G45_ID_TSC,
  891. .end = AT91SAM9G45_ID_TSC,
  892. .flags = IORESOURCE_IRQ,
  893. }
  894. };
  895. static struct platform_device at91sam9g45_tsadcc_device = {
  896. .name = "atmel_tsadcc",
  897. .id = -1,
  898. .dev = {
  899. .dma_mask = &tsadcc_dmamask,
  900. .coherent_dma_mask = DMA_BIT_MASK(32),
  901. .platform_data = &tsadcc_data,
  902. },
  903. .resource = tsadcc_resources,
  904. .num_resources = ARRAY_SIZE(tsadcc_resources),
  905. };
  906. void __init at91_add_device_tsadcc(struct at91_tsadcc_data *data)
  907. {
  908. if (!data)
  909. return;
  910. at91_set_gpio_input(AT91_PIN_PD20, 0); /* AD0_XR */
  911. at91_set_gpio_input(AT91_PIN_PD21, 0); /* AD1_XL */
  912. at91_set_gpio_input(AT91_PIN_PD22, 0); /* AD2_YT */
  913. at91_set_gpio_input(AT91_PIN_PD23, 0); /* AD3_TB */
  914. tsadcc_data = *data;
  915. platform_device_register(&at91sam9g45_tsadcc_device);
  916. }
  917. #else
  918. void __init at91_add_device_tsadcc(struct at91_tsadcc_data *data) {}
  919. #endif
  920. /* --------------------------------------------------------------------
  921. * RTT
  922. * -------------------------------------------------------------------- */
  923. static struct resource rtt_resources[] = {
  924. {
  925. .start = AT91SAM9G45_BASE_RTT,
  926. .end = AT91SAM9G45_BASE_RTT + SZ_16 - 1,
  927. .flags = IORESOURCE_MEM,
  928. }
  929. };
  930. static struct platform_device at91sam9g45_rtt_device = {
  931. .name = "at91_rtt",
  932. .id = 0,
  933. .resource = rtt_resources,
  934. .num_resources = ARRAY_SIZE(rtt_resources),
  935. };
  936. static void __init at91_add_device_rtt(void)
  937. {
  938. platform_device_register(&at91sam9g45_rtt_device);
  939. }
  940. /* --------------------------------------------------------------------
  941. * TRNG
  942. * -------------------------------------------------------------------- */
  943. #if defined(CONFIG_HW_RANDOM_ATMEL) || defined(CONFIG_HW_RANDOM_ATMEL_MODULE)
  944. static struct resource trng_resources[] = {
  945. {
  946. .start = AT91SAM9G45_BASE_TRNG,
  947. .end = AT91SAM9G45_BASE_TRNG + SZ_16K - 1,
  948. .flags = IORESOURCE_MEM,
  949. },
  950. };
  951. static struct platform_device at91sam9g45_trng_device = {
  952. .name = "atmel-trng",
  953. .id = -1,
  954. .resource = trng_resources,
  955. .num_resources = ARRAY_SIZE(trng_resources),
  956. };
  957. static void __init at91_add_device_trng(void)
  958. {
  959. platform_device_register(&at91sam9g45_trng_device);
  960. }
  961. #else
  962. static void __init at91_add_device_trng(void) {}
  963. #endif
  964. /* --------------------------------------------------------------------
  965. * Watchdog
  966. * -------------------------------------------------------------------- */
  967. #if defined(CONFIG_AT91SAM9X_WATCHDOG) || defined(CONFIG_AT91SAM9X_WATCHDOG_MODULE)
  968. static struct resource wdt_resources[] = {
  969. {
  970. .start = AT91SAM9G45_BASE_WDT,
  971. .end = AT91SAM9G45_BASE_WDT + SZ_16 - 1,
  972. .flags = IORESOURCE_MEM,
  973. }
  974. };
  975. static struct platform_device at91sam9g45_wdt_device = {
  976. .name = "at91_wdt",
  977. .id = -1,
  978. .resource = wdt_resources,
  979. .num_resources = ARRAY_SIZE(wdt_resources),
  980. };
  981. static void __init at91_add_device_watchdog(void)
  982. {
  983. platform_device_register(&at91sam9g45_wdt_device);
  984. }
  985. #else
  986. static void __init at91_add_device_watchdog(void) {}
  987. #endif
  988. /* --------------------------------------------------------------------
  989. * PWM
  990. * --------------------------------------------------------------------*/
  991. #if defined(CONFIG_ATMEL_PWM) || defined(CONFIG_ATMEL_PWM_MODULE)
  992. static u32 pwm_mask;
  993. static struct resource pwm_resources[] = {
  994. [0] = {
  995. .start = AT91SAM9G45_BASE_PWMC,
  996. .end = AT91SAM9G45_BASE_PWMC + SZ_16K - 1,
  997. .flags = IORESOURCE_MEM,
  998. },
  999. [1] = {
  1000. .start = AT91SAM9G45_ID_PWMC,
  1001. .end = AT91SAM9G45_ID_PWMC,
  1002. .flags = IORESOURCE_IRQ,
  1003. },
  1004. };
  1005. static struct platform_device at91sam9g45_pwm0_device = {
  1006. .name = "atmel_pwm",
  1007. .id = -1,
  1008. .dev = {
  1009. .platform_data = &pwm_mask,
  1010. },
  1011. .resource = pwm_resources,
  1012. .num_resources = ARRAY_SIZE(pwm_resources),
  1013. };
  1014. void __init at91_add_device_pwm(u32 mask)
  1015. {
  1016. if (mask & (1 << AT91_PWM0))
  1017. at91_set_B_periph(AT91_PIN_PD24, 1); /* enable PWM0 */
  1018. if (mask & (1 << AT91_PWM1))
  1019. at91_set_B_periph(AT91_PIN_PD31, 1); /* enable PWM1 */
  1020. if (mask & (1 << AT91_PWM2))
  1021. at91_set_B_periph(AT91_PIN_PD26, 1); /* enable PWM2 */
  1022. if (mask & (1 << AT91_PWM3))
  1023. at91_set_B_periph(AT91_PIN_PD0, 1); /* enable PWM3 */
  1024. pwm_mask = mask;
  1025. platform_device_register(&at91sam9g45_pwm0_device);
  1026. }
  1027. #else
  1028. void __init at91_add_device_pwm(u32 mask) {}
  1029. #endif
  1030. /* --------------------------------------------------------------------
  1031. * SSC -- Synchronous Serial Controller
  1032. * -------------------------------------------------------------------- */
  1033. #if defined(CONFIG_ATMEL_SSC) || defined(CONFIG_ATMEL_SSC_MODULE)
  1034. static u64 ssc0_dmamask = DMA_BIT_MASK(32);
  1035. static struct resource ssc0_resources[] = {
  1036. [0] = {
  1037. .start = AT91SAM9G45_BASE_SSC0,
  1038. .end = AT91SAM9G45_BASE_SSC0 + SZ_16K - 1,
  1039. .flags = IORESOURCE_MEM,
  1040. },
  1041. [1] = {
  1042. .start = AT91SAM9G45_ID_SSC0,
  1043. .end = AT91SAM9G45_ID_SSC0,
  1044. .flags = IORESOURCE_IRQ,
  1045. },
  1046. };
  1047. static struct platform_device at91sam9g45_ssc0_device = {
  1048. .name = "ssc",
  1049. .id = 0,
  1050. .dev = {
  1051. .dma_mask = &ssc0_dmamask,
  1052. .coherent_dma_mask = DMA_BIT_MASK(32),
  1053. },
  1054. .resource = ssc0_resources,
  1055. .num_resources = ARRAY_SIZE(ssc0_resources),
  1056. };
  1057. static inline void configure_ssc0_pins(unsigned pins)
  1058. {
  1059. if (pins & ATMEL_SSC_TF)
  1060. at91_set_A_periph(AT91_PIN_PD1, 1);
  1061. if (pins & ATMEL_SSC_TK)
  1062. at91_set_A_periph(AT91_PIN_PD0, 1);
  1063. if (pins & ATMEL_SSC_TD)
  1064. at91_set_A_periph(AT91_PIN_PD2, 1);
  1065. if (pins & ATMEL_SSC_RD)
  1066. at91_set_A_periph(AT91_PIN_PD3, 1);
  1067. if (pins & ATMEL_SSC_RK)
  1068. at91_set_A_periph(AT91_PIN_PD4, 1);
  1069. if (pins & ATMEL_SSC_RF)
  1070. at91_set_A_periph(AT91_PIN_PD5, 1);
  1071. }
  1072. static u64 ssc1_dmamask = DMA_BIT_MASK(32);
  1073. static struct resource ssc1_resources[] = {
  1074. [0] = {
  1075. .start = AT91SAM9G45_BASE_SSC1,
  1076. .end = AT91SAM9G45_BASE_SSC1 + SZ_16K - 1,
  1077. .flags = IORESOURCE_MEM,
  1078. },
  1079. [1] = {
  1080. .start = AT91SAM9G45_ID_SSC1,
  1081. .end = AT91SAM9G45_ID_SSC1,
  1082. .flags = IORESOURCE_IRQ,
  1083. },
  1084. };
  1085. static struct platform_device at91sam9g45_ssc1_device = {
  1086. .name = "ssc",
  1087. .id = 1,
  1088. .dev = {
  1089. .dma_mask = &ssc1_dmamask,
  1090. .coherent_dma_mask = DMA_BIT_MASK(32),
  1091. },
  1092. .resource = ssc1_resources,
  1093. .num_resources = ARRAY_SIZE(ssc1_resources),
  1094. };
  1095. static inline void configure_ssc1_pins(unsigned pins)
  1096. {
  1097. if (pins & ATMEL_SSC_TF)
  1098. at91_set_A_periph(AT91_PIN_PD14, 1);
  1099. if (pins & ATMEL_SSC_TK)
  1100. at91_set_A_periph(AT91_PIN_PD12, 1);
  1101. if (pins & ATMEL_SSC_TD)
  1102. at91_set_A_periph(AT91_PIN_PD10, 1);
  1103. if (pins & ATMEL_SSC_RD)
  1104. at91_set_A_periph(AT91_PIN_PD11, 1);
  1105. if (pins & ATMEL_SSC_RK)
  1106. at91_set_A_periph(AT91_PIN_PD13, 1);
  1107. if (pins & ATMEL_SSC_RF)
  1108. at91_set_A_periph(AT91_PIN_PD15, 1);
  1109. }
  1110. /*
  1111. * SSC controllers are accessed through library code, instead of any
  1112. * kind of all-singing/all-dancing driver. For example one could be
  1113. * used by a particular I2S audio codec's driver, while another one
  1114. * on the same system might be used by a custom data capture driver.
  1115. */
  1116. void __init at91_add_device_ssc(unsigned id, unsigned pins)
  1117. {
  1118. struct platform_device *pdev;
  1119. /*
  1120. * NOTE: caller is responsible for passing information matching
  1121. * "pins" to whatever will be using each particular controller.
  1122. */
  1123. switch (id) {
  1124. case AT91SAM9G45_ID_SSC0:
  1125. pdev = &at91sam9g45_ssc0_device;
  1126. configure_ssc0_pins(pins);
  1127. break;
  1128. case AT91SAM9G45_ID_SSC1:
  1129. pdev = &at91sam9g45_ssc1_device;
  1130. configure_ssc1_pins(pins);
  1131. break;
  1132. default:
  1133. return;
  1134. }
  1135. platform_device_register(pdev);
  1136. }
  1137. #else
  1138. void __init at91_add_device_ssc(unsigned id, unsigned pins) {}
  1139. #endif
  1140. /* --------------------------------------------------------------------
  1141. * UART
  1142. * -------------------------------------------------------------------- */
  1143. #if defined(CONFIG_SERIAL_ATMEL)
  1144. static struct resource dbgu_resources[] = {
  1145. [0] = {
  1146. .start = AT91SAM9G45_BASE_DBGU,
  1147. .end = AT91SAM9G45_BASE_DBGU + SZ_512 - 1,
  1148. .flags = IORESOURCE_MEM,
  1149. },
  1150. [1] = {
  1151. .start = AT91_ID_SYS,
  1152. .end = AT91_ID_SYS,
  1153. .flags = IORESOURCE_IRQ,
  1154. },
  1155. };
  1156. static struct atmel_uart_data dbgu_data = {
  1157. .use_dma_tx = 0,
  1158. .use_dma_rx = 0,
  1159. };
  1160. static u64 dbgu_dmamask = DMA_BIT_MASK(32);
  1161. static struct platform_device at91sam9g45_dbgu_device = {
  1162. .name = "atmel_usart",
  1163. .id = 0,
  1164. .dev = {
  1165. .dma_mask = &dbgu_dmamask,
  1166. .coherent_dma_mask = DMA_BIT_MASK(32),
  1167. .platform_data = &dbgu_data,
  1168. },
  1169. .resource = dbgu_resources,
  1170. .num_resources = ARRAY_SIZE(dbgu_resources),
  1171. };
  1172. static inline void configure_dbgu_pins(void)
  1173. {
  1174. at91_set_A_periph(AT91_PIN_PB12, 0); /* DRXD */
  1175. at91_set_A_periph(AT91_PIN_PB13, 1); /* DTXD */
  1176. }
  1177. static struct resource uart0_resources[] = {
  1178. [0] = {
  1179. .start = AT91SAM9G45_BASE_US0,
  1180. .end = AT91SAM9G45_BASE_US0 + SZ_16K - 1,
  1181. .flags = IORESOURCE_MEM,
  1182. },
  1183. [1] = {
  1184. .start = AT91SAM9G45_ID_US0,
  1185. .end = AT91SAM9G45_ID_US0,
  1186. .flags = IORESOURCE_IRQ,
  1187. },
  1188. };
  1189. static struct atmel_uart_data uart0_data = {
  1190. .use_dma_tx = 1,
  1191. .use_dma_rx = 1,
  1192. };
  1193. static u64 uart0_dmamask = DMA_BIT_MASK(32);
  1194. static struct platform_device at91sam9g45_uart0_device = {
  1195. .name = "atmel_usart",
  1196. .id = 1,
  1197. .dev = {
  1198. .dma_mask = &uart0_dmamask,
  1199. .coherent_dma_mask = DMA_BIT_MASK(32),
  1200. .platform_data = &uart0_data,
  1201. },
  1202. .resource = uart0_resources,
  1203. .num_resources = ARRAY_SIZE(uart0_resources),
  1204. };
  1205. static inline void configure_usart0_pins(unsigned pins)
  1206. {
  1207. at91_set_A_periph(AT91_PIN_PB19, 1); /* TXD0 */
  1208. at91_set_A_periph(AT91_PIN_PB18, 0); /* RXD0 */
  1209. if (pins & ATMEL_UART_RTS)
  1210. at91_set_B_periph(AT91_PIN_PB17, 0); /* RTS0 */
  1211. if (pins & ATMEL_UART_CTS)
  1212. at91_set_B_periph(AT91_PIN_PB15, 0); /* CTS0 */
  1213. }
  1214. static struct resource uart1_resources[] = {
  1215. [0] = {
  1216. .start = AT91SAM9G45_BASE_US1,
  1217. .end = AT91SAM9G45_BASE_US1 + SZ_16K - 1,
  1218. .flags = IORESOURCE_MEM,
  1219. },
  1220. [1] = {
  1221. .start = AT91SAM9G45_ID_US1,
  1222. .end = AT91SAM9G45_ID_US1,
  1223. .flags = IORESOURCE_IRQ,
  1224. },
  1225. };
  1226. static struct atmel_uart_data uart1_data = {
  1227. .use_dma_tx = 1,
  1228. .use_dma_rx = 1,
  1229. };
  1230. static u64 uart1_dmamask = DMA_BIT_MASK(32);
  1231. static struct platform_device at91sam9g45_uart1_device = {
  1232. .name = "atmel_usart",
  1233. .id = 2,
  1234. .dev = {
  1235. .dma_mask = &uart1_dmamask,
  1236. .coherent_dma_mask = DMA_BIT_MASK(32),
  1237. .platform_data = &uart1_data,
  1238. },
  1239. .resource = uart1_resources,
  1240. .num_resources = ARRAY_SIZE(uart1_resources),
  1241. };
  1242. static inline void configure_usart1_pins(unsigned pins)
  1243. {
  1244. at91_set_A_periph(AT91_PIN_PB4, 1); /* TXD1 */
  1245. at91_set_A_periph(AT91_PIN_PB5, 0); /* RXD1 */
  1246. if (pins & ATMEL_UART_RTS)
  1247. at91_set_A_periph(AT91_PIN_PD16, 0); /* RTS1 */
  1248. if (pins & ATMEL_UART_CTS)
  1249. at91_set_A_periph(AT91_PIN_PD17, 0); /* CTS1 */
  1250. }
  1251. static struct resource uart2_resources[] = {
  1252. [0] = {
  1253. .start = AT91SAM9G45_BASE_US2,
  1254. .end = AT91SAM9G45_BASE_US2 + SZ_16K - 1,
  1255. .flags = IORESOURCE_MEM,
  1256. },
  1257. [1] = {
  1258. .start = AT91SAM9G45_ID_US2,
  1259. .end = AT91SAM9G45_ID_US2,
  1260. .flags = IORESOURCE_IRQ,
  1261. },
  1262. };
  1263. static struct atmel_uart_data uart2_data = {
  1264. .use_dma_tx = 1,
  1265. .use_dma_rx = 1,
  1266. };
  1267. static u64 uart2_dmamask = DMA_BIT_MASK(32);
  1268. static struct platform_device at91sam9g45_uart2_device = {
  1269. .name = "atmel_usart",
  1270. .id = 3,
  1271. .dev = {
  1272. .dma_mask = &uart2_dmamask,
  1273. .coherent_dma_mask = DMA_BIT_MASK(32),
  1274. .platform_data = &uart2_data,
  1275. },
  1276. .resource = uart2_resources,
  1277. .num_resources = ARRAY_SIZE(uart2_resources),
  1278. };
  1279. static inline void configure_usart2_pins(unsigned pins)
  1280. {
  1281. at91_set_A_periph(AT91_PIN_PB6, 1); /* TXD2 */
  1282. at91_set_A_periph(AT91_PIN_PB7, 0); /* RXD2 */
  1283. if (pins & ATMEL_UART_RTS)
  1284. at91_set_B_periph(AT91_PIN_PC9, 0); /* RTS2 */
  1285. if (pins & ATMEL_UART_CTS)
  1286. at91_set_B_periph(AT91_PIN_PC11, 0); /* CTS2 */
  1287. }
  1288. static struct resource uart3_resources[] = {
  1289. [0] = {
  1290. .start = AT91SAM9G45_BASE_US3,
  1291. .end = AT91SAM9G45_BASE_US3 + SZ_16K - 1,
  1292. .flags = IORESOURCE_MEM,
  1293. },
  1294. [1] = {
  1295. .start = AT91SAM9G45_ID_US3,
  1296. .end = AT91SAM9G45_ID_US3,
  1297. .flags = IORESOURCE_IRQ,
  1298. },
  1299. };
  1300. static struct atmel_uart_data uart3_data = {
  1301. .use_dma_tx = 1,
  1302. .use_dma_rx = 1,
  1303. };
  1304. static u64 uart3_dmamask = DMA_BIT_MASK(32);
  1305. static struct platform_device at91sam9g45_uart3_device = {
  1306. .name = "atmel_usart",
  1307. .id = 4,
  1308. .dev = {
  1309. .dma_mask = &uart3_dmamask,
  1310. .coherent_dma_mask = DMA_BIT_MASK(32),
  1311. .platform_data = &uart3_data,
  1312. },
  1313. .resource = uart3_resources,
  1314. .num_resources = ARRAY_SIZE(uart3_resources),
  1315. };
  1316. static inline void configure_usart3_pins(unsigned pins)
  1317. {
  1318. at91_set_A_periph(AT91_PIN_PB8, 1); /* TXD3 */
  1319. at91_set_A_periph(AT91_PIN_PB9, 0); /* RXD3 */
  1320. if (pins & ATMEL_UART_RTS)
  1321. at91_set_B_periph(AT91_PIN_PA23, 0); /* RTS3 */
  1322. if (pins & ATMEL_UART_CTS)
  1323. at91_set_B_periph(AT91_PIN_PA24, 0); /* CTS3 */
  1324. }
  1325. static struct platform_device *__initdata at91_uarts[ATMEL_MAX_UART]; /* the UARTs to use */
  1326. struct platform_device *atmel_default_console_device; /* the serial console device */
  1327. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins)
  1328. {
  1329. struct platform_device *pdev;
  1330. struct atmel_uart_data *pdata;
  1331. switch (id) {
  1332. case 0: /* DBGU */
  1333. pdev = &at91sam9g45_dbgu_device;
  1334. configure_dbgu_pins();
  1335. break;
  1336. case AT91SAM9G45_ID_US0:
  1337. pdev = &at91sam9g45_uart0_device;
  1338. configure_usart0_pins(pins);
  1339. break;
  1340. case AT91SAM9G45_ID_US1:
  1341. pdev = &at91sam9g45_uart1_device;
  1342. configure_usart1_pins(pins);
  1343. break;
  1344. case AT91SAM9G45_ID_US2:
  1345. pdev = &at91sam9g45_uart2_device;
  1346. configure_usart2_pins(pins);
  1347. break;
  1348. case AT91SAM9G45_ID_US3:
  1349. pdev = &at91sam9g45_uart3_device;
  1350. configure_usart3_pins(pins);
  1351. break;
  1352. default:
  1353. return;
  1354. }
  1355. pdata = pdev->dev.platform_data;
  1356. pdata->num = portnr; /* update to mapped ID */
  1357. if (portnr < ATMEL_MAX_UART)
  1358. at91_uarts[portnr] = pdev;
  1359. }
  1360. void __init at91_set_serial_console(unsigned portnr)
  1361. {
  1362. if (portnr < ATMEL_MAX_UART) {
  1363. atmel_default_console_device = at91_uarts[portnr];
  1364. at91sam9g45_set_console_clock(at91_uarts[portnr]->id);
  1365. }
  1366. }
  1367. void __init at91_add_device_serial(void)
  1368. {
  1369. int i;
  1370. for (i = 0; i < ATMEL_MAX_UART; i++) {
  1371. if (at91_uarts[i])
  1372. platform_device_register(at91_uarts[i]);
  1373. }
  1374. if (!atmel_default_console_device)
  1375. printk(KERN_INFO "AT91: No default serial console defined.\n");
  1376. }
  1377. #else
  1378. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins) {}
  1379. void __init at91_set_serial_console(unsigned portnr) {}
  1380. void __init at91_add_device_serial(void) {}
  1381. #endif
  1382. /* -------------------------------------------------------------------- */
  1383. /*
  1384. * These devices are always present and don't need any board-specific
  1385. * setup.
  1386. */
  1387. static int __init at91_add_standard_devices(void)
  1388. {
  1389. at91_add_device_hdmac();
  1390. at91_add_device_rtc();
  1391. at91_add_device_rtt();
  1392. at91_add_device_trng();
  1393. at91_add_device_watchdog();
  1394. at91_add_device_tc();
  1395. return 0;
  1396. }
  1397. arch_initcall(at91_add_standard_devices);