bios32.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676
  1. /*
  2. * linux/arch/arm/kernel/bios32.c
  3. *
  4. * PCI bios-type initialisation for PCI machines
  5. *
  6. * Bits taken from various places.
  7. */
  8. #include <linux/export.h>
  9. #include <linux/kernel.h>
  10. #include <linux/pci.h>
  11. #include <linux/slab.h>
  12. #include <linux/init.h>
  13. #include <linux/io.h>
  14. #include <asm/mach-types.h>
  15. #include <asm/mach/pci.h>
  16. static int debug_pci;
  17. static int use_firmware;
  18. /*
  19. * We can't use pci_find_device() here since we are
  20. * called from interrupt context.
  21. */
  22. static void pcibios_bus_report_status(struct pci_bus *bus, u_int status_mask, int warn)
  23. {
  24. struct pci_dev *dev;
  25. list_for_each_entry(dev, &bus->devices, bus_list) {
  26. u16 status;
  27. /*
  28. * ignore host bridge - we handle
  29. * that separately
  30. */
  31. if (dev->bus->number == 0 && dev->devfn == 0)
  32. continue;
  33. pci_read_config_word(dev, PCI_STATUS, &status);
  34. if (status == 0xffff)
  35. continue;
  36. if ((status & status_mask) == 0)
  37. continue;
  38. /* clear the status errors */
  39. pci_write_config_word(dev, PCI_STATUS, status & status_mask);
  40. if (warn)
  41. printk("(%s: %04X) ", pci_name(dev), status);
  42. }
  43. list_for_each_entry(dev, &bus->devices, bus_list)
  44. if (dev->subordinate)
  45. pcibios_bus_report_status(dev->subordinate, status_mask, warn);
  46. }
  47. void pcibios_report_status(u_int status_mask, int warn)
  48. {
  49. struct list_head *l;
  50. list_for_each(l, &pci_root_buses) {
  51. struct pci_bus *bus = pci_bus_b(l);
  52. pcibios_bus_report_status(bus, status_mask, warn);
  53. }
  54. }
  55. /*
  56. * We don't use this to fix the device, but initialisation of it.
  57. * It's not the correct use for this, but it works.
  58. * Note that the arbiter/ISA bridge appears to be buggy, specifically in
  59. * the following area:
  60. * 1. park on CPU
  61. * 2. ISA bridge ping-pong
  62. * 3. ISA bridge master handling of target RETRY
  63. *
  64. * Bug 3 is responsible for the sound DMA grinding to a halt. We now
  65. * live with bug 2.
  66. */
  67. static void __devinit pci_fixup_83c553(struct pci_dev *dev)
  68. {
  69. /*
  70. * Set memory region to start at address 0, and enable IO
  71. */
  72. pci_write_config_dword(dev, PCI_BASE_ADDRESS_0, PCI_BASE_ADDRESS_SPACE_MEMORY);
  73. pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_IO);
  74. dev->resource[0].end -= dev->resource[0].start;
  75. dev->resource[0].start = 0;
  76. /*
  77. * All memory requests from ISA to be channelled to PCI
  78. */
  79. pci_write_config_byte(dev, 0x48, 0xff);
  80. /*
  81. * Enable ping-pong on bus master to ISA bridge transactions.
  82. * This improves the sound DMA substantially. The fixed
  83. * priority arbiter also helps (see below).
  84. */
  85. pci_write_config_byte(dev, 0x42, 0x01);
  86. /*
  87. * Enable PCI retry
  88. */
  89. pci_write_config_byte(dev, 0x40, 0x22);
  90. /*
  91. * We used to set the arbiter to "park on last master" (bit
  92. * 1 set), but unfortunately the CyberPro does not park the
  93. * bus. We must therefore park on CPU. Unfortunately, this
  94. * may trigger yet another bug in the 553.
  95. */
  96. pci_write_config_byte(dev, 0x83, 0x02);
  97. /*
  98. * Make the ISA DMA request lowest priority, and disable
  99. * rotating priorities completely.
  100. */
  101. pci_write_config_byte(dev, 0x80, 0x11);
  102. pci_write_config_byte(dev, 0x81, 0x00);
  103. /*
  104. * Route INTA input to IRQ 11, and set IRQ11 to be level
  105. * sensitive.
  106. */
  107. pci_write_config_word(dev, 0x44, 0xb000);
  108. outb(0x08, 0x4d1);
  109. }
  110. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_WINBOND, PCI_DEVICE_ID_WINBOND_83C553, pci_fixup_83c553);
  111. static void __devinit pci_fixup_unassign(struct pci_dev *dev)
  112. {
  113. dev->resource[0].end -= dev->resource[0].start;
  114. dev->resource[0].start = 0;
  115. }
  116. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_WINBOND2, PCI_DEVICE_ID_WINBOND2_89C940F, pci_fixup_unassign);
  117. /*
  118. * Prevent the PCI layer from seeing the resources allocated to this device
  119. * if it is the host bridge by marking it as such. These resources are of
  120. * no consequence to the PCI layer (they are handled elsewhere).
  121. */
  122. static void __devinit pci_fixup_dec21285(struct pci_dev *dev)
  123. {
  124. int i;
  125. if (dev->devfn == 0) {
  126. dev->class &= 0xff;
  127. dev->class |= PCI_CLASS_BRIDGE_HOST << 8;
  128. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  129. dev->resource[i].start = 0;
  130. dev->resource[i].end = 0;
  131. dev->resource[i].flags = 0;
  132. }
  133. }
  134. }
  135. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_21285, pci_fixup_dec21285);
  136. /*
  137. * PCI IDE controllers use non-standard I/O port decoding, respect it.
  138. */
  139. static void __devinit pci_fixup_ide_bases(struct pci_dev *dev)
  140. {
  141. struct resource *r;
  142. int i;
  143. if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE)
  144. return;
  145. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  146. r = dev->resource + i;
  147. if ((r->start & ~0x80) == 0x374) {
  148. r->start |= 2;
  149. r->end = r->start;
  150. }
  151. }
  152. }
  153. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pci_fixup_ide_bases);
  154. /*
  155. * Put the DEC21142 to sleep
  156. */
  157. static void __devinit pci_fixup_dec21142(struct pci_dev *dev)
  158. {
  159. pci_write_config_dword(dev, 0x40, 0x80000000);
  160. }
  161. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_21142, pci_fixup_dec21142);
  162. /*
  163. * The CY82C693 needs some rather major fixups to ensure that it does
  164. * the right thing. Idea from the Alpha people, with a few additions.
  165. *
  166. * We ensure that the IDE base registers are set to 1f0/3f4 for the
  167. * primary bus, and 170/374 for the secondary bus. Also, hide them
  168. * from the PCI subsystem view as well so we won't try to perform
  169. * our own auto-configuration on them.
  170. *
  171. * In addition, we ensure that the PCI IDE interrupts are routed to
  172. * IRQ 14 and IRQ 15 respectively.
  173. *
  174. * The above gets us to a point where the IDE on this device is
  175. * functional. However, The CY82C693U _does not work_ in bus
  176. * master mode without locking the PCI bus solid.
  177. */
  178. static void __devinit pci_fixup_cy82c693(struct pci_dev *dev)
  179. {
  180. if ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE) {
  181. u32 base0, base1;
  182. if (dev->class & 0x80) { /* primary */
  183. base0 = 0x1f0;
  184. base1 = 0x3f4;
  185. } else { /* secondary */
  186. base0 = 0x170;
  187. base1 = 0x374;
  188. }
  189. pci_write_config_dword(dev, PCI_BASE_ADDRESS_0,
  190. base0 | PCI_BASE_ADDRESS_SPACE_IO);
  191. pci_write_config_dword(dev, PCI_BASE_ADDRESS_1,
  192. base1 | PCI_BASE_ADDRESS_SPACE_IO);
  193. dev->resource[0].start = 0;
  194. dev->resource[0].end = 0;
  195. dev->resource[0].flags = 0;
  196. dev->resource[1].start = 0;
  197. dev->resource[1].end = 0;
  198. dev->resource[1].flags = 0;
  199. } else if (PCI_FUNC(dev->devfn) == 0) {
  200. /*
  201. * Setup IDE IRQ routing.
  202. */
  203. pci_write_config_byte(dev, 0x4b, 14);
  204. pci_write_config_byte(dev, 0x4c, 15);
  205. /*
  206. * Disable FREQACK handshake, enable USB.
  207. */
  208. pci_write_config_byte(dev, 0x4d, 0x41);
  209. /*
  210. * Enable PCI retry, and PCI post-write buffer.
  211. */
  212. pci_write_config_byte(dev, 0x44, 0x17);
  213. /*
  214. * Enable ISA master and DMA post write buffering.
  215. */
  216. pci_write_config_byte(dev, 0x45, 0x03);
  217. }
  218. }
  219. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CONTAQ, PCI_DEVICE_ID_CONTAQ_82C693, pci_fixup_cy82c693);
  220. static void __init pci_fixup_it8152(struct pci_dev *dev)
  221. {
  222. int i;
  223. /* fixup for ITE 8152 devices */
  224. /* FIXME: add defines for class 0x68000 and 0x80103 */
  225. if ((dev->class >> 8) == PCI_CLASS_BRIDGE_HOST ||
  226. dev->class == 0x68000 ||
  227. dev->class == 0x80103) {
  228. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  229. dev->resource[i].start = 0;
  230. dev->resource[i].end = 0;
  231. dev->resource[i].flags = 0;
  232. }
  233. }
  234. }
  235. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8152, pci_fixup_it8152);
  236. void __devinit pcibios_update_irq(struct pci_dev *dev, int irq)
  237. {
  238. if (debug_pci)
  239. printk("PCI: Assigning IRQ %02d to %s\n", irq, pci_name(dev));
  240. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, irq);
  241. }
  242. /*
  243. * If the bus contains any of these devices, then we must not turn on
  244. * parity checking of any kind. Currently this is CyberPro 20x0 only.
  245. */
  246. static inline int pdev_bad_for_parity(struct pci_dev *dev)
  247. {
  248. return ((dev->vendor == PCI_VENDOR_ID_INTERG &&
  249. (dev->device == PCI_DEVICE_ID_INTERG_2000 ||
  250. dev->device == PCI_DEVICE_ID_INTERG_2010)) ||
  251. (dev->vendor == PCI_VENDOR_ID_ITE &&
  252. dev->device == PCI_DEVICE_ID_ITE_8152));
  253. }
  254. /*
  255. * Adjust the device resources from bus-centric to Linux-centric.
  256. */
  257. static void __devinit
  258. pdev_fixup_device_resources(struct pci_sys_data *root, struct pci_dev *dev)
  259. {
  260. resource_size_t offset;
  261. int i;
  262. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  263. if (dev->resource[i].start == 0)
  264. continue;
  265. if (dev->resource[i].flags & IORESOURCE_MEM)
  266. offset = root->mem_offset;
  267. else
  268. offset = root->io_offset;
  269. dev->resource[i].start += offset;
  270. dev->resource[i].end += offset;
  271. }
  272. }
  273. /*
  274. * pcibios_fixup_bus - Called after each bus is probed,
  275. * but before its children are examined.
  276. */
  277. void pcibios_fixup_bus(struct pci_bus *bus)
  278. {
  279. struct pci_sys_data *root = bus->sysdata;
  280. struct pci_dev *dev;
  281. u16 features = PCI_COMMAND_SERR | PCI_COMMAND_PARITY | PCI_COMMAND_FAST_BACK;
  282. /*
  283. * Walk the devices on this bus, working out what we can
  284. * and can't support.
  285. */
  286. list_for_each_entry(dev, &bus->devices, bus_list) {
  287. u16 status;
  288. pdev_fixup_device_resources(root, dev);
  289. pci_read_config_word(dev, PCI_STATUS, &status);
  290. /*
  291. * If any device on this bus does not support fast back
  292. * to back transfers, then the bus as a whole is not able
  293. * to support them. Having fast back to back transfers
  294. * on saves us one PCI cycle per transaction.
  295. */
  296. if (!(status & PCI_STATUS_FAST_BACK))
  297. features &= ~PCI_COMMAND_FAST_BACK;
  298. if (pdev_bad_for_parity(dev))
  299. features &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  300. switch (dev->class >> 8) {
  301. case PCI_CLASS_BRIDGE_PCI:
  302. pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &status);
  303. status |= PCI_BRIDGE_CTL_PARITY|PCI_BRIDGE_CTL_MASTER_ABORT;
  304. status &= ~(PCI_BRIDGE_CTL_BUS_RESET|PCI_BRIDGE_CTL_FAST_BACK);
  305. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, status);
  306. break;
  307. case PCI_CLASS_BRIDGE_CARDBUS:
  308. pci_read_config_word(dev, PCI_CB_BRIDGE_CONTROL, &status);
  309. status |= PCI_CB_BRIDGE_CTL_PARITY|PCI_CB_BRIDGE_CTL_MASTER_ABORT;
  310. pci_write_config_word(dev, PCI_CB_BRIDGE_CONTROL, status);
  311. break;
  312. }
  313. }
  314. /*
  315. * Now walk the devices again, this time setting them up.
  316. */
  317. list_for_each_entry(dev, &bus->devices, bus_list) {
  318. u16 cmd;
  319. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  320. cmd |= features;
  321. pci_write_config_word(dev, PCI_COMMAND, cmd);
  322. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE,
  323. L1_CACHE_BYTES >> 2);
  324. }
  325. /*
  326. * Propagate the flags to the PCI bridge.
  327. */
  328. if (bus->self && bus->self->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
  329. if (features & PCI_COMMAND_FAST_BACK)
  330. bus->bridge_ctl |= PCI_BRIDGE_CTL_FAST_BACK;
  331. if (features & PCI_COMMAND_PARITY)
  332. bus->bridge_ctl |= PCI_BRIDGE_CTL_PARITY;
  333. }
  334. /*
  335. * Report what we did for this bus
  336. */
  337. printk(KERN_INFO "PCI: bus%d: Fast back to back transfers %sabled\n",
  338. bus->number, (features & PCI_COMMAND_FAST_BACK) ? "en" : "dis");
  339. }
  340. #ifdef CONFIG_HOTPLUG
  341. EXPORT_SYMBOL(pcibios_fixup_bus);
  342. #endif
  343. /*
  344. * Convert from Linux-centric to bus-centric addresses for bridge devices.
  345. */
  346. void
  347. pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  348. struct resource *res)
  349. {
  350. struct pci_sys_data *root = dev->sysdata;
  351. unsigned long offset = 0;
  352. if (res->flags & IORESOURCE_IO)
  353. offset = root->io_offset;
  354. if (res->flags & IORESOURCE_MEM)
  355. offset = root->mem_offset;
  356. region->start = res->start - offset;
  357. region->end = res->end - offset;
  358. }
  359. EXPORT_SYMBOL(pcibios_resource_to_bus);
  360. void __devinit
  361. pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  362. struct pci_bus_region *region)
  363. {
  364. struct pci_sys_data *root = dev->sysdata;
  365. unsigned long offset = 0;
  366. if (res->flags & IORESOURCE_IO)
  367. offset = root->io_offset;
  368. if (res->flags & IORESOURCE_MEM)
  369. offset = root->mem_offset;
  370. res->start = region->start + offset;
  371. res->end = region->end + offset;
  372. }
  373. EXPORT_SYMBOL(pcibios_bus_to_resource);
  374. /*
  375. * Swizzle the device pin each time we cross a bridge.
  376. * This might update pin and returns the slot number.
  377. */
  378. static u8 __devinit pcibios_swizzle(struct pci_dev *dev, u8 *pin)
  379. {
  380. struct pci_sys_data *sys = dev->sysdata;
  381. int slot = 0, oldpin = *pin;
  382. if (sys->swizzle)
  383. slot = sys->swizzle(dev, pin);
  384. if (debug_pci)
  385. printk("PCI: %s swizzling pin %d => pin %d slot %d\n",
  386. pci_name(dev), oldpin, *pin, slot);
  387. return slot;
  388. }
  389. /*
  390. * Map a slot/pin to an IRQ.
  391. */
  392. static int pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
  393. {
  394. struct pci_sys_data *sys = dev->sysdata;
  395. int irq = -1;
  396. if (sys->map_irq)
  397. irq = sys->map_irq(dev, slot, pin);
  398. if (debug_pci)
  399. printk("PCI: %s mapping slot %d pin %d => irq %d\n",
  400. pci_name(dev), slot, pin, irq);
  401. return irq;
  402. }
  403. static void __init pcibios_init_hw(struct hw_pci *hw)
  404. {
  405. struct pci_sys_data *sys = NULL;
  406. int ret;
  407. int nr, busnr;
  408. for (nr = busnr = 0; nr < hw->nr_controllers; nr++) {
  409. sys = kzalloc(sizeof(struct pci_sys_data), GFP_KERNEL);
  410. if (!sys)
  411. panic("PCI: unable to allocate sys data!");
  412. #ifdef CONFIG_PCI_DOMAINS
  413. sys->domain = hw->domain;
  414. #endif
  415. sys->hw = hw;
  416. sys->busnr = busnr;
  417. sys->swizzle = hw->swizzle;
  418. sys->map_irq = hw->map_irq;
  419. INIT_LIST_HEAD(&sys->resources);
  420. ret = hw->setup(nr, sys);
  421. if (ret > 0) {
  422. if (list_empty(&sys->resources)) {
  423. pci_add_resource(&sys->resources,
  424. &ioport_resource);
  425. pci_add_resource(&sys->resources,
  426. &iomem_resource);
  427. }
  428. sys->bus = hw->scan(nr, sys);
  429. if (!sys->bus)
  430. panic("PCI: unable to scan bus!");
  431. busnr = sys->bus->subordinate + 1;
  432. list_add(&sys->node, &hw->buses);
  433. } else {
  434. kfree(sys);
  435. if (ret < 0)
  436. break;
  437. }
  438. }
  439. }
  440. void __init pci_common_init(struct hw_pci *hw)
  441. {
  442. struct pci_sys_data *sys;
  443. INIT_LIST_HEAD(&hw->buses);
  444. if (hw->preinit)
  445. hw->preinit();
  446. pcibios_init_hw(hw);
  447. if (hw->postinit)
  448. hw->postinit();
  449. pci_fixup_irqs(pcibios_swizzle, pcibios_map_irq);
  450. list_for_each_entry(sys, &hw->buses, node) {
  451. struct pci_bus *bus = sys->bus;
  452. if (!use_firmware) {
  453. /*
  454. * Size the bridge windows.
  455. */
  456. pci_bus_size_bridges(bus);
  457. /*
  458. * Assign resources.
  459. */
  460. pci_bus_assign_resources(bus);
  461. /*
  462. * Enable bridges
  463. */
  464. pci_enable_bridges(bus);
  465. }
  466. /*
  467. * Tell drivers about devices found.
  468. */
  469. pci_bus_add_devices(bus);
  470. }
  471. }
  472. #ifndef CONFIG_PCI_HOST_ITE8152
  473. void pcibios_set_master(struct pci_dev *dev)
  474. {
  475. /* No special bus mastering setup handling */
  476. }
  477. #endif
  478. char * __init pcibios_setup(char *str)
  479. {
  480. if (!strcmp(str, "debug")) {
  481. debug_pci = 1;
  482. return NULL;
  483. } else if (!strcmp(str, "firmware")) {
  484. use_firmware = 1;
  485. return NULL;
  486. }
  487. return str;
  488. }
  489. /*
  490. * From arch/i386/kernel/pci-i386.c:
  491. *
  492. * We need to avoid collisions with `mirrored' VGA ports
  493. * and other strange ISA hardware, so we always want the
  494. * addresses to be allocated in the 0x000-0x0ff region
  495. * modulo 0x400.
  496. *
  497. * Why? Because some silly external IO cards only decode
  498. * the low 10 bits of the IO address. The 0x00-0xff region
  499. * is reserved for motherboard devices that decode all 16
  500. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  501. * but we want to try to avoid allocating at 0x2900-0x2bff
  502. * which might be mirrored at 0x0100-0x03ff..
  503. */
  504. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  505. resource_size_t size, resource_size_t align)
  506. {
  507. resource_size_t start = res->start;
  508. if (res->flags & IORESOURCE_IO && start & 0x300)
  509. start = (start + 0x3ff) & ~0x3ff;
  510. start = (start + align - 1) & ~(align - 1);
  511. return start;
  512. }
  513. /**
  514. * pcibios_enable_device - Enable I/O and memory.
  515. * @dev: PCI device to be enabled
  516. */
  517. int pcibios_enable_device(struct pci_dev *dev, int mask)
  518. {
  519. u16 cmd, old_cmd;
  520. int idx;
  521. struct resource *r;
  522. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  523. old_cmd = cmd;
  524. for (idx = 0; idx < 6; idx++) {
  525. /* Only set up the requested stuff */
  526. if (!(mask & (1 << idx)))
  527. continue;
  528. r = dev->resource + idx;
  529. if (!r->start && r->end) {
  530. printk(KERN_ERR "PCI: Device %s not available because"
  531. " of resource collisions\n", pci_name(dev));
  532. return -EINVAL;
  533. }
  534. if (r->flags & IORESOURCE_IO)
  535. cmd |= PCI_COMMAND_IO;
  536. if (r->flags & IORESOURCE_MEM)
  537. cmd |= PCI_COMMAND_MEMORY;
  538. }
  539. /*
  540. * Bridges (eg, cardbus bridges) need to be fully enabled
  541. */
  542. if ((dev->class >> 16) == PCI_BASE_CLASS_BRIDGE)
  543. cmd |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY;
  544. if (cmd != old_cmd) {
  545. printk("PCI: enabling device %s (%04x -> %04x)\n",
  546. pci_name(dev), old_cmd, cmd);
  547. pci_write_config_word(dev, PCI_COMMAND, cmd);
  548. }
  549. return 0;
  550. }
  551. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  552. enum pci_mmap_state mmap_state, int write_combine)
  553. {
  554. struct pci_sys_data *root = dev->sysdata;
  555. unsigned long phys;
  556. if (mmap_state == pci_mmap_io) {
  557. return -EINVAL;
  558. } else {
  559. phys = vma->vm_pgoff + (root->mem_offset >> PAGE_SHIFT);
  560. }
  561. /*
  562. * Mark this as IO
  563. */
  564. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  565. if (remap_pfn_range(vma, vma->vm_start, phys,
  566. vma->vm_end - vma->vm_start,
  567. vma->vm_page_prot))
  568. return -EAGAIN;
  569. return 0;
  570. }