pg-sh4.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117
  1. /*
  2. * arch/sh/mm/pg-sh4.c
  3. *
  4. * Copyright (C) 1999, 2000, 2002 Niibe Yutaka
  5. * Copyright (C) 2002 - 2005 Paul Mundt
  6. *
  7. * Released under the terms of the GNU GPL v2.0.
  8. */
  9. #include <linux/init.h>
  10. #include <linux/mman.h>
  11. #include <linux/mm.h>
  12. #include <linux/threads.h>
  13. #include <asm/addrspace.h>
  14. #include <asm/page.h>
  15. #include <asm/pgtable.h>
  16. #include <asm/processor.h>
  17. #include <asm/cache.h>
  18. #include <asm/io.h>
  19. #include <asm/uaccess.h>
  20. #include <asm/pgalloc.h>
  21. #include <asm/mmu_context.h>
  22. #include <asm/cacheflush.h>
  23. extern struct semaphore p3map_sem[];
  24. #define CACHE_ALIAS (cpu_data->dcache.alias_mask)
  25. /*
  26. * clear_user_page
  27. * @to: P1 address
  28. * @address: U0 address to be mapped
  29. * @page: page (virt_to_page(to))
  30. */
  31. void clear_user_page(void *to, unsigned long address, struct page *page)
  32. {
  33. __set_bit(PG_mapped, &page->flags);
  34. if (((address ^ (unsigned long)to) & CACHE_ALIAS) == 0)
  35. clear_page(to);
  36. else {
  37. unsigned long phys_addr = PHYSADDR(to);
  38. unsigned long p3_addr = P3SEG + (address & CACHE_ALIAS);
  39. pgd_t *pgd = pgd_offset_k(p3_addr);
  40. pud_t *pud = pud_offset(pgd, p3_addr);
  41. pmd_t *pmd = pmd_offset(pud, p3_addr);
  42. pte_t *pte = pte_offset_kernel(pmd, p3_addr);
  43. pte_t entry;
  44. unsigned long flags;
  45. entry = pfn_pte(phys_addr >> PAGE_SHIFT, PAGE_KERNEL);
  46. down(&p3map_sem[(address & CACHE_ALIAS)>>12]);
  47. set_pte(pte, entry);
  48. local_irq_save(flags);
  49. __flush_tlb_page(get_asid(), p3_addr);
  50. local_irq_restore(flags);
  51. update_mmu_cache(NULL, p3_addr, entry);
  52. __clear_user_page((void *)p3_addr, to);
  53. pte_clear(&init_mm, p3_addr, pte);
  54. up(&p3map_sem[(address & CACHE_ALIAS)>>12]);
  55. }
  56. }
  57. /*
  58. * copy_user_page
  59. * @to: P1 address
  60. * @from: P1 address
  61. * @address: U0 address to be mapped
  62. * @page: page (virt_to_page(to))
  63. */
  64. void copy_user_page(void *to, void *from, unsigned long address,
  65. struct page *page)
  66. {
  67. __set_bit(PG_mapped, &page->flags);
  68. if (((address ^ (unsigned long)to) & CACHE_ALIAS) == 0)
  69. copy_page(to, from);
  70. else {
  71. unsigned long phys_addr = PHYSADDR(to);
  72. unsigned long p3_addr = P3SEG + (address & CACHE_ALIAS);
  73. pgd_t *pgd = pgd_offset_k(p3_addr);
  74. pud_t *pud = pud_offset(pgd, p3_addr);
  75. pmd_t *pmd = pmd_offset(pud, p3_addr);
  76. pte_t *pte = pte_offset_kernel(pmd, p3_addr);
  77. pte_t entry;
  78. unsigned long flags;
  79. entry = pfn_pte(phys_addr >> PAGE_SHIFT, PAGE_KERNEL);
  80. down(&p3map_sem[(address & CACHE_ALIAS)>>12]);
  81. set_pte(pte, entry);
  82. local_irq_save(flags);
  83. __flush_tlb_page(get_asid(), p3_addr);
  84. local_irq_restore(flags);
  85. update_mmu_cache(NULL, p3_addr, entry);
  86. __copy_user_page((void *)p3_addr, from, to);
  87. pte_clear(&init_mm, p3_addr, pte);
  88. up(&p3map_sem[(address & CACHE_ALIAS)>>12]);
  89. }
  90. }
  91. /*
  92. * For SH-4, we have our own implementation for ptep_get_and_clear
  93. */
  94. inline pte_t ptep_get_and_clear(struct mm_struct *mm, unsigned long addr, pte_t *ptep)
  95. {
  96. pte_t pte = *ptep;
  97. pte_clear(mm, addr, ptep);
  98. if (!pte_not_present(pte)) {
  99. unsigned long pfn = pte_pfn(pte);
  100. if (pfn_valid(pfn)) {
  101. struct page *page = pfn_to_page(pfn);
  102. struct address_space *mapping = page_mapping(page);
  103. if (!mapping || !mapping_writably_mapped(mapping))
  104. __clear_bit(PG_mapped, &page->flags);
  105. }
  106. }
  107. return pte;
  108. }