omap_hwmod.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610
  1. /*
  2. * omap_hwmod macros, structures
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Paul Walmsley
  6. *
  7. * Created in collaboration with (alphabetical order): Benoît Cousson,
  8. * Kevin Hilman, Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari
  9. * Poussa, Anand Sawant, Santosh Shilimkar, Richard Woodruff
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. *
  15. * These headers and macros are used to define OMAP on-chip module
  16. * data and their integration with other OMAP modules and Linux.
  17. * Copious documentation and references can also be found in the
  18. * omap_hwmod code, in arch/arm/mach-omap2/omap_hwmod.c (as of this
  19. * writing).
  20. *
  21. * To do:
  22. * - add interconnect error log structures
  23. * - add pinmuxing
  24. * - init_conn_id_bit (CONNID_BIT_VECTOR)
  25. * - implement default hwmod SMS/SDRC flags?
  26. * - move Linux-specific data ("non-ROM data") out
  27. *
  28. */
  29. #ifndef __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
  30. #define __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
  31. #include <linux/kernel.h>
  32. #include <linux/init.h>
  33. #include <linux/list.h>
  34. #include <linux/ioport.h>
  35. #include <linux/spinlock.h>
  36. #include <plat/cpu.h>
  37. struct omap_device;
  38. extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type1;
  39. extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type2;
  40. /*
  41. * OCP SYSCONFIG bit shifts/masks TYPE1. These are for IPs compliant
  42. * with the original PRCM protocol defined for OMAP2420
  43. */
  44. #define SYSC_TYPE1_MIDLEMODE_SHIFT 12
  45. #define SYSC_TYPE1_MIDLEMODE_MASK (0x3 << SYSC_MIDLEMODE_SHIFT)
  46. #define SYSC_TYPE1_CLOCKACTIVITY_SHIFT 8
  47. #define SYSC_TYPE1_CLOCKACTIVITY_MASK (0x3 << SYSC_CLOCKACTIVITY_SHIFT)
  48. #define SYSC_TYPE1_SIDLEMODE_SHIFT 3
  49. #define SYSC_TYPE1_SIDLEMODE_MASK (0x3 << SYSC_SIDLEMODE_SHIFT)
  50. #define SYSC_TYPE1_ENAWAKEUP_SHIFT 2
  51. #define SYSC_TYPE1_ENAWAKEUP_MASK (1 << SYSC_ENAWAKEUP_SHIFT)
  52. #define SYSC_TYPE1_SOFTRESET_SHIFT 1
  53. #define SYSC_TYPE1_SOFTRESET_MASK (1 << SYSC_SOFTRESET_SHIFT)
  54. #define SYSC_TYPE1_AUTOIDLE_SHIFT 0
  55. #define SYSC_TYPE1_AUTOIDLE_MASK (1 << SYSC_AUTOIDLE_SHIFT)
  56. /*
  57. * OCP SYSCONFIG bit shifts/masks TYPE2. These are for IPs compliant
  58. * with the new PRCM protocol defined for new OMAP4 IPs.
  59. */
  60. #define SYSC_TYPE2_SOFTRESET_SHIFT 0
  61. #define SYSC_TYPE2_SOFTRESET_MASK (1 << SYSC_TYPE2_SOFTRESET_SHIFT)
  62. #define SYSC_TYPE2_SIDLEMODE_SHIFT 2
  63. #define SYSC_TYPE2_SIDLEMODE_MASK (0x3 << SYSC_TYPE2_SIDLEMODE_SHIFT)
  64. #define SYSC_TYPE2_MIDLEMODE_SHIFT 4
  65. #define SYSC_TYPE2_MIDLEMODE_MASK (0x3 << SYSC_TYPE2_MIDLEMODE_SHIFT)
  66. /* OCP SYSSTATUS bit shifts/masks */
  67. #define SYSS_RESETDONE_SHIFT 0
  68. #define SYSS_RESETDONE_MASK (1 << SYSS_RESETDONE_SHIFT)
  69. /* Master standby/slave idle mode flags */
  70. #define HWMOD_IDLEMODE_FORCE (1 << 0)
  71. #define HWMOD_IDLEMODE_NO (1 << 1)
  72. #define HWMOD_IDLEMODE_SMART (1 << 2)
  73. /* Slave idle mode flag only */
  74. #define HWMOD_IDLEMODE_SMART_WKUP (1 << 3)
  75. /**
  76. * struct omap_hwmod_mux_info - hwmod specific mux configuration
  77. * @pads: array of omap_device_pad entries
  78. * @nr_pads: number of omap_device_pad entries
  79. *
  80. * Note that this is currently built during init as needed.
  81. */
  82. struct omap_hwmod_mux_info {
  83. int nr_pads;
  84. struct omap_device_pad *pads;
  85. int nr_pads_dynamic;
  86. struct omap_device_pad **pads_dynamic;
  87. bool enabled;
  88. };
  89. /**
  90. * struct omap_hwmod_irq_info - MPU IRQs used by the hwmod
  91. * @name: name of the IRQ channel (module local name)
  92. * @irq: IRQ channel ID (should be non-negative except -1 = terminator)
  93. *
  94. * @name should be something short, e.g., "tx" or "rx". It is for use
  95. * by platform_get_resource_byname(). It is defined locally to the
  96. * hwmod.
  97. */
  98. struct omap_hwmod_irq_info {
  99. const char *name;
  100. s16 irq;
  101. };
  102. /**
  103. * struct omap_hwmod_dma_info - DMA channels used by the hwmod
  104. * @name: name of the DMA channel (module local name)
  105. * @dma_req: DMA request ID
  106. *
  107. * @name should be something short, e.g., "tx" or "rx". It is for use
  108. * by platform_get_resource_byname(). It is defined locally to the
  109. * hwmod.
  110. */
  111. struct omap_hwmod_dma_info {
  112. const char *name;
  113. u16 dma_req;
  114. };
  115. /**
  116. * struct omap_hwmod_rst_info - IPs reset lines use by hwmod
  117. * @name: name of the reset line (module local name)
  118. * @rst_shift: Offset of the reset bit
  119. * @st_shift: Offset of the reset status bit (OMAP2/3 only)
  120. *
  121. * @name should be something short, e.g., "cpu0" or "rst". It is defined
  122. * locally to the hwmod.
  123. */
  124. struct omap_hwmod_rst_info {
  125. const char *name;
  126. u8 rst_shift;
  127. u8 st_shift;
  128. };
  129. /**
  130. * struct omap_hwmod_opt_clk - optional clocks used by this hwmod
  131. * @role: "sys", "32k", "tv", etc -- for use in clk_get()
  132. * @clk: opt clock: OMAP clock name
  133. * @_clk: pointer to the struct clk (filled in at runtime)
  134. *
  135. * The module's interface clock and main functional clock should not
  136. * be added as optional clocks.
  137. */
  138. struct omap_hwmod_opt_clk {
  139. const char *role;
  140. const char *clk;
  141. struct clk *_clk;
  142. };
  143. /* omap_hwmod_omap2_firewall.flags bits */
  144. #define OMAP_FIREWALL_L3 (1 << 0)
  145. #define OMAP_FIREWALL_L4 (1 << 1)
  146. /**
  147. * struct omap_hwmod_omap2_firewall - OMAP2/3 device firewall data
  148. * @l3_perm_bit: bit shift for L3_PM_*_PERMISSION_*
  149. * @l4_fw_region: L4 firewall region ID
  150. * @l4_prot_group: L4 protection group ID
  151. * @flags: (see omap_hwmod_omap2_firewall.flags macros above)
  152. */
  153. struct omap_hwmod_omap2_firewall {
  154. u8 l3_perm_bit;
  155. u8 l4_fw_region;
  156. u8 l4_prot_group;
  157. u8 flags;
  158. };
  159. /*
  160. * omap_hwmod_addr_space.flags bits
  161. *
  162. * ADDR_MAP_ON_INIT: Map this address space during omap_hwmod init.
  163. * ADDR_TYPE_RT: Address space contains module register target data.
  164. */
  165. #define ADDR_MAP_ON_INIT (1 << 0) /* XXX does not belong */
  166. #define ADDR_TYPE_RT (1 << 1)
  167. /**
  168. * struct omap_hwmod_addr_space - address space handled by the hwmod
  169. * @name: name of the address space
  170. * @pa_start: starting physical address
  171. * @pa_end: ending physical address
  172. * @flags: (see omap_hwmod_addr_space.flags macros above)
  173. *
  174. * Address space doesn't necessarily follow physical interconnect
  175. * structure. GPMC is one example.
  176. */
  177. struct omap_hwmod_addr_space {
  178. const char *name;
  179. u32 pa_start;
  180. u32 pa_end;
  181. u8 flags;
  182. };
  183. /*
  184. * omap_hwmod_ocp_if.user bits: these indicate the initiators that use this
  185. * interface to interact with the hwmod. Used to add sleep dependencies
  186. * when the module is enabled or disabled.
  187. */
  188. #define OCP_USER_MPU (1 << 0)
  189. #define OCP_USER_SDMA (1 << 1)
  190. /* omap_hwmod_ocp_if.flags bits */
  191. #define OCPIF_SWSUP_IDLE (1 << 0)
  192. #define OCPIF_CAN_BURST (1 << 1)
  193. /**
  194. * struct omap_hwmod_ocp_if - OCP interface data
  195. * @master: struct omap_hwmod that initiates OCP transactions on this link
  196. * @slave: struct omap_hwmod that responds to OCP transactions on this link
  197. * @addr: address space associated with this link
  198. * @clk: interface clock: OMAP clock name
  199. * @_clk: pointer to the interface struct clk (filled in at runtime)
  200. * @fw: interface firewall data
  201. * @width: OCP data width
  202. * @user: initiators using this interface (see OCP_USER_* macros above)
  203. * @flags: OCP interface flags (see OCPIF_* macros above)
  204. *
  205. * It may also be useful to add a tag_cnt field for OCP2.x devices.
  206. *
  207. * Parameter names beginning with an underscore are managed internally by
  208. * the omap_hwmod code and should not be set during initialization.
  209. */
  210. struct omap_hwmod_ocp_if {
  211. struct omap_hwmod *master;
  212. struct omap_hwmod *slave;
  213. struct omap_hwmod_addr_space *addr;
  214. const char *clk;
  215. struct clk *_clk;
  216. union {
  217. struct omap_hwmod_omap2_firewall omap2;
  218. } fw;
  219. u8 width;
  220. u8 user;
  221. u8 flags;
  222. };
  223. /* Macros for use in struct omap_hwmod_sysconfig */
  224. /* Flags for use in omap_hwmod_sysconfig.idlemodes */
  225. #define MASTER_STANDBY_SHIFT 4
  226. #define SLAVE_IDLE_SHIFT 0
  227. #define SIDLE_FORCE (HWMOD_IDLEMODE_FORCE << SLAVE_IDLE_SHIFT)
  228. #define SIDLE_NO (HWMOD_IDLEMODE_NO << SLAVE_IDLE_SHIFT)
  229. #define SIDLE_SMART (HWMOD_IDLEMODE_SMART << SLAVE_IDLE_SHIFT)
  230. #define SIDLE_SMART_WKUP (HWMOD_IDLEMODE_SMART_WKUP << SLAVE_IDLE_SHIFT)
  231. #define MSTANDBY_FORCE (HWMOD_IDLEMODE_FORCE << MASTER_STANDBY_SHIFT)
  232. #define MSTANDBY_NO (HWMOD_IDLEMODE_NO << MASTER_STANDBY_SHIFT)
  233. #define MSTANDBY_SMART (HWMOD_IDLEMODE_SMART << MASTER_STANDBY_SHIFT)
  234. /* omap_hwmod_sysconfig.sysc_flags capability flags */
  235. #define SYSC_HAS_AUTOIDLE (1 << 0)
  236. #define SYSC_HAS_SOFTRESET (1 << 1)
  237. #define SYSC_HAS_ENAWAKEUP (1 << 2)
  238. #define SYSC_HAS_EMUFREE (1 << 3)
  239. #define SYSC_HAS_CLOCKACTIVITY (1 << 4)
  240. #define SYSC_HAS_SIDLEMODE (1 << 5)
  241. #define SYSC_HAS_MIDLEMODE (1 << 6)
  242. #define SYSS_HAS_RESET_STATUS (1 << 7)
  243. #define SYSC_NO_CACHE (1 << 8) /* XXX SW flag, belongs elsewhere */
  244. #define SYSC_HAS_RESET_STATUS (1 << 9)
  245. /* omap_hwmod_sysconfig.clockact flags */
  246. #define CLOCKACT_TEST_BOTH 0x0
  247. #define CLOCKACT_TEST_MAIN 0x1
  248. #define CLOCKACT_TEST_ICLK 0x2
  249. #define CLOCKACT_TEST_NONE 0x3
  250. /**
  251. * struct omap_hwmod_sysc_fields - hwmod OCP_SYSCONFIG register field offsets.
  252. * @midle_shift: Offset of the midle bit
  253. * @clkact_shift: Offset of the clockactivity bit
  254. * @sidle_shift: Offset of the sidle bit
  255. * @enwkup_shift: Offset of the enawakeup bit
  256. * @srst_shift: Offset of the softreset bit
  257. * @autoidle_shift: Offset of the autoidle bit
  258. */
  259. struct omap_hwmod_sysc_fields {
  260. u8 midle_shift;
  261. u8 clkact_shift;
  262. u8 sidle_shift;
  263. u8 enwkup_shift;
  264. u8 srst_shift;
  265. u8 autoidle_shift;
  266. };
  267. /**
  268. * struct omap_hwmod_class_sysconfig - hwmod class OCP_SYS* data
  269. * @rev_offs: IP block revision register offset (from module base addr)
  270. * @sysc_offs: OCP_SYSCONFIG register offset (from module base addr)
  271. * @syss_offs: OCP_SYSSTATUS register offset (from module base addr)
  272. * @idlemodes: One or more of {SIDLE,MSTANDBY}_{OFF,FORCE,SMART}
  273. * @sysc_flags: SYS{C,S}_HAS* flags indicating SYSCONFIG bits supported
  274. * @clockact: the default value of the module CLOCKACTIVITY bits
  275. *
  276. * @clockact describes to the module which clocks are likely to be
  277. * disabled when the PRCM issues its idle request to the module. Some
  278. * modules have separate clockdomains for the interface clock and main
  279. * functional clock, and can check whether they should acknowledge the
  280. * idle request based on the internal module functionality that has
  281. * been associated with the clocks marked in @clockact. This field is
  282. * only used if HWMOD_SET_DEFAULT_CLOCKACT is set (see below)
  283. *
  284. * @sysc_fields: structure containing the offset positions of various bits in
  285. * SYSCONFIG register. This can be populated using omap_hwmod_sysc_type1 or
  286. * omap_hwmod_sysc_type2 defined in omap_hwmod_common_data.c depending on
  287. * whether the device ip is compliant with the original PRCM protocol
  288. * defined for OMAP2420 or the new PRCM protocol for new OMAP4 IPs.
  289. * If the device follows a different scheme for the sysconfig register ,
  290. * then this field has to be populated with the correct offset structure.
  291. */
  292. struct omap_hwmod_class_sysconfig {
  293. u16 rev_offs;
  294. u16 sysc_offs;
  295. u16 syss_offs;
  296. u16 sysc_flags;
  297. u8 idlemodes;
  298. u8 clockact;
  299. struct omap_hwmod_sysc_fields *sysc_fields;
  300. };
  301. /**
  302. * struct omap_hwmod_omap2_prcm - OMAP2/3-specific PRCM data
  303. * @module_offs: PRCM submodule offset from the start of the PRM/CM
  304. * @prcm_reg_id: PRCM register ID (e.g., 3 for CM_AUTOIDLE3)
  305. * @module_bit: register bit shift for AUTOIDLE, WKST, WKEN, GRPSEL regs
  306. * @idlest_reg_id: IDLEST register ID (e.g., 3 for CM_IDLEST3)
  307. * @idlest_idle_bit: register bit shift for CM_IDLEST slave idle bit
  308. * @idlest_stdby_bit: register bit shift for CM_IDLEST master standby bit
  309. *
  310. * @prcm_reg_id and @module_bit are specific to the AUTOIDLE, WKST,
  311. * WKEN, GRPSEL registers. In an ideal world, no extra information
  312. * would be needed for IDLEST information, but alas, there are some
  313. * exceptions, so @idlest_reg_id, @idlest_idle_bit, @idlest_stdby_bit
  314. * are needed for the IDLEST registers (c.f. 2430 I2CHS, 3430 USBHOST)
  315. */
  316. struct omap_hwmod_omap2_prcm {
  317. s16 module_offs;
  318. u8 prcm_reg_id;
  319. u8 module_bit;
  320. u8 idlest_reg_id;
  321. u8 idlest_idle_bit;
  322. u8 idlest_stdby_bit;
  323. };
  324. /**
  325. * struct omap_hwmod_omap4_prcm - OMAP4-specific PRCM data
  326. * @clkctrl_reg: PRCM address of the clock control register
  327. * @rstctrl_reg: address of the XXX_RSTCTRL register located in the PRM
  328. * @submodule_wkdep_bit: bit shift of the WKDEP range
  329. */
  330. struct omap_hwmod_omap4_prcm {
  331. void __iomem *clkctrl_reg;
  332. void __iomem *rstctrl_reg;
  333. u8 submodule_wkdep_bit;
  334. };
  335. /*
  336. * omap_hwmod.flags definitions
  337. *
  338. * HWMOD_SWSUP_SIDLE: omap_hwmod code should manually bring module in and out
  339. * of idle, rather than relying on module smart-idle
  340. * HWMOD_SWSUP_MSTDBY: omap_hwmod code should manually bring module in and out
  341. * of standby, rather than relying on module smart-standby
  342. * HWMOD_INIT_NO_RESET: don't reset this module at boot - important for
  343. * SDRAM controller, etc. XXX probably belongs outside the main hwmod file
  344. * XXX Should be HWMOD_SETUP_NO_RESET
  345. * HWMOD_INIT_NO_IDLE: don't idle this module at boot - important for SDRAM
  346. * controller, etc. XXX probably belongs outside the main hwmod file
  347. * XXX Should be HWMOD_SETUP_NO_IDLE
  348. * HWMOD_NO_OCP_AUTOIDLE: disable module autoidle (OCP_SYSCONFIG.AUTOIDLE)
  349. * when module is enabled, rather than the default, which is to
  350. * enable autoidle
  351. * HWMOD_SET_DEFAULT_CLOCKACT: program CLOCKACTIVITY bits at startup
  352. * HWMOD_NO_IDLEST: this module does not have idle status - this is the case
  353. * only for few initiator modules on OMAP2 & 3.
  354. * HWMOD_CONTROL_OPT_CLKS_IN_RESET: Enable all optional clocks during reset.
  355. * This is needed for devices like DSS that require optional clocks enabled
  356. * in order to complete the reset. Optional clocks will be disabled
  357. * again after the reset.
  358. * HWMOD_16BIT_REG: Module has 16bit registers
  359. */
  360. #define HWMOD_SWSUP_SIDLE (1 << 0)
  361. #define HWMOD_SWSUP_MSTANDBY (1 << 1)
  362. #define HWMOD_INIT_NO_RESET (1 << 2)
  363. #define HWMOD_INIT_NO_IDLE (1 << 3)
  364. #define HWMOD_NO_OCP_AUTOIDLE (1 << 4)
  365. #define HWMOD_SET_DEFAULT_CLOCKACT (1 << 5)
  366. #define HWMOD_NO_IDLEST (1 << 6)
  367. #define HWMOD_CONTROL_OPT_CLKS_IN_RESET (1 << 7)
  368. #define HWMOD_16BIT_REG (1 << 8)
  369. /*
  370. * omap_hwmod._int_flags definitions
  371. * These are for internal use only and are managed by the omap_hwmod code.
  372. *
  373. * _HWMOD_NO_MPU_PORT: no path exists for the MPU to write to this module
  374. * _HWMOD_WAKEUP_ENABLED: set when the omap_hwmod code has enabled ENAWAKEUP
  375. * _HWMOD_SYSCONFIG_LOADED: set when the OCP_SYSCONFIG value has been cached
  376. */
  377. #define _HWMOD_NO_MPU_PORT (1 << 0)
  378. #define _HWMOD_WAKEUP_ENABLED (1 << 1)
  379. #define _HWMOD_SYSCONFIG_LOADED (1 << 2)
  380. /*
  381. * omap_hwmod._state definitions
  382. *
  383. * INITIALIZED: reset (optionally), initialized, enabled, disabled
  384. * (optionally)
  385. *
  386. *
  387. */
  388. #define _HWMOD_STATE_UNKNOWN 0
  389. #define _HWMOD_STATE_REGISTERED 1
  390. #define _HWMOD_STATE_CLKS_INITED 2
  391. #define _HWMOD_STATE_INITIALIZED 3
  392. #define _HWMOD_STATE_ENABLED 4
  393. #define _HWMOD_STATE_IDLE 5
  394. #define _HWMOD_STATE_DISABLED 6
  395. /**
  396. * struct omap_hwmod_class - the type of an IP block
  397. * @name: name of the hwmod_class
  398. * @sysc: device SYSCONFIG/SYSSTATUS register data
  399. * @rev: revision of the IP class
  400. * @pre_shutdown: ptr to fn to be executed immediately prior to device shutdown
  401. * @reset: ptr to fn to be executed in place of the standard hwmod reset fn
  402. *
  403. * Represent the class of a OMAP hardware "modules" (e.g. timer,
  404. * smartreflex, gpio, uart...)
  405. *
  406. * @pre_shutdown is a function that will be run immediately before
  407. * hwmod clocks are disabled, etc. It is intended for use for hwmods
  408. * like the MPU watchdog, which cannot be disabled with the standard
  409. * omap_hwmod_shutdown(). The function should return 0 upon success,
  410. * or some negative error upon failure. Returning an error will cause
  411. * omap_hwmod_shutdown() to abort the device shutdown and return an
  412. * error.
  413. *
  414. * If @reset is defined, then the function it points to will be
  415. * executed in place of the standard hwmod _reset() code in
  416. * mach-omap2/omap_hwmod.c. This is needed for IP blocks which have
  417. * unusual reset sequences - usually processor IP blocks like the IVA.
  418. */
  419. struct omap_hwmod_class {
  420. const char *name;
  421. struct omap_hwmod_class_sysconfig *sysc;
  422. u32 rev;
  423. int (*pre_shutdown)(struct omap_hwmod *oh);
  424. int (*reset)(struct omap_hwmod *oh);
  425. };
  426. /**
  427. * struct omap_hwmod - integration data for OMAP hardware "modules" (IP blocks)
  428. * @name: name of the hwmod
  429. * @class: struct omap_hwmod_class * to the class of this hwmod
  430. * @od: struct omap_device currently associated with this hwmod (internal use)
  431. * @mpu_irqs: ptr to an array of MPU IRQs
  432. * @sdma_reqs: ptr to an array of System DMA request IDs (see sdma_reqs_cnt)
  433. * @prcm: PRCM data pertaining to this hwmod
  434. * @main_clk: main clock: OMAP clock name
  435. * @_clk: pointer to the main struct clk (filled in at runtime)
  436. * @opt_clks: other device clocks that drivers can request (0..*)
  437. * @vdd_name: voltage domain name
  438. * @voltdm: pointer to voltage domain (filled in at runtime)
  439. * @masters: ptr to array of OCP ifs that this hwmod can initiate on
  440. * @slaves: ptr to array of OCP ifs that this hwmod can respond on
  441. * @dev_attr: arbitrary device attributes that can be passed to the driver
  442. * @_sysc_cache: internal-use hwmod flags
  443. * @_mpu_rt_va: cached register target start address (internal use)
  444. * @_mpu_port_index: cached MPU register target slave ID (internal use)
  445. * @sdma_reqs_cnt: number of @sdma_reqs
  446. * @opt_clks_cnt: number of @opt_clks
  447. * @master_cnt: number of @master entries
  448. * @slaves_cnt: number of @slave entries
  449. * @response_lat: device OCP response latency (in interface clock cycles)
  450. * @_int_flags: internal-use hwmod flags
  451. * @_state: internal-use hwmod state
  452. * @_postsetup_state: internal-use state to leave the hwmod in after _setup()
  453. * @flags: hwmod flags (documented below)
  454. * @omap_chip: OMAP chips this hwmod is present on
  455. * @_lock: spinlock serializing operations on this hwmod
  456. * @node: list node for hwmod list (internal use)
  457. *
  458. * @main_clk refers to this module's "main clock," which for our
  459. * purposes is defined as "the functional clock needed for register
  460. * accesses to complete." Modules may not have a main clock if the
  461. * interface clock also serves as a main clock.
  462. *
  463. * Parameter names beginning with an underscore are managed internally by
  464. * the omap_hwmod code and should not be set during initialization.
  465. */
  466. struct omap_hwmod {
  467. const char *name;
  468. struct omap_hwmod_class *class;
  469. struct omap_device *od;
  470. struct omap_hwmod_mux_info *mux;
  471. struct omap_hwmod_irq_info *mpu_irqs;
  472. struct omap_hwmod_dma_info *sdma_reqs;
  473. struct omap_hwmod_rst_info *rst_lines;
  474. union {
  475. struct omap_hwmod_omap2_prcm omap2;
  476. struct omap_hwmod_omap4_prcm omap4;
  477. } prcm;
  478. const char *main_clk;
  479. struct clk *_clk;
  480. struct omap_hwmod_opt_clk *opt_clks;
  481. char *vdd_name;
  482. struct voltagedomain *voltdm;
  483. struct omap_hwmod_ocp_if **masters; /* connect to *_IA */
  484. struct omap_hwmod_ocp_if **slaves; /* connect to *_TA */
  485. void *dev_attr;
  486. u32 _sysc_cache;
  487. void __iomem *_mpu_rt_va;
  488. spinlock_t _lock;
  489. struct list_head node;
  490. u16 flags;
  491. u8 _mpu_port_index;
  492. u8 response_lat;
  493. u8 sdma_reqs_cnt;
  494. u8 rst_lines_cnt;
  495. u8 opt_clks_cnt;
  496. u8 masters_cnt;
  497. u8 slaves_cnt;
  498. u8 hwmods_cnt;
  499. u8 _int_flags;
  500. u8 _state;
  501. u8 _postsetup_state;
  502. const struct omap_chip_id omap_chip;
  503. };
  504. int omap_hwmod_register(struct omap_hwmod **ohs);
  505. struct omap_hwmod *omap_hwmod_lookup(const char *name);
  506. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  507. void *data);
  508. int __init omap_hwmod_setup_one(const char *name);
  509. int omap_hwmod_enable(struct omap_hwmod *oh);
  510. int _omap_hwmod_enable(struct omap_hwmod *oh);
  511. int omap_hwmod_idle(struct omap_hwmod *oh);
  512. int _omap_hwmod_idle(struct omap_hwmod *oh);
  513. int omap_hwmod_shutdown(struct omap_hwmod *oh);
  514. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name);
  515. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name);
  516. int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name);
  517. int omap_hwmod_enable_clocks(struct omap_hwmod *oh);
  518. int omap_hwmod_disable_clocks(struct omap_hwmod *oh);
  519. int omap_hwmod_set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode);
  520. int omap_hwmod_set_ocp_autoidle(struct omap_hwmod *oh, u8 autoidle);
  521. int omap_hwmod_reset(struct omap_hwmod *oh);
  522. void omap_hwmod_ocp_barrier(struct omap_hwmod *oh);
  523. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs);
  524. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs);
  525. int omap_hwmod_count_resources(struct omap_hwmod *oh);
  526. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res);
  527. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh);
  528. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh);
  529. int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
  530. struct omap_hwmod *init_oh);
  531. int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
  532. struct omap_hwmod *init_oh);
  533. int omap_hwmod_set_clockact_both(struct omap_hwmod *oh);
  534. int omap_hwmod_set_clockact_main(struct omap_hwmod *oh);
  535. int omap_hwmod_set_clockact_iclk(struct omap_hwmod *oh);
  536. int omap_hwmod_set_clockact_none(struct omap_hwmod *oh);
  537. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh);
  538. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh);
  539. int omap_hwmod_for_each_by_class(const char *classname,
  540. int (*fn)(struct omap_hwmod *oh,
  541. void *user),
  542. void *user);
  543. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state);
  544. u32 omap_hwmod_get_context_loss_count(struct omap_hwmod *oh);
  545. int omap_hwmod_no_setup_reset(struct omap_hwmod *oh);
  546. /*
  547. * Chip variant-specific hwmod init routines - XXX should be converted
  548. * to use initcalls once the initial boot ordering is straightened out
  549. */
  550. extern int omap2420_hwmod_init(void);
  551. extern int omap2430_hwmod_init(void);
  552. extern int omap3xxx_hwmod_init(void);
  553. extern int omap44xx_hwmod_init(void);
  554. #endif