base.c 91 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/ethtool.h>
  51. #include <linux/uaccess.h>
  52. #include <net/ieee80211_radiotap.h>
  53. #include <asm/unaligned.h>
  54. #include "base.h"
  55. #include "reg.h"
  56. #include "debug.h"
  57. #include "ani.h"
  58. static int modparam_nohwcrypt;
  59. module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
  60. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  61. static int modparam_all_channels;
  62. module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
  63. MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
  64. /******************\
  65. * Internal defines *
  66. \******************/
  67. /* Module info */
  68. MODULE_AUTHOR("Jiri Slaby");
  69. MODULE_AUTHOR("Nick Kossifidis");
  70. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  71. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  72. MODULE_LICENSE("Dual BSD/GPL");
  73. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  74. /* Known PCI ids */
  75. static DEFINE_PCI_DEVICE_TABLE(ath5k_pci_id_table) = {
  76. { PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
  77. { PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
  78. { PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
  79. { PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
  80. { PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
  81. { PCI_VDEVICE(3COM_2, 0x0013) }, /* 3com 5212 */
  82. { PCI_VDEVICE(3COM, 0x0013) }, /* 3com 3CRDAG675 5212 */
  83. { PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
  84. { PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 combatible */
  85. { PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 combatible */
  86. { PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 combatible */
  87. { PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 combatible */
  88. { PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 combatible */
  89. { PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 combatible */
  90. { PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
  91. { PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
  92. { PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
  93. { PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
  94. { 0 }
  95. };
  96. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  97. /* Known SREVs */
  98. static const struct ath5k_srev_name srev_names[] = {
  99. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  100. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  101. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  102. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  103. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  104. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  105. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  106. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  107. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  108. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  109. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  110. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  111. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  112. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  113. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  114. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  115. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  116. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  117. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  118. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  119. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  120. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  121. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  122. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  123. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  124. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  125. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  126. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  127. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  128. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  129. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  130. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  131. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  132. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  133. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  134. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  135. };
  136. static const struct ieee80211_rate ath5k_rates[] = {
  137. { .bitrate = 10,
  138. .hw_value = ATH5K_RATE_CODE_1M, },
  139. { .bitrate = 20,
  140. .hw_value = ATH5K_RATE_CODE_2M,
  141. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  142. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  143. { .bitrate = 55,
  144. .hw_value = ATH5K_RATE_CODE_5_5M,
  145. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  146. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  147. { .bitrate = 110,
  148. .hw_value = ATH5K_RATE_CODE_11M,
  149. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  150. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  151. { .bitrate = 60,
  152. .hw_value = ATH5K_RATE_CODE_6M,
  153. .flags = 0 },
  154. { .bitrate = 90,
  155. .hw_value = ATH5K_RATE_CODE_9M,
  156. .flags = 0 },
  157. { .bitrate = 120,
  158. .hw_value = ATH5K_RATE_CODE_12M,
  159. .flags = 0 },
  160. { .bitrate = 180,
  161. .hw_value = ATH5K_RATE_CODE_18M,
  162. .flags = 0 },
  163. { .bitrate = 240,
  164. .hw_value = ATH5K_RATE_CODE_24M,
  165. .flags = 0 },
  166. { .bitrate = 360,
  167. .hw_value = ATH5K_RATE_CODE_36M,
  168. .flags = 0 },
  169. { .bitrate = 480,
  170. .hw_value = ATH5K_RATE_CODE_48M,
  171. .flags = 0 },
  172. { .bitrate = 540,
  173. .hw_value = ATH5K_RATE_CODE_54M,
  174. .flags = 0 },
  175. /* XR missing */
  176. };
  177. /*
  178. * Prototypes - PCI stack related functions
  179. */
  180. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  181. const struct pci_device_id *id);
  182. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  183. #ifdef CONFIG_PM
  184. static int ath5k_pci_suspend(struct device *dev);
  185. static int ath5k_pci_resume(struct device *dev);
  186. static SIMPLE_DEV_PM_OPS(ath5k_pm_ops, ath5k_pci_suspend, ath5k_pci_resume);
  187. #define ATH5K_PM_OPS (&ath5k_pm_ops)
  188. #else
  189. #define ATH5K_PM_OPS NULL
  190. #endif /* CONFIG_PM */
  191. static struct pci_driver ath5k_pci_driver = {
  192. .name = KBUILD_MODNAME,
  193. .id_table = ath5k_pci_id_table,
  194. .probe = ath5k_pci_probe,
  195. .remove = __devexit_p(ath5k_pci_remove),
  196. .driver.pm = ATH5K_PM_OPS,
  197. };
  198. /*
  199. * Prototypes - MAC 802.11 stack related functions
  200. */
  201. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  202. static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  203. struct ath5k_txq *txq);
  204. static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
  205. static int ath5k_reset_wake(struct ath5k_softc *sc);
  206. static int ath5k_start(struct ieee80211_hw *hw);
  207. static void ath5k_stop(struct ieee80211_hw *hw);
  208. static int ath5k_add_interface(struct ieee80211_hw *hw,
  209. struct ieee80211_vif *vif);
  210. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  211. struct ieee80211_vif *vif);
  212. static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
  213. static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
  214. int mc_count, struct dev_addr_list *mc_list);
  215. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  216. unsigned int changed_flags,
  217. unsigned int *new_flags,
  218. u64 multicast);
  219. static int ath5k_set_key(struct ieee80211_hw *hw,
  220. enum set_key_cmd cmd,
  221. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  222. struct ieee80211_key_conf *key);
  223. static int ath5k_get_stats(struct ieee80211_hw *hw,
  224. struct ieee80211_low_level_stats *stats);
  225. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  226. static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
  227. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  228. static int ath5k_beacon_update(struct ieee80211_hw *hw,
  229. struct ieee80211_vif *vif);
  230. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  231. struct ieee80211_vif *vif,
  232. struct ieee80211_bss_conf *bss_conf,
  233. u32 changes);
  234. static void ath5k_sw_scan_start(struct ieee80211_hw *hw);
  235. static void ath5k_sw_scan_complete(struct ieee80211_hw *hw);
  236. static void ath5k_set_coverage_class(struct ieee80211_hw *hw,
  237. u8 coverage_class);
  238. static const struct ieee80211_ops ath5k_hw_ops = {
  239. .tx = ath5k_tx,
  240. .start = ath5k_start,
  241. .stop = ath5k_stop,
  242. .add_interface = ath5k_add_interface,
  243. .remove_interface = ath5k_remove_interface,
  244. .config = ath5k_config,
  245. .prepare_multicast = ath5k_prepare_multicast,
  246. .configure_filter = ath5k_configure_filter,
  247. .set_key = ath5k_set_key,
  248. .get_stats = ath5k_get_stats,
  249. .conf_tx = NULL,
  250. .get_tsf = ath5k_get_tsf,
  251. .set_tsf = ath5k_set_tsf,
  252. .reset_tsf = ath5k_reset_tsf,
  253. .bss_info_changed = ath5k_bss_info_changed,
  254. .sw_scan_start = ath5k_sw_scan_start,
  255. .sw_scan_complete = ath5k_sw_scan_complete,
  256. .set_coverage_class = ath5k_set_coverage_class,
  257. };
  258. /*
  259. * Prototypes - Internal functions
  260. */
  261. /* Attach detach */
  262. static int ath5k_attach(struct pci_dev *pdev,
  263. struct ieee80211_hw *hw);
  264. static void ath5k_detach(struct pci_dev *pdev,
  265. struct ieee80211_hw *hw);
  266. /* Channel/mode setup */
  267. static inline short ath5k_ieee2mhz(short chan);
  268. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  269. struct ieee80211_channel *channels,
  270. unsigned int mode,
  271. unsigned int max);
  272. static int ath5k_setup_bands(struct ieee80211_hw *hw);
  273. static int ath5k_chan_set(struct ath5k_softc *sc,
  274. struct ieee80211_channel *chan);
  275. static void ath5k_setcurmode(struct ath5k_softc *sc,
  276. unsigned int mode);
  277. static void ath5k_mode_setup(struct ath5k_softc *sc);
  278. /* Descriptor setup */
  279. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  280. struct pci_dev *pdev);
  281. static void ath5k_desc_free(struct ath5k_softc *sc,
  282. struct pci_dev *pdev);
  283. /* Buffers setup */
  284. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  285. struct ath5k_buf *bf);
  286. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  287. struct ath5k_buf *bf,
  288. struct ath5k_txq *txq, int padsize);
  289. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  290. struct ath5k_buf *bf)
  291. {
  292. BUG_ON(!bf);
  293. if (!bf->skb)
  294. return;
  295. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  296. PCI_DMA_TODEVICE);
  297. dev_kfree_skb_any(bf->skb);
  298. bf->skb = NULL;
  299. }
  300. static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
  301. struct ath5k_buf *bf)
  302. {
  303. struct ath5k_hw *ah = sc->ah;
  304. struct ath_common *common = ath5k_hw_common(ah);
  305. BUG_ON(!bf);
  306. if (!bf->skb)
  307. return;
  308. pci_unmap_single(sc->pdev, bf->skbaddr, common->rx_bufsize,
  309. PCI_DMA_FROMDEVICE);
  310. dev_kfree_skb_any(bf->skb);
  311. bf->skb = NULL;
  312. }
  313. /* Queues setup */
  314. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  315. int qtype, int subtype);
  316. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  317. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  318. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  319. struct ath5k_txq *txq);
  320. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  321. static void ath5k_txq_release(struct ath5k_softc *sc);
  322. /* Rx handling */
  323. static int ath5k_rx_start(struct ath5k_softc *sc);
  324. static void ath5k_rx_stop(struct ath5k_softc *sc);
  325. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  326. struct ath5k_desc *ds,
  327. struct sk_buff *skb,
  328. struct ath5k_rx_status *rs);
  329. static void ath5k_tasklet_rx(unsigned long data);
  330. /* Tx handling */
  331. static void ath5k_tx_processq(struct ath5k_softc *sc,
  332. struct ath5k_txq *txq);
  333. static void ath5k_tasklet_tx(unsigned long data);
  334. /* Beacon handling */
  335. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  336. struct ath5k_buf *bf);
  337. static void ath5k_beacon_send(struct ath5k_softc *sc);
  338. static void ath5k_beacon_config(struct ath5k_softc *sc);
  339. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  340. static void ath5k_tasklet_beacon(unsigned long data);
  341. static void ath5k_tasklet_ani(unsigned long data);
  342. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  343. {
  344. u64 tsf = ath5k_hw_get_tsf64(ah);
  345. if ((tsf & 0x7fff) < rstamp)
  346. tsf -= 0x8000;
  347. return (tsf & ~0x7fff) | rstamp;
  348. }
  349. /* Interrupt handling */
  350. static int ath5k_init(struct ath5k_softc *sc);
  351. static int ath5k_stop_locked(struct ath5k_softc *sc);
  352. static int ath5k_stop_hw(struct ath5k_softc *sc);
  353. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  354. static void ath5k_tasklet_reset(unsigned long data);
  355. static void ath5k_tasklet_calibrate(unsigned long data);
  356. /*
  357. * Module init/exit functions
  358. */
  359. static int __init
  360. init_ath5k_pci(void)
  361. {
  362. int ret;
  363. ath5k_debug_init();
  364. ret = pci_register_driver(&ath5k_pci_driver);
  365. if (ret) {
  366. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  367. return ret;
  368. }
  369. return 0;
  370. }
  371. static void __exit
  372. exit_ath5k_pci(void)
  373. {
  374. pci_unregister_driver(&ath5k_pci_driver);
  375. ath5k_debug_finish();
  376. }
  377. module_init(init_ath5k_pci);
  378. module_exit(exit_ath5k_pci);
  379. /********************\
  380. * PCI Initialization *
  381. \********************/
  382. static const char *
  383. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  384. {
  385. const char *name = "xxxxx";
  386. unsigned int i;
  387. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  388. if (srev_names[i].sr_type != type)
  389. continue;
  390. if ((val & 0xf0) == srev_names[i].sr_val)
  391. name = srev_names[i].sr_name;
  392. if ((val & 0xff) == srev_names[i].sr_val) {
  393. name = srev_names[i].sr_name;
  394. break;
  395. }
  396. }
  397. return name;
  398. }
  399. static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
  400. {
  401. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  402. return ath5k_hw_reg_read(ah, reg_offset);
  403. }
  404. static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
  405. {
  406. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  407. ath5k_hw_reg_write(ah, val, reg_offset);
  408. }
  409. static const struct ath_ops ath5k_common_ops = {
  410. .read = ath5k_ioread32,
  411. .write = ath5k_iowrite32,
  412. };
  413. static int __devinit
  414. ath5k_pci_probe(struct pci_dev *pdev,
  415. const struct pci_device_id *id)
  416. {
  417. void __iomem *mem;
  418. struct ath5k_softc *sc;
  419. struct ath_common *common;
  420. struct ieee80211_hw *hw;
  421. int ret;
  422. u8 csz;
  423. ret = pci_enable_device(pdev);
  424. if (ret) {
  425. dev_err(&pdev->dev, "can't enable device\n");
  426. goto err;
  427. }
  428. /* XXX 32-bit addressing only */
  429. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  430. if (ret) {
  431. dev_err(&pdev->dev, "32-bit DMA not available\n");
  432. goto err_dis;
  433. }
  434. /*
  435. * Cache line size is used to size and align various
  436. * structures used to communicate with the hardware.
  437. */
  438. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  439. if (csz == 0) {
  440. /*
  441. * Linux 2.4.18 (at least) writes the cache line size
  442. * register as a 16-bit wide register which is wrong.
  443. * We must have this setup properly for rx buffer
  444. * DMA to work so force a reasonable value here if it
  445. * comes up zero.
  446. */
  447. csz = L1_CACHE_BYTES >> 2;
  448. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  449. }
  450. /*
  451. * The default setting of latency timer yields poor results,
  452. * set it to the value used by other systems. It may be worth
  453. * tweaking this setting more.
  454. */
  455. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  456. /* Enable bus mastering */
  457. pci_set_master(pdev);
  458. /*
  459. * Disable the RETRY_TIMEOUT register (0x41) to keep
  460. * PCI Tx retries from interfering with C3 CPU state.
  461. */
  462. pci_write_config_byte(pdev, 0x41, 0);
  463. ret = pci_request_region(pdev, 0, "ath5k");
  464. if (ret) {
  465. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  466. goto err_dis;
  467. }
  468. mem = pci_iomap(pdev, 0, 0);
  469. if (!mem) {
  470. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  471. ret = -EIO;
  472. goto err_reg;
  473. }
  474. /*
  475. * Allocate hw (mac80211 main struct)
  476. * and hw->priv (driver private data)
  477. */
  478. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  479. if (hw == NULL) {
  480. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  481. ret = -ENOMEM;
  482. goto err_map;
  483. }
  484. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  485. /* Initialize driver private data */
  486. SET_IEEE80211_DEV(hw, &pdev->dev);
  487. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  488. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  489. IEEE80211_HW_SIGNAL_DBM |
  490. IEEE80211_HW_NOISE_DBM;
  491. hw->wiphy->interface_modes =
  492. BIT(NL80211_IFTYPE_AP) |
  493. BIT(NL80211_IFTYPE_STATION) |
  494. BIT(NL80211_IFTYPE_ADHOC) |
  495. BIT(NL80211_IFTYPE_MESH_POINT);
  496. hw->extra_tx_headroom = 2;
  497. hw->channel_change_time = 5000;
  498. sc = hw->priv;
  499. sc->hw = hw;
  500. sc->pdev = pdev;
  501. ath5k_debug_init_device(sc);
  502. /*
  503. * Mark the device as detached to avoid processing
  504. * interrupts until setup is complete.
  505. */
  506. __set_bit(ATH_STAT_INVALID, sc->status);
  507. sc->iobase = mem; /* So we can unmap it on detach */
  508. sc->opmode = NL80211_IFTYPE_STATION;
  509. sc->bintval = 1000;
  510. mutex_init(&sc->lock);
  511. spin_lock_init(&sc->rxbuflock);
  512. spin_lock_init(&sc->txbuflock);
  513. spin_lock_init(&sc->block);
  514. /* Set private data */
  515. pci_set_drvdata(pdev, hw);
  516. /* Setup interrupt handler */
  517. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  518. if (ret) {
  519. ATH5K_ERR(sc, "request_irq failed\n");
  520. goto err_free;
  521. }
  522. /*If we passed the test malloc a ath5k_hw struct*/
  523. sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
  524. if (!sc->ah) {
  525. ret = -ENOMEM;
  526. ATH5K_ERR(sc, "out of memory\n");
  527. goto err_irq;
  528. }
  529. sc->ah->ah_sc = sc;
  530. sc->ah->ah_iobase = sc->iobase;
  531. common = ath5k_hw_common(sc->ah);
  532. common->ops = &ath5k_common_ops;
  533. common->ah = sc->ah;
  534. common->hw = hw;
  535. common->cachelsz = csz << 2; /* convert to bytes */
  536. /* Initialize device */
  537. ret = ath5k_hw_attach(sc);
  538. if (ret) {
  539. goto err_free_ah;
  540. }
  541. /* set up multi-rate retry capabilities */
  542. if (sc->ah->ah_version == AR5K_AR5212) {
  543. hw->max_rates = 4;
  544. hw->max_rate_tries = 11;
  545. }
  546. /* Finish private driver data initialization */
  547. ret = ath5k_attach(pdev, hw);
  548. if (ret)
  549. goto err_ah;
  550. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  551. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  552. sc->ah->ah_mac_srev,
  553. sc->ah->ah_phy_revision);
  554. if (!sc->ah->ah_single_chip) {
  555. /* Single chip radio (!RF5111) */
  556. if (sc->ah->ah_radio_5ghz_revision &&
  557. !sc->ah->ah_radio_2ghz_revision) {
  558. /* No 5GHz support -> report 2GHz radio */
  559. if (!test_bit(AR5K_MODE_11A,
  560. sc->ah->ah_capabilities.cap_mode)) {
  561. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  562. ath5k_chip_name(AR5K_VERSION_RAD,
  563. sc->ah->ah_radio_5ghz_revision),
  564. sc->ah->ah_radio_5ghz_revision);
  565. /* No 2GHz support (5110 and some
  566. * 5Ghz only cards) -> report 5Ghz radio */
  567. } else if (!test_bit(AR5K_MODE_11B,
  568. sc->ah->ah_capabilities.cap_mode)) {
  569. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  570. ath5k_chip_name(AR5K_VERSION_RAD,
  571. sc->ah->ah_radio_5ghz_revision),
  572. sc->ah->ah_radio_5ghz_revision);
  573. /* Multiband radio */
  574. } else {
  575. ATH5K_INFO(sc, "RF%s multiband radio found"
  576. " (0x%x)\n",
  577. ath5k_chip_name(AR5K_VERSION_RAD,
  578. sc->ah->ah_radio_5ghz_revision),
  579. sc->ah->ah_radio_5ghz_revision);
  580. }
  581. }
  582. /* Multi chip radio (RF5111 - RF2111) ->
  583. * report both 2GHz/5GHz radios */
  584. else if (sc->ah->ah_radio_5ghz_revision &&
  585. sc->ah->ah_radio_2ghz_revision){
  586. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  587. ath5k_chip_name(AR5K_VERSION_RAD,
  588. sc->ah->ah_radio_5ghz_revision),
  589. sc->ah->ah_radio_5ghz_revision);
  590. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  591. ath5k_chip_name(AR5K_VERSION_RAD,
  592. sc->ah->ah_radio_2ghz_revision),
  593. sc->ah->ah_radio_2ghz_revision);
  594. }
  595. }
  596. /* ready to process interrupts */
  597. __clear_bit(ATH_STAT_INVALID, sc->status);
  598. return 0;
  599. err_ah:
  600. ath5k_hw_detach(sc->ah);
  601. err_irq:
  602. free_irq(pdev->irq, sc);
  603. err_free_ah:
  604. kfree(sc->ah);
  605. err_free:
  606. ieee80211_free_hw(hw);
  607. err_map:
  608. pci_iounmap(pdev, mem);
  609. err_reg:
  610. pci_release_region(pdev, 0);
  611. err_dis:
  612. pci_disable_device(pdev);
  613. err:
  614. return ret;
  615. }
  616. static void __devexit
  617. ath5k_pci_remove(struct pci_dev *pdev)
  618. {
  619. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  620. struct ath5k_softc *sc = hw->priv;
  621. ath5k_debug_finish_device(sc);
  622. ath5k_detach(pdev, hw);
  623. ath5k_hw_detach(sc->ah);
  624. kfree(sc->ah);
  625. free_irq(pdev->irq, sc);
  626. pci_iounmap(pdev, sc->iobase);
  627. pci_release_region(pdev, 0);
  628. pci_disable_device(pdev);
  629. ieee80211_free_hw(hw);
  630. }
  631. #ifdef CONFIG_PM
  632. static int ath5k_pci_suspend(struct device *dev)
  633. {
  634. struct ieee80211_hw *hw = pci_get_drvdata(to_pci_dev(dev));
  635. struct ath5k_softc *sc = hw->priv;
  636. ath5k_led_off(sc);
  637. return 0;
  638. }
  639. static int ath5k_pci_resume(struct device *dev)
  640. {
  641. struct pci_dev *pdev = to_pci_dev(dev);
  642. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  643. struct ath5k_softc *sc = hw->priv;
  644. /*
  645. * Suspend/Resume resets the PCI configuration space, so we have to
  646. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  647. * PCI Tx retries from interfering with C3 CPU state
  648. */
  649. pci_write_config_byte(pdev, 0x41, 0);
  650. ath5k_led_enable(sc);
  651. return 0;
  652. }
  653. #endif /* CONFIG_PM */
  654. /***********************\
  655. * Driver Initialization *
  656. \***********************/
  657. static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
  658. {
  659. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  660. struct ath5k_softc *sc = hw->priv;
  661. struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
  662. return ath_reg_notifier_apply(wiphy, request, regulatory);
  663. }
  664. static int
  665. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  666. {
  667. struct ath5k_softc *sc = hw->priv;
  668. struct ath5k_hw *ah = sc->ah;
  669. struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
  670. u8 mac[ETH_ALEN] = {};
  671. int ret;
  672. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  673. /*
  674. * Check if the MAC has multi-rate retry support.
  675. * We do this by trying to setup a fake extended
  676. * descriptor. MAC's that don't have support will
  677. * return false w/o doing anything. MAC's that do
  678. * support it will return true w/o doing anything.
  679. */
  680. ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  681. if (ret < 0)
  682. goto err;
  683. if (ret > 0)
  684. __set_bit(ATH_STAT_MRRETRY, sc->status);
  685. /*
  686. * Collect the channel list. The 802.11 layer
  687. * is resposible for filtering this list based
  688. * on settings like the phy mode and regulatory
  689. * domain restrictions.
  690. */
  691. ret = ath5k_setup_bands(hw);
  692. if (ret) {
  693. ATH5K_ERR(sc, "can't get channels\n");
  694. goto err;
  695. }
  696. /* NB: setup here so ath5k_rate_update is happy */
  697. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  698. ath5k_setcurmode(sc, AR5K_MODE_11A);
  699. else
  700. ath5k_setcurmode(sc, AR5K_MODE_11B);
  701. /*
  702. * Allocate tx+rx descriptors and populate the lists.
  703. */
  704. ret = ath5k_desc_alloc(sc, pdev);
  705. if (ret) {
  706. ATH5K_ERR(sc, "can't allocate descriptors\n");
  707. goto err;
  708. }
  709. /*
  710. * Allocate hardware transmit queues: one queue for
  711. * beacon frames and one data queue for each QoS
  712. * priority. Note that hw functions handle reseting
  713. * these queues at the needed time.
  714. */
  715. ret = ath5k_beaconq_setup(ah);
  716. if (ret < 0) {
  717. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  718. goto err_desc;
  719. }
  720. sc->bhalq = ret;
  721. sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
  722. if (IS_ERR(sc->cabq)) {
  723. ATH5K_ERR(sc, "can't setup cab queue\n");
  724. ret = PTR_ERR(sc->cabq);
  725. goto err_bhal;
  726. }
  727. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  728. if (IS_ERR(sc->txq)) {
  729. ATH5K_ERR(sc, "can't setup xmit queue\n");
  730. ret = PTR_ERR(sc->txq);
  731. goto err_queues;
  732. }
  733. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  734. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  735. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  736. tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
  737. tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
  738. tasklet_init(&sc->ani_tasklet, ath5k_tasklet_ani, (unsigned long)sc);
  739. ret = ath5k_eeprom_read_mac(ah, mac);
  740. if (ret) {
  741. ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
  742. sc->pdev->device);
  743. goto err_queues;
  744. }
  745. SET_IEEE80211_PERM_ADDR(hw, mac);
  746. /* All MAC address bits matter for ACKs */
  747. memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
  748. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  749. regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
  750. ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
  751. if (ret) {
  752. ATH5K_ERR(sc, "can't initialize regulatory system\n");
  753. goto err_queues;
  754. }
  755. ret = ieee80211_register_hw(hw);
  756. if (ret) {
  757. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  758. goto err_queues;
  759. }
  760. if (!ath_is_world_regd(regulatory))
  761. regulatory_hint(hw->wiphy, regulatory->alpha2);
  762. ath5k_init_leds(sc);
  763. return 0;
  764. err_queues:
  765. ath5k_txq_release(sc);
  766. err_bhal:
  767. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  768. err_desc:
  769. ath5k_desc_free(sc, pdev);
  770. err:
  771. return ret;
  772. }
  773. static void
  774. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  775. {
  776. struct ath5k_softc *sc = hw->priv;
  777. /*
  778. * NB: the order of these is important:
  779. * o call the 802.11 layer before detaching ath5k_hw to
  780. * insure callbacks into the driver to delete global
  781. * key cache entries can be handled
  782. * o reclaim the tx queue data structures after calling
  783. * the 802.11 layer as we'll get called back to reclaim
  784. * node state and potentially want to use them
  785. * o to cleanup the tx queues the hal is called, so detach
  786. * it last
  787. * XXX: ??? detach ath5k_hw ???
  788. * Other than that, it's straightforward...
  789. */
  790. ieee80211_unregister_hw(hw);
  791. ath5k_desc_free(sc, pdev);
  792. ath5k_txq_release(sc);
  793. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  794. ath5k_unregister_leds(sc);
  795. /*
  796. * NB: can't reclaim these until after ieee80211_ifdetach
  797. * returns because we'll get called back to reclaim node
  798. * state and potentially want to use them.
  799. */
  800. }
  801. /********************\
  802. * Channel/mode setup *
  803. \********************/
  804. /*
  805. * Convert IEEE channel number to MHz frequency.
  806. */
  807. static inline short
  808. ath5k_ieee2mhz(short chan)
  809. {
  810. if (chan <= 14 || chan >= 27)
  811. return ieee80211chan2mhz(chan);
  812. else
  813. return 2212 + chan * 20;
  814. }
  815. /*
  816. * Returns true for the channel numbers used without all_channels modparam.
  817. */
  818. static bool ath5k_is_standard_channel(short chan)
  819. {
  820. return ((chan <= 14) ||
  821. /* UNII 1,2 */
  822. ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
  823. /* midband */
  824. ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
  825. /* UNII-3 */
  826. ((chan & 3) == 1 && chan >= 149 && chan <= 165));
  827. }
  828. static unsigned int
  829. ath5k_copy_channels(struct ath5k_hw *ah,
  830. struct ieee80211_channel *channels,
  831. unsigned int mode,
  832. unsigned int max)
  833. {
  834. unsigned int i, count, size, chfreq, freq, ch;
  835. if (!test_bit(mode, ah->ah_modes))
  836. return 0;
  837. switch (mode) {
  838. case AR5K_MODE_11A:
  839. case AR5K_MODE_11A_TURBO:
  840. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  841. size = 220 ;
  842. chfreq = CHANNEL_5GHZ;
  843. break;
  844. case AR5K_MODE_11B:
  845. case AR5K_MODE_11G:
  846. case AR5K_MODE_11G_TURBO:
  847. size = 26;
  848. chfreq = CHANNEL_2GHZ;
  849. break;
  850. default:
  851. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  852. return 0;
  853. }
  854. for (i = 0, count = 0; i < size && max > 0; i++) {
  855. ch = i + 1 ;
  856. freq = ath5k_ieee2mhz(ch);
  857. /* Check if channel is supported by the chipset */
  858. if (!ath5k_channel_ok(ah, freq, chfreq))
  859. continue;
  860. if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
  861. continue;
  862. /* Write channel info and increment counter */
  863. channels[count].center_freq = freq;
  864. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  865. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  866. switch (mode) {
  867. case AR5K_MODE_11A:
  868. case AR5K_MODE_11G:
  869. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  870. break;
  871. case AR5K_MODE_11A_TURBO:
  872. case AR5K_MODE_11G_TURBO:
  873. channels[count].hw_value = chfreq |
  874. CHANNEL_OFDM | CHANNEL_TURBO;
  875. break;
  876. case AR5K_MODE_11B:
  877. channels[count].hw_value = CHANNEL_B;
  878. }
  879. count++;
  880. max--;
  881. }
  882. return count;
  883. }
  884. static void
  885. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  886. {
  887. u8 i;
  888. for (i = 0; i < AR5K_MAX_RATES; i++)
  889. sc->rate_idx[b->band][i] = -1;
  890. for (i = 0; i < b->n_bitrates; i++) {
  891. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  892. if (b->bitrates[i].hw_value_short)
  893. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  894. }
  895. }
  896. static int
  897. ath5k_setup_bands(struct ieee80211_hw *hw)
  898. {
  899. struct ath5k_softc *sc = hw->priv;
  900. struct ath5k_hw *ah = sc->ah;
  901. struct ieee80211_supported_band *sband;
  902. int max_c, count_c = 0;
  903. int i;
  904. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  905. max_c = ARRAY_SIZE(sc->channels);
  906. /* 2GHz band */
  907. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  908. sband->band = IEEE80211_BAND_2GHZ;
  909. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  910. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  911. /* G mode */
  912. memcpy(sband->bitrates, &ath5k_rates[0],
  913. sizeof(struct ieee80211_rate) * 12);
  914. sband->n_bitrates = 12;
  915. sband->channels = sc->channels;
  916. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  917. AR5K_MODE_11G, max_c);
  918. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  919. count_c = sband->n_channels;
  920. max_c -= count_c;
  921. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  922. /* B mode */
  923. memcpy(sband->bitrates, &ath5k_rates[0],
  924. sizeof(struct ieee80211_rate) * 4);
  925. sband->n_bitrates = 4;
  926. /* 5211 only supports B rates and uses 4bit rate codes
  927. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  928. * fix them up here:
  929. */
  930. if (ah->ah_version == AR5K_AR5211) {
  931. for (i = 0; i < 4; i++) {
  932. sband->bitrates[i].hw_value =
  933. sband->bitrates[i].hw_value & 0xF;
  934. sband->bitrates[i].hw_value_short =
  935. sband->bitrates[i].hw_value_short & 0xF;
  936. }
  937. }
  938. sband->channels = sc->channels;
  939. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  940. AR5K_MODE_11B, max_c);
  941. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  942. count_c = sband->n_channels;
  943. max_c -= count_c;
  944. }
  945. ath5k_setup_rate_idx(sc, sband);
  946. /* 5GHz band, A mode */
  947. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  948. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  949. sband->band = IEEE80211_BAND_5GHZ;
  950. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  951. memcpy(sband->bitrates, &ath5k_rates[4],
  952. sizeof(struct ieee80211_rate) * 8);
  953. sband->n_bitrates = 8;
  954. sband->channels = &sc->channels[count_c];
  955. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  956. AR5K_MODE_11A, max_c);
  957. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  958. }
  959. ath5k_setup_rate_idx(sc, sband);
  960. ath5k_debug_dump_bands(sc);
  961. return 0;
  962. }
  963. /*
  964. * Set/change channels. We always reset the chip.
  965. * To accomplish this we must first cleanup any pending DMA,
  966. * then restart stuff after a la ath5k_init.
  967. *
  968. * Called with sc->lock.
  969. */
  970. static int
  971. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  972. {
  973. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  974. sc->curchan->center_freq, chan->center_freq);
  975. /*
  976. * To switch channels clear any pending DMA operations;
  977. * wait long enough for the RX fifo to drain, reset the
  978. * hardware at the new frequency, and then re-enable
  979. * the relevant bits of the h/w.
  980. */
  981. return ath5k_reset(sc, chan);
  982. }
  983. static void
  984. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  985. {
  986. sc->curmode = mode;
  987. if (mode == AR5K_MODE_11A) {
  988. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  989. } else {
  990. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  991. }
  992. }
  993. static void
  994. ath5k_mode_setup(struct ath5k_softc *sc)
  995. {
  996. struct ath5k_hw *ah = sc->ah;
  997. u32 rfilt;
  998. /* configure rx filter */
  999. rfilt = sc->filter_flags;
  1000. ath5k_hw_set_rx_filter(ah, rfilt);
  1001. if (ath5k_hw_hasbssidmask(ah))
  1002. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  1003. /* configure operational mode */
  1004. ath5k_hw_set_opmode(ah, sc->opmode);
  1005. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "mode setup opmode %d\n", sc->opmode);
  1006. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  1007. }
  1008. static inline int
  1009. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  1010. {
  1011. int rix;
  1012. /* return base rate on errors */
  1013. if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
  1014. "hw_rix out of bounds: %x\n", hw_rix))
  1015. return 0;
  1016. rix = sc->rate_idx[sc->curband->band][hw_rix];
  1017. if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
  1018. rix = 0;
  1019. return rix;
  1020. }
  1021. /***************\
  1022. * Buffers setup *
  1023. \***************/
  1024. static
  1025. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
  1026. {
  1027. struct ath_common *common = ath5k_hw_common(sc->ah);
  1028. struct sk_buff *skb;
  1029. /*
  1030. * Allocate buffer with headroom_needed space for the
  1031. * fake physical layer header at the start.
  1032. */
  1033. skb = ath_rxbuf_alloc(common,
  1034. common->rx_bufsize,
  1035. GFP_ATOMIC);
  1036. if (!skb) {
  1037. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  1038. common->rx_bufsize);
  1039. return NULL;
  1040. }
  1041. *skb_addr = pci_map_single(sc->pdev,
  1042. skb->data, common->rx_bufsize,
  1043. PCI_DMA_FROMDEVICE);
  1044. if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
  1045. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  1046. dev_kfree_skb(skb);
  1047. return NULL;
  1048. }
  1049. return skb;
  1050. }
  1051. static int
  1052. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1053. {
  1054. struct ath5k_hw *ah = sc->ah;
  1055. struct sk_buff *skb = bf->skb;
  1056. struct ath5k_desc *ds;
  1057. if (!skb) {
  1058. skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
  1059. if (!skb)
  1060. return -ENOMEM;
  1061. bf->skb = skb;
  1062. }
  1063. /*
  1064. * Setup descriptors. For receive we always terminate
  1065. * the descriptor list with a self-linked entry so we'll
  1066. * not get overrun under high load (as can happen with a
  1067. * 5212 when ANI processing enables PHY error frames).
  1068. *
  1069. * To insure the last descriptor is self-linked we create
  1070. * each descriptor as self-linked and add it to the end. As
  1071. * each additional descriptor is added the previous self-linked
  1072. * entry is ``fixed'' naturally. This should be safe even
  1073. * if DMA is happening. When processing RX interrupts we
  1074. * never remove/process the last, self-linked, entry on the
  1075. * descriptor list. This insures the hardware always has
  1076. * someplace to write a new frame.
  1077. */
  1078. ds = bf->desc;
  1079. ds->ds_link = bf->daddr; /* link to self */
  1080. ds->ds_data = bf->skbaddr;
  1081. ah->ah_setup_rx_desc(ah, ds,
  1082. skb_tailroom(skb), /* buffer size */
  1083. 0);
  1084. if (sc->rxlink != NULL)
  1085. *sc->rxlink = bf->daddr;
  1086. sc->rxlink = &ds->ds_link;
  1087. return 0;
  1088. }
  1089. static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
  1090. {
  1091. struct ieee80211_hdr *hdr;
  1092. enum ath5k_pkt_type htype;
  1093. __le16 fc;
  1094. hdr = (struct ieee80211_hdr *)skb->data;
  1095. fc = hdr->frame_control;
  1096. if (ieee80211_is_beacon(fc))
  1097. htype = AR5K_PKT_TYPE_BEACON;
  1098. else if (ieee80211_is_probe_resp(fc))
  1099. htype = AR5K_PKT_TYPE_PROBE_RESP;
  1100. else if (ieee80211_is_atim(fc))
  1101. htype = AR5K_PKT_TYPE_ATIM;
  1102. else if (ieee80211_is_pspoll(fc))
  1103. htype = AR5K_PKT_TYPE_PSPOLL;
  1104. else
  1105. htype = AR5K_PKT_TYPE_NORMAL;
  1106. return htype;
  1107. }
  1108. static int
  1109. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
  1110. struct ath5k_txq *txq, int padsize)
  1111. {
  1112. struct ath5k_hw *ah = sc->ah;
  1113. struct ath5k_desc *ds = bf->desc;
  1114. struct sk_buff *skb = bf->skb;
  1115. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1116. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1117. struct ieee80211_rate *rate;
  1118. unsigned int mrr_rate[3], mrr_tries[3];
  1119. int i, ret;
  1120. u16 hw_rate;
  1121. u16 cts_rate = 0;
  1122. u16 duration = 0;
  1123. u8 rc_flags;
  1124. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1125. /* XXX endianness */
  1126. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1127. PCI_DMA_TODEVICE);
  1128. rate = ieee80211_get_tx_rate(sc->hw, info);
  1129. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1130. flags |= AR5K_TXDESC_NOACK;
  1131. rc_flags = info->control.rates[0].flags;
  1132. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  1133. rate->hw_value_short : rate->hw_value;
  1134. pktlen = skb->len;
  1135. /* FIXME: If we are in g mode and rate is a CCK rate
  1136. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1137. * from tx power (value is in dB units already) */
  1138. if (info->control.hw_key) {
  1139. keyidx = info->control.hw_key->hw_key_idx;
  1140. pktlen += info->control.hw_key->icv_len;
  1141. }
  1142. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  1143. flags |= AR5K_TXDESC_RTSENA;
  1144. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1145. duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
  1146. sc->vif, pktlen, info));
  1147. }
  1148. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  1149. flags |= AR5K_TXDESC_CTSENA;
  1150. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1151. duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
  1152. sc->vif, pktlen, info));
  1153. }
  1154. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1155. ieee80211_get_hdrlen_from_skb(skb), padsize,
  1156. get_hw_packet_type(skb),
  1157. (sc->power_level * 2),
  1158. hw_rate,
  1159. info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
  1160. cts_rate, duration);
  1161. if (ret)
  1162. goto err_unmap;
  1163. memset(mrr_rate, 0, sizeof(mrr_rate));
  1164. memset(mrr_tries, 0, sizeof(mrr_tries));
  1165. for (i = 0; i < 3; i++) {
  1166. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  1167. if (!rate)
  1168. break;
  1169. mrr_rate[i] = rate->hw_value;
  1170. mrr_tries[i] = info->control.rates[i + 1].count;
  1171. }
  1172. ah->ah_setup_mrr_tx_desc(ah, ds,
  1173. mrr_rate[0], mrr_tries[0],
  1174. mrr_rate[1], mrr_tries[1],
  1175. mrr_rate[2], mrr_tries[2]);
  1176. ds->ds_link = 0;
  1177. ds->ds_data = bf->skbaddr;
  1178. spin_lock_bh(&txq->lock);
  1179. list_add_tail(&bf->list, &txq->q);
  1180. if (txq->link == NULL) /* is this first packet? */
  1181. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  1182. else /* no, so only link it */
  1183. *txq->link = bf->daddr;
  1184. txq->link = &ds->ds_link;
  1185. ath5k_hw_start_tx_dma(ah, txq->qnum);
  1186. mmiowb();
  1187. spin_unlock_bh(&txq->lock);
  1188. return 0;
  1189. err_unmap:
  1190. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1191. return ret;
  1192. }
  1193. /*******************\
  1194. * Descriptors setup *
  1195. \*******************/
  1196. static int
  1197. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1198. {
  1199. struct ath5k_desc *ds;
  1200. struct ath5k_buf *bf;
  1201. dma_addr_t da;
  1202. unsigned int i;
  1203. int ret;
  1204. /* allocate descriptors */
  1205. sc->desc_len = sizeof(struct ath5k_desc) *
  1206. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1207. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1208. if (sc->desc == NULL) {
  1209. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1210. ret = -ENOMEM;
  1211. goto err;
  1212. }
  1213. ds = sc->desc;
  1214. da = sc->desc_daddr;
  1215. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1216. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1217. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1218. sizeof(struct ath5k_buf), GFP_KERNEL);
  1219. if (bf == NULL) {
  1220. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1221. ret = -ENOMEM;
  1222. goto err_free;
  1223. }
  1224. sc->bufptr = bf;
  1225. INIT_LIST_HEAD(&sc->rxbuf);
  1226. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1227. bf->desc = ds;
  1228. bf->daddr = da;
  1229. list_add_tail(&bf->list, &sc->rxbuf);
  1230. }
  1231. INIT_LIST_HEAD(&sc->txbuf);
  1232. sc->txbuf_len = ATH_TXBUF;
  1233. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1234. da += sizeof(*ds)) {
  1235. bf->desc = ds;
  1236. bf->daddr = da;
  1237. list_add_tail(&bf->list, &sc->txbuf);
  1238. }
  1239. /* beacon buffer */
  1240. bf->desc = ds;
  1241. bf->daddr = da;
  1242. sc->bbuf = bf;
  1243. return 0;
  1244. err_free:
  1245. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1246. err:
  1247. sc->desc = NULL;
  1248. return ret;
  1249. }
  1250. static void
  1251. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1252. {
  1253. struct ath5k_buf *bf;
  1254. ath5k_txbuf_free(sc, sc->bbuf);
  1255. list_for_each_entry(bf, &sc->txbuf, list)
  1256. ath5k_txbuf_free(sc, bf);
  1257. list_for_each_entry(bf, &sc->rxbuf, list)
  1258. ath5k_rxbuf_free(sc, bf);
  1259. /* Free memory associated with all descriptors */
  1260. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1261. kfree(sc->bufptr);
  1262. sc->bufptr = NULL;
  1263. }
  1264. /**************\
  1265. * Queues setup *
  1266. \**************/
  1267. static struct ath5k_txq *
  1268. ath5k_txq_setup(struct ath5k_softc *sc,
  1269. int qtype, int subtype)
  1270. {
  1271. struct ath5k_hw *ah = sc->ah;
  1272. struct ath5k_txq *txq;
  1273. struct ath5k_txq_info qi = {
  1274. .tqi_subtype = subtype,
  1275. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1276. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1277. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1278. };
  1279. int qnum;
  1280. /*
  1281. * Enable interrupts only for EOL and DESC conditions.
  1282. * We mark tx descriptors to receive a DESC interrupt
  1283. * when a tx queue gets deep; otherwise waiting for the
  1284. * EOL to reap descriptors. Note that this is done to
  1285. * reduce interrupt load and this only defers reaping
  1286. * descriptors, never transmitting frames. Aside from
  1287. * reducing interrupts this also permits more concurrency.
  1288. * The only potential downside is if the tx queue backs
  1289. * up in which case the top half of the kernel may backup
  1290. * due to a lack of tx descriptors.
  1291. */
  1292. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1293. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1294. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1295. if (qnum < 0) {
  1296. /*
  1297. * NB: don't print a message, this happens
  1298. * normally on parts with too few tx queues
  1299. */
  1300. return ERR_PTR(qnum);
  1301. }
  1302. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1303. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1304. qnum, ARRAY_SIZE(sc->txqs));
  1305. ath5k_hw_release_tx_queue(ah, qnum);
  1306. return ERR_PTR(-EINVAL);
  1307. }
  1308. txq = &sc->txqs[qnum];
  1309. if (!txq->setup) {
  1310. txq->qnum = qnum;
  1311. txq->link = NULL;
  1312. INIT_LIST_HEAD(&txq->q);
  1313. spin_lock_init(&txq->lock);
  1314. txq->setup = true;
  1315. }
  1316. return &sc->txqs[qnum];
  1317. }
  1318. static int
  1319. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1320. {
  1321. struct ath5k_txq_info qi = {
  1322. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1323. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1324. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1325. /* NB: for dynamic turbo, don't enable any other interrupts */
  1326. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1327. };
  1328. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1329. }
  1330. static int
  1331. ath5k_beaconq_config(struct ath5k_softc *sc)
  1332. {
  1333. struct ath5k_hw *ah = sc->ah;
  1334. struct ath5k_txq_info qi;
  1335. int ret;
  1336. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1337. if (ret)
  1338. goto err;
  1339. if (sc->opmode == NL80211_IFTYPE_AP ||
  1340. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  1341. /*
  1342. * Always burst out beacon and CAB traffic
  1343. * (aifs = cwmin = cwmax = 0)
  1344. */
  1345. qi.tqi_aifs = 0;
  1346. qi.tqi_cw_min = 0;
  1347. qi.tqi_cw_max = 0;
  1348. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1349. /*
  1350. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1351. */
  1352. qi.tqi_aifs = 0;
  1353. qi.tqi_cw_min = 0;
  1354. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1355. }
  1356. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1357. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1358. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1359. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  1360. if (ret) {
  1361. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1362. "hardware queue!\n", __func__);
  1363. goto err;
  1364. }
  1365. ret = ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */
  1366. if (ret)
  1367. goto err;
  1368. /* reconfigure cabq with ready time to 80% of beacon_interval */
  1369. ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  1370. if (ret)
  1371. goto err;
  1372. qi.tqi_ready_time = (sc->bintval * 80) / 100;
  1373. ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  1374. if (ret)
  1375. goto err;
  1376. ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
  1377. err:
  1378. return ret;
  1379. }
  1380. static void
  1381. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1382. {
  1383. struct ath5k_buf *bf, *bf0;
  1384. /*
  1385. * NB: this assumes output has been stopped and
  1386. * we do not need to block ath5k_tx_tasklet
  1387. */
  1388. spin_lock_bh(&txq->lock);
  1389. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1390. ath5k_debug_printtxbuf(sc, bf);
  1391. ath5k_txbuf_free(sc, bf);
  1392. spin_lock_bh(&sc->txbuflock);
  1393. list_move_tail(&bf->list, &sc->txbuf);
  1394. sc->txbuf_len++;
  1395. spin_unlock_bh(&sc->txbuflock);
  1396. }
  1397. txq->link = NULL;
  1398. spin_unlock_bh(&txq->lock);
  1399. }
  1400. /*
  1401. * Drain the transmit queues and reclaim resources.
  1402. */
  1403. static void
  1404. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1405. {
  1406. struct ath5k_hw *ah = sc->ah;
  1407. unsigned int i;
  1408. /* XXX return value */
  1409. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1410. /* don't touch the hardware if marked invalid */
  1411. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1412. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1413. ath5k_hw_get_txdp(ah, sc->bhalq));
  1414. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1415. if (sc->txqs[i].setup) {
  1416. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1417. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1418. "link %p\n",
  1419. sc->txqs[i].qnum,
  1420. ath5k_hw_get_txdp(ah,
  1421. sc->txqs[i].qnum),
  1422. sc->txqs[i].link);
  1423. }
  1424. }
  1425. ieee80211_wake_queues(sc->hw); /* XXX move to callers */
  1426. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1427. if (sc->txqs[i].setup)
  1428. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1429. }
  1430. static void
  1431. ath5k_txq_release(struct ath5k_softc *sc)
  1432. {
  1433. struct ath5k_txq *txq = sc->txqs;
  1434. unsigned int i;
  1435. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1436. if (txq->setup) {
  1437. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1438. txq->setup = false;
  1439. }
  1440. }
  1441. /*************\
  1442. * RX Handling *
  1443. \*************/
  1444. /*
  1445. * Enable the receive h/w following a reset.
  1446. */
  1447. static int
  1448. ath5k_rx_start(struct ath5k_softc *sc)
  1449. {
  1450. struct ath5k_hw *ah = sc->ah;
  1451. struct ath_common *common = ath5k_hw_common(ah);
  1452. struct ath5k_buf *bf;
  1453. int ret;
  1454. common->rx_bufsize = roundup(IEEE80211_MAX_LEN, common->cachelsz);
  1455. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
  1456. common->cachelsz, common->rx_bufsize);
  1457. spin_lock_bh(&sc->rxbuflock);
  1458. sc->rxlink = NULL;
  1459. list_for_each_entry(bf, &sc->rxbuf, list) {
  1460. ret = ath5k_rxbuf_setup(sc, bf);
  1461. if (ret != 0) {
  1462. spin_unlock_bh(&sc->rxbuflock);
  1463. goto err;
  1464. }
  1465. }
  1466. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1467. ath5k_hw_set_rxdp(ah, bf->daddr);
  1468. spin_unlock_bh(&sc->rxbuflock);
  1469. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  1470. ath5k_mode_setup(sc); /* set filters, etc. */
  1471. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1472. return 0;
  1473. err:
  1474. return ret;
  1475. }
  1476. /*
  1477. * Disable the receive h/w in preparation for a reset.
  1478. */
  1479. static void
  1480. ath5k_rx_stop(struct ath5k_softc *sc)
  1481. {
  1482. struct ath5k_hw *ah = sc->ah;
  1483. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  1484. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1485. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1486. ath5k_debug_printrxbuffs(sc, ah);
  1487. sc->rxlink = NULL; /* just in case */
  1488. }
  1489. static unsigned int
  1490. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1491. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1492. {
  1493. struct ath5k_hw *ah = sc->ah;
  1494. struct ath_common *common = ath5k_hw_common(ah);
  1495. struct ieee80211_hdr *hdr = (void *)skb->data;
  1496. unsigned int keyix, hlen;
  1497. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1498. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1499. return RX_FLAG_DECRYPTED;
  1500. /* Apparently when a default key is used to decrypt the packet
  1501. the hw does not set the index used to decrypt. In such cases
  1502. get the index from the packet. */
  1503. hlen = ieee80211_hdrlen(hdr->frame_control);
  1504. if (ieee80211_has_protected(hdr->frame_control) &&
  1505. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1506. skb->len >= hlen + 4) {
  1507. keyix = skb->data[hlen + 3] >> 6;
  1508. if (test_bit(keyix, common->keymap))
  1509. return RX_FLAG_DECRYPTED;
  1510. }
  1511. return 0;
  1512. }
  1513. static void
  1514. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1515. struct ieee80211_rx_status *rxs)
  1516. {
  1517. struct ath_common *common = ath5k_hw_common(sc->ah);
  1518. u64 tsf, bc_tstamp;
  1519. u32 hw_tu;
  1520. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1521. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1522. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1523. memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
  1524. /*
  1525. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1526. * have updated the local TSF. We have to work around various
  1527. * hardware bugs, though...
  1528. */
  1529. tsf = ath5k_hw_get_tsf64(sc->ah);
  1530. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1531. hw_tu = TSF_TO_TU(tsf);
  1532. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1533. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1534. (unsigned long long)bc_tstamp,
  1535. (unsigned long long)rxs->mactime,
  1536. (unsigned long long)(rxs->mactime - bc_tstamp),
  1537. (unsigned long long)tsf);
  1538. /*
  1539. * Sometimes the HW will give us a wrong tstamp in the rx
  1540. * status, causing the timestamp extension to go wrong.
  1541. * (This seems to happen especially with beacon frames bigger
  1542. * than 78 byte (incl. FCS))
  1543. * But we know that the receive timestamp must be later than the
  1544. * timestamp of the beacon since HW must have synced to that.
  1545. *
  1546. * NOTE: here we assume mactime to be after the frame was
  1547. * received, not like mac80211 which defines it at the start.
  1548. */
  1549. if (bc_tstamp > rxs->mactime) {
  1550. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1551. "fixing mactime from %llx to %llx\n",
  1552. (unsigned long long)rxs->mactime,
  1553. (unsigned long long)tsf);
  1554. rxs->mactime = tsf;
  1555. }
  1556. /*
  1557. * Local TSF might have moved higher than our beacon timers,
  1558. * in that case we have to update them to continue sending
  1559. * beacons. This also takes care of synchronizing beacon sending
  1560. * times with other stations.
  1561. */
  1562. if (hw_tu >= sc->nexttbtt)
  1563. ath5k_beacon_update_timers(sc, bc_tstamp);
  1564. }
  1565. }
  1566. static void
  1567. ath5k_update_beacon_rssi(struct ath5k_softc *sc, struct sk_buff *skb, int rssi)
  1568. {
  1569. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1570. struct ath5k_hw *ah = sc->ah;
  1571. struct ath_common *common = ath5k_hw_common(ah);
  1572. /* only beacons from our BSSID */
  1573. if (!ieee80211_is_beacon(mgmt->frame_control) ||
  1574. memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
  1575. return;
  1576. ah->ah_beacon_rssi_avg = ath5k_moving_average(ah->ah_beacon_rssi_avg,
  1577. rssi);
  1578. /* in IBSS mode we should keep RSSI statistics per neighbour */
  1579. /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
  1580. }
  1581. /*
  1582. * Compute padding position. skb must contains an IEEE 802.11 frame
  1583. */
  1584. static int ath5k_common_padpos(struct sk_buff *skb)
  1585. {
  1586. struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
  1587. __le16 frame_control = hdr->frame_control;
  1588. int padpos = 24;
  1589. if (ieee80211_has_a4(frame_control)) {
  1590. padpos += ETH_ALEN;
  1591. }
  1592. if (ieee80211_is_data_qos(frame_control)) {
  1593. padpos += IEEE80211_QOS_CTL_LEN;
  1594. }
  1595. return padpos;
  1596. }
  1597. /*
  1598. * This function expects a 802.11 frame and returns the number of
  1599. * bytes added, or -1 if we don't have enought header room.
  1600. */
  1601. static int ath5k_add_padding(struct sk_buff *skb)
  1602. {
  1603. int padpos = ath5k_common_padpos(skb);
  1604. int padsize = padpos & 3;
  1605. if (padsize && skb->len>padpos) {
  1606. if (skb_headroom(skb) < padsize)
  1607. return -1;
  1608. skb_push(skb, padsize);
  1609. memmove(skb->data, skb->data+padsize, padpos);
  1610. return padsize;
  1611. }
  1612. return 0;
  1613. }
  1614. /*
  1615. * This function expects a 802.11 frame and returns the number of
  1616. * bytes removed
  1617. */
  1618. static int ath5k_remove_padding(struct sk_buff *skb)
  1619. {
  1620. int padpos = ath5k_common_padpos(skb);
  1621. int padsize = padpos & 3;
  1622. if (padsize && skb->len>=padpos+padsize) {
  1623. memmove(skb->data + padsize, skb->data, padpos);
  1624. skb_pull(skb, padsize);
  1625. return padsize;
  1626. }
  1627. return 0;
  1628. }
  1629. static void
  1630. ath5k_tasklet_rx(unsigned long data)
  1631. {
  1632. struct ieee80211_rx_status *rxs;
  1633. struct ath5k_rx_status rs = {};
  1634. struct sk_buff *skb, *next_skb;
  1635. dma_addr_t next_skb_addr;
  1636. struct ath5k_softc *sc = (void *)data;
  1637. struct ath5k_hw *ah = sc->ah;
  1638. struct ath_common *common = ath5k_hw_common(ah);
  1639. struct ath5k_buf *bf;
  1640. struct ath5k_desc *ds;
  1641. int ret;
  1642. int rx_flag;
  1643. spin_lock(&sc->rxbuflock);
  1644. if (list_empty(&sc->rxbuf)) {
  1645. ATH5K_WARN(sc, "empty rx buf pool\n");
  1646. goto unlock;
  1647. }
  1648. do {
  1649. rx_flag = 0;
  1650. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1651. BUG_ON(bf->skb == NULL);
  1652. skb = bf->skb;
  1653. ds = bf->desc;
  1654. /* bail if HW is still using self-linked descriptor */
  1655. if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
  1656. break;
  1657. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1658. if (unlikely(ret == -EINPROGRESS))
  1659. break;
  1660. else if (unlikely(ret)) {
  1661. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1662. sc->stats.rxerr_proc++;
  1663. spin_unlock(&sc->rxbuflock);
  1664. return;
  1665. }
  1666. sc->stats.rx_all_count++;
  1667. if (unlikely(rs.rs_more)) {
  1668. ATH5K_WARN(sc, "unsupported jumbo\n");
  1669. sc->stats.rxerr_jumbo++;
  1670. goto next;
  1671. }
  1672. if (unlikely(rs.rs_status)) {
  1673. if (rs.rs_status & AR5K_RXERR_CRC)
  1674. sc->stats.rxerr_crc++;
  1675. if (rs.rs_status & AR5K_RXERR_FIFO)
  1676. sc->stats.rxerr_fifo++;
  1677. if (rs.rs_status & AR5K_RXERR_PHY) {
  1678. sc->stats.rxerr_phy++;
  1679. if (rs.rs_phyerr > 0 && rs.rs_phyerr < 32)
  1680. sc->stats.rxerr_phy_code[rs.rs_phyerr]++;
  1681. goto next;
  1682. }
  1683. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1684. /*
  1685. * Decrypt error. If the error occurred
  1686. * because there was no hardware key, then
  1687. * let the frame through so the upper layers
  1688. * can process it. This is necessary for 5210
  1689. * parts which have no way to setup a ``clear''
  1690. * key cache entry.
  1691. *
  1692. * XXX do key cache faulting
  1693. */
  1694. sc->stats.rxerr_decrypt++;
  1695. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1696. !(rs.rs_status & AR5K_RXERR_CRC))
  1697. goto accept;
  1698. }
  1699. if (rs.rs_status & AR5K_RXERR_MIC) {
  1700. rx_flag |= RX_FLAG_MMIC_ERROR;
  1701. sc->stats.rxerr_mic++;
  1702. goto accept;
  1703. }
  1704. /* let crypto-error packets fall through in MNTR */
  1705. if ((rs.rs_status &
  1706. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1707. sc->opmode != NL80211_IFTYPE_MONITOR)
  1708. goto next;
  1709. }
  1710. accept:
  1711. next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
  1712. /*
  1713. * If we can't replace bf->skb with a new skb under memory
  1714. * pressure, just skip this packet
  1715. */
  1716. if (!next_skb)
  1717. goto next;
  1718. pci_unmap_single(sc->pdev, bf->skbaddr, common->rx_bufsize,
  1719. PCI_DMA_FROMDEVICE);
  1720. skb_put(skb, rs.rs_datalen);
  1721. /* The MAC header is padded to have 32-bit boundary if the
  1722. * packet payload is non-zero. The general calculation for
  1723. * padsize would take into account odd header lengths:
  1724. * padsize = (4 - hdrlen % 4) % 4; However, since only
  1725. * even-length headers are used, padding can only be 0 or 2
  1726. * bytes and we can optimize this a bit. In addition, we must
  1727. * not try to remove padding from short control frames that do
  1728. * not have payload. */
  1729. ath5k_remove_padding(skb);
  1730. rxs = IEEE80211_SKB_RXCB(skb);
  1731. /*
  1732. * always extend the mac timestamp, since this information is
  1733. * also needed for proper IBSS merging.
  1734. *
  1735. * XXX: it might be too late to do it here, since rs_tstamp is
  1736. * 15bit only. that means TSF extension has to be done within
  1737. * 32768usec (about 32ms). it might be necessary to move this to
  1738. * the interrupt handler, like it is done in madwifi.
  1739. *
  1740. * Unfortunately we don't know when the hardware takes the rx
  1741. * timestamp (beginning of phy frame, data frame, end of rx?).
  1742. * The only thing we know is that it is hardware specific...
  1743. * On AR5213 it seems the rx timestamp is at the end of the
  1744. * frame, but i'm not sure.
  1745. *
  1746. * NOTE: mac80211 defines mactime at the beginning of the first
  1747. * data symbol. Since we don't have any time references it's
  1748. * impossible to comply to that. This affects IBSS merge only
  1749. * right now, so it's not too bad...
  1750. */
  1751. rxs->mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1752. rxs->flag = rx_flag | RX_FLAG_TSFT;
  1753. rxs->freq = sc->curchan->center_freq;
  1754. rxs->band = sc->curband->band;
  1755. rxs->noise = sc->ah->ah_noise_floor;
  1756. rxs->signal = rxs->noise + rs.rs_rssi;
  1757. rxs->antenna = rs.rs_antenna;
  1758. if (rs.rs_antenna > 0 && rs.rs_antenna < 5)
  1759. sc->stats.antenna_rx[rs.rs_antenna]++;
  1760. else
  1761. sc->stats.antenna_rx[0]++; /* invalid */
  1762. rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1763. rxs->flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1764. if (rxs->rate_idx >= 0 && rs.rs_rate ==
  1765. sc->curband->bitrates[rxs->rate_idx].hw_value_short)
  1766. rxs->flag |= RX_FLAG_SHORTPRE;
  1767. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1768. ath5k_update_beacon_rssi(sc, skb, rs.rs_rssi);
  1769. /* check beacons in IBSS mode */
  1770. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1771. ath5k_check_ibss_tsf(sc, skb, rxs);
  1772. ieee80211_rx(sc->hw, skb);
  1773. bf->skb = next_skb;
  1774. bf->skbaddr = next_skb_addr;
  1775. next:
  1776. list_move_tail(&bf->list, &sc->rxbuf);
  1777. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1778. unlock:
  1779. spin_unlock(&sc->rxbuflock);
  1780. }
  1781. /*************\
  1782. * TX Handling *
  1783. \*************/
  1784. static void
  1785. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1786. {
  1787. struct ath5k_tx_status ts = {};
  1788. struct ath5k_buf *bf, *bf0;
  1789. struct ath5k_desc *ds;
  1790. struct sk_buff *skb;
  1791. struct ieee80211_tx_info *info;
  1792. int i, ret;
  1793. spin_lock(&txq->lock);
  1794. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1795. ds = bf->desc;
  1796. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1797. if (unlikely(ret == -EINPROGRESS))
  1798. break;
  1799. else if (unlikely(ret)) {
  1800. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1801. ret, txq->qnum);
  1802. break;
  1803. }
  1804. sc->stats.tx_all_count++;
  1805. skb = bf->skb;
  1806. info = IEEE80211_SKB_CB(skb);
  1807. bf->skb = NULL;
  1808. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1809. PCI_DMA_TODEVICE);
  1810. ieee80211_tx_info_clear_status(info);
  1811. for (i = 0; i < 4; i++) {
  1812. struct ieee80211_tx_rate *r =
  1813. &info->status.rates[i];
  1814. if (ts.ts_rate[i]) {
  1815. r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
  1816. r->count = ts.ts_retry[i];
  1817. } else {
  1818. r->idx = -1;
  1819. r->count = 0;
  1820. }
  1821. }
  1822. /* count the successful attempt as well */
  1823. info->status.rates[ts.ts_final_idx].count++;
  1824. if (unlikely(ts.ts_status)) {
  1825. sc->stats.ack_fail++;
  1826. if (ts.ts_status & AR5K_TXERR_FILT) {
  1827. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1828. sc->stats.txerr_filt++;
  1829. }
  1830. if (ts.ts_status & AR5K_TXERR_XRETRY)
  1831. sc->stats.txerr_retry++;
  1832. if (ts.ts_status & AR5K_TXERR_FIFO)
  1833. sc->stats.txerr_fifo++;
  1834. } else {
  1835. info->flags |= IEEE80211_TX_STAT_ACK;
  1836. info->status.ack_signal = ts.ts_rssi;
  1837. }
  1838. /*
  1839. * Remove MAC header padding before giving the frame
  1840. * back to mac80211.
  1841. */
  1842. ath5k_remove_padding(skb);
  1843. if (ts.ts_antenna > 0 && ts.ts_antenna < 5)
  1844. sc->stats.antenna_tx[ts.ts_antenna]++;
  1845. else
  1846. sc->stats.antenna_tx[0]++; /* invalid */
  1847. ieee80211_tx_status(sc->hw, skb);
  1848. spin_lock(&sc->txbuflock);
  1849. list_move_tail(&bf->list, &sc->txbuf);
  1850. sc->txbuf_len++;
  1851. spin_unlock(&sc->txbuflock);
  1852. }
  1853. if (likely(list_empty(&txq->q)))
  1854. txq->link = NULL;
  1855. spin_unlock(&txq->lock);
  1856. if (sc->txbuf_len > ATH_TXBUF / 5)
  1857. ieee80211_wake_queues(sc->hw);
  1858. }
  1859. static void
  1860. ath5k_tasklet_tx(unsigned long data)
  1861. {
  1862. int i;
  1863. struct ath5k_softc *sc = (void *)data;
  1864. for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
  1865. if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
  1866. ath5k_tx_processq(sc, &sc->txqs[i]);
  1867. }
  1868. /*****************\
  1869. * Beacon handling *
  1870. \*****************/
  1871. /*
  1872. * Setup the beacon frame for transmit.
  1873. */
  1874. static int
  1875. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1876. {
  1877. struct sk_buff *skb = bf->skb;
  1878. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1879. struct ath5k_hw *ah = sc->ah;
  1880. struct ath5k_desc *ds;
  1881. int ret = 0;
  1882. u8 antenna;
  1883. u32 flags;
  1884. const int padsize = 0;
  1885. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1886. PCI_DMA_TODEVICE);
  1887. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1888. "skbaddr %llx\n", skb, skb->data, skb->len,
  1889. (unsigned long long)bf->skbaddr);
  1890. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1891. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1892. return -EIO;
  1893. }
  1894. ds = bf->desc;
  1895. antenna = ah->ah_tx_ant;
  1896. flags = AR5K_TXDESC_NOACK;
  1897. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1898. ds->ds_link = bf->daddr; /* self-linked */
  1899. flags |= AR5K_TXDESC_VEOL;
  1900. } else
  1901. ds->ds_link = 0;
  1902. /*
  1903. * If we use multiple antennas on AP and use
  1904. * the Sectored AP scenario, switch antenna every
  1905. * 4 beacons to make sure everybody hears our AP.
  1906. * When a client tries to associate, hw will keep
  1907. * track of the tx antenna to be used for this client
  1908. * automaticaly, based on ACKed packets.
  1909. *
  1910. * Note: AP still listens and transmits RTS on the
  1911. * default antenna which is supposed to be an omni.
  1912. *
  1913. * Note2: On sectored scenarios it's possible to have
  1914. * multiple antennas (1omni -the default- and 14 sectors)
  1915. * so if we choose to actually support this mode we need
  1916. * to allow user to set how many antennas we have and tweak
  1917. * the code below to send beacons on all of them.
  1918. */
  1919. if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
  1920. antenna = sc->bsent & 4 ? 2 : 1;
  1921. /* FIXME: If we are in g mode and rate is a CCK rate
  1922. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1923. * from tx power (value is in dB units already) */
  1924. ds->ds_data = bf->skbaddr;
  1925. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1926. ieee80211_get_hdrlen_from_skb(skb), padsize,
  1927. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1928. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1929. 1, AR5K_TXKEYIX_INVALID,
  1930. antenna, flags, 0, 0);
  1931. if (ret)
  1932. goto err_unmap;
  1933. return 0;
  1934. err_unmap:
  1935. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1936. return ret;
  1937. }
  1938. /*
  1939. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1940. * frame contents are done as needed and the slot time is
  1941. * also adjusted based on current state.
  1942. *
  1943. * This is called from software irq context (beacontq or restq
  1944. * tasklets) or user context from ath5k_beacon_config.
  1945. */
  1946. static void
  1947. ath5k_beacon_send(struct ath5k_softc *sc)
  1948. {
  1949. struct ath5k_buf *bf = sc->bbuf;
  1950. struct ath5k_hw *ah = sc->ah;
  1951. struct sk_buff *skb;
  1952. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1953. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1954. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1955. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1956. return;
  1957. }
  1958. /*
  1959. * Check if the previous beacon has gone out. If
  1960. * not don't don't try to post another, skip this
  1961. * period and wait for the next. Missed beacons
  1962. * indicate a problem and should not occur. If we
  1963. * miss too many consecutive beacons reset the device.
  1964. */
  1965. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1966. sc->bmisscount++;
  1967. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1968. "missed %u consecutive beacons\n", sc->bmisscount);
  1969. if (sc->bmisscount > 10) { /* NB: 10 is a guess */
  1970. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1971. "stuck beacon time (%u missed)\n",
  1972. sc->bmisscount);
  1973. tasklet_schedule(&sc->restq);
  1974. }
  1975. return;
  1976. }
  1977. if (unlikely(sc->bmisscount != 0)) {
  1978. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1979. "resume beacon xmit after %u misses\n",
  1980. sc->bmisscount);
  1981. sc->bmisscount = 0;
  1982. }
  1983. /*
  1984. * Stop any current dma and put the new frame on the queue.
  1985. * This should never fail since we check above that no frames
  1986. * are still pending on the queue.
  1987. */
  1988. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1989. ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
  1990. /* NB: hw still stops DMA, so proceed */
  1991. }
  1992. /* refresh the beacon for AP mode */
  1993. if (sc->opmode == NL80211_IFTYPE_AP)
  1994. ath5k_beacon_update(sc->hw, sc->vif);
  1995. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1996. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1997. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1998. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1999. skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
  2000. while (skb) {
  2001. ath5k_tx_queue(sc->hw, skb, sc->cabq);
  2002. skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
  2003. }
  2004. sc->bsent++;
  2005. }
  2006. /**
  2007. * ath5k_beacon_update_timers - update beacon timers
  2008. *
  2009. * @sc: struct ath5k_softc pointer we are operating on
  2010. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  2011. * beacon timer update based on the current HW TSF.
  2012. *
  2013. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  2014. * of a received beacon or the current local hardware TSF and write it to the
  2015. * beacon timer registers.
  2016. *
  2017. * This is called in a variety of situations, e.g. when a beacon is received,
  2018. * when a TSF update has been detected, but also when an new IBSS is created or
  2019. * when we otherwise know we have to update the timers, but we keep it in this
  2020. * function to have it all together in one place.
  2021. */
  2022. static void
  2023. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  2024. {
  2025. struct ath5k_hw *ah = sc->ah;
  2026. u32 nexttbtt, intval, hw_tu, bc_tu;
  2027. u64 hw_tsf;
  2028. intval = sc->bintval & AR5K_BEACON_PERIOD;
  2029. if (WARN_ON(!intval))
  2030. return;
  2031. /* beacon TSF converted to TU */
  2032. bc_tu = TSF_TO_TU(bc_tsf);
  2033. /* current TSF converted to TU */
  2034. hw_tsf = ath5k_hw_get_tsf64(ah);
  2035. hw_tu = TSF_TO_TU(hw_tsf);
  2036. #define FUDGE 3
  2037. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  2038. if (bc_tsf == -1) {
  2039. /*
  2040. * no beacons received, called internally.
  2041. * just need to refresh timers based on HW TSF.
  2042. */
  2043. nexttbtt = roundup(hw_tu + FUDGE, intval);
  2044. } else if (bc_tsf == 0) {
  2045. /*
  2046. * no beacon received, probably called by ath5k_reset_tsf().
  2047. * reset TSF to start with 0.
  2048. */
  2049. nexttbtt = intval;
  2050. intval |= AR5K_BEACON_RESET_TSF;
  2051. } else if (bc_tsf > hw_tsf) {
  2052. /*
  2053. * beacon received, SW merge happend but HW TSF not yet updated.
  2054. * not possible to reconfigure timers yet, but next time we
  2055. * receive a beacon with the same BSSID, the hardware will
  2056. * automatically update the TSF and then we need to reconfigure
  2057. * the timers.
  2058. */
  2059. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  2060. "need to wait for HW TSF sync\n");
  2061. return;
  2062. } else {
  2063. /*
  2064. * most important case for beacon synchronization between STA.
  2065. *
  2066. * beacon received and HW TSF has been already updated by HW.
  2067. * update next TBTT based on the TSF of the beacon, but make
  2068. * sure it is ahead of our local TSF timer.
  2069. */
  2070. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  2071. }
  2072. #undef FUDGE
  2073. sc->nexttbtt = nexttbtt;
  2074. intval |= AR5K_BEACON_ENA;
  2075. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  2076. /*
  2077. * debugging output last in order to preserve the time critical aspect
  2078. * of this function
  2079. */
  2080. if (bc_tsf == -1)
  2081. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  2082. "reconfigured timers based on HW TSF\n");
  2083. else if (bc_tsf == 0)
  2084. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  2085. "reset HW TSF and timers\n");
  2086. else
  2087. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  2088. "updated timers based on beacon TSF\n");
  2089. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  2090. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  2091. (unsigned long long) bc_tsf,
  2092. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  2093. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  2094. intval & AR5K_BEACON_PERIOD,
  2095. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  2096. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  2097. }
  2098. /**
  2099. * ath5k_beacon_config - Configure the beacon queues and interrupts
  2100. *
  2101. * @sc: struct ath5k_softc pointer we are operating on
  2102. *
  2103. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  2104. * interrupts to detect TSF updates only.
  2105. */
  2106. static void
  2107. ath5k_beacon_config(struct ath5k_softc *sc)
  2108. {
  2109. struct ath5k_hw *ah = sc->ah;
  2110. unsigned long flags;
  2111. spin_lock_irqsave(&sc->block, flags);
  2112. sc->bmisscount = 0;
  2113. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  2114. if (sc->enable_beacon) {
  2115. /*
  2116. * In IBSS mode we use a self-linked tx descriptor and let the
  2117. * hardware send the beacons automatically. We have to load it
  2118. * only once here.
  2119. * We use the SWBA interrupt only to keep track of the beacon
  2120. * timers in order to detect automatic TSF updates.
  2121. */
  2122. ath5k_beaconq_config(sc);
  2123. sc->imask |= AR5K_INT_SWBA;
  2124. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  2125. if (ath5k_hw_hasveol(ah))
  2126. ath5k_beacon_send(sc);
  2127. } else
  2128. ath5k_beacon_update_timers(sc, -1);
  2129. } else {
  2130. ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
  2131. }
  2132. ath5k_hw_set_imr(ah, sc->imask);
  2133. mmiowb();
  2134. spin_unlock_irqrestore(&sc->block, flags);
  2135. }
  2136. static void ath5k_tasklet_beacon(unsigned long data)
  2137. {
  2138. struct ath5k_softc *sc = (struct ath5k_softc *) data;
  2139. /*
  2140. * Software beacon alert--time to send a beacon.
  2141. *
  2142. * In IBSS mode we use this interrupt just to
  2143. * keep track of the next TBTT (target beacon
  2144. * transmission time) in order to detect wether
  2145. * automatic TSF updates happened.
  2146. */
  2147. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  2148. /* XXX: only if VEOL suppported */
  2149. u64 tsf = ath5k_hw_get_tsf64(sc->ah);
  2150. sc->nexttbtt += sc->bintval;
  2151. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  2152. "SWBA nexttbtt: %x hw_tu: %x "
  2153. "TSF: %llx\n",
  2154. sc->nexttbtt,
  2155. TSF_TO_TU(tsf),
  2156. (unsigned long long) tsf);
  2157. } else {
  2158. spin_lock(&sc->block);
  2159. ath5k_beacon_send(sc);
  2160. spin_unlock(&sc->block);
  2161. }
  2162. }
  2163. /********************\
  2164. * Interrupt handling *
  2165. \********************/
  2166. static int
  2167. ath5k_init(struct ath5k_softc *sc)
  2168. {
  2169. struct ath5k_hw *ah = sc->ah;
  2170. int ret, i;
  2171. mutex_lock(&sc->lock);
  2172. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  2173. /*
  2174. * Stop anything previously setup. This is safe
  2175. * no matter this is the first time through or not.
  2176. */
  2177. ath5k_stop_locked(sc);
  2178. /*
  2179. * The basic interface to setting the hardware in a good
  2180. * state is ``reset''. On return the hardware is known to
  2181. * be powered up and with interrupts disabled. This must
  2182. * be followed by initialization of the appropriate bits
  2183. * and then setup of the interrupt mask.
  2184. */
  2185. sc->curchan = sc->hw->conf.channel;
  2186. sc->curband = &sc->sbands[sc->curchan->band];
  2187. sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
  2188. AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
  2189. AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
  2190. ret = ath5k_reset(sc, NULL);
  2191. if (ret)
  2192. goto done;
  2193. ath5k_rfkill_hw_start(ah);
  2194. /*
  2195. * Reset the key cache since some parts do not reset the
  2196. * contents on initial power up or resume from suspend.
  2197. */
  2198. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  2199. ath5k_hw_reset_key(ah, i);
  2200. /* Set ack to be sent at low bit-rates */
  2201. ath5k_hw_set_ack_bitrate_high(ah, false);
  2202. ret = 0;
  2203. done:
  2204. mmiowb();
  2205. mutex_unlock(&sc->lock);
  2206. return ret;
  2207. }
  2208. static int
  2209. ath5k_stop_locked(struct ath5k_softc *sc)
  2210. {
  2211. struct ath5k_hw *ah = sc->ah;
  2212. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  2213. test_bit(ATH_STAT_INVALID, sc->status));
  2214. /*
  2215. * Shutdown the hardware and driver:
  2216. * stop output from above
  2217. * disable interrupts
  2218. * turn off timers
  2219. * turn off the radio
  2220. * clear transmit machinery
  2221. * clear receive machinery
  2222. * drain and release tx queues
  2223. * reclaim beacon resources
  2224. * power down hardware
  2225. *
  2226. * Note that some of this work is not possible if the
  2227. * hardware is gone (invalid).
  2228. */
  2229. ieee80211_stop_queues(sc->hw);
  2230. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2231. ath5k_led_off(sc);
  2232. ath5k_hw_set_imr(ah, 0);
  2233. synchronize_irq(sc->pdev->irq);
  2234. }
  2235. ath5k_txq_cleanup(sc);
  2236. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2237. ath5k_rx_stop(sc);
  2238. ath5k_hw_phy_disable(ah);
  2239. } else
  2240. sc->rxlink = NULL;
  2241. return 0;
  2242. }
  2243. /*
  2244. * Stop the device, grabbing the top-level lock to protect
  2245. * against concurrent entry through ath5k_init (which can happen
  2246. * if another thread does a system call and the thread doing the
  2247. * stop is preempted).
  2248. */
  2249. static int
  2250. ath5k_stop_hw(struct ath5k_softc *sc)
  2251. {
  2252. int ret;
  2253. mutex_lock(&sc->lock);
  2254. ret = ath5k_stop_locked(sc);
  2255. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2256. /*
  2257. * Don't set the card in full sleep mode!
  2258. *
  2259. * a) When the device is in this state it must be carefully
  2260. * woken up or references to registers in the PCI clock
  2261. * domain may freeze the bus (and system). This varies
  2262. * by chip and is mostly an issue with newer parts
  2263. * (madwifi sources mentioned srev >= 0x78) that go to
  2264. * sleep more quickly.
  2265. *
  2266. * b) On older chips full sleep results a weird behaviour
  2267. * during wakeup. I tested various cards with srev < 0x78
  2268. * and they don't wake up after module reload, a second
  2269. * module reload is needed to bring the card up again.
  2270. *
  2271. * Until we figure out what's going on don't enable
  2272. * full chip reset on any chip (this is what Legacy HAL
  2273. * and Sam's HAL do anyway). Instead Perform a full reset
  2274. * on the device (same as initial state after attach) and
  2275. * leave it idle (keep MAC/BB on warm reset) */
  2276. ret = ath5k_hw_on_hold(sc->ah);
  2277. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2278. "putting device to sleep\n");
  2279. }
  2280. ath5k_txbuf_free(sc, sc->bbuf);
  2281. mmiowb();
  2282. mutex_unlock(&sc->lock);
  2283. tasklet_kill(&sc->rxtq);
  2284. tasklet_kill(&sc->txtq);
  2285. tasklet_kill(&sc->restq);
  2286. tasklet_kill(&sc->calib);
  2287. tasklet_kill(&sc->beacontq);
  2288. tasklet_kill(&sc->ani_tasklet);
  2289. ath5k_rfkill_hw_stop(sc->ah);
  2290. return ret;
  2291. }
  2292. static void
  2293. ath5k_intr_calibration_poll(struct ath5k_hw *ah)
  2294. {
  2295. if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
  2296. !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL)) {
  2297. /* run ANI only when full calibration is not active */
  2298. ah->ah_cal_next_ani = jiffies +
  2299. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
  2300. tasklet_schedule(&ah->ah_sc->ani_tasklet);
  2301. } else if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
  2302. ah->ah_cal_next_full = jiffies +
  2303. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
  2304. tasklet_schedule(&ah->ah_sc->calib);
  2305. }
  2306. /* we could use SWI to generate enough interrupts to meet our
  2307. * calibration interval requirements, if necessary:
  2308. * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
  2309. }
  2310. static irqreturn_t
  2311. ath5k_intr(int irq, void *dev_id)
  2312. {
  2313. struct ath5k_softc *sc = dev_id;
  2314. struct ath5k_hw *ah = sc->ah;
  2315. enum ath5k_int status;
  2316. unsigned int counter = 1000;
  2317. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2318. !ath5k_hw_is_intr_pending(ah)))
  2319. return IRQ_NONE;
  2320. do {
  2321. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2322. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2323. status, sc->imask);
  2324. if (unlikely(status & AR5K_INT_FATAL)) {
  2325. /*
  2326. * Fatal errors are unrecoverable.
  2327. * Typically these are caused by DMA errors.
  2328. */
  2329. tasklet_schedule(&sc->restq);
  2330. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2331. tasklet_schedule(&sc->restq);
  2332. } else {
  2333. if (status & AR5K_INT_SWBA) {
  2334. tasklet_hi_schedule(&sc->beacontq);
  2335. }
  2336. if (status & AR5K_INT_RXEOL) {
  2337. /*
  2338. * NB: the hardware should re-read the link when
  2339. * RXE bit is written, but it doesn't work at
  2340. * least on older hardware revs.
  2341. */
  2342. sc->rxlink = NULL;
  2343. }
  2344. if (status & AR5K_INT_TXURN) {
  2345. /* bump tx trigger level */
  2346. ath5k_hw_update_tx_triglevel(ah, true);
  2347. }
  2348. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  2349. tasklet_schedule(&sc->rxtq);
  2350. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  2351. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  2352. tasklet_schedule(&sc->txtq);
  2353. if (status & AR5K_INT_BMISS) {
  2354. /* TODO */
  2355. }
  2356. if (status & AR5K_INT_MIB) {
  2357. sc->stats.mib_intr++;
  2358. ath5k_hw_update_mib_counters(ah);
  2359. ath5k_ani_mib_intr(ah);
  2360. }
  2361. if (status & AR5K_INT_GPIO)
  2362. tasklet_schedule(&sc->rf_kill.toggleq);
  2363. }
  2364. } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
  2365. if (unlikely(!counter))
  2366. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2367. ath5k_intr_calibration_poll(ah);
  2368. return IRQ_HANDLED;
  2369. }
  2370. static void
  2371. ath5k_tasklet_reset(unsigned long data)
  2372. {
  2373. struct ath5k_softc *sc = (void *)data;
  2374. ath5k_reset_wake(sc);
  2375. }
  2376. /*
  2377. * Periodically recalibrate the PHY to account
  2378. * for temperature/environment changes.
  2379. */
  2380. static void
  2381. ath5k_tasklet_calibrate(unsigned long data)
  2382. {
  2383. struct ath5k_softc *sc = (void *)data;
  2384. struct ath5k_hw *ah = sc->ah;
  2385. /* Only full calibration for now */
  2386. ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
  2387. /* Stop queues so that calibration
  2388. * doesn't interfere with tx */
  2389. ieee80211_stop_queues(sc->hw);
  2390. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2391. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2392. sc->curchan->hw_value);
  2393. if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2394. /*
  2395. * Rfgain is out of bounds, reset the chip
  2396. * to load new gain values.
  2397. */
  2398. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2399. ath5k_reset_wake(sc);
  2400. }
  2401. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2402. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2403. ieee80211_frequency_to_channel(
  2404. sc->curchan->center_freq));
  2405. /* Wake queues */
  2406. ieee80211_wake_queues(sc->hw);
  2407. ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
  2408. }
  2409. static void
  2410. ath5k_tasklet_ani(unsigned long data)
  2411. {
  2412. struct ath5k_softc *sc = (void *)data;
  2413. struct ath5k_hw *ah = sc->ah;
  2414. ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
  2415. ath5k_ani_calibration(ah);
  2416. ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
  2417. }
  2418. /********************\
  2419. * Mac80211 functions *
  2420. \********************/
  2421. static int
  2422. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2423. {
  2424. struct ath5k_softc *sc = hw->priv;
  2425. return ath5k_tx_queue(hw, skb, sc->txq);
  2426. }
  2427. static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  2428. struct ath5k_txq *txq)
  2429. {
  2430. struct ath5k_softc *sc = hw->priv;
  2431. struct ath5k_buf *bf;
  2432. unsigned long flags;
  2433. int padsize;
  2434. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2435. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2436. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2437. /*
  2438. * the hardware expects the header padded to 4 byte boundaries
  2439. * if this is not the case we add the padding after the header
  2440. */
  2441. padsize = ath5k_add_padding(skb);
  2442. if (padsize < 0) {
  2443. ATH5K_ERR(sc, "tx hdrlen not %%4: not enough"
  2444. " headroom to pad");
  2445. goto drop_packet;
  2446. }
  2447. spin_lock_irqsave(&sc->txbuflock, flags);
  2448. if (list_empty(&sc->txbuf)) {
  2449. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2450. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2451. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2452. goto drop_packet;
  2453. }
  2454. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2455. list_del(&bf->list);
  2456. sc->txbuf_len--;
  2457. if (list_empty(&sc->txbuf))
  2458. ieee80211_stop_queues(hw);
  2459. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2460. bf->skb = skb;
  2461. if (ath5k_txbuf_setup(sc, bf, txq, padsize)) {
  2462. bf->skb = NULL;
  2463. spin_lock_irqsave(&sc->txbuflock, flags);
  2464. list_add_tail(&bf->list, &sc->txbuf);
  2465. sc->txbuf_len++;
  2466. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2467. goto drop_packet;
  2468. }
  2469. return NETDEV_TX_OK;
  2470. drop_packet:
  2471. dev_kfree_skb_any(skb);
  2472. return NETDEV_TX_OK;
  2473. }
  2474. /*
  2475. * Reset the hardware. If chan is not NULL, then also pause rx/tx
  2476. * and change to the given channel.
  2477. */
  2478. static int
  2479. ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  2480. {
  2481. struct ath5k_hw *ah = sc->ah;
  2482. int ret;
  2483. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2484. if (chan) {
  2485. ath5k_hw_set_imr(ah, 0);
  2486. ath5k_txq_cleanup(sc);
  2487. ath5k_rx_stop(sc);
  2488. sc->curchan = chan;
  2489. sc->curband = &sc->sbands[chan->band];
  2490. }
  2491. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
  2492. if (ret) {
  2493. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2494. goto err;
  2495. }
  2496. ret = ath5k_rx_start(sc);
  2497. if (ret) {
  2498. ATH5K_ERR(sc, "can't start recv logic\n");
  2499. goto err;
  2500. }
  2501. ath5k_ani_init(ah, ah->ah_sc->ani_state.ani_mode);
  2502. /*
  2503. * Change channels and update the h/w rate map if we're switching;
  2504. * e.g. 11a to 11b/g.
  2505. *
  2506. * We may be doing a reset in response to an ioctl that changes the
  2507. * channel so update any state that might change as a result.
  2508. *
  2509. * XXX needed?
  2510. */
  2511. /* ath5k_chan_change(sc, c); */
  2512. ath5k_beacon_config(sc);
  2513. /* intrs are enabled by ath5k_beacon_config */
  2514. return 0;
  2515. err:
  2516. return ret;
  2517. }
  2518. static int
  2519. ath5k_reset_wake(struct ath5k_softc *sc)
  2520. {
  2521. int ret;
  2522. ret = ath5k_reset(sc, sc->curchan);
  2523. if (!ret)
  2524. ieee80211_wake_queues(sc->hw);
  2525. return ret;
  2526. }
  2527. static int ath5k_start(struct ieee80211_hw *hw)
  2528. {
  2529. return ath5k_init(hw->priv);
  2530. }
  2531. static void ath5k_stop(struct ieee80211_hw *hw)
  2532. {
  2533. ath5k_stop_hw(hw->priv);
  2534. }
  2535. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2536. struct ieee80211_vif *vif)
  2537. {
  2538. struct ath5k_softc *sc = hw->priv;
  2539. int ret;
  2540. mutex_lock(&sc->lock);
  2541. if (sc->vif) {
  2542. ret = 0;
  2543. goto end;
  2544. }
  2545. sc->vif = vif;
  2546. switch (vif->type) {
  2547. case NL80211_IFTYPE_AP:
  2548. case NL80211_IFTYPE_STATION:
  2549. case NL80211_IFTYPE_ADHOC:
  2550. case NL80211_IFTYPE_MESH_POINT:
  2551. case NL80211_IFTYPE_MONITOR:
  2552. sc->opmode = vif->type;
  2553. break;
  2554. default:
  2555. ret = -EOPNOTSUPP;
  2556. goto end;
  2557. }
  2558. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "add interface mode %d\n", sc->opmode);
  2559. ath5k_hw_set_lladdr(sc->ah, vif->addr);
  2560. ath5k_mode_setup(sc);
  2561. ret = 0;
  2562. end:
  2563. mutex_unlock(&sc->lock);
  2564. return ret;
  2565. }
  2566. static void
  2567. ath5k_remove_interface(struct ieee80211_hw *hw,
  2568. struct ieee80211_vif *vif)
  2569. {
  2570. struct ath5k_softc *sc = hw->priv;
  2571. u8 mac[ETH_ALEN] = {};
  2572. mutex_lock(&sc->lock);
  2573. if (sc->vif != vif)
  2574. goto end;
  2575. ath5k_hw_set_lladdr(sc->ah, mac);
  2576. sc->vif = NULL;
  2577. end:
  2578. mutex_unlock(&sc->lock);
  2579. }
  2580. /*
  2581. * TODO: Phy disable/diversity etc
  2582. */
  2583. static int
  2584. ath5k_config(struct ieee80211_hw *hw, u32 changed)
  2585. {
  2586. struct ath5k_softc *sc = hw->priv;
  2587. struct ath5k_hw *ah = sc->ah;
  2588. struct ieee80211_conf *conf = &hw->conf;
  2589. int ret = 0;
  2590. mutex_lock(&sc->lock);
  2591. if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
  2592. ret = ath5k_chan_set(sc, conf->channel);
  2593. if (ret < 0)
  2594. goto unlock;
  2595. }
  2596. if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
  2597. (sc->power_level != conf->power_level)) {
  2598. sc->power_level = conf->power_level;
  2599. /* Half dB steps */
  2600. ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
  2601. }
  2602. /* TODO:
  2603. * 1) Move this on config_interface and handle each case
  2604. * separately eg. when we have only one STA vif, use
  2605. * AR5K_ANTMODE_SINGLE_AP
  2606. *
  2607. * 2) Allow the user to change antenna mode eg. when only
  2608. * one antenna is present
  2609. *
  2610. * 3) Allow the user to set default/tx antenna when possible
  2611. *
  2612. * 4) Default mode should handle 90% of the cases, together
  2613. * with fixed a/b and single AP modes we should be able to
  2614. * handle 99%. Sectored modes are extreme cases and i still
  2615. * haven't found a usage for them. If we decide to support them,
  2616. * then we must allow the user to set how many tx antennas we
  2617. * have available
  2618. */
  2619. ath5k_hw_set_antenna_mode(ah, ah->ah_ant_mode);
  2620. unlock:
  2621. mutex_unlock(&sc->lock);
  2622. return ret;
  2623. }
  2624. static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
  2625. int mc_count, struct dev_addr_list *mclist)
  2626. {
  2627. u32 mfilt[2], val;
  2628. int i;
  2629. u8 pos;
  2630. mfilt[0] = 0;
  2631. mfilt[1] = 1;
  2632. for (i = 0; i < mc_count; i++) {
  2633. if (!mclist)
  2634. break;
  2635. /* calculate XOR of eight 6-bit values */
  2636. val = get_unaligned_le32(mclist->dmi_addr + 0);
  2637. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2638. val = get_unaligned_le32(mclist->dmi_addr + 3);
  2639. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2640. pos &= 0x3f;
  2641. mfilt[pos / 32] |= (1 << (pos % 32));
  2642. /* XXX: we might be able to just do this instead,
  2643. * but not sure, needs testing, if we do use this we'd
  2644. * neet to inform below to not reset the mcast */
  2645. /* ath5k_hw_set_mcast_filterindex(ah,
  2646. * mclist->dmi_addr[5]); */
  2647. mclist = mclist->next;
  2648. }
  2649. return ((u64)(mfilt[1]) << 32) | mfilt[0];
  2650. }
  2651. #define SUPPORTED_FIF_FLAGS \
  2652. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2653. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2654. FIF_BCN_PRBRESP_PROMISC
  2655. /*
  2656. * o always accept unicast, broadcast, and multicast traffic
  2657. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2658. * says it should be
  2659. * o maintain current state of phy ofdm or phy cck error reception.
  2660. * If the hardware detects any of these type of errors then
  2661. * ath5k_hw_get_rx_filter() will pass to us the respective
  2662. * hardware filters to be able to receive these type of frames.
  2663. * o probe request frames are accepted only when operating in
  2664. * hostap, adhoc, or monitor modes
  2665. * o enable promiscuous mode according to the interface state
  2666. * o accept beacons:
  2667. * - when operating in adhoc mode so the 802.11 layer creates
  2668. * node table entries for peers,
  2669. * - when operating in station mode for collecting rssi data when
  2670. * the station is otherwise quiet, or
  2671. * - when scanning
  2672. */
  2673. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2674. unsigned int changed_flags,
  2675. unsigned int *new_flags,
  2676. u64 multicast)
  2677. {
  2678. struct ath5k_softc *sc = hw->priv;
  2679. struct ath5k_hw *ah = sc->ah;
  2680. u32 mfilt[2], rfilt;
  2681. mutex_lock(&sc->lock);
  2682. mfilt[0] = multicast;
  2683. mfilt[1] = multicast >> 32;
  2684. /* Only deal with supported flags */
  2685. changed_flags &= SUPPORTED_FIF_FLAGS;
  2686. *new_flags &= SUPPORTED_FIF_FLAGS;
  2687. /* If HW detects any phy or radar errors, leave those filters on.
  2688. * Also, always enable Unicast, Broadcasts and Multicast
  2689. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2690. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2691. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2692. AR5K_RX_FILTER_MCAST);
  2693. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2694. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2695. rfilt |= AR5K_RX_FILTER_PROM;
  2696. __set_bit(ATH_STAT_PROMISC, sc->status);
  2697. } else {
  2698. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2699. }
  2700. }
  2701. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2702. if (*new_flags & FIF_ALLMULTI) {
  2703. mfilt[0] = ~0;
  2704. mfilt[1] = ~0;
  2705. }
  2706. /* This is the best we can do */
  2707. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2708. rfilt |= AR5K_RX_FILTER_PHYERR;
  2709. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2710. * and probes for any BSSID, this needs testing */
  2711. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2712. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2713. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2714. * set we should only pass on control frames for this
  2715. * station. This needs testing. I believe right now this
  2716. * enables *all* control frames, which is OK.. but
  2717. * but we should see if we can improve on granularity */
  2718. if (*new_flags & FIF_CONTROL)
  2719. rfilt |= AR5K_RX_FILTER_CONTROL;
  2720. /* Additional settings per mode -- this is per ath5k */
  2721. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2722. switch (sc->opmode) {
  2723. case NL80211_IFTYPE_MESH_POINT:
  2724. case NL80211_IFTYPE_MONITOR:
  2725. rfilt |= AR5K_RX_FILTER_CONTROL |
  2726. AR5K_RX_FILTER_BEACON |
  2727. AR5K_RX_FILTER_PROBEREQ |
  2728. AR5K_RX_FILTER_PROM;
  2729. break;
  2730. case NL80211_IFTYPE_AP:
  2731. case NL80211_IFTYPE_ADHOC:
  2732. rfilt |= AR5K_RX_FILTER_PROBEREQ |
  2733. AR5K_RX_FILTER_BEACON;
  2734. break;
  2735. case NL80211_IFTYPE_STATION:
  2736. if (sc->assoc)
  2737. rfilt |= AR5K_RX_FILTER_BEACON;
  2738. default:
  2739. break;
  2740. }
  2741. /* Set filters */
  2742. ath5k_hw_set_rx_filter(ah, rfilt);
  2743. /* Set multicast bits */
  2744. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2745. /* Set the cached hw filter flags, this will alter actually
  2746. * be set in HW */
  2747. sc->filter_flags = rfilt;
  2748. mutex_unlock(&sc->lock);
  2749. }
  2750. static int
  2751. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2752. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  2753. struct ieee80211_key_conf *key)
  2754. {
  2755. struct ath5k_softc *sc = hw->priv;
  2756. struct ath5k_hw *ah = sc->ah;
  2757. struct ath_common *common = ath5k_hw_common(ah);
  2758. int ret = 0;
  2759. if (modparam_nohwcrypt)
  2760. return -EOPNOTSUPP;
  2761. if (sc->opmode == NL80211_IFTYPE_AP)
  2762. return -EOPNOTSUPP;
  2763. switch (key->alg) {
  2764. case ALG_WEP:
  2765. case ALG_TKIP:
  2766. break;
  2767. case ALG_CCMP:
  2768. if (sc->ah->ah_aes_support)
  2769. break;
  2770. return -EOPNOTSUPP;
  2771. default:
  2772. WARN_ON(1);
  2773. return -EINVAL;
  2774. }
  2775. mutex_lock(&sc->lock);
  2776. switch (cmd) {
  2777. case SET_KEY:
  2778. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
  2779. sta ? sta->addr : NULL);
  2780. if (ret) {
  2781. ATH5K_ERR(sc, "can't set the key\n");
  2782. goto unlock;
  2783. }
  2784. __set_bit(key->keyidx, common->keymap);
  2785. key->hw_key_idx = key->keyidx;
  2786. key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
  2787. IEEE80211_KEY_FLAG_GENERATE_MMIC);
  2788. break;
  2789. case DISABLE_KEY:
  2790. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2791. __clear_bit(key->keyidx, common->keymap);
  2792. break;
  2793. default:
  2794. ret = -EINVAL;
  2795. goto unlock;
  2796. }
  2797. unlock:
  2798. mmiowb();
  2799. mutex_unlock(&sc->lock);
  2800. return ret;
  2801. }
  2802. static int
  2803. ath5k_get_stats(struct ieee80211_hw *hw,
  2804. struct ieee80211_low_level_stats *stats)
  2805. {
  2806. struct ath5k_softc *sc = hw->priv;
  2807. /* Force update */
  2808. ath5k_hw_update_mib_counters(sc->ah);
  2809. stats->dot11ACKFailureCount = sc->stats.ack_fail;
  2810. stats->dot11RTSFailureCount = sc->stats.rts_fail;
  2811. stats->dot11RTSSuccessCount = sc->stats.rts_ok;
  2812. stats->dot11FCSErrorCount = sc->stats.fcs_error;
  2813. return 0;
  2814. }
  2815. static u64
  2816. ath5k_get_tsf(struct ieee80211_hw *hw)
  2817. {
  2818. struct ath5k_softc *sc = hw->priv;
  2819. return ath5k_hw_get_tsf64(sc->ah);
  2820. }
  2821. static void
  2822. ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2823. {
  2824. struct ath5k_softc *sc = hw->priv;
  2825. ath5k_hw_set_tsf64(sc->ah, tsf);
  2826. }
  2827. static void
  2828. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2829. {
  2830. struct ath5k_softc *sc = hw->priv;
  2831. /*
  2832. * in IBSS mode we need to update the beacon timers too.
  2833. * this will also reset the TSF if we call it with 0
  2834. */
  2835. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2836. ath5k_beacon_update_timers(sc, 0);
  2837. else
  2838. ath5k_hw_reset_tsf(sc->ah);
  2839. }
  2840. /*
  2841. * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
  2842. * this is called only once at config_bss time, for AP we do it every
  2843. * SWBA interrupt so that the TIM will reflect buffered frames.
  2844. *
  2845. * Called with the beacon lock.
  2846. */
  2847. static int
  2848. ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  2849. {
  2850. int ret;
  2851. struct ath5k_softc *sc = hw->priv;
  2852. struct sk_buff *skb;
  2853. if (WARN_ON(!vif)) {
  2854. ret = -EINVAL;
  2855. goto out;
  2856. }
  2857. skb = ieee80211_beacon_get(hw, vif);
  2858. if (!skb) {
  2859. ret = -ENOMEM;
  2860. goto out;
  2861. }
  2862. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2863. ath5k_txbuf_free(sc, sc->bbuf);
  2864. sc->bbuf->skb = skb;
  2865. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2866. if (ret)
  2867. sc->bbuf->skb = NULL;
  2868. out:
  2869. return ret;
  2870. }
  2871. static void
  2872. set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2873. {
  2874. struct ath5k_softc *sc = hw->priv;
  2875. struct ath5k_hw *ah = sc->ah;
  2876. u32 rfilt;
  2877. rfilt = ath5k_hw_get_rx_filter(ah);
  2878. if (enable)
  2879. rfilt |= AR5K_RX_FILTER_BEACON;
  2880. else
  2881. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2882. ath5k_hw_set_rx_filter(ah, rfilt);
  2883. sc->filter_flags = rfilt;
  2884. }
  2885. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  2886. struct ieee80211_vif *vif,
  2887. struct ieee80211_bss_conf *bss_conf,
  2888. u32 changes)
  2889. {
  2890. struct ath5k_softc *sc = hw->priv;
  2891. struct ath5k_hw *ah = sc->ah;
  2892. struct ath_common *common = ath5k_hw_common(ah);
  2893. unsigned long flags;
  2894. mutex_lock(&sc->lock);
  2895. if (WARN_ON(sc->vif != vif))
  2896. goto unlock;
  2897. if (changes & BSS_CHANGED_BSSID) {
  2898. /* Cache for later use during resets */
  2899. memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
  2900. common->curaid = 0;
  2901. ath5k_hw_set_associd(ah);
  2902. mmiowb();
  2903. }
  2904. if (changes & BSS_CHANGED_BEACON_INT)
  2905. sc->bintval = bss_conf->beacon_int;
  2906. if (changes & BSS_CHANGED_ASSOC) {
  2907. sc->assoc = bss_conf->assoc;
  2908. if (sc->opmode == NL80211_IFTYPE_STATION)
  2909. set_beacon_filter(hw, sc->assoc);
  2910. ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
  2911. AR5K_LED_ASSOC : AR5K_LED_INIT);
  2912. if (bss_conf->assoc) {
  2913. ATH5K_DBG(sc, ATH5K_DEBUG_ANY,
  2914. "Bss Info ASSOC %d, bssid: %pM\n",
  2915. bss_conf->aid, common->curbssid);
  2916. common->curaid = bss_conf->aid;
  2917. ath5k_hw_set_associd(ah);
  2918. /* Once ANI is available you would start it here */
  2919. }
  2920. }
  2921. if (changes & BSS_CHANGED_BEACON) {
  2922. spin_lock_irqsave(&sc->block, flags);
  2923. ath5k_beacon_update(hw, vif);
  2924. spin_unlock_irqrestore(&sc->block, flags);
  2925. }
  2926. if (changes & BSS_CHANGED_BEACON_ENABLED)
  2927. sc->enable_beacon = bss_conf->enable_beacon;
  2928. if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
  2929. BSS_CHANGED_BEACON_INT))
  2930. ath5k_beacon_config(sc);
  2931. unlock:
  2932. mutex_unlock(&sc->lock);
  2933. }
  2934. static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
  2935. {
  2936. struct ath5k_softc *sc = hw->priv;
  2937. if (!sc->assoc)
  2938. ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
  2939. }
  2940. static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
  2941. {
  2942. struct ath5k_softc *sc = hw->priv;
  2943. ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
  2944. AR5K_LED_ASSOC : AR5K_LED_INIT);
  2945. }
  2946. /**
  2947. * ath5k_set_coverage_class - Set IEEE 802.11 coverage class
  2948. *
  2949. * @hw: struct ieee80211_hw pointer
  2950. * @coverage_class: IEEE 802.11 coverage class number
  2951. *
  2952. * Mac80211 callback. Sets slot time, ACK timeout and CTS timeout for given
  2953. * coverage class. The values are persistent, they are restored after device
  2954. * reset.
  2955. */
  2956. static void ath5k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
  2957. {
  2958. struct ath5k_softc *sc = hw->priv;
  2959. mutex_lock(&sc->lock);
  2960. ath5k_hw_set_coverage_class(sc->ah, coverage_class);
  2961. mutex_unlock(&sc->lock);
  2962. }