intel-gtt.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <asm/smp.h>
  24. #include "agp.h"
  25. #include "intel-agp.h"
  26. #include <linux/intel-gtt.h>
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_DMAR).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_DMAR
  35. #define USE_PCI_DMA_API 1
  36. #endif
  37. /* Max amount of stolen space, anything above will be returned to Linux */
  38. int intel_max_stolen = 32 * 1024 * 1024;
  39. EXPORT_SYMBOL(intel_max_stolen);
  40. static const struct aper_size_info_fixed intel_i810_sizes[] =
  41. {
  42. {64, 16384, 4},
  43. /* The 32M mode still requires a 64k gatt */
  44. {32, 8192, 4}
  45. };
  46. #define AGP_DCACHE_MEMORY 1
  47. #define AGP_PHYS_MEMORY 2
  48. #define INTEL_AGP_CACHED_MEMORY 3
  49. static struct gatt_mask intel_i810_masks[] =
  50. {
  51. {.mask = I810_PTE_VALID, .type = 0},
  52. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  53. {.mask = I810_PTE_VALID, .type = 0},
  54. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  55. .type = INTEL_AGP_CACHED_MEMORY}
  56. };
  57. #define INTEL_AGP_UNCACHED_MEMORY 0
  58. #define INTEL_AGP_CACHED_MEMORY_LLC 1
  59. #define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
  60. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
  61. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
  62. static struct gatt_mask intel_gen6_masks[] =
  63. {
  64. {.mask = I810_PTE_VALID | GEN6_PTE_UNCACHED,
  65. .type = INTEL_AGP_UNCACHED_MEMORY },
  66. {.mask = I810_PTE_VALID | GEN6_PTE_LLC,
  67. .type = INTEL_AGP_CACHED_MEMORY_LLC },
  68. {.mask = I810_PTE_VALID | GEN6_PTE_LLC | GEN6_PTE_GFDT,
  69. .type = INTEL_AGP_CACHED_MEMORY_LLC_GFDT },
  70. {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC,
  71. .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC },
  72. {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC | GEN6_PTE_GFDT,
  73. .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT },
  74. };
  75. struct intel_gtt_driver {
  76. unsigned int gen : 8;
  77. unsigned int is_g33 : 1;
  78. unsigned int is_pineview : 1;
  79. unsigned int is_ironlake : 1;
  80. };
  81. static struct _intel_private {
  82. struct intel_gtt base;
  83. const struct intel_gtt_driver *driver;
  84. struct pci_dev *pcidev; /* device one */
  85. struct pci_dev *bridge_dev;
  86. u8 __iomem *registers;
  87. u32 __iomem *gtt; /* I915G */
  88. int num_dcache_entries;
  89. union {
  90. void __iomem *i9xx_flush_page;
  91. void *i8xx_flush_page;
  92. };
  93. struct page *i8xx_page;
  94. struct resource ifp_resource;
  95. int resource_valid;
  96. } intel_private;
  97. #define INTEL_GTT_GEN intel_private.driver->gen
  98. #define IS_G33 intel_private.driver->is_g33
  99. #define IS_PINEVIEW intel_private.driver->is_pineview
  100. #define IS_IRONLAKE intel_private.driver->is_ironlake
  101. #ifdef USE_PCI_DMA_API
  102. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  103. {
  104. *ret = pci_map_page(intel_private.pcidev, page, 0,
  105. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  106. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  107. return -EINVAL;
  108. return 0;
  109. }
  110. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  111. {
  112. pci_unmap_page(intel_private.pcidev, dma,
  113. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  114. }
  115. static void intel_agp_free_sglist(struct agp_memory *mem)
  116. {
  117. struct sg_table st;
  118. st.sgl = mem->sg_list;
  119. st.orig_nents = st.nents = mem->page_count;
  120. sg_free_table(&st);
  121. mem->sg_list = NULL;
  122. mem->num_sg = 0;
  123. }
  124. static int intel_agp_map_memory(struct agp_memory *mem)
  125. {
  126. struct sg_table st;
  127. struct scatterlist *sg;
  128. int i;
  129. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  130. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  131. goto err;
  132. mem->sg_list = sg = st.sgl;
  133. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  134. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  135. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  136. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  137. if (unlikely(!mem->num_sg))
  138. goto err;
  139. return 0;
  140. err:
  141. sg_free_table(&st);
  142. return -ENOMEM;
  143. }
  144. static void intel_agp_unmap_memory(struct agp_memory *mem)
  145. {
  146. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  147. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  148. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  149. intel_agp_free_sglist(mem);
  150. }
  151. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  152. off_t pg_start, int mask_type)
  153. {
  154. struct scatterlist *sg;
  155. int i, j;
  156. j = pg_start;
  157. WARN_ON(!mem->num_sg);
  158. if (mem->num_sg == mem->page_count) {
  159. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  160. writel(agp_bridge->driver->mask_memory(agp_bridge,
  161. sg_dma_address(sg), mask_type),
  162. intel_private.gtt+j);
  163. j++;
  164. }
  165. } else {
  166. /* sg may merge pages, but we have to separate
  167. * per-page addr for GTT */
  168. unsigned int len, m;
  169. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  170. len = sg_dma_len(sg) / PAGE_SIZE;
  171. for (m = 0; m < len; m++) {
  172. writel(agp_bridge->driver->mask_memory(agp_bridge,
  173. sg_dma_address(sg) + m * PAGE_SIZE,
  174. mask_type),
  175. intel_private.gtt+j);
  176. j++;
  177. }
  178. }
  179. }
  180. readl(intel_private.gtt+j-1);
  181. }
  182. #else
  183. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  184. off_t pg_start, int mask_type)
  185. {
  186. int i, j;
  187. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  188. writel(agp_bridge->driver->mask_memory(agp_bridge,
  189. page_to_phys(mem->pages[i]), mask_type),
  190. intel_private.gtt+j);
  191. }
  192. readl(intel_private.gtt+j-1);
  193. }
  194. #endif
  195. static int intel_i810_fetch_size(void)
  196. {
  197. u32 smram_miscc;
  198. struct aper_size_info_fixed *values;
  199. pci_read_config_dword(intel_private.bridge_dev,
  200. I810_SMRAM_MISCC, &smram_miscc);
  201. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  202. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  203. dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
  204. return 0;
  205. }
  206. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  207. agp_bridge->current_size = (void *) (values + 1);
  208. agp_bridge->aperture_size_idx = 1;
  209. return values[1].size;
  210. } else {
  211. agp_bridge->current_size = (void *) (values);
  212. agp_bridge->aperture_size_idx = 0;
  213. return values[0].size;
  214. }
  215. return 0;
  216. }
  217. static int intel_i810_configure(void)
  218. {
  219. struct aper_size_info_fixed *current_size;
  220. u32 temp;
  221. int i;
  222. current_size = A_SIZE_FIX(agp_bridge->current_size);
  223. if (!intel_private.registers) {
  224. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  225. temp &= 0xfff80000;
  226. intel_private.registers = ioremap(temp, 128 * 4096);
  227. if (!intel_private.registers) {
  228. dev_err(&intel_private.pcidev->dev,
  229. "can't remap memory\n");
  230. return -ENOMEM;
  231. }
  232. }
  233. if ((readl(intel_private.registers+I810_DRAM_CTL)
  234. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  235. /* This will need to be dynamically assigned */
  236. dev_info(&intel_private.pcidev->dev,
  237. "detected 4MB dedicated video ram\n");
  238. intel_private.num_dcache_entries = 1024;
  239. }
  240. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  241. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  242. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  243. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  244. if (agp_bridge->driver->needs_scratch_page) {
  245. for (i = 0; i < current_size->num_entries; i++) {
  246. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  247. }
  248. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  249. }
  250. global_cache_flush();
  251. return 0;
  252. }
  253. static void intel_i810_cleanup(void)
  254. {
  255. writel(0, intel_private.registers+I810_PGETBL_CTL);
  256. readl(intel_private.registers); /* PCI Posting. */
  257. iounmap(intel_private.registers);
  258. }
  259. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  260. {
  261. return;
  262. }
  263. /* Exists to support ARGB cursors */
  264. static struct page *i8xx_alloc_pages(void)
  265. {
  266. struct page *page;
  267. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  268. if (page == NULL)
  269. return NULL;
  270. if (set_pages_uc(page, 4) < 0) {
  271. set_pages_wb(page, 4);
  272. __free_pages(page, 2);
  273. return NULL;
  274. }
  275. get_page(page);
  276. atomic_inc(&agp_bridge->current_memory_agp);
  277. return page;
  278. }
  279. static void i8xx_destroy_pages(struct page *page)
  280. {
  281. if (page == NULL)
  282. return;
  283. set_pages_wb(page, 4);
  284. put_page(page);
  285. __free_pages(page, 2);
  286. atomic_dec(&agp_bridge->current_memory_agp);
  287. }
  288. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  289. int type)
  290. {
  291. if (type < AGP_USER_TYPES)
  292. return type;
  293. else if (type == AGP_USER_CACHED_MEMORY)
  294. return INTEL_AGP_CACHED_MEMORY;
  295. else
  296. return 0;
  297. }
  298. static int intel_gen6_type_to_mask_type(struct agp_bridge_data *bridge,
  299. int type)
  300. {
  301. unsigned int type_mask = type & ~AGP_USER_CACHED_MEMORY_GFDT;
  302. unsigned int gfdt = type & AGP_USER_CACHED_MEMORY_GFDT;
  303. if (type_mask == AGP_USER_UNCACHED_MEMORY)
  304. return INTEL_AGP_UNCACHED_MEMORY;
  305. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC)
  306. return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT :
  307. INTEL_AGP_CACHED_MEMORY_LLC_MLC;
  308. else /* set 'normal'/'cached' to LLC by default */
  309. return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_GFDT :
  310. INTEL_AGP_CACHED_MEMORY_LLC;
  311. }
  312. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  313. int type)
  314. {
  315. int i, j, num_entries;
  316. void *temp;
  317. int ret = -EINVAL;
  318. int mask_type;
  319. if (mem->page_count == 0)
  320. goto out;
  321. temp = agp_bridge->current_size;
  322. num_entries = A_SIZE_FIX(temp)->num_entries;
  323. if ((pg_start + mem->page_count) > num_entries)
  324. goto out_err;
  325. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  326. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  327. ret = -EBUSY;
  328. goto out_err;
  329. }
  330. }
  331. if (type != mem->type)
  332. goto out_err;
  333. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  334. switch (mask_type) {
  335. case AGP_DCACHE_MEMORY:
  336. if (!mem->is_flushed)
  337. global_cache_flush();
  338. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  339. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  340. intel_private.registers+I810_PTE_BASE+(i*4));
  341. }
  342. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  343. break;
  344. case AGP_PHYS_MEMORY:
  345. case AGP_NORMAL_MEMORY:
  346. if (!mem->is_flushed)
  347. global_cache_flush();
  348. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  349. writel(agp_bridge->driver->mask_memory(agp_bridge,
  350. page_to_phys(mem->pages[i]), mask_type),
  351. intel_private.registers+I810_PTE_BASE+(j*4));
  352. }
  353. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  354. break;
  355. default:
  356. goto out_err;
  357. }
  358. out:
  359. ret = 0;
  360. out_err:
  361. mem->is_flushed = true;
  362. return ret;
  363. }
  364. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  365. int type)
  366. {
  367. int i;
  368. if (mem->page_count == 0)
  369. return 0;
  370. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  371. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  372. }
  373. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  374. return 0;
  375. }
  376. /*
  377. * The i810/i830 requires a physical address to program its mouse
  378. * pointer into hardware.
  379. * However the Xserver still writes to it through the agp aperture.
  380. */
  381. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  382. {
  383. struct agp_memory *new;
  384. struct page *page;
  385. switch (pg_count) {
  386. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  387. break;
  388. case 4:
  389. /* kludge to get 4 physical pages for ARGB cursor */
  390. page = i8xx_alloc_pages();
  391. break;
  392. default:
  393. return NULL;
  394. }
  395. if (page == NULL)
  396. return NULL;
  397. new = agp_create_memory(pg_count);
  398. if (new == NULL)
  399. return NULL;
  400. new->pages[0] = page;
  401. if (pg_count == 4) {
  402. /* kludge to get 4 physical pages for ARGB cursor */
  403. new->pages[1] = new->pages[0] + 1;
  404. new->pages[2] = new->pages[1] + 1;
  405. new->pages[3] = new->pages[2] + 1;
  406. }
  407. new->page_count = pg_count;
  408. new->num_scratch_pages = pg_count;
  409. new->type = AGP_PHYS_MEMORY;
  410. new->physical = page_to_phys(new->pages[0]);
  411. return new;
  412. }
  413. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  414. {
  415. struct agp_memory *new;
  416. if (type == AGP_DCACHE_MEMORY) {
  417. if (pg_count != intel_private.num_dcache_entries)
  418. return NULL;
  419. new = agp_create_memory(1);
  420. if (new == NULL)
  421. return NULL;
  422. new->type = AGP_DCACHE_MEMORY;
  423. new->page_count = pg_count;
  424. new->num_scratch_pages = 0;
  425. agp_free_page_array(new);
  426. return new;
  427. }
  428. if (type == AGP_PHYS_MEMORY)
  429. return alloc_agpphysmem_i8xx(pg_count, type);
  430. return NULL;
  431. }
  432. static void intel_i810_free_by_type(struct agp_memory *curr)
  433. {
  434. agp_free_key(curr->key);
  435. if (curr->type == AGP_PHYS_MEMORY) {
  436. if (curr->page_count == 4)
  437. i8xx_destroy_pages(curr->pages[0]);
  438. else {
  439. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  440. AGP_PAGE_DESTROY_UNMAP);
  441. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  442. AGP_PAGE_DESTROY_FREE);
  443. }
  444. agp_free_page_array(curr);
  445. }
  446. kfree(curr);
  447. }
  448. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  449. dma_addr_t addr, int type)
  450. {
  451. /* Type checking must be done elsewhere */
  452. return addr | bridge->driver->masks[type].mask;
  453. }
  454. static struct aper_size_info_fixed intel_fake_agp_sizes[] =
  455. {
  456. {128, 32768, 5},
  457. /* The 64M mode still requires a 128k gatt */
  458. {64, 16384, 5},
  459. {256, 65536, 6},
  460. {512, 131072, 7},
  461. };
  462. static unsigned int intel_gtt_stolen_entries(void)
  463. {
  464. u16 gmch_ctrl;
  465. u8 rdct;
  466. int local = 0;
  467. static const int ddt[4] = { 0, 16, 32, 64 };
  468. unsigned int overhead_entries, stolen_entries;
  469. unsigned int stolen_size = 0;
  470. pci_read_config_word(intel_private.bridge_dev,
  471. I830_GMCH_CTRL, &gmch_ctrl);
  472. if (INTEL_GTT_GEN > 4 || IS_PINEVIEW)
  473. overhead_entries = 0;
  474. else
  475. overhead_entries = intel_private.base.gtt_mappable_entries
  476. / 1024;
  477. overhead_entries += 1; /* BIOS popup */
  478. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  479. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  480. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  481. case I830_GMCH_GMS_STOLEN_512:
  482. stolen_size = KB(512);
  483. break;
  484. case I830_GMCH_GMS_STOLEN_1024:
  485. stolen_size = MB(1);
  486. break;
  487. case I830_GMCH_GMS_STOLEN_8192:
  488. stolen_size = MB(8);
  489. break;
  490. case I830_GMCH_GMS_LOCAL:
  491. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  492. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  493. MB(ddt[I830_RDRAM_DDT(rdct)]);
  494. local = 1;
  495. break;
  496. default:
  497. stolen_size = 0;
  498. break;
  499. }
  500. } else if (INTEL_GTT_GEN == 6) {
  501. /*
  502. * SandyBridge has new memory control reg at 0x50.w
  503. */
  504. u16 snb_gmch_ctl;
  505. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  506. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  507. case SNB_GMCH_GMS_STOLEN_32M:
  508. stolen_size = MB(32);
  509. break;
  510. case SNB_GMCH_GMS_STOLEN_64M:
  511. stolen_size = MB(64);
  512. break;
  513. case SNB_GMCH_GMS_STOLEN_96M:
  514. stolen_size = MB(96);
  515. break;
  516. case SNB_GMCH_GMS_STOLEN_128M:
  517. stolen_size = MB(128);
  518. break;
  519. case SNB_GMCH_GMS_STOLEN_160M:
  520. stolen_size = MB(160);
  521. break;
  522. case SNB_GMCH_GMS_STOLEN_192M:
  523. stolen_size = MB(192);
  524. break;
  525. case SNB_GMCH_GMS_STOLEN_224M:
  526. stolen_size = MB(224);
  527. break;
  528. case SNB_GMCH_GMS_STOLEN_256M:
  529. stolen_size = MB(256);
  530. break;
  531. case SNB_GMCH_GMS_STOLEN_288M:
  532. stolen_size = MB(288);
  533. break;
  534. case SNB_GMCH_GMS_STOLEN_320M:
  535. stolen_size = MB(320);
  536. break;
  537. case SNB_GMCH_GMS_STOLEN_352M:
  538. stolen_size = MB(352);
  539. break;
  540. case SNB_GMCH_GMS_STOLEN_384M:
  541. stolen_size = MB(384);
  542. break;
  543. case SNB_GMCH_GMS_STOLEN_416M:
  544. stolen_size = MB(416);
  545. break;
  546. case SNB_GMCH_GMS_STOLEN_448M:
  547. stolen_size = MB(448);
  548. break;
  549. case SNB_GMCH_GMS_STOLEN_480M:
  550. stolen_size = MB(480);
  551. break;
  552. case SNB_GMCH_GMS_STOLEN_512M:
  553. stolen_size = MB(512);
  554. break;
  555. }
  556. } else {
  557. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  558. case I855_GMCH_GMS_STOLEN_1M:
  559. stolen_size = MB(1);
  560. break;
  561. case I855_GMCH_GMS_STOLEN_4M:
  562. stolen_size = MB(4);
  563. break;
  564. case I855_GMCH_GMS_STOLEN_8M:
  565. stolen_size = MB(8);
  566. break;
  567. case I855_GMCH_GMS_STOLEN_16M:
  568. stolen_size = MB(16);
  569. break;
  570. case I855_GMCH_GMS_STOLEN_32M:
  571. stolen_size = MB(32);
  572. break;
  573. case I915_GMCH_GMS_STOLEN_48M:
  574. stolen_size = MB(48);
  575. break;
  576. case I915_GMCH_GMS_STOLEN_64M:
  577. stolen_size = MB(64);
  578. break;
  579. case G33_GMCH_GMS_STOLEN_128M:
  580. stolen_size = MB(128);
  581. break;
  582. case G33_GMCH_GMS_STOLEN_256M:
  583. stolen_size = MB(256);
  584. break;
  585. case INTEL_GMCH_GMS_STOLEN_96M:
  586. stolen_size = MB(96);
  587. break;
  588. case INTEL_GMCH_GMS_STOLEN_160M:
  589. stolen_size = MB(160);
  590. break;
  591. case INTEL_GMCH_GMS_STOLEN_224M:
  592. stolen_size = MB(224);
  593. break;
  594. case INTEL_GMCH_GMS_STOLEN_352M:
  595. stolen_size = MB(352);
  596. break;
  597. default:
  598. stolen_size = 0;
  599. break;
  600. }
  601. }
  602. if (!local && stolen_size > intel_max_stolen) {
  603. dev_info(&intel_private.bridge_dev->dev,
  604. "detected %dK stolen memory, trimming to %dK\n",
  605. stolen_size / KB(1), intel_max_stolen / KB(1));
  606. stolen_size = intel_max_stolen;
  607. } else if (stolen_size > 0) {
  608. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  609. stolen_size / KB(1), local ? "local" : "stolen");
  610. } else {
  611. dev_info(&intel_private.bridge_dev->dev,
  612. "no pre-allocated video memory detected\n");
  613. stolen_size = 0;
  614. }
  615. stolen_entries = stolen_size/KB(4) - overhead_entries;
  616. return stolen_entries;
  617. }
  618. static unsigned int intel_gtt_total_entries(void)
  619. {
  620. int size;
  621. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5) {
  622. u32 pgetbl_ctl;
  623. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  624. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  625. case I965_PGETBL_SIZE_128KB:
  626. size = KB(128);
  627. break;
  628. case I965_PGETBL_SIZE_256KB:
  629. size = KB(256);
  630. break;
  631. case I965_PGETBL_SIZE_512KB:
  632. size = KB(512);
  633. break;
  634. case I965_PGETBL_SIZE_1MB:
  635. size = KB(1024);
  636. break;
  637. case I965_PGETBL_SIZE_2MB:
  638. size = KB(2048);
  639. break;
  640. case I965_PGETBL_SIZE_1_5MB:
  641. size = KB(1024 + 512);
  642. break;
  643. default:
  644. dev_info(&intel_private.pcidev->dev,
  645. "unknown page table size, assuming 512KB\n");
  646. size = KB(512);
  647. }
  648. return size/4;
  649. } else if (INTEL_GTT_GEN == 6) {
  650. u16 snb_gmch_ctl;
  651. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  652. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  653. default:
  654. case SNB_GTT_SIZE_0M:
  655. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  656. size = MB(0);
  657. break;
  658. case SNB_GTT_SIZE_1M:
  659. size = MB(1);
  660. break;
  661. case SNB_GTT_SIZE_2M:
  662. size = MB(2);
  663. break;
  664. }
  665. return size/4;
  666. } else {
  667. /* On previous hardware, the GTT size was just what was
  668. * required to map the aperture.
  669. */
  670. return intel_private.base.gtt_mappable_entries;
  671. }
  672. }
  673. static unsigned int intel_gtt_mappable_entries(void)
  674. {
  675. unsigned int aperture_size;
  676. u16 gmch_ctrl;
  677. aperture_size = 1024 * 1024;
  678. pci_read_config_word(intel_private.bridge_dev,
  679. I830_GMCH_CTRL, &gmch_ctrl);
  680. switch (intel_private.pcidev->device) {
  681. case PCI_DEVICE_ID_INTEL_82830_CGC:
  682. case PCI_DEVICE_ID_INTEL_82845G_IG:
  683. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  684. case PCI_DEVICE_ID_INTEL_82865_IG:
  685. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  686. aperture_size *= 64;
  687. else
  688. aperture_size *= 128;
  689. break;
  690. default:
  691. /* 9xx supports large sizes, just look at the length */
  692. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  693. break;
  694. }
  695. return aperture_size >> PAGE_SHIFT;
  696. }
  697. static int intel_gtt_init(void)
  698. {
  699. /* we have to call this as early as possible after the MMIO base address is known */
  700. intel_private.base.gtt_stolen_entries = intel_gtt_stolen_entries();
  701. if (intel_private.base.gtt_stolen_entries == 0) {
  702. iounmap(intel_private.registers);
  703. return -ENOMEM;
  704. }
  705. return 0;
  706. }
  707. static int intel_fake_agp_fetch_size(void)
  708. {
  709. unsigned int aper_size;
  710. int i;
  711. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  712. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  713. / MB(1);
  714. for (i = 0; i < num_sizes; i++) {
  715. if (aper_size == intel_fake_agp_sizes[i].size) {
  716. agp_bridge->current_size = intel_fake_agp_sizes + i;
  717. return aper_size;
  718. }
  719. }
  720. return 0;
  721. }
  722. static void intel_i830_fini_flush(void)
  723. {
  724. kunmap(intel_private.i8xx_page);
  725. intel_private.i8xx_flush_page = NULL;
  726. unmap_page_from_agp(intel_private.i8xx_page);
  727. __free_page(intel_private.i8xx_page);
  728. intel_private.i8xx_page = NULL;
  729. }
  730. static void intel_i830_setup_flush(void)
  731. {
  732. /* return if we've already set the flush mechanism up */
  733. if (intel_private.i8xx_page)
  734. return;
  735. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  736. if (!intel_private.i8xx_page)
  737. return;
  738. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  739. if (!intel_private.i8xx_flush_page)
  740. intel_i830_fini_flush();
  741. }
  742. /* The chipset_flush interface needs to get data that has already been
  743. * flushed out of the CPU all the way out to main memory, because the GPU
  744. * doesn't snoop those buffers.
  745. *
  746. * The 8xx series doesn't have the same lovely interface for flushing the
  747. * chipset write buffers that the later chips do. According to the 865
  748. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  749. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  750. * that it'll push whatever was in there out. It appears to work.
  751. */
  752. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  753. {
  754. unsigned int *pg = intel_private.i8xx_flush_page;
  755. memset(pg, 0, 1024);
  756. if (cpu_has_clflush)
  757. clflush_cache_range(pg, 1024);
  758. else if (wbinvd_on_all_cpus() != 0)
  759. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  760. }
  761. /* The intel i830 automatically initializes the agp aperture during POST.
  762. * Use the memory already set aside for in the GTT.
  763. */
  764. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  765. {
  766. int page_order, ret;
  767. struct aper_size_info_fixed *size;
  768. int num_entries;
  769. u32 temp;
  770. size = agp_bridge->current_size;
  771. page_order = size->page_order;
  772. num_entries = size->num_entries;
  773. agp_bridge->gatt_table_real = NULL;
  774. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  775. temp &= 0xfff80000;
  776. intel_private.registers = ioremap(temp, 128 * 4096);
  777. if (!intel_private.registers)
  778. return -ENOMEM;
  779. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  780. global_cache_flush(); /* FIXME: ?? */
  781. ret = intel_gtt_init();
  782. if (ret != 0)
  783. return ret;
  784. agp_bridge->gatt_table = NULL;
  785. agp_bridge->gatt_bus_addr = temp;
  786. return 0;
  787. }
  788. /* Return the gatt table to a sane state. Use the top of stolen
  789. * memory for the GTT.
  790. */
  791. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  792. {
  793. return 0;
  794. }
  795. static int intel_i830_configure(void)
  796. {
  797. struct aper_size_info_fixed *current_size;
  798. u32 temp;
  799. u16 gmch_ctrl;
  800. int i;
  801. current_size = A_SIZE_FIX(agp_bridge->current_size);
  802. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  803. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  804. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  805. gmch_ctrl |= I830_GMCH_ENABLED;
  806. pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
  807. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  808. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  809. if (agp_bridge->driver->needs_scratch_page) {
  810. for (i = intel_private.base.gtt_stolen_entries; i < current_size->num_entries; i++) {
  811. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  812. }
  813. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  814. }
  815. global_cache_flush();
  816. intel_i830_setup_flush();
  817. return 0;
  818. }
  819. static void intel_i830_cleanup(void)
  820. {
  821. iounmap(intel_private.registers);
  822. }
  823. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  824. int type)
  825. {
  826. int i, j, num_entries;
  827. void *temp;
  828. int ret = -EINVAL;
  829. int mask_type;
  830. if (mem->page_count == 0)
  831. goto out;
  832. temp = agp_bridge->current_size;
  833. num_entries = A_SIZE_FIX(temp)->num_entries;
  834. if (pg_start < intel_private.base.gtt_stolen_entries) {
  835. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  836. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  837. pg_start, intel_private.base.gtt_stolen_entries);
  838. dev_info(&intel_private.pcidev->dev,
  839. "trying to insert into local/stolen memory\n");
  840. goto out_err;
  841. }
  842. if ((pg_start + mem->page_count) > num_entries)
  843. goto out_err;
  844. /* The i830 can't check the GTT for entries since its read only,
  845. * depend on the caller to make the correct offset decisions.
  846. */
  847. if (type != mem->type)
  848. goto out_err;
  849. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  850. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  851. mask_type != INTEL_AGP_CACHED_MEMORY)
  852. goto out_err;
  853. if (!mem->is_flushed)
  854. global_cache_flush();
  855. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  856. writel(agp_bridge->driver->mask_memory(agp_bridge,
  857. page_to_phys(mem->pages[i]), mask_type),
  858. intel_private.registers+I810_PTE_BASE+(j*4));
  859. }
  860. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  861. out:
  862. ret = 0;
  863. out_err:
  864. mem->is_flushed = true;
  865. return ret;
  866. }
  867. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  868. int type)
  869. {
  870. int i;
  871. if (mem->page_count == 0)
  872. return 0;
  873. if (pg_start < intel_private.base.gtt_stolen_entries) {
  874. dev_info(&intel_private.pcidev->dev,
  875. "trying to disable local/stolen memory\n");
  876. return -EINVAL;
  877. }
  878. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  879. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  880. }
  881. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  882. return 0;
  883. }
  884. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  885. int type)
  886. {
  887. if (type == AGP_PHYS_MEMORY)
  888. return alloc_agpphysmem_i8xx(pg_count, type);
  889. /* always return NULL for other allocation types for now */
  890. return NULL;
  891. }
  892. static int intel_alloc_chipset_flush_resource(void)
  893. {
  894. int ret;
  895. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  896. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  897. pcibios_align_resource, intel_private.bridge_dev);
  898. return ret;
  899. }
  900. static void intel_i915_setup_chipset_flush(void)
  901. {
  902. int ret;
  903. u32 temp;
  904. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  905. if (!(temp & 0x1)) {
  906. intel_alloc_chipset_flush_resource();
  907. intel_private.resource_valid = 1;
  908. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  909. } else {
  910. temp &= ~1;
  911. intel_private.resource_valid = 1;
  912. intel_private.ifp_resource.start = temp;
  913. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  914. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  915. /* some BIOSes reserve this area in a pnp some don't */
  916. if (ret)
  917. intel_private.resource_valid = 0;
  918. }
  919. }
  920. static void intel_i965_g33_setup_chipset_flush(void)
  921. {
  922. u32 temp_hi, temp_lo;
  923. int ret;
  924. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  925. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  926. if (!(temp_lo & 0x1)) {
  927. intel_alloc_chipset_flush_resource();
  928. intel_private.resource_valid = 1;
  929. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  930. upper_32_bits(intel_private.ifp_resource.start));
  931. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  932. } else {
  933. u64 l64;
  934. temp_lo &= ~0x1;
  935. l64 = ((u64)temp_hi << 32) | temp_lo;
  936. intel_private.resource_valid = 1;
  937. intel_private.ifp_resource.start = l64;
  938. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  939. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  940. /* some BIOSes reserve this area in a pnp some don't */
  941. if (ret)
  942. intel_private.resource_valid = 0;
  943. }
  944. }
  945. static void intel_i9xx_setup_flush(void)
  946. {
  947. /* return if already configured */
  948. if (intel_private.ifp_resource.start)
  949. return;
  950. if (INTEL_GTT_GEN == 6)
  951. return;
  952. /* setup a resource for this object */
  953. intel_private.ifp_resource.name = "Intel Flush Page";
  954. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  955. /* Setup chipset flush for 915 */
  956. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  957. intel_i965_g33_setup_chipset_flush();
  958. } else {
  959. intel_i915_setup_chipset_flush();
  960. }
  961. if (intel_private.ifp_resource.start)
  962. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  963. if (!intel_private.i9xx_flush_page)
  964. dev_err(&intel_private.pcidev->dev,
  965. "can't ioremap flush page - no chipset flushing\n");
  966. }
  967. static int intel_i9xx_configure(void)
  968. {
  969. struct aper_size_info_fixed *current_size;
  970. u32 temp;
  971. u16 gmch_ctrl;
  972. int i;
  973. current_size = A_SIZE_FIX(agp_bridge->current_size);
  974. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  975. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  976. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  977. gmch_ctrl |= I830_GMCH_ENABLED;
  978. pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
  979. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  980. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  981. if (agp_bridge->driver->needs_scratch_page) {
  982. for (i = intel_private.base.gtt_stolen_entries; i <
  983. intel_private.base.gtt_total_entries; i++) {
  984. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  985. }
  986. readl(intel_private.gtt+i-1); /* PCI Posting. */
  987. }
  988. global_cache_flush();
  989. intel_i9xx_setup_flush();
  990. return 0;
  991. }
  992. static void intel_i915_cleanup(void)
  993. {
  994. if (intel_private.i9xx_flush_page)
  995. iounmap(intel_private.i9xx_flush_page);
  996. if (intel_private.resource_valid)
  997. release_resource(&intel_private.ifp_resource);
  998. intel_private.ifp_resource.start = 0;
  999. intel_private.resource_valid = 0;
  1000. iounmap(intel_private.gtt);
  1001. iounmap(intel_private.registers);
  1002. }
  1003. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  1004. {
  1005. if (intel_private.i9xx_flush_page)
  1006. writel(1, intel_private.i9xx_flush_page);
  1007. }
  1008. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  1009. int type)
  1010. {
  1011. int num_entries;
  1012. void *temp;
  1013. int ret = -EINVAL;
  1014. int mask_type;
  1015. if (mem->page_count == 0)
  1016. goto out;
  1017. temp = agp_bridge->current_size;
  1018. num_entries = A_SIZE_FIX(temp)->num_entries;
  1019. if (pg_start < intel_private.base.gtt_stolen_entries) {
  1020. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1021. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  1022. pg_start, intel_private.base.gtt_stolen_entries);
  1023. dev_info(&intel_private.pcidev->dev,
  1024. "trying to insert into local/stolen memory\n");
  1025. goto out_err;
  1026. }
  1027. if ((pg_start + mem->page_count) > num_entries)
  1028. goto out_err;
  1029. /* The i915 can't check the GTT for entries since it's read only;
  1030. * depend on the caller to make the correct offset decisions.
  1031. */
  1032. if (type != mem->type)
  1033. goto out_err;
  1034. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1035. if (INTEL_GTT_GEN != 6 && mask_type != 0 &&
  1036. mask_type != AGP_PHYS_MEMORY &&
  1037. mask_type != INTEL_AGP_CACHED_MEMORY)
  1038. goto out_err;
  1039. if (!mem->is_flushed)
  1040. global_cache_flush();
  1041. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1042. out:
  1043. ret = 0;
  1044. out_err:
  1045. mem->is_flushed = true;
  1046. return ret;
  1047. }
  1048. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1049. int type)
  1050. {
  1051. int i;
  1052. if (mem->page_count == 0)
  1053. return 0;
  1054. if (pg_start < intel_private.base.gtt_stolen_entries) {
  1055. dev_info(&intel_private.pcidev->dev,
  1056. "trying to disable local/stolen memory\n");
  1057. return -EINVAL;
  1058. }
  1059. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1060. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1061. readl(intel_private.gtt+i-1);
  1062. return 0;
  1063. }
  1064. /* The intel i915 automatically initializes the agp aperture during POST.
  1065. * Use the memory already set aside for in the GTT.
  1066. */
  1067. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1068. {
  1069. int page_order, ret;
  1070. struct aper_size_info_fixed *size;
  1071. int num_entries;
  1072. u32 temp, temp2;
  1073. int gtt_map_size;
  1074. size = agp_bridge->current_size;
  1075. page_order = size->page_order;
  1076. num_entries = size->num_entries;
  1077. agp_bridge->gatt_table_real = NULL;
  1078. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1079. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1080. temp &= 0xfff80000;
  1081. intel_private.registers = ioremap(temp, 128 * 4096);
  1082. if (!intel_private.registers)
  1083. return -ENOMEM;
  1084. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  1085. gtt_map_size = intel_private.base.gtt_total_entries * 4;
  1086. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1087. if (!intel_private.gtt) {
  1088. iounmap(intel_private.registers);
  1089. return -ENOMEM;
  1090. }
  1091. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1092. global_cache_flush(); /* FIXME: ? */
  1093. ret = intel_gtt_init();
  1094. if (ret != 0) {
  1095. iounmap(intel_private.gtt);
  1096. return ret;
  1097. }
  1098. agp_bridge->gatt_table = NULL;
  1099. agp_bridge->gatt_bus_addr = temp;
  1100. return 0;
  1101. }
  1102. /*
  1103. * The i965 supports 36-bit physical addresses, but to keep
  1104. * the format of the GTT the same, the bits that don't fit
  1105. * in a 32-bit word are shifted down to bits 4..7.
  1106. *
  1107. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1108. * is always zero on 32-bit architectures, so no need to make
  1109. * this conditional.
  1110. */
  1111. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1112. dma_addr_t addr, int type)
  1113. {
  1114. /* Shift high bits down */
  1115. addr |= (addr >> 28) & 0xf0;
  1116. /* Type checking must be done elsewhere */
  1117. return addr | bridge->driver->masks[type].mask;
  1118. }
  1119. static unsigned long intel_gen6_mask_memory(struct agp_bridge_data *bridge,
  1120. dma_addr_t addr, int type)
  1121. {
  1122. /* gen6 has bit11-4 for physical addr bit39-32 */
  1123. addr |= (addr >> 28) & 0xff0;
  1124. /* Type checking must be done elsewhere */
  1125. return addr | bridge->driver->masks[type].mask;
  1126. }
  1127. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1128. {
  1129. switch (INTEL_GTT_GEN) {
  1130. case 5:
  1131. case 6:
  1132. *gtt_offset = MB(2);
  1133. break;
  1134. case 4:
  1135. default:
  1136. *gtt_offset = KB(512);
  1137. break;
  1138. }
  1139. *gtt_size = intel_private.base.gtt_total_entries * 4;
  1140. }
  1141. /* The intel i965 automatically initializes the agp aperture during POST.
  1142. * Use the memory already set aside for in the GTT.
  1143. */
  1144. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1145. {
  1146. int page_order, ret;
  1147. struct aper_size_info_fixed *size;
  1148. int num_entries;
  1149. u32 temp;
  1150. int gtt_offset, gtt_size;
  1151. size = agp_bridge->current_size;
  1152. page_order = size->page_order;
  1153. num_entries = size->num_entries;
  1154. agp_bridge->gatt_table_real = NULL;
  1155. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1156. temp &= 0xfff00000;
  1157. intel_private.registers = ioremap(temp, 128 * 4096);
  1158. if (!intel_private.registers)
  1159. return -ENOMEM;
  1160. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  1161. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1162. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1163. if (!intel_private.gtt) {
  1164. iounmap(intel_private.gtt);
  1165. return -ENOMEM;
  1166. }
  1167. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1168. global_cache_flush(); /* FIXME: ? */
  1169. ret = intel_gtt_init();
  1170. if (ret != 0) {
  1171. iounmap(intel_private.gtt);
  1172. return ret;
  1173. }
  1174. agp_bridge->gatt_table = NULL;
  1175. agp_bridge->gatt_bus_addr = temp;
  1176. return 0;
  1177. }
  1178. static const struct agp_bridge_driver intel_810_driver = {
  1179. .owner = THIS_MODULE,
  1180. .aperture_sizes = intel_i810_sizes,
  1181. .size_type = FIXED_APER_SIZE,
  1182. .num_aperture_sizes = 2,
  1183. .needs_scratch_page = true,
  1184. .configure = intel_i810_configure,
  1185. .fetch_size = intel_i810_fetch_size,
  1186. .cleanup = intel_i810_cleanup,
  1187. .mask_memory = intel_i810_mask_memory,
  1188. .masks = intel_i810_masks,
  1189. .agp_enable = intel_fake_agp_enable,
  1190. .cache_flush = global_cache_flush,
  1191. .create_gatt_table = agp_generic_create_gatt_table,
  1192. .free_gatt_table = agp_generic_free_gatt_table,
  1193. .insert_memory = intel_i810_insert_entries,
  1194. .remove_memory = intel_i810_remove_entries,
  1195. .alloc_by_type = intel_i810_alloc_by_type,
  1196. .free_by_type = intel_i810_free_by_type,
  1197. .agp_alloc_page = agp_generic_alloc_page,
  1198. .agp_alloc_pages = agp_generic_alloc_pages,
  1199. .agp_destroy_page = agp_generic_destroy_page,
  1200. .agp_destroy_pages = agp_generic_destroy_pages,
  1201. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1202. };
  1203. static const struct agp_bridge_driver intel_830_driver = {
  1204. .owner = THIS_MODULE,
  1205. .aperture_sizes = intel_fake_agp_sizes,
  1206. .size_type = FIXED_APER_SIZE,
  1207. .num_aperture_sizes = 4,
  1208. .needs_scratch_page = true,
  1209. .configure = intel_i830_configure,
  1210. .fetch_size = intel_fake_agp_fetch_size,
  1211. .cleanup = intel_i830_cleanup,
  1212. .mask_memory = intel_i810_mask_memory,
  1213. .masks = intel_i810_masks,
  1214. .agp_enable = intel_fake_agp_enable,
  1215. .cache_flush = global_cache_flush,
  1216. .create_gatt_table = intel_i830_create_gatt_table,
  1217. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1218. .insert_memory = intel_i830_insert_entries,
  1219. .remove_memory = intel_i830_remove_entries,
  1220. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1221. .free_by_type = intel_i810_free_by_type,
  1222. .agp_alloc_page = agp_generic_alloc_page,
  1223. .agp_alloc_pages = agp_generic_alloc_pages,
  1224. .agp_destroy_page = agp_generic_destroy_page,
  1225. .agp_destroy_pages = agp_generic_destroy_pages,
  1226. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1227. .chipset_flush = intel_i830_chipset_flush,
  1228. };
  1229. static const struct agp_bridge_driver intel_915_driver = {
  1230. .owner = THIS_MODULE,
  1231. .aperture_sizes = intel_fake_agp_sizes,
  1232. .size_type = FIXED_APER_SIZE,
  1233. .num_aperture_sizes = 4,
  1234. .needs_scratch_page = true,
  1235. .configure = intel_i9xx_configure,
  1236. .fetch_size = intel_fake_agp_fetch_size,
  1237. .cleanup = intel_i915_cleanup,
  1238. .mask_memory = intel_i810_mask_memory,
  1239. .masks = intel_i810_masks,
  1240. .agp_enable = intel_fake_agp_enable,
  1241. .cache_flush = global_cache_flush,
  1242. .create_gatt_table = intel_i915_create_gatt_table,
  1243. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1244. .insert_memory = intel_i915_insert_entries,
  1245. .remove_memory = intel_i915_remove_entries,
  1246. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1247. .free_by_type = intel_i810_free_by_type,
  1248. .agp_alloc_page = agp_generic_alloc_page,
  1249. .agp_alloc_pages = agp_generic_alloc_pages,
  1250. .agp_destroy_page = agp_generic_destroy_page,
  1251. .agp_destroy_pages = agp_generic_destroy_pages,
  1252. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1253. .chipset_flush = intel_i915_chipset_flush,
  1254. #ifdef USE_PCI_DMA_API
  1255. .agp_map_page = intel_agp_map_page,
  1256. .agp_unmap_page = intel_agp_unmap_page,
  1257. .agp_map_memory = intel_agp_map_memory,
  1258. .agp_unmap_memory = intel_agp_unmap_memory,
  1259. #endif
  1260. };
  1261. static const struct agp_bridge_driver intel_i965_driver = {
  1262. .owner = THIS_MODULE,
  1263. .aperture_sizes = intel_fake_agp_sizes,
  1264. .size_type = FIXED_APER_SIZE,
  1265. .num_aperture_sizes = 4,
  1266. .needs_scratch_page = true,
  1267. .configure = intel_i9xx_configure,
  1268. .fetch_size = intel_fake_agp_fetch_size,
  1269. .cleanup = intel_i915_cleanup,
  1270. .mask_memory = intel_i965_mask_memory,
  1271. .masks = intel_i810_masks,
  1272. .agp_enable = intel_fake_agp_enable,
  1273. .cache_flush = global_cache_flush,
  1274. .create_gatt_table = intel_i965_create_gatt_table,
  1275. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1276. .insert_memory = intel_i915_insert_entries,
  1277. .remove_memory = intel_i915_remove_entries,
  1278. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1279. .free_by_type = intel_i810_free_by_type,
  1280. .agp_alloc_page = agp_generic_alloc_page,
  1281. .agp_alloc_pages = agp_generic_alloc_pages,
  1282. .agp_destroy_page = agp_generic_destroy_page,
  1283. .agp_destroy_pages = agp_generic_destroy_pages,
  1284. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1285. .chipset_flush = intel_i915_chipset_flush,
  1286. #ifdef USE_PCI_DMA_API
  1287. .agp_map_page = intel_agp_map_page,
  1288. .agp_unmap_page = intel_agp_unmap_page,
  1289. .agp_map_memory = intel_agp_map_memory,
  1290. .agp_unmap_memory = intel_agp_unmap_memory,
  1291. #endif
  1292. };
  1293. static const struct agp_bridge_driver intel_gen6_driver = {
  1294. .owner = THIS_MODULE,
  1295. .aperture_sizes = intel_fake_agp_sizes,
  1296. .size_type = FIXED_APER_SIZE,
  1297. .num_aperture_sizes = 4,
  1298. .needs_scratch_page = true,
  1299. .configure = intel_i9xx_configure,
  1300. .fetch_size = intel_fake_agp_fetch_size,
  1301. .cleanup = intel_i915_cleanup,
  1302. .mask_memory = intel_gen6_mask_memory,
  1303. .masks = intel_gen6_masks,
  1304. .agp_enable = intel_fake_agp_enable,
  1305. .cache_flush = global_cache_flush,
  1306. .create_gatt_table = intel_i965_create_gatt_table,
  1307. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1308. .insert_memory = intel_i915_insert_entries,
  1309. .remove_memory = intel_i915_remove_entries,
  1310. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1311. .free_by_type = intel_i810_free_by_type,
  1312. .agp_alloc_page = agp_generic_alloc_page,
  1313. .agp_alloc_pages = agp_generic_alloc_pages,
  1314. .agp_destroy_page = agp_generic_destroy_page,
  1315. .agp_destroy_pages = agp_generic_destroy_pages,
  1316. .agp_type_to_mask_type = intel_gen6_type_to_mask_type,
  1317. .chipset_flush = intel_i915_chipset_flush,
  1318. #ifdef USE_PCI_DMA_API
  1319. .agp_map_page = intel_agp_map_page,
  1320. .agp_unmap_page = intel_agp_unmap_page,
  1321. .agp_map_memory = intel_agp_map_memory,
  1322. .agp_unmap_memory = intel_agp_unmap_memory,
  1323. #endif
  1324. };
  1325. static const struct agp_bridge_driver intel_g33_driver = {
  1326. .owner = THIS_MODULE,
  1327. .aperture_sizes = intel_fake_agp_sizes,
  1328. .size_type = FIXED_APER_SIZE,
  1329. .num_aperture_sizes = 4,
  1330. .needs_scratch_page = true,
  1331. .configure = intel_i9xx_configure,
  1332. .fetch_size = intel_fake_agp_fetch_size,
  1333. .cleanup = intel_i915_cleanup,
  1334. .mask_memory = intel_i965_mask_memory,
  1335. .masks = intel_i810_masks,
  1336. .agp_enable = intel_fake_agp_enable,
  1337. .cache_flush = global_cache_flush,
  1338. .create_gatt_table = intel_i915_create_gatt_table,
  1339. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1340. .insert_memory = intel_i915_insert_entries,
  1341. .remove_memory = intel_i915_remove_entries,
  1342. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1343. .free_by_type = intel_i810_free_by_type,
  1344. .agp_alloc_page = agp_generic_alloc_page,
  1345. .agp_alloc_pages = agp_generic_alloc_pages,
  1346. .agp_destroy_page = agp_generic_destroy_page,
  1347. .agp_destroy_pages = agp_generic_destroy_pages,
  1348. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1349. .chipset_flush = intel_i915_chipset_flush,
  1350. #ifdef USE_PCI_DMA_API
  1351. .agp_map_page = intel_agp_map_page,
  1352. .agp_unmap_page = intel_agp_unmap_page,
  1353. .agp_map_memory = intel_agp_map_memory,
  1354. .agp_unmap_memory = intel_agp_unmap_memory,
  1355. #endif
  1356. };
  1357. static const struct intel_gtt_driver i8xx_gtt_driver = {
  1358. .gen = 2,
  1359. };
  1360. static const struct intel_gtt_driver i915_gtt_driver = {
  1361. .gen = 3,
  1362. };
  1363. static const struct intel_gtt_driver g33_gtt_driver = {
  1364. .gen = 3,
  1365. .is_g33 = 1,
  1366. };
  1367. static const struct intel_gtt_driver pineview_gtt_driver = {
  1368. .gen = 3,
  1369. .is_pineview = 1, .is_g33 = 1,
  1370. };
  1371. static const struct intel_gtt_driver i965_gtt_driver = {
  1372. .gen = 4,
  1373. };
  1374. static const struct intel_gtt_driver g4x_gtt_driver = {
  1375. .gen = 5,
  1376. };
  1377. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1378. .gen = 5,
  1379. .is_ironlake = 1,
  1380. };
  1381. static const struct intel_gtt_driver sandybridge_gtt_driver = {
  1382. .gen = 6,
  1383. };
  1384. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1385. * driver and gmch_driver must be non-null, and find_gmch will determine
  1386. * which one should be used if a gmch_chip_id is present.
  1387. */
  1388. static const struct intel_gtt_driver_description {
  1389. unsigned int gmch_chip_id;
  1390. char *name;
  1391. const struct agp_bridge_driver *gmch_driver;
  1392. const struct intel_gtt_driver *gtt_driver;
  1393. } intel_gtt_chipsets[] = {
  1394. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver , NULL},
  1395. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver , NULL},
  1396. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver , NULL},
  1397. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver , NULL},
  1398. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1399. &intel_830_driver , &i8xx_gtt_driver},
  1400. { PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
  1401. &intel_830_driver , &i8xx_gtt_driver},
  1402. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1403. &intel_830_driver , &i8xx_gtt_driver},
  1404. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1405. &intel_830_driver , &i8xx_gtt_driver},
  1406. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1407. &intel_830_driver , &i8xx_gtt_driver},
  1408. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1409. &intel_915_driver , &i915_gtt_driver },
  1410. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1411. &intel_915_driver , &i915_gtt_driver },
  1412. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1413. &intel_915_driver , &i915_gtt_driver },
  1414. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1415. &intel_915_driver , &i915_gtt_driver },
  1416. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1417. &intel_915_driver , &i915_gtt_driver },
  1418. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1419. &intel_915_driver , &i915_gtt_driver },
  1420. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1421. &intel_i965_driver , &i965_gtt_driver },
  1422. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1423. &intel_i965_driver , &i965_gtt_driver },
  1424. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1425. &intel_i965_driver , &i965_gtt_driver },
  1426. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1427. &intel_i965_driver , &i965_gtt_driver },
  1428. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1429. &intel_i965_driver , &i965_gtt_driver },
  1430. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1431. &intel_i965_driver , &i965_gtt_driver },
  1432. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1433. &intel_g33_driver , &g33_gtt_driver },
  1434. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1435. &intel_g33_driver , &g33_gtt_driver },
  1436. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1437. &intel_g33_driver , &g33_gtt_driver },
  1438. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1439. &intel_g33_driver , &pineview_gtt_driver },
  1440. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1441. &intel_g33_driver , &pineview_gtt_driver },
  1442. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1443. &intel_i965_driver , &g4x_gtt_driver },
  1444. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1445. &intel_i965_driver , &g4x_gtt_driver },
  1446. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1447. &intel_i965_driver , &g4x_gtt_driver },
  1448. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1449. &intel_i965_driver , &g4x_gtt_driver },
  1450. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1451. &intel_i965_driver , &g4x_gtt_driver },
  1452. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1453. &intel_i965_driver , &g4x_gtt_driver },
  1454. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1455. "HD Graphics", &intel_i965_driver , &ironlake_gtt_driver },
  1456. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1457. "HD Graphics", &intel_i965_driver , &ironlake_gtt_driver },
  1458. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1459. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1460. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1461. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1462. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1463. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1464. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1465. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1466. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1467. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1468. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1469. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1470. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1471. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1472. { 0, NULL, NULL }
  1473. };
  1474. static int find_gmch(u16 device)
  1475. {
  1476. struct pci_dev *gmch_device;
  1477. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1478. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1479. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1480. device, gmch_device);
  1481. }
  1482. if (!gmch_device)
  1483. return 0;
  1484. intel_private.pcidev = gmch_device;
  1485. return 1;
  1486. }
  1487. int intel_gmch_probe(struct pci_dev *pdev,
  1488. struct agp_bridge_data *bridge)
  1489. {
  1490. int i, mask;
  1491. bridge->driver = NULL;
  1492. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1493. if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1494. bridge->driver =
  1495. intel_gtt_chipsets[i].gmch_driver;
  1496. intel_private.driver =
  1497. intel_gtt_chipsets[i].gtt_driver;
  1498. break;
  1499. }
  1500. }
  1501. if (!bridge->driver)
  1502. return 0;
  1503. bridge->dev_private_data = &intel_private;
  1504. bridge->dev = pdev;
  1505. intel_private.bridge_dev = pci_dev_get(pdev);
  1506. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1507. if (bridge->driver->mask_memory == intel_gen6_mask_memory)
  1508. mask = 40;
  1509. else if (bridge->driver->mask_memory == intel_i965_mask_memory)
  1510. mask = 36;
  1511. else
  1512. mask = 32;
  1513. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1514. dev_err(&intel_private.pcidev->dev,
  1515. "set gfx device dma mask %d-bit failed!\n", mask);
  1516. else
  1517. pci_set_consistent_dma_mask(intel_private.pcidev,
  1518. DMA_BIT_MASK(mask));
  1519. if (bridge->driver == &intel_810_driver)
  1520. return 1;
  1521. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  1522. return 1;
  1523. }
  1524. EXPORT_SYMBOL(intel_gmch_probe);
  1525. void intel_gmch_remove(struct pci_dev *pdev)
  1526. {
  1527. if (intel_private.pcidev)
  1528. pci_dev_put(intel_private.pcidev);
  1529. if (intel_private.bridge_dev)
  1530. pci_dev_put(intel_private.bridge_dev);
  1531. }
  1532. EXPORT_SYMBOL(intel_gmch_remove);
  1533. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1534. MODULE_LICENSE("GPL and additional rights");