dhd_sdio.c 122 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/kthread.h>
  19. #include <linux/printk.h>
  20. #include <linux/pci_ids.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/sched.h>
  24. #include <linux/mmc/sdio.h>
  25. #include <linux/mmc/sdio_func.h>
  26. #include <linux/mmc/card.h>
  27. #include <linux/semaphore.h>
  28. #include <linux/firmware.h>
  29. #include <linux/module.h>
  30. #include <asm/unaligned.h>
  31. #include <defs.h>
  32. #include <brcmu_wifi.h>
  33. #include <brcmu_utils.h>
  34. #include <brcm_hw_ids.h>
  35. #include <soc.h>
  36. #include "sdio_host.h"
  37. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  38. #ifdef BCMDBG
  39. #define BRCMF_TRAP_INFO_SIZE 80
  40. #define CBUF_LEN (128)
  41. struct rte_log_le {
  42. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  43. __le32 buf_size;
  44. __le32 idx;
  45. char *_buf_compat; /* Redundant pointer for backward compat. */
  46. };
  47. struct rte_console {
  48. /* Virtual UART
  49. * When there is no UART (e.g. Quickturn),
  50. * the host should write a complete
  51. * input line directly into cbuf and then write
  52. * the length into vcons_in.
  53. * This may also be used when there is a real UART
  54. * (at risk of conflicting with
  55. * the real UART). vcons_out is currently unused.
  56. */
  57. uint vcons_in;
  58. uint vcons_out;
  59. /* Output (logging) buffer
  60. * Console output is written to a ring buffer log_buf at index log_idx.
  61. * The host may read the output when it sees log_idx advance.
  62. * Output will be lost if the output wraps around faster than the host
  63. * polls.
  64. */
  65. struct rte_log_le log_le;
  66. /* Console input line buffer
  67. * Characters are read one at a time into cbuf
  68. * until <CR> is received, then
  69. * the buffer is processed as a command line.
  70. * Also used for virtual UART.
  71. */
  72. uint cbuf_idx;
  73. char cbuf[CBUF_LEN];
  74. };
  75. #endif /* BCMDBG */
  76. #include <chipcommon.h>
  77. #include "dhd.h"
  78. #include "dhd_bus.h"
  79. #include "dhd_proto.h"
  80. #include "dhd_dbg.h"
  81. #include <bcmchip.h>
  82. #define TXQLEN 2048 /* bulk tx queue length */
  83. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  84. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  85. #define PRIOMASK 7
  86. #define TXRETRIES 2 /* # of retries for tx frames */
  87. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  88. one scheduling */
  89. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  90. one scheduling */
  91. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  92. #define MEMBLOCK 2048 /* Block size used for downloading
  93. of dongle image */
  94. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  95. biggest possible glom */
  96. #define BRCMF_FIRSTREAD (1 << 6)
  97. /* SBSDIO_DEVICE_CTL */
  98. /* 1: device will assert busy signal when receiving CMD53 */
  99. #define SBSDIO_DEVCTL_SETBUSY 0x01
  100. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  101. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  102. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  103. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  104. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  105. * sdio bus power cycle to clear (rev 9) */
  106. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  107. /* Force SD->SB reset mapping (rev 11) */
  108. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  109. /* Determined by CoreControl bit */
  110. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  111. /* Force backplane reset */
  112. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  113. /* Force no backplane reset */
  114. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  115. /* SBSDIO_FUNC1_CHIPCLKCSR */
  116. /* Force ALP request to backplane */
  117. #define SBSDIO_FORCE_ALP 0x01
  118. /* Force HT request to backplane */
  119. #define SBSDIO_FORCE_HT 0x02
  120. /* Force ILP request to backplane */
  121. #define SBSDIO_FORCE_ILP 0x04
  122. /* Make ALP ready (power up xtal) */
  123. #define SBSDIO_ALP_AVAIL_REQ 0x08
  124. /* Make HT ready (power up PLL) */
  125. #define SBSDIO_HT_AVAIL_REQ 0x10
  126. /* Squelch clock requests from HW */
  127. #define SBSDIO_FORCE_HW_CLKREQ_OFF 0x20
  128. /* Status: ALP is ready */
  129. #define SBSDIO_ALP_AVAIL 0x40
  130. /* Status: HT is ready */
  131. #define SBSDIO_HT_AVAIL 0x80
  132. #define SBSDIO_AVBITS (SBSDIO_HT_AVAIL | SBSDIO_ALP_AVAIL)
  133. #define SBSDIO_ALPAV(regval) ((regval) & SBSDIO_AVBITS)
  134. #define SBSDIO_HTAV(regval) (((regval) & SBSDIO_AVBITS) == SBSDIO_AVBITS)
  135. #define SBSDIO_ALPONLY(regval) (SBSDIO_ALPAV(regval) && !SBSDIO_HTAV(regval))
  136. #define SBSDIO_CLKAV(regval, alponly) \
  137. (SBSDIO_ALPAV(regval) && (alponly ? 1 : SBSDIO_HTAV(regval)))
  138. /* direct(mapped) cis space */
  139. /* MAPPED common CIS address */
  140. #define SBSDIO_CIS_BASE_COMMON 0x1000
  141. /* maximum bytes in one CIS */
  142. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  143. /* cis offset addr is < 17 bits */
  144. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  145. /* manfid tuple length, include tuple, link bytes */
  146. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  147. /* intstatus */
  148. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  149. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  150. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  151. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  152. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  153. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  154. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  155. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  156. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  157. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  158. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  159. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  160. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  161. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  162. #define I_PC (1 << 10) /* descriptor error */
  163. #define I_PD (1 << 11) /* data error */
  164. #define I_DE (1 << 12) /* Descriptor protocol Error */
  165. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  166. #define I_RO (1 << 14) /* Receive fifo Overflow */
  167. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  168. #define I_RI (1 << 16) /* Receive Interrupt */
  169. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  170. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  171. #define I_XI (1 << 24) /* Transmit Interrupt */
  172. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  173. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  174. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  175. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  176. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  177. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  178. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  179. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  180. #define I_DMA (I_RI | I_XI | I_ERRORS)
  181. /* corecontrol */
  182. #define CC_CISRDY (1 << 0) /* CIS Ready */
  183. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  184. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  185. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  186. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  187. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  188. /* SDA_FRAMECTRL */
  189. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  190. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  191. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  192. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  193. /* HW frame tag */
  194. #define SDPCM_FRAMETAG_LEN 4 /* 2 bytes len, 2 bytes check val */
  195. /* Total length of frame header for dongle protocol */
  196. #define SDPCM_HDRLEN (SDPCM_FRAMETAG_LEN + SDPCM_SWHEADER_LEN)
  197. #define SDPCM_RESERVE (SDPCM_HDRLEN + BRCMF_SDALIGN)
  198. /*
  199. * Software allocation of To SB Mailbox resources
  200. */
  201. /* tosbmailbox bits corresponding to intstatus bits */
  202. #define SMB_NAK (1 << 0) /* Frame NAK */
  203. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  204. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  205. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  206. /* tosbmailboxdata */
  207. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  208. /*
  209. * Software allocation of To Host Mailbox resources
  210. */
  211. /* intstatus bits */
  212. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  213. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  214. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  215. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  216. /* tohostmailboxdata */
  217. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  218. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  219. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  220. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  221. #define HMB_DATA_FCDATA_MASK 0xff000000
  222. #define HMB_DATA_FCDATA_SHIFT 24
  223. #define HMB_DATA_VERSION_MASK 0x00ff0000
  224. #define HMB_DATA_VERSION_SHIFT 16
  225. /*
  226. * Software-defined protocol header
  227. */
  228. /* Current protocol version */
  229. #define SDPCM_PROT_VERSION 4
  230. /* SW frame header */
  231. #define SDPCM_PACKET_SEQUENCE(p) (((u8 *)p)[0] & 0xff)
  232. #define SDPCM_CHANNEL_MASK 0x00000f00
  233. #define SDPCM_CHANNEL_SHIFT 8
  234. #define SDPCM_PACKET_CHANNEL(p) (((u8 *)p)[1] & 0x0f)
  235. #define SDPCM_NEXTLEN_OFFSET 2
  236. /* Data Offset from SOF (HW Tag, SW Tag, Pad) */
  237. #define SDPCM_DOFFSET_OFFSET 3 /* Data Offset */
  238. #define SDPCM_DOFFSET_VALUE(p) (((u8 *)p)[SDPCM_DOFFSET_OFFSET] & 0xff)
  239. #define SDPCM_DOFFSET_MASK 0xff000000
  240. #define SDPCM_DOFFSET_SHIFT 24
  241. #define SDPCM_FCMASK_OFFSET 4 /* Flow control */
  242. #define SDPCM_FCMASK_VALUE(p) (((u8 *)p)[SDPCM_FCMASK_OFFSET] & 0xff)
  243. #define SDPCM_WINDOW_OFFSET 5 /* Credit based fc */
  244. #define SDPCM_WINDOW_VALUE(p) (((u8 *)p)[SDPCM_WINDOW_OFFSET] & 0xff)
  245. #define SDPCM_SWHEADER_LEN 8 /* SW header is 64 bits */
  246. /* logical channel numbers */
  247. #define SDPCM_CONTROL_CHANNEL 0 /* Control channel Id */
  248. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication Channel Id */
  249. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv Channel Id */
  250. #define SDPCM_GLOM_CHANNEL 3 /* For coalesced packets */
  251. #define SDPCM_TEST_CHANNEL 15 /* Reserved for test/debug packets */
  252. #define SDPCM_SEQUENCE_WRAP 256 /* wrap-around val for 8bit frame seq */
  253. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  254. /*
  255. * Shared structure between dongle and the host.
  256. * The structure contains pointers to trap or assert information.
  257. */
  258. #define SDPCM_SHARED_VERSION 0x0002
  259. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  260. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  261. #define SDPCM_SHARED_ASSERT 0x0200
  262. #define SDPCM_SHARED_TRAP 0x0400
  263. /* Space for header read, limit for data packets */
  264. #define MAX_HDR_READ (1 << 6)
  265. #define MAX_RX_DATASZ 2048
  266. /* Maximum milliseconds to wait for F2 to come up */
  267. #define BRCMF_WAIT_F2RDY 3000
  268. /* Bump up limit on waiting for HT to account for first startup;
  269. * if the image is doing a CRC calculation before programming the PMU
  270. * for HT availability, it could take a couple hundred ms more, so
  271. * max out at a 1 second (1000000us).
  272. */
  273. #undef PMU_MAX_TRANSITION_DLY
  274. #define PMU_MAX_TRANSITION_DLY 1000000
  275. /* Value for ChipClockCSR during initial setup */
  276. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  277. SBSDIO_ALP_AVAIL_REQ)
  278. /* Flags for SDH calls */
  279. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  280. /* sbimstate */
  281. #define SBIM_IBE 0x20000 /* inbanderror */
  282. #define SBIM_TO 0x40000 /* timeout */
  283. #define SBIM_BY 0x01800000 /* busy (sonics >= 2.3) */
  284. #define SBIM_RJ 0x02000000 /* reject (sonics >= 2.3) */
  285. /* sbtmstatelow */
  286. /* reset */
  287. #define SBTML_RESET 0x0001
  288. /* reject field */
  289. #define SBTML_REJ_MASK 0x0006
  290. /* reject */
  291. #define SBTML_REJ 0x0002
  292. /* temporary reject, for error recovery */
  293. #define SBTML_TMPREJ 0x0004
  294. /* Shift to locate the SI control flags in sbtml */
  295. #define SBTML_SICF_SHIFT 16
  296. /* sbtmstatehigh */
  297. #define SBTMH_SERR 0x0001 /* serror */
  298. #define SBTMH_INT 0x0002 /* interrupt */
  299. #define SBTMH_BUSY 0x0004 /* busy */
  300. #define SBTMH_TO 0x0020 /* timeout (sonics >= 2.3) */
  301. /* Shift to locate the SI status flags in sbtmh */
  302. #define SBTMH_SISF_SHIFT 16
  303. /* sbidlow */
  304. #define SBIDL_INIT 0x80 /* initiator */
  305. /* sbidhigh */
  306. #define SBIDH_RC_MASK 0x000f /* revision code */
  307. #define SBIDH_RCE_MASK 0x7000 /* revision code extension field */
  308. #define SBIDH_RCE_SHIFT 8
  309. #define SBCOREREV(sbidh) \
  310. ((((sbidh) & SBIDH_RCE_MASK) >> SBIDH_RCE_SHIFT) | \
  311. ((sbidh) & SBIDH_RC_MASK))
  312. #define SBIDH_CC_MASK 0x8ff0 /* core code */
  313. #define SBIDH_CC_SHIFT 4
  314. #define SBIDH_VC_MASK 0xffff0000 /* vendor code */
  315. #define SBIDH_VC_SHIFT 16
  316. /*
  317. * Conversion of 802.1D priority to precedence level
  318. */
  319. static uint prio2prec(u32 prio)
  320. {
  321. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  322. (prio^2) : prio;
  323. }
  324. /*
  325. * Core reg address translation.
  326. * Both macro's returns a 32 bits byte address on the backplane bus.
  327. */
  328. #define CORE_CC_REG(base, field) \
  329. (base + offsetof(struct chipcregs, field))
  330. #define CORE_BUS_REG(base, field) \
  331. (base + offsetof(struct sdpcmd_regs, field))
  332. #define CORE_SB(base, field) \
  333. (base + SBCONFIGOFF + offsetof(struct sbconfig, field))
  334. /* core registers */
  335. struct sdpcmd_regs {
  336. u32 corecontrol; /* 0x00, rev8 */
  337. u32 corestatus; /* rev8 */
  338. u32 PAD[1];
  339. u32 biststatus; /* rev8 */
  340. /* PCMCIA access */
  341. u16 pcmciamesportaladdr; /* 0x010, rev8 */
  342. u16 PAD[1];
  343. u16 pcmciamesportalmask; /* rev8 */
  344. u16 PAD[1];
  345. u16 pcmciawrframebc; /* rev8 */
  346. u16 PAD[1];
  347. u16 pcmciaunderflowtimer; /* rev8 */
  348. u16 PAD[1];
  349. /* interrupt */
  350. u32 intstatus; /* 0x020, rev8 */
  351. u32 hostintmask; /* rev8 */
  352. u32 intmask; /* rev8 */
  353. u32 sbintstatus; /* rev8 */
  354. u32 sbintmask; /* rev8 */
  355. u32 funcintmask; /* rev4 */
  356. u32 PAD[2];
  357. u32 tosbmailbox; /* 0x040, rev8 */
  358. u32 tohostmailbox; /* rev8 */
  359. u32 tosbmailboxdata; /* rev8 */
  360. u32 tohostmailboxdata; /* rev8 */
  361. /* synchronized access to registers in SDIO clock domain */
  362. u32 sdioaccess; /* 0x050, rev8 */
  363. u32 PAD[3];
  364. /* PCMCIA frame control */
  365. u8 pcmciaframectrl; /* 0x060, rev8 */
  366. u8 PAD[3];
  367. u8 pcmciawatermark; /* rev8 */
  368. u8 PAD[155];
  369. /* interrupt batching control */
  370. u32 intrcvlazy; /* 0x100, rev8 */
  371. u32 PAD[3];
  372. /* counters */
  373. u32 cmd52rd; /* 0x110, rev8 */
  374. u32 cmd52wr; /* rev8 */
  375. u32 cmd53rd; /* rev8 */
  376. u32 cmd53wr; /* rev8 */
  377. u32 abort; /* rev8 */
  378. u32 datacrcerror; /* rev8 */
  379. u32 rdoutofsync; /* rev8 */
  380. u32 wroutofsync; /* rev8 */
  381. u32 writebusy; /* rev8 */
  382. u32 readwait; /* rev8 */
  383. u32 readterm; /* rev8 */
  384. u32 writeterm; /* rev8 */
  385. u32 PAD[40];
  386. u32 clockctlstatus; /* rev8 */
  387. u32 PAD[7];
  388. u32 PAD[128]; /* DMA engines */
  389. /* SDIO/PCMCIA CIS region */
  390. char cis[512]; /* 0x400-0x5ff, rev6 */
  391. /* PCMCIA function control registers */
  392. char pcmciafcr[256]; /* 0x600-6ff, rev6 */
  393. u16 PAD[55];
  394. /* PCMCIA backplane access */
  395. u16 backplanecsr; /* 0x76E, rev6 */
  396. u16 backplaneaddr0; /* rev6 */
  397. u16 backplaneaddr1; /* rev6 */
  398. u16 backplaneaddr2; /* rev6 */
  399. u16 backplaneaddr3; /* rev6 */
  400. u16 backplanedata0; /* rev6 */
  401. u16 backplanedata1; /* rev6 */
  402. u16 backplanedata2; /* rev6 */
  403. u16 backplanedata3; /* rev6 */
  404. u16 PAD[31];
  405. /* sprom "size" & "blank" info */
  406. u16 spromstatus; /* 0x7BE, rev2 */
  407. u32 PAD[464];
  408. u16 PAD[0x80];
  409. };
  410. #ifdef BCMDBG
  411. /* Device console log buffer state */
  412. struct brcmf_console {
  413. uint count; /* Poll interval msec counter */
  414. uint log_addr; /* Log struct address (fixed) */
  415. struct rte_log_le log_le; /* Log struct (host copy) */
  416. uint bufsize; /* Size of log buffer */
  417. u8 *buf; /* Log buffer (host copy) */
  418. uint last; /* Last buffer read index */
  419. };
  420. #endif /* BCMDBG */
  421. struct sdpcm_shared {
  422. u32 flags;
  423. u32 trap_addr;
  424. u32 assert_exp_addr;
  425. u32 assert_file_addr;
  426. u32 assert_line;
  427. u32 console_addr; /* Address of struct rte_console */
  428. u32 msgtrace_addr;
  429. u8 tag[32];
  430. };
  431. struct sdpcm_shared_le {
  432. __le32 flags;
  433. __le32 trap_addr;
  434. __le32 assert_exp_addr;
  435. __le32 assert_file_addr;
  436. __le32 assert_line;
  437. __le32 console_addr; /* Address of struct rte_console */
  438. __le32 msgtrace_addr;
  439. u8 tag[32];
  440. };
  441. /* misc chip info needed by some of the routines */
  442. struct chip_info {
  443. u32 chip;
  444. u32 chiprev;
  445. u32 cccorebase;
  446. u32 ccrev;
  447. u32 cccaps;
  448. u32 buscorebase; /* 32 bits backplane bus address */
  449. u32 buscorerev;
  450. u32 buscoretype;
  451. u32 ramcorebase;
  452. u32 armcorebase;
  453. u32 pmurev;
  454. u32 ramsize;
  455. };
  456. /* Private data for SDIO bus interaction */
  457. struct brcmf_bus {
  458. struct brcmf_pub *drvr;
  459. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  460. struct chip_info *ci; /* Chip info struct */
  461. char *vars; /* Variables (from CIS and/or other) */
  462. uint varsz; /* Size of variables buffer */
  463. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  464. u32 hostintmask; /* Copy of Host Interrupt Mask */
  465. u32 intstatus; /* Intstatus bits (events) pending */
  466. bool dpc_sched; /* Indicates DPC schedule (intrpt rcvd) */
  467. bool fcstate; /* State of dongle flow-control */
  468. uint blocksize; /* Block size of SDIO transfers */
  469. uint roundup; /* Max roundup limit */
  470. struct pktq txq; /* Queue length used for flow-control */
  471. u8 flowcontrol; /* per prio flow control bitmask */
  472. u8 tx_seq; /* Transmit sequence number (next) */
  473. u8 tx_max; /* Maximum transmit sequence allowed */
  474. u8 hdrbuf[MAX_HDR_READ + BRCMF_SDALIGN];
  475. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  476. u16 nextlen; /* Next Read Len from last header */
  477. u8 rx_seq; /* Receive sequence number (expected) */
  478. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  479. uint rxbound; /* Rx frames to read before resched */
  480. uint txbound; /* Tx frames to send before resched */
  481. uint txminmax;
  482. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  483. struct sk_buff *glom; /* Packet chain for glommed superframe */
  484. uint glomerr; /* Glom packet read errors */
  485. u8 *rxbuf; /* Buffer for receiving control packets */
  486. uint rxblen; /* Allocated length of rxbuf */
  487. u8 *rxctl; /* Aligned pointer into rxbuf */
  488. u8 *databuf; /* Buffer for receiving big glom packet */
  489. u8 *dataptr; /* Aligned pointer into databuf */
  490. uint rxlen; /* Length of valid data in buffer */
  491. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  492. bool intr; /* Use interrupts */
  493. bool poll; /* Use polling */
  494. bool ipend; /* Device interrupt is pending */
  495. uint intrcount; /* Count of device interrupt callbacks */
  496. uint lastintrs; /* Count as of last watchdog timer */
  497. uint spurious; /* Count of spurious interrupts */
  498. uint pollrate; /* Ticks between device polls */
  499. uint polltick; /* Tick counter */
  500. uint pollcnt; /* Count of active polls */
  501. #ifdef BCMDBG
  502. uint console_interval;
  503. struct brcmf_console console; /* Console output polling support */
  504. uint console_addr; /* Console address from shared struct */
  505. #endif /* BCMDBG */
  506. uint regfails; /* Count of R_REG failures */
  507. uint clkstate; /* State of sd and backplane clock(s) */
  508. bool activity; /* Activity flag for clock down */
  509. s32 idletime; /* Control for activity timeout */
  510. s32 idlecount; /* Activity timeout counter */
  511. s32 idleclock; /* How to set bus driver when idle */
  512. s32 sd_rxchain;
  513. bool use_rxchain; /* If brcmf should use PKT chains */
  514. bool sleeping; /* Is SDIO bus sleeping? */
  515. bool rxflow_mode; /* Rx flow control mode */
  516. bool rxflow; /* Is rx flow control on */
  517. bool alp_only; /* Don't use HT clock (ALP only) */
  518. /* Field to decide if rx of control frames happen in rxbuf or lb-pool */
  519. bool usebufpool;
  520. /* Some additional counters */
  521. uint tx_sderrs; /* Count of tx attempts with sd errors */
  522. uint fcqueued; /* Tx packets that got queued */
  523. uint rxrtx; /* Count of rtx requests (NAK to dongle) */
  524. uint rx_toolong; /* Receive frames too long to receive */
  525. uint rxc_errors; /* SDIO errors when reading control frames */
  526. uint rx_hdrfail; /* SDIO errors on header reads */
  527. uint rx_badhdr; /* Bad received headers (roosync?) */
  528. uint rx_badseq; /* Mismatched rx sequence number */
  529. uint fc_rcvd; /* Number of flow-control events received */
  530. uint fc_xoff; /* Number which turned on flow-control */
  531. uint fc_xon; /* Number which turned off flow-control */
  532. uint rxglomfail; /* Failed deglom attempts */
  533. uint rxglomframes; /* Number of glom frames (superframes) */
  534. uint rxglompkts; /* Number of packets from glom frames */
  535. uint f2rxhdrs; /* Number of header reads */
  536. uint f2rxdata; /* Number of frame data reads */
  537. uint f2txdata; /* Number of f2 frame writes */
  538. uint f1regdata; /* Number of f1 register accesses */
  539. u8 *ctrl_frame_buf;
  540. u32 ctrl_frame_len;
  541. bool ctrl_frame_stat;
  542. spinlock_t txqlock;
  543. wait_queue_head_t ctrl_wait;
  544. wait_queue_head_t dcmd_resp_wait;
  545. struct timer_list timer;
  546. struct completion watchdog_wait;
  547. struct task_struct *watchdog_tsk;
  548. bool wd_timer_valid;
  549. uint save_ms;
  550. struct task_struct *dpc_tsk;
  551. struct completion dpc_wait;
  552. struct semaphore sdsem;
  553. const char *fw_name;
  554. const struct firmware *firmware;
  555. const char *nv_name;
  556. u32 fw_ptr;
  557. };
  558. struct sbconfig {
  559. u32 PAD[2];
  560. u32 sbipsflag; /* initiator port ocp slave flag */
  561. u32 PAD[3];
  562. u32 sbtpsflag; /* target port ocp slave flag */
  563. u32 PAD[11];
  564. u32 sbtmerrloga; /* (sonics >= 2.3) */
  565. u32 PAD;
  566. u32 sbtmerrlog; /* (sonics >= 2.3) */
  567. u32 PAD[3];
  568. u32 sbadmatch3; /* address match3 */
  569. u32 PAD;
  570. u32 sbadmatch2; /* address match2 */
  571. u32 PAD;
  572. u32 sbadmatch1; /* address match1 */
  573. u32 PAD[7];
  574. u32 sbimstate; /* initiator agent state */
  575. u32 sbintvec; /* interrupt mask */
  576. u32 sbtmstatelow; /* target state */
  577. u32 sbtmstatehigh; /* target state */
  578. u32 sbbwa0; /* bandwidth allocation table0 */
  579. u32 PAD;
  580. u32 sbimconfiglow; /* initiator configuration */
  581. u32 sbimconfighigh; /* initiator configuration */
  582. u32 sbadmatch0; /* address match0 */
  583. u32 PAD;
  584. u32 sbtmconfiglow; /* target configuration */
  585. u32 sbtmconfighigh; /* target configuration */
  586. u32 sbbconfig; /* broadcast configuration */
  587. u32 PAD;
  588. u32 sbbstate; /* broadcast state */
  589. u32 PAD[3];
  590. u32 sbactcnfg; /* activate configuration */
  591. u32 PAD[3];
  592. u32 sbflagst; /* current sbflags */
  593. u32 PAD[3];
  594. u32 sbidlow; /* identification */
  595. u32 sbidhigh; /* identification */
  596. };
  597. /* clkstate */
  598. #define CLK_NONE 0
  599. #define CLK_SDONLY 1
  600. #define CLK_PENDING 2 /* Not used yet */
  601. #define CLK_AVAIL 3
  602. #ifdef BCMDBG
  603. static int qcount[NUMPRIO];
  604. static int tx_packets[NUMPRIO];
  605. #endif /* BCMDBG */
  606. #define SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  607. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  608. /* Retry count for register access failures */
  609. static const uint retry_limit = 2;
  610. /* Limit on rounding up frames */
  611. static const uint max_roundup = 512;
  612. #define ALIGNMENT 4
  613. static void pkt_align(struct sk_buff *p, int len, int align)
  614. {
  615. uint datalign;
  616. datalign = (unsigned long)(p->data);
  617. datalign = roundup(datalign, (align)) - datalign;
  618. if (datalign)
  619. skb_pull(p, datalign);
  620. __skb_trim(p, len);
  621. }
  622. /* To check if there's window offered */
  623. static bool data_ok(struct brcmf_bus *bus)
  624. {
  625. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  626. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  627. }
  628. /*
  629. * Reads a register in the SDIO hardware block. This block occupies a series of
  630. * adresses on the 32 bit backplane bus.
  631. */
  632. static void
  633. r_sdreg32(struct brcmf_bus *bus, u32 *regvar, u32 reg_offset, u32 *retryvar)
  634. {
  635. *retryvar = 0;
  636. do {
  637. *regvar = brcmf_sdcard_reg_read(bus->sdiodev,
  638. bus->ci->buscorebase + reg_offset, sizeof(u32));
  639. } while (brcmf_sdcard_regfail(bus->sdiodev) &&
  640. (++(*retryvar) <= retry_limit));
  641. if (*retryvar) {
  642. bus->regfails += (*retryvar-1);
  643. if (*retryvar > retry_limit) {
  644. brcmf_dbg(ERROR, "FAILED READ %Xh\n", reg_offset);
  645. *regvar = 0;
  646. }
  647. }
  648. }
  649. static void
  650. w_sdreg32(struct brcmf_bus *bus, u32 regval, u32 reg_offset, u32 *retryvar)
  651. {
  652. *retryvar = 0;
  653. do {
  654. brcmf_sdcard_reg_write(bus->sdiodev,
  655. bus->ci->buscorebase + reg_offset,
  656. sizeof(u32), regval);
  657. } while (brcmf_sdcard_regfail(bus->sdiodev) &&
  658. (++(*retryvar) <= retry_limit));
  659. if (*retryvar) {
  660. bus->regfails += (*retryvar-1);
  661. if (*retryvar > retry_limit)
  662. brcmf_dbg(ERROR, "FAILED REGISTER WRITE %Xh\n",
  663. reg_offset);
  664. }
  665. }
  666. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  667. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  668. /* Packet free applicable unconditionally for sdio and sdspi.
  669. * Conditional if bufpool was present for gspi bus.
  670. */
  671. static void brcmf_sdbrcm_pktfree2(struct brcmf_bus *bus, struct sk_buff *pkt)
  672. {
  673. if (bus->usebufpool)
  674. brcmu_pkt_buf_free_skb(pkt);
  675. }
  676. /* Turn backplane clock on or off */
  677. static int brcmf_sdbrcm_htclk(struct brcmf_bus *bus, bool on, bool pendok)
  678. {
  679. int err;
  680. u8 clkctl, clkreq, devctl;
  681. unsigned long timeout;
  682. brcmf_dbg(TRACE, "Enter\n");
  683. clkctl = 0;
  684. if (on) {
  685. /* Request HT Avail */
  686. clkreq =
  687. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  688. if ((bus->ci->chip == BCM4329_CHIP_ID)
  689. && (bus->ci->chiprev == 0))
  690. clkreq |= SBSDIO_FORCE_ALP;
  691. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  692. SBSDIO_FUNC1_CHIPCLKCSR, clkreq, &err);
  693. if (err) {
  694. brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
  695. return -EBADE;
  696. }
  697. if (pendok && ((bus->ci->buscoretype == PCMCIA_CORE_ID)
  698. && (bus->ci->buscorerev == 9))) {
  699. u32 dummy, retries;
  700. r_sdreg32(bus, &dummy,
  701. offsetof(struct sdpcmd_regs, clockctlstatus),
  702. &retries);
  703. }
  704. /* Check current status */
  705. clkctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  706. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  707. if (err) {
  708. brcmf_dbg(ERROR, "HT Avail read error: %d\n", err);
  709. return -EBADE;
  710. }
  711. /* Go to pending and await interrupt if appropriate */
  712. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  713. /* Allow only clock-available interrupt */
  714. devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  715. SDIO_FUNC_1,
  716. SBSDIO_DEVICE_CTL, &err);
  717. if (err) {
  718. brcmf_dbg(ERROR, "Devctl error setting CA: %d\n",
  719. err);
  720. return -EBADE;
  721. }
  722. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  723. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  724. SBSDIO_DEVICE_CTL, devctl, &err);
  725. brcmf_dbg(INFO, "CLKCTL: set PENDING\n");
  726. bus->clkstate = CLK_PENDING;
  727. return 0;
  728. } else if (bus->clkstate == CLK_PENDING) {
  729. /* Cancel CA-only interrupt filter */
  730. devctl =
  731. brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  732. SBSDIO_DEVICE_CTL, &err);
  733. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  734. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  735. SBSDIO_DEVICE_CTL, devctl, &err);
  736. }
  737. /* Otherwise, wait here (polling) for HT Avail */
  738. timeout = jiffies +
  739. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  740. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  741. clkctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  742. SDIO_FUNC_1,
  743. SBSDIO_FUNC1_CHIPCLKCSR,
  744. &err);
  745. if (time_after(jiffies, timeout))
  746. break;
  747. else
  748. usleep_range(5000, 10000);
  749. }
  750. if (err) {
  751. brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
  752. return -EBADE;
  753. }
  754. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  755. brcmf_dbg(ERROR, "HT Avail timeout (%d): clkctl 0x%02x\n",
  756. PMU_MAX_TRANSITION_DLY, clkctl);
  757. return -EBADE;
  758. }
  759. /* Mark clock available */
  760. bus->clkstate = CLK_AVAIL;
  761. brcmf_dbg(INFO, "CLKCTL: turned ON\n");
  762. #if defined(BCMDBG)
  763. if (bus->alp_only != true) {
  764. if (SBSDIO_ALPONLY(clkctl))
  765. brcmf_dbg(ERROR, "HT Clock should be on\n");
  766. }
  767. #endif /* defined (BCMDBG) */
  768. bus->activity = true;
  769. } else {
  770. clkreq = 0;
  771. if (bus->clkstate == CLK_PENDING) {
  772. /* Cancel CA-only interrupt filter */
  773. devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  774. SDIO_FUNC_1,
  775. SBSDIO_DEVICE_CTL, &err);
  776. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  777. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  778. SBSDIO_DEVICE_CTL, devctl, &err);
  779. }
  780. bus->clkstate = CLK_SDONLY;
  781. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  782. SBSDIO_FUNC1_CHIPCLKCSR, clkreq, &err);
  783. brcmf_dbg(INFO, "CLKCTL: turned OFF\n");
  784. if (err) {
  785. brcmf_dbg(ERROR, "Failed access turning clock off: %d\n",
  786. err);
  787. return -EBADE;
  788. }
  789. }
  790. return 0;
  791. }
  792. /* Change idle/active SD state */
  793. static int brcmf_sdbrcm_sdclk(struct brcmf_bus *bus, bool on)
  794. {
  795. brcmf_dbg(TRACE, "Enter\n");
  796. if (on)
  797. bus->clkstate = CLK_SDONLY;
  798. else
  799. bus->clkstate = CLK_NONE;
  800. return 0;
  801. }
  802. /* Transition SD and backplane clock readiness */
  803. static int brcmf_sdbrcm_clkctl(struct brcmf_bus *bus, uint target, bool pendok)
  804. {
  805. #ifdef BCMDBG
  806. uint oldstate = bus->clkstate;
  807. #endif /* BCMDBG */
  808. brcmf_dbg(TRACE, "Enter\n");
  809. /* Early exit if we're already there */
  810. if (bus->clkstate == target) {
  811. if (target == CLK_AVAIL) {
  812. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  813. bus->activity = true;
  814. }
  815. return 0;
  816. }
  817. switch (target) {
  818. case CLK_AVAIL:
  819. /* Make sure SD clock is available */
  820. if (bus->clkstate == CLK_NONE)
  821. brcmf_sdbrcm_sdclk(bus, true);
  822. /* Now request HT Avail on the backplane */
  823. brcmf_sdbrcm_htclk(bus, true, pendok);
  824. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  825. bus->activity = true;
  826. break;
  827. case CLK_SDONLY:
  828. /* Remove HT request, or bring up SD clock */
  829. if (bus->clkstate == CLK_NONE)
  830. brcmf_sdbrcm_sdclk(bus, true);
  831. else if (bus->clkstate == CLK_AVAIL)
  832. brcmf_sdbrcm_htclk(bus, false, false);
  833. else
  834. brcmf_dbg(ERROR, "request for %d -> %d\n",
  835. bus->clkstate, target);
  836. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  837. break;
  838. case CLK_NONE:
  839. /* Make sure to remove HT request */
  840. if (bus->clkstate == CLK_AVAIL)
  841. brcmf_sdbrcm_htclk(bus, false, false);
  842. /* Now remove the SD clock */
  843. brcmf_sdbrcm_sdclk(bus, false);
  844. brcmf_sdbrcm_wd_timer(bus, 0);
  845. break;
  846. }
  847. #ifdef BCMDBG
  848. brcmf_dbg(INFO, "%d -> %d\n", oldstate, bus->clkstate);
  849. #endif /* BCMDBG */
  850. return 0;
  851. }
  852. static int brcmf_sdbrcm_bussleep(struct brcmf_bus *bus, bool sleep)
  853. {
  854. uint retries = 0;
  855. brcmf_dbg(INFO, "request %s (currently %s)\n",
  856. sleep ? "SLEEP" : "WAKE",
  857. bus->sleeping ? "SLEEP" : "WAKE");
  858. /* Done if we're already in the requested state */
  859. if (sleep == bus->sleeping)
  860. return 0;
  861. /* Going to sleep: set the alarm and turn off the lights... */
  862. if (sleep) {
  863. /* Don't sleep if something is pending */
  864. if (bus->dpc_sched || bus->rxskip || pktq_len(&bus->txq))
  865. return -EBUSY;
  866. /* Make sure the controller has the bus up */
  867. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  868. /* Tell device to start using OOB wakeup */
  869. w_sdreg32(bus, SMB_USE_OOB,
  870. offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
  871. if (retries > retry_limit)
  872. brcmf_dbg(ERROR, "CANNOT SIGNAL CHIP, WILL NOT WAKE UP!!\n");
  873. /* Turn off our contribution to the HT clock request */
  874. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  875. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  876. SBSDIO_FUNC1_CHIPCLKCSR,
  877. SBSDIO_FORCE_HW_CLKREQ_OFF, NULL);
  878. /* Isolate the bus */
  879. if (bus->ci->chip != BCM4329_CHIP_ID) {
  880. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  881. SBSDIO_DEVICE_CTL,
  882. SBSDIO_DEVCTL_PADS_ISO, NULL);
  883. }
  884. /* Change state */
  885. bus->sleeping = true;
  886. } else {
  887. /* Waking up: bus power up is ok, set local state */
  888. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  889. SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  890. /* Force pad isolation off if possible
  891. (in case power never toggled) */
  892. if ((bus->ci->buscoretype == PCMCIA_CORE_ID)
  893. && (bus->ci->buscorerev >= 10))
  894. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  895. SBSDIO_DEVICE_CTL, 0, NULL);
  896. /* Make sure the controller has the bus up */
  897. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  898. /* Send misc interrupt to indicate OOB not needed */
  899. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, tosbmailboxdata),
  900. &retries);
  901. if (retries <= retry_limit)
  902. w_sdreg32(bus, SMB_DEV_INT,
  903. offsetof(struct sdpcmd_regs, tosbmailbox),
  904. &retries);
  905. if (retries > retry_limit)
  906. brcmf_dbg(ERROR, "CANNOT SIGNAL CHIP TO CLEAR OOB!!\n");
  907. /* Make sure we have SD bus access */
  908. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  909. /* Change state */
  910. bus->sleeping = false;
  911. }
  912. return 0;
  913. }
  914. static void bus_wake(struct brcmf_bus *bus)
  915. {
  916. if (bus->sleeping)
  917. brcmf_sdbrcm_bussleep(bus, false);
  918. }
  919. static u32 brcmf_sdbrcm_hostmail(struct brcmf_bus *bus)
  920. {
  921. u32 intstatus = 0;
  922. u32 hmb_data;
  923. u8 fcbits;
  924. uint retries = 0;
  925. brcmf_dbg(TRACE, "Enter\n");
  926. /* Read mailbox data and ack that we did so */
  927. r_sdreg32(bus, &hmb_data,
  928. offsetof(struct sdpcmd_regs, tohostmailboxdata), &retries);
  929. if (retries <= retry_limit)
  930. w_sdreg32(bus, SMB_INT_ACK,
  931. offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
  932. bus->f1regdata += 2;
  933. /* Dongle recomposed rx frames, accept them again */
  934. if (hmb_data & HMB_DATA_NAKHANDLED) {
  935. brcmf_dbg(INFO, "Dongle reports NAK handled, expect rtx of %d\n",
  936. bus->rx_seq);
  937. if (!bus->rxskip)
  938. brcmf_dbg(ERROR, "unexpected NAKHANDLED!\n");
  939. bus->rxskip = false;
  940. intstatus |= I_HMB_FRAME_IND;
  941. }
  942. /*
  943. * DEVREADY does not occur with gSPI.
  944. */
  945. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  946. bus->sdpcm_ver =
  947. (hmb_data & HMB_DATA_VERSION_MASK) >>
  948. HMB_DATA_VERSION_SHIFT;
  949. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  950. brcmf_dbg(ERROR, "Version mismatch, dongle reports %d, "
  951. "expecting %d\n",
  952. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  953. else
  954. brcmf_dbg(INFO, "Dongle ready, protocol version %d\n",
  955. bus->sdpcm_ver);
  956. }
  957. /*
  958. * Flow Control has been moved into the RX headers and this out of band
  959. * method isn't used any more.
  960. * remaining backward compatible with older dongles.
  961. */
  962. if (hmb_data & HMB_DATA_FC) {
  963. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  964. HMB_DATA_FCDATA_SHIFT;
  965. if (fcbits & ~bus->flowcontrol)
  966. bus->fc_xoff++;
  967. if (bus->flowcontrol & ~fcbits)
  968. bus->fc_xon++;
  969. bus->fc_rcvd++;
  970. bus->flowcontrol = fcbits;
  971. }
  972. /* Shouldn't be any others */
  973. if (hmb_data & ~(HMB_DATA_DEVREADY |
  974. HMB_DATA_NAKHANDLED |
  975. HMB_DATA_FC |
  976. HMB_DATA_FWREADY |
  977. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  978. brcmf_dbg(ERROR, "Unknown mailbox data content: 0x%02x\n",
  979. hmb_data);
  980. return intstatus;
  981. }
  982. static void brcmf_sdbrcm_rxfail(struct brcmf_bus *bus, bool abort, bool rtx)
  983. {
  984. uint retries = 0;
  985. u16 lastrbc;
  986. u8 hi, lo;
  987. int err;
  988. brcmf_dbg(ERROR, "%sterminate frame%s\n",
  989. abort ? "abort command, " : "",
  990. rtx ? ", send NAK" : "");
  991. if (abort)
  992. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  993. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  994. SBSDIO_FUNC1_FRAMECTRL,
  995. SFC_RF_TERM, &err);
  996. bus->f1regdata++;
  997. /* Wait until the packet has been flushed (device/FIFO stable) */
  998. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  999. hi = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  1000. SBSDIO_FUNC1_RFRAMEBCHI, NULL);
  1001. lo = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  1002. SBSDIO_FUNC1_RFRAMEBCLO, NULL);
  1003. bus->f1regdata += 2;
  1004. if ((hi == 0) && (lo == 0))
  1005. break;
  1006. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  1007. brcmf_dbg(ERROR, "count growing: last 0x%04x now 0x%04x\n",
  1008. lastrbc, (hi << 8) + lo);
  1009. }
  1010. lastrbc = (hi << 8) + lo;
  1011. }
  1012. if (!retries)
  1013. brcmf_dbg(ERROR, "count never zeroed: last 0x%04x\n", lastrbc);
  1014. else
  1015. brcmf_dbg(INFO, "flush took %d iterations\n", 0xffff - retries);
  1016. if (rtx) {
  1017. bus->rxrtx++;
  1018. w_sdreg32(bus, SMB_NAK,
  1019. offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
  1020. bus->f1regdata++;
  1021. if (retries <= retry_limit)
  1022. bus->rxskip = true;
  1023. }
  1024. /* Clear partial in any case */
  1025. bus->nextlen = 0;
  1026. /* If we can't reach the device, signal failure */
  1027. if (err || brcmf_sdcard_regfail(bus->sdiodev))
  1028. bus->drvr->busstate = BRCMF_BUS_DOWN;
  1029. }
  1030. /* copy a buffer into a pkt buffer chain */
  1031. static uint brcmf_sdbrcm_glom_from_buf(struct brcmf_bus *bus, uint len)
  1032. {
  1033. uint n, ret = 0;
  1034. struct sk_buff *p;
  1035. u8 *buf;
  1036. p = bus->glom;
  1037. buf = bus->dataptr;
  1038. /* copy the data */
  1039. for (; p && len; p = p->next) {
  1040. n = min_t(uint, p->len, len);
  1041. memcpy(p->data, buf, n);
  1042. buf += n;
  1043. len -= n;
  1044. ret += n;
  1045. }
  1046. return ret;
  1047. }
  1048. static u8 brcmf_sdbrcm_rxglom(struct brcmf_bus *bus, u8 rxseq)
  1049. {
  1050. u16 dlen, totlen;
  1051. u8 *dptr, num = 0;
  1052. u16 sublen, check;
  1053. struct sk_buff *pfirst, *plast, *pnext, *save_pfirst;
  1054. int errcode;
  1055. u8 chan, seq, doff, sfdoff;
  1056. u8 txmax;
  1057. int ifidx = 0;
  1058. bool usechain = bus->use_rxchain;
  1059. /* If packets, issue read(s) and send up packet chain */
  1060. /* Return sequence numbers consumed? */
  1061. brcmf_dbg(TRACE, "start: glomd %p glom %p\n", bus->glomd, bus->glom);
  1062. /* If there's a descriptor, generate the packet chain */
  1063. if (bus->glomd) {
  1064. pfirst = plast = pnext = NULL;
  1065. dlen = (u16) (bus->glomd->len);
  1066. dptr = bus->glomd->data;
  1067. if (!dlen || (dlen & 1)) {
  1068. brcmf_dbg(ERROR, "bad glomd len(%d), ignore descriptor\n",
  1069. dlen);
  1070. dlen = 0;
  1071. }
  1072. for (totlen = num = 0; dlen; num++) {
  1073. /* Get (and move past) next length */
  1074. sublen = get_unaligned_le16(dptr);
  1075. dlen -= sizeof(u16);
  1076. dptr += sizeof(u16);
  1077. if ((sublen < SDPCM_HDRLEN) ||
  1078. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  1079. brcmf_dbg(ERROR, "descriptor len %d bad: %d\n",
  1080. num, sublen);
  1081. pnext = NULL;
  1082. break;
  1083. }
  1084. if (sublen % BRCMF_SDALIGN) {
  1085. brcmf_dbg(ERROR, "sublen %d not multiple of %d\n",
  1086. sublen, BRCMF_SDALIGN);
  1087. usechain = false;
  1088. }
  1089. totlen += sublen;
  1090. /* For last frame, adjust read len so total
  1091. is a block multiple */
  1092. if (!dlen) {
  1093. sublen +=
  1094. (roundup(totlen, bus->blocksize) - totlen);
  1095. totlen = roundup(totlen, bus->blocksize);
  1096. }
  1097. /* Allocate/chain packet for next subframe */
  1098. pnext = brcmu_pkt_buf_get_skb(sublen + BRCMF_SDALIGN);
  1099. if (pnext == NULL) {
  1100. brcmf_dbg(ERROR, "bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1101. num, sublen);
  1102. break;
  1103. }
  1104. if (!pfirst) {
  1105. pfirst = plast = pnext;
  1106. } else {
  1107. plast->next = pnext;
  1108. plast = pnext;
  1109. }
  1110. /* Adhere to start alignment requirements */
  1111. pkt_align(pnext, sublen, BRCMF_SDALIGN);
  1112. }
  1113. /* If all allocations succeeded, save packet chain
  1114. in bus structure */
  1115. if (pnext) {
  1116. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1117. totlen, num);
  1118. if (BRCMF_GLOM_ON() && bus->nextlen &&
  1119. totlen != bus->nextlen) {
  1120. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1121. bus->nextlen, totlen, rxseq);
  1122. }
  1123. bus->glom = pfirst;
  1124. pfirst = pnext = NULL;
  1125. } else {
  1126. if (pfirst)
  1127. brcmu_pkt_buf_free_skb(pfirst);
  1128. bus->glom = NULL;
  1129. num = 0;
  1130. }
  1131. /* Done with descriptor packet */
  1132. brcmu_pkt_buf_free_skb(bus->glomd);
  1133. bus->glomd = NULL;
  1134. bus->nextlen = 0;
  1135. }
  1136. /* Ok -- either we just generated a packet chain,
  1137. or had one from before */
  1138. if (bus->glom) {
  1139. if (BRCMF_GLOM_ON()) {
  1140. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1141. for (pnext = bus->glom; pnext; pnext = pnext->next) {
  1142. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1143. pnext, (u8 *) (pnext->data),
  1144. pnext->len, pnext->len);
  1145. }
  1146. }
  1147. pfirst = bus->glom;
  1148. dlen = (u16) brcmu_pkttotlen(pfirst);
  1149. /* Do an SDIO read for the superframe. Configurable iovar to
  1150. * read directly into the chained packet, or allocate a large
  1151. * packet and and copy into the chain.
  1152. */
  1153. if (usechain) {
  1154. errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
  1155. bus->sdiodev->sbwad,
  1156. SDIO_FUNC_2,
  1157. F2SYNC, (u8 *) pfirst->data, dlen,
  1158. pfirst);
  1159. } else if (bus->dataptr) {
  1160. errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
  1161. bus->sdiodev->sbwad,
  1162. SDIO_FUNC_2,
  1163. F2SYNC, bus->dataptr, dlen,
  1164. NULL);
  1165. sublen = (u16) brcmf_sdbrcm_glom_from_buf(bus, dlen);
  1166. if (sublen != dlen) {
  1167. brcmf_dbg(ERROR, "FAILED TO COPY, dlen %d sublen %d\n",
  1168. dlen, sublen);
  1169. errcode = -1;
  1170. }
  1171. pnext = NULL;
  1172. } else {
  1173. brcmf_dbg(ERROR, "COULDN'T ALLOC %d-BYTE GLOM, FORCE FAILURE\n",
  1174. dlen);
  1175. errcode = -1;
  1176. }
  1177. bus->f2rxdata++;
  1178. /* On failure, kill the superframe, allow a couple retries */
  1179. if (errcode < 0) {
  1180. brcmf_dbg(ERROR, "glom read of %d bytes failed: %d\n",
  1181. dlen, errcode);
  1182. bus->drvr->rx_errors++;
  1183. if (bus->glomerr++ < 3) {
  1184. brcmf_sdbrcm_rxfail(bus, true, true);
  1185. } else {
  1186. bus->glomerr = 0;
  1187. brcmf_sdbrcm_rxfail(bus, true, false);
  1188. brcmu_pkt_buf_free_skb(bus->glom);
  1189. bus->rxglomfail++;
  1190. bus->glom = NULL;
  1191. }
  1192. return 0;
  1193. }
  1194. #ifdef BCMDBG
  1195. if (BRCMF_GLOM_ON()) {
  1196. printk(KERN_DEBUG "SUPERFRAME:\n");
  1197. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1198. pfirst->data, min_t(int, pfirst->len, 48));
  1199. }
  1200. #endif
  1201. /* Validate the superframe header */
  1202. dptr = (u8 *) (pfirst->data);
  1203. sublen = get_unaligned_le16(dptr);
  1204. check = get_unaligned_le16(dptr + sizeof(u16));
  1205. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1206. seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
  1207. bus->nextlen = dptr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  1208. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1209. brcmf_dbg(INFO, "nextlen too large (%d) seq %d\n",
  1210. bus->nextlen, seq);
  1211. bus->nextlen = 0;
  1212. }
  1213. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1214. txmax = SDPCM_WINDOW_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1215. errcode = 0;
  1216. if ((u16)~(sublen ^ check)) {
  1217. brcmf_dbg(ERROR, "(superframe): HW hdr error: len/check 0x%04x/0x%04x\n",
  1218. sublen, check);
  1219. errcode = -1;
  1220. } else if (roundup(sublen, bus->blocksize) != dlen) {
  1221. brcmf_dbg(ERROR, "(superframe): len 0x%04x, rounded 0x%04x, expect 0x%04x\n",
  1222. sublen, roundup(sublen, bus->blocksize),
  1223. dlen);
  1224. errcode = -1;
  1225. } else if (SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]) !=
  1226. SDPCM_GLOM_CHANNEL) {
  1227. brcmf_dbg(ERROR, "(superframe): bad channel %d\n",
  1228. SDPCM_PACKET_CHANNEL(
  1229. &dptr[SDPCM_FRAMETAG_LEN]));
  1230. errcode = -1;
  1231. } else if (SDPCM_GLOMDESC(&dptr[SDPCM_FRAMETAG_LEN])) {
  1232. brcmf_dbg(ERROR, "(superframe): got 2nd descriptor?\n");
  1233. errcode = -1;
  1234. } else if ((doff < SDPCM_HDRLEN) ||
  1235. (doff > (pfirst->len - SDPCM_HDRLEN))) {
  1236. brcmf_dbg(ERROR, "(superframe): Bad data offset %d: HW %d pkt %d min %d\n",
  1237. doff, sublen, pfirst->len, SDPCM_HDRLEN);
  1238. errcode = -1;
  1239. }
  1240. /* Check sequence number of superframe SW header */
  1241. if (rxseq != seq) {
  1242. brcmf_dbg(INFO, "(superframe) rx_seq %d, expected %d\n",
  1243. seq, rxseq);
  1244. bus->rx_badseq++;
  1245. rxseq = seq;
  1246. }
  1247. /* Check window for sanity */
  1248. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1249. brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
  1250. txmax, bus->tx_seq);
  1251. txmax = bus->tx_seq + 2;
  1252. }
  1253. bus->tx_max = txmax;
  1254. /* Remove superframe header, remember offset */
  1255. skb_pull(pfirst, doff);
  1256. sfdoff = doff;
  1257. /* Validate all the subframe headers */
  1258. for (num = 0, pnext = pfirst; pnext && !errcode;
  1259. num++, pnext = pnext->next) {
  1260. dptr = (u8 *) (pnext->data);
  1261. dlen = (u16) (pnext->len);
  1262. sublen = get_unaligned_le16(dptr);
  1263. check = get_unaligned_le16(dptr + sizeof(u16));
  1264. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1265. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1266. #ifdef BCMDBG
  1267. if (BRCMF_GLOM_ON()) {
  1268. printk(KERN_DEBUG "subframe:\n");
  1269. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1270. dptr, 32);
  1271. }
  1272. #endif
  1273. if ((u16)~(sublen ^ check)) {
  1274. brcmf_dbg(ERROR, "(subframe %d): HW hdr error: len/check 0x%04x/0x%04x\n",
  1275. num, sublen, check);
  1276. errcode = -1;
  1277. } else if ((sublen > dlen) || (sublen < SDPCM_HDRLEN)) {
  1278. brcmf_dbg(ERROR, "(subframe %d): length mismatch: len 0x%04x, expect 0x%04x\n",
  1279. num, sublen, dlen);
  1280. errcode = -1;
  1281. } else if ((chan != SDPCM_DATA_CHANNEL) &&
  1282. (chan != SDPCM_EVENT_CHANNEL)) {
  1283. brcmf_dbg(ERROR, "(subframe %d): bad channel %d\n",
  1284. num, chan);
  1285. errcode = -1;
  1286. } else if ((doff < SDPCM_HDRLEN) || (doff > sublen)) {
  1287. brcmf_dbg(ERROR, "(subframe %d): Bad data offset %d: HW %d min %d\n",
  1288. num, doff, sublen, SDPCM_HDRLEN);
  1289. errcode = -1;
  1290. }
  1291. }
  1292. if (errcode) {
  1293. /* Terminate frame on error, request
  1294. a couple retries */
  1295. if (bus->glomerr++ < 3) {
  1296. /* Restore superframe header space */
  1297. skb_push(pfirst, sfdoff);
  1298. brcmf_sdbrcm_rxfail(bus, true, true);
  1299. } else {
  1300. bus->glomerr = 0;
  1301. brcmf_sdbrcm_rxfail(bus, true, false);
  1302. brcmu_pkt_buf_free_skb(bus->glom);
  1303. bus->rxglomfail++;
  1304. bus->glom = NULL;
  1305. }
  1306. bus->nextlen = 0;
  1307. return 0;
  1308. }
  1309. /* Basic SD framing looks ok - process each packet (header) */
  1310. save_pfirst = pfirst;
  1311. bus->glom = NULL;
  1312. plast = NULL;
  1313. for (num = 0; pfirst; rxseq++, pfirst = pnext) {
  1314. pnext = pfirst->next;
  1315. pfirst->next = NULL;
  1316. dptr = (u8 *) (pfirst->data);
  1317. sublen = get_unaligned_le16(dptr);
  1318. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1319. seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
  1320. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1321. brcmf_dbg(GLOM, "Get subframe %d, %p(%p/%d), sublen %d chan %d seq %d\n",
  1322. num, pfirst, pfirst->data,
  1323. pfirst->len, sublen, chan, seq);
  1324. /* precondition: chan == SDPCM_DATA_CHANNEL ||
  1325. chan == SDPCM_EVENT_CHANNEL */
  1326. if (rxseq != seq) {
  1327. brcmf_dbg(GLOM, "rx_seq %d, expected %d\n",
  1328. seq, rxseq);
  1329. bus->rx_badseq++;
  1330. rxseq = seq;
  1331. }
  1332. #ifdef BCMDBG
  1333. if (BRCMF_BYTES_ON() && BRCMF_DATA_ON()) {
  1334. printk(KERN_DEBUG "Rx Subframe Data:\n");
  1335. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1336. dptr, dlen);
  1337. }
  1338. #endif
  1339. __skb_trim(pfirst, sublen);
  1340. skb_pull(pfirst, doff);
  1341. if (pfirst->len == 0) {
  1342. brcmu_pkt_buf_free_skb(pfirst);
  1343. if (plast)
  1344. plast->next = pnext;
  1345. else
  1346. save_pfirst = pnext;
  1347. continue;
  1348. } else if (brcmf_proto_hdrpull(bus->drvr, &ifidx,
  1349. pfirst) != 0) {
  1350. brcmf_dbg(ERROR, "rx protocol error\n");
  1351. bus->drvr->rx_errors++;
  1352. brcmu_pkt_buf_free_skb(pfirst);
  1353. if (plast)
  1354. plast->next = pnext;
  1355. else
  1356. save_pfirst = pnext;
  1357. continue;
  1358. }
  1359. /* this packet will go up, link back into
  1360. chain and count it */
  1361. pfirst->next = pnext;
  1362. plast = pfirst;
  1363. num++;
  1364. #ifdef BCMDBG
  1365. if (BRCMF_GLOM_ON()) {
  1366. brcmf_dbg(GLOM, "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1367. num, pfirst, pfirst->data,
  1368. pfirst->len, pfirst->next,
  1369. pfirst->prev);
  1370. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1371. pfirst->data,
  1372. min_t(int, pfirst->len, 32));
  1373. }
  1374. #endif /* BCMDBG */
  1375. }
  1376. if (num) {
  1377. up(&bus->sdsem);
  1378. brcmf_rx_frame(bus->drvr, ifidx, save_pfirst, num);
  1379. down(&bus->sdsem);
  1380. }
  1381. bus->rxglomframes++;
  1382. bus->rxglompkts += num;
  1383. }
  1384. return num;
  1385. }
  1386. static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_bus *bus, uint *condition,
  1387. bool *pending)
  1388. {
  1389. DECLARE_WAITQUEUE(wait, current);
  1390. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1391. /* Wait until control frame is available */
  1392. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1393. set_current_state(TASK_INTERRUPTIBLE);
  1394. while (!(*condition) && (!signal_pending(current) && timeout))
  1395. timeout = schedule_timeout(timeout);
  1396. if (signal_pending(current))
  1397. *pending = true;
  1398. set_current_state(TASK_RUNNING);
  1399. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1400. return timeout;
  1401. }
  1402. static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_bus *bus)
  1403. {
  1404. if (waitqueue_active(&bus->dcmd_resp_wait))
  1405. wake_up_interruptible(&bus->dcmd_resp_wait);
  1406. return 0;
  1407. }
  1408. static void
  1409. brcmf_sdbrcm_read_control(struct brcmf_bus *bus, u8 *hdr, uint len, uint doff)
  1410. {
  1411. uint rdlen, pad;
  1412. int sdret;
  1413. brcmf_dbg(TRACE, "Enter\n");
  1414. /* Set rxctl for frame (w/optional alignment) */
  1415. bus->rxctl = bus->rxbuf;
  1416. bus->rxctl += BRCMF_FIRSTREAD;
  1417. pad = ((unsigned long)bus->rxctl % BRCMF_SDALIGN);
  1418. if (pad)
  1419. bus->rxctl += (BRCMF_SDALIGN - pad);
  1420. bus->rxctl -= BRCMF_FIRSTREAD;
  1421. /* Copy the already-read portion over */
  1422. memcpy(bus->rxctl, hdr, BRCMF_FIRSTREAD);
  1423. if (len <= BRCMF_FIRSTREAD)
  1424. goto gotpkt;
  1425. /* Raise rdlen to next SDIO block to avoid tail command */
  1426. rdlen = len - BRCMF_FIRSTREAD;
  1427. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1428. pad = bus->blocksize - (rdlen % bus->blocksize);
  1429. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1430. ((len + pad) < bus->drvr->maxctl))
  1431. rdlen += pad;
  1432. } else if (rdlen % BRCMF_SDALIGN) {
  1433. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1434. }
  1435. /* Satisfy length-alignment requirements */
  1436. if (rdlen & (ALIGNMENT - 1))
  1437. rdlen = roundup(rdlen, ALIGNMENT);
  1438. /* Drop if the read is too big or it exceeds our maximum */
  1439. if ((rdlen + BRCMF_FIRSTREAD) > bus->drvr->maxctl) {
  1440. brcmf_dbg(ERROR, "%d-byte control read exceeds %d-byte buffer\n",
  1441. rdlen, bus->drvr->maxctl);
  1442. bus->drvr->rx_errors++;
  1443. brcmf_sdbrcm_rxfail(bus, false, false);
  1444. goto done;
  1445. }
  1446. if ((len - doff) > bus->drvr->maxctl) {
  1447. brcmf_dbg(ERROR, "%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1448. len, len - doff, bus->drvr->maxctl);
  1449. bus->drvr->rx_errors++;
  1450. bus->rx_toolong++;
  1451. brcmf_sdbrcm_rxfail(bus, false, false);
  1452. goto done;
  1453. }
  1454. /* Read remainder of frame body into the rxctl buffer */
  1455. sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1456. bus->sdiodev->sbwad,
  1457. SDIO_FUNC_2,
  1458. F2SYNC, (bus->rxctl + BRCMF_FIRSTREAD), rdlen,
  1459. NULL);
  1460. bus->f2rxdata++;
  1461. /* Control frame failures need retransmission */
  1462. if (sdret < 0) {
  1463. brcmf_dbg(ERROR, "read %d control bytes failed: %d\n",
  1464. rdlen, sdret);
  1465. bus->rxc_errors++;
  1466. brcmf_sdbrcm_rxfail(bus, true, true);
  1467. goto done;
  1468. }
  1469. gotpkt:
  1470. #ifdef BCMDBG
  1471. if (BRCMF_BYTES_ON() && BRCMF_CTL_ON()) {
  1472. printk(KERN_DEBUG "RxCtrl:\n");
  1473. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, bus->rxctl, len);
  1474. }
  1475. #endif
  1476. /* Point to valid data and indicate its length */
  1477. bus->rxctl += doff;
  1478. bus->rxlen = len - doff;
  1479. done:
  1480. /* Awake any waiters */
  1481. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1482. }
  1483. /* Pad read to blocksize for efficiency */
  1484. static void brcmf_pad(struct brcmf_bus *bus, u16 *pad, u16 *rdlen)
  1485. {
  1486. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1487. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1488. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1489. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1490. *rdlen += *pad;
  1491. } else if (*rdlen % BRCMF_SDALIGN) {
  1492. *rdlen += BRCMF_SDALIGN - (*rdlen % BRCMF_SDALIGN);
  1493. }
  1494. }
  1495. static void
  1496. brcmf_alloc_pkt_and_read(struct brcmf_bus *bus, u16 rdlen,
  1497. struct sk_buff **pkt, u8 **rxbuf)
  1498. {
  1499. int sdret; /* Return code from calls */
  1500. *pkt = brcmu_pkt_buf_get_skb(rdlen + BRCMF_SDALIGN);
  1501. if (*pkt == NULL)
  1502. return;
  1503. pkt_align(*pkt, rdlen, BRCMF_SDALIGN);
  1504. *rxbuf = (u8 *) ((*pkt)->data);
  1505. /* Read the entire frame */
  1506. sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1507. SDIO_FUNC_2, F2SYNC,
  1508. *rxbuf, rdlen, *pkt);
  1509. bus->f2rxdata++;
  1510. if (sdret < 0) {
  1511. brcmf_dbg(ERROR, "(nextlen): read %d bytes failed: %d\n",
  1512. rdlen, sdret);
  1513. brcmu_pkt_buf_free_skb(*pkt);
  1514. bus->drvr->rx_errors++;
  1515. /* Force retry w/normal header read.
  1516. * Don't attempt NAK for
  1517. * gSPI
  1518. */
  1519. brcmf_sdbrcm_rxfail(bus, true, true);
  1520. *pkt = NULL;
  1521. }
  1522. }
  1523. /* Checks the header */
  1524. static int
  1525. brcmf_check_rxbuf(struct brcmf_bus *bus, struct sk_buff *pkt, u8 *rxbuf,
  1526. u8 rxseq, u16 nextlen, u16 *len)
  1527. {
  1528. u16 check;
  1529. bool len_consistent; /* Result of comparing readahead len and
  1530. len from hw-hdr */
  1531. memcpy(bus->rxhdr, rxbuf, SDPCM_HDRLEN);
  1532. /* Extract hardware header fields */
  1533. *len = get_unaligned_le16(bus->rxhdr);
  1534. check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
  1535. /* All zeros means readahead info was bad */
  1536. if (!(*len | check)) {
  1537. brcmf_dbg(INFO, "(nextlen): read zeros in HW header???\n");
  1538. goto fail;
  1539. }
  1540. /* Validate check bytes */
  1541. if ((u16)~(*len ^ check)) {
  1542. brcmf_dbg(ERROR, "(nextlen): HW hdr error: nextlen/len/check 0x%04x/0x%04x/0x%04x\n",
  1543. nextlen, *len, check);
  1544. bus->rx_badhdr++;
  1545. brcmf_sdbrcm_rxfail(bus, false, false);
  1546. goto fail;
  1547. }
  1548. /* Validate frame length */
  1549. if (*len < SDPCM_HDRLEN) {
  1550. brcmf_dbg(ERROR, "(nextlen): HW hdr length invalid: %d\n",
  1551. *len);
  1552. goto fail;
  1553. }
  1554. /* Check for consistency with readahead info */
  1555. len_consistent = (nextlen != (roundup(*len, 16) >> 4));
  1556. if (len_consistent) {
  1557. /* Mismatch, force retry w/normal
  1558. header (may be >4K) */
  1559. brcmf_dbg(ERROR, "(nextlen): mismatch, nextlen %d len %d rnd %d; expected rxseq %d\n",
  1560. nextlen, *len, roundup(*len, 16),
  1561. rxseq);
  1562. brcmf_sdbrcm_rxfail(bus, true, true);
  1563. goto fail;
  1564. }
  1565. return 0;
  1566. fail:
  1567. brcmf_sdbrcm_pktfree2(bus, pkt);
  1568. return -EINVAL;
  1569. }
  1570. /* Return true if there may be more frames to read */
  1571. static uint
  1572. brcmf_sdbrcm_readframes(struct brcmf_bus *bus, uint maxframes, bool *finished)
  1573. {
  1574. u16 len, check; /* Extracted hardware header fields */
  1575. u8 chan, seq, doff; /* Extracted software header fields */
  1576. u8 fcbits; /* Extracted fcbits from software header */
  1577. struct sk_buff *pkt; /* Packet for event or data frames */
  1578. u16 pad; /* Number of pad bytes to read */
  1579. u16 rdlen; /* Total number of bytes to read */
  1580. u8 rxseq; /* Next sequence number to expect */
  1581. uint rxleft = 0; /* Remaining number of frames allowed */
  1582. int sdret; /* Return code from calls */
  1583. u8 txmax; /* Maximum tx sequence offered */
  1584. u8 *rxbuf;
  1585. int ifidx = 0;
  1586. uint rxcount = 0; /* Total frames read */
  1587. brcmf_dbg(TRACE, "Enter\n");
  1588. /* Not finished unless we encounter no more frames indication */
  1589. *finished = false;
  1590. for (rxseq = bus->rx_seq, rxleft = maxframes;
  1591. !bus->rxskip && rxleft && bus->drvr->busstate != BRCMF_BUS_DOWN;
  1592. rxseq++, rxleft--) {
  1593. /* Handle glomming separately */
  1594. if (bus->glom || bus->glomd) {
  1595. u8 cnt;
  1596. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1597. bus->glomd, bus->glom);
  1598. cnt = brcmf_sdbrcm_rxglom(bus, rxseq);
  1599. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1600. rxseq += cnt - 1;
  1601. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1602. continue;
  1603. }
  1604. /* Try doing single read if we can */
  1605. if (bus->nextlen) {
  1606. u16 nextlen = bus->nextlen;
  1607. bus->nextlen = 0;
  1608. rdlen = len = nextlen << 4;
  1609. brcmf_pad(bus, &pad, &rdlen);
  1610. /*
  1611. * After the frame is received we have to
  1612. * distinguish whether it is data
  1613. * or non-data frame.
  1614. */
  1615. brcmf_alloc_pkt_and_read(bus, rdlen, &pkt, &rxbuf);
  1616. if (pkt == NULL) {
  1617. /* Give up on data, request rtx of events */
  1618. brcmf_dbg(ERROR, "(nextlen): brcmf_alloc_pkt_and_read failed: len %d rdlen %d expected rxseq %d\n",
  1619. len, rdlen, rxseq);
  1620. continue;
  1621. }
  1622. if (brcmf_check_rxbuf(bus, pkt, rxbuf, rxseq, nextlen,
  1623. &len) < 0)
  1624. continue;
  1625. /* Extract software header fields */
  1626. chan = SDPCM_PACKET_CHANNEL(
  1627. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1628. seq = SDPCM_PACKET_SEQUENCE(
  1629. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1630. doff = SDPCM_DOFFSET_VALUE(
  1631. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1632. txmax = SDPCM_WINDOW_VALUE(
  1633. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1634. bus->nextlen =
  1635. bus->rxhdr[SDPCM_FRAMETAG_LEN +
  1636. SDPCM_NEXTLEN_OFFSET];
  1637. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1638. brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
  1639. bus->nextlen, seq);
  1640. bus->nextlen = 0;
  1641. }
  1642. bus->drvr->rx_readahead_cnt++;
  1643. /* Handle Flow Control */
  1644. fcbits = SDPCM_FCMASK_VALUE(
  1645. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1646. if (bus->flowcontrol != fcbits) {
  1647. if (~bus->flowcontrol & fcbits)
  1648. bus->fc_xoff++;
  1649. if (bus->flowcontrol & ~fcbits)
  1650. bus->fc_xon++;
  1651. bus->fc_rcvd++;
  1652. bus->flowcontrol = fcbits;
  1653. }
  1654. /* Check and update sequence number */
  1655. if (rxseq != seq) {
  1656. brcmf_dbg(INFO, "(nextlen): rx_seq %d, expected %d\n",
  1657. seq, rxseq);
  1658. bus->rx_badseq++;
  1659. rxseq = seq;
  1660. }
  1661. /* Check window for sanity */
  1662. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1663. brcmf_dbg(ERROR, "got unlikely tx max %d with tx_seq %d\n",
  1664. txmax, bus->tx_seq);
  1665. txmax = bus->tx_seq + 2;
  1666. }
  1667. bus->tx_max = txmax;
  1668. #ifdef BCMDBG
  1669. if (BRCMF_BYTES_ON() && BRCMF_DATA_ON()) {
  1670. printk(KERN_DEBUG "Rx Data:\n");
  1671. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1672. rxbuf, len);
  1673. } else if (BRCMF_HDRS_ON()) {
  1674. printk(KERN_DEBUG "RxHdr:\n");
  1675. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1676. bus->rxhdr, SDPCM_HDRLEN);
  1677. }
  1678. #endif
  1679. if (chan == SDPCM_CONTROL_CHANNEL) {
  1680. brcmf_dbg(ERROR, "(nextlen): readahead on control packet %d?\n",
  1681. seq);
  1682. /* Force retry w/normal header read */
  1683. bus->nextlen = 0;
  1684. brcmf_sdbrcm_rxfail(bus, false, true);
  1685. brcmf_sdbrcm_pktfree2(bus, pkt);
  1686. continue;
  1687. }
  1688. /* Validate data offset */
  1689. if ((doff < SDPCM_HDRLEN) || (doff > len)) {
  1690. brcmf_dbg(ERROR, "(nextlen): bad data offset %d: HW len %d min %d\n",
  1691. doff, len, SDPCM_HDRLEN);
  1692. brcmf_sdbrcm_rxfail(bus, false, false);
  1693. brcmf_sdbrcm_pktfree2(bus, pkt);
  1694. continue;
  1695. }
  1696. /* All done with this one -- now deliver the packet */
  1697. goto deliver;
  1698. }
  1699. /* Read frame header (hardware and software) */
  1700. sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1701. SDIO_FUNC_2, F2SYNC, bus->rxhdr,
  1702. BRCMF_FIRSTREAD, NULL);
  1703. bus->f2rxhdrs++;
  1704. if (sdret < 0) {
  1705. brcmf_dbg(ERROR, "RXHEADER FAILED: %d\n", sdret);
  1706. bus->rx_hdrfail++;
  1707. brcmf_sdbrcm_rxfail(bus, true, true);
  1708. continue;
  1709. }
  1710. #ifdef BCMDBG
  1711. if (BRCMF_BYTES_ON() || BRCMF_HDRS_ON()) {
  1712. printk(KERN_DEBUG "RxHdr:\n");
  1713. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1714. bus->rxhdr, SDPCM_HDRLEN);
  1715. }
  1716. #endif
  1717. /* Extract hardware header fields */
  1718. len = get_unaligned_le16(bus->rxhdr);
  1719. check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
  1720. /* All zeros means no more frames */
  1721. if (!(len | check)) {
  1722. *finished = true;
  1723. break;
  1724. }
  1725. /* Validate check bytes */
  1726. if ((u16) ~(len ^ check)) {
  1727. brcmf_dbg(ERROR, "HW hdr err: len/check 0x%04x/0x%04x\n",
  1728. len, check);
  1729. bus->rx_badhdr++;
  1730. brcmf_sdbrcm_rxfail(bus, false, false);
  1731. continue;
  1732. }
  1733. /* Validate frame length */
  1734. if (len < SDPCM_HDRLEN) {
  1735. brcmf_dbg(ERROR, "HW hdr length invalid: %d\n", len);
  1736. continue;
  1737. }
  1738. /* Extract software header fields */
  1739. chan = SDPCM_PACKET_CHANNEL(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1740. seq = SDPCM_PACKET_SEQUENCE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1741. doff = SDPCM_DOFFSET_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1742. txmax = SDPCM_WINDOW_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1743. /* Validate data offset */
  1744. if ((doff < SDPCM_HDRLEN) || (doff > len)) {
  1745. brcmf_dbg(ERROR, "Bad data offset %d: HW len %d, min %d seq %d\n",
  1746. doff, len, SDPCM_HDRLEN, seq);
  1747. bus->rx_badhdr++;
  1748. brcmf_sdbrcm_rxfail(bus, false, false);
  1749. continue;
  1750. }
  1751. /* Save the readahead length if there is one */
  1752. bus->nextlen =
  1753. bus->rxhdr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  1754. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1755. brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
  1756. bus->nextlen, seq);
  1757. bus->nextlen = 0;
  1758. }
  1759. /* Handle Flow Control */
  1760. fcbits = SDPCM_FCMASK_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1761. if (bus->flowcontrol != fcbits) {
  1762. if (~bus->flowcontrol & fcbits)
  1763. bus->fc_xoff++;
  1764. if (bus->flowcontrol & ~fcbits)
  1765. bus->fc_xon++;
  1766. bus->fc_rcvd++;
  1767. bus->flowcontrol = fcbits;
  1768. }
  1769. /* Check and update sequence number */
  1770. if (rxseq != seq) {
  1771. brcmf_dbg(INFO, "rx_seq %d, expected %d\n", seq, rxseq);
  1772. bus->rx_badseq++;
  1773. rxseq = seq;
  1774. }
  1775. /* Check window for sanity */
  1776. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1777. brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
  1778. txmax, bus->tx_seq);
  1779. txmax = bus->tx_seq + 2;
  1780. }
  1781. bus->tx_max = txmax;
  1782. /* Call a separate function for control frames */
  1783. if (chan == SDPCM_CONTROL_CHANNEL) {
  1784. brcmf_sdbrcm_read_control(bus, bus->rxhdr, len, doff);
  1785. continue;
  1786. }
  1787. /* precondition: chan is either SDPCM_DATA_CHANNEL,
  1788. SDPCM_EVENT_CHANNEL, SDPCM_TEST_CHANNEL or
  1789. SDPCM_GLOM_CHANNEL */
  1790. /* Length to read */
  1791. rdlen = (len > BRCMF_FIRSTREAD) ? (len - BRCMF_FIRSTREAD) : 0;
  1792. /* May pad read to blocksize for efficiency */
  1793. if (bus->roundup && bus->blocksize &&
  1794. (rdlen > bus->blocksize)) {
  1795. pad = bus->blocksize - (rdlen % bus->blocksize);
  1796. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1797. ((rdlen + pad + BRCMF_FIRSTREAD) < MAX_RX_DATASZ))
  1798. rdlen += pad;
  1799. } else if (rdlen % BRCMF_SDALIGN) {
  1800. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1801. }
  1802. /* Satisfy length-alignment requirements */
  1803. if (rdlen & (ALIGNMENT - 1))
  1804. rdlen = roundup(rdlen, ALIGNMENT);
  1805. if ((rdlen + BRCMF_FIRSTREAD) > MAX_RX_DATASZ) {
  1806. /* Too long -- skip this frame */
  1807. brcmf_dbg(ERROR, "too long: len %d rdlen %d\n",
  1808. len, rdlen);
  1809. bus->drvr->rx_errors++;
  1810. bus->rx_toolong++;
  1811. brcmf_sdbrcm_rxfail(bus, false, false);
  1812. continue;
  1813. }
  1814. pkt = brcmu_pkt_buf_get_skb(rdlen +
  1815. BRCMF_FIRSTREAD + BRCMF_SDALIGN);
  1816. if (!pkt) {
  1817. /* Give up on data, request rtx of events */
  1818. brcmf_dbg(ERROR, "brcmu_pkt_buf_get_skb failed: rdlen %d chan %d\n",
  1819. rdlen, chan);
  1820. bus->drvr->rx_dropped++;
  1821. brcmf_sdbrcm_rxfail(bus, false, RETRYCHAN(chan));
  1822. continue;
  1823. }
  1824. /* Leave room for what we already read, and align remainder */
  1825. skb_pull(pkt, BRCMF_FIRSTREAD);
  1826. pkt_align(pkt, rdlen, BRCMF_SDALIGN);
  1827. /* Read the remaining frame data */
  1828. sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1829. SDIO_FUNC_2, F2SYNC, ((u8 *) (pkt->data)),
  1830. rdlen, pkt);
  1831. bus->f2rxdata++;
  1832. if (sdret < 0) {
  1833. brcmf_dbg(ERROR, "read %d %s bytes failed: %d\n", rdlen,
  1834. ((chan == SDPCM_EVENT_CHANNEL) ? "event"
  1835. : ((chan == SDPCM_DATA_CHANNEL) ? "data"
  1836. : "test")), sdret);
  1837. brcmu_pkt_buf_free_skb(pkt);
  1838. bus->drvr->rx_errors++;
  1839. brcmf_sdbrcm_rxfail(bus, true, RETRYCHAN(chan));
  1840. continue;
  1841. }
  1842. /* Copy the already-read portion */
  1843. skb_push(pkt, BRCMF_FIRSTREAD);
  1844. memcpy(pkt->data, bus->rxhdr, BRCMF_FIRSTREAD);
  1845. #ifdef BCMDBG
  1846. if (BRCMF_BYTES_ON() && BRCMF_DATA_ON()) {
  1847. printk(KERN_DEBUG "Rx Data:\n");
  1848. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1849. pkt->data, len);
  1850. }
  1851. #endif
  1852. deliver:
  1853. /* Save superframe descriptor and allocate packet frame */
  1854. if (chan == SDPCM_GLOM_CHANNEL) {
  1855. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_FRAMETAG_LEN])) {
  1856. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1857. len);
  1858. #ifdef BCMDBG
  1859. if (BRCMF_GLOM_ON()) {
  1860. printk(KERN_DEBUG "Glom Data:\n");
  1861. print_hex_dump_bytes("",
  1862. DUMP_PREFIX_OFFSET,
  1863. pkt->data, len);
  1864. }
  1865. #endif
  1866. __skb_trim(pkt, len);
  1867. skb_pull(pkt, SDPCM_HDRLEN);
  1868. bus->glomd = pkt;
  1869. } else {
  1870. brcmf_dbg(ERROR, "%s: glom superframe w/o "
  1871. "descriptor!\n", __func__);
  1872. brcmf_sdbrcm_rxfail(bus, false, false);
  1873. }
  1874. continue;
  1875. }
  1876. /* Fill in packet len and prio, deliver upward */
  1877. __skb_trim(pkt, len);
  1878. skb_pull(pkt, doff);
  1879. if (pkt->len == 0) {
  1880. brcmu_pkt_buf_free_skb(pkt);
  1881. continue;
  1882. } else if (brcmf_proto_hdrpull(bus->drvr, &ifidx, pkt) != 0) {
  1883. brcmf_dbg(ERROR, "rx protocol error\n");
  1884. brcmu_pkt_buf_free_skb(pkt);
  1885. bus->drvr->rx_errors++;
  1886. continue;
  1887. }
  1888. /* Unlock during rx call */
  1889. up(&bus->sdsem);
  1890. brcmf_rx_frame(bus->drvr, ifidx, pkt, 1);
  1891. down(&bus->sdsem);
  1892. }
  1893. rxcount = maxframes - rxleft;
  1894. #ifdef BCMDBG
  1895. /* Message if we hit the limit */
  1896. if (!rxleft)
  1897. brcmf_dbg(DATA, "hit rx limit of %d frames\n",
  1898. maxframes);
  1899. else
  1900. #endif /* BCMDBG */
  1901. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1902. /* Back off rxseq if awaiting rtx, update rx_seq */
  1903. if (bus->rxskip)
  1904. rxseq--;
  1905. bus->rx_seq = rxseq;
  1906. return rxcount;
  1907. }
  1908. static int
  1909. brcmf_sdbrcm_send_buf(struct brcmf_bus *bus, u32 addr, uint fn, uint flags,
  1910. u8 *buf, uint nbytes, struct sk_buff *pkt)
  1911. {
  1912. return brcmf_sdcard_send_buf
  1913. (bus->sdiodev, addr, fn, flags, buf, nbytes, pkt);
  1914. }
  1915. static void
  1916. brcmf_sdbrcm_wait_for_event(struct brcmf_bus *bus, bool *lockvar)
  1917. {
  1918. up(&bus->sdsem);
  1919. wait_event_interruptible_timeout(bus->ctrl_wait,
  1920. (*lockvar == false), HZ * 2);
  1921. down(&bus->sdsem);
  1922. return;
  1923. }
  1924. static void
  1925. brcmf_sdbrcm_wait_event_wakeup(struct brcmf_bus *bus)
  1926. {
  1927. if (waitqueue_active(&bus->ctrl_wait))
  1928. wake_up_interruptible(&bus->ctrl_wait);
  1929. return;
  1930. }
  1931. /* Writes a HW/SW header into the packet and sends it. */
  1932. /* Assumes: (a) header space already there, (b) caller holds lock */
  1933. static int brcmf_sdbrcm_txpkt(struct brcmf_bus *bus, struct sk_buff *pkt,
  1934. uint chan, bool free_pkt)
  1935. {
  1936. int ret;
  1937. u8 *frame;
  1938. u16 len, pad = 0;
  1939. u32 swheader;
  1940. struct sk_buff *new;
  1941. int i;
  1942. brcmf_dbg(TRACE, "Enter\n");
  1943. frame = (u8 *) (pkt->data);
  1944. /* Add alignment padding, allocate new packet if needed */
  1945. pad = ((unsigned long)frame % BRCMF_SDALIGN);
  1946. if (pad) {
  1947. if (skb_headroom(pkt) < pad) {
  1948. brcmf_dbg(INFO, "insufficient headroom %d for %d pad\n",
  1949. skb_headroom(pkt), pad);
  1950. bus->drvr->tx_realloc++;
  1951. new = brcmu_pkt_buf_get_skb(pkt->len + BRCMF_SDALIGN);
  1952. if (!new) {
  1953. brcmf_dbg(ERROR, "couldn't allocate new %d-byte packet\n",
  1954. pkt->len + BRCMF_SDALIGN);
  1955. ret = -ENOMEM;
  1956. goto done;
  1957. }
  1958. pkt_align(new, pkt->len, BRCMF_SDALIGN);
  1959. memcpy(new->data, pkt->data, pkt->len);
  1960. if (free_pkt)
  1961. brcmu_pkt_buf_free_skb(pkt);
  1962. /* free the pkt if canned one is not used */
  1963. free_pkt = true;
  1964. pkt = new;
  1965. frame = (u8 *) (pkt->data);
  1966. /* precondition: (frame % BRCMF_SDALIGN) == 0) */
  1967. pad = 0;
  1968. } else {
  1969. skb_push(pkt, pad);
  1970. frame = (u8 *) (pkt->data);
  1971. /* precondition: pad + SDPCM_HDRLEN <= pkt->len */
  1972. memset(frame, 0, pad + SDPCM_HDRLEN);
  1973. }
  1974. }
  1975. /* precondition: pad < BRCMF_SDALIGN */
  1976. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  1977. len = (u16) (pkt->len);
  1978. *(__le16 *) frame = cpu_to_le16(len);
  1979. *(((__le16 *) frame) + 1) = cpu_to_le16(~len);
  1980. /* Software tag: channel, sequence number, data offset */
  1981. swheader =
  1982. ((chan << SDPCM_CHANNEL_SHIFT) & SDPCM_CHANNEL_MASK) | bus->tx_seq |
  1983. (((pad +
  1984. SDPCM_HDRLEN) << SDPCM_DOFFSET_SHIFT) & SDPCM_DOFFSET_MASK);
  1985. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  1986. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  1987. #ifdef BCMDBG
  1988. tx_packets[pkt->priority]++;
  1989. if (BRCMF_BYTES_ON() &&
  1990. (((BRCMF_CTL_ON() && (chan == SDPCM_CONTROL_CHANNEL)) ||
  1991. (BRCMF_DATA_ON() && (chan != SDPCM_CONTROL_CHANNEL))))) {
  1992. printk(KERN_DEBUG "Tx Frame:\n");
  1993. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, frame, len);
  1994. } else if (BRCMF_HDRS_ON()) {
  1995. printk(KERN_DEBUG "TxHdr:\n");
  1996. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1997. frame, min_t(u16, len, 16));
  1998. }
  1999. #endif
  2000. /* Raise len to next SDIO block to eliminate tail command */
  2001. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2002. u16 pad = bus->blocksize - (len % bus->blocksize);
  2003. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  2004. len += pad;
  2005. } else if (len % BRCMF_SDALIGN) {
  2006. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  2007. }
  2008. /* Some controllers have trouble with odd bytes -- round to even */
  2009. if (len & (ALIGNMENT - 1))
  2010. len = roundup(len, ALIGNMENT);
  2011. ret = brcmf_sdbrcm_send_buf(bus, bus->sdiodev->sbwad,
  2012. SDIO_FUNC_2, F2SYNC, frame,
  2013. len, pkt);
  2014. bus->f2txdata++;
  2015. if (ret < 0) {
  2016. /* On failure, abort the command and terminate the frame */
  2017. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2018. ret);
  2019. bus->tx_sderrs++;
  2020. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2021. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2022. SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM,
  2023. NULL);
  2024. bus->f1regdata++;
  2025. for (i = 0; i < 3; i++) {
  2026. u8 hi, lo;
  2027. hi = brcmf_sdcard_cfg_read(bus->sdiodev,
  2028. SDIO_FUNC_1,
  2029. SBSDIO_FUNC1_WFRAMEBCHI,
  2030. NULL);
  2031. lo = brcmf_sdcard_cfg_read(bus->sdiodev,
  2032. SDIO_FUNC_1,
  2033. SBSDIO_FUNC1_WFRAMEBCLO,
  2034. NULL);
  2035. bus->f1regdata += 2;
  2036. if ((hi == 0) && (lo == 0))
  2037. break;
  2038. }
  2039. }
  2040. if (ret == 0)
  2041. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2042. done:
  2043. /* restore pkt buffer pointer before calling tx complete routine */
  2044. skb_pull(pkt, SDPCM_HDRLEN + pad);
  2045. up(&bus->sdsem);
  2046. brcmf_txcomplete(bus->drvr, pkt, ret != 0);
  2047. down(&bus->sdsem);
  2048. if (free_pkt)
  2049. brcmu_pkt_buf_free_skb(pkt);
  2050. return ret;
  2051. }
  2052. static uint brcmf_sdbrcm_sendfromq(struct brcmf_bus *bus, uint maxframes)
  2053. {
  2054. struct sk_buff *pkt;
  2055. u32 intstatus = 0;
  2056. uint retries = 0;
  2057. int ret = 0, prec_out;
  2058. uint cnt = 0;
  2059. uint datalen;
  2060. u8 tx_prec_map;
  2061. struct brcmf_pub *drvr = bus->drvr;
  2062. brcmf_dbg(TRACE, "Enter\n");
  2063. tx_prec_map = ~bus->flowcontrol;
  2064. /* Send frames until the limit or some other event */
  2065. for (cnt = 0; (cnt < maxframes) && data_ok(bus); cnt++) {
  2066. spin_lock_bh(&bus->txqlock);
  2067. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map, &prec_out);
  2068. if (pkt == NULL) {
  2069. spin_unlock_bh(&bus->txqlock);
  2070. break;
  2071. }
  2072. spin_unlock_bh(&bus->txqlock);
  2073. datalen = pkt->len - SDPCM_HDRLEN;
  2074. ret = brcmf_sdbrcm_txpkt(bus, pkt, SDPCM_DATA_CHANNEL, true);
  2075. if (ret)
  2076. bus->drvr->tx_errors++;
  2077. else
  2078. bus->drvr->dstats.tx_bytes += datalen;
  2079. /* In poll mode, need to check for other events */
  2080. if (!bus->intr && cnt) {
  2081. /* Check device status, signal pending interrupt */
  2082. r_sdreg32(bus, &intstatus,
  2083. offsetof(struct sdpcmd_regs, intstatus),
  2084. &retries);
  2085. bus->f2txdata++;
  2086. if (brcmf_sdcard_regfail(bus->sdiodev))
  2087. break;
  2088. if (intstatus & bus->hostintmask)
  2089. bus->ipend = true;
  2090. }
  2091. }
  2092. /* Deflow-control stack if needed */
  2093. if (drvr->up && (drvr->busstate == BRCMF_BUS_DATA) &&
  2094. drvr->txoff && (pktq_len(&bus->txq) < TXLOW))
  2095. brcmf_txflowcontrol(drvr, 0, OFF);
  2096. return cnt;
  2097. }
  2098. static bool brcmf_sdbrcm_dpc(struct brcmf_bus *bus)
  2099. {
  2100. u32 intstatus, newstatus = 0;
  2101. uint retries = 0;
  2102. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  2103. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  2104. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  2105. bool rxdone = true; /* Flag for no more read data */
  2106. bool resched = false; /* Flag indicating resched wanted */
  2107. brcmf_dbg(TRACE, "Enter\n");
  2108. /* Start with leftover status bits */
  2109. intstatus = bus->intstatus;
  2110. down(&bus->sdsem);
  2111. /* If waiting for HTAVAIL, check status */
  2112. if (bus->clkstate == CLK_PENDING) {
  2113. int err;
  2114. u8 clkctl, devctl = 0;
  2115. #ifdef BCMDBG
  2116. /* Check for inconsistent device control */
  2117. devctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2118. SBSDIO_DEVICE_CTL, &err);
  2119. if (err) {
  2120. brcmf_dbg(ERROR, "error reading DEVCTL: %d\n", err);
  2121. bus->drvr->busstate = BRCMF_BUS_DOWN;
  2122. }
  2123. #endif /* BCMDBG */
  2124. /* Read CSR, if clock on switch to AVAIL, else ignore */
  2125. clkctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2126. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2127. if (err) {
  2128. brcmf_dbg(ERROR, "error reading CSR: %d\n",
  2129. err);
  2130. bus->drvr->busstate = BRCMF_BUS_DOWN;
  2131. }
  2132. brcmf_dbg(INFO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  2133. devctl, clkctl);
  2134. if (SBSDIO_HTAV(clkctl)) {
  2135. devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  2136. SDIO_FUNC_1,
  2137. SBSDIO_DEVICE_CTL, &err);
  2138. if (err) {
  2139. brcmf_dbg(ERROR, "error reading DEVCTL: %d\n",
  2140. err);
  2141. bus->drvr->busstate = BRCMF_BUS_DOWN;
  2142. }
  2143. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  2144. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2145. SBSDIO_DEVICE_CTL, devctl, &err);
  2146. if (err) {
  2147. brcmf_dbg(ERROR, "error writing DEVCTL: %d\n",
  2148. err);
  2149. bus->drvr->busstate = BRCMF_BUS_DOWN;
  2150. }
  2151. bus->clkstate = CLK_AVAIL;
  2152. } else {
  2153. goto clkwait;
  2154. }
  2155. }
  2156. bus_wake(bus);
  2157. /* Make sure backplane clock is on */
  2158. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, true);
  2159. if (bus->clkstate == CLK_PENDING)
  2160. goto clkwait;
  2161. /* Pending interrupt indicates new device status */
  2162. if (bus->ipend) {
  2163. bus->ipend = false;
  2164. r_sdreg32(bus, &newstatus,
  2165. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2166. bus->f1regdata++;
  2167. if (brcmf_sdcard_regfail(bus->sdiodev))
  2168. newstatus = 0;
  2169. newstatus &= bus->hostintmask;
  2170. bus->fcstate = !!(newstatus & I_HMB_FC_STATE);
  2171. if (newstatus) {
  2172. w_sdreg32(bus, newstatus,
  2173. offsetof(struct sdpcmd_regs, intstatus),
  2174. &retries);
  2175. bus->f1regdata++;
  2176. }
  2177. }
  2178. /* Merge new bits with previous */
  2179. intstatus |= newstatus;
  2180. bus->intstatus = 0;
  2181. /* Handle flow-control change: read new state in case our ack
  2182. * crossed another change interrupt. If change still set, assume
  2183. * FC ON for safety, let next loop through do the debounce.
  2184. */
  2185. if (intstatus & I_HMB_FC_CHANGE) {
  2186. intstatus &= ~I_HMB_FC_CHANGE;
  2187. w_sdreg32(bus, I_HMB_FC_CHANGE,
  2188. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2189. r_sdreg32(bus, &newstatus,
  2190. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2191. bus->f1regdata += 2;
  2192. bus->fcstate =
  2193. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE));
  2194. intstatus |= (newstatus & bus->hostintmask);
  2195. }
  2196. /* Handle host mailbox indication */
  2197. if (intstatus & I_HMB_HOST_INT) {
  2198. intstatus &= ~I_HMB_HOST_INT;
  2199. intstatus |= brcmf_sdbrcm_hostmail(bus);
  2200. }
  2201. /* Generally don't ask for these, can get CRC errors... */
  2202. if (intstatus & I_WR_OOSYNC) {
  2203. brcmf_dbg(ERROR, "Dongle reports WR_OOSYNC\n");
  2204. intstatus &= ~I_WR_OOSYNC;
  2205. }
  2206. if (intstatus & I_RD_OOSYNC) {
  2207. brcmf_dbg(ERROR, "Dongle reports RD_OOSYNC\n");
  2208. intstatus &= ~I_RD_OOSYNC;
  2209. }
  2210. if (intstatus & I_SBINT) {
  2211. brcmf_dbg(ERROR, "Dongle reports SBINT\n");
  2212. intstatus &= ~I_SBINT;
  2213. }
  2214. /* Would be active due to wake-wlan in gSPI */
  2215. if (intstatus & I_CHIPACTIVE) {
  2216. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2217. intstatus &= ~I_CHIPACTIVE;
  2218. }
  2219. /* Ignore frame indications if rxskip is set */
  2220. if (bus->rxskip)
  2221. intstatus &= ~I_HMB_FRAME_IND;
  2222. /* On frame indication, read available frames */
  2223. if (PKT_AVAILABLE()) {
  2224. framecnt = brcmf_sdbrcm_readframes(bus, rxlimit, &rxdone);
  2225. if (rxdone || bus->rxskip)
  2226. intstatus &= ~I_HMB_FRAME_IND;
  2227. rxlimit -= min(framecnt, rxlimit);
  2228. }
  2229. /* Keep still-pending events for next scheduling */
  2230. bus->intstatus = intstatus;
  2231. clkwait:
  2232. if (data_ok(bus) && bus->ctrl_frame_stat &&
  2233. (bus->clkstate == CLK_AVAIL)) {
  2234. int ret, i;
  2235. ret = brcmf_sdbrcm_send_buf(bus, bus->sdiodev->sbwad,
  2236. SDIO_FUNC_2, F2SYNC, (u8 *) bus->ctrl_frame_buf,
  2237. (u32) bus->ctrl_frame_len, NULL);
  2238. if (ret < 0) {
  2239. /* On failure, abort the command and
  2240. terminate the frame */
  2241. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2242. ret);
  2243. bus->tx_sderrs++;
  2244. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2245. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2246. SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM,
  2247. NULL);
  2248. bus->f1regdata++;
  2249. for (i = 0; i < 3; i++) {
  2250. u8 hi, lo;
  2251. hi = brcmf_sdcard_cfg_read(bus->sdiodev,
  2252. SDIO_FUNC_1,
  2253. SBSDIO_FUNC1_WFRAMEBCHI,
  2254. NULL);
  2255. lo = brcmf_sdcard_cfg_read(bus->sdiodev,
  2256. SDIO_FUNC_1,
  2257. SBSDIO_FUNC1_WFRAMEBCLO,
  2258. NULL);
  2259. bus->f1regdata += 2;
  2260. if ((hi == 0) && (lo == 0))
  2261. break;
  2262. }
  2263. }
  2264. if (ret == 0)
  2265. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2266. brcmf_dbg(INFO, "Return_dpc value is : %d\n", ret);
  2267. bus->ctrl_frame_stat = false;
  2268. brcmf_sdbrcm_wait_event_wakeup(bus);
  2269. }
  2270. /* Send queued frames (limit 1 if rx may still be pending) */
  2271. else if ((bus->clkstate == CLK_AVAIL) && !bus->fcstate &&
  2272. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  2273. && data_ok(bus)) {
  2274. framecnt = rxdone ? txlimit : min(txlimit, bus->txminmax);
  2275. framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
  2276. txlimit -= framecnt;
  2277. }
  2278. /* Resched if events or tx frames are pending,
  2279. else await next interrupt */
  2280. /* On failed register access, all bets are off:
  2281. no resched or interrupts */
  2282. if ((bus->drvr->busstate == BRCMF_BUS_DOWN) ||
  2283. brcmf_sdcard_regfail(bus->sdiodev)) {
  2284. brcmf_dbg(ERROR, "failed backplane access over SDIO, halting operation %d\n",
  2285. brcmf_sdcard_regfail(bus->sdiodev));
  2286. bus->drvr->busstate = BRCMF_BUS_DOWN;
  2287. bus->intstatus = 0;
  2288. } else if (bus->clkstate == CLK_PENDING) {
  2289. brcmf_dbg(INFO, "rescheduled due to CLK_PENDING awaiting I_CHIPACTIVE interrupt\n");
  2290. resched = true;
  2291. } else if (bus->intstatus || bus->ipend ||
  2292. (!bus->fcstate && brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol)
  2293. && data_ok(bus)) || PKT_AVAILABLE()) {
  2294. resched = true;
  2295. }
  2296. bus->dpc_sched = resched;
  2297. /* If we're done for now, turn off clock request. */
  2298. if ((bus->clkstate != CLK_PENDING)
  2299. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  2300. bus->activity = false;
  2301. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2302. }
  2303. up(&bus->sdsem);
  2304. return resched;
  2305. }
  2306. static int brcmf_sdbrcm_dpc_thread(void *data)
  2307. {
  2308. struct brcmf_bus *bus = (struct brcmf_bus *) data;
  2309. allow_signal(SIGTERM);
  2310. /* Run until signal received */
  2311. while (1) {
  2312. if (kthread_should_stop())
  2313. break;
  2314. if (!wait_for_completion_interruptible(&bus->dpc_wait)) {
  2315. /* Call bus dpc unless it indicated down
  2316. (then clean stop) */
  2317. if (bus->drvr->busstate != BRCMF_BUS_DOWN) {
  2318. if (brcmf_sdbrcm_dpc(bus))
  2319. complete(&bus->dpc_wait);
  2320. } else {
  2321. /* after stopping the bus, exit thread */
  2322. brcmf_sdbrcm_bus_stop(bus);
  2323. bus->dpc_tsk = NULL;
  2324. break;
  2325. }
  2326. } else
  2327. break;
  2328. }
  2329. return 0;
  2330. }
  2331. int brcmf_sdbrcm_bus_txdata(struct brcmf_bus *bus, struct sk_buff *pkt)
  2332. {
  2333. int ret = -EBADE;
  2334. uint datalen, prec;
  2335. brcmf_dbg(TRACE, "Enter\n");
  2336. datalen = pkt->len;
  2337. /* Add space for the header */
  2338. skb_push(pkt, SDPCM_HDRLEN);
  2339. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2340. prec = prio2prec((pkt->priority & PRIOMASK));
  2341. /* Check for existing queue, current flow-control,
  2342. pending event, or pending clock */
  2343. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2344. bus->fcqueued++;
  2345. /* Priority based enq */
  2346. spin_lock_bh(&bus->txqlock);
  2347. if (brcmf_c_prec_enq(bus->drvr, &bus->txq, pkt, prec) == false) {
  2348. skb_pull(pkt, SDPCM_HDRLEN);
  2349. brcmf_txcomplete(bus->drvr, pkt, false);
  2350. brcmu_pkt_buf_free_skb(pkt);
  2351. brcmf_dbg(ERROR, "out of bus->txq !!!\n");
  2352. ret = -ENOSR;
  2353. } else {
  2354. ret = 0;
  2355. }
  2356. spin_unlock_bh(&bus->txqlock);
  2357. if (pktq_len(&bus->txq) >= TXHI)
  2358. brcmf_txflowcontrol(bus->drvr, 0, ON);
  2359. #ifdef BCMDBG
  2360. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2361. qcount[prec] = pktq_plen(&bus->txq, prec);
  2362. #endif
  2363. /* Schedule DPC if needed to send queued packet(s) */
  2364. if (!bus->dpc_sched) {
  2365. bus->dpc_sched = true;
  2366. if (bus->dpc_tsk)
  2367. complete(&bus->dpc_wait);
  2368. }
  2369. return ret;
  2370. }
  2371. static int
  2372. brcmf_sdbrcm_membytes(struct brcmf_bus *bus, bool write, u32 address, u8 *data,
  2373. uint size)
  2374. {
  2375. int bcmerror = 0;
  2376. u32 sdaddr;
  2377. uint dsize;
  2378. /* Determine initial transfer parameters */
  2379. sdaddr = address & SBSDIO_SB_OFT_ADDR_MASK;
  2380. if ((sdaddr + size) & SBSDIO_SBWINDOW_MASK)
  2381. dsize = (SBSDIO_SB_OFT_ADDR_LIMIT - sdaddr);
  2382. else
  2383. dsize = size;
  2384. /* Set the backplane window to include the start address */
  2385. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev, address);
  2386. if (bcmerror) {
  2387. brcmf_dbg(ERROR, "window change failed\n");
  2388. goto xfer_done;
  2389. }
  2390. /* Do the transfer(s) */
  2391. while (size) {
  2392. brcmf_dbg(INFO, "%s %d bytes at offset 0x%08x in window 0x%08x\n",
  2393. write ? "write" : "read", dsize,
  2394. sdaddr, address & SBSDIO_SBWINDOW_MASK);
  2395. bcmerror = brcmf_sdcard_rwdata(bus->sdiodev, write,
  2396. sdaddr, data, dsize);
  2397. if (bcmerror) {
  2398. brcmf_dbg(ERROR, "membytes transfer failed\n");
  2399. break;
  2400. }
  2401. /* Adjust for next transfer (if any) */
  2402. size -= dsize;
  2403. if (size) {
  2404. data += dsize;
  2405. address += dsize;
  2406. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev,
  2407. address);
  2408. if (bcmerror) {
  2409. brcmf_dbg(ERROR, "window change failed\n");
  2410. break;
  2411. }
  2412. sdaddr = 0;
  2413. dsize = min_t(uint, SBSDIO_SB_OFT_ADDR_LIMIT, size);
  2414. }
  2415. }
  2416. xfer_done:
  2417. /* Return the window to backplane enumeration space for core access */
  2418. if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, bus->sdiodev->sbwad))
  2419. brcmf_dbg(ERROR, "FAILED to set window back to 0x%x\n",
  2420. bus->sdiodev->sbwad);
  2421. return bcmerror;
  2422. }
  2423. #ifdef BCMDBG
  2424. #define CONSOLE_LINE_MAX 192
  2425. static int brcmf_sdbrcm_readconsole(struct brcmf_bus *bus)
  2426. {
  2427. struct brcmf_console *c = &bus->console;
  2428. u8 line[CONSOLE_LINE_MAX], ch;
  2429. u32 n, idx, addr;
  2430. int rv;
  2431. /* Don't do anything until FWREADY updates console address */
  2432. if (bus->console_addr == 0)
  2433. return 0;
  2434. /* Read console log struct */
  2435. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2436. rv = brcmf_sdbrcm_membytes(bus, false, addr, (u8 *)&c->log_le,
  2437. sizeof(c->log_le));
  2438. if (rv < 0)
  2439. return rv;
  2440. /* Allocate console buffer (one time only) */
  2441. if (c->buf == NULL) {
  2442. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2443. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2444. if (c->buf == NULL)
  2445. return -ENOMEM;
  2446. }
  2447. idx = le32_to_cpu(c->log_le.idx);
  2448. /* Protect against corrupt value */
  2449. if (idx > c->bufsize)
  2450. return -EBADE;
  2451. /* Skip reading the console buffer if the index pointer
  2452. has not moved */
  2453. if (idx == c->last)
  2454. return 0;
  2455. /* Read the console buffer */
  2456. addr = le32_to_cpu(c->log_le.buf);
  2457. rv = brcmf_sdbrcm_membytes(bus, false, addr, c->buf, c->bufsize);
  2458. if (rv < 0)
  2459. return rv;
  2460. while (c->last != idx) {
  2461. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2462. if (c->last == idx) {
  2463. /* This would output a partial line.
  2464. * Instead, back up
  2465. * the buffer pointer and output this
  2466. * line next time around.
  2467. */
  2468. if (c->last >= n)
  2469. c->last -= n;
  2470. else
  2471. c->last = c->bufsize - n;
  2472. goto break2;
  2473. }
  2474. ch = c->buf[c->last];
  2475. c->last = (c->last + 1) % c->bufsize;
  2476. if (ch == '\n')
  2477. break;
  2478. line[n] = ch;
  2479. }
  2480. if (n > 0) {
  2481. if (line[n - 1] == '\r')
  2482. n--;
  2483. line[n] = 0;
  2484. printk(KERN_DEBUG "CONSOLE: %s\n", line);
  2485. }
  2486. }
  2487. break2:
  2488. return 0;
  2489. }
  2490. #endif /* BCMDBG */
  2491. static int brcmf_tx_frame(struct brcmf_bus *bus, u8 *frame, u16 len)
  2492. {
  2493. int i;
  2494. int ret;
  2495. bus->ctrl_frame_stat = false;
  2496. ret = brcmf_sdbrcm_send_buf(bus, bus->sdiodev->sbwad,
  2497. SDIO_FUNC_2, F2SYNC, frame, len, NULL);
  2498. if (ret < 0) {
  2499. /* On failure, abort the command and terminate the frame */
  2500. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2501. ret);
  2502. bus->tx_sderrs++;
  2503. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2504. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2505. SBSDIO_FUNC1_FRAMECTRL,
  2506. SFC_WF_TERM, NULL);
  2507. bus->f1regdata++;
  2508. for (i = 0; i < 3; i++) {
  2509. u8 hi, lo;
  2510. hi = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2511. SBSDIO_FUNC1_WFRAMEBCHI,
  2512. NULL);
  2513. lo = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2514. SBSDIO_FUNC1_WFRAMEBCLO,
  2515. NULL);
  2516. bus->f1regdata += 2;
  2517. if (hi == 0 && lo == 0)
  2518. break;
  2519. }
  2520. return ret;
  2521. }
  2522. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2523. return ret;
  2524. }
  2525. int
  2526. brcmf_sdbrcm_bus_txctl(struct brcmf_bus *bus, unsigned char *msg, uint msglen)
  2527. {
  2528. u8 *frame;
  2529. u16 len;
  2530. u32 swheader;
  2531. uint retries = 0;
  2532. u8 doff = 0;
  2533. int ret = -1;
  2534. brcmf_dbg(TRACE, "Enter\n");
  2535. /* Back the pointer to make a room for bus header */
  2536. frame = msg - SDPCM_HDRLEN;
  2537. len = (msglen += SDPCM_HDRLEN);
  2538. /* Add alignment padding (optional for ctl frames) */
  2539. doff = ((unsigned long)frame % BRCMF_SDALIGN);
  2540. if (doff) {
  2541. frame -= doff;
  2542. len += doff;
  2543. msglen += doff;
  2544. memset(frame, 0, doff + SDPCM_HDRLEN);
  2545. }
  2546. /* precondition: doff < BRCMF_SDALIGN */
  2547. doff += SDPCM_HDRLEN;
  2548. /* Round send length to next SDIO block */
  2549. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2550. u16 pad = bus->blocksize - (len % bus->blocksize);
  2551. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  2552. len += pad;
  2553. } else if (len % BRCMF_SDALIGN) {
  2554. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  2555. }
  2556. /* Satisfy length-alignment requirements */
  2557. if (len & (ALIGNMENT - 1))
  2558. len = roundup(len, ALIGNMENT);
  2559. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2560. /* Need to lock here to protect txseq and SDIO tx calls */
  2561. down(&bus->sdsem);
  2562. bus_wake(bus);
  2563. /* Make sure backplane clock is on */
  2564. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2565. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  2566. *(__le16 *) frame = cpu_to_le16((u16) msglen);
  2567. *(((__le16 *) frame) + 1) = cpu_to_le16(~msglen);
  2568. /* Software tag: channel, sequence number, data offset */
  2569. swheader =
  2570. ((SDPCM_CONTROL_CHANNEL << SDPCM_CHANNEL_SHIFT) &
  2571. SDPCM_CHANNEL_MASK)
  2572. | bus->tx_seq | ((doff << SDPCM_DOFFSET_SHIFT) &
  2573. SDPCM_DOFFSET_MASK);
  2574. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  2575. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  2576. if (!data_ok(bus)) {
  2577. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2578. bus->tx_max, bus->tx_seq);
  2579. bus->ctrl_frame_stat = true;
  2580. /* Send from dpc */
  2581. bus->ctrl_frame_buf = frame;
  2582. bus->ctrl_frame_len = len;
  2583. brcmf_sdbrcm_wait_for_event(bus, &bus->ctrl_frame_stat);
  2584. if (bus->ctrl_frame_stat == false) {
  2585. brcmf_dbg(INFO, "ctrl_frame_stat == false\n");
  2586. ret = 0;
  2587. } else {
  2588. brcmf_dbg(INFO, "ctrl_frame_stat == true\n");
  2589. ret = -1;
  2590. }
  2591. }
  2592. if (ret == -1) {
  2593. #ifdef BCMDBG
  2594. if (BRCMF_BYTES_ON() && BRCMF_CTL_ON()) {
  2595. printk(KERN_DEBUG "Tx Frame:\n");
  2596. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  2597. frame, len);
  2598. } else if (BRCMF_HDRS_ON()) {
  2599. printk(KERN_DEBUG "TxHdr:\n");
  2600. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  2601. frame, min_t(u16, len, 16));
  2602. }
  2603. #endif
  2604. do {
  2605. ret = brcmf_tx_frame(bus, frame, len);
  2606. } while (ret < 0 && retries++ < TXRETRIES);
  2607. }
  2608. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) && !bus->dpc_sched) {
  2609. bus->activity = false;
  2610. brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
  2611. }
  2612. up(&bus->sdsem);
  2613. if (ret)
  2614. bus->drvr->tx_ctlerrs++;
  2615. else
  2616. bus->drvr->tx_ctlpkts++;
  2617. return ret ? -EIO : 0;
  2618. }
  2619. int
  2620. brcmf_sdbrcm_bus_rxctl(struct brcmf_bus *bus, unsigned char *msg, uint msglen)
  2621. {
  2622. int timeleft;
  2623. uint rxlen = 0;
  2624. bool pending;
  2625. brcmf_dbg(TRACE, "Enter\n");
  2626. /* Wait until control frame is available */
  2627. timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2628. down(&bus->sdsem);
  2629. rxlen = bus->rxlen;
  2630. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2631. bus->rxlen = 0;
  2632. up(&bus->sdsem);
  2633. if (rxlen) {
  2634. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2635. rxlen, msglen);
  2636. } else if (timeleft == 0) {
  2637. brcmf_dbg(ERROR, "resumed on timeout\n");
  2638. } else if (pending == true) {
  2639. brcmf_dbg(CTL, "cancelled\n");
  2640. return -ERESTARTSYS;
  2641. } else {
  2642. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2643. }
  2644. if (rxlen)
  2645. bus->drvr->rx_ctlpkts++;
  2646. else
  2647. bus->drvr->rx_ctlerrs++;
  2648. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2649. }
  2650. static int brcmf_sdbrcm_downloadvars(struct brcmf_bus *bus, void *arg, int len)
  2651. {
  2652. int bcmerror = 0;
  2653. brcmf_dbg(TRACE, "Enter\n");
  2654. /* Basic sanity checks */
  2655. if (bus->drvr->up) {
  2656. bcmerror = -EISCONN;
  2657. goto err;
  2658. }
  2659. if (!len) {
  2660. bcmerror = -EOVERFLOW;
  2661. goto err;
  2662. }
  2663. /* Free the old ones and replace with passed variables */
  2664. kfree(bus->vars);
  2665. bus->vars = kmalloc(len, GFP_ATOMIC);
  2666. bus->varsz = bus->vars ? len : 0;
  2667. if (bus->vars == NULL) {
  2668. bcmerror = -ENOMEM;
  2669. goto err;
  2670. }
  2671. /* Copy the passed variables, which should include the
  2672. terminating double-null */
  2673. memcpy(bus->vars, arg, bus->varsz);
  2674. err:
  2675. return bcmerror;
  2676. }
  2677. static int brcmf_sdbrcm_write_vars(struct brcmf_bus *bus)
  2678. {
  2679. int bcmerror = 0;
  2680. u32 varsize;
  2681. u32 varaddr;
  2682. u8 *vbuffer;
  2683. u32 varsizew;
  2684. __le32 varsizew_le;
  2685. #ifdef BCMDBG
  2686. char *nvram_ularray;
  2687. #endif /* BCMDBG */
  2688. /* Even if there are no vars are to be written, we still
  2689. need to set the ramsize. */
  2690. varsize = bus->varsz ? roundup(bus->varsz, 4) : 0;
  2691. varaddr = (bus->ramsize - 4) - varsize;
  2692. if (bus->vars) {
  2693. vbuffer = kzalloc(varsize, GFP_ATOMIC);
  2694. if (!vbuffer)
  2695. return -ENOMEM;
  2696. memcpy(vbuffer, bus->vars, bus->varsz);
  2697. /* Write the vars list */
  2698. bcmerror =
  2699. brcmf_sdbrcm_membytes(bus, true, varaddr, vbuffer, varsize);
  2700. #ifdef BCMDBG
  2701. /* Verify NVRAM bytes */
  2702. brcmf_dbg(INFO, "Compare NVRAM dl & ul; varsize=%d\n", varsize);
  2703. nvram_ularray = kmalloc(varsize, GFP_ATOMIC);
  2704. if (!nvram_ularray)
  2705. return -ENOMEM;
  2706. /* Upload image to verify downloaded contents. */
  2707. memset(nvram_ularray, 0xaa, varsize);
  2708. /* Read the vars list to temp buffer for comparison */
  2709. bcmerror =
  2710. brcmf_sdbrcm_membytes(bus, false, varaddr, nvram_ularray,
  2711. varsize);
  2712. if (bcmerror) {
  2713. brcmf_dbg(ERROR, "error %d on reading %d nvram bytes at 0x%08x\n",
  2714. bcmerror, varsize, varaddr);
  2715. }
  2716. /* Compare the org NVRAM with the one read from RAM */
  2717. if (memcmp(vbuffer, nvram_ularray, varsize))
  2718. brcmf_dbg(ERROR, "Downloaded NVRAM image is corrupted\n");
  2719. else
  2720. brcmf_dbg(ERROR, "Download/Upload/Compare of NVRAM ok\n");
  2721. kfree(nvram_ularray);
  2722. #endif /* BCMDBG */
  2723. kfree(vbuffer);
  2724. }
  2725. /* adjust to the user specified RAM */
  2726. brcmf_dbg(INFO, "Physical memory size: %d\n", bus->ramsize);
  2727. brcmf_dbg(INFO, "Vars are at %d, orig varsize is %d\n",
  2728. varaddr, varsize);
  2729. varsize = ((bus->ramsize - 4) - varaddr);
  2730. /*
  2731. * Determine the length token:
  2732. * Varsize, converted to words, in lower 16-bits, checksum
  2733. * in upper 16-bits.
  2734. */
  2735. if (bcmerror) {
  2736. varsizew = 0;
  2737. varsizew_le = cpu_to_le32(0);
  2738. } else {
  2739. varsizew = varsize / 4;
  2740. varsizew = (~varsizew << 16) | (varsizew & 0x0000FFFF);
  2741. varsizew_le = cpu_to_le32(varsizew);
  2742. }
  2743. brcmf_dbg(INFO, "New varsize is %d, length token=0x%08x\n",
  2744. varsize, varsizew);
  2745. /* Write the length token to the last word */
  2746. bcmerror = brcmf_sdbrcm_membytes(bus, true, (bus->ramsize - 4),
  2747. (u8 *)&varsizew_le, 4);
  2748. return bcmerror;
  2749. }
  2750. static void
  2751. brcmf_sdbrcm_chip_disablecore(struct brcmf_sdio_dev *sdiodev, u32 corebase)
  2752. {
  2753. u32 regdata;
  2754. regdata = brcmf_sdcard_reg_read(sdiodev,
  2755. CORE_SB(corebase, sbtmstatelow), 4);
  2756. if (regdata & SBTML_RESET)
  2757. return;
  2758. regdata = brcmf_sdcard_reg_read(sdiodev,
  2759. CORE_SB(corebase, sbtmstatelow), 4);
  2760. if ((regdata & (SICF_CLOCK_EN << SBTML_SICF_SHIFT)) != 0) {
  2761. /*
  2762. * set target reject and spin until busy is clear
  2763. * (preserve core-specific bits)
  2764. */
  2765. regdata = brcmf_sdcard_reg_read(sdiodev,
  2766. CORE_SB(corebase, sbtmstatelow), 4);
  2767. brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbtmstatelow),
  2768. 4, regdata | SBTML_REJ);
  2769. regdata = brcmf_sdcard_reg_read(sdiodev,
  2770. CORE_SB(corebase, sbtmstatelow), 4);
  2771. udelay(1);
  2772. SPINWAIT((brcmf_sdcard_reg_read(sdiodev,
  2773. CORE_SB(corebase, sbtmstatehigh), 4) &
  2774. SBTMH_BUSY), 100000);
  2775. regdata = brcmf_sdcard_reg_read(sdiodev,
  2776. CORE_SB(corebase, sbtmstatehigh), 4);
  2777. if (regdata & SBTMH_BUSY)
  2778. brcmf_dbg(ERROR, "ARM core still busy\n");
  2779. regdata = brcmf_sdcard_reg_read(sdiodev,
  2780. CORE_SB(corebase, sbidlow), 4);
  2781. if (regdata & SBIDL_INIT) {
  2782. regdata = brcmf_sdcard_reg_read(sdiodev,
  2783. CORE_SB(corebase, sbimstate), 4) |
  2784. SBIM_RJ;
  2785. brcmf_sdcard_reg_write(sdiodev,
  2786. CORE_SB(corebase, sbimstate), 4,
  2787. regdata);
  2788. regdata = brcmf_sdcard_reg_read(sdiodev,
  2789. CORE_SB(corebase, sbimstate), 4);
  2790. udelay(1);
  2791. SPINWAIT((brcmf_sdcard_reg_read(sdiodev,
  2792. CORE_SB(corebase, sbimstate), 4) &
  2793. SBIM_BY), 100000);
  2794. }
  2795. /* set reset and reject while enabling the clocks */
  2796. brcmf_sdcard_reg_write(sdiodev,
  2797. CORE_SB(corebase, sbtmstatelow), 4,
  2798. (((SICF_FGC | SICF_CLOCK_EN) << SBTML_SICF_SHIFT) |
  2799. SBTML_REJ | SBTML_RESET));
  2800. regdata = brcmf_sdcard_reg_read(sdiodev,
  2801. CORE_SB(corebase, sbtmstatelow), 4);
  2802. udelay(10);
  2803. /* clear the initiator reject bit */
  2804. regdata = brcmf_sdcard_reg_read(sdiodev,
  2805. CORE_SB(corebase, sbidlow), 4);
  2806. if (regdata & SBIDL_INIT) {
  2807. regdata = brcmf_sdcard_reg_read(sdiodev,
  2808. CORE_SB(corebase, sbimstate), 4) &
  2809. ~SBIM_RJ;
  2810. brcmf_sdcard_reg_write(sdiodev,
  2811. CORE_SB(corebase, sbimstate), 4,
  2812. regdata);
  2813. }
  2814. }
  2815. /* leave reset and reject asserted */
  2816. brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbtmstatelow), 4,
  2817. (SBTML_REJ | SBTML_RESET));
  2818. udelay(1);
  2819. }
  2820. static void
  2821. brcmf_sdbrcm_chip_resetcore(struct brcmf_sdio_dev *sdiodev, u32 corebase)
  2822. {
  2823. u32 regdata;
  2824. /*
  2825. * Must do the disable sequence first to work for
  2826. * arbitrary current core state.
  2827. */
  2828. brcmf_sdbrcm_chip_disablecore(sdiodev, corebase);
  2829. /*
  2830. * Now do the initialization sequence.
  2831. * set reset while enabling the clock and
  2832. * forcing them on throughout the core
  2833. */
  2834. brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbtmstatelow), 4,
  2835. ((SICF_FGC | SICF_CLOCK_EN) << SBTML_SICF_SHIFT) |
  2836. SBTML_RESET);
  2837. udelay(1);
  2838. regdata = brcmf_sdcard_reg_read(sdiodev,
  2839. CORE_SB(corebase, sbtmstatehigh), 4);
  2840. if (regdata & SBTMH_SERR)
  2841. brcmf_sdcard_reg_write(sdiodev,
  2842. CORE_SB(corebase, sbtmstatehigh), 4, 0);
  2843. regdata = brcmf_sdcard_reg_read(sdiodev,
  2844. CORE_SB(corebase, sbimstate), 4);
  2845. if (regdata & (SBIM_IBE | SBIM_TO))
  2846. brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbimstate), 4,
  2847. regdata & ~(SBIM_IBE | SBIM_TO));
  2848. /* clear reset and allow it to propagate throughout the core */
  2849. brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbtmstatelow), 4,
  2850. (SICF_FGC << SBTML_SICF_SHIFT) |
  2851. (SICF_CLOCK_EN << SBTML_SICF_SHIFT));
  2852. udelay(1);
  2853. /* leave clock enabled */
  2854. brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbtmstatelow), 4,
  2855. (SICF_CLOCK_EN << SBTML_SICF_SHIFT));
  2856. udelay(1);
  2857. }
  2858. static int brcmf_sdbrcm_download_state(struct brcmf_bus *bus, bool enter)
  2859. {
  2860. uint retries;
  2861. u32 regdata;
  2862. int bcmerror = 0;
  2863. /* To enter download state, disable ARM and reset SOCRAM.
  2864. * To exit download state, simply reset ARM (default is RAM boot).
  2865. */
  2866. if (enter) {
  2867. bus->alp_only = true;
  2868. brcmf_sdbrcm_chip_disablecore(bus->sdiodev,
  2869. bus->ci->armcorebase);
  2870. brcmf_sdbrcm_chip_resetcore(bus->sdiodev, bus->ci->ramcorebase);
  2871. /* Clear the top bit of memory */
  2872. if (bus->ramsize) {
  2873. u32 zeros = 0;
  2874. brcmf_sdbrcm_membytes(bus, true, bus->ramsize - 4,
  2875. (u8 *)&zeros, 4);
  2876. }
  2877. } else {
  2878. regdata = brcmf_sdcard_reg_read(bus->sdiodev,
  2879. CORE_SB(bus->ci->ramcorebase, sbtmstatelow), 4);
  2880. regdata &= (SBTML_RESET | SBTML_REJ_MASK |
  2881. (SICF_CLOCK_EN << SBTML_SICF_SHIFT));
  2882. if ((SICF_CLOCK_EN << SBTML_SICF_SHIFT) != regdata) {
  2883. brcmf_dbg(ERROR, "SOCRAM core is down after reset?\n");
  2884. bcmerror = -EBADE;
  2885. goto fail;
  2886. }
  2887. bcmerror = brcmf_sdbrcm_write_vars(bus);
  2888. if (bcmerror) {
  2889. brcmf_dbg(ERROR, "no vars written to RAM\n");
  2890. bcmerror = 0;
  2891. }
  2892. w_sdreg32(bus, 0xFFFFFFFF,
  2893. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2894. brcmf_sdbrcm_chip_resetcore(bus->sdiodev, bus->ci->armcorebase);
  2895. /* Allow HT Clock now that the ARM is running. */
  2896. bus->alp_only = false;
  2897. bus->drvr->busstate = BRCMF_BUS_LOAD;
  2898. }
  2899. fail:
  2900. return bcmerror;
  2901. }
  2902. static int brcmf_sdbrcm_get_image(char *buf, int len, struct brcmf_bus *bus)
  2903. {
  2904. if (bus->firmware->size < bus->fw_ptr + len)
  2905. len = bus->firmware->size - bus->fw_ptr;
  2906. memcpy(buf, &bus->firmware->data[bus->fw_ptr], len);
  2907. bus->fw_ptr += len;
  2908. return len;
  2909. }
  2910. MODULE_FIRMWARE(BCM4329_FW_NAME);
  2911. MODULE_FIRMWARE(BCM4329_NV_NAME);
  2912. static int brcmf_sdbrcm_download_code_file(struct brcmf_bus *bus)
  2913. {
  2914. int offset = 0;
  2915. uint len;
  2916. u8 *memblock = NULL, *memptr;
  2917. int ret;
  2918. brcmf_dbg(INFO, "Enter\n");
  2919. bus->fw_name = BCM4329_FW_NAME;
  2920. ret = request_firmware(&bus->firmware, bus->fw_name,
  2921. &bus->sdiodev->func[2]->dev);
  2922. if (ret) {
  2923. brcmf_dbg(ERROR, "Fail to request firmware %d\n", ret);
  2924. return ret;
  2925. }
  2926. bus->fw_ptr = 0;
  2927. memptr = memblock = kmalloc(MEMBLOCK + BRCMF_SDALIGN, GFP_ATOMIC);
  2928. if (memblock == NULL) {
  2929. ret = -ENOMEM;
  2930. goto err;
  2931. }
  2932. if ((u32)(unsigned long)memblock % BRCMF_SDALIGN)
  2933. memptr += (BRCMF_SDALIGN -
  2934. ((u32)(unsigned long)memblock % BRCMF_SDALIGN));
  2935. /* Download image */
  2936. while ((len =
  2937. brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus))) {
  2938. ret = brcmf_sdbrcm_membytes(bus, true, offset, memptr, len);
  2939. if (ret) {
  2940. brcmf_dbg(ERROR, "error %d on writing %d membytes at 0x%08x\n",
  2941. ret, MEMBLOCK, offset);
  2942. goto err;
  2943. }
  2944. offset += MEMBLOCK;
  2945. }
  2946. err:
  2947. kfree(memblock);
  2948. release_firmware(bus->firmware);
  2949. bus->fw_ptr = 0;
  2950. return ret;
  2951. }
  2952. /*
  2953. * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
  2954. * and ending in a NUL.
  2955. * Removes carriage returns, empty lines, comment lines, and converts
  2956. * newlines to NULs.
  2957. * Shortens buffer as needed and pads with NULs. End of buffer is marked
  2958. * by two NULs.
  2959. */
  2960. static uint brcmf_process_nvram_vars(char *varbuf, uint len)
  2961. {
  2962. char *dp;
  2963. bool findNewline;
  2964. int column;
  2965. uint buf_len, n;
  2966. dp = varbuf;
  2967. findNewline = false;
  2968. column = 0;
  2969. for (n = 0; n < len; n++) {
  2970. if (varbuf[n] == 0)
  2971. break;
  2972. if (varbuf[n] == '\r')
  2973. continue;
  2974. if (findNewline && varbuf[n] != '\n')
  2975. continue;
  2976. findNewline = false;
  2977. if (varbuf[n] == '#') {
  2978. findNewline = true;
  2979. continue;
  2980. }
  2981. if (varbuf[n] == '\n') {
  2982. if (column == 0)
  2983. continue;
  2984. *dp++ = 0;
  2985. column = 0;
  2986. continue;
  2987. }
  2988. *dp++ = varbuf[n];
  2989. column++;
  2990. }
  2991. buf_len = dp - varbuf;
  2992. while (dp < varbuf + n)
  2993. *dp++ = 0;
  2994. return buf_len;
  2995. }
  2996. static int brcmf_sdbrcm_download_nvram(struct brcmf_bus *bus)
  2997. {
  2998. uint len;
  2999. char *memblock = NULL;
  3000. char *bufp;
  3001. int ret;
  3002. bus->nv_name = BCM4329_NV_NAME;
  3003. ret = request_firmware(&bus->firmware, bus->nv_name,
  3004. &bus->sdiodev->func[2]->dev);
  3005. if (ret) {
  3006. brcmf_dbg(ERROR, "Fail to request nvram %d\n", ret);
  3007. return ret;
  3008. }
  3009. bus->fw_ptr = 0;
  3010. memblock = kmalloc(MEMBLOCK, GFP_ATOMIC);
  3011. if (memblock == NULL) {
  3012. ret = -ENOMEM;
  3013. goto err;
  3014. }
  3015. len = brcmf_sdbrcm_get_image(memblock, MEMBLOCK, bus);
  3016. if (len > 0 && len < MEMBLOCK) {
  3017. bufp = (char *)memblock;
  3018. bufp[len] = 0;
  3019. len = brcmf_process_nvram_vars(bufp, len);
  3020. bufp += len;
  3021. *bufp++ = 0;
  3022. if (len)
  3023. ret = brcmf_sdbrcm_downloadvars(bus, memblock, len + 1);
  3024. if (ret)
  3025. brcmf_dbg(ERROR, "error downloading vars: %d\n", ret);
  3026. } else {
  3027. brcmf_dbg(ERROR, "error reading nvram file: %d\n", len);
  3028. ret = -EIO;
  3029. }
  3030. err:
  3031. kfree(memblock);
  3032. release_firmware(bus->firmware);
  3033. bus->fw_ptr = 0;
  3034. return ret;
  3035. }
  3036. static int _brcmf_sdbrcm_download_firmware(struct brcmf_bus *bus)
  3037. {
  3038. int bcmerror = -1;
  3039. /* Keep arm in reset */
  3040. if (brcmf_sdbrcm_download_state(bus, true)) {
  3041. brcmf_dbg(ERROR, "error placing ARM core in reset\n");
  3042. goto err;
  3043. }
  3044. /* External image takes precedence if specified */
  3045. if (brcmf_sdbrcm_download_code_file(bus)) {
  3046. brcmf_dbg(ERROR, "dongle image file download failed\n");
  3047. goto err;
  3048. }
  3049. /* External nvram takes precedence if specified */
  3050. if (brcmf_sdbrcm_download_nvram(bus))
  3051. brcmf_dbg(ERROR, "dongle nvram file download failed\n");
  3052. /* Take arm out of reset */
  3053. if (brcmf_sdbrcm_download_state(bus, false)) {
  3054. brcmf_dbg(ERROR, "error getting out of ARM core reset\n");
  3055. goto err;
  3056. }
  3057. bcmerror = 0;
  3058. err:
  3059. return bcmerror;
  3060. }
  3061. static bool
  3062. brcmf_sdbrcm_download_firmware(struct brcmf_bus *bus)
  3063. {
  3064. bool ret;
  3065. /* Download the firmware */
  3066. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3067. ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
  3068. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  3069. return ret;
  3070. }
  3071. void brcmf_sdbrcm_bus_stop(struct brcmf_bus *bus)
  3072. {
  3073. u32 local_hostintmask;
  3074. u8 saveclk;
  3075. uint retries;
  3076. int err;
  3077. brcmf_dbg(TRACE, "Enter\n");
  3078. if (bus->watchdog_tsk) {
  3079. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  3080. kthread_stop(bus->watchdog_tsk);
  3081. bus->watchdog_tsk = NULL;
  3082. }
  3083. if (bus->dpc_tsk && bus->dpc_tsk != current) {
  3084. send_sig(SIGTERM, bus->dpc_tsk, 1);
  3085. kthread_stop(bus->dpc_tsk);
  3086. bus->dpc_tsk = NULL;
  3087. }
  3088. down(&bus->sdsem);
  3089. bus_wake(bus);
  3090. /* Enable clock for device interrupts */
  3091. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3092. /* Disable and clear interrupts at the chip level also */
  3093. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask), &retries);
  3094. local_hostintmask = bus->hostintmask;
  3095. bus->hostintmask = 0;
  3096. /* Change our idea of bus state */
  3097. bus->drvr->busstate = BRCMF_BUS_DOWN;
  3098. /* Force clocks on backplane to be sure F2 interrupt propagates */
  3099. saveclk = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  3100. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3101. if (!err) {
  3102. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3103. SBSDIO_FUNC1_CHIPCLKCSR,
  3104. (saveclk | SBSDIO_FORCE_HT), &err);
  3105. }
  3106. if (err)
  3107. brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
  3108. /* Turn off the bus (F2), free any pending packets */
  3109. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  3110. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
  3111. SDIO_FUNC_ENABLE_1, NULL);
  3112. /* Clear any pending interrupts now that F2 is disabled */
  3113. w_sdreg32(bus, local_hostintmask,
  3114. offsetof(struct sdpcmd_regs, intstatus), &retries);
  3115. /* Turn off the backplane clock (only) */
  3116. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  3117. /* Clear the data packet queues */
  3118. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  3119. /* Clear any held glomming stuff */
  3120. if (bus->glomd)
  3121. brcmu_pkt_buf_free_skb(bus->glomd);
  3122. if (bus->glom)
  3123. brcmu_pkt_buf_free_skb(bus->glom);
  3124. bus->glom = bus->glomd = NULL;
  3125. /* Clear rx control and wake any waiters */
  3126. bus->rxlen = 0;
  3127. brcmf_sdbrcm_dcmd_resp_wake(bus);
  3128. /* Reset some F2 state stuff */
  3129. bus->rxskip = false;
  3130. bus->tx_seq = bus->rx_seq = 0;
  3131. up(&bus->sdsem);
  3132. }
  3133. int brcmf_sdbrcm_bus_init(struct brcmf_pub *drvr)
  3134. {
  3135. struct brcmf_bus *bus = drvr->bus;
  3136. unsigned long timeout;
  3137. uint retries = 0;
  3138. u8 ready, enable;
  3139. int err, ret = 0;
  3140. u8 saveclk;
  3141. brcmf_dbg(TRACE, "Enter\n");
  3142. /* try to download image and nvram to the dongle */
  3143. if (drvr->busstate == BRCMF_BUS_DOWN) {
  3144. if (!(brcmf_sdbrcm_download_firmware(bus)))
  3145. return -1;
  3146. }
  3147. if (!bus->drvr)
  3148. return 0;
  3149. /* Start the watchdog timer */
  3150. bus->drvr->tickcnt = 0;
  3151. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  3152. down(&bus->sdsem);
  3153. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  3154. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3155. if (bus->clkstate != CLK_AVAIL)
  3156. goto exit;
  3157. /* Force clocks on backplane to be sure F2 interrupt propagates */
  3158. saveclk =
  3159. brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  3160. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3161. if (!err) {
  3162. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3163. SBSDIO_FUNC1_CHIPCLKCSR,
  3164. (saveclk | SBSDIO_FORCE_HT), &err);
  3165. }
  3166. if (err) {
  3167. brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
  3168. goto exit;
  3169. }
  3170. /* Enable function 2 (frame transfers) */
  3171. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  3172. offsetof(struct sdpcmd_regs, tosbmailboxdata), &retries);
  3173. enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
  3174. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
  3175. enable, NULL);
  3176. timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
  3177. ready = 0;
  3178. while (enable != ready) {
  3179. ready = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_0,
  3180. SDIO_CCCR_IORx, NULL);
  3181. if (time_after(jiffies, timeout))
  3182. break;
  3183. else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
  3184. /* prevent busy waiting if it takes too long */
  3185. msleep_interruptible(20);
  3186. }
  3187. brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
  3188. /* If F2 successfully enabled, set core and enable interrupts */
  3189. if (ready == enable) {
  3190. /* Set up the interrupt mask and enable interrupts */
  3191. bus->hostintmask = HOSTINTMASK;
  3192. w_sdreg32(bus, bus->hostintmask,
  3193. offsetof(struct sdpcmd_regs, hostintmask), &retries);
  3194. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3195. SBSDIO_WATERMARK, 8, &err);
  3196. /* Set bus state according to enable result */
  3197. drvr->busstate = BRCMF_BUS_DATA;
  3198. }
  3199. else {
  3200. /* Disable F2 again */
  3201. enable = SDIO_FUNC_ENABLE_1;
  3202. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0,
  3203. SDIO_CCCR_IOEx, enable, NULL);
  3204. }
  3205. /* Restore previous clock setting */
  3206. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3207. SBSDIO_FUNC1_CHIPCLKCSR, saveclk, &err);
  3208. /* If we didn't come up, turn off backplane clock */
  3209. if (drvr->busstate != BRCMF_BUS_DATA)
  3210. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3211. exit:
  3212. up(&bus->sdsem);
  3213. return ret;
  3214. }
  3215. void brcmf_sdbrcm_isr(void *arg)
  3216. {
  3217. struct brcmf_bus *bus = (struct brcmf_bus *) arg;
  3218. brcmf_dbg(TRACE, "Enter\n");
  3219. if (!bus) {
  3220. brcmf_dbg(ERROR, "bus is null pointer, exiting\n");
  3221. return;
  3222. }
  3223. if (bus->drvr->busstate == BRCMF_BUS_DOWN) {
  3224. brcmf_dbg(ERROR, "bus is down. we have nothing to do\n");
  3225. return;
  3226. }
  3227. /* Count the interrupt call */
  3228. bus->intrcount++;
  3229. bus->ipend = true;
  3230. /* Shouldn't get this interrupt if we're sleeping? */
  3231. if (bus->sleeping) {
  3232. brcmf_dbg(ERROR, "INTERRUPT WHILE SLEEPING??\n");
  3233. return;
  3234. }
  3235. /* Disable additional interrupts (is this needed now)? */
  3236. if (!bus->intr)
  3237. brcmf_dbg(ERROR, "isr w/o interrupt configured!\n");
  3238. bus->dpc_sched = true;
  3239. if (bus->dpc_tsk)
  3240. complete(&bus->dpc_wait);
  3241. }
  3242. static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_pub *drvr)
  3243. {
  3244. struct brcmf_bus *bus;
  3245. brcmf_dbg(TIMER, "Enter\n");
  3246. bus = drvr->bus;
  3247. /* Ignore the timer if simulating bus down */
  3248. if (bus->sleeping)
  3249. return false;
  3250. down(&bus->sdsem);
  3251. /* Poll period: check device if appropriate. */
  3252. if (bus->poll && (++bus->polltick >= bus->pollrate)) {
  3253. u32 intstatus = 0;
  3254. /* Reset poll tick */
  3255. bus->polltick = 0;
  3256. /* Check device if no interrupts */
  3257. if (!bus->intr || (bus->intrcount == bus->lastintrs)) {
  3258. if (!bus->dpc_sched) {
  3259. u8 devpend;
  3260. devpend = brcmf_sdcard_cfg_read(bus->sdiodev,
  3261. SDIO_FUNC_0, SDIO_CCCR_INTx,
  3262. NULL);
  3263. intstatus =
  3264. devpend & (INTR_STATUS_FUNC1 |
  3265. INTR_STATUS_FUNC2);
  3266. }
  3267. /* If there is something, make like the ISR and
  3268. schedule the DPC */
  3269. if (intstatus) {
  3270. bus->pollcnt++;
  3271. bus->ipend = true;
  3272. bus->dpc_sched = true;
  3273. if (bus->dpc_tsk)
  3274. complete(&bus->dpc_wait);
  3275. }
  3276. }
  3277. /* Update interrupt tracking */
  3278. bus->lastintrs = bus->intrcount;
  3279. }
  3280. #ifdef BCMDBG
  3281. /* Poll for console output periodically */
  3282. if (drvr->busstate == BRCMF_BUS_DATA && bus->console_interval != 0) {
  3283. bus->console.count += BRCMF_WD_POLL_MS;
  3284. if (bus->console.count >= bus->console_interval) {
  3285. bus->console.count -= bus->console_interval;
  3286. /* Make sure backplane clock is on */
  3287. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3288. if (brcmf_sdbrcm_readconsole(bus) < 0)
  3289. /* stop on error */
  3290. bus->console_interval = 0;
  3291. }
  3292. }
  3293. #endif /* BCMDBG */
  3294. /* On idle timeout clear activity flag and/or turn off clock */
  3295. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  3296. if (++bus->idlecount >= bus->idletime) {
  3297. bus->idlecount = 0;
  3298. if (bus->activity) {
  3299. bus->activity = false;
  3300. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  3301. } else {
  3302. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3303. }
  3304. }
  3305. }
  3306. up(&bus->sdsem);
  3307. return bus->ipend;
  3308. }
  3309. static bool brcmf_sdbrcm_chipmatch(u16 chipid)
  3310. {
  3311. if (chipid == BCM4329_CHIP_ID)
  3312. return true;
  3313. return false;
  3314. }
  3315. static void brcmf_sdbrcm_release_malloc(struct brcmf_bus *bus)
  3316. {
  3317. brcmf_dbg(TRACE, "Enter\n");
  3318. kfree(bus->rxbuf);
  3319. bus->rxctl = bus->rxbuf = NULL;
  3320. bus->rxlen = 0;
  3321. kfree(bus->databuf);
  3322. bus->databuf = NULL;
  3323. }
  3324. static bool brcmf_sdbrcm_probe_malloc(struct brcmf_bus *bus)
  3325. {
  3326. brcmf_dbg(TRACE, "Enter\n");
  3327. if (bus->drvr->maxctl) {
  3328. bus->rxblen =
  3329. roundup((bus->drvr->maxctl + SDPCM_HDRLEN),
  3330. ALIGNMENT) + BRCMF_SDALIGN;
  3331. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3332. if (!(bus->rxbuf))
  3333. goto fail;
  3334. }
  3335. /* Allocate buffer to receive glomed packet */
  3336. bus->databuf = kmalloc(MAX_DATA_BUF, GFP_ATOMIC);
  3337. if (!(bus->databuf)) {
  3338. /* release rxbuf which was already located as above */
  3339. if (!bus->rxblen)
  3340. kfree(bus->rxbuf);
  3341. goto fail;
  3342. }
  3343. /* Align the buffer */
  3344. if ((unsigned long)bus->databuf % BRCMF_SDALIGN)
  3345. bus->dataptr = bus->databuf + (BRCMF_SDALIGN -
  3346. ((unsigned long)bus->databuf % BRCMF_SDALIGN));
  3347. else
  3348. bus->dataptr = bus->databuf;
  3349. return true;
  3350. fail:
  3351. return false;
  3352. }
  3353. /* SDIO Pad drive strength to select value mappings */
  3354. struct sdiod_drive_str {
  3355. u8 strength; /* Pad Drive Strength in mA */
  3356. u8 sel; /* Chip-specific select value */
  3357. };
  3358. /* SDIO Drive Strength to sel value table for PMU Rev 1 */
  3359. static const struct sdiod_drive_str sdiod_drive_strength_tab1[] = {
  3360. {
  3361. 4, 0x2}, {
  3362. 2, 0x3}, {
  3363. 1, 0x0}, {
  3364. 0, 0x0}
  3365. };
  3366. /* SDIO Drive Strength to sel value table for PMU Rev 2, 3 */
  3367. static const struct sdiod_drive_str sdiod_drive_strength_tab2[] = {
  3368. {
  3369. 12, 0x7}, {
  3370. 10, 0x6}, {
  3371. 8, 0x5}, {
  3372. 6, 0x4}, {
  3373. 4, 0x2}, {
  3374. 2, 0x1}, {
  3375. 0, 0x0}
  3376. };
  3377. /* SDIO Drive Strength to sel value table for PMU Rev 8 (1.8V) */
  3378. static const struct sdiod_drive_str sdiod_drive_strength_tab3[] = {
  3379. {
  3380. 32, 0x7}, {
  3381. 26, 0x6}, {
  3382. 22, 0x5}, {
  3383. 16, 0x4}, {
  3384. 12, 0x3}, {
  3385. 8, 0x2}, {
  3386. 4, 0x1}, {
  3387. 0, 0x0}
  3388. };
  3389. #define SDIOD_DRVSTR_KEY(chip, pmu) (((chip) << 16) | (pmu))
  3390. static char *brcmf_chipname(uint chipid, char *buf, uint len)
  3391. {
  3392. const char *fmt;
  3393. fmt = ((chipid > 0xa000) || (chipid < 0x4000)) ? "%d" : "%x";
  3394. snprintf(buf, len, fmt, chipid);
  3395. return buf;
  3396. }
  3397. static void brcmf_sdbrcm_sdiod_drive_strength_init(struct brcmf_bus *bus,
  3398. u32 drivestrength) {
  3399. struct sdiod_drive_str *str_tab = NULL;
  3400. u32 str_mask = 0;
  3401. u32 str_shift = 0;
  3402. char chn[8];
  3403. if (!(bus->ci->cccaps & CC_CAP_PMU))
  3404. return;
  3405. switch (SDIOD_DRVSTR_KEY(bus->ci->chip, bus->ci->pmurev)) {
  3406. case SDIOD_DRVSTR_KEY(BCM4325_CHIP_ID, 1):
  3407. str_tab = (struct sdiod_drive_str *)&sdiod_drive_strength_tab1;
  3408. str_mask = 0x30000000;
  3409. str_shift = 28;
  3410. break;
  3411. case SDIOD_DRVSTR_KEY(BCM4325_CHIP_ID, 2):
  3412. case SDIOD_DRVSTR_KEY(BCM4325_CHIP_ID, 3):
  3413. str_tab = (struct sdiod_drive_str *)&sdiod_drive_strength_tab2;
  3414. str_mask = 0x00003800;
  3415. str_shift = 11;
  3416. break;
  3417. case SDIOD_DRVSTR_KEY(BCM4336_CHIP_ID, 8):
  3418. str_tab = (struct sdiod_drive_str *)&sdiod_drive_strength_tab3;
  3419. str_mask = 0x00003800;
  3420. str_shift = 11;
  3421. break;
  3422. default:
  3423. brcmf_dbg(ERROR, "No SDIO Drive strength init done for chip %s rev %d pmurev %d\n",
  3424. brcmf_chipname(bus->ci->chip, chn, 8),
  3425. bus->ci->chiprev, bus->ci->pmurev);
  3426. break;
  3427. }
  3428. if (str_tab != NULL) {
  3429. u32 drivestrength_sel = 0;
  3430. u32 cc_data_temp;
  3431. int i;
  3432. for (i = 0; str_tab[i].strength != 0; i++) {
  3433. if (drivestrength >= str_tab[i].strength) {
  3434. drivestrength_sel = str_tab[i].sel;
  3435. break;
  3436. }
  3437. }
  3438. brcmf_sdcard_reg_write(bus->sdiodev,
  3439. CORE_CC_REG(bus->ci->cccorebase, chipcontrol_addr),
  3440. 4, 1);
  3441. cc_data_temp = brcmf_sdcard_reg_read(bus->sdiodev,
  3442. CORE_CC_REG(bus->ci->cccorebase, chipcontrol_addr), 4);
  3443. cc_data_temp &= ~str_mask;
  3444. drivestrength_sel <<= str_shift;
  3445. cc_data_temp |= drivestrength_sel;
  3446. brcmf_sdcard_reg_write(bus->sdiodev,
  3447. CORE_CC_REG(bus->ci->cccorebase, chipcontrol_addr),
  3448. 4, cc_data_temp);
  3449. brcmf_dbg(INFO, "SDIO: %dmA drive strength selected, set to 0x%08x\n",
  3450. drivestrength, cc_data_temp);
  3451. }
  3452. }
  3453. static int
  3454. brcmf_sdbrcm_chip_recognition(struct brcmf_sdio_dev *sdiodev,
  3455. struct chip_info *ci, u32 regs)
  3456. {
  3457. u32 regdata;
  3458. /*
  3459. * Get CC core rev
  3460. * Chipid is assume to be at offset 0 from regs arg
  3461. * For different chiptypes or old sdio hosts w/o chipcommon,
  3462. * other ways of recognition should be added here.
  3463. */
  3464. ci->cccorebase = regs;
  3465. regdata = brcmf_sdcard_reg_read(sdiodev,
  3466. CORE_CC_REG(ci->cccorebase, chipid), 4);
  3467. ci->chip = regdata & CID_ID_MASK;
  3468. ci->chiprev = (regdata & CID_REV_MASK) >> CID_REV_SHIFT;
  3469. brcmf_dbg(INFO, "chipid=0x%x chiprev=%d\n", ci->chip, ci->chiprev);
  3470. /* Address of cores for new chips should be added here */
  3471. switch (ci->chip) {
  3472. case BCM4329_CHIP_ID:
  3473. ci->buscorebase = BCM4329_CORE_BUS_BASE;
  3474. ci->ramcorebase = BCM4329_CORE_SOCRAM_BASE;
  3475. ci->armcorebase = BCM4329_CORE_ARM_BASE;
  3476. ci->ramsize = BCM4329_RAMSIZE;
  3477. break;
  3478. default:
  3479. brcmf_dbg(ERROR, "chipid 0x%x is not supported\n", ci->chip);
  3480. return -ENODEV;
  3481. }
  3482. regdata = brcmf_sdcard_reg_read(sdiodev,
  3483. CORE_SB(ci->cccorebase, sbidhigh), 4);
  3484. ci->ccrev = SBCOREREV(regdata);
  3485. regdata = brcmf_sdcard_reg_read(sdiodev,
  3486. CORE_CC_REG(ci->cccorebase, pmucapabilities), 4);
  3487. ci->pmurev = regdata & PCAP_REV_MASK;
  3488. regdata = brcmf_sdcard_reg_read(sdiodev,
  3489. CORE_SB(ci->buscorebase, sbidhigh), 4);
  3490. ci->buscorerev = SBCOREREV(regdata);
  3491. ci->buscoretype = (regdata & SBIDH_CC_MASK) >> SBIDH_CC_SHIFT;
  3492. brcmf_dbg(INFO, "ccrev=%d, pmurev=%d, buscore rev/type=%d/0x%x\n",
  3493. ci->ccrev, ci->pmurev, ci->buscorerev, ci->buscoretype);
  3494. /* get chipcommon capabilites */
  3495. ci->cccaps = brcmf_sdcard_reg_read(sdiodev,
  3496. CORE_CC_REG(ci->cccorebase, capabilities), 4);
  3497. return 0;
  3498. }
  3499. static int
  3500. brcmf_sdbrcm_chip_attach(struct brcmf_bus *bus, u32 regs)
  3501. {
  3502. struct chip_info *ci;
  3503. int err;
  3504. u8 clkval, clkset;
  3505. brcmf_dbg(TRACE, "Enter\n");
  3506. /* alloc chip_info_t */
  3507. ci = kzalloc(sizeof(struct chip_info), GFP_ATOMIC);
  3508. if (NULL == ci)
  3509. return -ENOMEM;
  3510. /* bus/core/clk setup for register access */
  3511. /* Try forcing SDIO core to do ALPAvail request only */
  3512. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
  3513. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3514. SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  3515. if (err) {
  3516. brcmf_dbg(ERROR, "error writing for HT off\n");
  3517. goto fail;
  3518. }
  3519. /* If register supported, wait for ALPAvail and then force ALP */
  3520. /* This may take up to 15 milliseconds */
  3521. clkval = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  3522. SBSDIO_FUNC1_CHIPCLKCSR, NULL);
  3523. if ((clkval & ~SBSDIO_AVBITS) == clkset) {
  3524. SPINWAIT(((clkval =
  3525. brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  3526. SBSDIO_FUNC1_CHIPCLKCSR,
  3527. NULL)),
  3528. !SBSDIO_ALPAV(clkval)),
  3529. PMU_MAX_TRANSITION_DLY);
  3530. if (!SBSDIO_ALPAV(clkval)) {
  3531. brcmf_dbg(ERROR, "timeout on ALPAV wait, clkval 0x%02x\n",
  3532. clkval);
  3533. err = -EBUSY;
  3534. goto fail;
  3535. }
  3536. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF |
  3537. SBSDIO_FORCE_ALP;
  3538. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3539. SBSDIO_FUNC1_CHIPCLKCSR,
  3540. clkset, &err);
  3541. udelay(65);
  3542. } else {
  3543. brcmf_dbg(ERROR, "ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
  3544. clkset, clkval);
  3545. err = -EACCES;
  3546. goto fail;
  3547. }
  3548. /* Also, disable the extra SDIO pull-ups */
  3549. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3550. SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);
  3551. err = brcmf_sdbrcm_chip_recognition(bus->sdiodev, ci, regs);
  3552. if (err)
  3553. goto fail;
  3554. /*
  3555. * Make sure any on-chip ARM is off (in case strapping is wrong),
  3556. * or downloaded code was already running.
  3557. */
  3558. brcmf_sdbrcm_chip_disablecore(bus->sdiodev, ci->armcorebase);
  3559. brcmf_sdcard_reg_write(bus->sdiodev,
  3560. CORE_CC_REG(ci->cccorebase, gpiopullup), 4, 0);
  3561. brcmf_sdcard_reg_write(bus->sdiodev,
  3562. CORE_CC_REG(ci->cccorebase, gpiopulldown), 4, 0);
  3563. /* Disable F2 to clear any intermediate frame state on the dongle */
  3564. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
  3565. SDIO_FUNC_ENABLE_1, NULL);
  3566. /* WAR: cmd52 backplane read so core HW will drop ALPReq */
  3567. clkval = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  3568. 0, NULL);
  3569. /* Done with backplane-dependent accesses, can drop clock... */
  3570. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3571. SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3572. bus->ci = ci;
  3573. return 0;
  3574. fail:
  3575. bus->ci = NULL;
  3576. kfree(ci);
  3577. return err;
  3578. }
  3579. static bool
  3580. brcmf_sdbrcm_probe_attach(struct brcmf_bus *bus, u32 regsva)
  3581. {
  3582. u8 clkctl = 0;
  3583. int err = 0;
  3584. int reg_addr;
  3585. u32 reg_val;
  3586. bus->alp_only = true;
  3587. /* Return the window to backplane enumeration space for core access */
  3588. if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, SI_ENUM_BASE))
  3589. brcmf_dbg(ERROR, "FAILED to return to SI_ENUM_BASE\n");
  3590. #ifdef BCMDBG
  3591. printk(KERN_DEBUG "F1 signature read @0x18000000=0x%4x\n",
  3592. brcmf_sdcard_reg_read(bus->sdiodev, SI_ENUM_BASE, 4));
  3593. #endif /* BCMDBG */
  3594. /*
  3595. * Force PLL off until brcmf_sdbrcm_chip_attach()
  3596. * programs PLL control regs
  3597. */
  3598. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3599. SBSDIO_FUNC1_CHIPCLKCSR,
  3600. BRCMF_INIT_CLKCTL1, &err);
  3601. if (!err)
  3602. clkctl =
  3603. brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  3604. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3605. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3606. brcmf_dbg(ERROR, "ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3607. err, BRCMF_INIT_CLKCTL1, clkctl);
  3608. goto fail;
  3609. }
  3610. if (brcmf_sdbrcm_chip_attach(bus, regsva)) {
  3611. brcmf_dbg(ERROR, "brcmf_sdbrcm_chip_attach failed!\n");
  3612. goto fail;
  3613. }
  3614. if (!brcmf_sdbrcm_chipmatch((u16) bus->ci->chip)) {
  3615. brcmf_dbg(ERROR, "unsupported chip: 0x%04x\n", bus->ci->chip);
  3616. goto fail;
  3617. }
  3618. brcmf_sdbrcm_sdiod_drive_strength_init(bus, SDIO_DRIVE_STRENGTH);
  3619. /* Get info on the ARM and SOCRAM cores... */
  3620. brcmf_sdcard_reg_read(bus->sdiodev,
  3621. CORE_SB(bus->ci->armcorebase, sbidhigh), 4);
  3622. bus->ramsize = bus->ci->ramsize;
  3623. if (!(bus->ramsize)) {
  3624. brcmf_dbg(ERROR, "failed to find SOCRAM memory!\n");
  3625. goto fail;
  3626. }
  3627. /* Set core control so an SDIO reset does a backplane reset */
  3628. reg_addr = bus->ci->buscorebase +
  3629. offsetof(struct sdpcmd_regs, corecontrol);
  3630. reg_val = brcmf_sdcard_reg_read(bus->sdiodev, reg_addr, sizeof(u32));
  3631. brcmf_sdcard_reg_write(bus->sdiodev, reg_addr, sizeof(u32),
  3632. reg_val | CC_BPRESEN);
  3633. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3634. /* Locate an appropriately-aligned portion of hdrbuf */
  3635. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3636. BRCMF_SDALIGN);
  3637. /* Set the poll and/or interrupt flags */
  3638. bus->intr = true;
  3639. bus->poll = false;
  3640. if (bus->poll)
  3641. bus->pollrate = 1;
  3642. return true;
  3643. fail:
  3644. return false;
  3645. }
  3646. static bool brcmf_sdbrcm_probe_init(struct brcmf_bus *bus)
  3647. {
  3648. brcmf_dbg(TRACE, "Enter\n");
  3649. /* Disable F2 to clear any intermediate frame state on the dongle */
  3650. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
  3651. SDIO_FUNC_ENABLE_1, NULL);
  3652. bus->drvr->busstate = BRCMF_BUS_DOWN;
  3653. bus->sleeping = false;
  3654. bus->rxflow = false;
  3655. /* Done with backplane-dependent accesses, can drop clock... */
  3656. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3657. SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3658. /* ...and initialize clock/power states */
  3659. bus->clkstate = CLK_SDONLY;
  3660. bus->idletime = BRCMF_IDLE_INTERVAL;
  3661. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3662. /* Query the F2 block size, set roundup accordingly */
  3663. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3664. bus->roundup = min(max_roundup, bus->blocksize);
  3665. /* bus module does not support packet chaining */
  3666. bus->use_rxchain = false;
  3667. bus->sd_rxchain = false;
  3668. return true;
  3669. }
  3670. static int
  3671. brcmf_sdbrcm_watchdog_thread(void *data)
  3672. {
  3673. struct brcmf_bus *bus = (struct brcmf_bus *)data;
  3674. allow_signal(SIGTERM);
  3675. /* Run until signal received */
  3676. while (1) {
  3677. if (kthread_should_stop())
  3678. break;
  3679. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3680. brcmf_sdbrcm_bus_watchdog(bus->drvr);
  3681. /* Count the tick for reference */
  3682. bus->drvr->tickcnt++;
  3683. } else
  3684. break;
  3685. }
  3686. return 0;
  3687. }
  3688. static void
  3689. brcmf_sdbrcm_watchdog(unsigned long data)
  3690. {
  3691. struct brcmf_bus *bus = (struct brcmf_bus *)data;
  3692. if (bus->watchdog_tsk) {
  3693. complete(&bus->watchdog_wait);
  3694. /* Reschedule the watchdog */
  3695. if (bus->wd_timer_valid)
  3696. mod_timer(&bus->timer,
  3697. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3698. }
  3699. }
  3700. static void
  3701. brcmf_sdbrcm_chip_detach(struct brcmf_bus *bus)
  3702. {
  3703. brcmf_dbg(TRACE, "Enter\n");
  3704. kfree(bus->ci);
  3705. bus->ci = NULL;
  3706. }
  3707. static void brcmf_sdbrcm_release_dongle(struct brcmf_bus *bus)
  3708. {
  3709. brcmf_dbg(TRACE, "Enter\n");
  3710. if (bus->ci) {
  3711. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3712. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3713. brcmf_sdbrcm_chip_detach(bus);
  3714. if (bus->vars && bus->varsz)
  3715. kfree(bus->vars);
  3716. bus->vars = NULL;
  3717. }
  3718. brcmf_dbg(TRACE, "Disconnected\n");
  3719. }
  3720. /* Detach and free everything */
  3721. static void brcmf_sdbrcm_release(struct brcmf_bus *bus)
  3722. {
  3723. brcmf_dbg(TRACE, "Enter\n");
  3724. if (bus) {
  3725. /* De-register interrupt handler */
  3726. brcmf_sdcard_intr_dereg(bus->sdiodev);
  3727. if (bus->drvr) {
  3728. brcmf_detach(bus->drvr);
  3729. brcmf_sdbrcm_release_dongle(bus);
  3730. bus->drvr = NULL;
  3731. }
  3732. brcmf_sdbrcm_release_malloc(bus);
  3733. kfree(bus);
  3734. }
  3735. brcmf_dbg(TRACE, "Disconnected\n");
  3736. }
  3737. void *brcmf_sdbrcm_probe(u16 bus_no, u16 slot, u16 func, uint bustype,
  3738. u32 regsva, struct brcmf_sdio_dev *sdiodev)
  3739. {
  3740. int ret;
  3741. struct brcmf_bus *bus;
  3742. /* Init global variables at run-time, not as part of the declaration.
  3743. * This is required to support init/de-init of the driver.
  3744. * Initialization
  3745. * of globals as part of the declaration results in non-deterministic
  3746. * behavior since the value of the globals may be different on the
  3747. * first time that the driver is initialized vs subsequent
  3748. * initializations.
  3749. */
  3750. brcmf_c_init();
  3751. brcmf_dbg(TRACE, "Enter\n");
  3752. /* We make an assumption about address window mappings:
  3753. * regsva == SI_ENUM_BASE*/
  3754. /* Allocate private bus interface state */
  3755. bus = kzalloc(sizeof(struct brcmf_bus), GFP_ATOMIC);
  3756. if (!bus)
  3757. goto fail;
  3758. bus->sdiodev = sdiodev;
  3759. sdiodev->bus = bus;
  3760. bus->txbound = BRCMF_TXBOUND;
  3761. bus->rxbound = BRCMF_RXBOUND;
  3762. bus->txminmax = BRCMF_TXMINMAX;
  3763. bus->tx_seq = SDPCM_SEQUENCE_WRAP - 1;
  3764. bus->usebufpool = false; /* Use bufpool if allocated,
  3765. else use locally malloced rxbuf */
  3766. /* attempt to attach to the dongle */
  3767. if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
  3768. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_attach failed\n");
  3769. goto fail;
  3770. }
  3771. spin_lock_init(&bus->txqlock);
  3772. init_waitqueue_head(&bus->ctrl_wait);
  3773. init_waitqueue_head(&bus->dcmd_resp_wait);
  3774. /* Set up the watchdog timer */
  3775. init_timer(&bus->timer);
  3776. bus->timer.data = (unsigned long)bus;
  3777. bus->timer.function = brcmf_sdbrcm_watchdog;
  3778. /* Initialize thread based operation and lock */
  3779. sema_init(&bus->sdsem, 1);
  3780. /* Initialize watchdog thread */
  3781. init_completion(&bus->watchdog_wait);
  3782. bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
  3783. bus, "brcmf_watchdog");
  3784. if (IS_ERR(bus->watchdog_tsk)) {
  3785. printk(KERN_WARNING
  3786. "brcmf_watchdog thread failed to start\n");
  3787. bus->watchdog_tsk = NULL;
  3788. }
  3789. /* Initialize DPC thread */
  3790. init_completion(&bus->dpc_wait);
  3791. bus->dpc_tsk = kthread_run(brcmf_sdbrcm_dpc_thread,
  3792. bus, "brcmf_dpc");
  3793. if (IS_ERR(bus->dpc_tsk)) {
  3794. printk(KERN_WARNING
  3795. "brcmf_dpc thread failed to start\n");
  3796. bus->dpc_tsk = NULL;
  3797. }
  3798. /* Attach to the brcmf/OS/network interface */
  3799. bus->drvr = brcmf_attach(bus, SDPCM_RESERVE);
  3800. if (!bus->drvr) {
  3801. brcmf_dbg(ERROR, "brcmf_attach failed\n");
  3802. goto fail;
  3803. }
  3804. /* Allocate buffers */
  3805. if (!(brcmf_sdbrcm_probe_malloc(bus))) {
  3806. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_malloc failed\n");
  3807. goto fail;
  3808. }
  3809. if (!(brcmf_sdbrcm_probe_init(bus))) {
  3810. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_init failed\n");
  3811. goto fail;
  3812. }
  3813. /* Register interrupt callback, but mask it (not operational yet). */
  3814. brcmf_dbg(INTR, "disable SDIO interrupts (not interested yet)\n");
  3815. ret = brcmf_sdcard_intr_reg(bus->sdiodev);
  3816. if (ret != 0) {
  3817. brcmf_dbg(ERROR, "FAILED: sdcard_intr_reg returned %d\n", ret);
  3818. goto fail;
  3819. }
  3820. brcmf_dbg(INTR, "registered SDIO interrupt function ok\n");
  3821. brcmf_dbg(INFO, "completed!!\n");
  3822. /* if firmware path present try to download and bring up bus */
  3823. ret = brcmf_bus_start(bus->drvr);
  3824. if (ret != 0) {
  3825. if (ret == -ENOLINK) {
  3826. brcmf_dbg(ERROR, "dongle is not responding\n");
  3827. goto fail;
  3828. }
  3829. }
  3830. /* Ok, have the per-port tell the stack we're open for business */
  3831. if (brcmf_net_attach(bus->drvr, 0) != 0) {
  3832. brcmf_dbg(ERROR, "Net attach failed!!\n");
  3833. goto fail;
  3834. }
  3835. return bus;
  3836. fail:
  3837. brcmf_sdbrcm_release(bus);
  3838. return NULL;
  3839. }
  3840. void brcmf_sdbrcm_disconnect(void *ptr)
  3841. {
  3842. struct brcmf_bus *bus = (struct brcmf_bus *)ptr;
  3843. brcmf_dbg(TRACE, "Enter\n");
  3844. if (bus)
  3845. brcmf_sdbrcm_release(bus);
  3846. brcmf_dbg(TRACE, "Disconnected\n");
  3847. }
  3848. struct device *brcmf_bus_get_device(struct brcmf_bus *bus)
  3849. {
  3850. return &bus->sdiodev->func[2]->dev;
  3851. }
  3852. void
  3853. brcmf_sdbrcm_wd_timer(struct brcmf_bus *bus, uint wdtick)
  3854. {
  3855. /* don't start the wd until fw is loaded */
  3856. if (bus->drvr->busstate == BRCMF_BUS_DOWN)
  3857. return;
  3858. /* Totally stop the timer */
  3859. if (!wdtick && bus->wd_timer_valid == true) {
  3860. del_timer_sync(&bus->timer);
  3861. bus->wd_timer_valid = false;
  3862. bus->save_ms = wdtick;
  3863. return;
  3864. }
  3865. if (wdtick) {
  3866. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3867. if (bus->wd_timer_valid == true)
  3868. /* Stop timer and restart at new value */
  3869. del_timer_sync(&bus->timer);
  3870. /* Create timer again when watchdog period is
  3871. dynamically changed or in the first instance
  3872. */
  3873. bus->timer.expires =
  3874. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3875. add_timer(&bus->timer);
  3876. } else {
  3877. /* Re arm the timer, at last watchdog period */
  3878. mod_timer(&bus->timer,
  3879. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3880. }
  3881. bus->wd_timer_valid = true;
  3882. bus->save_ms = wdtick;
  3883. }
  3884. }